nouveau_drv.h 56 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781
  1. /*
  2. * Copyright 2005 Stephane Marchesin.
  3. * All Rights Reserved.
  4. *
  5. * Permission is hereby granted, free of charge, to any person obtaining a
  6. * copy of this software and associated documentation files (the "Software"),
  7. * to deal in the Software without restriction, including without limitation
  8. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  9. * and/or sell copies of the Software, and to permit persons to whom the
  10. * Software is furnished to do so, subject to the following conditions:
  11. *
  12. * The above copyright notice and this permission notice (including the next
  13. * paragraph) shall be included in all copies or substantial portions of the
  14. * Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * VA LINUX SYSTEMS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. */
  24. #ifndef __NOUVEAU_DRV_H__
  25. #define __NOUVEAU_DRV_H__
  26. #define DRIVER_AUTHOR "Stephane Marchesin"
  27. #define DRIVER_EMAIL "nouveau@lists.freedesktop.org"
  28. #define DRIVER_NAME "nouveau"
  29. #define DRIVER_DESC "nVidia Riva/TNT/GeForce"
  30. #define DRIVER_DATE "20120316"
  31. #define DRIVER_MAJOR 1
  32. #define DRIVER_MINOR 0
  33. #define DRIVER_PATCHLEVEL 0
  34. #define NOUVEAU_FAMILY 0x0000FFFF
  35. #define NOUVEAU_FLAGS 0xFFFF0000
  36. #include "ttm/ttm_bo_api.h"
  37. #include "ttm/ttm_bo_driver.h"
  38. #include "ttm/ttm_placement.h"
  39. #include "ttm/ttm_memory.h"
  40. #include "ttm/ttm_module.h"
  41. struct nouveau_fpriv {
  42. spinlock_t lock;
  43. struct list_head channels;
  44. struct nouveau_vm *vm;
  45. };
  46. static inline struct nouveau_fpriv *
  47. nouveau_fpriv(struct drm_file *file_priv)
  48. {
  49. return file_priv ? file_priv->driver_priv : NULL;
  50. }
  51. #define DRM_FILE_PAGE_OFFSET (0x100000000ULL >> PAGE_SHIFT)
  52. #include "nouveau_drm.h"
  53. #include "nouveau_reg.h"
  54. #include "nouveau_bios.h"
  55. #include "nouveau_util.h"
  56. struct nouveau_grctx;
  57. struct nouveau_mem;
  58. #include "nouveau_vm.h"
  59. #define MAX_NUM_DCB_ENTRIES 16
  60. #define NOUVEAU_MAX_CHANNEL_NR 4096
  61. #define NOUVEAU_MAX_TILE_NR 15
  62. struct nouveau_mem {
  63. struct drm_device *dev;
  64. struct nouveau_vma bar_vma;
  65. struct nouveau_vma vma[2];
  66. u8 page_shift;
  67. struct drm_mm_node *tag;
  68. struct list_head regions;
  69. dma_addr_t *pages;
  70. u32 memtype;
  71. u64 offset;
  72. u64 size;
  73. struct sg_table *sg;
  74. };
  75. struct nouveau_tile_reg {
  76. bool used;
  77. uint32_t addr;
  78. uint32_t limit;
  79. uint32_t pitch;
  80. uint32_t zcomp;
  81. struct drm_mm_node *tag_mem;
  82. struct nouveau_fence *fence;
  83. };
  84. struct nouveau_bo {
  85. struct ttm_buffer_object bo;
  86. struct ttm_placement placement;
  87. u32 valid_domains;
  88. u32 placements[3];
  89. u32 busy_placements[3];
  90. struct ttm_bo_kmap_obj kmap;
  91. struct list_head head;
  92. /* protected by ttm_bo_reserve() */
  93. struct drm_file *reserved_by;
  94. struct list_head entry;
  95. int pbbo_index;
  96. bool validate_mapped;
  97. struct list_head vma_list;
  98. unsigned page_shift;
  99. uint32_t tile_mode;
  100. uint32_t tile_flags;
  101. struct nouveau_tile_reg *tile;
  102. struct drm_gem_object *gem;
  103. int pin_refcnt;
  104. };
  105. #define nouveau_bo_tile_layout(nvbo) \
  106. ((nvbo)->tile_flags & NOUVEAU_GEM_TILE_LAYOUT_MASK)
  107. static inline struct nouveau_bo *
  108. nouveau_bo(struct ttm_buffer_object *bo)
  109. {
  110. return container_of(bo, struct nouveau_bo, bo);
  111. }
  112. static inline struct nouveau_bo *
  113. nouveau_gem_object(struct drm_gem_object *gem)
  114. {
  115. return gem ? gem->driver_private : NULL;
  116. }
  117. /* TODO: submit equivalent to TTM generic API upstream? */
  118. static inline void __iomem *
  119. nvbo_kmap_obj_iovirtual(struct nouveau_bo *nvbo)
  120. {
  121. bool is_iomem;
  122. void __iomem *ioptr = (void __force __iomem *)ttm_kmap_obj_virtual(
  123. &nvbo->kmap, &is_iomem);
  124. WARN_ON_ONCE(ioptr && !is_iomem);
  125. return ioptr;
  126. }
  127. enum nouveau_flags {
  128. NV_NFORCE = 0x10000000,
  129. NV_NFORCE2 = 0x20000000
  130. };
  131. #define NVOBJ_ENGINE_SW 0
  132. #define NVOBJ_ENGINE_GR 1
  133. #define NVOBJ_ENGINE_CRYPT 2
  134. #define NVOBJ_ENGINE_COPY0 3
  135. #define NVOBJ_ENGINE_COPY1 4
  136. #define NVOBJ_ENGINE_MPEG 5
  137. #define NVOBJ_ENGINE_PPP NVOBJ_ENGINE_MPEG
  138. #define NVOBJ_ENGINE_BSP 6
  139. #define NVOBJ_ENGINE_VP 7
  140. #define NVOBJ_ENGINE_DISPLAY 15
  141. #define NVOBJ_ENGINE_NR 16
  142. #define NVOBJ_FLAG_DONT_MAP (1 << 0)
  143. #define NVOBJ_FLAG_ZERO_ALLOC (1 << 1)
  144. #define NVOBJ_FLAG_ZERO_FREE (1 << 2)
  145. #define NVOBJ_FLAG_VM (1 << 3)
  146. #define NVOBJ_FLAG_VM_USER (1 << 4)
  147. #define NVOBJ_CINST_GLOBAL 0xdeadbeef
  148. struct nouveau_gpuobj {
  149. struct drm_device *dev;
  150. struct kref refcount;
  151. struct list_head list;
  152. void *node;
  153. u32 *suspend;
  154. uint32_t flags;
  155. u32 size;
  156. u32 pinst; /* PRAMIN BAR offset */
  157. u32 cinst; /* Channel offset */
  158. u64 vinst; /* VRAM address */
  159. u64 linst; /* VM address */
  160. uint32_t engine;
  161. uint32_t class;
  162. void (*dtor)(struct drm_device *, struct nouveau_gpuobj *);
  163. void *priv;
  164. };
  165. struct nouveau_page_flip_state {
  166. struct list_head head;
  167. struct drm_pending_vblank_event *event;
  168. int crtc, bpp, pitch, x, y;
  169. uint64_t offset;
  170. };
  171. enum nouveau_channel_mutex_class {
  172. NOUVEAU_UCHANNEL_MUTEX,
  173. NOUVEAU_KCHANNEL_MUTEX
  174. };
  175. struct nouveau_channel {
  176. struct drm_device *dev;
  177. struct list_head list;
  178. int id;
  179. /* references to the channel data structure */
  180. struct kref ref;
  181. /* users of the hardware channel resources, the hardware
  182. * context will be kicked off when it reaches zero. */
  183. atomic_t users;
  184. struct mutex mutex;
  185. /* owner of this fifo */
  186. struct drm_file *file_priv;
  187. /* mapping of the fifo itself */
  188. struct drm_local_map *map;
  189. /* mapping of the regs controlling the fifo */
  190. void __iomem *user;
  191. uint32_t user_get;
  192. uint32_t user_get_hi;
  193. uint32_t user_put;
  194. /* Fencing */
  195. struct {
  196. /* lock protects the pending list only */
  197. spinlock_t lock;
  198. struct list_head pending;
  199. uint32_t sequence;
  200. uint32_t sequence_ack;
  201. atomic_t last_sequence_irq;
  202. struct nouveau_vma vma;
  203. } fence;
  204. /* DMA push buffer */
  205. struct nouveau_gpuobj *pushbuf;
  206. struct nouveau_bo *pushbuf_bo;
  207. struct nouveau_vma pushbuf_vma;
  208. uint64_t pushbuf_base;
  209. /* Notifier memory */
  210. struct nouveau_bo *notifier_bo;
  211. struct nouveau_vma notifier_vma;
  212. struct drm_mm notifier_heap;
  213. /* PFIFO context */
  214. struct nouveau_gpuobj *ramfc;
  215. struct nouveau_gpuobj *cache;
  216. void *fifo_priv;
  217. /* Execution engine contexts */
  218. void *engctx[NVOBJ_ENGINE_NR];
  219. /* NV50 VM */
  220. struct nouveau_vm *vm;
  221. struct nouveau_gpuobj *vm_pd;
  222. /* Objects */
  223. struct nouveau_gpuobj *ramin; /* Private instmem */
  224. struct drm_mm ramin_heap; /* Private PRAMIN heap */
  225. struct nouveau_ramht *ramht; /* Hash table */
  226. /* GPU object info for stuff used in-kernel (mm_enabled) */
  227. uint32_t m2mf_ntfy;
  228. uint32_t vram_handle;
  229. uint32_t gart_handle;
  230. bool accel_done;
  231. /* Push buffer state (only for drm's channel on !mm_enabled) */
  232. struct {
  233. int max;
  234. int free;
  235. int cur;
  236. int put;
  237. /* access via pushbuf_bo */
  238. int ib_base;
  239. int ib_max;
  240. int ib_free;
  241. int ib_put;
  242. } dma;
  243. uint32_t sw_subchannel[8];
  244. struct {
  245. bool active;
  246. char name[32];
  247. struct drm_info_list info;
  248. } debugfs;
  249. };
  250. struct nouveau_exec_engine {
  251. void (*destroy)(struct drm_device *, int engine);
  252. int (*init)(struct drm_device *, int engine);
  253. int (*fini)(struct drm_device *, int engine, bool suspend);
  254. int (*context_new)(struct nouveau_channel *, int engine);
  255. void (*context_del)(struct nouveau_channel *, int engine);
  256. int (*object_new)(struct nouveau_channel *, int engine,
  257. u32 handle, u16 class);
  258. void (*set_tile_region)(struct drm_device *dev, int i);
  259. void (*tlb_flush)(struct drm_device *, int engine);
  260. };
  261. struct nouveau_instmem_engine {
  262. void *priv;
  263. int (*init)(struct drm_device *dev);
  264. void (*takedown)(struct drm_device *dev);
  265. int (*suspend)(struct drm_device *dev);
  266. void (*resume)(struct drm_device *dev);
  267. int (*get)(struct nouveau_gpuobj *, struct nouveau_channel *,
  268. u32 size, u32 align);
  269. void (*put)(struct nouveau_gpuobj *);
  270. int (*map)(struct nouveau_gpuobj *);
  271. void (*unmap)(struct nouveau_gpuobj *);
  272. void (*flush)(struct drm_device *);
  273. };
  274. struct nouveau_mc_engine {
  275. int (*init)(struct drm_device *dev);
  276. void (*takedown)(struct drm_device *dev);
  277. };
  278. struct nouveau_timer_engine {
  279. int (*init)(struct drm_device *dev);
  280. void (*takedown)(struct drm_device *dev);
  281. uint64_t (*read)(struct drm_device *dev);
  282. };
  283. struct nouveau_fb_engine {
  284. int num_tiles;
  285. struct drm_mm tag_heap;
  286. void *priv;
  287. int (*init)(struct drm_device *dev);
  288. void (*takedown)(struct drm_device *dev);
  289. void (*init_tile_region)(struct drm_device *dev, int i,
  290. uint32_t addr, uint32_t size,
  291. uint32_t pitch, uint32_t flags);
  292. void (*set_tile_region)(struct drm_device *dev, int i);
  293. void (*free_tile_region)(struct drm_device *dev, int i);
  294. };
  295. struct nouveau_fifo_engine {
  296. void *priv;
  297. int channels;
  298. struct nouveau_gpuobj *playlist[2];
  299. int cur_playlist;
  300. int (*init)(struct drm_device *);
  301. void (*takedown)(struct drm_device *);
  302. void (*disable)(struct drm_device *);
  303. void (*enable)(struct drm_device *);
  304. bool (*reassign)(struct drm_device *, bool enable);
  305. bool (*cache_pull)(struct drm_device *dev, bool enable);
  306. int (*channel_id)(struct drm_device *);
  307. int (*create_context)(struct nouveau_channel *);
  308. void (*destroy_context)(struct nouveau_channel *);
  309. int (*load_context)(struct nouveau_channel *);
  310. int (*unload_context)(struct drm_device *);
  311. void (*tlb_flush)(struct drm_device *dev);
  312. };
  313. struct nouveau_display_engine {
  314. void *priv;
  315. int (*early_init)(struct drm_device *);
  316. void (*late_takedown)(struct drm_device *);
  317. int (*create)(struct drm_device *);
  318. void (*destroy)(struct drm_device *);
  319. int (*init)(struct drm_device *);
  320. void (*fini)(struct drm_device *);
  321. struct drm_property *dithering_mode;
  322. struct drm_property *dithering_depth;
  323. struct drm_property *underscan_property;
  324. struct drm_property *underscan_hborder_property;
  325. struct drm_property *underscan_vborder_property;
  326. /* not really hue and saturation: */
  327. struct drm_property *vibrant_hue_property;
  328. struct drm_property *color_vibrance_property;
  329. };
  330. struct nouveau_gpio_engine {
  331. spinlock_t lock;
  332. struct list_head isr;
  333. int (*init)(struct drm_device *);
  334. void (*fini)(struct drm_device *);
  335. int (*drive)(struct drm_device *, int line, int dir, int out);
  336. int (*sense)(struct drm_device *, int line);
  337. void (*irq_enable)(struct drm_device *, int line, bool);
  338. };
  339. struct nouveau_pm_voltage_level {
  340. u32 voltage; /* microvolts */
  341. u8 vid;
  342. };
  343. struct nouveau_pm_voltage {
  344. bool supported;
  345. u8 version;
  346. u8 vid_mask;
  347. struct nouveau_pm_voltage_level *level;
  348. int nr_level;
  349. };
  350. /* Exclusive upper limits */
  351. #define NV_MEM_CL_DDR2_MAX 8
  352. #define NV_MEM_WR_DDR2_MAX 9
  353. #define NV_MEM_CL_DDR3_MAX 17
  354. #define NV_MEM_WR_DDR3_MAX 17
  355. #define NV_MEM_CL_GDDR3_MAX 16
  356. #define NV_MEM_WR_GDDR3_MAX 18
  357. #define NV_MEM_CL_GDDR5_MAX 21
  358. #define NV_MEM_WR_GDDR5_MAX 20
  359. struct nouveau_pm_memtiming {
  360. int id;
  361. u32 reg[9];
  362. u32 mr[4];
  363. u8 tCWL;
  364. u8 odt;
  365. u8 drive_strength;
  366. };
  367. struct nouveau_pm_tbl_header {
  368. u8 version;
  369. u8 header_len;
  370. u8 entry_cnt;
  371. u8 entry_len;
  372. };
  373. struct nouveau_pm_tbl_entry {
  374. u8 tWR;
  375. u8 tWTR;
  376. u8 tCL;
  377. u8 tRC;
  378. u8 empty_4;
  379. u8 tRFC; /* Byte 5 */
  380. u8 empty_6;
  381. u8 tRAS; /* Byte 7 */
  382. u8 empty_8;
  383. u8 tRP; /* Byte 9 */
  384. u8 tRCDRD;
  385. u8 tRCDWR;
  386. u8 tRRD;
  387. u8 tUNK_13;
  388. u8 RAM_FT1; /* 14, a bitmask of random RAM features */
  389. u8 empty_15;
  390. u8 tUNK_16;
  391. u8 empty_17;
  392. u8 tUNK_18;
  393. u8 tCWL;
  394. u8 tUNK_20, tUNK_21;
  395. };
  396. struct nouveau_pm_profile;
  397. struct nouveau_pm_profile_func {
  398. void (*destroy)(struct nouveau_pm_profile *);
  399. void (*init)(struct nouveau_pm_profile *);
  400. void (*fini)(struct nouveau_pm_profile *);
  401. struct nouveau_pm_level *(*select)(struct nouveau_pm_profile *);
  402. };
  403. struct nouveau_pm_profile {
  404. const struct nouveau_pm_profile_func *func;
  405. struct list_head head;
  406. char name[8];
  407. };
  408. #define NOUVEAU_PM_MAX_LEVEL 8
  409. struct nouveau_pm_level {
  410. struct nouveau_pm_profile profile;
  411. struct device_attribute dev_attr;
  412. char name[32];
  413. int id;
  414. struct nouveau_pm_memtiming timing;
  415. u32 memory;
  416. u16 memscript;
  417. u32 core;
  418. u32 shader;
  419. u32 rop;
  420. u32 copy;
  421. u32 daemon;
  422. u32 vdec;
  423. u32 dom6;
  424. u32 unka0; /* nva3:nvc0 */
  425. u32 hub01; /* nvc0- */
  426. u32 hub06; /* nvc0- */
  427. u32 hub07; /* nvc0- */
  428. u32 volt_min; /* microvolts */
  429. u32 volt_max;
  430. u8 fanspeed;
  431. };
  432. struct nouveau_pm_temp_sensor_constants {
  433. u16 offset_constant;
  434. s16 offset_mult;
  435. s16 offset_div;
  436. s16 slope_mult;
  437. s16 slope_div;
  438. };
  439. struct nouveau_pm_threshold_temp {
  440. s16 critical;
  441. s16 down_clock;
  442. s16 fan_boost;
  443. };
  444. struct nouveau_pm_fan {
  445. u32 percent;
  446. u32 min_duty;
  447. u32 max_duty;
  448. u32 pwm_freq;
  449. u32 pwm_divisor;
  450. };
  451. struct nouveau_pm_engine {
  452. struct nouveau_pm_voltage voltage;
  453. struct nouveau_pm_level perflvl[NOUVEAU_PM_MAX_LEVEL];
  454. int nr_perflvl;
  455. struct nouveau_pm_temp_sensor_constants sensor_constants;
  456. struct nouveau_pm_threshold_temp threshold_temp;
  457. struct nouveau_pm_fan fan;
  458. struct nouveau_pm_profile *profile_ac;
  459. struct nouveau_pm_profile *profile_dc;
  460. struct nouveau_pm_profile *profile;
  461. struct list_head profiles;
  462. struct nouveau_pm_level boot;
  463. struct nouveau_pm_level *cur;
  464. struct device *hwmon;
  465. struct notifier_block acpi_nb;
  466. int (*clocks_get)(struct drm_device *, struct nouveau_pm_level *);
  467. void *(*clocks_pre)(struct drm_device *, struct nouveau_pm_level *);
  468. int (*clocks_set)(struct drm_device *, void *);
  469. int (*voltage_get)(struct drm_device *);
  470. int (*voltage_set)(struct drm_device *, int voltage);
  471. int (*pwm_get)(struct drm_device *, int line, u32*, u32*);
  472. int (*pwm_set)(struct drm_device *, int line, u32, u32);
  473. int (*temp_get)(struct drm_device *);
  474. };
  475. struct nouveau_vram_engine {
  476. struct nouveau_mm mm;
  477. int (*init)(struct drm_device *);
  478. void (*takedown)(struct drm_device *dev);
  479. int (*get)(struct drm_device *, u64, u32 align, u32 size_nc,
  480. u32 type, struct nouveau_mem **);
  481. void (*put)(struct drm_device *, struct nouveau_mem **);
  482. bool (*flags_valid)(struct drm_device *, u32 tile_flags);
  483. };
  484. struct nouveau_engine {
  485. struct nouveau_instmem_engine instmem;
  486. struct nouveau_mc_engine mc;
  487. struct nouveau_timer_engine timer;
  488. struct nouveau_fb_engine fb;
  489. struct nouveau_fifo_engine fifo;
  490. struct nouveau_display_engine display;
  491. struct nouveau_gpio_engine gpio;
  492. struct nouveau_pm_engine pm;
  493. struct nouveau_vram_engine vram;
  494. };
  495. struct nouveau_pll_vals {
  496. union {
  497. struct {
  498. #ifdef __BIG_ENDIAN
  499. uint8_t N1, M1, N2, M2;
  500. #else
  501. uint8_t M1, N1, M2, N2;
  502. #endif
  503. };
  504. struct {
  505. uint16_t NM1, NM2;
  506. } __attribute__((packed));
  507. };
  508. int log2P;
  509. int refclk;
  510. };
  511. enum nv04_fp_display_regs {
  512. FP_DISPLAY_END,
  513. FP_TOTAL,
  514. FP_CRTC,
  515. FP_SYNC_START,
  516. FP_SYNC_END,
  517. FP_VALID_START,
  518. FP_VALID_END
  519. };
  520. struct nv04_crtc_reg {
  521. unsigned char MiscOutReg;
  522. uint8_t CRTC[0xa0];
  523. uint8_t CR58[0x10];
  524. uint8_t Sequencer[5];
  525. uint8_t Graphics[9];
  526. uint8_t Attribute[21];
  527. unsigned char DAC[768];
  528. /* PCRTC regs */
  529. uint32_t fb_start;
  530. uint32_t crtc_cfg;
  531. uint32_t cursor_cfg;
  532. uint32_t gpio_ext;
  533. uint32_t crtc_830;
  534. uint32_t crtc_834;
  535. uint32_t crtc_850;
  536. uint32_t crtc_eng_ctrl;
  537. /* PRAMDAC regs */
  538. uint32_t nv10_cursync;
  539. struct nouveau_pll_vals pllvals;
  540. uint32_t ramdac_gen_ctrl;
  541. uint32_t ramdac_630;
  542. uint32_t ramdac_634;
  543. uint32_t tv_setup;
  544. uint32_t tv_vtotal;
  545. uint32_t tv_vskew;
  546. uint32_t tv_vsync_delay;
  547. uint32_t tv_htotal;
  548. uint32_t tv_hskew;
  549. uint32_t tv_hsync_delay;
  550. uint32_t tv_hsync_delay2;
  551. uint32_t fp_horiz_regs[7];
  552. uint32_t fp_vert_regs[7];
  553. uint32_t dither;
  554. uint32_t fp_control;
  555. uint32_t dither_regs[6];
  556. uint32_t fp_debug_0;
  557. uint32_t fp_debug_1;
  558. uint32_t fp_debug_2;
  559. uint32_t fp_margin_color;
  560. uint32_t ramdac_8c0;
  561. uint32_t ramdac_a20;
  562. uint32_t ramdac_a24;
  563. uint32_t ramdac_a34;
  564. uint32_t ctv_regs[38];
  565. };
  566. struct nv04_output_reg {
  567. uint32_t output;
  568. int head;
  569. };
  570. struct nv04_mode_state {
  571. struct nv04_crtc_reg crtc_reg[2];
  572. uint32_t pllsel;
  573. uint32_t sel_clk;
  574. };
  575. enum nouveau_card_type {
  576. NV_04 = 0x04,
  577. NV_10 = 0x10,
  578. NV_20 = 0x20,
  579. NV_30 = 0x30,
  580. NV_40 = 0x40,
  581. NV_50 = 0x50,
  582. NV_C0 = 0xc0,
  583. NV_D0 = 0xd0,
  584. NV_E0 = 0xe0,
  585. };
  586. struct drm_nouveau_private {
  587. struct drm_device *dev;
  588. bool noaccel;
  589. /* the card type, takes NV_* as values */
  590. enum nouveau_card_type card_type;
  591. /* exact chipset, derived from NV_PMC_BOOT_0 */
  592. int chipset;
  593. int flags;
  594. u32 crystal;
  595. void __iomem *mmio;
  596. spinlock_t ramin_lock;
  597. void __iomem *ramin;
  598. u32 ramin_size;
  599. u32 ramin_base;
  600. bool ramin_available;
  601. struct drm_mm ramin_heap;
  602. struct nouveau_exec_engine *eng[NVOBJ_ENGINE_NR];
  603. struct list_head gpuobj_list;
  604. struct list_head classes;
  605. struct nouveau_bo *vga_ram;
  606. /* interrupt handling */
  607. void (*irq_handler[32])(struct drm_device *);
  608. bool msi_enabled;
  609. struct list_head vbl_waiting;
  610. struct {
  611. struct drm_global_reference mem_global_ref;
  612. struct ttm_bo_global_ref bo_global_ref;
  613. struct ttm_bo_device bdev;
  614. atomic_t validate_sequence;
  615. } ttm;
  616. struct {
  617. spinlock_t lock;
  618. struct drm_mm heap;
  619. struct nouveau_bo *bo;
  620. } fence;
  621. struct {
  622. spinlock_t lock;
  623. struct nouveau_channel *ptr[NOUVEAU_MAX_CHANNEL_NR];
  624. } channels;
  625. struct nouveau_engine engine;
  626. struct nouveau_channel *channel;
  627. /* For PFIFO and PGRAPH. */
  628. spinlock_t context_switch_lock;
  629. /* VM/PRAMIN flush, legacy PRAMIN aperture */
  630. spinlock_t vm_lock;
  631. /* RAMIN configuration, RAMFC, RAMHT and RAMRO offsets */
  632. struct nouveau_ramht *ramht;
  633. struct nouveau_gpuobj *ramfc;
  634. struct nouveau_gpuobj *ramro;
  635. uint32_t ramin_rsvd_vram;
  636. struct {
  637. enum {
  638. NOUVEAU_GART_NONE = 0,
  639. NOUVEAU_GART_AGP, /* AGP */
  640. NOUVEAU_GART_PDMA, /* paged dma object */
  641. NOUVEAU_GART_HW /* on-chip gart/vm */
  642. } type;
  643. uint64_t aper_base;
  644. uint64_t aper_size;
  645. uint64_t aper_free;
  646. struct ttm_backend_func *func;
  647. struct {
  648. struct page *page;
  649. dma_addr_t addr;
  650. } dummy;
  651. struct nouveau_gpuobj *sg_ctxdma;
  652. } gart_info;
  653. /* nv10-nv40 tiling regions */
  654. struct {
  655. struct nouveau_tile_reg reg[NOUVEAU_MAX_TILE_NR];
  656. spinlock_t lock;
  657. } tile;
  658. /* VRAM/fb configuration */
  659. enum {
  660. NV_MEM_TYPE_UNKNOWN = 0,
  661. NV_MEM_TYPE_STOLEN,
  662. NV_MEM_TYPE_SGRAM,
  663. NV_MEM_TYPE_SDRAM,
  664. NV_MEM_TYPE_DDR1,
  665. NV_MEM_TYPE_DDR2,
  666. NV_MEM_TYPE_DDR3,
  667. NV_MEM_TYPE_GDDR2,
  668. NV_MEM_TYPE_GDDR3,
  669. NV_MEM_TYPE_GDDR4,
  670. NV_MEM_TYPE_GDDR5
  671. } vram_type;
  672. uint64_t vram_size;
  673. uint64_t vram_sys_base;
  674. bool vram_rank_B;
  675. uint64_t fb_available_size;
  676. uint64_t fb_mappable_pages;
  677. uint64_t fb_aper_free;
  678. int fb_mtrr;
  679. /* BAR control (NV50-) */
  680. struct nouveau_vm *bar1_vm;
  681. struct nouveau_vm *bar3_vm;
  682. /* G8x/G9x virtual address space */
  683. struct nouveau_vm *chan_vm;
  684. struct nvbios vbios;
  685. u8 *mxms;
  686. struct list_head i2c_ports;
  687. struct nv04_mode_state mode_reg;
  688. struct nv04_mode_state saved_reg;
  689. uint32_t saved_vga_font[4][16384];
  690. uint32_t crtc_owner;
  691. uint32_t dac_users[4];
  692. struct backlight_device *backlight;
  693. struct {
  694. struct dentry *channel_root;
  695. } debugfs;
  696. struct nouveau_fbdev *nfbdev;
  697. struct apertures_struct *apertures;
  698. };
  699. static inline struct drm_nouveau_private *
  700. nouveau_private(struct drm_device *dev)
  701. {
  702. return dev->dev_private;
  703. }
  704. static inline struct drm_nouveau_private *
  705. nouveau_bdev(struct ttm_bo_device *bd)
  706. {
  707. return container_of(bd, struct drm_nouveau_private, ttm.bdev);
  708. }
  709. static inline int
  710. nouveau_bo_ref(struct nouveau_bo *ref, struct nouveau_bo **pnvbo)
  711. {
  712. struct nouveau_bo *prev;
  713. if (!pnvbo)
  714. return -EINVAL;
  715. prev = *pnvbo;
  716. *pnvbo = ref ? nouveau_bo(ttm_bo_reference(&ref->bo)) : NULL;
  717. if (prev) {
  718. struct ttm_buffer_object *bo = &prev->bo;
  719. ttm_bo_unref(&bo);
  720. }
  721. return 0;
  722. }
  723. /* nouveau_drv.c */
  724. extern int nouveau_modeset;
  725. extern int nouveau_agpmode;
  726. extern int nouveau_duallink;
  727. extern int nouveau_uscript_lvds;
  728. extern int nouveau_uscript_tmds;
  729. extern int nouveau_vram_pushbuf;
  730. extern int nouveau_vram_notify;
  731. extern char *nouveau_vram_type;
  732. extern int nouveau_fbpercrtc;
  733. extern int nouveau_tv_disable;
  734. extern char *nouveau_tv_norm;
  735. extern int nouveau_reg_debug;
  736. extern char *nouveau_vbios;
  737. extern int nouveau_ignorelid;
  738. extern int nouveau_nofbaccel;
  739. extern int nouveau_noaccel;
  740. extern int nouveau_force_post;
  741. extern int nouveau_override_conntype;
  742. extern char *nouveau_perflvl;
  743. extern int nouveau_perflvl_wr;
  744. extern int nouveau_msi;
  745. extern int nouveau_ctxfw;
  746. extern int nouveau_mxmdcb;
  747. extern int nouveau_pci_suspend(struct pci_dev *pdev, pm_message_t pm_state);
  748. extern int nouveau_pci_resume(struct pci_dev *pdev);
  749. /* nouveau_state.c */
  750. extern int nouveau_open(struct drm_device *, struct drm_file *);
  751. extern void nouveau_preclose(struct drm_device *dev, struct drm_file *);
  752. extern void nouveau_postclose(struct drm_device *, struct drm_file *);
  753. extern int nouveau_load(struct drm_device *, unsigned long flags);
  754. extern int nouveau_firstopen(struct drm_device *);
  755. extern void nouveau_lastclose(struct drm_device *);
  756. extern int nouveau_unload(struct drm_device *);
  757. extern int nouveau_ioctl_getparam(struct drm_device *, void *data,
  758. struct drm_file *);
  759. extern int nouveau_ioctl_setparam(struct drm_device *, void *data,
  760. struct drm_file *);
  761. extern bool nouveau_wait_eq(struct drm_device *, uint64_t timeout,
  762. uint32_t reg, uint32_t mask, uint32_t val);
  763. extern bool nouveau_wait_ne(struct drm_device *, uint64_t timeout,
  764. uint32_t reg, uint32_t mask, uint32_t val);
  765. extern bool nouveau_wait_cb(struct drm_device *, u64 timeout,
  766. bool (*cond)(void *), void *);
  767. extern bool nouveau_wait_for_idle(struct drm_device *);
  768. extern int nouveau_card_init(struct drm_device *);
  769. /* nouveau_mem.c */
  770. extern int nouveau_mem_vram_init(struct drm_device *);
  771. extern void nouveau_mem_vram_fini(struct drm_device *);
  772. extern int nouveau_mem_gart_init(struct drm_device *);
  773. extern void nouveau_mem_gart_fini(struct drm_device *);
  774. extern int nouveau_mem_init_agp(struct drm_device *);
  775. extern int nouveau_mem_reset_agp(struct drm_device *);
  776. extern void nouveau_mem_close(struct drm_device *);
  777. extern bool nouveau_mem_flags_valid(struct drm_device *, u32 tile_flags);
  778. extern int nouveau_mem_timing_calc(struct drm_device *, u32 freq,
  779. struct nouveau_pm_memtiming *);
  780. extern void nouveau_mem_timing_read(struct drm_device *,
  781. struct nouveau_pm_memtiming *);
  782. extern int nouveau_mem_vbios_type(struct drm_device *);
  783. extern struct nouveau_tile_reg *nv10_mem_set_tiling(
  784. struct drm_device *dev, uint32_t addr, uint32_t size,
  785. uint32_t pitch, uint32_t flags);
  786. extern void nv10_mem_put_tile_region(struct drm_device *dev,
  787. struct nouveau_tile_reg *tile,
  788. struct nouveau_fence *fence);
  789. extern const struct ttm_mem_type_manager_func nouveau_vram_manager;
  790. extern const struct ttm_mem_type_manager_func nouveau_gart_manager;
  791. /* nouveau_notifier.c */
  792. extern int nouveau_notifier_init_channel(struct nouveau_channel *);
  793. extern void nouveau_notifier_takedown_channel(struct nouveau_channel *);
  794. extern int nouveau_notifier_alloc(struct nouveau_channel *, uint32_t handle,
  795. int cout, uint32_t start, uint32_t end,
  796. uint32_t *offset);
  797. extern int nouveau_notifier_offset(struct nouveau_gpuobj *, uint32_t *);
  798. extern int nouveau_ioctl_notifier_alloc(struct drm_device *, void *data,
  799. struct drm_file *);
  800. extern int nouveau_ioctl_notifier_free(struct drm_device *, void *data,
  801. struct drm_file *);
  802. /* nouveau_channel.c */
  803. extern struct drm_ioctl_desc nouveau_ioctls[];
  804. extern int nouveau_max_ioctl;
  805. extern void nouveau_channel_cleanup(struct drm_device *, struct drm_file *);
  806. extern int nouveau_channel_alloc(struct drm_device *dev,
  807. struct nouveau_channel **chan,
  808. struct drm_file *file_priv,
  809. uint32_t fb_ctxdma, uint32_t tt_ctxdma);
  810. extern struct nouveau_channel *
  811. nouveau_channel_get_unlocked(struct nouveau_channel *);
  812. extern struct nouveau_channel *
  813. nouveau_channel_get(struct drm_file *, int id);
  814. extern void nouveau_channel_put_unlocked(struct nouveau_channel **);
  815. extern void nouveau_channel_put(struct nouveau_channel **);
  816. extern void nouveau_channel_ref(struct nouveau_channel *chan,
  817. struct nouveau_channel **pchan);
  818. extern void nouveau_channel_idle(struct nouveau_channel *chan);
  819. /* nouveau_object.c */
  820. #define NVOBJ_ENGINE_ADD(d, e, p) do { \
  821. struct drm_nouveau_private *dev_priv = (d)->dev_private; \
  822. dev_priv->eng[NVOBJ_ENGINE_##e] = (p); \
  823. } while (0)
  824. #define NVOBJ_ENGINE_DEL(d, e) do { \
  825. struct drm_nouveau_private *dev_priv = (d)->dev_private; \
  826. dev_priv->eng[NVOBJ_ENGINE_##e] = NULL; \
  827. } while (0)
  828. #define NVOBJ_CLASS(d, c, e) do { \
  829. int ret = nouveau_gpuobj_class_new((d), (c), NVOBJ_ENGINE_##e); \
  830. if (ret) \
  831. return ret; \
  832. } while (0)
  833. #define NVOBJ_MTHD(d, c, m, e) do { \
  834. int ret = nouveau_gpuobj_mthd_new((d), (c), (m), (e)); \
  835. if (ret) \
  836. return ret; \
  837. } while (0)
  838. extern int nouveau_gpuobj_early_init(struct drm_device *);
  839. extern int nouveau_gpuobj_init(struct drm_device *);
  840. extern void nouveau_gpuobj_takedown(struct drm_device *);
  841. extern int nouveau_gpuobj_suspend(struct drm_device *dev);
  842. extern void nouveau_gpuobj_resume(struct drm_device *dev);
  843. extern int nouveau_gpuobj_class_new(struct drm_device *, u32 class, u32 eng);
  844. extern int nouveau_gpuobj_mthd_new(struct drm_device *, u32 class, u32 mthd,
  845. int (*exec)(struct nouveau_channel *,
  846. u32 class, u32 mthd, u32 data));
  847. extern int nouveau_gpuobj_mthd_call(struct nouveau_channel *, u32, u32, u32);
  848. extern int nouveau_gpuobj_mthd_call2(struct drm_device *, int, u32, u32, u32);
  849. extern int nouveau_gpuobj_channel_init(struct nouveau_channel *,
  850. uint32_t vram_h, uint32_t tt_h);
  851. extern void nouveau_gpuobj_channel_takedown(struct nouveau_channel *);
  852. extern int nouveau_gpuobj_new(struct drm_device *, struct nouveau_channel *,
  853. uint32_t size, int align, uint32_t flags,
  854. struct nouveau_gpuobj **);
  855. extern void nouveau_gpuobj_ref(struct nouveau_gpuobj *,
  856. struct nouveau_gpuobj **);
  857. extern int nouveau_gpuobj_new_fake(struct drm_device *, u32 pinst, u64 vinst,
  858. u32 size, u32 flags,
  859. struct nouveau_gpuobj **);
  860. extern int nouveau_gpuobj_dma_new(struct nouveau_channel *, int class,
  861. uint64_t offset, uint64_t size, int access,
  862. int target, struct nouveau_gpuobj **);
  863. extern int nouveau_gpuobj_gr_new(struct nouveau_channel *, u32 handle, int class);
  864. extern int nv50_gpuobj_dma_new(struct nouveau_channel *, int class, u64 base,
  865. u64 size, int target, int access, u32 type,
  866. u32 comp, struct nouveau_gpuobj **pobj);
  867. extern void nv50_gpuobj_dma_init(struct nouveau_gpuobj *, u32 offset,
  868. int class, u64 base, u64 size, int target,
  869. int access, u32 type, u32 comp);
  870. extern int nouveau_ioctl_grobj_alloc(struct drm_device *, void *data,
  871. struct drm_file *);
  872. extern int nouveau_ioctl_gpuobj_free(struct drm_device *, void *data,
  873. struct drm_file *);
  874. /* nouveau_irq.c */
  875. extern int nouveau_irq_init(struct drm_device *);
  876. extern void nouveau_irq_fini(struct drm_device *);
  877. extern irqreturn_t nouveau_irq_handler(DRM_IRQ_ARGS);
  878. extern void nouveau_irq_register(struct drm_device *, int status_bit,
  879. void (*)(struct drm_device *));
  880. extern void nouveau_irq_unregister(struct drm_device *, int status_bit);
  881. extern void nouveau_irq_preinstall(struct drm_device *);
  882. extern int nouveau_irq_postinstall(struct drm_device *);
  883. extern void nouveau_irq_uninstall(struct drm_device *);
  884. /* nouveau_sgdma.c */
  885. extern int nouveau_sgdma_init(struct drm_device *);
  886. extern void nouveau_sgdma_takedown(struct drm_device *);
  887. extern uint32_t nouveau_sgdma_get_physical(struct drm_device *,
  888. uint32_t offset);
  889. extern struct ttm_tt *nouveau_sgdma_create_ttm(struct ttm_bo_device *bdev,
  890. unsigned long size,
  891. uint32_t page_flags,
  892. struct page *dummy_read_page);
  893. /* nouveau_debugfs.c */
  894. #if defined(CONFIG_DRM_NOUVEAU_DEBUG)
  895. extern int nouveau_debugfs_init(struct drm_minor *);
  896. extern void nouveau_debugfs_takedown(struct drm_minor *);
  897. extern int nouveau_debugfs_channel_init(struct nouveau_channel *);
  898. extern void nouveau_debugfs_channel_fini(struct nouveau_channel *);
  899. #else
  900. static inline int
  901. nouveau_debugfs_init(struct drm_minor *minor)
  902. {
  903. return 0;
  904. }
  905. static inline void nouveau_debugfs_takedown(struct drm_minor *minor)
  906. {
  907. }
  908. static inline int
  909. nouveau_debugfs_channel_init(struct nouveau_channel *chan)
  910. {
  911. return 0;
  912. }
  913. static inline void
  914. nouveau_debugfs_channel_fini(struct nouveau_channel *chan)
  915. {
  916. }
  917. #endif
  918. /* nouveau_dma.c */
  919. extern void nouveau_dma_init(struct nouveau_channel *);
  920. extern int nouveau_dma_wait(struct nouveau_channel *, int slots, int size);
  921. /* nouveau_acpi.c */
  922. #define ROM_BIOS_PAGE 4096
  923. #if defined(CONFIG_ACPI)
  924. void nouveau_register_dsm_handler(void);
  925. void nouveau_unregister_dsm_handler(void);
  926. void nouveau_switcheroo_optimus_dsm(void);
  927. int nouveau_acpi_get_bios_chunk(uint8_t *bios, int offset, int len);
  928. bool nouveau_acpi_rom_supported(struct pci_dev *pdev);
  929. int nouveau_acpi_edid(struct drm_device *, struct drm_connector *);
  930. #else
  931. static inline void nouveau_register_dsm_handler(void) {}
  932. static inline void nouveau_unregister_dsm_handler(void) {}
  933. static inline void nouveau_switcheroo_optimus_dsm(void) {}
  934. static inline bool nouveau_acpi_rom_supported(struct pci_dev *pdev) { return false; }
  935. static inline int nouveau_acpi_get_bios_chunk(uint8_t *bios, int offset, int len) { return -EINVAL; }
  936. static inline int nouveau_acpi_edid(struct drm_device *dev, struct drm_connector *connector) { return -EINVAL; }
  937. #endif
  938. /* nouveau_backlight.c */
  939. #ifdef CONFIG_DRM_NOUVEAU_BACKLIGHT
  940. extern int nouveau_backlight_init(struct drm_device *);
  941. extern void nouveau_backlight_exit(struct drm_device *);
  942. #else
  943. static inline int nouveau_backlight_init(struct drm_device *dev)
  944. {
  945. return 0;
  946. }
  947. static inline void nouveau_backlight_exit(struct drm_device *dev) { }
  948. #endif
  949. /* nouveau_bios.c */
  950. extern int nouveau_bios_init(struct drm_device *);
  951. extern void nouveau_bios_takedown(struct drm_device *dev);
  952. extern int nouveau_run_vbios_init(struct drm_device *);
  953. extern void nouveau_bios_run_init_table(struct drm_device *, uint16_t table,
  954. struct dcb_entry *, int crtc);
  955. extern void nouveau_bios_init_exec(struct drm_device *, uint16_t table);
  956. extern struct dcb_connector_table_entry *
  957. nouveau_bios_connector_entry(struct drm_device *, int index);
  958. extern u32 get_pll_register(struct drm_device *, enum pll_types);
  959. extern int get_pll_limits(struct drm_device *, uint32_t limit_match,
  960. struct pll_lims *);
  961. extern int nouveau_bios_run_display_table(struct drm_device *, u16 id, int clk,
  962. struct dcb_entry *, int crtc);
  963. extern bool nouveau_bios_fp_mode(struct drm_device *, struct drm_display_mode *);
  964. extern uint8_t *nouveau_bios_embedded_edid(struct drm_device *);
  965. extern int nouveau_bios_parse_lvds_table(struct drm_device *, int pxclk,
  966. bool *dl, bool *if_is_24bit);
  967. extern int run_tmds_table(struct drm_device *, struct dcb_entry *,
  968. int head, int pxclk);
  969. extern int call_lvds_script(struct drm_device *, struct dcb_entry *, int head,
  970. enum LVDS_script, int pxclk);
  971. bool bios_encoder_match(struct dcb_entry *, u32 hash);
  972. /* nouveau_mxm.c */
  973. int nouveau_mxm_init(struct drm_device *dev);
  974. void nouveau_mxm_fini(struct drm_device *dev);
  975. /* nouveau_ttm.c */
  976. int nouveau_ttm_global_init(struct drm_nouveau_private *);
  977. void nouveau_ttm_global_release(struct drm_nouveau_private *);
  978. int nouveau_ttm_mmap(struct file *, struct vm_area_struct *);
  979. /* nouveau_hdmi.c */
  980. void nouveau_hdmi_mode_set(struct drm_encoder *, struct drm_display_mode *);
  981. /* nv04_fb.c */
  982. extern int nv04_fb_vram_init(struct drm_device *);
  983. extern int nv04_fb_init(struct drm_device *);
  984. extern void nv04_fb_takedown(struct drm_device *);
  985. /* nv10_fb.c */
  986. extern int nv10_fb_vram_init(struct drm_device *dev);
  987. extern int nv1a_fb_vram_init(struct drm_device *dev);
  988. extern int nv10_fb_init(struct drm_device *);
  989. extern void nv10_fb_takedown(struct drm_device *);
  990. extern void nv10_fb_init_tile_region(struct drm_device *dev, int i,
  991. uint32_t addr, uint32_t size,
  992. uint32_t pitch, uint32_t flags);
  993. extern void nv10_fb_set_tile_region(struct drm_device *dev, int i);
  994. extern void nv10_fb_free_tile_region(struct drm_device *dev, int i);
  995. /* nv20_fb.c */
  996. extern int nv20_fb_vram_init(struct drm_device *dev);
  997. extern int nv20_fb_init(struct drm_device *);
  998. extern void nv20_fb_takedown(struct drm_device *);
  999. extern void nv20_fb_init_tile_region(struct drm_device *dev, int i,
  1000. uint32_t addr, uint32_t size,
  1001. uint32_t pitch, uint32_t flags);
  1002. extern void nv20_fb_set_tile_region(struct drm_device *dev, int i);
  1003. extern void nv20_fb_free_tile_region(struct drm_device *dev, int i);
  1004. /* nv30_fb.c */
  1005. extern int nv30_fb_init(struct drm_device *);
  1006. extern void nv30_fb_takedown(struct drm_device *);
  1007. extern void nv30_fb_init_tile_region(struct drm_device *dev, int i,
  1008. uint32_t addr, uint32_t size,
  1009. uint32_t pitch, uint32_t flags);
  1010. extern void nv30_fb_free_tile_region(struct drm_device *dev, int i);
  1011. /* nv40_fb.c */
  1012. extern int nv40_fb_vram_init(struct drm_device *dev);
  1013. extern int nv40_fb_init(struct drm_device *);
  1014. extern void nv40_fb_takedown(struct drm_device *);
  1015. extern void nv40_fb_set_tile_region(struct drm_device *dev, int i);
  1016. /* nv50_fb.c */
  1017. extern int nv50_fb_init(struct drm_device *);
  1018. extern void nv50_fb_takedown(struct drm_device *);
  1019. extern void nv50_fb_vm_trap(struct drm_device *, int display);
  1020. /* nvc0_fb.c */
  1021. extern int nvc0_fb_init(struct drm_device *);
  1022. extern void nvc0_fb_takedown(struct drm_device *);
  1023. /* nv04_fifo.c */
  1024. extern int nv04_fifo_init(struct drm_device *);
  1025. extern void nv04_fifo_fini(struct drm_device *);
  1026. extern void nv04_fifo_disable(struct drm_device *);
  1027. extern void nv04_fifo_enable(struct drm_device *);
  1028. extern bool nv04_fifo_reassign(struct drm_device *, bool);
  1029. extern bool nv04_fifo_cache_pull(struct drm_device *, bool);
  1030. extern int nv04_fifo_channel_id(struct drm_device *);
  1031. extern int nv04_fifo_create_context(struct nouveau_channel *);
  1032. extern void nv04_fifo_destroy_context(struct nouveau_channel *);
  1033. extern int nv04_fifo_load_context(struct nouveau_channel *);
  1034. extern int nv04_fifo_unload_context(struct drm_device *);
  1035. extern void nv04_fifo_isr(struct drm_device *);
  1036. /* nv10_fifo.c */
  1037. extern int nv10_fifo_init(struct drm_device *);
  1038. extern int nv10_fifo_channel_id(struct drm_device *);
  1039. extern int nv10_fifo_create_context(struct nouveau_channel *);
  1040. extern int nv10_fifo_load_context(struct nouveau_channel *);
  1041. extern int nv10_fifo_unload_context(struct drm_device *);
  1042. /* nv40_fifo.c */
  1043. extern int nv40_fifo_init(struct drm_device *);
  1044. extern int nv40_fifo_create_context(struct nouveau_channel *);
  1045. extern int nv40_fifo_load_context(struct nouveau_channel *);
  1046. extern int nv40_fifo_unload_context(struct drm_device *);
  1047. /* nv50_fifo.c */
  1048. extern int nv50_fifo_init(struct drm_device *);
  1049. extern void nv50_fifo_takedown(struct drm_device *);
  1050. extern int nv50_fifo_channel_id(struct drm_device *);
  1051. extern int nv50_fifo_create_context(struct nouveau_channel *);
  1052. extern void nv50_fifo_destroy_context(struct nouveau_channel *);
  1053. extern int nv50_fifo_load_context(struct nouveau_channel *);
  1054. extern int nv50_fifo_unload_context(struct drm_device *);
  1055. extern void nv50_fifo_tlb_flush(struct drm_device *dev);
  1056. /* nvc0_fifo.c */
  1057. extern int nvc0_fifo_init(struct drm_device *);
  1058. extern void nvc0_fifo_takedown(struct drm_device *);
  1059. extern void nvc0_fifo_disable(struct drm_device *);
  1060. extern void nvc0_fifo_enable(struct drm_device *);
  1061. extern bool nvc0_fifo_reassign(struct drm_device *, bool);
  1062. extern bool nvc0_fifo_cache_pull(struct drm_device *, bool);
  1063. extern int nvc0_fifo_channel_id(struct drm_device *);
  1064. extern int nvc0_fifo_create_context(struct nouveau_channel *);
  1065. extern void nvc0_fifo_destroy_context(struct nouveau_channel *);
  1066. extern int nvc0_fifo_load_context(struct nouveau_channel *);
  1067. extern int nvc0_fifo_unload_context(struct drm_device *);
  1068. /* nve0_fifo.c */
  1069. extern int nve0_fifo_init(struct drm_device *);
  1070. extern void nve0_fifo_takedown(struct drm_device *);
  1071. extern int nve0_fifo_channel_id(struct drm_device *);
  1072. extern int nve0_fifo_create_context(struct nouveau_channel *);
  1073. extern void nve0_fifo_destroy_context(struct nouveau_channel *);
  1074. extern int nve0_fifo_unload_context(struct drm_device *);
  1075. /* nv04_graph.c */
  1076. extern int nv04_graph_create(struct drm_device *);
  1077. extern int nv04_graph_object_new(struct nouveau_channel *, int, u32, u16);
  1078. extern int nv04_graph_mthd_page_flip(struct nouveau_channel *chan,
  1079. u32 class, u32 mthd, u32 data);
  1080. extern struct nouveau_bitfield nv04_graph_nsource[];
  1081. /* nv10_graph.c */
  1082. extern int nv10_graph_create(struct drm_device *);
  1083. extern struct nouveau_channel *nv10_graph_channel(struct drm_device *);
  1084. extern struct nouveau_bitfield nv10_graph_intr[];
  1085. extern struct nouveau_bitfield nv10_graph_nstatus[];
  1086. /* nv20_graph.c */
  1087. extern int nv20_graph_create(struct drm_device *);
  1088. /* nv40_graph.c */
  1089. extern int nv40_graph_create(struct drm_device *);
  1090. extern void nv40_grctx_init(struct drm_device *, u32 *size);
  1091. extern void nv40_grctx_fill(struct drm_device *, struct nouveau_gpuobj *);
  1092. /* nv50_graph.c */
  1093. extern int nv50_graph_create(struct drm_device *);
  1094. extern struct nouveau_enum nv50_data_error_names[];
  1095. extern int nv50_graph_isr_chid(struct drm_device *dev, u64 inst);
  1096. extern int nv50_grctx_init(struct drm_device *, u32 *, u32, u32 *, u32 *);
  1097. extern void nv50_grctx_fill(struct drm_device *, struct nouveau_gpuobj *);
  1098. /* nvc0_graph.c */
  1099. extern int nvc0_graph_create(struct drm_device *);
  1100. extern int nvc0_graph_isr_chid(struct drm_device *dev, u64 inst);
  1101. /* nve0_graph.c */
  1102. extern int nve0_graph_create(struct drm_device *);
  1103. /* nv84_crypt.c */
  1104. extern int nv84_crypt_create(struct drm_device *);
  1105. /* nv98_crypt.c */
  1106. extern int nv98_crypt_create(struct drm_device *dev);
  1107. /* nva3_copy.c */
  1108. extern int nva3_copy_create(struct drm_device *dev);
  1109. /* nvc0_copy.c */
  1110. extern int nvc0_copy_create(struct drm_device *dev, int engine);
  1111. /* nv31_mpeg.c */
  1112. extern int nv31_mpeg_create(struct drm_device *dev);
  1113. /* nv50_mpeg.c */
  1114. extern int nv50_mpeg_create(struct drm_device *dev);
  1115. /* nv84_bsp.c */
  1116. /* nv98_bsp.c */
  1117. extern int nv84_bsp_create(struct drm_device *dev);
  1118. /* nv84_vp.c */
  1119. /* nv98_vp.c */
  1120. extern int nv84_vp_create(struct drm_device *dev);
  1121. /* nv98_ppp.c */
  1122. extern int nv98_ppp_create(struct drm_device *dev);
  1123. /* nv04_instmem.c */
  1124. extern int nv04_instmem_init(struct drm_device *);
  1125. extern void nv04_instmem_takedown(struct drm_device *);
  1126. extern int nv04_instmem_suspend(struct drm_device *);
  1127. extern void nv04_instmem_resume(struct drm_device *);
  1128. extern int nv04_instmem_get(struct nouveau_gpuobj *, struct nouveau_channel *,
  1129. u32 size, u32 align);
  1130. extern void nv04_instmem_put(struct nouveau_gpuobj *);
  1131. extern int nv04_instmem_map(struct nouveau_gpuobj *);
  1132. extern void nv04_instmem_unmap(struct nouveau_gpuobj *);
  1133. extern void nv04_instmem_flush(struct drm_device *);
  1134. /* nv50_instmem.c */
  1135. extern int nv50_instmem_init(struct drm_device *);
  1136. extern void nv50_instmem_takedown(struct drm_device *);
  1137. extern int nv50_instmem_suspend(struct drm_device *);
  1138. extern void nv50_instmem_resume(struct drm_device *);
  1139. extern int nv50_instmem_get(struct nouveau_gpuobj *, struct nouveau_channel *,
  1140. u32 size, u32 align);
  1141. extern void nv50_instmem_put(struct nouveau_gpuobj *);
  1142. extern int nv50_instmem_map(struct nouveau_gpuobj *);
  1143. extern void nv50_instmem_unmap(struct nouveau_gpuobj *);
  1144. extern void nv50_instmem_flush(struct drm_device *);
  1145. extern void nv84_instmem_flush(struct drm_device *);
  1146. /* nvc0_instmem.c */
  1147. extern int nvc0_instmem_init(struct drm_device *);
  1148. extern void nvc0_instmem_takedown(struct drm_device *);
  1149. extern int nvc0_instmem_suspend(struct drm_device *);
  1150. extern void nvc0_instmem_resume(struct drm_device *);
  1151. /* nv04_mc.c */
  1152. extern int nv04_mc_init(struct drm_device *);
  1153. extern void nv04_mc_takedown(struct drm_device *);
  1154. /* nv40_mc.c */
  1155. extern int nv40_mc_init(struct drm_device *);
  1156. extern void nv40_mc_takedown(struct drm_device *);
  1157. /* nv50_mc.c */
  1158. extern int nv50_mc_init(struct drm_device *);
  1159. extern void nv50_mc_takedown(struct drm_device *);
  1160. /* nv04_timer.c */
  1161. extern int nv04_timer_init(struct drm_device *);
  1162. extern uint64_t nv04_timer_read(struct drm_device *);
  1163. extern void nv04_timer_takedown(struct drm_device *);
  1164. extern long nouveau_compat_ioctl(struct file *file, unsigned int cmd,
  1165. unsigned long arg);
  1166. /* nv04_dac.c */
  1167. extern int nv04_dac_create(struct drm_connector *, struct dcb_entry *);
  1168. extern uint32_t nv17_dac_sample_load(struct drm_encoder *encoder);
  1169. extern int nv04_dac_output_offset(struct drm_encoder *encoder);
  1170. extern void nv04_dac_update_dacclk(struct drm_encoder *encoder, bool enable);
  1171. extern bool nv04_dac_in_use(struct drm_encoder *encoder);
  1172. /* nv04_dfp.c */
  1173. extern int nv04_dfp_create(struct drm_connector *, struct dcb_entry *);
  1174. extern int nv04_dfp_get_bound_head(struct drm_device *dev, struct dcb_entry *dcbent);
  1175. extern void nv04_dfp_bind_head(struct drm_device *dev, struct dcb_entry *dcbent,
  1176. int head, bool dl);
  1177. extern void nv04_dfp_disable(struct drm_device *dev, int head);
  1178. extern void nv04_dfp_update_fp_control(struct drm_encoder *encoder, int mode);
  1179. /* nv04_tv.c */
  1180. extern int nv04_tv_identify(struct drm_device *dev, int i2c_index);
  1181. extern int nv04_tv_create(struct drm_connector *, struct dcb_entry *);
  1182. /* nv17_tv.c */
  1183. extern int nv17_tv_create(struct drm_connector *, struct dcb_entry *);
  1184. /* nv04_display.c */
  1185. extern int nv04_display_early_init(struct drm_device *);
  1186. extern void nv04_display_late_takedown(struct drm_device *);
  1187. extern int nv04_display_create(struct drm_device *);
  1188. extern void nv04_display_destroy(struct drm_device *);
  1189. extern int nv04_display_init(struct drm_device *);
  1190. extern void nv04_display_fini(struct drm_device *);
  1191. /* nvd0_display.c */
  1192. extern int nvd0_display_create(struct drm_device *);
  1193. extern void nvd0_display_destroy(struct drm_device *);
  1194. extern int nvd0_display_init(struct drm_device *);
  1195. extern void nvd0_display_fini(struct drm_device *);
  1196. struct nouveau_bo *nvd0_display_crtc_sema(struct drm_device *, int crtc);
  1197. void nvd0_display_flip_stop(struct drm_crtc *);
  1198. int nvd0_display_flip_next(struct drm_crtc *, struct drm_framebuffer *,
  1199. struct nouveau_channel *, u32 swap_interval);
  1200. /* nv04_crtc.c */
  1201. extern int nv04_crtc_create(struct drm_device *, int index);
  1202. /* nouveau_bo.c */
  1203. extern struct ttm_bo_driver nouveau_bo_driver;
  1204. extern int nouveau_bo_new(struct drm_device *, int size, int align,
  1205. uint32_t flags, uint32_t tile_mode,
  1206. uint32_t tile_flags,
  1207. struct sg_table *sg,
  1208. struct nouveau_bo **);
  1209. extern int nouveau_bo_pin(struct nouveau_bo *, uint32_t flags);
  1210. extern int nouveau_bo_unpin(struct nouveau_bo *);
  1211. extern int nouveau_bo_map(struct nouveau_bo *);
  1212. extern void nouveau_bo_unmap(struct nouveau_bo *);
  1213. extern void nouveau_bo_placement_set(struct nouveau_bo *, uint32_t type,
  1214. uint32_t busy);
  1215. extern u16 nouveau_bo_rd16(struct nouveau_bo *nvbo, unsigned index);
  1216. extern void nouveau_bo_wr16(struct nouveau_bo *nvbo, unsigned index, u16 val);
  1217. extern u32 nouveau_bo_rd32(struct nouveau_bo *nvbo, unsigned index);
  1218. extern void nouveau_bo_wr32(struct nouveau_bo *nvbo, unsigned index, u32 val);
  1219. extern void nouveau_bo_fence(struct nouveau_bo *, struct nouveau_fence *);
  1220. extern int nouveau_bo_validate(struct nouveau_bo *, bool interruptible,
  1221. bool no_wait_reserve, bool no_wait_gpu);
  1222. extern struct nouveau_vma *
  1223. nouveau_bo_vma_find(struct nouveau_bo *, struct nouveau_vm *);
  1224. extern int nouveau_bo_vma_add(struct nouveau_bo *, struct nouveau_vm *,
  1225. struct nouveau_vma *);
  1226. extern void nouveau_bo_vma_del(struct nouveau_bo *, struct nouveau_vma *);
  1227. /* nouveau_fence.c */
  1228. struct nouveau_fence;
  1229. extern int nouveau_fence_init(struct drm_device *);
  1230. extern void nouveau_fence_fini(struct drm_device *);
  1231. extern int nouveau_fence_channel_init(struct nouveau_channel *);
  1232. extern void nouveau_fence_channel_fini(struct nouveau_channel *);
  1233. extern void nouveau_fence_update(struct nouveau_channel *);
  1234. extern int nouveau_fence_new(struct nouveau_channel *, struct nouveau_fence **,
  1235. bool emit);
  1236. extern int nouveau_fence_emit(struct nouveau_fence *);
  1237. extern void nouveau_fence_work(struct nouveau_fence *fence,
  1238. void (*work)(void *priv, bool signalled),
  1239. void *priv);
  1240. struct nouveau_channel *nouveau_fence_channel(struct nouveau_fence *);
  1241. extern bool nouveau_fence_signalled(struct nouveau_fence *);
  1242. extern int nouveau_fence_wait(struct nouveau_fence *, bool lazy, bool intr);
  1243. extern void nouveau_fence_unref(struct nouveau_fence **);
  1244. extern struct nouveau_fence *nouveau_fence_ref(struct nouveau_fence *);
  1245. extern int nouveau_fence_sync(struct nouveau_fence *, struct nouveau_channel *);
  1246. /* nouveau_gem.c */
  1247. extern int nouveau_gem_new(struct drm_device *, int size, int align,
  1248. uint32_t domain, uint32_t tile_mode,
  1249. uint32_t tile_flags, struct nouveau_bo **);
  1250. extern int nouveau_gem_object_new(struct drm_gem_object *);
  1251. extern void nouveau_gem_object_del(struct drm_gem_object *);
  1252. extern int nouveau_gem_object_open(struct drm_gem_object *, struct drm_file *);
  1253. extern void nouveau_gem_object_close(struct drm_gem_object *,
  1254. struct drm_file *);
  1255. extern int nouveau_gem_ioctl_new(struct drm_device *, void *,
  1256. struct drm_file *);
  1257. extern int nouveau_gem_ioctl_pushbuf(struct drm_device *, void *,
  1258. struct drm_file *);
  1259. extern int nouveau_gem_ioctl_cpu_prep(struct drm_device *, void *,
  1260. struct drm_file *);
  1261. extern int nouveau_gem_ioctl_cpu_fini(struct drm_device *, void *,
  1262. struct drm_file *);
  1263. extern int nouveau_gem_ioctl_info(struct drm_device *, void *,
  1264. struct drm_file *);
  1265. extern struct dma_buf *nouveau_gem_prime_export(struct drm_device *dev,
  1266. struct drm_gem_object *obj, int flags);
  1267. extern struct drm_gem_object *nouveau_gem_prime_import(struct drm_device *dev,
  1268. struct dma_buf *dma_buf);
  1269. /* nouveau_display.c */
  1270. int nouveau_display_create(struct drm_device *dev);
  1271. void nouveau_display_destroy(struct drm_device *dev);
  1272. int nouveau_display_init(struct drm_device *dev);
  1273. void nouveau_display_fini(struct drm_device *dev);
  1274. int nouveau_vblank_enable(struct drm_device *dev, int crtc);
  1275. void nouveau_vblank_disable(struct drm_device *dev, int crtc);
  1276. int nouveau_crtc_page_flip(struct drm_crtc *crtc, struct drm_framebuffer *fb,
  1277. struct drm_pending_vblank_event *event);
  1278. int nouveau_finish_page_flip(struct nouveau_channel *,
  1279. struct nouveau_page_flip_state *);
  1280. int nouveau_display_dumb_create(struct drm_file *, struct drm_device *,
  1281. struct drm_mode_create_dumb *args);
  1282. int nouveau_display_dumb_map_offset(struct drm_file *, struct drm_device *,
  1283. uint32_t handle, uint64_t *offset);
  1284. int nouveau_display_dumb_destroy(struct drm_file *, struct drm_device *,
  1285. uint32_t handle);
  1286. /* nv10_gpio.c */
  1287. int nv10_gpio_init(struct drm_device *dev);
  1288. void nv10_gpio_fini(struct drm_device *dev);
  1289. int nv10_gpio_drive(struct drm_device *dev, int line, int dir, int out);
  1290. int nv10_gpio_sense(struct drm_device *dev, int line);
  1291. void nv10_gpio_irq_enable(struct drm_device *, int line, bool on);
  1292. /* nv50_gpio.c */
  1293. int nv50_gpio_init(struct drm_device *dev);
  1294. void nv50_gpio_fini(struct drm_device *dev);
  1295. int nv50_gpio_drive(struct drm_device *dev, int line, int dir, int out);
  1296. int nv50_gpio_sense(struct drm_device *dev, int line);
  1297. void nv50_gpio_irq_enable(struct drm_device *, int line, bool on);
  1298. int nvd0_gpio_drive(struct drm_device *dev, int line, int dir, int out);
  1299. int nvd0_gpio_sense(struct drm_device *dev, int line);
  1300. /* nv50_calc.c */
  1301. int nv50_calc_pll(struct drm_device *, struct pll_lims *, int clk,
  1302. int *N1, int *M1, int *N2, int *M2, int *P);
  1303. int nva3_calc_pll(struct drm_device *, struct pll_lims *,
  1304. int clk, int *N, int *fN, int *M, int *P);
  1305. #ifndef ioread32_native
  1306. #ifdef __BIG_ENDIAN
  1307. #define ioread16_native ioread16be
  1308. #define iowrite16_native iowrite16be
  1309. #define ioread32_native ioread32be
  1310. #define iowrite32_native iowrite32be
  1311. #else /* def __BIG_ENDIAN */
  1312. #define ioread16_native ioread16
  1313. #define iowrite16_native iowrite16
  1314. #define ioread32_native ioread32
  1315. #define iowrite32_native iowrite32
  1316. #endif /* def __BIG_ENDIAN else */
  1317. #endif /* !ioread32_native */
  1318. /* channel control reg access */
  1319. static inline u32 nvchan_rd32(struct nouveau_channel *chan, unsigned reg)
  1320. {
  1321. return ioread32_native(chan->user + reg);
  1322. }
  1323. static inline void nvchan_wr32(struct nouveau_channel *chan,
  1324. unsigned reg, u32 val)
  1325. {
  1326. iowrite32_native(val, chan->user + reg);
  1327. }
  1328. /* register access */
  1329. static inline u32 nv_rd32(struct drm_device *dev, unsigned reg)
  1330. {
  1331. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1332. return ioread32_native(dev_priv->mmio + reg);
  1333. }
  1334. static inline void nv_wr32(struct drm_device *dev, unsigned reg, u32 val)
  1335. {
  1336. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1337. iowrite32_native(val, dev_priv->mmio + reg);
  1338. }
  1339. static inline u32 nv_mask(struct drm_device *dev, u32 reg, u32 mask, u32 val)
  1340. {
  1341. u32 tmp = nv_rd32(dev, reg);
  1342. nv_wr32(dev, reg, (tmp & ~mask) | val);
  1343. return tmp;
  1344. }
  1345. static inline u8 nv_rd08(struct drm_device *dev, unsigned reg)
  1346. {
  1347. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1348. return ioread8(dev_priv->mmio + reg);
  1349. }
  1350. static inline void nv_wr08(struct drm_device *dev, unsigned reg, u8 val)
  1351. {
  1352. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1353. iowrite8(val, dev_priv->mmio + reg);
  1354. }
  1355. #define nv_wait(dev, reg, mask, val) \
  1356. nouveau_wait_eq(dev, 2000000000ULL, (reg), (mask), (val))
  1357. #define nv_wait_ne(dev, reg, mask, val) \
  1358. nouveau_wait_ne(dev, 2000000000ULL, (reg), (mask), (val))
  1359. #define nv_wait_cb(dev, func, data) \
  1360. nouveau_wait_cb(dev, 2000000000ULL, (func), (data))
  1361. /* PRAMIN access */
  1362. static inline u32 nv_ri32(struct drm_device *dev, unsigned offset)
  1363. {
  1364. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1365. return ioread32_native(dev_priv->ramin + offset);
  1366. }
  1367. static inline void nv_wi32(struct drm_device *dev, unsigned offset, u32 val)
  1368. {
  1369. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1370. iowrite32_native(val, dev_priv->ramin + offset);
  1371. }
  1372. /* object access */
  1373. extern u32 nv_ro32(struct nouveau_gpuobj *, u32 offset);
  1374. extern void nv_wo32(struct nouveau_gpuobj *, u32 offset, u32 val);
  1375. /*
  1376. * Logging
  1377. * Argument d is (struct drm_device *).
  1378. */
  1379. #define NV_PRINTK(level, d, fmt, arg...) \
  1380. printk(level "[" DRM_NAME "] " DRIVER_NAME " %s: " fmt, \
  1381. pci_name(d->pdev), ##arg)
  1382. #ifndef NV_DEBUG_NOTRACE
  1383. #define NV_DEBUG(d, fmt, arg...) do { \
  1384. if (drm_debug & DRM_UT_DRIVER) { \
  1385. NV_PRINTK(KERN_DEBUG, d, "%s:%d - " fmt, __func__, \
  1386. __LINE__, ##arg); \
  1387. } \
  1388. } while (0)
  1389. #define NV_DEBUG_KMS(d, fmt, arg...) do { \
  1390. if (drm_debug & DRM_UT_KMS) { \
  1391. NV_PRINTK(KERN_DEBUG, d, "%s:%d - " fmt, __func__, \
  1392. __LINE__, ##arg); \
  1393. } \
  1394. } while (0)
  1395. #else
  1396. #define NV_DEBUG(d, fmt, arg...) do { \
  1397. if (drm_debug & DRM_UT_DRIVER) \
  1398. NV_PRINTK(KERN_DEBUG, d, fmt, ##arg); \
  1399. } while (0)
  1400. #define NV_DEBUG_KMS(d, fmt, arg...) do { \
  1401. if (drm_debug & DRM_UT_KMS) \
  1402. NV_PRINTK(KERN_DEBUG, d, fmt, ##arg); \
  1403. } while (0)
  1404. #endif
  1405. #define NV_ERROR(d, fmt, arg...) NV_PRINTK(KERN_ERR, d, fmt, ##arg)
  1406. #define NV_INFO(d, fmt, arg...) NV_PRINTK(KERN_INFO, d, fmt, ##arg)
  1407. #define NV_TRACEWARN(d, fmt, arg...) NV_PRINTK(KERN_NOTICE, d, fmt, ##arg)
  1408. #define NV_TRACE(d, fmt, arg...) NV_PRINTK(KERN_INFO, d, fmt, ##arg)
  1409. #define NV_WARN(d, fmt, arg...) NV_PRINTK(KERN_WARNING, d, fmt, ##arg)
  1410. #define NV_WARNONCE(d, fmt, arg...) do { \
  1411. static int _warned = 0; \
  1412. if (!_warned) { \
  1413. NV_WARN(d, fmt, ##arg); \
  1414. _warned = 1; \
  1415. } \
  1416. } while(0)
  1417. /* nouveau_reg_debug bitmask */
  1418. enum {
  1419. NOUVEAU_REG_DEBUG_MC = 0x1,
  1420. NOUVEAU_REG_DEBUG_VIDEO = 0x2,
  1421. NOUVEAU_REG_DEBUG_FB = 0x4,
  1422. NOUVEAU_REG_DEBUG_EXTDEV = 0x8,
  1423. NOUVEAU_REG_DEBUG_CRTC = 0x10,
  1424. NOUVEAU_REG_DEBUG_RAMDAC = 0x20,
  1425. NOUVEAU_REG_DEBUG_VGACRTC = 0x40,
  1426. NOUVEAU_REG_DEBUG_RMVIO = 0x80,
  1427. NOUVEAU_REG_DEBUG_VGAATTR = 0x100,
  1428. NOUVEAU_REG_DEBUG_EVO = 0x200,
  1429. NOUVEAU_REG_DEBUG_AUXCH = 0x400
  1430. };
  1431. #define NV_REG_DEBUG(type, dev, fmt, arg...) do { \
  1432. if (nouveau_reg_debug & NOUVEAU_REG_DEBUG_##type) \
  1433. NV_PRINTK(KERN_DEBUG, dev, "%s: " fmt, __func__, ##arg); \
  1434. } while (0)
  1435. static inline bool
  1436. nv_two_heads(struct drm_device *dev)
  1437. {
  1438. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1439. const int impl = dev->pci_device & 0x0ff0;
  1440. if (dev_priv->card_type >= NV_10 && impl != 0x0100 &&
  1441. impl != 0x0150 && impl != 0x01a0 && impl != 0x0200)
  1442. return true;
  1443. return false;
  1444. }
  1445. static inline bool
  1446. nv_gf4_disp_arch(struct drm_device *dev)
  1447. {
  1448. return nv_two_heads(dev) && (dev->pci_device & 0x0ff0) != 0x0110;
  1449. }
  1450. static inline bool
  1451. nv_two_reg_pll(struct drm_device *dev)
  1452. {
  1453. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1454. const int impl = dev->pci_device & 0x0ff0;
  1455. if (impl == 0x0310 || impl == 0x0340 || dev_priv->card_type >= NV_40)
  1456. return true;
  1457. return false;
  1458. }
  1459. static inline bool
  1460. nv_match_device(struct drm_device *dev, unsigned device,
  1461. unsigned sub_vendor, unsigned sub_device)
  1462. {
  1463. return dev->pdev->device == device &&
  1464. dev->pdev->subsystem_vendor == sub_vendor &&
  1465. dev->pdev->subsystem_device == sub_device;
  1466. }
  1467. static inline void *
  1468. nv_engine(struct drm_device *dev, int engine)
  1469. {
  1470. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1471. return (void *)dev_priv->eng[engine];
  1472. }
  1473. /* returns 1 if device is one of the nv4x using the 0x4497 object class,
  1474. * helpful to determine a number of other hardware features
  1475. */
  1476. static inline int
  1477. nv44_graph_class(struct drm_device *dev)
  1478. {
  1479. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1480. if ((dev_priv->chipset & 0xf0) == 0x60)
  1481. return 1;
  1482. return !(0x0baf & (1 << (dev_priv->chipset & 0x0f)));
  1483. }
  1484. /* memory type/access flags, do not match hardware values */
  1485. #define NV_MEM_ACCESS_RO 1
  1486. #define NV_MEM_ACCESS_WO 2
  1487. #define NV_MEM_ACCESS_RW (NV_MEM_ACCESS_RO | NV_MEM_ACCESS_WO)
  1488. #define NV_MEM_ACCESS_SYS 4
  1489. #define NV_MEM_ACCESS_VM 8
  1490. #define NV_MEM_ACCESS_NOSNOOP 16
  1491. #define NV_MEM_TARGET_VRAM 0
  1492. #define NV_MEM_TARGET_PCI 1
  1493. #define NV_MEM_TARGET_PCI_NOSNOOP 2
  1494. #define NV_MEM_TARGET_VM 3
  1495. #define NV_MEM_TARGET_GART 4
  1496. #define NV_MEM_TYPE_VM 0x7f
  1497. #define NV_MEM_COMP_VM 0x03
  1498. /* FIFO methods */
  1499. #define NV01_SUBCHAN_OBJECT 0x00000000
  1500. #define NV84_SUBCHAN_SEMAPHORE_ADDRESS_HIGH 0x00000010
  1501. #define NV84_SUBCHAN_SEMAPHORE_ADDRESS_LOW 0x00000014
  1502. #define NV84_SUBCHAN_SEMAPHORE_SEQUENCE 0x00000018
  1503. #define NV84_SUBCHAN_SEMAPHORE_TRIGGER 0x0000001c
  1504. #define NV84_SUBCHAN_SEMAPHORE_TRIGGER_ACQUIRE_EQUAL 0x00000001
  1505. #define NV84_SUBCHAN_SEMAPHORE_TRIGGER_WRITE_LONG 0x00000002
  1506. #define NV84_SUBCHAN_SEMAPHORE_TRIGGER_ACQUIRE_GEQUAL 0x00000004
  1507. #define NV84_SUBCHAN_NOTIFY_INTR 0x00000020
  1508. #define NV84_SUBCHAN_WRCACHE_FLUSH 0x00000024
  1509. #define NV10_SUBCHAN_REF_CNT 0x00000050
  1510. #define NVSW_SUBCHAN_PAGE_FLIP 0x00000054
  1511. #define NV11_SUBCHAN_DMA_SEMAPHORE 0x00000060
  1512. #define NV11_SUBCHAN_SEMAPHORE_OFFSET 0x00000064
  1513. #define NV11_SUBCHAN_SEMAPHORE_ACQUIRE 0x00000068
  1514. #define NV11_SUBCHAN_SEMAPHORE_RELEASE 0x0000006c
  1515. #define NV40_SUBCHAN_YIELD 0x00000080
  1516. /* NV_SW object class */
  1517. #define NV_SW 0x0000506e
  1518. #define NV_SW_DMA_VBLSEM 0x0000018c
  1519. #define NV_SW_VBLSEM_OFFSET 0x00000400
  1520. #define NV_SW_VBLSEM_RELEASE_VALUE 0x00000404
  1521. #define NV_SW_VBLSEM_RELEASE 0x00000408
  1522. #define NV_SW_PAGE_FLIP 0x00000500
  1523. #endif /* __NOUVEAU_DRV_H__ */