processor.h 25 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057
  1. #ifndef _ASM_X86_PROCESSOR_H
  2. #define _ASM_X86_PROCESSOR_H
  3. #include <asm/processor-flags.h>
  4. /* Forward declaration, a strange C thing */
  5. struct task_struct;
  6. struct mm_struct;
  7. #include <asm/vm86.h>
  8. #include <asm/math_emu.h>
  9. #include <asm/segment.h>
  10. #include <asm/types.h>
  11. #include <asm/sigcontext.h>
  12. #include <asm/current.h>
  13. #include <asm/cpufeature.h>
  14. #include <asm/system.h>
  15. #include <asm/page.h>
  16. #include <asm/pgtable_types.h>
  17. #include <asm/percpu.h>
  18. #include <asm/msr.h>
  19. #include <asm/desc_defs.h>
  20. #include <asm/nops.h>
  21. #include <asm/ds.h>
  22. #include <linux/personality.h>
  23. #include <linux/cpumask.h>
  24. #include <linux/cache.h>
  25. #include <linux/threads.h>
  26. #include <linux/math64.h>
  27. #include <linux/init.h>
  28. #define HBP_NUM 4
  29. /*
  30. * Default implementation of macro that returns current
  31. * instruction pointer ("program counter").
  32. */
  33. static inline void *current_text_addr(void)
  34. {
  35. void *pc;
  36. asm volatile("mov $1f, %0; 1:":"=r" (pc));
  37. return pc;
  38. }
  39. #ifdef CONFIG_X86_VSMP
  40. # define ARCH_MIN_TASKALIGN (1 << INTERNODE_CACHE_SHIFT)
  41. # define ARCH_MIN_MMSTRUCT_ALIGN (1 << INTERNODE_CACHE_SHIFT)
  42. #else
  43. # define ARCH_MIN_TASKALIGN 16
  44. # define ARCH_MIN_MMSTRUCT_ALIGN 0
  45. #endif
  46. /*
  47. * CPU type and hardware bug flags. Kept separately for each CPU.
  48. * Members of this structure are referenced in head.S, so think twice
  49. * before touching them. [mj]
  50. */
  51. struct cpuinfo_x86 {
  52. __u8 x86; /* CPU family */
  53. __u8 x86_vendor; /* CPU vendor */
  54. __u8 x86_model;
  55. __u8 x86_mask;
  56. #ifdef CONFIG_X86_32
  57. char wp_works_ok; /* It doesn't on 386's */
  58. /* Problems on some 486Dx4's and old 386's: */
  59. char hlt_works_ok;
  60. char hard_math;
  61. char rfu;
  62. char fdiv_bug;
  63. char f00f_bug;
  64. char coma_bug;
  65. char pad0;
  66. #else
  67. /* Number of 4K pages in DTLB/ITLB combined(in pages): */
  68. int x86_tlbsize;
  69. #endif
  70. __u8 x86_virt_bits;
  71. __u8 x86_phys_bits;
  72. /* CPUID returned core id bits: */
  73. __u8 x86_coreid_bits;
  74. /* Max extended CPUID function supported: */
  75. __u32 extended_cpuid_level;
  76. /* Maximum supported CPUID level, -1=no CPUID: */
  77. int cpuid_level;
  78. __u32 x86_capability[NCAPINTS];
  79. char x86_vendor_id[16];
  80. char x86_model_id[64];
  81. /* in KB - valid for CPUS which support this call: */
  82. int x86_cache_size;
  83. int x86_cache_alignment; /* In bytes */
  84. int x86_power;
  85. unsigned long loops_per_jiffy;
  86. #ifdef CONFIG_SMP
  87. /* cpus sharing the last level cache: */
  88. cpumask_var_t llc_shared_map;
  89. #endif
  90. /* cpuid returned max cores value: */
  91. u16 x86_max_cores;
  92. u16 apicid;
  93. u16 initial_apicid;
  94. u16 x86_clflush_size;
  95. #ifdef CONFIG_SMP
  96. /* number of cores as seen by the OS: */
  97. u16 booted_cores;
  98. /* Physical processor id: */
  99. u16 phys_proc_id;
  100. /* Core id: */
  101. u16 cpu_core_id;
  102. /* Index into per_cpu list: */
  103. u16 cpu_index;
  104. #endif
  105. unsigned int x86_hyper_vendor;
  106. } __attribute__((__aligned__(SMP_CACHE_BYTES)));
  107. #define X86_VENDOR_INTEL 0
  108. #define X86_VENDOR_CYRIX 1
  109. #define X86_VENDOR_AMD 2
  110. #define X86_VENDOR_UMC 3
  111. #define X86_VENDOR_CENTAUR 5
  112. #define X86_VENDOR_TRANSMETA 7
  113. #define X86_VENDOR_NSC 8
  114. #define X86_VENDOR_NUM 9
  115. #define X86_VENDOR_UNKNOWN 0xff
  116. #define X86_HYPER_VENDOR_NONE 0
  117. #define X86_HYPER_VENDOR_VMWARE 1
  118. /*
  119. * capabilities of CPUs
  120. */
  121. extern struct cpuinfo_x86 boot_cpu_data;
  122. extern struct cpuinfo_x86 new_cpu_data;
  123. extern struct tss_struct doublefault_tss;
  124. extern __u32 cpu_caps_cleared[NCAPINTS];
  125. extern __u32 cpu_caps_set[NCAPINTS];
  126. #ifdef CONFIG_SMP
  127. DECLARE_PER_CPU_SHARED_ALIGNED(struct cpuinfo_x86, cpu_info);
  128. #define cpu_data(cpu) per_cpu(cpu_info, cpu)
  129. #define current_cpu_data __get_cpu_var(cpu_info)
  130. #else
  131. #define cpu_data(cpu) boot_cpu_data
  132. #define current_cpu_data boot_cpu_data
  133. #endif
  134. extern const struct seq_operations cpuinfo_op;
  135. static inline int hlt_works(int cpu)
  136. {
  137. #ifdef CONFIG_X86_32
  138. return cpu_data(cpu).hlt_works_ok;
  139. #else
  140. return 1;
  141. #endif
  142. }
  143. #define cache_line_size() (boot_cpu_data.x86_cache_alignment)
  144. extern void cpu_detect(struct cpuinfo_x86 *c);
  145. extern struct pt_regs *idle_regs(struct pt_regs *);
  146. extern void early_cpu_init(void);
  147. extern void identify_boot_cpu(void);
  148. extern void identify_secondary_cpu(struct cpuinfo_x86 *);
  149. extern void print_cpu_info(struct cpuinfo_x86 *);
  150. extern void init_scattered_cpuid_features(struct cpuinfo_x86 *c);
  151. extern unsigned int init_intel_cacheinfo(struct cpuinfo_x86 *c);
  152. extern unsigned short num_cache_leaves;
  153. extern void detect_extended_topology(struct cpuinfo_x86 *c);
  154. extern void detect_ht(struct cpuinfo_x86 *c);
  155. static inline void native_cpuid(unsigned int *eax, unsigned int *ebx,
  156. unsigned int *ecx, unsigned int *edx)
  157. {
  158. /* ecx is often an input as well as an output. */
  159. asm volatile("cpuid"
  160. : "=a" (*eax),
  161. "=b" (*ebx),
  162. "=c" (*ecx),
  163. "=d" (*edx)
  164. : "0" (*eax), "2" (*ecx));
  165. }
  166. static inline void load_cr3(pgd_t *pgdir)
  167. {
  168. write_cr3(__pa(pgdir));
  169. }
  170. #ifdef CONFIG_X86_32
  171. /* This is the TSS defined by the hardware. */
  172. struct x86_hw_tss {
  173. unsigned short back_link, __blh;
  174. unsigned long sp0;
  175. unsigned short ss0, __ss0h;
  176. unsigned long sp1;
  177. /* ss1 caches MSR_IA32_SYSENTER_CS: */
  178. unsigned short ss1, __ss1h;
  179. unsigned long sp2;
  180. unsigned short ss2, __ss2h;
  181. unsigned long __cr3;
  182. unsigned long ip;
  183. unsigned long flags;
  184. unsigned long ax;
  185. unsigned long cx;
  186. unsigned long dx;
  187. unsigned long bx;
  188. unsigned long sp;
  189. unsigned long bp;
  190. unsigned long si;
  191. unsigned long di;
  192. unsigned short es, __esh;
  193. unsigned short cs, __csh;
  194. unsigned short ss, __ssh;
  195. unsigned short ds, __dsh;
  196. unsigned short fs, __fsh;
  197. unsigned short gs, __gsh;
  198. unsigned short ldt, __ldth;
  199. unsigned short trace;
  200. unsigned short io_bitmap_base;
  201. } __attribute__((packed));
  202. #else
  203. struct x86_hw_tss {
  204. u32 reserved1;
  205. u64 sp0;
  206. u64 sp1;
  207. u64 sp2;
  208. u64 reserved2;
  209. u64 ist[7];
  210. u32 reserved3;
  211. u32 reserved4;
  212. u16 reserved5;
  213. u16 io_bitmap_base;
  214. } __attribute__((packed)) ____cacheline_aligned;
  215. #endif
  216. /*
  217. * IO-bitmap sizes:
  218. */
  219. #define IO_BITMAP_BITS 65536
  220. #define IO_BITMAP_BYTES (IO_BITMAP_BITS/8)
  221. #define IO_BITMAP_LONGS (IO_BITMAP_BYTES/sizeof(long))
  222. #define IO_BITMAP_OFFSET offsetof(struct tss_struct, io_bitmap)
  223. #define INVALID_IO_BITMAP_OFFSET 0x8000
  224. struct tss_struct {
  225. /*
  226. * The hardware state:
  227. */
  228. struct x86_hw_tss x86_tss;
  229. /*
  230. * The extra 1 is there because the CPU will access an
  231. * additional byte beyond the end of the IO permission
  232. * bitmap. The extra byte must be all 1 bits, and must
  233. * be within the limit.
  234. */
  235. unsigned long io_bitmap[IO_BITMAP_LONGS + 1];
  236. /*
  237. * .. and then another 0x100 bytes for the emergency kernel stack:
  238. */
  239. unsigned long stack[64];
  240. } ____cacheline_aligned;
  241. DECLARE_PER_CPU_SHARED_ALIGNED(struct tss_struct, init_tss);
  242. /*
  243. * Save the original ist values for checking stack pointers during debugging
  244. */
  245. struct orig_ist {
  246. unsigned long ist[7];
  247. };
  248. #define MXCSR_DEFAULT 0x1f80
  249. struct i387_fsave_struct {
  250. u32 cwd; /* FPU Control Word */
  251. u32 swd; /* FPU Status Word */
  252. u32 twd; /* FPU Tag Word */
  253. u32 fip; /* FPU IP Offset */
  254. u32 fcs; /* FPU IP Selector */
  255. u32 foo; /* FPU Operand Pointer Offset */
  256. u32 fos; /* FPU Operand Pointer Selector */
  257. /* 8*10 bytes for each FP-reg = 80 bytes: */
  258. u32 st_space[20];
  259. /* Software status information [not touched by FSAVE ]: */
  260. u32 status;
  261. };
  262. struct i387_fxsave_struct {
  263. u16 cwd; /* Control Word */
  264. u16 swd; /* Status Word */
  265. u16 twd; /* Tag Word */
  266. u16 fop; /* Last Instruction Opcode */
  267. union {
  268. struct {
  269. u64 rip; /* Instruction Pointer */
  270. u64 rdp; /* Data Pointer */
  271. };
  272. struct {
  273. u32 fip; /* FPU IP Offset */
  274. u32 fcs; /* FPU IP Selector */
  275. u32 foo; /* FPU Operand Offset */
  276. u32 fos; /* FPU Operand Selector */
  277. };
  278. };
  279. u32 mxcsr; /* MXCSR Register State */
  280. u32 mxcsr_mask; /* MXCSR Mask */
  281. /* 8*16 bytes for each FP-reg = 128 bytes: */
  282. u32 st_space[32];
  283. /* 16*16 bytes for each XMM-reg = 256 bytes: */
  284. u32 xmm_space[64];
  285. u32 padding[12];
  286. union {
  287. u32 padding1[12];
  288. u32 sw_reserved[12];
  289. };
  290. } __attribute__((aligned(16)));
  291. struct i387_soft_struct {
  292. u32 cwd;
  293. u32 swd;
  294. u32 twd;
  295. u32 fip;
  296. u32 fcs;
  297. u32 foo;
  298. u32 fos;
  299. /* 8*10 bytes for each FP-reg = 80 bytes: */
  300. u32 st_space[20];
  301. u8 ftop;
  302. u8 changed;
  303. u8 lookahead;
  304. u8 no_update;
  305. u8 rm;
  306. u8 alimit;
  307. struct math_emu_info *info;
  308. u32 entry_eip;
  309. };
  310. struct ymmh_struct {
  311. /* 16 * 16 bytes for each YMMH-reg = 256 bytes */
  312. u32 ymmh_space[64];
  313. };
  314. struct xsave_hdr_struct {
  315. u64 xstate_bv;
  316. u64 reserved1[2];
  317. u64 reserved2[5];
  318. } __attribute__((packed));
  319. struct xsave_struct {
  320. struct i387_fxsave_struct i387;
  321. struct xsave_hdr_struct xsave_hdr;
  322. struct ymmh_struct ymmh;
  323. /* new processor state extensions will go here */
  324. } __attribute__ ((packed, aligned (64)));
  325. union thread_xstate {
  326. struct i387_fsave_struct fsave;
  327. struct i387_fxsave_struct fxsave;
  328. struct i387_soft_struct soft;
  329. struct xsave_struct xsave;
  330. };
  331. #ifdef CONFIG_X86_64
  332. DECLARE_PER_CPU(struct orig_ist, orig_ist);
  333. union irq_stack_union {
  334. char irq_stack[IRQ_STACK_SIZE];
  335. /*
  336. * GCC hardcodes the stack canary as %gs:40. Since the
  337. * irq_stack is the object at %gs:0, we reserve the bottom
  338. * 48 bytes of the irq stack for the canary.
  339. */
  340. struct {
  341. char gs_base[40];
  342. unsigned long stack_canary;
  343. };
  344. };
  345. DECLARE_PER_CPU_FIRST(union irq_stack_union, irq_stack_union);
  346. DECLARE_INIT_PER_CPU(irq_stack_union);
  347. DECLARE_PER_CPU(char *, irq_stack_ptr);
  348. DECLARE_PER_CPU(unsigned int, irq_count);
  349. extern unsigned long kernel_eflags;
  350. extern asmlinkage void ignore_sysret(void);
  351. #else /* X86_64 */
  352. #ifdef CONFIG_CC_STACKPROTECTOR
  353. /*
  354. * Make sure stack canary segment base is cached-aligned:
  355. * "For Intel Atom processors, avoid non zero segment base address
  356. * that is not aligned to cache line boundary at all cost."
  357. * (Optim Ref Manual Assembly/Compiler Coding Rule 15.)
  358. */
  359. struct stack_canary {
  360. char __pad[20]; /* canary at %gs:20 */
  361. unsigned long canary;
  362. };
  363. DECLARE_PER_CPU_ALIGNED(struct stack_canary, stack_canary);
  364. #endif
  365. #endif /* X86_64 */
  366. extern unsigned int xstate_size;
  367. extern void free_thread_xstate(struct task_struct *);
  368. extern struct kmem_cache *task_xstate_cachep;
  369. struct perf_event;
  370. struct thread_struct {
  371. /* Cached TLS descriptors: */
  372. struct desc_struct tls_array[GDT_ENTRY_TLS_ENTRIES];
  373. unsigned long sp0;
  374. unsigned long sp;
  375. #ifdef CONFIG_X86_32
  376. unsigned long sysenter_cs;
  377. #else
  378. unsigned long usersp; /* Copy from PDA */
  379. unsigned short es;
  380. unsigned short ds;
  381. unsigned short fsindex;
  382. unsigned short gsindex;
  383. #endif
  384. #ifdef CONFIG_X86_32
  385. unsigned long ip;
  386. #endif
  387. #ifdef CONFIG_X86_64
  388. unsigned long fs;
  389. #endif
  390. unsigned long gs;
  391. /* Save middle states of ptrace breakpoints */
  392. struct perf_event *ptrace_bps[HBP_NUM];
  393. /* Debug status used for traps, single steps, etc... */
  394. unsigned long debugreg6;
  395. /* Keep track of the exact dr7 value set by the user */
  396. unsigned long ptrace_dr7;
  397. /* Fault info: */
  398. unsigned long cr2;
  399. unsigned long trap_no;
  400. unsigned long error_code;
  401. /* floating point and extended processor state */
  402. union thread_xstate *xstate;
  403. #ifdef CONFIG_X86_32
  404. /* Virtual 86 mode info */
  405. struct vm86_struct __user *vm86_info;
  406. unsigned long screen_bitmap;
  407. unsigned long v86flags;
  408. unsigned long v86mask;
  409. unsigned long saved_sp0;
  410. unsigned int saved_fs;
  411. unsigned int saved_gs;
  412. #endif
  413. /* IO permissions: */
  414. unsigned long *io_bitmap_ptr;
  415. unsigned long iopl;
  416. /* Max allowed port in the bitmap, in bytes: */
  417. unsigned io_bitmap_max;
  418. /* MSR_IA32_DEBUGCTLMSR value to switch in if TIF_DEBUGCTLMSR is set. */
  419. unsigned long debugctlmsr;
  420. /* Debug Store context; see asm/ds.h */
  421. struct ds_context *ds_ctx;
  422. };
  423. static inline unsigned long native_get_debugreg(int regno)
  424. {
  425. unsigned long val = 0; /* Damn you, gcc! */
  426. switch (regno) {
  427. case 0:
  428. asm("mov %%db0, %0" :"=r" (val));
  429. break;
  430. case 1:
  431. asm("mov %%db1, %0" :"=r" (val));
  432. break;
  433. case 2:
  434. asm("mov %%db2, %0" :"=r" (val));
  435. break;
  436. case 3:
  437. asm("mov %%db3, %0" :"=r" (val));
  438. break;
  439. case 6:
  440. asm("mov %%db6, %0" :"=r" (val));
  441. break;
  442. case 7:
  443. asm("mov %%db7, %0" :"=r" (val));
  444. break;
  445. default:
  446. BUG();
  447. }
  448. return val;
  449. }
  450. static inline void native_set_debugreg(int regno, unsigned long value)
  451. {
  452. switch (regno) {
  453. case 0:
  454. asm("mov %0, %%db0" ::"r" (value));
  455. break;
  456. case 1:
  457. asm("mov %0, %%db1" ::"r" (value));
  458. break;
  459. case 2:
  460. asm("mov %0, %%db2" ::"r" (value));
  461. break;
  462. case 3:
  463. asm("mov %0, %%db3" ::"r" (value));
  464. break;
  465. case 6:
  466. asm("mov %0, %%db6" ::"r" (value));
  467. break;
  468. case 7:
  469. asm("mov %0, %%db7" ::"r" (value));
  470. break;
  471. default:
  472. BUG();
  473. }
  474. }
  475. /*
  476. * Set IOPL bits in EFLAGS from given mask
  477. */
  478. static inline void native_set_iopl_mask(unsigned mask)
  479. {
  480. #ifdef CONFIG_X86_32
  481. unsigned int reg;
  482. asm volatile ("pushfl;"
  483. "popl %0;"
  484. "andl %1, %0;"
  485. "orl %2, %0;"
  486. "pushl %0;"
  487. "popfl"
  488. : "=&r" (reg)
  489. : "i" (~X86_EFLAGS_IOPL), "r" (mask));
  490. #endif
  491. }
  492. static inline void
  493. native_load_sp0(struct tss_struct *tss, struct thread_struct *thread)
  494. {
  495. tss->x86_tss.sp0 = thread->sp0;
  496. #ifdef CONFIG_X86_32
  497. /* Only happens when SEP is enabled, no need to test "SEP"arately: */
  498. if (unlikely(tss->x86_tss.ss1 != thread->sysenter_cs)) {
  499. tss->x86_tss.ss1 = thread->sysenter_cs;
  500. wrmsr(MSR_IA32_SYSENTER_CS, thread->sysenter_cs, 0);
  501. }
  502. #endif
  503. }
  504. static inline void native_swapgs(void)
  505. {
  506. #ifdef CONFIG_X86_64
  507. asm volatile("swapgs" ::: "memory");
  508. #endif
  509. }
  510. #ifdef CONFIG_PARAVIRT
  511. #include <asm/paravirt.h>
  512. #else
  513. #define __cpuid native_cpuid
  514. #define paravirt_enabled() 0
  515. /*
  516. * These special macros can be used to get or set a debugging register
  517. */
  518. #define get_debugreg(var, register) \
  519. (var) = native_get_debugreg(register)
  520. #define set_debugreg(value, register) \
  521. native_set_debugreg(register, value)
  522. static inline void load_sp0(struct tss_struct *tss,
  523. struct thread_struct *thread)
  524. {
  525. native_load_sp0(tss, thread);
  526. }
  527. #define set_iopl_mask native_set_iopl_mask
  528. #endif /* CONFIG_PARAVIRT */
  529. /*
  530. * Save the cr4 feature set we're using (ie
  531. * Pentium 4MB enable and PPro Global page
  532. * enable), so that any CPU's that boot up
  533. * after us can get the correct flags.
  534. */
  535. extern unsigned long mmu_cr4_features;
  536. static inline void set_in_cr4(unsigned long mask)
  537. {
  538. unsigned cr4;
  539. mmu_cr4_features |= mask;
  540. cr4 = read_cr4();
  541. cr4 |= mask;
  542. write_cr4(cr4);
  543. }
  544. static inline void clear_in_cr4(unsigned long mask)
  545. {
  546. unsigned cr4;
  547. mmu_cr4_features &= ~mask;
  548. cr4 = read_cr4();
  549. cr4 &= ~mask;
  550. write_cr4(cr4);
  551. }
  552. typedef struct {
  553. unsigned long seg;
  554. } mm_segment_t;
  555. /*
  556. * create a kernel thread without removing it from tasklists
  557. */
  558. extern int kernel_thread(int (*fn)(void *), void *arg, unsigned long flags);
  559. /* Free all resources held by a thread. */
  560. extern void release_thread(struct task_struct *);
  561. /* Prepare to copy thread state - unlazy all lazy state */
  562. extern void prepare_to_copy(struct task_struct *tsk);
  563. unsigned long get_wchan(struct task_struct *p);
  564. /*
  565. * Generic CPUID function
  566. * clear %ecx since some cpus (Cyrix MII) do not set or clear %ecx
  567. * resulting in stale register contents being returned.
  568. */
  569. static inline void cpuid(unsigned int op,
  570. unsigned int *eax, unsigned int *ebx,
  571. unsigned int *ecx, unsigned int *edx)
  572. {
  573. *eax = op;
  574. *ecx = 0;
  575. __cpuid(eax, ebx, ecx, edx);
  576. }
  577. /* Some CPUID calls want 'count' to be placed in ecx */
  578. static inline void cpuid_count(unsigned int op, int count,
  579. unsigned int *eax, unsigned int *ebx,
  580. unsigned int *ecx, unsigned int *edx)
  581. {
  582. *eax = op;
  583. *ecx = count;
  584. __cpuid(eax, ebx, ecx, edx);
  585. }
  586. /*
  587. * CPUID functions returning a single datum
  588. */
  589. static inline unsigned int cpuid_eax(unsigned int op)
  590. {
  591. unsigned int eax, ebx, ecx, edx;
  592. cpuid(op, &eax, &ebx, &ecx, &edx);
  593. return eax;
  594. }
  595. static inline unsigned int cpuid_ebx(unsigned int op)
  596. {
  597. unsigned int eax, ebx, ecx, edx;
  598. cpuid(op, &eax, &ebx, &ecx, &edx);
  599. return ebx;
  600. }
  601. static inline unsigned int cpuid_ecx(unsigned int op)
  602. {
  603. unsigned int eax, ebx, ecx, edx;
  604. cpuid(op, &eax, &ebx, &ecx, &edx);
  605. return ecx;
  606. }
  607. static inline unsigned int cpuid_edx(unsigned int op)
  608. {
  609. unsigned int eax, ebx, ecx, edx;
  610. cpuid(op, &eax, &ebx, &ecx, &edx);
  611. return edx;
  612. }
  613. /* REP NOP (PAUSE) is a good thing to insert into busy-wait loops. */
  614. static inline void rep_nop(void)
  615. {
  616. asm volatile("rep; nop" ::: "memory");
  617. }
  618. static inline void cpu_relax(void)
  619. {
  620. rep_nop();
  621. }
  622. /* Stop speculative execution and prefetching of modified code. */
  623. static inline void sync_core(void)
  624. {
  625. int tmp;
  626. #if defined(CONFIG_M386) || defined(CONFIG_M486)
  627. if (boot_cpu_data.x86 < 5)
  628. /* There is no speculative execution.
  629. * jmp is a barrier to prefetching. */
  630. asm volatile("jmp 1f\n1:\n" ::: "memory");
  631. else
  632. #endif
  633. /* cpuid is a barrier to speculative execution.
  634. * Prefetched instructions are automatically
  635. * invalidated when modified. */
  636. asm volatile("cpuid" : "=a" (tmp) : "0" (1)
  637. : "ebx", "ecx", "edx", "memory");
  638. }
  639. static inline void __monitor(const void *eax, unsigned long ecx,
  640. unsigned long edx)
  641. {
  642. /* "monitor %eax, %ecx, %edx;" */
  643. asm volatile(".byte 0x0f, 0x01, 0xc8;"
  644. :: "a" (eax), "c" (ecx), "d"(edx));
  645. }
  646. static inline void __mwait(unsigned long eax, unsigned long ecx)
  647. {
  648. /* "mwait %eax, %ecx;" */
  649. asm volatile(".byte 0x0f, 0x01, 0xc9;"
  650. :: "a" (eax), "c" (ecx));
  651. }
  652. static inline void __sti_mwait(unsigned long eax, unsigned long ecx)
  653. {
  654. trace_hardirqs_on();
  655. /* "mwait %eax, %ecx;" */
  656. asm volatile("sti; .byte 0x0f, 0x01, 0xc9;"
  657. :: "a" (eax), "c" (ecx));
  658. }
  659. extern void mwait_idle_with_hints(unsigned long eax, unsigned long ecx);
  660. extern void select_idle_routine(const struct cpuinfo_x86 *c);
  661. extern void init_c1e_mask(void);
  662. extern unsigned long boot_option_idle_override;
  663. extern unsigned long idle_halt;
  664. extern unsigned long idle_nomwait;
  665. /*
  666. * on systems with caches, caches must be flashed as the absolute
  667. * last instruction before going into a suspended halt. Otherwise,
  668. * dirty data can linger in the cache and become stale on resume,
  669. * leading to strange errors.
  670. *
  671. * perform a variety of operations to guarantee that the compiler
  672. * will not reorder instructions. wbinvd itself is serializing
  673. * so the processor will not reorder.
  674. *
  675. * Systems without cache can just go into halt.
  676. */
  677. static inline void wbinvd_halt(void)
  678. {
  679. mb();
  680. /* check for clflush to determine if wbinvd is legal */
  681. if (cpu_has_clflush)
  682. asm volatile("cli; wbinvd; 1: hlt; jmp 1b" : : : "memory");
  683. else
  684. while (1)
  685. halt();
  686. }
  687. extern void enable_sep_cpu(void);
  688. extern int sysenter_setup(void);
  689. /* Defined in head.S */
  690. extern struct desc_ptr early_gdt_descr;
  691. extern void cpu_set_gdt(int);
  692. extern void switch_to_new_gdt(int);
  693. extern void load_percpu_segment(int);
  694. extern void cpu_init(void);
  695. static inline unsigned long get_debugctlmsr(void)
  696. {
  697. unsigned long debugctlmsr = 0;
  698. #ifndef CONFIG_X86_DEBUGCTLMSR
  699. if (boot_cpu_data.x86 < 6)
  700. return 0;
  701. #endif
  702. rdmsrl(MSR_IA32_DEBUGCTLMSR, debugctlmsr);
  703. return debugctlmsr;
  704. }
  705. static inline unsigned long get_debugctlmsr_on_cpu(int cpu)
  706. {
  707. u64 debugctlmsr = 0;
  708. u32 val1, val2;
  709. #ifndef CONFIG_X86_DEBUGCTLMSR
  710. if (boot_cpu_data.x86 < 6)
  711. return 0;
  712. #endif
  713. rdmsr_on_cpu(cpu, MSR_IA32_DEBUGCTLMSR, &val1, &val2);
  714. debugctlmsr = val1 | ((u64)val2 << 32);
  715. return debugctlmsr;
  716. }
  717. static inline void update_debugctlmsr(unsigned long debugctlmsr)
  718. {
  719. #ifndef CONFIG_X86_DEBUGCTLMSR
  720. if (boot_cpu_data.x86 < 6)
  721. return;
  722. #endif
  723. wrmsrl(MSR_IA32_DEBUGCTLMSR, debugctlmsr);
  724. }
  725. static inline void update_debugctlmsr_on_cpu(int cpu,
  726. unsigned long debugctlmsr)
  727. {
  728. #ifndef CONFIG_X86_DEBUGCTLMSR
  729. if (boot_cpu_data.x86 < 6)
  730. return;
  731. #endif
  732. wrmsr_on_cpu(cpu, MSR_IA32_DEBUGCTLMSR,
  733. (u32)((u64)debugctlmsr),
  734. (u32)((u64)debugctlmsr >> 32));
  735. }
  736. /*
  737. * from system description table in BIOS. Mostly for MCA use, but
  738. * others may find it useful:
  739. */
  740. extern unsigned int machine_id;
  741. extern unsigned int machine_submodel_id;
  742. extern unsigned int BIOS_revision;
  743. /* Boot loader type from the setup header: */
  744. extern int bootloader_type;
  745. extern int bootloader_version;
  746. extern char ignore_fpu_irq;
  747. #define HAVE_ARCH_PICK_MMAP_LAYOUT 1
  748. #define ARCH_HAS_PREFETCHW
  749. #define ARCH_HAS_SPINLOCK_PREFETCH
  750. #ifdef CONFIG_X86_32
  751. # define BASE_PREFETCH ASM_NOP4
  752. # define ARCH_HAS_PREFETCH
  753. #else
  754. # define BASE_PREFETCH "prefetcht0 (%1)"
  755. #endif
  756. /*
  757. * Prefetch instructions for Pentium III (+) and AMD Athlon (+)
  758. *
  759. * It's not worth to care about 3dnow prefetches for the K6
  760. * because they are microcoded there and very slow.
  761. */
  762. static inline void prefetch(const void *x)
  763. {
  764. alternative_input(BASE_PREFETCH,
  765. "prefetchnta (%1)",
  766. X86_FEATURE_XMM,
  767. "r" (x));
  768. }
  769. /*
  770. * 3dnow prefetch to get an exclusive cache line.
  771. * Useful for spinlocks to avoid one state transition in the
  772. * cache coherency protocol:
  773. */
  774. static inline void prefetchw(const void *x)
  775. {
  776. alternative_input(BASE_PREFETCH,
  777. "prefetchw (%1)",
  778. X86_FEATURE_3DNOW,
  779. "r" (x));
  780. }
  781. static inline void spin_lock_prefetch(const void *x)
  782. {
  783. prefetchw(x);
  784. }
  785. #ifdef CONFIG_X86_32
  786. /*
  787. * User space process size: 3GB (default).
  788. */
  789. #define TASK_SIZE PAGE_OFFSET
  790. #define TASK_SIZE_MAX TASK_SIZE
  791. #define STACK_TOP TASK_SIZE
  792. #define STACK_TOP_MAX STACK_TOP
  793. #define INIT_THREAD { \
  794. .sp0 = sizeof(init_stack) + (long)&init_stack, \
  795. .vm86_info = NULL, \
  796. .sysenter_cs = __KERNEL_CS, \
  797. .io_bitmap_ptr = NULL, \
  798. }
  799. /*
  800. * Note that the .io_bitmap member must be extra-big. This is because
  801. * the CPU will access an additional byte beyond the end of the IO
  802. * permission bitmap. The extra byte must be all 1 bits, and must
  803. * be within the limit.
  804. */
  805. #define INIT_TSS { \
  806. .x86_tss = { \
  807. .sp0 = sizeof(init_stack) + (long)&init_stack, \
  808. .ss0 = __KERNEL_DS, \
  809. .ss1 = __KERNEL_CS, \
  810. .io_bitmap_base = INVALID_IO_BITMAP_OFFSET, \
  811. }, \
  812. .io_bitmap = { [0 ... IO_BITMAP_LONGS] = ~0 }, \
  813. }
  814. extern unsigned long thread_saved_pc(struct task_struct *tsk);
  815. #define THREAD_SIZE_LONGS (THREAD_SIZE/sizeof(unsigned long))
  816. #define KSTK_TOP(info) \
  817. ({ \
  818. unsigned long *__ptr = (unsigned long *)(info); \
  819. (unsigned long)(&__ptr[THREAD_SIZE_LONGS]); \
  820. })
  821. /*
  822. * The below -8 is to reserve 8 bytes on top of the ring0 stack.
  823. * This is necessary to guarantee that the entire "struct pt_regs"
  824. * is accessable even if the CPU haven't stored the SS/ESP registers
  825. * on the stack (interrupt gate does not save these registers
  826. * when switching to the same priv ring).
  827. * Therefore beware: accessing the ss/esp fields of the
  828. * "struct pt_regs" is possible, but they may contain the
  829. * completely wrong values.
  830. */
  831. #define task_pt_regs(task) \
  832. ({ \
  833. struct pt_regs *__regs__; \
  834. __regs__ = (struct pt_regs *)(KSTK_TOP(task_stack_page(task))-8); \
  835. __regs__ - 1; \
  836. })
  837. #define KSTK_ESP(task) (task_pt_regs(task)->sp)
  838. #else
  839. /*
  840. * User space process size. 47bits minus one guard page.
  841. */
  842. #define TASK_SIZE_MAX ((1UL << 47) - PAGE_SIZE)
  843. /* This decides where the kernel will search for a free chunk of vm
  844. * space during mmap's.
  845. */
  846. #define IA32_PAGE_OFFSET ((current->personality & ADDR_LIMIT_3GB) ? \
  847. 0xc0000000 : 0xFFFFe000)
  848. #define TASK_SIZE (test_thread_flag(TIF_IA32) ? \
  849. IA32_PAGE_OFFSET : TASK_SIZE_MAX)
  850. #define TASK_SIZE_OF(child) ((test_tsk_thread_flag(child, TIF_IA32)) ? \
  851. IA32_PAGE_OFFSET : TASK_SIZE_MAX)
  852. #define STACK_TOP TASK_SIZE
  853. #define STACK_TOP_MAX TASK_SIZE_MAX
  854. #define INIT_THREAD { \
  855. .sp0 = (unsigned long)&init_stack + sizeof(init_stack) \
  856. }
  857. #define INIT_TSS { \
  858. .x86_tss.sp0 = (unsigned long)&init_stack + sizeof(init_stack) \
  859. }
  860. /*
  861. * Return saved PC of a blocked thread.
  862. * What is this good for? it will be always the scheduler or ret_from_fork.
  863. */
  864. #define thread_saved_pc(t) (*(unsigned long *)((t)->thread.sp - 8))
  865. #define task_pt_regs(tsk) ((struct pt_regs *)(tsk)->thread.sp0 - 1)
  866. extern unsigned long KSTK_ESP(struct task_struct *task);
  867. #endif /* CONFIG_X86_64 */
  868. extern void start_thread(struct pt_regs *regs, unsigned long new_ip,
  869. unsigned long new_sp);
  870. /*
  871. * This decides where the kernel will search for a free chunk of vm
  872. * space during mmap's.
  873. */
  874. #define TASK_UNMAPPED_BASE (PAGE_ALIGN(TASK_SIZE / 3))
  875. #define KSTK_EIP(task) (task_pt_regs(task)->ip)
  876. /* Get/set a process' ability to use the timestamp counter instruction */
  877. #define GET_TSC_CTL(adr) get_tsc_mode((adr))
  878. #define SET_TSC_CTL(val) set_tsc_mode((val))
  879. extern int get_tsc_mode(unsigned long adr);
  880. extern int set_tsc_mode(unsigned int val);
  881. extern int amd_get_nb_id(int cpu);
  882. struct aperfmperf {
  883. u64 aperf, mperf;
  884. };
  885. static inline void get_aperfmperf(struct aperfmperf *am)
  886. {
  887. WARN_ON_ONCE(!boot_cpu_has(X86_FEATURE_APERFMPERF));
  888. rdmsrl(MSR_IA32_APERF, am->aperf);
  889. rdmsrl(MSR_IA32_MPERF, am->mperf);
  890. }
  891. #define APERFMPERF_SHIFT 10
  892. static inline
  893. unsigned long calc_aperfmperf_ratio(struct aperfmperf *old,
  894. struct aperfmperf *new)
  895. {
  896. u64 aperf = new->aperf - old->aperf;
  897. u64 mperf = new->mperf - old->mperf;
  898. unsigned long ratio = aperf;
  899. mperf >>= APERFMPERF_SHIFT;
  900. if (mperf)
  901. ratio = div64_u64(aperf, mperf);
  902. return ratio;
  903. }
  904. #endif /* _ASM_X86_PROCESSOR_H */