cikd.h 50 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235
  1. /*
  2. * Copyright 2012 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. * Authors: Alex Deucher
  23. */
  24. #ifndef CIK_H
  25. #define CIK_H
  26. #define BONAIRE_GB_ADDR_CONFIG_GOLDEN 0x12010001
  27. #define CIK_RB_BITMAP_WIDTH_PER_SH 2
  28. /* SMC IND registers */
  29. #define GENERAL_PWRMGT 0xC0200000
  30. # define GPU_COUNTER_CLK (1 << 15)
  31. #define CG_CLKPIN_CNTL 0xC05001A0
  32. # define XTALIN_DIVIDE (1 << 1)
  33. #define PCIE_INDEX 0x38
  34. #define PCIE_DATA 0x3C
  35. #define VGA_HDP_CONTROL 0x328
  36. #define VGA_MEMORY_DISABLE (1 << 4)
  37. #define DMIF_ADDR_CALC 0xC00
  38. #define SRBM_GFX_CNTL 0xE44
  39. #define PIPEID(x) ((x) << 0)
  40. #define MEID(x) ((x) << 2)
  41. #define VMID(x) ((x) << 4)
  42. #define QUEUEID(x) ((x) << 8)
  43. #define SRBM_STATUS2 0xE4C
  44. #define SDMA_BUSY (1 << 5)
  45. #define SDMA1_BUSY (1 << 6)
  46. #define SRBM_STATUS 0xE50
  47. #define UVD_RQ_PENDING (1 << 1)
  48. #define GRBM_RQ_PENDING (1 << 5)
  49. #define VMC_BUSY (1 << 8)
  50. #define MCB_BUSY (1 << 9)
  51. #define MCB_NON_DISPLAY_BUSY (1 << 10)
  52. #define MCC_BUSY (1 << 11)
  53. #define MCD_BUSY (1 << 12)
  54. #define SEM_BUSY (1 << 14)
  55. #define IH_BUSY (1 << 17)
  56. #define UVD_BUSY (1 << 19)
  57. #define SRBM_SOFT_RESET 0xE60
  58. #define SOFT_RESET_BIF (1 << 1)
  59. #define SOFT_RESET_R0PLL (1 << 4)
  60. #define SOFT_RESET_DC (1 << 5)
  61. #define SOFT_RESET_SDMA1 (1 << 6)
  62. #define SOFT_RESET_GRBM (1 << 8)
  63. #define SOFT_RESET_HDP (1 << 9)
  64. #define SOFT_RESET_IH (1 << 10)
  65. #define SOFT_RESET_MC (1 << 11)
  66. #define SOFT_RESET_ROM (1 << 14)
  67. #define SOFT_RESET_SEM (1 << 15)
  68. #define SOFT_RESET_VMC (1 << 17)
  69. #define SOFT_RESET_SDMA (1 << 20)
  70. #define SOFT_RESET_TST (1 << 21)
  71. #define SOFT_RESET_REGBB (1 << 22)
  72. #define SOFT_RESET_ORB (1 << 23)
  73. #define SOFT_RESET_VCE (1 << 24)
  74. #define VM_L2_CNTL 0x1400
  75. #define ENABLE_L2_CACHE (1 << 0)
  76. #define ENABLE_L2_FRAGMENT_PROCESSING (1 << 1)
  77. #define L2_CACHE_PTE_ENDIAN_SWAP_MODE(x) ((x) << 2)
  78. #define L2_CACHE_PDE_ENDIAN_SWAP_MODE(x) ((x) << 4)
  79. #define ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE (1 << 9)
  80. #define ENABLE_L2_PDE0_CACHE_LRU_UPDATE_BY_WRITE (1 << 10)
  81. #define EFFECTIVE_L2_QUEUE_SIZE(x) (((x) & 7) << 15)
  82. #define CONTEXT1_IDENTITY_ACCESS_MODE(x) (((x) & 3) << 19)
  83. #define VM_L2_CNTL2 0x1404
  84. #define INVALIDATE_ALL_L1_TLBS (1 << 0)
  85. #define INVALIDATE_L2_CACHE (1 << 1)
  86. #define INVALIDATE_CACHE_MODE(x) ((x) << 26)
  87. #define INVALIDATE_PTE_AND_PDE_CACHES 0
  88. #define INVALIDATE_ONLY_PTE_CACHES 1
  89. #define INVALIDATE_ONLY_PDE_CACHES 2
  90. #define VM_L2_CNTL3 0x1408
  91. #define BANK_SELECT(x) ((x) << 0)
  92. #define L2_CACHE_UPDATE_MODE(x) ((x) << 6)
  93. #define L2_CACHE_BIGK_FRAGMENT_SIZE(x) ((x) << 15)
  94. #define L2_CACHE_BIGK_ASSOCIATIVITY (1 << 20)
  95. #define VM_L2_STATUS 0x140C
  96. #define L2_BUSY (1 << 0)
  97. #define VM_CONTEXT0_CNTL 0x1410
  98. #define ENABLE_CONTEXT (1 << 0)
  99. #define PAGE_TABLE_DEPTH(x) (((x) & 3) << 1)
  100. #define RANGE_PROTECTION_FAULT_ENABLE_INTERRUPT (1 << 3)
  101. #define RANGE_PROTECTION_FAULT_ENABLE_DEFAULT (1 << 4)
  102. #define DUMMY_PAGE_PROTECTION_FAULT_ENABLE_INTERRUPT (1 << 6)
  103. #define DUMMY_PAGE_PROTECTION_FAULT_ENABLE_DEFAULT (1 << 7)
  104. #define PDE0_PROTECTION_FAULT_ENABLE_INTERRUPT (1 << 9)
  105. #define PDE0_PROTECTION_FAULT_ENABLE_DEFAULT (1 << 10)
  106. #define VALID_PROTECTION_FAULT_ENABLE_INTERRUPT (1 << 12)
  107. #define VALID_PROTECTION_FAULT_ENABLE_DEFAULT (1 << 13)
  108. #define READ_PROTECTION_FAULT_ENABLE_INTERRUPT (1 << 15)
  109. #define READ_PROTECTION_FAULT_ENABLE_DEFAULT (1 << 16)
  110. #define WRITE_PROTECTION_FAULT_ENABLE_INTERRUPT (1 << 18)
  111. #define WRITE_PROTECTION_FAULT_ENABLE_DEFAULT (1 << 19)
  112. #define VM_CONTEXT1_CNTL 0x1414
  113. #define VM_CONTEXT0_CNTL2 0x1430
  114. #define VM_CONTEXT1_CNTL2 0x1434
  115. #define VM_CONTEXT8_PAGE_TABLE_BASE_ADDR 0x1438
  116. #define VM_CONTEXT9_PAGE_TABLE_BASE_ADDR 0x143c
  117. #define VM_CONTEXT10_PAGE_TABLE_BASE_ADDR 0x1440
  118. #define VM_CONTEXT11_PAGE_TABLE_BASE_ADDR 0x1444
  119. #define VM_CONTEXT12_PAGE_TABLE_BASE_ADDR 0x1448
  120. #define VM_CONTEXT13_PAGE_TABLE_BASE_ADDR 0x144c
  121. #define VM_CONTEXT14_PAGE_TABLE_BASE_ADDR 0x1450
  122. #define VM_CONTEXT15_PAGE_TABLE_BASE_ADDR 0x1454
  123. #define VM_INVALIDATE_REQUEST 0x1478
  124. #define VM_INVALIDATE_RESPONSE 0x147c
  125. #define VM_CONTEXT1_PROTECTION_FAULT_STATUS 0x14DC
  126. #define VM_CONTEXT1_PROTECTION_FAULT_ADDR 0x14FC
  127. #define VM_CONTEXT0_PROTECTION_FAULT_DEFAULT_ADDR 0x1518
  128. #define VM_CONTEXT1_PROTECTION_FAULT_DEFAULT_ADDR 0x151c
  129. #define VM_CONTEXT0_PAGE_TABLE_BASE_ADDR 0x153c
  130. #define VM_CONTEXT1_PAGE_TABLE_BASE_ADDR 0x1540
  131. #define VM_CONTEXT2_PAGE_TABLE_BASE_ADDR 0x1544
  132. #define VM_CONTEXT3_PAGE_TABLE_BASE_ADDR 0x1548
  133. #define VM_CONTEXT4_PAGE_TABLE_BASE_ADDR 0x154c
  134. #define VM_CONTEXT5_PAGE_TABLE_BASE_ADDR 0x1550
  135. #define VM_CONTEXT6_PAGE_TABLE_BASE_ADDR 0x1554
  136. #define VM_CONTEXT7_PAGE_TABLE_BASE_ADDR 0x1558
  137. #define VM_CONTEXT0_PAGE_TABLE_START_ADDR 0x155c
  138. #define VM_CONTEXT1_PAGE_TABLE_START_ADDR 0x1560
  139. #define VM_CONTEXT0_PAGE_TABLE_END_ADDR 0x157C
  140. #define VM_CONTEXT1_PAGE_TABLE_END_ADDR 0x1580
  141. #define MC_SHARED_CHMAP 0x2004
  142. #define NOOFCHAN_SHIFT 12
  143. #define NOOFCHAN_MASK 0x0000f000
  144. #define MC_SHARED_CHREMAP 0x2008
  145. #define CHUB_CONTROL 0x1864
  146. #define BYPASS_VM (1 << 0)
  147. #define MC_VM_FB_LOCATION 0x2024
  148. #define MC_VM_AGP_TOP 0x2028
  149. #define MC_VM_AGP_BOT 0x202C
  150. #define MC_VM_AGP_BASE 0x2030
  151. #define MC_VM_SYSTEM_APERTURE_LOW_ADDR 0x2034
  152. #define MC_VM_SYSTEM_APERTURE_HIGH_ADDR 0x2038
  153. #define MC_VM_SYSTEM_APERTURE_DEFAULT_ADDR 0x203C
  154. #define MC_VM_MX_L1_TLB_CNTL 0x2064
  155. #define ENABLE_L1_TLB (1 << 0)
  156. #define ENABLE_L1_FRAGMENT_PROCESSING (1 << 1)
  157. #define SYSTEM_ACCESS_MODE_PA_ONLY (0 << 3)
  158. #define SYSTEM_ACCESS_MODE_USE_SYS_MAP (1 << 3)
  159. #define SYSTEM_ACCESS_MODE_IN_SYS (2 << 3)
  160. #define SYSTEM_ACCESS_MODE_NOT_IN_SYS (3 << 3)
  161. #define SYSTEM_APERTURE_UNMAPPED_ACCESS_PASS_THRU (0 << 5)
  162. #define ENABLE_ADVANCED_DRIVER_MODEL (1 << 6)
  163. #define MC_VM_FB_OFFSET 0x2068
  164. #define MC_SHARED_BLACKOUT_CNTL 0x20ac
  165. #define MC_ARB_RAMCFG 0x2760
  166. #define NOOFBANK_SHIFT 0
  167. #define NOOFBANK_MASK 0x00000003
  168. #define NOOFRANK_SHIFT 2
  169. #define NOOFRANK_MASK 0x00000004
  170. #define NOOFROWS_SHIFT 3
  171. #define NOOFROWS_MASK 0x00000038
  172. #define NOOFCOLS_SHIFT 6
  173. #define NOOFCOLS_MASK 0x000000C0
  174. #define CHANSIZE_SHIFT 8
  175. #define CHANSIZE_MASK 0x00000100
  176. #define NOOFGROUPS_SHIFT 12
  177. #define NOOFGROUPS_MASK 0x00001000
  178. #define MC_SEQ_SUP_CNTL 0x28c8
  179. #define RUN_MASK (1 << 0)
  180. #define MC_SEQ_SUP_PGM 0x28cc
  181. #define MC_SEQ_TRAIN_WAKEUP_CNTL 0x28e8
  182. #define TRAIN_DONE_D0 (1 << 30)
  183. #define TRAIN_DONE_D1 (1 << 31)
  184. #define MC_IO_PAD_CNTL_D0 0x29d0
  185. #define MEM_FALL_OUT_CMD (1 << 8)
  186. #define MC_SEQ_IO_DEBUG_INDEX 0x2a44
  187. #define MC_SEQ_IO_DEBUG_DATA 0x2a48
  188. #define HDP_HOST_PATH_CNTL 0x2C00
  189. #define HDP_NONSURFACE_BASE 0x2C04
  190. #define HDP_NONSURFACE_INFO 0x2C08
  191. #define HDP_NONSURFACE_SIZE 0x2C0C
  192. #define HDP_ADDR_CONFIG 0x2F48
  193. #define HDP_MISC_CNTL 0x2F4C
  194. #define HDP_FLUSH_INVALIDATE_CACHE (1 << 0)
  195. #define IH_RB_CNTL 0x3e00
  196. # define IH_RB_ENABLE (1 << 0)
  197. # define IH_RB_SIZE(x) ((x) << 1) /* log2 */
  198. # define IH_RB_FULL_DRAIN_ENABLE (1 << 6)
  199. # define IH_WPTR_WRITEBACK_ENABLE (1 << 8)
  200. # define IH_WPTR_WRITEBACK_TIMER(x) ((x) << 9) /* log2 */
  201. # define IH_WPTR_OVERFLOW_ENABLE (1 << 16)
  202. # define IH_WPTR_OVERFLOW_CLEAR (1 << 31)
  203. #define IH_RB_BASE 0x3e04
  204. #define IH_RB_RPTR 0x3e08
  205. #define IH_RB_WPTR 0x3e0c
  206. # define RB_OVERFLOW (1 << 0)
  207. # define WPTR_OFFSET_MASK 0x3fffc
  208. #define IH_RB_WPTR_ADDR_HI 0x3e10
  209. #define IH_RB_WPTR_ADDR_LO 0x3e14
  210. #define IH_CNTL 0x3e18
  211. # define ENABLE_INTR (1 << 0)
  212. # define IH_MC_SWAP(x) ((x) << 1)
  213. # define IH_MC_SWAP_NONE 0
  214. # define IH_MC_SWAP_16BIT 1
  215. # define IH_MC_SWAP_32BIT 2
  216. # define IH_MC_SWAP_64BIT 3
  217. # define RPTR_REARM (1 << 4)
  218. # define MC_WRREQ_CREDIT(x) ((x) << 15)
  219. # define MC_WR_CLEAN_CNT(x) ((x) << 20)
  220. # define MC_VMID(x) ((x) << 25)
  221. #define CONFIG_MEMSIZE 0x5428
  222. #define INTERRUPT_CNTL 0x5468
  223. # define IH_DUMMY_RD_OVERRIDE (1 << 0)
  224. # define IH_DUMMY_RD_EN (1 << 1)
  225. # define IH_REQ_NONSNOOP_EN (1 << 3)
  226. # define GEN_IH_INT_EN (1 << 8)
  227. #define INTERRUPT_CNTL2 0x546c
  228. #define HDP_MEM_COHERENCY_FLUSH_CNTL 0x5480
  229. #define BIF_FB_EN 0x5490
  230. #define FB_READ_EN (1 << 0)
  231. #define FB_WRITE_EN (1 << 1)
  232. #define HDP_REG_COHERENCY_FLUSH_CNTL 0x54A0
  233. #define GPU_HDP_FLUSH_REQ 0x54DC
  234. #define GPU_HDP_FLUSH_DONE 0x54E0
  235. #define CP0 (1 << 0)
  236. #define CP1 (1 << 1)
  237. #define CP2 (1 << 2)
  238. #define CP3 (1 << 3)
  239. #define CP4 (1 << 4)
  240. #define CP5 (1 << 5)
  241. #define CP6 (1 << 6)
  242. #define CP7 (1 << 7)
  243. #define CP8 (1 << 8)
  244. #define CP9 (1 << 9)
  245. #define SDMA0 (1 << 10)
  246. #define SDMA1 (1 << 11)
  247. /* 0x6b04, 0x7704, 0x10304, 0x10f04, 0x11b04, 0x12704 */
  248. #define LB_MEMORY_CTRL 0x6b04
  249. #define LB_MEMORY_SIZE(x) ((x) << 0)
  250. #define LB_MEMORY_CONFIG(x) ((x) << 20)
  251. #define DPG_WATERMARK_MASK_CONTROL 0x6cc8
  252. # define LATENCY_WATERMARK_MASK(x) ((x) << 8)
  253. #define DPG_PIPE_LATENCY_CONTROL 0x6ccc
  254. # define LATENCY_LOW_WATERMARK(x) ((x) << 0)
  255. # define LATENCY_HIGH_WATERMARK(x) ((x) << 16)
  256. /* 0x6b24, 0x7724, 0x10324, 0x10f24, 0x11b24, 0x12724 */
  257. #define LB_VLINE_STATUS 0x6b24
  258. # define VLINE_OCCURRED (1 << 0)
  259. # define VLINE_ACK (1 << 4)
  260. # define VLINE_STAT (1 << 12)
  261. # define VLINE_INTERRUPT (1 << 16)
  262. # define VLINE_INTERRUPT_TYPE (1 << 17)
  263. /* 0x6b2c, 0x772c, 0x1032c, 0x10f2c, 0x11b2c, 0x1272c */
  264. #define LB_VBLANK_STATUS 0x6b2c
  265. # define VBLANK_OCCURRED (1 << 0)
  266. # define VBLANK_ACK (1 << 4)
  267. # define VBLANK_STAT (1 << 12)
  268. # define VBLANK_INTERRUPT (1 << 16)
  269. # define VBLANK_INTERRUPT_TYPE (1 << 17)
  270. /* 0x6b20, 0x7720, 0x10320, 0x10f20, 0x11b20, 0x12720 */
  271. #define LB_INTERRUPT_MASK 0x6b20
  272. # define VBLANK_INTERRUPT_MASK (1 << 0)
  273. # define VLINE_INTERRUPT_MASK (1 << 4)
  274. # define VLINE2_INTERRUPT_MASK (1 << 8)
  275. #define DISP_INTERRUPT_STATUS 0x60f4
  276. # define LB_D1_VLINE_INTERRUPT (1 << 2)
  277. # define LB_D1_VBLANK_INTERRUPT (1 << 3)
  278. # define DC_HPD1_INTERRUPT (1 << 17)
  279. # define DC_HPD1_RX_INTERRUPT (1 << 18)
  280. # define DACA_AUTODETECT_INTERRUPT (1 << 22)
  281. # define DACB_AUTODETECT_INTERRUPT (1 << 23)
  282. # define DC_I2C_SW_DONE_INTERRUPT (1 << 24)
  283. # define DC_I2C_HW_DONE_INTERRUPT (1 << 25)
  284. #define DISP_INTERRUPT_STATUS_CONTINUE 0x60f8
  285. # define LB_D2_VLINE_INTERRUPT (1 << 2)
  286. # define LB_D2_VBLANK_INTERRUPT (1 << 3)
  287. # define DC_HPD2_INTERRUPT (1 << 17)
  288. # define DC_HPD2_RX_INTERRUPT (1 << 18)
  289. # define DISP_TIMER_INTERRUPT (1 << 24)
  290. #define DISP_INTERRUPT_STATUS_CONTINUE2 0x60fc
  291. # define LB_D3_VLINE_INTERRUPT (1 << 2)
  292. # define LB_D3_VBLANK_INTERRUPT (1 << 3)
  293. # define DC_HPD3_INTERRUPT (1 << 17)
  294. # define DC_HPD3_RX_INTERRUPT (1 << 18)
  295. #define DISP_INTERRUPT_STATUS_CONTINUE3 0x6100
  296. # define LB_D4_VLINE_INTERRUPT (1 << 2)
  297. # define LB_D4_VBLANK_INTERRUPT (1 << 3)
  298. # define DC_HPD4_INTERRUPT (1 << 17)
  299. # define DC_HPD4_RX_INTERRUPT (1 << 18)
  300. #define DISP_INTERRUPT_STATUS_CONTINUE4 0x614c
  301. # define LB_D5_VLINE_INTERRUPT (1 << 2)
  302. # define LB_D5_VBLANK_INTERRUPT (1 << 3)
  303. # define DC_HPD5_INTERRUPT (1 << 17)
  304. # define DC_HPD5_RX_INTERRUPT (1 << 18)
  305. #define DISP_INTERRUPT_STATUS_CONTINUE5 0x6150
  306. # define LB_D6_VLINE_INTERRUPT (1 << 2)
  307. # define LB_D6_VBLANK_INTERRUPT (1 << 3)
  308. # define DC_HPD6_INTERRUPT (1 << 17)
  309. # define DC_HPD6_RX_INTERRUPT (1 << 18)
  310. #define DISP_INTERRUPT_STATUS_CONTINUE6 0x6780
  311. #define DAC_AUTODETECT_INT_CONTROL 0x67c8
  312. #define DC_HPD1_INT_STATUS 0x601c
  313. #define DC_HPD2_INT_STATUS 0x6028
  314. #define DC_HPD3_INT_STATUS 0x6034
  315. #define DC_HPD4_INT_STATUS 0x6040
  316. #define DC_HPD5_INT_STATUS 0x604c
  317. #define DC_HPD6_INT_STATUS 0x6058
  318. # define DC_HPDx_INT_STATUS (1 << 0)
  319. # define DC_HPDx_SENSE (1 << 1)
  320. # define DC_HPDx_SENSE_DELAYED (1 << 4)
  321. # define DC_HPDx_RX_INT_STATUS (1 << 8)
  322. #define DC_HPD1_INT_CONTROL 0x6020
  323. #define DC_HPD2_INT_CONTROL 0x602c
  324. #define DC_HPD3_INT_CONTROL 0x6038
  325. #define DC_HPD4_INT_CONTROL 0x6044
  326. #define DC_HPD5_INT_CONTROL 0x6050
  327. #define DC_HPD6_INT_CONTROL 0x605c
  328. # define DC_HPDx_INT_ACK (1 << 0)
  329. # define DC_HPDx_INT_POLARITY (1 << 8)
  330. # define DC_HPDx_INT_EN (1 << 16)
  331. # define DC_HPDx_RX_INT_ACK (1 << 20)
  332. # define DC_HPDx_RX_INT_EN (1 << 24)
  333. #define DC_HPD1_CONTROL 0x6024
  334. #define DC_HPD2_CONTROL 0x6030
  335. #define DC_HPD3_CONTROL 0x603c
  336. #define DC_HPD4_CONTROL 0x6048
  337. #define DC_HPD5_CONTROL 0x6054
  338. #define DC_HPD6_CONTROL 0x6060
  339. # define DC_HPDx_CONNECTION_TIMER(x) ((x) << 0)
  340. # define DC_HPDx_RX_INT_TIMER(x) ((x) << 16)
  341. # define DC_HPDx_EN (1 << 28)
  342. #define GRBM_CNTL 0x8000
  343. #define GRBM_READ_TIMEOUT(x) ((x) << 0)
  344. #define GRBM_STATUS2 0x8008
  345. #define ME0PIPE1_CMDFIFO_AVAIL_MASK 0x0000000F
  346. #define ME0PIPE1_CF_RQ_PENDING (1 << 4)
  347. #define ME0PIPE1_PF_RQ_PENDING (1 << 5)
  348. #define ME1PIPE0_RQ_PENDING (1 << 6)
  349. #define ME1PIPE1_RQ_PENDING (1 << 7)
  350. #define ME1PIPE2_RQ_PENDING (1 << 8)
  351. #define ME1PIPE3_RQ_PENDING (1 << 9)
  352. #define ME2PIPE0_RQ_PENDING (1 << 10)
  353. #define ME2PIPE1_RQ_PENDING (1 << 11)
  354. #define ME2PIPE2_RQ_PENDING (1 << 12)
  355. #define ME2PIPE3_RQ_PENDING (1 << 13)
  356. #define RLC_RQ_PENDING (1 << 14)
  357. #define RLC_BUSY (1 << 24)
  358. #define TC_BUSY (1 << 25)
  359. #define CPF_BUSY (1 << 28)
  360. #define CPC_BUSY (1 << 29)
  361. #define CPG_BUSY (1 << 30)
  362. #define GRBM_STATUS 0x8010
  363. #define ME0PIPE0_CMDFIFO_AVAIL_MASK 0x0000000F
  364. #define SRBM_RQ_PENDING (1 << 5)
  365. #define ME0PIPE0_CF_RQ_PENDING (1 << 7)
  366. #define ME0PIPE0_PF_RQ_PENDING (1 << 8)
  367. #define GDS_DMA_RQ_PENDING (1 << 9)
  368. #define DB_CLEAN (1 << 12)
  369. #define CB_CLEAN (1 << 13)
  370. #define TA_BUSY (1 << 14)
  371. #define GDS_BUSY (1 << 15)
  372. #define WD_BUSY_NO_DMA (1 << 16)
  373. #define VGT_BUSY (1 << 17)
  374. #define IA_BUSY_NO_DMA (1 << 18)
  375. #define IA_BUSY (1 << 19)
  376. #define SX_BUSY (1 << 20)
  377. #define WD_BUSY (1 << 21)
  378. #define SPI_BUSY (1 << 22)
  379. #define BCI_BUSY (1 << 23)
  380. #define SC_BUSY (1 << 24)
  381. #define PA_BUSY (1 << 25)
  382. #define DB_BUSY (1 << 26)
  383. #define CP_COHERENCY_BUSY (1 << 28)
  384. #define CP_BUSY (1 << 29)
  385. #define CB_BUSY (1 << 30)
  386. #define GUI_ACTIVE (1 << 31)
  387. #define GRBM_STATUS_SE0 0x8014
  388. #define GRBM_STATUS_SE1 0x8018
  389. #define GRBM_STATUS_SE2 0x8038
  390. #define GRBM_STATUS_SE3 0x803C
  391. #define SE_DB_CLEAN (1 << 1)
  392. #define SE_CB_CLEAN (1 << 2)
  393. #define SE_BCI_BUSY (1 << 22)
  394. #define SE_VGT_BUSY (1 << 23)
  395. #define SE_PA_BUSY (1 << 24)
  396. #define SE_TA_BUSY (1 << 25)
  397. #define SE_SX_BUSY (1 << 26)
  398. #define SE_SPI_BUSY (1 << 27)
  399. #define SE_SC_BUSY (1 << 29)
  400. #define SE_DB_BUSY (1 << 30)
  401. #define SE_CB_BUSY (1 << 31)
  402. #define GRBM_SOFT_RESET 0x8020
  403. #define SOFT_RESET_CP (1 << 0) /* All CP blocks */
  404. #define SOFT_RESET_RLC (1 << 2) /* RLC */
  405. #define SOFT_RESET_GFX (1 << 16) /* GFX */
  406. #define SOFT_RESET_CPF (1 << 17) /* CP fetcher shared by gfx and compute */
  407. #define SOFT_RESET_CPC (1 << 18) /* CP Compute (MEC1/2) */
  408. #define SOFT_RESET_CPG (1 << 19) /* CP GFX (PFP, ME, CE) */
  409. #define GRBM_INT_CNTL 0x8060
  410. # define RDERR_INT_ENABLE (1 << 0)
  411. # define GUI_IDLE_INT_ENABLE (1 << 19)
  412. #define CP_MEC_CNTL 0x8234
  413. #define MEC_ME2_HALT (1 << 28)
  414. #define MEC_ME1_HALT (1 << 30)
  415. #define CP_MEC_CNTL 0x8234
  416. #define MEC_ME2_HALT (1 << 28)
  417. #define MEC_ME1_HALT (1 << 30)
  418. #define CP_ME_CNTL 0x86D8
  419. #define CP_CE_HALT (1 << 24)
  420. #define CP_PFP_HALT (1 << 26)
  421. #define CP_ME_HALT (1 << 28)
  422. #define CP_RB0_RPTR 0x8700
  423. #define CP_RB_WPTR_DELAY 0x8704
  424. #define CP_MEQ_THRESHOLDS 0x8764
  425. #define MEQ1_START(x) ((x) << 0)
  426. #define MEQ2_START(x) ((x) << 8)
  427. #define VGT_VTX_VECT_EJECT_REG 0x88B0
  428. #define VGT_CACHE_INVALIDATION 0x88C4
  429. #define CACHE_INVALIDATION(x) ((x) << 0)
  430. #define VC_ONLY 0
  431. #define TC_ONLY 1
  432. #define VC_AND_TC 2
  433. #define AUTO_INVLD_EN(x) ((x) << 6)
  434. #define NO_AUTO 0
  435. #define ES_AUTO 1
  436. #define GS_AUTO 2
  437. #define ES_AND_GS_AUTO 3
  438. #define VGT_GS_VERTEX_REUSE 0x88D4
  439. #define CC_GC_SHADER_ARRAY_CONFIG 0x89bc
  440. #define INACTIVE_CUS_MASK 0xFFFF0000
  441. #define INACTIVE_CUS_SHIFT 16
  442. #define GC_USER_SHADER_ARRAY_CONFIG 0x89c0
  443. #define PA_CL_ENHANCE 0x8A14
  444. #define CLIP_VTX_REORDER_ENA (1 << 0)
  445. #define NUM_CLIP_SEQ(x) ((x) << 1)
  446. #define PA_SC_FORCE_EOV_MAX_CNTS 0x8B24
  447. #define FORCE_EOV_MAX_CLK_CNT(x) ((x) << 0)
  448. #define FORCE_EOV_MAX_REZ_CNT(x) ((x) << 16)
  449. #define PA_SC_FIFO_SIZE 0x8BCC
  450. #define SC_FRONTEND_PRIM_FIFO_SIZE(x) ((x) << 0)
  451. #define SC_BACKEND_PRIM_FIFO_SIZE(x) ((x) << 6)
  452. #define SC_HIZ_TILE_FIFO_SIZE(x) ((x) << 15)
  453. #define SC_EARLYZ_TILE_FIFO_SIZE(x) ((x) << 23)
  454. #define PA_SC_ENHANCE 0x8BF0
  455. #define ENABLE_PA_SC_OUT_OF_ORDER (1 << 0)
  456. #define DISABLE_PA_SC_GUIDANCE (1 << 13)
  457. #define SQ_CONFIG 0x8C00
  458. #define SH_MEM_BASES 0x8C28
  459. /* if PTR32, these are the bases for scratch and lds */
  460. #define PRIVATE_BASE(x) ((x) << 0) /* scratch */
  461. #define SHARED_BASE(x) ((x) << 16) /* LDS */
  462. #define SH_MEM_APE1_BASE 0x8C2C
  463. /* if PTR32, this is the base location of GPUVM */
  464. #define SH_MEM_APE1_LIMIT 0x8C30
  465. /* if PTR32, this is the upper limit of GPUVM */
  466. #define SH_MEM_CONFIG 0x8C34
  467. #define PTR32 (1 << 0)
  468. #define ALIGNMENT_MODE(x) ((x) << 2)
  469. #define SH_MEM_ALIGNMENT_MODE_DWORD 0
  470. #define SH_MEM_ALIGNMENT_MODE_DWORD_STRICT 1
  471. #define SH_MEM_ALIGNMENT_MODE_STRICT 2
  472. #define SH_MEM_ALIGNMENT_MODE_UNALIGNED 3
  473. #define DEFAULT_MTYPE(x) ((x) << 4)
  474. #define APE1_MTYPE(x) ((x) << 7)
  475. #define SX_DEBUG_1 0x9060
  476. #define SPI_CONFIG_CNTL 0x9100
  477. #define SPI_CONFIG_CNTL_1 0x913C
  478. #define VTX_DONE_DELAY(x) ((x) << 0)
  479. #define INTERP_ONE_PRIM_PER_ROW (1 << 4)
  480. #define TA_CNTL_AUX 0x9508
  481. #define DB_DEBUG 0x9830
  482. #define DB_DEBUG2 0x9834
  483. #define DB_DEBUG3 0x9838
  484. #define CC_RB_BACKEND_DISABLE 0x98F4
  485. #define BACKEND_DISABLE(x) ((x) << 16)
  486. #define GB_ADDR_CONFIG 0x98F8
  487. #define NUM_PIPES(x) ((x) << 0)
  488. #define NUM_PIPES_MASK 0x00000007
  489. #define NUM_PIPES_SHIFT 0
  490. #define PIPE_INTERLEAVE_SIZE(x) ((x) << 4)
  491. #define PIPE_INTERLEAVE_SIZE_MASK 0x00000070
  492. #define PIPE_INTERLEAVE_SIZE_SHIFT 4
  493. #define NUM_SHADER_ENGINES(x) ((x) << 12)
  494. #define NUM_SHADER_ENGINES_MASK 0x00003000
  495. #define NUM_SHADER_ENGINES_SHIFT 12
  496. #define SHADER_ENGINE_TILE_SIZE(x) ((x) << 16)
  497. #define SHADER_ENGINE_TILE_SIZE_MASK 0x00070000
  498. #define SHADER_ENGINE_TILE_SIZE_SHIFT 16
  499. #define ROW_SIZE(x) ((x) << 28)
  500. #define ROW_SIZE_MASK 0x30000000
  501. #define ROW_SIZE_SHIFT 28
  502. #define GB_TILE_MODE0 0x9910
  503. # define ARRAY_MODE(x) ((x) << 2)
  504. # define ARRAY_LINEAR_GENERAL 0
  505. # define ARRAY_LINEAR_ALIGNED 1
  506. # define ARRAY_1D_TILED_THIN1 2
  507. # define ARRAY_2D_TILED_THIN1 4
  508. # define ARRAY_PRT_TILED_THIN1 5
  509. # define ARRAY_PRT_2D_TILED_THIN1 6
  510. # define PIPE_CONFIG(x) ((x) << 6)
  511. # define ADDR_SURF_P2 0
  512. # define ADDR_SURF_P4_8x16 4
  513. # define ADDR_SURF_P4_16x16 5
  514. # define ADDR_SURF_P4_16x32 6
  515. # define ADDR_SURF_P4_32x32 7
  516. # define ADDR_SURF_P8_16x16_8x16 8
  517. # define ADDR_SURF_P8_16x32_8x16 9
  518. # define ADDR_SURF_P8_32x32_8x16 10
  519. # define ADDR_SURF_P8_16x32_16x16 11
  520. # define ADDR_SURF_P8_32x32_16x16 12
  521. # define ADDR_SURF_P8_32x32_16x32 13
  522. # define ADDR_SURF_P8_32x64_32x32 14
  523. # define TILE_SPLIT(x) ((x) << 11)
  524. # define ADDR_SURF_TILE_SPLIT_64B 0
  525. # define ADDR_SURF_TILE_SPLIT_128B 1
  526. # define ADDR_SURF_TILE_SPLIT_256B 2
  527. # define ADDR_SURF_TILE_SPLIT_512B 3
  528. # define ADDR_SURF_TILE_SPLIT_1KB 4
  529. # define ADDR_SURF_TILE_SPLIT_2KB 5
  530. # define ADDR_SURF_TILE_SPLIT_4KB 6
  531. # define MICRO_TILE_MODE_NEW(x) ((x) << 22)
  532. # define ADDR_SURF_DISPLAY_MICRO_TILING 0
  533. # define ADDR_SURF_THIN_MICRO_TILING 1
  534. # define ADDR_SURF_DEPTH_MICRO_TILING 2
  535. # define ADDR_SURF_ROTATED_MICRO_TILING 3
  536. # define SAMPLE_SPLIT(x) ((x) << 25)
  537. # define ADDR_SURF_SAMPLE_SPLIT_1 0
  538. # define ADDR_SURF_SAMPLE_SPLIT_2 1
  539. # define ADDR_SURF_SAMPLE_SPLIT_4 2
  540. # define ADDR_SURF_SAMPLE_SPLIT_8 3
  541. #define GB_MACROTILE_MODE0 0x9990
  542. # define BANK_WIDTH(x) ((x) << 0)
  543. # define ADDR_SURF_BANK_WIDTH_1 0
  544. # define ADDR_SURF_BANK_WIDTH_2 1
  545. # define ADDR_SURF_BANK_WIDTH_4 2
  546. # define ADDR_SURF_BANK_WIDTH_8 3
  547. # define BANK_HEIGHT(x) ((x) << 2)
  548. # define ADDR_SURF_BANK_HEIGHT_1 0
  549. # define ADDR_SURF_BANK_HEIGHT_2 1
  550. # define ADDR_SURF_BANK_HEIGHT_4 2
  551. # define ADDR_SURF_BANK_HEIGHT_8 3
  552. # define MACRO_TILE_ASPECT(x) ((x) << 4)
  553. # define ADDR_SURF_MACRO_ASPECT_1 0
  554. # define ADDR_SURF_MACRO_ASPECT_2 1
  555. # define ADDR_SURF_MACRO_ASPECT_4 2
  556. # define ADDR_SURF_MACRO_ASPECT_8 3
  557. # define NUM_BANKS(x) ((x) << 6)
  558. # define ADDR_SURF_2_BANK 0
  559. # define ADDR_SURF_4_BANK 1
  560. # define ADDR_SURF_8_BANK 2
  561. # define ADDR_SURF_16_BANK 3
  562. #define CB_HW_CONTROL 0x9A10
  563. #define GC_USER_RB_BACKEND_DISABLE 0x9B7C
  564. #define BACKEND_DISABLE_MASK 0x00FF0000
  565. #define BACKEND_DISABLE_SHIFT 16
  566. #define TCP_CHAN_STEER_LO 0xac0c
  567. #define TCP_CHAN_STEER_HI 0xac10
  568. #define TC_CFG_L1_LOAD_POLICY0 0xAC68
  569. #define TC_CFG_L1_LOAD_POLICY1 0xAC6C
  570. #define TC_CFG_L1_STORE_POLICY 0xAC70
  571. #define TC_CFG_L2_LOAD_POLICY0 0xAC74
  572. #define TC_CFG_L2_LOAD_POLICY1 0xAC78
  573. #define TC_CFG_L2_STORE_POLICY0 0xAC7C
  574. #define TC_CFG_L2_STORE_POLICY1 0xAC80
  575. #define TC_CFG_L2_ATOMIC_POLICY 0xAC84
  576. #define TC_CFG_L1_VOLATILE 0xAC88
  577. #define TC_CFG_L2_VOLATILE 0xAC8C
  578. #define CP_RB0_BASE 0xC100
  579. #define CP_RB0_CNTL 0xC104
  580. #define RB_BUFSZ(x) ((x) << 0)
  581. #define RB_BLKSZ(x) ((x) << 8)
  582. #define BUF_SWAP_32BIT (2 << 16)
  583. #define RB_NO_UPDATE (1 << 27)
  584. #define RB_RPTR_WR_ENA (1 << 31)
  585. #define CP_RB0_RPTR_ADDR 0xC10C
  586. #define RB_RPTR_SWAP_32BIT (2 << 0)
  587. #define CP_RB0_RPTR_ADDR_HI 0xC110
  588. #define CP_RB0_WPTR 0xC114
  589. #define CP_DEVICE_ID 0xC12C
  590. #define CP_ENDIAN_SWAP 0xC140
  591. #define CP_RB_VMID 0xC144
  592. #define CP_PFP_UCODE_ADDR 0xC150
  593. #define CP_PFP_UCODE_DATA 0xC154
  594. #define CP_ME_RAM_RADDR 0xC158
  595. #define CP_ME_RAM_WADDR 0xC15C
  596. #define CP_ME_RAM_DATA 0xC160
  597. #define CP_CE_UCODE_ADDR 0xC168
  598. #define CP_CE_UCODE_DATA 0xC16C
  599. #define CP_MEC_ME1_UCODE_ADDR 0xC170
  600. #define CP_MEC_ME1_UCODE_DATA 0xC174
  601. #define CP_MEC_ME2_UCODE_ADDR 0xC178
  602. #define CP_MEC_ME2_UCODE_DATA 0xC17C
  603. #define CP_INT_CNTL_RING0 0xC1A8
  604. # define CNTX_BUSY_INT_ENABLE (1 << 19)
  605. # define CNTX_EMPTY_INT_ENABLE (1 << 20)
  606. # define PRIV_INSTR_INT_ENABLE (1 << 22)
  607. # define PRIV_REG_INT_ENABLE (1 << 23)
  608. # define TIME_STAMP_INT_ENABLE (1 << 26)
  609. # define CP_RINGID2_INT_ENABLE (1 << 29)
  610. # define CP_RINGID1_INT_ENABLE (1 << 30)
  611. # define CP_RINGID0_INT_ENABLE (1 << 31)
  612. #define CP_INT_STATUS_RING0 0xC1B4
  613. # define PRIV_INSTR_INT_STAT (1 << 22)
  614. # define PRIV_REG_INT_STAT (1 << 23)
  615. # define TIME_STAMP_INT_STAT (1 << 26)
  616. # define CP_RINGID2_INT_STAT (1 << 29)
  617. # define CP_RINGID1_INT_STAT (1 << 30)
  618. # define CP_RINGID0_INT_STAT (1 << 31)
  619. #define CP_ME1_PIPE0_INT_CNTL 0xC214
  620. #define CP_ME1_PIPE1_INT_CNTL 0xC218
  621. #define CP_ME1_PIPE2_INT_CNTL 0xC21C
  622. #define CP_ME1_PIPE3_INT_CNTL 0xC220
  623. #define CP_ME2_PIPE0_INT_CNTL 0xC224
  624. #define CP_ME2_PIPE1_INT_CNTL 0xC228
  625. #define CP_ME2_PIPE2_INT_CNTL 0xC22C
  626. #define CP_ME2_PIPE3_INT_CNTL 0xC230
  627. # define DEQUEUE_REQUEST_INT_ENABLE (1 << 13)
  628. # define WRM_POLL_TIMEOUT_INT_ENABLE (1 << 17)
  629. # define PRIV_REG_INT_ENABLE (1 << 23)
  630. # define TIME_STAMP_INT_ENABLE (1 << 26)
  631. # define GENERIC2_INT_ENABLE (1 << 29)
  632. # define GENERIC1_INT_ENABLE (1 << 30)
  633. # define GENERIC0_INT_ENABLE (1 << 31)
  634. #define CP_ME1_PIPE0_INT_STATUS 0xC214
  635. #define CP_ME1_PIPE1_INT_STATUS 0xC218
  636. #define CP_ME1_PIPE2_INT_STATUS 0xC21C
  637. #define CP_ME1_PIPE3_INT_STATUS 0xC220
  638. #define CP_ME2_PIPE0_INT_STATUS 0xC224
  639. #define CP_ME2_PIPE1_INT_STATUS 0xC228
  640. #define CP_ME2_PIPE2_INT_STATUS 0xC22C
  641. #define CP_ME2_PIPE3_INT_STATUS 0xC230
  642. # define DEQUEUE_REQUEST_INT_STATUS (1 << 13)
  643. # define WRM_POLL_TIMEOUT_INT_STATUS (1 << 17)
  644. # define PRIV_REG_INT_STATUS (1 << 23)
  645. # define TIME_STAMP_INT_STATUS (1 << 26)
  646. # define GENERIC2_INT_STATUS (1 << 29)
  647. # define GENERIC1_INT_STATUS (1 << 30)
  648. # define GENERIC0_INT_STATUS (1 << 31)
  649. #define CP_MAX_CONTEXT 0xC2B8
  650. #define CP_RB0_BASE_HI 0xC2C4
  651. #define RLC_CNTL 0xC300
  652. # define RLC_ENABLE (1 << 0)
  653. #define RLC_MC_CNTL 0xC30C
  654. #define RLC_LB_CNTR_MAX 0xC348
  655. #define RLC_LB_CNTL 0xC364
  656. #define RLC_LB_CNTR_INIT 0xC36C
  657. #define RLC_SAVE_AND_RESTORE_BASE 0xC374
  658. #define RLC_DRIVER_DMA_STATUS 0xC378
  659. #define RLC_GPM_UCODE_ADDR 0xC388
  660. #define RLC_GPM_UCODE_DATA 0xC38C
  661. #define RLC_GPU_CLOCK_COUNT_LSB 0xC390
  662. #define RLC_GPU_CLOCK_COUNT_MSB 0xC394
  663. #define RLC_CAPTURE_GPU_CLOCK_COUNT 0xC398
  664. #define RLC_UCODE_CNTL 0xC39C
  665. #define RLC_CGCG_CGLS_CTRL 0xC424
  666. #define RLC_LB_INIT_CU_MASK 0xC43C
  667. #define RLC_LB_PARAMS 0xC444
  668. #define RLC_SERDES_CU_MASTER_BUSY 0xC484
  669. #define RLC_SERDES_NONCU_MASTER_BUSY 0xC488
  670. # define SE_MASTER_BUSY_MASK 0x0000ffff
  671. # define GC_MASTER_BUSY (1 << 16)
  672. # define TC0_MASTER_BUSY (1 << 17)
  673. # define TC1_MASTER_BUSY (1 << 18)
  674. #define RLC_GPM_SCRATCH_ADDR 0xC4B0
  675. #define RLC_GPM_SCRATCH_DATA 0xC4B4
  676. #define PA_SC_RASTER_CONFIG 0x28350
  677. # define RASTER_CONFIG_RB_MAP_0 0
  678. # define RASTER_CONFIG_RB_MAP_1 1
  679. # define RASTER_CONFIG_RB_MAP_2 2
  680. # define RASTER_CONFIG_RB_MAP_3 3
  681. #define VGT_EVENT_INITIATOR 0x28a90
  682. # define SAMPLE_STREAMOUTSTATS1 (1 << 0)
  683. # define SAMPLE_STREAMOUTSTATS2 (2 << 0)
  684. # define SAMPLE_STREAMOUTSTATS3 (3 << 0)
  685. # define CACHE_FLUSH_TS (4 << 0)
  686. # define CACHE_FLUSH (6 << 0)
  687. # define CS_PARTIAL_FLUSH (7 << 0)
  688. # define VGT_STREAMOUT_RESET (10 << 0)
  689. # define END_OF_PIPE_INCR_DE (11 << 0)
  690. # define END_OF_PIPE_IB_END (12 << 0)
  691. # define RST_PIX_CNT (13 << 0)
  692. # define VS_PARTIAL_FLUSH (15 << 0)
  693. # define PS_PARTIAL_FLUSH (16 << 0)
  694. # define CACHE_FLUSH_AND_INV_TS_EVENT (20 << 0)
  695. # define ZPASS_DONE (21 << 0)
  696. # define CACHE_FLUSH_AND_INV_EVENT (22 << 0)
  697. # define PERFCOUNTER_START (23 << 0)
  698. # define PERFCOUNTER_STOP (24 << 0)
  699. # define PIPELINESTAT_START (25 << 0)
  700. # define PIPELINESTAT_STOP (26 << 0)
  701. # define PERFCOUNTER_SAMPLE (27 << 0)
  702. # define SAMPLE_PIPELINESTAT (30 << 0)
  703. # define SO_VGT_STREAMOUT_FLUSH (31 << 0)
  704. # define SAMPLE_STREAMOUTSTATS (32 << 0)
  705. # define RESET_VTX_CNT (33 << 0)
  706. # define VGT_FLUSH (36 << 0)
  707. # define BOTTOM_OF_PIPE_TS (40 << 0)
  708. # define DB_CACHE_FLUSH_AND_INV (42 << 0)
  709. # define FLUSH_AND_INV_DB_DATA_TS (43 << 0)
  710. # define FLUSH_AND_INV_DB_META (44 << 0)
  711. # define FLUSH_AND_INV_CB_DATA_TS (45 << 0)
  712. # define FLUSH_AND_INV_CB_META (46 << 0)
  713. # define CS_DONE (47 << 0)
  714. # define PS_DONE (48 << 0)
  715. # define FLUSH_AND_INV_CB_PIXEL_DATA (49 << 0)
  716. # define THREAD_TRACE_START (51 << 0)
  717. # define THREAD_TRACE_STOP (52 << 0)
  718. # define THREAD_TRACE_FLUSH (54 << 0)
  719. # define THREAD_TRACE_FINISH (55 << 0)
  720. # define PIXEL_PIPE_STAT_CONTROL (56 << 0)
  721. # define PIXEL_PIPE_STAT_DUMP (57 << 0)
  722. # define PIXEL_PIPE_STAT_RESET (58 << 0)
  723. #define SCRATCH_REG0 0x30100
  724. #define SCRATCH_REG1 0x30104
  725. #define SCRATCH_REG2 0x30108
  726. #define SCRATCH_REG3 0x3010C
  727. #define SCRATCH_REG4 0x30110
  728. #define SCRATCH_REG5 0x30114
  729. #define SCRATCH_REG6 0x30118
  730. #define SCRATCH_REG7 0x3011C
  731. #define SCRATCH_UMSK 0x30140
  732. #define SCRATCH_ADDR 0x30144
  733. #define CP_SEM_WAIT_TIMER 0x301BC
  734. #define CP_SEM_INCOMPLETE_TIMER_CNTL 0x301C8
  735. #define CP_WAIT_REG_MEM_TIMEOUT 0x301D0
  736. #define GRBM_GFX_INDEX 0x30800
  737. #define INSTANCE_INDEX(x) ((x) << 0)
  738. #define SH_INDEX(x) ((x) << 8)
  739. #define SE_INDEX(x) ((x) << 16)
  740. #define SH_BROADCAST_WRITES (1 << 29)
  741. #define INSTANCE_BROADCAST_WRITES (1 << 30)
  742. #define SE_BROADCAST_WRITES (1 << 31)
  743. #define VGT_ESGS_RING_SIZE 0x30900
  744. #define VGT_GSVS_RING_SIZE 0x30904
  745. #define VGT_PRIMITIVE_TYPE 0x30908
  746. #define VGT_INDEX_TYPE 0x3090C
  747. #define VGT_NUM_INDICES 0x30930
  748. #define VGT_NUM_INSTANCES 0x30934
  749. #define VGT_TF_RING_SIZE 0x30938
  750. #define VGT_HS_OFFCHIP_PARAM 0x3093C
  751. #define VGT_TF_MEMORY_BASE 0x30940
  752. #define PA_SU_LINE_STIPPLE_VALUE 0x30a00
  753. #define PA_SC_LINE_STIPPLE_STATE 0x30a04
  754. #define SQC_CACHES 0x30d20
  755. #define CP_PERFMON_CNTL 0x36020
  756. #define CGTS_TCC_DISABLE 0x3c00c
  757. #define CGTS_USER_TCC_DISABLE 0x3c010
  758. #define TCC_DISABLE_MASK 0xFFFF0000
  759. #define TCC_DISABLE_SHIFT 16
  760. #define CB_CGTT_SCLK_CTRL 0x3c2a0
  761. /*
  762. * PM4
  763. */
  764. #define PACKET_TYPE0 0
  765. #define PACKET_TYPE1 1
  766. #define PACKET_TYPE2 2
  767. #define PACKET_TYPE3 3
  768. #define CP_PACKET_GET_TYPE(h) (((h) >> 30) & 3)
  769. #define CP_PACKET_GET_COUNT(h) (((h) >> 16) & 0x3FFF)
  770. #define CP_PACKET0_GET_REG(h) (((h) & 0xFFFF) << 2)
  771. #define CP_PACKET3_GET_OPCODE(h) (((h) >> 8) & 0xFF)
  772. #define PACKET0(reg, n) ((PACKET_TYPE0 << 30) | \
  773. (((reg) >> 2) & 0xFFFF) | \
  774. ((n) & 0x3FFF) << 16)
  775. #define CP_PACKET2 0x80000000
  776. #define PACKET2_PAD_SHIFT 0
  777. #define PACKET2_PAD_MASK (0x3fffffff << 0)
  778. #define PACKET2(v) (CP_PACKET2 | REG_SET(PACKET2_PAD, (v)))
  779. #define PACKET3(op, n) ((PACKET_TYPE3 << 30) | \
  780. (((op) & 0xFF) << 8) | \
  781. ((n) & 0x3FFF) << 16)
  782. #define PACKET3_COMPUTE(op, n) (PACKET3(op, n) | 1 << 1)
  783. /* Packet 3 types */
  784. #define PACKET3_NOP 0x10
  785. #define PACKET3_SET_BASE 0x11
  786. #define PACKET3_BASE_INDEX(x) ((x) << 0)
  787. #define CE_PARTITION_BASE 3
  788. #define PACKET3_CLEAR_STATE 0x12
  789. #define PACKET3_INDEX_BUFFER_SIZE 0x13
  790. #define PACKET3_DISPATCH_DIRECT 0x15
  791. #define PACKET3_DISPATCH_INDIRECT 0x16
  792. #define PACKET3_ATOMIC_GDS 0x1D
  793. #define PACKET3_ATOMIC_MEM 0x1E
  794. #define PACKET3_OCCLUSION_QUERY 0x1F
  795. #define PACKET3_SET_PREDICATION 0x20
  796. #define PACKET3_REG_RMW 0x21
  797. #define PACKET3_COND_EXEC 0x22
  798. #define PACKET3_PRED_EXEC 0x23
  799. #define PACKET3_DRAW_INDIRECT 0x24
  800. #define PACKET3_DRAW_INDEX_INDIRECT 0x25
  801. #define PACKET3_INDEX_BASE 0x26
  802. #define PACKET3_DRAW_INDEX_2 0x27
  803. #define PACKET3_CONTEXT_CONTROL 0x28
  804. #define PACKET3_INDEX_TYPE 0x2A
  805. #define PACKET3_DRAW_INDIRECT_MULTI 0x2C
  806. #define PACKET3_DRAW_INDEX_AUTO 0x2D
  807. #define PACKET3_NUM_INSTANCES 0x2F
  808. #define PACKET3_DRAW_INDEX_MULTI_AUTO 0x30
  809. #define PACKET3_INDIRECT_BUFFER_CONST 0x33
  810. #define PACKET3_STRMOUT_BUFFER_UPDATE 0x34
  811. #define PACKET3_DRAW_INDEX_OFFSET_2 0x35
  812. #define PACKET3_DRAW_PREAMBLE 0x36
  813. #define PACKET3_WRITE_DATA 0x37
  814. #define WRITE_DATA_DST_SEL(x) ((x) << 8)
  815. /* 0 - register
  816. * 1 - memory (sync - via GRBM)
  817. * 2 - gl2
  818. * 3 - gds
  819. * 4 - reserved
  820. * 5 - memory (async - direct)
  821. */
  822. #define WR_ONE_ADDR (1 << 16)
  823. #define WR_CONFIRM (1 << 20)
  824. #define WRITE_DATA_CACHE_POLICY(x) ((x) << 25)
  825. /* 0 - LRU
  826. * 1 - Stream
  827. */
  828. #define WRITE_DATA_ENGINE_SEL(x) ((x) << 30)
  829. /* 0 - me
  830. * 1 - pfp
  831. * 2 - ce
  832. */
  833. #define PACKET3_DRAW_INDEX_INDIRECT_MULTI 0x38
  834. #define PACKET3_MEM_SEMAPHORE 0x39
  835. # define PACKET3_SEM_USE_MAILBOX (0x1 << 16)
  836. # define PACKET3_SEM_SEL_SIGNAL_TYPE (0x1 << 20) /* 0 = increment, 1 = write 1 */
  837. # define PACKET3_SEM_CLIENT_CODE ((x) << 24) /* 0 = CP, 1 = CB, 2 = DB */
  838. # define PACKET3_SEM_SEL_SIGNAL (0x6 << 29)
  839. # define PACKET3_SEM_SEL_WAIT (0x7 << 29)
  840. #define PACKET3_COPY_DW 0x3B
  841. #define PACKET3_WAIT_REG_MEM 0x3C
  842. #define WAIT_REG_MEM_FUNCTION(x) ((x) << 0)
  843. /* 0 - always
  844. * 1 - <
  845. * 2 - <=
  846. * 3 - ==
  847. * 4 - !=
  848. * 5 - >=
  849. * 6 - >
  850. */
  851. #define WAIT_REG_MEM_MEM_SPACE(x) ((x) << 4)
  852. /* 0 - reg
  853. * 1 - mem
  854. */
  855. #define WAIT_REG_MEM_OPERATION(x) ((x) << 6)
  856. /* 0 - wait_reg_mem
  857. * 1 - wr_wait_wr_reg
  858. */
  859. #define WAIT_REG_MEM_ENGINE(x) ((x) << 8)
  860. /* 0 - me
  861. * 1 - pfp
  862. */
  863. #define PACKET3_INDIRECT_BUFFER 0x3F
  864. #define INDIRECT_BUFFER_TCL2_VOLATILE (1 << 22)
  865. #define INDIRECT_BUFFER_VALID (1 << 23)
  866. #define INDIRECT_BUFFER_CACHE_POLICY(x) ((x) << 28)
  867. /* 0 - LRU
  868. * 1 - Stream
  869. * 2 - Bypass
  870. */
  871. #define PACKET3_COPY_DATA 0x40
  872. #define PACKET3_PFP_SYNC_ME 0x42
  873. #define PACKET3_SURFACE_SYNC 0x43
  874. # define PACKET3_DEST_BASE_0_ENA (1 << 0)
  875. # define PACKET3_DEST_BASE_1_ENA (1 << 1)
  876. # define PACKET3_CB0_DEST_BASE_ENA (1 << 6)
  877. # define PACKET3_CB1_DEST_BASE_ENA (1 << 7)
  878. # define PACKET3_CB2_DEST_BASE_ENA (1 << 8)
  879. # define PACKET3_CB3_DEST_BASE_ENA (1 << 9)
  880. # define PACKET3_CB4_DEST_BASE_ENA (1 << 10)
  881. # define PACKET3_CB5_DEST_BASE_ENA (1 << 11)
  882. # define PACKET3_CB6_DEST_BASE_ENA (1 << 12)
  883. # define PACKET3_CB7_DEST_BASE_ENA (1 << 13)
  884. # define PACKET3_DB_DEST_BASE_ENA (1 << 14)
  885. # define PACKET3_TCL1_VOL_ACTION_ENA (1 << 15)
  886. # define PACKET3_TC_VOL_ACTION_ENA (1 << 16) /* L2 */
  887. # define PACKET3_TC_WB_ACTION_ENA (1 << 18) /* L2 */
  888. # define PACKET3_DEST_BASE_2_ENA (1 << 19)
  889. # define PACKET3_DEST_BASE_3_ENA (1 << 21)
  890. # define PACKET3_TCL1_ACTION_ENA (1 << 22)
  891. # define PACKET3_TC_ACTION_ENA (1 << 23) /* L2 */
  892. # define PACKET3_CB_ACTION_ENA (1 << 25)
  893. # define PACKET3_DB_ACTION_ENA (1 << 26)
  894. # define PACKET3_SH_KCACHE_ACTION_ENA (1 << 27)
  895. # define PACKET3_SH_KCACHE_VOL_ACTION_ENA (1 << 28)
  896. # define PACKET3_SH_ICACHE_ACTION_ENA (1 << 29)
  897. #define PACKET3_COND_WRITE 0x45
  898. #define PACKET3_EVENT_WRITE 0x46
  899. #define EVENT_TYPE(x) ((x) << 0)
  900. #define EVENT_INDEX(x) ((x) << 8)
  901. /* 0 - any non-TS event
  902. * 1 - ZPASS_DONE, PIXEL_PIPE_STAT_*
  903. * 2 - SAMPLE_PIPELINESTAT
  904. * 3 - SAMPLE_STREAMOUTSTAT*
  905. * 4 - *S_PARTIAL_FLUSH
  906. * 5 - EOP events
  907. * 6 - EOS events
  908. */
  909. #define PACKET3_EVENT_WRITE_EOP 0x47
  910. #define EOP_TCL1_VOL_ACTION_EN (1 << 12)
  911. #define EOP_TC_VOL_ACTION_EN (1 << 13) /* L2 */
  912. #define EOP_TC_WB_ACTION_EN (1 << 15) /* L2 */
  913. #define EOP_TCL1_ACTION_EN (1 << 16)
  914. #define EOP_TC_ACTION_EN (1 << 17) /* L2 */
  915. #define EOP_CACHE_POLICY(x) ((x) << 25)
  916. /* 0 - LRU
  917. * 1 - Stream
  918. * 2 - Bypass
  919. */
  920. #define EOP_TCL2_VOLATILE (1 << 27)
  921. #define DATA_SEL(x) ((x) << 29)
  922. /* 0 - discard
  923. * 1 - send low 32bit data
  924. * 2 - send 64bit data
  925. * 3 - send 64bit GPU counter value
  926. * 4 - send 64bit sys counter value
  927. */
  928. #define INT_SEL(x) ((x) << 24)
  929. /* 0 - none
  930. * 1 - interrupt only (DATA_SEL = 0)
  931. * 2 - interrupt when data write is confirmed
  932. */
  933. #define DST_SEL(x) ((x) << 16)
  934. /* 0 - MC
  935. * 1 - TC/L2
  936. */
  937. #define PACKET3_EVENT_WRITE_EOS 0x48
  938. #define PACKET3_RELEASE_MEM 0x49
  939. #define PACKET3_PREAMBLE_CNTL 0x4A
  940. # define PACKET3_PREAMBLE_BEGIN_CLEAR_STATE (2 << 28)
  941. # define PACKET3_PREAMBLE_END_CLEAR_STATE (3 << 28)
  942. #define PACKET3_DMA_DATA 0x50
  943. #define PACKET3_AQUIRE_MEM 0x58
  944. #define PACKET3_REWIND 0x59
  945. #define PACKET3_LOAD_UCONFIG_REG 0x5E
  946. #define PACKET3_LOAD_SH_REG 0x5F
  947. #define PACKET3_LOAD_CONFIG_REG 0x60
  948. #define PACKET3_LOAD_CONTEXT_REG 0x61
  949. #define PACKET3_SET_CONFIG_REG 0x68
  950. #define PACKET3_SET_CONFIG_REG_START 0x00008000
  951. #define PACKET3_SET_CONFIG_REG_END 0x0000b000
  952. #define PACKET3_SET_CONTEXT_REG 0x69
  953. #define PACKET3_SET_CONTEXT_REG_START 0x00028000
  954. #define PACKET3_SET_CONTEXT_REG_END 0x00029000
  955. #define PACKET3_SET_CONTEXT_REG_INDIRECT 0x73
  956. #define PACKET3_SET_SH_REG 0x76
  957. #define PACKET3_SET_SH_REG_START 0x0000b000
  958. #define PACKET3_SET_SH_REG_END 0x0000c000
  959. #define PACKET3_SET_SH_REG_OFFSET 0x77
  960. #define PACKET3_SET_QUEUE_REG 0x78
  961. #define PACKET3_SET_UCONFIG_REG 0x79
  962. #define PACKET3_SET_UCONFIG_REG_START 0x00030000
  963. #define PACKET3_SET_UCONFIG_REG_END 0x00031000
  964. #define PACKET3_SCRATCH_RAM_WRITE 0x7D
  965. #define PACKET3_SCRATCH_RAM_READ 0x7E
  966. #define PACKET3_LOAD_CONST_RAM 0x80
  967. #define PACKET3_WRITE_CONST_RAM 0x81
  968. #define PACKET3_DUMP_CONST_RAM 0x83
  969. #define PACKET3_INCREMENT_CE_COUNTER 0x84
  970. #define PACKET3_INCREMENT_DE_COUNTER 0x85
  971. #define PACKET3_WAIT_ON_CE_COUNTER 0x86
  972. #define PACKET3_WAIT_ON_DE_COUNTER_DIFF 0x88
  973. #define PACKET3_SWITCH_BUFFER 0x8B
  974. /* SDMA - first instance at 0xd000, second at 0xd800 */
  975. #define SDMA0_REGISTER_OFFSET 0x0 /* not a register */
  976. #define SDMA1_REGISTER_OFFSET 0x800 /* not a register */
  977. #define SDMA0_UCODE_ADDR 0xD000
  978. #define SDMA0_UCODE_DATA 0xD004
  979. #define SDMA0_CNTL 0xD010
  980. # define TRAP_ENABLE (1 << 0)
  981. # define SEM_INCOMPLETE_INT_ENABLE (1 << 1)
  982. # define SEM_WAIT_INT_ENABLE (1 << 2)
  983. # define DATA_SWAP_ENABLE (1 << 3)
  984. # define FENCE_SWAP_ENABLE (1 << 4)
  985. # define AUTO_CTXSW_ENABLE (1 << 18)
  986. # define CTXEMPTY_INT_ENABLE (1 << 28)
  987. #define SDMA0_TILING_CONFIG 0xD018
  988. #define SDMA0_SEM_INCOMPLETE_TIMER_CNTL 0xD020
  989. #define SDMA0_SEM_WAIT_FAIL_TIMER_CNTL 0xD024
  990. #define SDMA0_STATUS_REG 0xd034
  991. # define SDMA_IDLE (1 << 0)
  992. #define SDMA0_ME_CNTL 0xD048
  993. # define SDMA_HALT (1 << 0)
  994. #define SDMA0_GFX_RB_CNTL 0xD200
  995. # define SDMA_RB_ENABLE (1 << 0)
  996. # define SDMA_RB_SIZE(x) ((x) << 1) /* log2 */
  997. # define SDMA_RB_SWAP_ENABLE (1 << 9) /* 8IN32 */
  998. # define SDMA_RPTR_WRITEBACK_ENABLE (1 << 12)
  999. # define SDMA_RPTR_WRITEBACK_SWAP_ENABLE (1 << 13) /* 8IN32 */
  1000. # define SDMA_RPTR_WRITEBACK_TIMER(x) ((x) << 16) /* log2 */
  1001. #define SDMA0_GFX_RB_BASE 0xD204
  1002. #define SDMA0_GFX_RB_BASE_HI 0xD208
  1003. #define SDMA0_GFX_RB_RPTR 0xD20C
  1004. #define SDMA0_GFX_RB_WPTR 0xD210
  1005. #define SDMA0_GFX_RB_RPTR_ADDR_HI 0xD220
  1006. #define SDMA0_GFX_RB_RPTR_ADDR_LO 0xD224
  1007. #define SDMA0_GFX_IB_CNTL 0xD228
  1008. # define SDMA_IB_ENABLE (1 << 0)
  1009. # define SDMA_IB_SWAP_ENABLE (1 << 4)
  1010. # define SDMA_SWITCH_INSIDE_IB (1 << 8)
  1011. # define SDMA_CMD_VMID(x) ((x) << 16)
  1012. #define SDMA0_GFX_VIRTUAL_ADDR 0xD29C
  1013. #define SDMA0_GFX_APE1_CNTL 0xD2A0
  1014. #define SDMA_PACKET(op, sub_op, e) ((((e) & 0xFFFF) << 16) | \
  1015. (((sub_op) & 0xFF) << 8) | \
  1016. (((op) & 0xFF) << 0))
  1017. /* sDMA opcodes */
  1018. #define SDMA_OPCODE_NOP 0
  1019. #define SDMA_OPCODE_COPY 1
  1020. # define SDMA_COPY_SUB_OPCODE_LINEAR 0
  1021. # define SDMA_COPY_SUB_OPCODE_TILED 1
  1022. # define SDMA_COPY_SUB_OPCODE_SOA 3
  1023. # define SDMA_COPY_SUB_OPCODE_LINEAR_SUB_WINDOW 4
  1024. # define SDMA_COPY_SUB_OPCODE_TILED_SUB_WINDOW 5
  1025. # define SDMA_COPY_SUB_OPCODE_T2T_SUB_WINDOW 6
  1026. #define SDMA_OPCODE_WRITE 2
  1027. # define SDMA_WRITE_SUB_OPCODE_LINEAR 0
  1028. # define SDMA_WRTIE_SUB_OPCODE_TILED 1
  1029. #define SDMA_OPCODE_INDIRECT_BUFFER 4
  1030. #define SDMA_OPCODE_FENCE 5
  1031. #define SDMA_OPCODE_TRAP 6
  1032. #define SDMA_OPCODE_SEMAPHORE 7
  1033. # define SDMA_SEMAPHORE_EXTRA_O (1 << 13)
  1034. /* 0 - increment
  1035. * 1 - write 1
  1036. */
  1037. # define SDMA_SEMAPHORE_EXTRA_S (1 << 14)
  1038. /* 0 - wait
  1039. * 1 - signal
  1040. */
  1041. # define SDMA_SEMAPHORE_EXTRA_M (1 << 15)
  1042. /* mailbox */
  1043. #define SDMA_OPCODE_POLL_REG_MEM 8
  1044. # define SDMA_POLL_REG_MEM_EXTRA_OP(x) ((x) << 10)
  1045. /* 0 - wait_reg_mem
  1046. * 1 - wr_wait_wr_reg
  1047. */
  1048. # define SDMA_POLL_REG_MEM_EXTRA_FUNC(x) ((x) << 12)
  1049. /* 0 - always
  1050. * 1 - <
  1051. * 2 - <=
  1052. * 3 - ==
  1053. * 4 - !=
  1054. * 5 - >=
  1055. * 6 - >
  1056. */
  1057. # define SDMA_POLL_REG_MEM_EXTRA_M (1 << 15)
  1058. /* 0 = register
  1059. * 1 = memory
  1060. */
  1061. #define SDMA_OPCODE_COND_EXEC 9
  1062. #define SDMA_OPCODE_CONSTANT_FILL 11
  1063. # define SDMA_CONSTANT_FILL_EXTRA_SIZE(x) ((x) << 14)
  1064. /* 0 = byte fill
  1065. * 2 = DW fill
  1066. */
  1067. #define SDMA_OPCODE_GENERATE_PTE_PDE 12
  1068. #define SDMA_OPCODE_TIMESTAMP 13
  1069. # define SDMA_TIMESTAMP_SUB_OPCODE_SET_LOCAL 0
  1070. # define SDMA_TIMESTAMP_SUB_OPCODE_GET_LOCAL 1
  1071. # define SDMA_TIMESTAMP_SUB_OPCODE_GET_GLOBAL 2
  1072. #define SDMA_OPCODE_SRBM_WRITE 14
  1073. # define SDMA_SRBM_WRITE_EXTRA_BYTE_ENABLE(x) ((x) << 12)
  1074. /* byte mask */
  1075. /* UVD */
  1076. #define UVD_UDEC_ADDR_CONFIG 0xef4c
  1077. #define UVD_UDEC_DB_ADDR_CONFIG 0xef50
  1078. #define UVD_UDEC_DBW_ADDR_CONFIG 0xef54
  1079. #define UVD_LMI_EXT40_ADDR 0xf498
  1080. #define UVD_LMI_ADDR_EXT 0xf594
  1081. #define UVD_VCPU_CACHE_OFFSET0 0xf608
  1082. #define UVD_VCPU_CACHE_SIZE0 0xf60c
  1083. #define UVD_VCPU_CACHE_OFFSET1 0xf610
  1084. #define UVD_VCPU_CACHE_SIZE1 0xf614
  1085. #define UVD_VCPU_CACHE_OFFSET2 0xf618
  1086. #define UVD_VCPU_CACHE_SIZE2 0xf61c
  1087. #define UVD_RBC_RB_RPTR 0xf690
  1088. #define UVD_RBC_RB_WPTR 0xf694
  1089. /* UVD clocks */
  1090. #define CG_DCLK_CNTL 0xC050009C
  1091. # define DCLK_DIVIDER_MASK 0x7f
  1092. # define DCLK_DIR_CNTL_EN (1 << 8)
  1093. #define CG_DCLK_STATUS 0xC05000A0
  1094. # define DCLK_STATUS (1 << 0)
  1095. #define CG_VCLK_CNTL 0xC05000A4
  1096. #define CG_VCLK_STATUS 0xC05000A8
  1097. #endif