w83795.c 58 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130
  1. /*
  2. * w83795.c - Linux kernel driver for hardware monitoring
  3. * Copyright (C) 2008 Nuvoton Technology Corp.
  4. * Wei Song
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License as published by
  8. * the Free Software Foundation - version 2.
  9. *
  10. * This program is distributed in the hope that it will be useful,
  11. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  12. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  13. * GNU General Public License for more details.
  14. *
  15. * You should have received a copy of the GNU General Public License
  16. * along with this program; if not, write to the Free Software
  17. * Foundation, Inc., 51 Franklin Street, Fifth Floor, Boston, MA
  18. * 02110-1301 USA.
  19. *
  20. * Supports following chips:
  21. *
  22. * Chip #vin #fanin #pwm #temp #dts wchipid vendid i2c ISA
  23. * w83795g 21 14 8 6 8 0x79 0x5ca3 yes no
  24. * w83795adg 18 14 2 6 8 0x79 0x5ca3 yes no
  25. */
  26. #include <linux/kernel.h>
  27. #include <linux/module.h>
  28. #include <linux/init.h>
  29. #include <linux/slab.h>
  30. #include <linux/i2c.h>
  31. #include <linux/hwmon.h>
  32. #include <linux/hwmon-sysfs.h>
  33. #include <linux/err.h>
  34. #include <linux/mutex.h>
  35. #include <linux/delay.h>
  36. /* Addresses to scan */
  37. static const unsigned short normal_i2c[] = {
  38. 0x2c, 0x2d, 0x2e, 0x2f, I2C_CLIENT_END
  39. };
  40. static int reset;
  41. module_param(reset, bool, 0);
  42. MODULE_PARM_DESC(reset, "Set to 1 to reset chip, not recommended");
  43. #define W83795_REG_BANKSEL 0x00
  44. #define W83795_REG_VENDORID 0xfd
  45. #define W83795_REG_CHIPID 0xfe
  46. #define W83795_REG_DEVICEID 0xfb
  47. #define W83795_REG_DEVICEID_A 0xff
  48. #define W83795_REG_I2C_ADDR 0xfc
  49. #define W83795_REG_CONFIG 0x01
  50. #define W83795_REG_CONFIG_CONFIG48 0x04
  51. /* Multi-Function Pin Ctrl Registers */
  52. #define W83795_REG_VOLT_CTRL1 0x02
  53. #define W83795_REG_VOLT_CTRL2 0x03
  54. #define W83795_REG_TEMP_CTRL1 0x04
  55. #define W83795_REG_TEMP_CTRL2 0x05
  56. #define W83795_REG_FANIN_CTRL1 0x06
  57. #define W83795_REG_FANIN_CTRL2 0x07
  58. #define W83795_REG_VMIGB_CTRL 0x08
  59. #define TEMP_CTRL_DISABLE 0
  60. #define TEMP_CTRL_TD 1
  61. #define TEMP_CTRL_VSEN 2
  62. #define TEMP_CTRL_TR 3
  63. #define TEMP_CTRL_SHIFT 4
  64. #define TEMP_CTRL_HASIN_SHIFT 5
  65. /* temp mode may effect VSEN17-12 (in20-15) */
  66. static const u16 W83795_REG_TEMP_CTRL[][6] = {
  67. /* Disable, TD, VSEN, TR, register shift value, has_in shift num */
  68. {0x00, 0x01, 0x02, 0x03, 0, 17}, /* TR1 */
  69. {0x00, 0x04, 0x08, 0x0C, 2, 18}, /* TR2 */
  70. {0x00, 0x10, 0x20, 0x30, 4, 19}, /* TR3 */
  71. {0x00, 0x40, 0x80, 0xC0, 6, 20}, /* TR4 */
  72. {0x00, 0x00, 0x02, 0x03, 0, 15}, /* TR5 */
  73. {0x00, 0x00, 0x08, 0x0C, 2, 16}, /* TR6 */
  74. };
  75. #define TEMP_READ 0
  76. #define TEMP_CRIT 1
  77. #define TEMP_CRIT_HYST 2
  78. #define TEMP_WARN 3
  79. #define TEMP_WARN_HYST 4
  80. /* only crit and crit_hyst affect real-time alarm status
  81. * current crit crit_hyst warn warn_hyst */
  82. static const u16 W83795_REG_TEMP[][5] = {
  83. {0x21, 0x96, 0x97, 0x98, 0x99}, /* TD1/TR1 */
  84. {0x22, 0x9a, 0x9b, 0x9c, 0x9d}, /* TD2/TR2 */
  85. {0x23, 0x9e, 0x9f, 0xa0, 0xa1}, /* TD3/TR3 */
  86. {0x24, 0xa2, 0xa3, 0xa4, 0xa5}, /* TD4/TR4 */
  87. {0x1f, 0xa6, 0xa7, 0xa8, 0xa9}, /* TR5 */
  88. {0x20, 0xaa, 0xab, 0xac, 0xad}, /* TR6 */
  89. };
  90. #define IN_READ 0
  91. #define IN_MAX 1
  92. #define IN_LOW 2
  93. static const u16 W83795_REG_IN[][3] = {
  94. /* Current, HL, LL */
  95. {0x10, 0x70, 0x71}, /* VSEN1 */
  96. {0x11, 0x72, 0x73}, /* VSEN2 */
  97. {0x12, 0x74, 0x75}, /* VSEN3 */
  98. {0x13, 0x76, 0x77}, /* VSEN4 */
  99. {0x14, 0x78, 0x79}, /* VSEN5 */
  100. {0x15, 0x7a, 0x7b}, /* VSEN6 */
  101. {0x16, 0x7c, 0x7d}, /* VSEN7 */
  102. {0x17, 0x7e, 0x7f}, /* VSEN8 */
  103. {0x18, 0x80, 0x81}, /* VSEN9 */
  104. {0x19, 0x82, 0x83}, /* VSEN10 */
  105. {0x1A, 0x84, 0x85}, /* VSEN11 */
  106. {0x1B, 0x86, 0x87}, /* VTT */
  107. {0x1C, 0x88, 0x89}, /* 3VDD */
  108. {0x1D, 0x8a, 0x8b}, /* 3VSB */
  109. {0x1E, 0x8c, 0x8d}, /* VBAT */
  110. {0x1F, 0xa6, 0xa7}, /* VSEN12 */
  111. {0x20, 0xaa, 0xab}, /* VSEN13 */
  112. {0x21, 0x96, 0x97}, /* VSEN14 */
  113. {0x22, 0x9a, 0x9b}, /* VSEN15 */
  114. {0x23, 0x9e, 0x9f}, /* VSEN16 */
  115. {0x24, 0xa2, 0xa3}, /* VSEN17 */
  116. };
  117. #define W83795_REG_VRLSB 0x3C
  118. #define VRLSB_SHIFT 6
  119. static const u8 W83795_REG_IN_HL_LSB[] = {
  120. 0x8e, /* VSEN1-4 */
  121. 0x90, /* VSEN5-8 */
  122. 0x92, /* VSEN9-11 */
  123. 0x94, /* VTT, 3VDD, 3VSB, 3VBAT */
  124. 0xa8, /* VSEN12 */
  125. 0xac, /* VSEN13 */
  126. 0x98, /* VSEN14 */
  127. 0x9c, /* VSEN15 */
  128. 0xa0, /* VSEN16 */
  129. 0xa4, /* VSEN17 */
  130. };
  131. #define IN_LSB_REG(index, type) \
  132. (((type) == 1) ? W83795_REG_IN_HL_LSB[(index)] \
  133. : (W83795_REG_IN_HL_LSB[(index)] + 1))
  134. #define IN_LSB_REG_NUM 10
  135. #define IN_LSB_SHIFT 0
  136. #define IN_LSB_IDX 1
  137. static const u8 IN_LSB_SHIFT_IDX[][2] = {
  138. /* High/Low LSB shift, LSB No. */
  139. {0x00, 0x00}, /* VSEN1 */
  140. {0x02, 0x00}, /* VSEN2 */
  141. {0x04, 0x00}, /* VSEN3 */
  142. {0x06, 0x00}, /* VSEN4 */
  143. {0x00, 0x01}, /* VSEN5 */
  144. {0x02, 0x01}, /* VSEN6 */
  145. {0x04, 0x01}, /* VSEN7 */
  146. {0x06, 0x01}, /* VSEN8 */
  147. {0x00, 0x02}, /* VSEN9 */
  148. {0x02, 0x02}, /* VSEN10 */
  149. {0x04, 0x02}, /* VSEN11 */
  150. {0x00, 0x03}, /* VTT */
  151. {0x02, 0x03}, /* 3VDD */
  152. {0x04, 0x03}, /* 3VSB */
  153. {0x06, 0x03}, /* VBAT */
  154. {0x06, 0x04}, /* VSEN12 */
  155. {0x06, 0x05}, /* VSEN13 */
  156. {0x06, 0x06}, /* VSEN14 */
  157. {0x06, 0x07}, /* VSEN15 */
  158. {0x06, 0x08}, /* VSEN16 */
  159. {0x06, 0x09}, /* VSEN17 */
  160. };
  161. /* 3VDD, 3VSB, VBAT * 0.006 */
  162. #define REST_VLT_BEGIN 12 /* the 13th volt to 15th */
  163. #define REST_VLT_END 14 /* the 13th volt to 15th */
  164. #define W83795_REG_FAN(index) (0x2E + (index))
  165. #define W83795_REG_FAN_MIN_HL(index) (0xB6 + (index))
  166. #define W83795_REG_FAN_MIN_LSB(index) (0xC4 + (index) / 2)
  167. #define W83795_REG_FAN_MIN_LSB_SHIFT(index) \
  168. (((index) % 1) ? 4 : 0)
  169. #define W83795_REG_VID_CTRL 0x6A
  170. #define ALARM_BEEP_REG_NUM 6
  171. #define W83795_REG_ALARM(index) (0x41 + (index))
  172. #define W83795_REG_BEEP(index) (0x50 + (index))
  173. #define W83795_REG_CLR_CHASSIS 0x4D
  174. #define W83795_REG_TEMP_NUM 6
  175. #define W83795_REG_FCMS1 0x201
  176. #define W83795_REG_FCMS2 0x208
  177. #define W83795_REG_TFMR(index) (0x202 + (index))
  178. #define W83795_REG_FOMC 0x20F
  179. #define W83795_REG_FOPFP(index) (0x218 + (index))
  180. #define W83795_REG_TSS(index) (0x209 + (index))
  181. #define PWM_OUTPUT 0
  182. #define PWM_START 1
  183. #define PWM_NONSTOP 2
  184. #define PWM_STOP_TIME 3
  185. #define PWM_DIV 4
  186. #define W83795_REG_PWM(index, nr) \
  187. (((nr) == 0 ? 0x210 : \
  188. (nr) == 1 ? 0x220 : \
  189. (nr) == 2 ? 0x228 : \
  190. (nr) == 3 ? 0x230 : 0x218) + (index))
  191. #define W83795_REG_FOPFP_DIV(index) \
  192. (((index) < 8) ? ((index) + 1) : \
  193. ((index) == 8) ? 12 : \
  194. (16 << ((index) - 9)))
  195. #define W83795_REG_FTSH(index) (0x240 + (index) * 2)
  196. #define W83795_REG_FTSL(index) (0x241 + (index) * 2)
  197. #define W83795_REG_TFTS 0x250
  198. #define TEMP_PWM_TTTI 0
  199. #define TEMP_PWM_CTFS 1
  200. #define TEMP_PWM_HCT 2
  201. #define TEMP_PWM_HOT 3
  202. #define W83795_REG_TTTI(index) (0x260 + (index))
  203. #define W83795_REG_CTFS(index) (0x268 + (index))
  204. #define W83795_REG_HT(index) (0x270 + (index))
  205. #define SF4_TEMP 0
  206. #define SF4_PWM 1
  207. #define W83795_REG_SF4_TEMP(temp_num, index) \
  208. (0x280 + 0x10 * (temp_num) + (index))
  209. #define W83795_REG_SF4_PWM(temp_num, index) \
  210. (0x288 + 0x10 * (temp_num) + (index))
  211. #define W83795_REG_DTSC 0x301
  212. #define W83795_REG_DTSE 0x302
  213. #define W83795_REG_DTS(index) (0x26 + (index))
  214. #define DTS_CRIT 0
  215. #define DTS_CRIT_HYST 1
  216. #define DTS_WARN 2
  217. #define DTS_WARN_HYST 3
  218. #define W83795_REG_DTS_EXT(index) (0xB2 + (index))
  219. #define SETUP_PWM_DEFAULT 0
  220. #define SETUP_PWM_UPTIME 1
  221. #define SETUP_PWM_DOWNTIME 2
  222. #define W83795_REG_SETUP_PWM(index) (0x20C + (index))
  223. static inline u16 in_from_reg(u8 index, u16 val)
  224. {
  225. if ((index >= REST_VLT_BEGIN) && (index <= REST_VLT_END))
  226. return val * 6;
  227. else
  228. return val * 2;
  229. }
  230. static inline u16 in_to_reg(u8 index, u16 val)
  231. {
  232. if ((index >= REST_VLT_BEGIN) && (index <= REST_VLT_END))
  233. return val / 6;
  234. else
  235. return val / 2;
  236. }
  237. static inline unsigned long fan_from_reg(u16 val)
  238. {
  239. if ((val >= 0xff0) || (val == 0))
  240. return 0;
  241. return 1350000UL / val;
  242. }
  243. static inline u16 fan_to_reg(long rpm)
  244. {
  245. if (rpm <= 0)
  246. return 0x0fff;
  247. return SENSORS_LIMIT((1350000 + (rpm >> 1)) / rpm, 1, 0xffe);
  248. }
  249. static inline unsigned long time_from_reg(u8 reg)
  250. {
  251. return reg * 100;
  252. }
  253. static inline u8 time_to_reg(unsigned long val)
  254. {
  255. return SENSORS_LIMIT((val + 50) / 100, 0, 0xff);
  256. }
  257. static inline long temp_from_reg(s8 reg)
  258. {
  259. return reg * 1000;
  260. }
  261. static inline s8 temp_to_reg(long val, s8 min, s8 max)
  262. {
  263. return SENSORS_LIMIT((val < 0 ? -val : val) / 1000, min, max);
  264. }
  265. enum chip_types {w83795g, w83795adg};
  266. struct w83795_data {
  267. struct device *hwmon_dev;
  268. struct mutex update_lock;
  269. unsigned long last_updated; /* In jiffies */
  270. enum chip_types chip_type;
  271. u8 bank;
  272. u32 has_in; /* Enable monitor VIN or not */
  273. u16 in[21][3]; /* Register value, read/high/low */
  274. u8 in_lsb[10][3]; /* LSB Register value, high/low */
  275. u8 has_gain; /* has gain: in17-20 * 8 */
  276. u16 has_fan; /* Enable fan14-1 or not */
  277. u16 fan[14]; /* Register value combine */
  278. u16 fan_min[14]; /* Register value combine */
  279. u8 has_temp; /* Enable monitor temp6-1 or not */
  280. u8 temp[6][5]; /* current, crit, crit_hyst, warn, warn_hyst */
  281. u8 temp_read_vrlsb[6];
  282. u8 temp_mode; /* bit 0: TR mode, bit 1: TD mode */
  283. u8 temp_src[3]; /* Register value */
  284. u8 enable_dts; /* Enable PECI and SB-TSI,
  285. * bit 0: =1 enable, =0 disable,
  286. * bit 1: =1 AMD SB-TSI, =0 Intel PECI */
  287. u8 has_dts; /* Enable monitor DTS temp */
  288. u8 dts[8]; /* Register value */
  289. u8 dts_read_vrlsb[8]; /* Register value */
  290. u8 dts_ext[4]; /* Register value */
  291. u8 has_pwm; /* 795g supports 8 pwm, 795adg only supports 2,
  292. * no config register, only affected by chip
  293. * type */
  294. u8 pwm[8][5]; /* Register value, output, start, non stop, stop
  295. * time, div */
  296. u8 pwm_fcms[2]; /* Register value */
  297. u8 pwm_tfmr[6]; /* Register value */
  298. u8 pwm_fomc; /* Register value */
  299. u16 target_speed[8]; /* Register value, target speed for speed
  300. * cruise */
  301. u8 tol_speed; /* tolerance of target speed */
  302. u8 pwm_temp[6][4]; /* TTTI, CTFS, HCT, HOT */
  303. u8 sf4_reg[6][2][7]; /* 6 temp, temp/dcpwm, 7 registers */
  304. u8 setup_pwm[3]; /* Register value */
  305. u8 alarms[6]; /* Register value */
  306. u8 beeps[6]; /* Register value */
  307. u8 beep_enable;
  308. char valid;
  309. };
  310. /*
  311. * Hardware access
  312. * We assume that nobdody can change the bank outside the driver.
  313. */
  314. /* Must be called with data->update_lock held, except during initialization */
  315. static int w83795_set_bank(struct i2c_client *client, u8 bank)
  316. {
  317. struct w83795_data *data = i2c_get_clientdata(client);
  318. int err;
  319. /* If the same bank is already set, nothing to do */
  320. if ((data->bank & 0x07) == bank)
  321. return 0;
  322. /* Change to new bank, preserve all other bits */
  323. bank |= data->bank & ~0x07;
  324. err = i2c_smbus_write_byte_data(client, W83795_REG_BANKSEL, bank);
  325. if (err < 0) {
  326. dev_err(&client->dev,
  327. "Failed to set bank to %d, err %d\n",
  328. (int)bank, err);
  329. return err;
  330. }
  331. data->bank = bank;
  332. return 0;
  333. }
  334. /* Must be called with data->update_lock held, except during initialization */
  335. static u8 w83795_read(struct i2c_client *client, u16 reg)
  336. {
  337. int err;
  338. err = w83795_set_bank(client, reg >> 8);
  339. if (err < 0)
  340. return 0x00; /* Arbitrary */
  341. err = i2c_smbus_read_byte_data(client, reg & 0xff);
  342. if (err < 0) {
  343. dev_err(&client->dev,
  344. "Failed to read from register 0x%03x, err %d\n",
  345. (int)reg, err);
  346. return 0x00; /* Arbitrary */
  347. }
  348. return err;
  349. }
  350. /* Must be called with data->update_lock held, except during initialization */
  351. static int w83795_write(struct i2c_client *client, u16 reg, u8 value)
  352. {
  353. int err;
  354. err = w83795_set_bank(client, reg >> 8);
  355. if (err < 0)
  356. return err;
  357. err = i2c_smbus_write_byte_data(client, reg & 0xff, value);
  358. if (err < 0)
  359. dev_err(&client->dev,
  360. "Failed to write to register 0x%03x, err %d\n",
  361. (int)reg, err);
  362. return err;
  363. }
  364. static struct w83795_data *w83795_update_device(struct device *dev)
  365. {
  366. struct i2c_client *client = to_i2c_client(dev);
  367. struct w83795_data *data = i2c_get_clientdata(client);
  368. u16 tmp;
  369. int i;
  370. mutex_lock(&data->update_lock);
  371. if (!(time_after(jiffies, data->last_updated + HZ * 2)
  372. || !data->valid))
  373. goto END;
  374. /* Update the voltages value */
  375. for (i = 0; i < ARRAY_SIZE(data->in); i++) {
  376. if (!(data->has_in & (1 << i)))
  377. continue;
  378. tmp = w83795_read(client, W83795_REG_IN[i][IN_READ]) << 2;
  379. tmp |= (w83795_read(client, W83795_REG_VRLSB)
  380. >> VRLSB_SHIFT) & 0x03;
  381. data->in[i][IN_READ] = tmp;
  382. }
  383. /* Update fan */
  384. for (i = 0; i < ARRAY_SIZE(data->fan); i++) {
  385. if (!(data->has_fan & (1 << i)))
  386. continue;
  387. data->fan[i] = w83795_read(client, W83795_REG_FAN(i)) << 4;
  388. data->fan[i] |=
  389. (w83795_read(client, W83795_REG_VRLSB >> 4)) & 0x0F;
  390. }
  391. /* Update temperature */
  392. for (i = 0; i < ARRAY_SIZE(data->temp); i++) {
  393. /* even stop monitor, register still keep value, just read out
  394. * it */
  395. if (!(data->has_temp & (1 << i))) {
  396. data->temp[i][TEMP_READ] = 0;
  397. data->temp_read_vrlsb[i] = 0;
  398. continue;
  399. }
  400. data->temp[i][TEMP_READ] =
  401. w83795_read(client, W83795_REG_TEMP[i][TEMP_READ]);
  402. data->temp_read_vrlsb[i] =
  403. w83795_read(client, W83795_REG_VRLSB);
  404. }
  405. /* Update dts temperature */
  406. if (data->enable_dts != 0) {
  407. for (i = 0; i < ARRAY_SIZE(data->dts); i++) {
  408. if (!(data->has_dts & (1 << i)))
  409. continue;
  410. data->dts[i] =
  411. w83795_read(client, W83795_REG_DTS(i));
  412. data->dts_read_vrlsb[i] =
  413. w83795_read(client, W83795_REG_VRLSB);
  414. }
  415. }
  416. /* Update pwm output */
  417. for (i = 0; i < data->has_pwm; i++) {
  418. data->pwm[i][PWM_OUTPUT] =
  419. w83795_read(client, W83795_REG_PWM(i, PWM_OUTPUT));
  420. }
  421. /* update alarm */
  422. for (i = 0; i < ALARM_BEEP_REG_NUM; i++)
  423. data->alarms[i] = w83795_read(client, W83795_REG_ALARM(i));
  424. data->last_updated = jiffies;
  425. data->valid = 1;
  426. END:
  427. mutex_unlock(&data->update_lock);
  428. return data;
  429. }
  430. /*
  431. * Sysfs attributes
  432. */
  433. #define ALARM_STATUS 0
  434. #define BEEP_ENABLE 1
  435. static ssize_t
  436. show_alarm_beep(struct device *dev, struct device_attribute *attr, char *buf)
  437. {
  438. struct w83795_data *data = w83795_update_device(dev);
  439. struct sensor_device_attribute_2 *sensor_attr =
  440. to_sensor_dev_attr_2(attr);
  441. int nr = sensor_attr->nr;
  442. int index = sensor_attr->index >> 3;
  443. int bit = sensor_attr->index & 0x07;
  444. u8 val;
  445. if (ALARM_STATUS == nr) {
  446. val = (data->alarms[index] >> (bit)) & 1;
  447. } else { /* BEEP_ENABLE */
  448. val = (data->beeps[index] >> (bit)) & 1;
  449. }
  450. return sprintf(buf, "%u\n", val);
  451. }
  452. static ssize_t
  453. store_beep(struct device *dev, struct device_attribute *attr,
  454. const char *buf, size_t count)
  455. {
  456. struct i2c_client *client = to_i2c_client(dev);
  457. struct w83795_data *data = i2c_get_clientdata(client);
  458. struct sensor_device_attribute_2 *sensor_attr =
  459. to_sensor_dev_attr_2(attr);
  460. int index = sensor_attr->index >> 3;
  461. int shift = sensor_attr->index & 0x07;
  462. u8 beep_bit = 1 << shift;
  463. unsigned long val;
  464. if (strict_strtoul(buf, 10, &val) < 0)
  465. return -EINVAL;
  466. if (val != 0 && val != 1)
  467. return -EINVAL;
  468. mutex_lock(&data->update_lock);
  469. data->beeps[index] = w83795_read(client, W83795_REG_BEEP(index));
  470. data->beeps[index] &= ~beep_bit;
  471. data->beeps[index] |= val << shift;
  472. w83795_write(client, W83795_REG_BEEP(index), data->beeps[index]);
  473. mutex_unlock(&data->update_lock);
  474. return count;
  475. }
  476. static ssize_t
  477. show_beep_enable(struct device *dev, struct device_attribute *attr, char *buf)
  478. {
  479. struct i2c_client *client = to_i2c_client(dev);
  480. struct w83795_data *data = i2c_get_clientdata(client);
  481. return sprintf(buf, "%u\n", data->beep_enable);
  482. }
  483. static ssize_t
  484. store_beep_enable(struct device *dev, struct device_attribute *attr,
  485. const char *buf, size_t count)
  486. {
  487. struct i2c_client *client = to_i2c_client(dev);
  488. struct w83795_data *data = i2c_get_clientdata(client);
  489. unsigned long val;
  490. u8 tmp;
  491. if (strict_strtoul(buf, 10, &val) < 0)
  492. return -EINVAL;
  493. if (val != 0 && val != 1)
  494. return -EINVAL;
  495. mutex_lock(&data->update_lock);
  496. data->beep_enable = val;
  497. tmp = w83795_read(client, W83795_REG_BEEP(5));
  498. tmp &= 0x7f;
  499. tmp |= val << 7;
  500. w83795_write(client, W83795_REG_BEEP(5), tmp);
  501. mutex_unlock(&data->update_lock);
  502. return count;
  503. }
  504. /* Write any value to clear chassis alarm */
  505. static ssize_t
  506. store_chassis_clear(struct device *dev,
  507. struct device_attribute *attr, const char *buf,
  508. size_t count)
  509. {
  510. struct i2c_client *client = to_i2c_client(dev);
  511. struct w83795_data *data = i2c_get_clientdata(client);
  512. u8 val;
  513. mutex_lock(&data->update_lock);
  514. val = w83795_read(client, W83795_REG_CLR_CHASSIS);
  515. val |= 0x80;
  516. w83795_write(client, W83795_REG_CLR_CHASSIS, val);
  517. mutex_unlock(&data->update_lock);
  518. return count;
  519. }
  520. #define FAN_INPUT 0
  521. #define FAN_MIN 1
  522. static ssize_t
  523. show_fan(struct device *dev, struct device_attribute *attr, char *buf)
  524. {
  525. struct sensor_device_attribute_2 *sensor_attr =
  526. to_sensor_dev_attr_2(attr);
  527. int nr = sensor_attr->nr;
  528. int index = sensor_attr->index;
  529. struct w83795_data *data = w83795_update_device(dev);
  530. u16 val;
  531. if (FAN_INPUT == nr)
  532. val = data->fan[index] & 0x0fff;
  533. else
  534. val = data->fan_min[index] & 0x0fff;
  535. return sprintf(buf, "%lu\n", fan_from_reg(val));
  536. }
  537. static ssize_t
  538. store_fan_min(struct device *dev, struct device_attribute *attr,
  539. const char *buf, size_t count)
  540. {
  541. struct sensor_device_attribute_2 *sensor_attr =
  542. to_sensor_dev_attr_2(attr);
  543. int index = sensor_attr->index;
  544. struct i2c_client *client = to_i2c_client(dev);
  545. struct w83795_data *data = i2c_get_clientdata(client);
  546. unsigned long val;
  547. if (strict_strtoul(buf, 10, &val))
  548. return -EINVAL;
  549. val = fan_to_reg(val);
  550. mutex_lock(&data->update_lock);
  551. data->fan_min[index] = val;
  552. w83795_write(client, W83795_REG_FAN_MIN_HL(index), (val >> 4) & 0xff);
  553. val &= 0x0f;
  554. if (index % 1) {
  555. val <<= 4;
  556. val |= w83795_read(client, W83795_REG_FAN_MIN_LSB(index))
  557. & 0x0f;
  558. } else {
  559. val |= w83795_read(client, W83795_REG_FAN_MIN_LSB(index))
  560. & 0xf0;
  561. }
  562. w83795_write(client, W83795_REG_FAN_MIN_LSB(index), val & 0xff);
  563. mutex_unlock(&data->update_lock);
  564. return count;
  565. }
  566. static ssize_t
  567. show_pwm(struct device *dev, struct device_attribute *attr, char *buf)
  568. {
  569. struct w83795_data *data = w83795_update_device(dev);
  570. struct sensor_device_attribute_2 *sensor_attr =
  571. to_sensor_dev_attr_2(attr);
  572. int nr = sensor_attr->nr;
  573. int index = sensor_attr->index;
  574. u16 val;
  575. switch (nr) {
  576. case PWM_STOP_TIME:
  577. val = time_from_reg(data->pwm[index][nr]);
  578. break;
  579. case PWM_DIV:
  580. val = W83795_REG_FOPFP_DIV(data->pwm[index][nr] & 0x0f);
  581. break;
  582. default:
  583. val = data->pwm[index][nr];
  584. break;
  585. }
  586. return sprintf(buf, "%u\n", val);
  587. }
  588. static ssize_t
  589. store_pwm(struct device *dev, struct device_attribute *attr,
  590. const char *buf, size_t count)
  591. {
  592. struct i2c_client *client = to_i2c_client(dev);
  593. struct w83795_data *data = i2c_get_clientdata(client);
  594. struct sensor_device_attribute_2 *sensor_attr =
  595. to_sensor_dev_attr_2(attr);
  596. int nr = sensor_attr->nr;
  597. int index = sensor_attr->index;
  598. unsigned long val;
  599. int i;
  600. if (strict_strtoul(buf, 10, &val) < 0)
  601. return -EINVAL;
  602. mutex_lock(&data->update_lock);
  603. switch (nr) {
  604. case PWM_STOP_TIME:
  605. val = time_to_reg(val);
  606. break;
  607. case PWM_DIV:
  608. for (i = 0; i < 16; i++) {
  609. if (W83795_REG_FOPFP_DIV(i) == val) {
  610. val = i;
  611. break;
  612. }
  613. }
  614. if (i >= 16)
  615. goto err_end;
  616. val |= w83795_read(client, W83795_REG_PWM(index, nr)) & 0x80;
  617. break;
  618. default:
  619. val = SENSORS_LIMIT(val, 0, 0xff);
  620. break;
  621. }
  622. w83795_write(client, W83795_REG_PWM(index, nr), val);
  623. data->pwm[index][nr] = val & 0xff;
  624. mutex_unlock(&data->update_lock);
  625. return count;
  626. err_end:
  627. mutex_unlock(&data->update_lock);
  628. return -EINVAL;
  629. }
  630. static ssize_t
  631. show_pwm_enable(struct device *dev, struct device_attribute *attr, char *buf)
  632. {
  633. struct sensor_device_attribute_2 *sensor_attr =
  634. to_sensor_dev_attr_2(attr);
  635. struct i2c_client *client = to_i2c_client(dev);
  636. struct w83795_data *data = i2c_get_clientdata(client);
  637. int index = sensor_attr->index;
  638. u8 tmp;
  639. if (1 == (data->pwm_fcms[0] & (1 << index))) {
  640. tmp = 2;
  641. goto out;
  642. }
  643. for (tmp = 0; tmp < 6; tmp++) {
  644. if (data->pwm_tfmr[tmp] & (1 << index)) {
  645. tmp = 3;
  646. goto out;
  647. }
  648. }
  649. if (data->pwm_fomc & (1 << index))
  650. tmp = 0;
  651. else
  652. tmp = 1;
  653. out:
  654. return sprintf(buf, "%u\n", tmp);
  655. }
  656. static ssize_t
  657. store_pwm_enable(struct device *dev, struct device_attribute *attr,
  658. const char *buf, size_t count)
  659. {
  660. struct i2c_client *client = to_i2c_client(dev);
  661. struct w83795_data *data = i2c_get_clientdata(client);
  662. struct sensor_device_attribute_2 *sensor_attr =
  663. to_sensor_dev_attr_2(attr);
  664. int index = sensor_attr->index;
  665. unsigned long val;
  666. int i;
  667. if (strict_strtoul(buf, 10, &val) < 0)
  668. return -EINVAL;
  669. if (val > 2)
  670. return -EINVAL;
  671. mutex_lock(&data->update_lock);
  672. switch (val) {
  673. case 0:
  674. case 1:
  675. data->pwm_fcms[0] &= ~(1 << index);
  676. w83795_write(client, W83795_REG_FCMS1, data->pwm_fcms[0]);
  677. for (i = 0; i < 6; i++) {
  678. data->pwm_tfmr[i] &= ~(1 << index);
  679. w83795_write(client, W83795_REG_TFMR(i),
  680. data->pwm_tfmr[i]);
  681. }
  682. data->pwm_fomc |= 1 << index;
  683. data->pwm_fomc ^= val << index;
  684. w83795_write(client, W83795_REG_FOMC, data->pwm_fomc);
  685. break;
  686. case 2:
  687. data->pwm_fcms[0] |= (1 << index);
  688. w83795_write(client, W83795_REG_FCMS1, data->pwm_fcms[0]);
  689. break;
  690. }
  691. mutex_unlock(&data->update_lock);
  692. return count;
  693. }
  694. static ssize_t
  695. show_temp_src(struct device *dev, struct device_attribute *attr, char *buf)
  696. {
  697. struct sensor_device_attribute_2 *sensor_attr =
  698. to_sensor_dev_attr_2(attr);
  699. struct i2c_client *client = to_i2c_client(dev);
  700. struct w83795_data *data = i2c_get_clientdata(client);
  701. int index = sensor_attr->index;
  702. u8 val = index / 2;
  703. u8 tmp = data->temp_src[val];
  704. if (index % 1)
  705. val = 4;
  706. else
  707. val = 0;
  708. tmp >>= val;
  709. tmp &= 0x0f;
  710. return sprintf(buf, "%u\n", tmp);
  711. }
  712. static ssize_t
  713. store_temp_src(struct device *dev, struct device_attribute *attr,
  714. const char *buf, size_t count)
  715. {
  716. struct i2c_client *client = to_i2c_client(dev);
  717. struct w83795_data *data = i2c_get_clientdata(client);
  718. struct sensor_device_attribute_2 *sensor_attr =
  719. to_sensor_dev_attr_2(attr);
  720. int index = sensor_attr->index;
  721. unsigned long tmp;
  722. u8 val = index / 2;
  723. if (strict_strtoul(buf, 10, &tmp) < 0)
  724. return -EINVAL;
  725. tmp = SENSORS_LIMIT(tmp, 0, 15);
  726. mutex_lock(&data->update_lock);
  727. if (index % 1) {
  728. tmp <<= 4;
  729. data->temp_src[val] &= 0x0f;
  730. } else {
  731. data->temp_src[val] &= 0xf0;
  732. }
  733. data->temp_src[val] |= tmp;
  734. w83795_write(client, W83795_REG_TSS(val), data->temp_src[val]);
  735. mutex_unlock(&data->update_lock);
  736. return count;
  737. }
  738. #define TEMP_PWM_ENABLE 0
  739. #define TEMP_PWM_FAN_MAP 1
  740. static ssize_t
  741. show_temp_pwm_enable(struct device *dev, struct device_attribute *attr,
  742. char *buf)
  743. {
  744. struct i2c_client *client = to_i2c_client(dev);
  745. struct w83795_data *data = i2c_get_clientdata(client);
  746. struct sensor_device_attribute_2 *sensor_attr =
  747. to_sensor_dev_attr_2(attr);
  748. int nr = sensor_attr->nr;
  749. int index = sensor_attr->index;
  750. u8 tmp = 0xff;
  751. switch (nr) {
  752. case TEMP_PWM_ENABLE:
  753. tmp = (data->pwm_fcms[1] >> index) & 1;
  754. if (tmp)
  755. tmp = 4;
  756. else
  757. tmp = 3;
  758. break;
  759. case TEMP_PWM_FAN_MAP:
  760. tmp = data->pwm_tfmr[index];
  761. break;
  762. }
  763. return sprintf(buf, "%u\n", tmp);
  764. }
  765. static ssize_t
  766. store_temp_pwm_enable(struct device *dev, struct device_attribute *attr,
  767. const char *buf, size_t count)
  768. {
  769. struct i2c_client *client = to_i2c_client(dev);
  770. struct w83795_data *data = i2c_get_clientdata(client);
  771. struct sensor_device_attribute_2 *sensor_attr =
  772. to_sensor_dev_attr_2(attr);
  773. int nr = sensor_attr->nr;
  774. int index = sensor_attr->index;
  775. unsigned long tmp;
  776. if (strict_strtoul(buf, 10, &tmp) < 0)
  777. return -EINVAL;
  778. switch (nr) {
  779. case TEMP_PWM_ENABLE:
  780. if ((tmp != 3) && (tmp != 4))
  781. return -EINVAL;
  782. tmp -= 3;
  783. mutex_lock(&data->update_lock);
  784. data->pwm_fcms[1] &= ~(1 << index);
  785. data->pwm_fcms[1] |= tmp << index;
  786. w83795_write(client, W83795_REG_FCMS2, data->pwm_fcms[1]);
  787. mutex_unlock(&data->update_lock);
  788. break;
  789. case TEMP_PWM_FAN_MAP:
  790. mutex_lock(&data->update_lock);
  791. tmp = SENSORS_LIMIT(tmp, 0, 0xff);
  792. w83795_write(client, W83795_REG_TFMR(index), tmp);
  793. data->pwm_tfmr[index] = tmp;
  794. mutex_unlock(&data->update_lock);
  795. break;
  796. }
  797. return count;
  798. }
  799. #define FANIN_TARGET 0
  800. #define FANIN_TOL 1
  801. static ssize_t
  802. show_fanin(struct device *dev, struct device_attribute *attr, char *buf)
  803. {
  804. struct i2c_client *client = to_i2c_client(dev);
  805. struct w83795_data *data = i2c_get_clientdata(client);
  806. struct sensor_device_attribute_2 *sensor_attr =
  807. to_sensor_dev_attr_2(attr);
  808. int nr = sensor_attr->nr;
  809. int index = sensor_attr->index;
  810. u16 tmp = 0;
  811. switch (nr) {
  812. case FANIN_TARGET:
  813. tmp = fan_from_reg(data->target_speed[index]);
  814. break;
  815. case FANIN_TOL:
  816. tmp = data->tol_speed;
  817. break;
  818. }
  819. return sprintf(buf, "%u\n", tmp);
  820. }
  821. static ssize_t
  822. store_fanin(struct device *dev, struct device_attribute *attr,
  823. const char *buf, size_t count)
  824. {
  825. struct i2c_client *client = to_i2c_client(dev);
  826. struct w83795_data *data = i2c_get_clientdata(client);
  827. struct sensor_device_attribute_2 *sensor_attr =
  828. to_sensor_dev_attr_2(attr);
  829. int nr = sensor_attr->nr;
  830. int index = sensor_attr->index;
  831. unsigned long val;
  832. if (strict_strtoul(buf, 10, &val) < 0)
  833. return -EINVAL;
  834. mutex_lock(&data->update_lock);
  835. switch (nr) {
  836. case FANIN_TARGET:
  837. val = fan_to_reg(SENSORS_LIMIT(val, 0, 0xfff));
  838. w83795_write(client, W83795_REG_FTSH(index), (val >> 4) & 0xff);
  839. w83795_write(client, W83795_REG_FTSL(index), (val << 4) & 0xf0);
  840. data->target_speed[index] = val;
  841. break;
  842. case FANIN_TOL:
  843. val = SENSORS_LIMIT(val, 0, 0x3f);
  844. w83795_write(client, W83795_REG_TFTS, val);
  845. data->tol_speed = val;
  846. break;
  847. }
  848. mutex_unlock(&data->update_lock);
  849. return count;
  850. }
  851. static ssize_t
  852. show_temp_pwm(struct device *dev, struct device_attribute *attr, char *buf)
  853. {
  854. struct i2c_client *client = to_i2c_client(dev);
  855. struct w83795_data *data = i2c_get_clientdata(client);
  856. struct sensor_device_attribute_2 *sensor_attr =
  857. to_sensor_dev_attr_2(attr);
  858. int nr = sensor_attr->nr;
  859. int index = sensor_attr->index;
  860. long tmp = temp_from_reg(data->pwm_temp[index][nr]);
  861. return sprintf(buf, "%ld\n", tmp);
  862. }
  863. static ssize_t
  864. store_temp_pwm(struct device *dev, struct device_attribute *attr,
  865. const char *buf, size_t count)
  866. {
  867. struct i2c_client *client = to_i2c_client(dev);
  868. struct w83795_data *data = i2c_get_clientdata(client);
  869. struct sensor_device_attribute_2 *sensor_attr =
  870. to_sensor_dev_attr_2(attr);
  871. int nr = sensor_attr->nr;
  872. int index = sensor_attr->index;
  873. unsigned long val;
  874. u8 tmp;
  875. if (strict_strtoul(buf, 10, &val) < 0)
  876. return -EINVAL;
  877. val /= 1000;
  878. mutex_lock(&data->update_lock);
  879. switch (nr) {
  880. case TEMP_PWM_TTTI:
  881. val = SENSORS_LIMIT(val, 0, 0x7f);
  882. w83795_write(client, W83795_REG_TTTI(index), val);
  883. break;
  884. case TEMP_PWM_CTFS:
  885. val = SENSORS_LIMIT(val, 0, 0x7f);
  886. w83795_write(client, W83795_REG_CTFS(index), val);
  887. break;
  888. case TEMP_PWM_HCT:
  889. val = SENSORS_LIMIT(val, 0, 0x0f);
  890. tmp = w83795_read(client, W83795_REG_HT(index));
  891. tmp &= 0x0f;
  892. tmp |= (val << 4) & 0xf0;
  893. w83795_write(client, W83795_REG_HT(index), tmp);
  894. break;
  895. case TEMP_PWM_HOT:
  896. val = SENSORS_LIMIT(val, 0, 0x0f);
  897. tmp = w83795_read(client, W83795_REG_HT(index));
  898. tmp &= 0xf0;
  899. tmp |= val & 0x0f;
  900. w83795_write(client, W83795_REG_HT(index), tmp);
  901. break;
  902. }
  903. data->pwm_temp[index][nr] = val;
  904. mutex_unlock(&data->update_lock);
  905. return count;
  906. }
  907. static ssize_t
  908. show_sf4_pwm(struct device *dev, struct device_attribute *attr, char *buf)
  909. {
  910. struct i2c_client *client = to_i2c_client(dev);
  911. struct w83795_data *data = i2c_get_clientdata(client);
  912. struct sensor_device_attribute_2 *sensor_attr =
  913. to_sensor_dev_attr_2(attr);
  914. int nr = sensor_attr->nr;
  915. int index = sensor_attr->index;
  916. return sprintf(buf, "%u\n", data->sf4_reg[index][SF4_PWM][nr]);
  917. }
  918. static ssize_t
  919. store_sf4_pwm(struct device *dev, struct device_attribute *attr,
  920. const char *buf, size_t count)
  921. {
  922. struct i2c_client *client = to_i2c_client(dev);
  923. struct w83795_data *data = i2c_get_clientdata(client);
  924. struct sensor_device_attribute_2 *sensor_attr =
  925. to_sensor_dev_attr_2(attr);
  926. int nr = sensor_attr->nr;
  927. int index = sensor_attr->index;
  928. unsigned long val;
  929. if (strict_strtoul(buf, 10, &val) < 0)
  930. return -EINVAL;
  931. mutex_lock(&data->update_lock);
  932. w83795_write(client, W83795_REG_SF4_PWM(index, nr), val);
  933. data->sf4_reg[index][SF4_PWM][nr] = val;
  934. mutex_unlock(&data->update_lock);
  935. return count;
  936. }
  937. static ssize_t
  938. show_sf4_temp(struct device *dev, struct device_attribute *attr, char *buf)
  939. {
  940. struct i2c_client *client = to_i2c_client(dev);
  941. struct w83795_data *data = i2c_get_clientdata(client);
  942. struct sensor_device_attribute_2 *sensor_attr =
  943. to_sensor_dev_attr_2(attr);
  944. int nr = sensor_attr->nr;
  945. int index = sensor_attr->index;
  946. return sprintf(buf, "%u\n",
  947. (data->sf4_reg[index][SF4_TEMP][nr]) * 1000);
  948. }
  949. static ssize_t
  950. store_sf4_temp(struct device *dev, struct device_attribute *attr,
  951. const char *buf, size_t count)
  952. {
  953. struct i2c_client *client = to_i2c_client(dev);
  954. struct w83795_data *data = i2c_get_clientdata(client);
  955. struct sensor_device_attribute_2 *sensor_attr =
  956. to_sensor_dev_attr_2(attr);
  957. int nr = sensor_attr->nr;
  958. int index = sensor_attr->index;
  959. unsigned long val;
  960. if (strict_strtoul(buf, 10, &val) < 0)
  961. return -EINVAL;
  962. val /= 1000;
  963. mutex_lock(&data->update_lock);
  964. w83795_write(client, W83795_REG_SF4_TEMP(index, nr), val);
  965. data->sf4_reg[index][SF4_TEMP][nr] = val;
  966. mutex_unlock(&data->update_lock);
  967. return count;
  968. }
  969. static ssize_t
  970. show_temp(struct device *dev, struct device_attribute *attr, char *buf)
  971. {
  972. struct sensor_device_attribute_2 *sensor_attr =
  973. to_sensor_dev_attr_2(attr);
  974. int nr = sensor_attr->nr;
  975. int index = sensor_attr->index;
  976. struct w83795_data *data = w83795_update_device(dev);
  977. long temp = temp_from_reg(data->temp[index][nr] & 0x7f);
  978. if (TEMP_READ == nr)
  979. temp += ((data->temp_read_vrlsb[index] >> VRLSB_SHIFT) & 0x03)
  980. * 250;
  981. if (data->temp[index][nr] & 0x80)
  982. temp = -temp;
  983. return sprintf(buf, "%ld\n", temp);
  984. }
  985. static ssize_t
  986. store_temp(struct device *dev, struct device_attribute *attr,
  987. const char *buf, size_t count)
  988. {
  989. struct sensor_device_attribute_2 *sensor_attr =
  990. to_sensor_dev_attr_2(attr);
  991. int nr = sensor_attr->nr;
  992. int index = sensor_attr->index;
  993. struct i2c_client *client = to_i2c_client(dev);
  994. struct w83795_data *data = i2c_get_clientdata(client);
  995. long tmp;
  996. if (strict_strtol(buf, 10, &tmp) < 0)
  997. return -EINVAL;
  998. mutex_lock(&data->update_lock);
  999. data->temp[index][nr] = temp_to_reg(tmp, -128, 127);
  1000. w83795_write(client, W83795_REG_TEMP[index][nr], data->temp[index][nr]);
  1001. mutex_unlock(&data->update_lock);
  1002. return count;
  1003. }
  1004. static ssize_t
  1005. show_dts_mode(struct device *dev, struct device_attribute *attr, char *buf)
  1006. {
  1007. struct i2c_client *client = to_i2c_client(dev);
  1008. struct w83795_data *data = i2c_get_clientdata(client);
  1009. struct sensor_device_attribute_2 *sensor_attr =
  1010. to_sensor_dev_attr_2(attr);
  1011. int index = sensor_attr->index;
  1012. u8 tmp;
  1013. if (data->enable_dts == 0)
  1014. return sprintf(buf, "%d\n", 0);
  1015. if ((data->has_dts >> index) & 0x01) {
  1016. if (data->enable_dts & 2)
  1017. tmp = 5;
  1018. else
  1019. tmp = 6;
  1020. } else {
  1021. tmp = 0;
  1022. }
  1023. return sprintf(buf, "%d\n", tmp);
  1024. }
  1025. static ssize_t
  1026. show_dts(struct device *dev, struct device_attribute *attr, char *buf)
  1027. {
  1028. struct sensor_device_attribute_2 *sensor_attr =
  1029. to_sensor_dev_attr_2(attr);
  1030. int index = sensor_attr->index;
  1031. struct w83795_data *data = w83795_update_device(dev);
  1032. long temp = temp_from_reg(data->dts[index] & 0x7f);
  1033. temp += ((data->dts_read_vrlsb[index] >> VRLSB_SHIFT) & 0x03) * 250;
  1034. if (data->dts[index] & 0x80)
  1035. temp = -temp;
  1036. return sprintf(buf, "%ld\n", temp);
  1037. }
  1038. static ssize_t
  1039. show_dts_ext(struct device *dev, struct device_attribute *attr, char *buf)
  1040. {
  1041. struct sensor_device_attribute_2 *sensor_attr =
  1042. to_sensor_dev_attr_2(attr);
  1043. int nr = sensor_attr->nr;
  1044. struct i2c_client *client = to_i2c_client(dev);
  1045. struct w83795_data *data = i2c_get_clientdata(client);
  1046. long temp = temp_from_reg(data->dts_ext[nr] & 0x7f);
  1047. if (data->dts_ext[nr] & 0x80)
  1048. temp = -temp;
  1049. return sprintf(buf, "%ld\n", temp);
  1050. }
  1051. static ssize_t
  1052. store_dts_ext(struct device *dev, struct device_attribute *attr,
  1053. const char *buf, size_t count)
  1054. {
  1055. struct sensor_device_attribute_2 *sensor_attr =
  1056. to_sensor_dev_attr_2(attr);
  1057. int nr = sensor_attr->nr;
  1058. struct i2c_client *client = to_i2c_client(dev);
  1059. struct w83795_data *data = i2c_get_clientdata(client);
  1060. long tmp;
  1061. if (strict_strtol(buf, 10, &tmp) < 0)
  1062. return -EINVAL;
  1063. mutex_lock(&data->update_lock);
  1064. data->dts_ext[nr] = temp_to_reg(tmp, -128, 127);
  1065. w83795_write(client, W83795_REG_DTS_EXT(nr), data->dts_ext[nr]);
  1066. mutex_unlock(&data->update_lock);
  1067. return count;
  1068. }
  1069. /*
  1070. Type 3: Thermal diode
  1071. Type 4: Thermistor
  1072. Temp5-6, default TR
  1073. Temp1-4, default TD
  1074. */
  1075. static ssize_t
  1076. show_temp_mode(struct device *dev, struct device_attribute *attr, char *buf)
  1077. {
  1078. struct i2c_client *client = to_i2c_client(dev);
  1079. struct w83795_data *data = i2c_get_clientdata(client);
  1080. struct sensor_device_attribute_2 *sensor_attr =
  1081. to_sensor_dev_attr_2(attr);
  1082. int index = sensor_attr->index;
  1083. u8 tmp;
  1084. if (data->has_temp >> index & 0x01) {
  1085. if (data->temp_mode >> index & 0x01)
  1086. tmp = 3;
  1087. else
  1088. tmp = 4;
  1089. } else {
  1090. tmp = 0;
  1091. }
  1092. return sprintf(buf, "%d\n", tmp);
  1093. }
  1094. static ssize_t
  1095. store_temp_mode(struct device *dev, struct device_attribute *attr,
  1096. const char *buf, size_t count)
  1097. {
  1098. struct i2c_client *client = to_i2c_client(dev);
  1099. struct w83795_data *data = i2c_get_clientdata(client);
  1100. struct sensor_device_attribute_2 *sensor_attr =
  1101. to_sensor_dev_attr_2(attr);
  1102. int index = sensor_attr->index;
  1103. unsigned long val;
  1104. u8 tmp;
  1105. u32 mask;
  1106. if (strict_strtoul(buf, 10, &val) < 0)
  1107. return -EINVAL;
  1108. if ((val != 4) && (val != 3))
  1109. return -EINVAL;
  1110. if ((index > 3) && (val == 3))
  1111. return -EINVAL;
  1112. mutex_lock(&data->update_lock);
  1113. if (val == 3) {
  1114. val = TEMP_CTRL_TD;
  1115. data->has_temp |= 1 << index;
  1116. data->temp_mode |= 1 << index;
  1117. } else if (val == 4) {
  1118. val = TEMP_CTRL_TR;
  1119. data->has_temp |= 1 << index;
  1120. tmp = 1 << index;
  1121. data->temp_mode &= ~tmp;
  1122. }
  1123. if (index > 3)
  1124. tmp = w83795_read(client, W83795_REG_TEMP_CTRL1);
  1125. else
  1126. tmp = w83795_read(client, W83795_REG_TEMP_CTRL2);
  1127. mask = 0x03 << W83795_REG_TEMP_CTRL[index][TEMP_CTRL_SHIFT];
  1128. tmp &= ~mask;
  1129. tmp |= W83795_REG_TEMP_CTRL[index][val];
  1130. mask = 1 << W83795_REG_TEMP_CTRL[index][TEMP_CTRL_HASIN_SHIFT];
  1131. data->has_in &= ~mask;
  1132. if (index > 3)
  1133. w83795_write(client, W83795_REG_TEMP_CTRL1, tmp);
  1134. else
  1135. w83795_write(client, W83795_REG_TEMP_CTRL2, tmp);
  1136. mutex_unlock(&data->update_lock);
  1137. return count;
  1138. }
  1139. /* show/store VIN */
  1140. static ssize_t
  1141. show_in(struct device *dev, struct device_attribute *attr, char *buf)
  1142. {
  1143. struct sensor_device_attribute_2 *sensor_attr =
  1144. to_sensor_dev_attr_2(attr);
  1145. int nr = sensor_attr->nr;
  1146. int index = sensor_attr->index;
  1147. struct w83795_data *data = w83795_update_device(dev);
  1148. u16 val = data->in[index][nr];
  1149. u8 lsb_idx;
  1150. switch (nr) {
  1151. case IN_READ:
  1152. /* calculate this value again by sensors as sensors3.conf */
  1153. if ((index >= 17) &&
  1154. ((data->has_gain >> (index - 17)) & 1))
  1155. val *= 8;
  1156. break;
  1157. case IN_MAX:
  1158. case IN_LOW:
  1159. lsb_idx = IN_LSB_SHIFT_IDX[index][IN_LSB_IDX];
  1160. val <<= 2;
  1161. val |= (data->in_lsb[lsb_idx][nr] >>
  1162. IN_LSB_SHIFT_IDX[lsb_idx][IN_LSB_SHIFT]) & 0x03;
  1163. if ((index >= 17) &&
  1164. ((data->has_gain >> (index - 17)) & 1))
  1165. val *= 8;
  1166. break;
  1167. }
  1168. val = in_from_reg(index, val);
  1169. return sprintf(buf, "%d\n", val);
  1170. }
  1171. static ssize_t
  1172. store_in(struct device *dev, struct device_attribute *attr,
  1173. const char *buf, size_t count)
  1174. {
  1175. struct sensor_device_attribute_2 *sensor_attr =
  1176. to_sensor_dev_attr_2(attr);
  1177. int nr = sensor_attr->nr;
  1178. int index = sensor_attr->index;
  1179. struct i2c_client *client = to_i2c_client(dev);
  1180. struct w83795_data *data = i2c_get_clientdata(client);
  1181. unsigned long val;
  1182. u8 tmp;
  1183. u8 lsb_idx;
  1184. if (strict_strtoul(buf, 10, &val) < 0)
  1185. return -EINVAL;
  1186. val = in_to_reg(index, val);
  1187. if ((index >= 17) &&
  1188. ((data->has_gain >> (index - 17)) & 1))
  1189. val /= 8;
  1190. val = SENSORS_LIMIT(val, 0, 0x3FF);
  1191. mutex_lock(&data->update_lock);
  1192. lsb_idx = IN_LSB_SHIFT_IDX[index][IN_LSB_IDX];
  1193. tmp = w83795_read(client, IN_LSB_REG(lsb_idx, nr));
  1194. tmp &= ~(0x03 << IN_LSB_SHIFT_IDX[index][IN_LSB_SHIFT]);
  1195. tmp |= (val & 0x03) << IN_LSB_SHIFT_IDX[index][IN_LSB_SHIFT];
  1196. w83795_write(client, IN_LSB_REG(lsb_idx, nr), tmp);
  1197. data->in_lsb[lsb_idx][nr] = tmp;
  1198. tmp = (val >> 2) & 0xff;
  1199. w83795_write(client, W83795_REG_IN[index][nr], tmp);
  1200. data->in[index][nr] = tmp;
  1201. mutex_unlock(&data->update_lock);
  1202. return count;
  1203. }
  1204. static ssize_t
  1205. show_sf_setup(struct device *dev, struct device_attribute *attr, char *buf)
  1206. {
  1207. struct sensor_device_attribute_2 *sensor_attr =
  1208. to_sensor_dev_attr_2(attr);
  1209. int nr = sensor_attr->nr;
  1210. struct i2c_client *client = to_i2c_client(dev);
  1211. struct w83795_data *data = i2c_get_clientdata(client);
  1212. u16 val = data->setup_pwm[nr];
  1213. switch (nr) {
  1214. case SETUP_PWM_UPTIME:
  1215. case SETUP_PWM_DOWNTIME:
  1216. val = time_from_reg(val);
  1217. break;
  1218. }
  1219. return sprintf(buf, "%d\n", val);
  1220. }
  1221. static ssize_t
  1222. store_sf_setup(struct device *dev, struct device_attribute *attr,
  1223. const char *buf, size_t count)
  1224. {
  1225. struct sensor_device_attribute_2 *sensor_attr =
  1226. to_sensor_dev_attr_2(attr);
  1227. int nr = sensor_attr->nr;
  1228. struct i2c_client *client = to_i2c_client(dev);
  1229. struct w83795_data *data = i2c_get_clientdata(client);
  1230. unsigned long val;
  1231. if (strict_strtoul(buf, 10, &val) < 0)
  1232. return -EINVAL;
  1233. switch (nr) {
  1234. case SETUP_PWM_DEFAULT:
  1235. val = SENSORS_LIMIT(val, 0, 0xff);
  1236. break;
  1237. case SETUP_PWM_UPTIME:
  1238. case SETUP_PWM_DOWNTIME:
  1239. val = time_to_reg(val);
  1240. if (val == 0)
  1241. return -EINVAL;
  1242. break;
  1243. }
  1244. mutex_lock(&data->update_lock);
  1245. data->setup_pwm[nr] = val;
  1246. w83795_write(client, W83795_REG_SETUP_PWM(nr), val);
  1247. mutex_unlock(&data->update_lock);
  1248. return count;
  1249. }
  1250. #define NOT_USED -1
  1251. #define SENSOR_ATTR_IN(index) { \
  1252. SENSOR_ATTR_2(in##index##_input, S_IRUGO, show_in, NULL, \
  1253. IN_READ, index), \
  1254. SENSOR_ATTR_2(in##index##_max, S_IRUGO | S_IWUSR, show_in, \
  1255. store_in, IN_MAX, index), \
  1256. SENSOR_ATTR_2(in##index##_min, S_IRUGO | S_IWUSR, show_in, \
  1257. store_in, IN_LOW, index), \
  1258. SENSOR_ATTR_2(in##index##_alarm, S_IRUGO, show_alarm_beep, \
  1259. NULL, ALARM_STATUS, index + ((index > 14) ? 1 : 0)), \
  1260. SENSOR_ATTR_2(in##index##_beep, S_IWUSR | S_IRUGO, \
  1261. show_alarm_beep, store_beep, BEEP_ENABLE, \
  1262. index + ((index > 14) ? 1 : 0)) }
  1263. #define SENSOR_ATTR_FAN(index) { \
  1264. SENSOR_ATTR_2(fan##index##_input, S_IRUGO, show_fan, \
  1265. NULL, FAN_INPUT, index - 1), \
  1266. SENSOR_ATTR_2(fan##index##_min, S_IWUSR | S_IRUGO, \
  1267. show_fan, store_fan_min, FAN_MIN, index - 1), \
  1268. SENSOR_ATTR_2(fan##index##_alarm, S_IRUGO, show_alarm_beep, \
  1269. NULL, ALARM_STATUS, index + 31), \
  1270. SENSOR_ATTR_2(fan##index##_beep, S_IWUSR | S_IRUGO, \
  1271. show_alarm_beep, store_beep, BEEP_ENABLE, index + 31) }
  1272. #define SENSOR_ATTR_PWM(index) { \
  1273. SENSOR_ATTR_2(pwm##index, S_IWUSR | S_IRUGO, show_pwm, \
  1274. store_pwm, PWM_OUTPUT, index - 1), \
  1275. SENSOR_ATTR_2(pwm##index##_nonstop, S_IWUSR | S_IRUGO, \
  1276. show_pwm, store_pwm, PWM_NONSTOP, index - 1), \
  1277. SENSOR_ATTR_2(pwm##index##_start, S_IWUSR | S_IRUGO, \
  1278. show_pwm, store_pwm, PWM_START, index - 1), \
  1279. SENSOR_ATTR_2(pwm##index##_stop_time, S_IWUSR | S_IRUGO, \
  1280. show_pwm, store_pwm, PWM_STOP_TIME, index - 1), \
  1281. SENSOR_ATTR_2(fan##index##_div, S_IWUSR | S_IRUGO, \
  1282. show_pwm, store_pwm, PWM_DIV, index - 1), \
  1283. SENSOR_ATTR_2(pwm##index##_enable, S_IWUSR | S_IRUGO, \
  1284. show_pwm_enable, store_pwm_enable, NOT_USED, index - 1), \
  1285. SENSOR_ATTR_2(fan##index##_target, S_IWUSR | S_IRUGO, \
  1286. show_fanin, store_fanin, FANIN_TARGET, index - 1) }
  1287. #define SENSOR_ATTR_DTS(index) { \
  1288. SENSOR_ATTR_2(temp##index##_type, S_IRUGO , \
  1289. show_dts_mode, NULL, NOT_USED, index - 7), \
  1290. SENSOR_ATTR_2(temp##index##_input, S_IRUGO, show_dts, \
  1291. NULL, NOT_USED, index - 7), \
  1292. SENSOR_ATTR_2(temp##index##_max, S_IRUGO | S_IWUSR, show_dts_ext, \
  1293. store_dts_ext, DTS_CRIT, NOT_USED), \
  1294. SENSOR_ATTR_2(temp##index##_max_hyst, S_IRUGO | S_IWUSR, \
  1295. show_dts_ext, store_dts_ext, DTS_CRIT_HYST, NOT_USED), \
  1296. SENSOR_ATTR_2(temp##index##_warn, S_IRUGO | S_IWUSR, show_dts_ext, \
  1297. store_dts_ext, DTS_WARN, NOT_USED), \
  1298. SENSOR_ATTR_2(temp##index##_warn_hyst, S_IRUGO | S_IWUSR, \
  1299. show_dts_ext, store_dts_ext, DTS_WARN_HYST, NOT_USED), \
  1300. SENSOR_ATTR_2(temp##index##_alarm, S_IRUGO, \
  1301. show_alarm_beep, NULL, ALARM_STATUS, index + 17), \
  1302. SENSOR_ATTR_2(temp##index##_beep, S_IWUSR | S_IRUGO, \
  1303. show_alarm_beep, store_beep, BEEP_ENABLE, index + 17) }
  1304. #define SENSOR_ATTR_TEMP(index) { \
  1305. SENSOR_ATTR_2(temp##index##_type, S_IRUGO | S_IWUSR, \
  1306. show_temp_mode, store_temp_mode, NOT_USED, index - 1), \
  1307. SENSOR_ATTR_2(temp##index##_input, S_IRUGO, show_temp, \
  1308. NULL, TEMP_READ, index - 1), \
  1309. SENSOR_ATTR_2(temp##index##_max, S_IRUGO | S_IWUSR, show_temp, \
  1310. store_temp, TEMP_CRIT, index - 1), \
  1311. SENSOR_ATTR_2(temp##index##_max_hyst, S_IRUGO | S_IWUSR, \
  1312. show_temp, store_temp, TEMP_CRIT_HYST, index - 1), \
  1313. SENSOR_ATTR_2(temp##index##_warn, S_IRUGO | S_IWUSR, show_temp, \
  1314. store_temp, TEMP_WARN, index - 1), \
  1315. SENSOR_ATTR_2(temp##index##_warn_hyst, S_IRUGO | S_IWUSR, \
  1316. show_temp, store_temp, TEMP_WARN_HYST, index - 1), \
  1317. SENSOR_ATTR_2(temp##index##_alarm, S_IRUGO, \
  1318. show_alarm_beep, NULL, ALARM_STATUS, \
  1319. index + (index > 4 ? 11 : 17)), \
  1320. SENSOR_ATTR_2(temp##index##_beep, S_IWUSR | S_IRUGO, \
  1321. show_alarm_beep, store_beep, BEEP_ENABLE, \
  1322. index + (index > 4 ? 11 : 17)), \
  1323. SENSOR_ATTR_2(temp##index##_source_sel, S_IWUSR | S_IRUGO, \
  1324. show_temp_src, store_temp_src, NOT_USED, index - 1), \
  1325. SENSOR_ATTR_2(temp##index##_pwm_enable, S_IWUSR | S_IRUGO, \
  1326. show_temp_pwm_enable, store_temp_pwm_enable, \
  1327. TEMP_PWM_ENABLE, index - 1), \
  1328. SENSOR_ATTR_2(temp##index##_auto_channels_pwm, S_IWUSR | S_IRUGO, \
  1329. show_temp_pwm_enable, store_temp_pwm_enable, \
  1330. TEMP_PWM_FAN_MAP, index - 1), \
  1331. SENSOR_ATTR_2(thermal_cruise##index, S_IWUSR | S_IRUGO, \
  1332. show_temp_pwm, store_temp_pwm, TEMP_PWM_TTTI, index - 1), \
  1333. SENSOR_ATTR_2(temp##index##_crit, S_IWUSR | S_IRUGO, \
  1334. show_temp_pwm, store_temp_pwm, TEMP_PWM_CTFS, index - 1), \
  1335. SENSOR_ATTR_2(temp##index##_crit_hyst, S_IWUSR | S_IRUGO, \
  1336. show_temp_pwm, store_temp_pwm, TEMP_PWM_HCT, index - 1), \
  1337. SENSOR_ATTR_2(temp##index##_operation_hyst, S_IWUSR | S_IRUGO, \
  1338. show_temp_pwm, store_temp_pwm, TEMP_PWM_HOT, index - 1), \
  1339. SENSOR_ATTR_2(temp##index##_auto_point1_pwm, S_IRUGO | S_IWUSR, \
  1340. show_sf4_pwm, store_sf4_pwm, 0, index - 1), \
  1341. SENSOR_ATTR_2(temp##index##_auto_point2_pwm, S_IRUGO | S_IWUSR, \
  1342. show_sf4_pwm, store_sf4_pwm, 1, index - 1), \
  1343. SENSOR_ATTR_2(temp##index##_auto_point3_pwm, S_IRUGO | S_IWUSR, \
  1344. show_sf4_pwm, store_sf4_pwm, 2, index - 1), \
  1345. SENSOR_ATTR_2(temp##index##_auto_point4_pwm, S_IRUGO | S_IWUSR, \
  1346. show_sf4_pwm, store_sf4_pwm, 3, index - 1), \
  1347. SENSOR_ATTR_2(temp##index##_auto_point5_pwm, S_IRUGO | S_IWUSR, \
  1348. show_sf4_pwm, store_sf4_pwm, 4, index - 1), \
  1349. SENSOR_ATTR_2(temp##index##_auto_point6_pwm, S_IRUGO | S_IWUSR, \
  1350. show_sf4_pwm, store_sf4_pwm, 5, index - 1), \
  1351. SENSOR_ATTR_2(temp##index##_auto_point7_pwm, S_IRUGO | S_IWUSR, \
  1352. show_sf4_pwm, store_sf4_pwm, 6, index - 1), \
  1353. SENSOR_ATTR_2(temp##index##_auto_point1_temp, S_IRUGO | S_IWUSR,\
  1354. show_sf4_temp, store_sf4_temp, 0, index - 1), \
  1355. SENSOR_ATTR_2(temp##index##_auto_point2_temp, S_IRUGO | S_IWUSR,\
  1356. show_sf4_temp, store_sf4_temp, 1, index - 1), \
  1357. SENSOR_ATTR_2(temp##index##_auto_point3_temp, S_IRUGO | S_IWUSR,\
  1358. show_sf4_temp, store_sf4_temp, 2, index - 1), \
  1359. SENSOR_ATTR_2(temp##index##_auto_point4_temp, S_IRUGO | S_IWUSR,\
  1360. show_sf4_temp, store_sf4_temp, 3, index - 1), \
  1361. SENSOR_ATTR_2(temp##index##_auto_point5_temp, S_IRUGO | S_IWUSR,\
  1362. show_sf4_temp, store_sf4_temp, 4, index - 1), \
  1363. SENSOR_ATTR_2(temp##index##_auto_point6_temp, S_IRUGO | S_IWUSR,\
  1364. show_sf4_temp, store_sf4_temp, 5, index - 1), \
  1365. SENSOR_ATTR_2(temp##index##_auto_point7_temp, S_IRUGO | S_IWUSR,\
  1366. show_sf4_temp, store_sf4_temp, 6, index - 1) }
  1367. static struct sensor_device_attribute_2 w83795_in[][5] = {
  1368. SENSOR_ATTR_IN(0),
  1369. SENSOR_ATTR_IN(1),
  1370. SENSOR_ATTR_IN(2),
  1371. SENSOR_ATTR_IN(3),
  1372. SENSOR_ATTR_IN(4),
  1373. SENSOR_ATTR_IN(5),
  1374. SENSOR_ATTR_IN(6),
  1375. SENSOR_ATTR_IN(7),
  1376. SENSOR_ATTR_IN(8),
  1377. SENSOR_ATTR_IN(9),
  1378. SENSOR_ATTR_IN(10),
  1379. SENSOR_ATTR_IN(11),
  1380. SENSOR_ATTR_IN(12),
  1381. SENSOR_ATTR_IN(13),
  1382. SENSOR_ATTR_IN(14),
  1383. SENSOR_ATTR_IN(15),
  1384. SENSOR_ATTR_IN(16),
  1385. SENSOR_ATTR_IN(17),
  1386. SENSOR_ATTR_IN(18),
  1387. SENSOR_ATTR_IN(19),
  1388. SENSOR_ATTR_IN(20),
  1389. };
  1390. static const struct sensor_device_attribute_2 w83795_fan[][4] = {
  1391. SENSOR_ATTR_FAN(1),
  1392. SENSOR_ATTR_FAN(2),
  1393. SENSOR_ATTR_FAN(3),
  1394. SENSOR_ATTR_FAN(4),
  1395. SENSOR_ATTR_FAN(5),
  1396. SENSOR_ATTR_FAN(6),
  1397. SENSOR_ATTR_FAN(7),
  1398. SENSOR_ATTR_FAN(8),
  1399. SENSOR_ATTR_FAN(9),
  1400. SENSOR_ATTR_FAN(10),
  1401. SENSOR_ATTR_FAN(11),
  1402. SENSOR_ATTR_FAN(12),
  1403. SENSOR_ATTR_FAN(13),
  1404. SENSOR_ATTR_FAN(14),
  1405. };
  1406. static const struct sensor_device_attribute_2 w83795_temp[][29] = {
  1407. SENSOR_ATTR_TEMP(1),
  1408. SENSOR_ATTR_TEMP(2),
  1409. SENSOR_ATTR_TEMP(3),
  1410. SENSOR_ATTR_TEMP(4),
  1411. SENSOR_ATTR_TEMP(5),
  1412. SENSOR_ATTR_TEMP(6),
  1413. };
  1414. static const struct sensor_device_attribute_2 w83795_dts[][8] = {
  1415. SENSOR_ATTR_DTS(7),
  1416. SENSOR_ATTR_DTS(8),
  1417. SENSOR_ATTR_DTS(9),
  1418. SENSOR_ATTR_DTS(10),
  1419. SENSOR_ATTR_DTS(11),
  1420. SENSOR_ATTR_DTS(12),
  1421. SENSOR_ATTR_DTS(13),
  1422. SENSOR_ATTR_DTS(14),
  1423. };
  1424. static const struct sensor_device_attribute_2 w83795_pwm[][7] = {
  1425. SENSOR_ATTR_PWM(1),
  1426. SENSOR_ATTR_PWM(2),
  1427. SENSOR_ATTR_PWM(3),
  1428. SENSOR_ATTR_PWM(4),
  1429. SENSOR_ATTR_PWM(5),
  1430. SENSOR_ATTR_PWM(6),
  1431. SENSOR_ATTR_PWM(7),
  1432. SENSOR_ATTR_PWM(8),
  1433. };
  1434. static const struct sensor_device_attribute_2 sda_single_files[] = {
  1435. SENSOR_ATTR_2(chassis, S_IWUSR | S_IRUGO, show_alarm_beep,
  1436. store_chassis_clear, ALARM_STATUS, 46),
  1437. SENSOR_ATTR_2(beep_enable, S_IWUSR | S_IRUGO, show_beep_enable,
  1438. store_beep_enable, NOT_USED, NOT_USED),
  1439. SENSOR_ATTR_2(speed_cruise_tolerance, S_IWUSR | S_IRUGO, show_fanin,
  1440. store_fanin, FANIN_TOL, NOT_USED),
  1441. SENSOR_ATTR_2(pwm_default, S_IWUSR | S_IRUGO, show_sf_setup,
  1442. store_sf_setup, SETUP_PWM_DEFAULT, NOT_USED),
  1443. SENSOR_ATTR_2(pwm_uptime, S_IWUSR | S_IRUGO, show_sf_setup,
  1444. store_sf_setup, SETUP_PWM_UPTIME, NOT_USED),
  1445. SENSOR_ATTR_2(pwm_downtime, S_IWUSR | S_IRUGO, show_sf_setup,
  1446. store_sf_setup, SETUP_PWM_DOWNTIME, NOT_USED),
  1447. };
  1448. /*
  1449. * Driver interface
  1450. */
  1451. static void w83795_init_client(struct i2c_client *client)
  1452. {
  1453. if (reset)
  1454. w83795_write(client, W83795_REG_CONFIG, 0x80);
  1455. /* Start monitoring */
  1456. w83795_write(client, W83795_REG_CONFIG,
  1457. w83795_read(client, W83795_REG_CONFIG) | 0x01);
  1458. }
  1459. static int w83795_get_device_id(struct i2c_client *client)
  1460. {
  1461. int device_id;
  1462. device_id = i2c_smbus_read_byte_data(client, W83795_REG_DEVICEID);
  1463. /* Special case for rev. A chips; can't be checked first because later
  1464. revisions emulate this for compatibility */
  1465. if (device_id < 0 || (device_id & 0xf0) != 0x50) {
  1466. int alt_id;
  1467. alt_id = i2c_smbus_read_byte_data(client,
  1468. W83795_REG_DEVICEID_A);
  1469. if (alt_id == 0x50)
  1470. device_id = alt_id;
  1471. }
  1472. return device_id;
  1473. }
  1474. /* Return 0 if detection is successful, -ENODEV otherwise */
  1475. static int w83795_detect(struct i2c_client *client,
  1476. struct i2c_board_info *info)
  1477. {
  1478. int bank, vendor_id, device_id, expected, i2c_addr, config;
  1479. struct i2c_adapter *adapter = client->adapter;
  1480. unsigned short address = client->addr;
  1481. const char *chip_name;
  1482. if (!i2c_check_functionality(adapter, I2C_FUNC_SMBUS_BYTE_DATA))
  1483. return -ENODEV;
  1484. bank = i2c_smbus_read_byte_data(client, W83795_REG_BANKSEL);
  1485. if (bank < 0 || (bank & 0x7c)) {
  1486. dev_dbg(&adapter->dev,
  1487. "w83795: Detection failed at addr 0x%02hx, check %s\n",
  1488. address, "bank");
  1489. return -ENODEV;
  1490. }
  1491. /* Check Nuvoton vendor ID */
  1492. vendor_id = i2c_smbus_read_byte_data(client, W83795_REG_VENDORID);
  1493. expected = bank & 0x80 ? 0x5c : 0xa3;
  1494. if (vendor_id != expected) {
  1495. dev_dbg(&adapter->dev,
  1496. "w83795: Detection failed at addr 0x%02hx, check %s\n",
  1497. address, "vendor id");
  1498. return -ENODEV;
  1499. }
  1500. /* Check device ID */
  1501. device_id = w83795_get_device_id(client) |
  1502. (i2c_smbus_read_byte_data(client, W83795_REG_CHIPID) << 8);
  1503. if ((device_id >> 4) != 0x795) {
  1504. dev_dbg(&adapter->dev,
  1505. "w83795: Detection failed at addr 0x%02hx, check %s\n",
  1506. address, "device id\n");
  1507. return -ENODEV;
  1508. }
  1509. /* If Nuvoton chip, address of chip and W83795_REG_I2C_ADDR
  1510. should match */
  1511. if ((bank & 0x07) == 0) {
  1512. i2c_addr = i2c_smbus_read_byte_data(client,
  1513. W83795_REG_I2C_ADDR);
  1514. if ((i2c_addr & 0x7f) != address) {
  1515. dev_dbg(&adapter->dev,
  1516. "w83795: Detection failed at addr 0x%02hx, "
  1517. "check %s\n", address, "i2c addr");
  1518. return -ENODEV;
  1519. }
  1520. }
  1521. /* Check 795 chip type: 795G or 795ADG
  1522. Usually we don't write to chips during detection, but here we don't
  1523. quite have the choice; hopefully it's OK, we are about to return
  1524. success anyway */
  1525. if ((bank & 0x07) != 0)
  1526. i2c_smbus_write_byte_data(client, W83795_REG_BANKSEL,
  1527. bank & ~0x07);
  1528. config = i2c_smbus_read_byte_data(client, W83795_REG_CONFIG);
  1529. if (config & W83795_REG_CONFIG_CONFIG48)
  1530. chip_name = "w83795adg";
  1531. else
  1532. chip_name = "w83795g";
  1533. strlcpy(info->type, chip_name, I2C_NAME_SIZE);
  1534. dev_info(&adapter->dev, "Found %s rev. %c at 0x%02hx\n", chip_name,
  1535. 'A' + (device_id & 0xf), address);
  1536. return 0;
  1537. }
  1538. static int w83795_handle_files(struct device *dev, int (*fn)(struct device *,
  1539. const struct device_attribute *))
  1540. {
  1541. struct w83795_data *data = dev_get_drvdata(dev);
  1542. int err, i, j;
  1543. for (i = 0; i < ARRAY_SIZE(w83795_in); i++) {
  1544. if (!(data->has_in & (1 << i)))
  1545. continue;
  1546. for (j = 0; j < ARRAY_SIZE(w83795_in[0]); j++) {
  1547. err = fn(dev, &w83795_in[i][j].dev_attr);
  1548. if (err)
  1549. return err;
  1550. }
  1551. }
  1552. for (i = 0; i < ARRAY_SIZE(w83795_fan); i++) {
  1553. if (!(data->has_fan & (1 << i)))
  1554. continue;
  1555. for (j = 0; j < ARRAY_SIZE(w83795_fan[0]); j++) {
  1556. err = fn(dev, &w83795_fan[i][j].dev_attr);
  1557. if (err)
  1558. return err;
  1559. }
  1560. }
  1561. for (i = 0; i < ARRAY_SIZE(sda_single_files); i++) {
  1562. err = fn(dev, &sda_single_files[i].dev_attr);
  1563. if (err)
  1564. return err;
  1565. }
  1566. for (i = 0; i < data->has_pwm; i++) {
  1567. for (j = 0; j < ARRAY_SIZE(w83795_pwm[0]); j++) {
  1568. err = fn(dev, &w83795_pwm[i][j].dev_attr);
  1569. if (err)
  1570. return err;
  1571. }
  1572. }
  1573. for (i = 0; i < ARRAY_SIZE(w83795_temp); i++) {
  1574. if (!(data->has_temp & (1 << i)))
  1575. continue;
  1576. for (j = 0; j < ARRAY_SIZE(w83795_temp[0]); j++) {
  1577. err = fn(dev, &w83795_temp[i][j].dev_attr);
  1578. if (err)
  1579. return err;
  1580. }
  1581. }
  1582. if (data->enable_dts != 0) {
  1583. for (i = 0; i < ARRAY_SIZE(w83795_dts); i++) {
  1584. if (!(data->has_dts & (1 << i)))
  1585. continue;
  1586. for (j = 0; j < ARRAY_SIZE(w83795_dts[0]); j++) {
  1587. err = fn(dev, &w83795_dts[i][j].dev_attr);
  1588. if (err)
  1589. return err;
  1590. }
  1591. }
  1592. }
  1593. return 0;
  1594. }
  1595. /* We need a wrapper that fits in w83795_handle_files */
  1596. static int device_remove_file_wrapper(struct device *dev,
  1597. const struct device_attribute *attr)
  1598. {
  1599. device_remove_file(dev, attr);
  1600. return 0;
  1601. }
  1602. static int w83795_probe(struct i2c_client *client,
  1603. const struct i2c_device_id *id)
  1604. {
  1605. int i;
  1606. u8 tmp;
  1607. struct device *dev = &client->dev;
  1608. struct w83795_data *data;
  1609. int err = 0;
  1610. data = kzalloc(sizeof(struct w83795_data), GFP_KERNEL);
  1611. if (!data) {
  1612. err = -ENOMEM;
  1613. goto exit;
  1614. }
  1615. i2c_set_clientdata(client, data);
  1616. data->chip_type = id->driver_data;
  1617. data->bank = i2c_smbus_read_byte_data(client, W83795_REG_BANKSEL);
  1618. mutex_init(&data->update_lock);
  1619. /* Initialize the chip */
  1620. w83795_init_client(client);
  1621. data->has_in = w83795_read(client, W83795_REG_VOLT_CTRL1);
  1622. data->has_in |= w83795_read(client, W83795_REG_VOLT_CTRL2) << 8;
  1623. /* VSEN11-9 not for 795adg */
  1624. if (data->chip_type == w83795adg)
  1625. data->has_in &= 0xf8ff;
  1626. data->has_fan = w83795_read(client, W83795_REG_FANIN_CTRL1);
  1627. data->has_fan |= w83795_read(client, W83795_REG_FANIN_CTRL2) << 8;
  1628. /* VDSEN12-17 and TR1-6, TD1-4 use same register */
  1629. tmp = w83795_read(client, W83795_REG_TEMP_CTRL1);
  1630. if (tmp & 0x20)
  1631. data->enable_dts = 1;
  1632. else
  1633. data->enable_dts = 0;
  1634. data->has_temp = 0;
  1635. data->temp_mode = 0;
  1636. if (tmp & 0x08) {
  1637. if (tmp & 0x04)
  1638. data->has_temp |= 0x20;
  1639. else
  1640. data->has_in |= 0x10000;
  1641. }
  1642. if (tmp & 0x02) {
  1643. if (tmp & 0x01)
  1644. data->has_temp |= 0x10;
  1645. else
  1646. data->has_in |= 0x8000;
  1647. }
  1648. tmp = w83795_read(client, W83795_REG_TEMP_CTRL2);
  1649. if (tmp & 0x40) {
  1650. data->has_temp |= 0x08;
  1651. if (!(tmp & 0x80))
  1652. data->temp_mode |= 0x08;
  1653. } else if (tmp & 0x80) {
  1654. data->has_in |= 0x100000;
  1655. }
  1656. if (tmp & 0x10) {
  1657. data->has_temp |= 0x04;
  1658. if (!(tmp & 0x20))
  1659. data->temp_mode |= 0x04;
  1660. } else if (tmp & 0x20) {
  1661. data->has_in |= 0x80000;
  1662. }
  1663. if (tmp & 0x04) {
  1664. data->has_temp |= 0x02;
  1665. if (!(tmp & 0x08))
  1666. data->temp_mode |= 0x02;
  1667. } else if (tmp & 0x08) {
  1668. data->has_in |= 0x40000;
  1669. }
  1670. if (tmp & 0x01) {
  1671. data->has_temp |= 0x01;
  1672. if (!(tmp & 0x02))
  1673. data->temp_mode |= 0x01;
  1674. } else if (tmp & 0x02) {
  1675. data->has_in |= 0x20000;
  1676. }
  1677. /* Check DTS enable status */
  1678. if (data->enable_dts == 0) {
  1679. data->has_dts = 0;
  1680. } else {
  1681. if (1 & w83795_read(client, W83795_REG_DTSC))
  1682. data->enable_dts |= 2;
  1683. data->has_dts = w83795_read(client, W83795_REG_DTSE);
  1684. }
  1685. /* First update the voltages measured value and limits */
  1686. for (i = 0; i < ARRAY_SIZE(data->in); i++) {
  1687. if (!(data->has_in & (1 << i)))
  1688. continue;
  1689. data->in[i][IN_MAX] =
  1690. w83795_read(client, W83795_REG_IN[i][IN_MAX]);
  1691. data->in[i][IN_LOW] =
  1692. w83795_read(client, W83795_REG_IN[i][IN_LOW]);
  1693. tmp = w83795_read(client, W83795_REG_IN[i][IN_READ]) << 2;
  1694. tmp |= (w83795_read(client, W83795_REG_VRLSB)
  1695. >> VRLSB_SHIFT) & 0x03;
  1696. data->in[i][IN_READ] = tmp;
  1697. }
  1698. for (i = 0; i < IN_LSB_REG_NUM; i++) {
  1699. data->in_lsb[i][IN_MAX] =
  1700. w83795_read(client, IN_LSB_REG(i, IN_MAX));
  1701. data->in_lsb[i][IN_LOW] =
  1702. w83795_read(client, IN_LSB_REG(i, IN_LOW));
  1703. }
  1704. data->has_gain = w83795_read(client, W83795_REG_VMIGB_CTRL) & 0x0f;
  1705. /* First update fan and limits */
  1706. for (i = 0; i < ARRAY_SIZE(data->fan); i++) {
  1707. if (!(data->has_fan & (1 << i)))
  1708. continue;
  1709. data->fan_min[i] =
  1710. w83795_read(client, W83795_REG_FAN_MIN_HL(i)) << 4;
  1711. data->fan_min[i] |=
  1712. (w83795_read(client, W83795_REG_FAN_MIN_LSB(i) >>
  1713. W83795_REG_FAN_MIN_LSB_SHIFT(i))) & 0x0F;
  1714. data->fan[i] = w83795_read(client, W83795_REG_FAN(i)) << 4;
  1715. data->fan[i] |=
  1716. (w83795_read(client, W83795_REG_VRLSB >> 4)) & 0x0F;
  1717. }
  1718. /* temperature and limits */
  1719. for (i = 0; i < ARRAY_SIZE(data->temp); i++) {
  1720. if (!(data->has_temp & (1 << i)))
  1721. continue;
  1722. data->temp[i][TEMP_CRIT] =
  1723. w83795_read(client, W83795_REG_TEMP[i][TEMP_CRIT]);
  1724. data->temp[i][TEMP_CRIT_HYST] =
  1725. w83795_read(client, W83795_REG_TEMP[i][TEMP_CRIT_HYST]);
  1726. data->temp[i][TEMP_WARN] =
  1727. w83795_read(client, W83795_REG_TEMP[i][TEMP_WARN]);
  1728. data->temp[i][TEMP_WARN_HYST] =
  1729. w83795_read(client, W83795_REG_TEMP[i][TEMP_WARN_HYST]);
  1730. data->temp[i][TEMP_READ] =
  1731. w83795_read(client, W83795_REG_TEMP[i][TEMP_READ]);
  1732. data->temp_read_vrlsb[i] =
  1733. w83795_read(client, W83795_REG_VRLSB);
  1734. }
  1735. /* dts temperature and limits */
  1736. if (data->enable_dts != 0) {
  1737. data->dts_ext[DTS_CRIT] =
  1738. w83795_read(client, W83795_REG_DTS_EXT(DTS_CRIT));
  1739. data->dts_ext[DTS_CRIT_HYST] =
  1740. w83795_read(client, W83795_REG_DTS_EXT(DTS_CRIT_HYST));
  1741. data->dts_ext[DTS_WARN] =
  1742. w83795_read(client, W83795_REG_DTS_EXT(DTS_WARN));
  1743. data->dts_ext[DTS_WARN_HYST] =
  1744. w83795_read(client, W83795_REG_DTS_EXT(DTS_WARN_HYST));
  1745. for (i = 0; i < ARRAY_SIZE(data->dts); i++) {
  1746. if (!(data->has_dts & (1 << i)))
  1747. continue;
  1748. data->dts[i] = w83795_read(client, W83795_REG_DTS(i));
  1749. data->dts_read_vrlsb[i] =
  1750. w83795_read(client, W83795_REG_VRLSB);
  1751. }
  1752. }
  1753. /* First update temp source selction */
  1754. for (i = 0; i < 3; i++)
  1755. data->temp_src[i] = w83795_read(client, W83795_REG_TSS(i));
  1756. /* pwm and smart fan */
  1757. if (data->chip_type == w83795g)
  1758. data->has_pwm = 8;
  1759. else
  1760. data->has_pwm = 2;
  1761. data->pwm_fcms[0] = w83795_read(client, W83795_REG_FCMS1);
  1762. data->pwm_fcms[1] = w83795_read(client, W83795_REG_FCMS2);
  1763. /* w83795adg only support pwm2-0 */
  1764. for (i = 0; i < W83795_REG_TEMP_NUM; i++)
  1765. data->pwm_tfmr[i] = w83795_read(client, W83795_REG_TFMR(i));
  1766. data->pwm_fomc = w83795_read(client, W83795_REG_FOMC);
  1767. for (i = 0; i < data->has_pwm; i++) {
  1768. for (tmp = 0; tmp < 5; tmp++) {
  1769. data->pwm[i][tmp] =
  1770. w83795_read(client, W83795_REG_PWM(i, tmp));
  1771. }
  1772. }
  1773. for (i = 0; i < 8; i++) {
  1774. data->target_speed[i] =
  1775. w83795_read(client, W83795_REG_FTSH(i)) << 4;
  1776. data->target_speed[i] |=
  1777. w83795_read(client, W83795_REG_FTSL(i)) >> 4;
  1778. }
  1779. data->tol_speed = w83795_read(client, W83795_REG_TFTS) & 0x3f;
  1780. for (i = 0; i < W83795_REG_TEMP_NUM; i++) {
  1781. data->pwm_temp[i][TEMP_PWM_TTTI] =
  1782. w83795_read(client, W83795_REG_TTTI(i)) & 0x7f;
  1783. data->pwm_temp[i][TEMP_PWM_CTFS] =
  1784. w83795_read(client, W83795_REG_CTFS(i));
  1785. tmp = w83795_read(client, W83795_REG_HT(i));
  1786. data->pwm_temp[i][TEMP_PWM_HCT] = (tmp >> 4) & 0x0f;
  1787. data->pwm_temp[i][TEMP_PWM_HOT] = tmp & 0x0f;
  1788. }
  1789. for (i = 0; i < W83795_REG_TEMP_NUM; i++) {
  1790. for (tmp = 0; tmp < 7; tmp++) {
  1791. data->sf4_reg[i][SF4_TEMP][tmp] =
  1792. w83795_read(client,
  1793. W83795_REG_SF4_TEMP(i, tmp));
  1794. data->sf4_reg[i][SF4_PWM][tmp] =
  1795. w83795_read(client, W83795_REG_SF4_PWM(i, tmp));
  1796. }
  1797. }
  1798. /* Setup PWM Register */
  1799. for (i = 0; i < 3; i++) {
  1800. data->setup_pwm[i] =
  1801. w83795_read(client, W83795_REG_SETUP_PWM(i));
  1802. }
  1803. /* alarm and beep */
  1804. for (i = 0; i < ALARM_BEEP_REG_NUM; i++) {
  1805. data->alarms[i] = w83795_read(client, W83795_REG_ALARM(i));
  1806. data->beeps[i] = w83795_read(client, W83795_REG_BEEP(i));
  1807. }
  1808. data->beep_enable =
  1809. (w83795_read(client, W83795_REG_BEEP(5)) >> 7) & 0x01;
  1810. err = w83795_handle_files(dev, device_create_file);
  1811. if (err)
  1812. goto exit_remove;
  1813. data->hwmon_dev = hwmon_device_register(dev);
  1814. if (IS_ERR(data->hwmon_dev)) {
  1815. err = PTR_ERR(data->hwmon_dev);
  1816. goto exit_remove;
  1817. }
  1818. return 0;
  1819. exit_remove:
  1820. w83795_handle_files(dev, device_remove_file_wrapper);
  1821. kfree(data);
  1822. exit:
  1823. return err;
  1824. }
  1825. static int w83795_remove(struct i2c_client *client)
  1826. {
  1827. struct w83795_data *data = i2c_get_clientdata(client);
  1828. hwmon_device_unregister(data->hwmon_dev);
  1829. w83795_handle_files(&client->dev, device_remove_file_wrapper);
  1830. kfree(data);
  1831. return 0;
  1832. }
  1833. static const struct i2c_device_id w83795_id[] = {
  1834. { "w83795g", w83795g },
  1835. { "w83795adg", w83795adg },
  1836. { }
  1837. };
  1838. MODULE_DEVICE_TABLE(i2c, w83795_id);
  1839. static struct i2c_driver w83795_driver = {
  1840. .driver = {
  1841. .name = "w83795",
  1842. },
  1843. .probe = w83795_probe,
  1844. .remove = w83795_remove,
  1845. .id_table = w83795_id,
  1846. .class = I2C_CLASS_HWMON,
  1847. .detect = w83795_detect,
  1848. .address_list = normal_i2c,
  1849. };
  1850. static int __init sensors_w83795_init(void)
  1851. {
  1852. return i2c_add_driver(&w83795_driver);
  1853. }
  1854. static void __exit sensors_w83795_exit(void)
  1855. {
  1856. i2c_del_driver(&w83795_driver);
  1857. }
  1858. MODULE_AUTHOR("Wei Song");
  1859. MODULE_DESCRIPTION("W83795G/ADG hardware monitoring driver");
  1860. MODULE_LICENSE("GPL");
  1861. module_init(sensors_w83795_init);
  1862. module_exit(sensors_w83795_exit);