irq.c 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445
  1. /*
  2. * linux/arch/arm/mach-mmp/irq.c
  3. *
  4. * Generic IRQ handling, GPIO IRQ demultiplexing, etc.
  5. * Copyright (C) 2008 - 2012 Marvell Technology Group Ltd.
  6. *
  7. * Author: Bin Yang <bin.yang@marvell.com>
  8. * Haojian Zhuang <haojian.zhuang@gmail.com>
  9. *
  10. * This program is free software; you can redistribute it and/or modify
  11. * it under the terms of the GNU General Public License version 2 as
  12. * published by the Free Software Foundation.
  13. */
  14. #include <linux/module.h>
  15. #include <linux/init.h>
  16. #include <linux/irq.h>
  17. #include <linux/irqdomain.h>
  18. #include <linux/io.h>
  19. #include <linux/ioport.h>
  20. #include <linux/of_address.h>
  21. #include <linux/of_irq.h>
  22. #include <mach/irqs.h>
  23. #include "common.h"
  24. #define MAX_ICU_NR 16
  25. struct icu_chip_data {
  26. int nr_irqs;
  27. unsigned int virq_base;
  28. unsigned int cascade_irq;
  29. void __iomem *reg_status;
  30. void __iomem *reg_mask;
  31. unsigned int conf_enable;
  32. unsigned int conf_disable;
  33. unsigned int conf_mask;
  34. unsigned int clr_mfp_irq_base;
  35. unsigned int clr_mfp_hwirq;
  36. struct irq_domain *domain;
  37. };
  38. struct mmp_intc_conf {
  39. unsigned int conf_enable;
  40. unsigned int conf_disable;
  41. unsigned int conf_mask;
  42. };
  43. void __iomem *mmp_icu_base;
  44. static struct icu_chip_data icu_data[MAX_ICU_NR];
  45. static int max_icu_nr;
  46. extern void mmp2_clear_pmic_int(void);
  47. static void icu_mask_ack_irq(struct irq_data *d)
  48. {
  49. struct irq_domain *domain = d->domain;
  50. struct icu_chip_data *data = (struct icu_chip_data *)domain->host_data;
  51. int hwirq;
  52. u32 r;
  53. hwirq = d->irq - data->virq_base;
  54. if (data == &icu_data[0]) {
  55. r = readl_relaxed(mmp_icu_base + (hwirq << 2));
  56. r &= ~data->conf_mask;
  57. r |= data->conf_disable;
  58. writel_relaxed(r, mmp_icu_base + (hwirq << 2));
  59. } else {
  60. #ifdef CONFIG_CPU_MMP2
  61. if ((data->virq_base == data->clr_mfp_irq_base)
  62. && (hwirq == data->clr_mfp_hwirq))
  63. mmp2_clear_pmic_int();
  64. #endif
  65. r = readl_relaxed(data->reg_mask) | (1 << hwirq);
  66. writel_relaxed(r, data->reg_mask);
  67. }
  68. }
  69. static void icu_mask_irq(struct irq_data *d)
  70. {
  71. struct irq_domain *domain = d->domain;
  72. struct icu_chip_data *data = (struct icu_chip_data *)domain->host_data;
  73. int hwirq;
  74. u32 r;
  75. hwirq = d->irq - data->virq_base;
  76. if (data == &icu_data[0]) {
  77. r = readl_relaxed(mmp_icu_base + (hwirq << 2));
  78. r &= ~data->conf_mask;
  79. r |= data->conf_disable;
  80. writel_relaxed(r, mmp_icu_base + (hwirq << 2));
  81. } else {
  82. r = readl_relaxed(data->reg_mask) | (1 << hwirq);
  83. writel_relaxed(r, data->reg_mask);
  84. }
  85. }
  86. static void icu_unmask_irq(struct irq_data *d)
  87. {
  88. struct irq_domain *domain = d->domain;
  89. struct icu_chip_data *data = (struct icu_chip_data *)domain->host_data;
  90. int hwirq;
  91. u32 r;
  92. hwirq = d->irq - data->virq_base;
  93. if (data == &icu_data[0]) {
  94. r = readl_relaxed(mmp_icu_base + (hwirq << 2));
  95. r &= ~data->conf_mask;
  96. r |= data->conf_enable;
  97. writel_relaxed(r, mmp_icu_base + (hwirq << 2));
  98. } else {
  99. r = readl_relaxed(data->reg_mask) & ~(1 << hwirq);
  100. writel_relaxed(r, data->reg_mask);
  101. }
  102. }
  103. static struct irq_chip icu_irq_chip = {
  104. .name = "icu_irq",
  105. .irq_mask = icu_mask_irq,
  106. .irq_mask_ack = icu_mask_ack_irq,
  107. .irq_unmask = icu_unmask_irq,
  108. };
  109. static void icu_mux_irq_demux(unsigned int irq, struct irq_desc *desc)
  110. {
  111. struct irq_domain *domain;
  112. struct icu_chip_data *data;
  113. int i;
  114. unsigned long mask, status, n;
  115. for (i = 1; i < max_icu_nr; i++) {
  116. if (irq == icu_data[i].cascade_irq) {
  117. domain = icu_data[i].domain;
  118. data = (struct icu_chip_data *)domain->host_data;
  119. break;
  120. }
  121. }
  122. if (i >= max_icu_nr) {
  123. pr_err("Spurious irq %d in MMP INTC\n", irq);
  124. return;
  125. }
  126. mask = readl_relaxed(data->reg_mask);
  127. while (1) {
  128. status = readl_relaxed(data->reg_status) & ~mask;
  129. if (status == 0)
  130. break;
  131. n = find_first_bit(&status, BITS_PER_LONG);
  132. while (n < BITS_PER_LONG) {
  133. generic_handle_irq(icu_data[i].virq_base + n);
  134. n = find_next_bit(&status, BITS_PER_LONG, n + 1);
  135. }
  136. }
  137. }
  138. static int mmp_irq_domain_map(struct irq_domain *d, unsigned int irq,
  139. irq_hw_number_t hw)
  140. {
  141. irq_set_chip_and_handler(irq, &icu_irq_chip, handle_level_irq);
  142. set_irq_flags(irq, IRQF_VALID);
  143. return 0;
  144. }
  145. static int mmp_irq_domain_xlate(struct irq_domain *d, struct device_node *node,
  146. const u32 *intspec, unsigned int intsize,
  147. unsigned long *out_hwirq,
  148. unsigned int *out_type)
  149. {
  150. *out_hwirq = intspec[0];
  151. return 0;
  152. }
  153. const struct irq_domain_ops mmp_irq_domain_ops = {
  154. .map = mmp_irq_domain_map,
  155. .xlate = mmp_irq_domain_xlate,
  156. };
  157. static struct mmp_intc_conf mmp_conf = {
  158. .conf_enable = 0x51,
  159. .conf_disable = 0x0,
  160. .conf_mask = 0x7f,
  161. };
  162. static struct mmp_intc_conf mmp2_conf = {
  163. .conf_enable = 0x20,
  164. .conf_disable = 0x0,
  165. .conf_mask = 0x7f,
  166. };
  167. /* MMP (ARMv5) */
  168. void __init icu_init_irq(void)
  169. {
  170. int irq;
  171. max_icu_nr = 1;
  172. mmp_icu_base = ioremap(0xd4282000, 0x1000);
  173. icu_data[0].conf_enable = mmp_conf.conf_enable;
  174. icu_data[0].conf_disable = mmp_conf.conf_disable;
  175. icu_data[0].conf_mask = mmp_conf.conf_mask;
  176. icu_data[0].nr_irqs = 64;
  177. icu_data[0].virq_base = 0;
  178. icu_data[0].domain = irq_domain_add_legacy(NULL, 64, 0, 0,
  179. &irq_domain_simple_ops,
  180. &icu_data[0]);
  181. for (irq = 0; irq < 64; irq++) {
  182. icu_mask_irq(irq_get_irq_data(irq));
  183. irq_set_chip_and_handler(irq, &icu_irq_chip, handle_level_irq);
  184. set_irq_flags(irq, IRQF_VALID);
  185. }
  186. irq_set_default_host(icu_data[0].domain);
  187. }
  188. /* MMP2 (ARMv7) */
  189. void __init mmp2_init_icu(void)
  190. {
  191. int irq;
  192. max_icu_nr = 8;
  193. mmp_icu_base = ioremap(0xd4282000, 0x1000);
  194. icu_data[0].conf_enable = mmp2_conf.conf_enable;
  195. icu_data[0].conf_disable = mmp2_conf.conf_disable;
  196. icu_data[0].conf_mask = mmp2_conf.conf_mask;
  197. icu_data[0].nr_irqs = 64;
  198. icu_data[0].virq_base = 0;
  199. icu_data[0].domain = irq_domain_add_legacy(NULL, 64, 0, 0,
  200. &irq_domain_simple_ops,
  201. &icu_data[0]);
  202. icu_data[1].reg_status = mmp_icu_base + 0x150;
  203. icu_data[1].reg_mask = mmp_icu_base + 0x168;
  204. icu_data[1].clr_mfp_irq_base = IRQ_MMP2_PMIC_BASE;
  205. icu_data[1].clr_mfp_hwirq = IRQ_MMP2_PMIC - IRQ_MMP2_PMIC_BASE;
  206. icu_data[1].nr_irqs = 2;
  207. icu_data[1].virq_base = IRQ_MMP2_PMIC_BASE;
  208. icu_data[1].domain = irq_domain_add_legacy(NULL, icu_data[1].nr_irqs,
  209. icu_data[1].virq_base, 0,
  210. &irq_domain_simple_ops,
  211. &icu_data[1]);
  212. icu_data[2].reg_status = mmp_icu_base + 0x154;
  213. icu_data[2].reg_mask = mmp_icu_base + 0x16c;
  214. icu_data[2].nr_irqs = 2;
  215. icu_data[2].virq_base = IRQ_MMP2_RTC_BASE;
  216. icu_data[2].domain = irq_domain_add_legacy(NULL, icu_data[2].nr_irqs,
  217. icu_data[2].virq_base, 0,
  218. &irq_domain_simple_ops,
  219. &icu_data[2]);
  220. icu_data[3].reg_status = mmp_icu_base + 0x180;
  221. icu_data[3].reg_mask = mmp_icu_base + 0x17c;
  222. icu_data[3].nr_irqs = 3;
  223. icu_data[3].virq_base = IRQ_MMP2_KEYPAD_BASE;
  224. icu_data[3].domain = irq_domain_add_legacy(NULL, icu_data[3].nr_irqs,
  225. icu_data[3].virq_base, 0,
  226. &irq_domain_simple_ops,
  227. &icu_data[3]);
  228. icu_data[4].reg_status = mmp_icu_base + 0x158;
  229. icu_data[4].reg_mask = mmp_icu_base + 0x170;
  230. icu_data[4].nr_irqs = 5;
  231. icu_data[4].virq_base = IRQ_MMP2_TWSI_BASE;
  232. icu_data[4].domain = irq_domain_add_legacy(NULL, icu_data[4].nr_irqs,
  233. icu_data[4].virq_base, 0,
  234. &irq_domain_simple_ops,
  235. &icu_data[4]);
  236. icu_data[5].reg_status = mmp_icu_base + 0x15c;
  237. icu_data[5].reg_mask = mmp_icu_base + 0x174;
  238. icu_data[5].nr_irqs = 15;
  239. icu_data[5].virq_base = IRQ_MMP2_MISC_BASE;
  240. icu_data[5].domain = irq_domain_add_legacy(NULL, icu_data[5].nr_irqs,
  241. icu_data[5].virq_base, 0,
  242. &irq_domain_simple_ops,
  243. &icu_data[5]);
  244. icu_data[6].reg_status = mmp_icu_base + 0x160;
  245. icu_data[6].reg_mask = mmp_icu_base + 0x178;
  246. icu_data[6].nr_irqs = 2;
  247. icu_data[6].virq_base = IRQ_MMP2_MIPI_HSI1_BASE;
  248. icu_data[6].domain = irq_domain_add_legacy(NULL, icu_data[6].nr_irqs,
  249. icu_data[6].virq_base, 0,
  250. &irq_domain_simple_ops,
  251. &icu_data[6]);
  252. icu_data[7].reg_status = mmp_icu_base + 0x188;
  253. icu_data[7].reg_mask = mmp_icu_base + 0x184;
  254. icu_data[7].nr_irqs = 2;
  255. icu_data[7].virq_base = IRQ_MMP2_MIPI_HSI0_BASE;
  256. icu_data[7].domain = irq_domain_add_legacy(NULL, icu_data[7].nr_irqs,
  257. icu_data[7].virq_base, 0,
  258. &irq_domain_simple_ops,
  259. &icu_data[7]);
  260. for (irq = 0; irq < IRQ_MMP2_MUX_END; irq++) {
  261. icu_mask_irq(irq_get_irq_data(irq));
  262. switch (irq) {
  263. case IRQ_MMP2_PMIC_MUX:
  264. case IRQ_MMP2_RTC_MUX:
  265. case IRQ_MMP2_KEYPAD_MUX:
  266. case IRQ_MMP2_TWSI_MUX:
  267. case IRQ_MMP2_MISC_MUX:
  268. case IRQ_MMP2_MIPI_HSI1_MUX:
  269. case IRQ_MMP2_MIPI_HSI0_MUX:
  270. irq_set_chip(irq, &icu_irq_chip);
  271. irq_set_chained_handler(irq, icu_mux_irq_demux);
  272. break;
  273. default:
  274. irq_set_chip_and_handler(irq, &icu_irq_chip,
  275. handle_level_irq);
  276. break;
  277. }
  278. set_irq_flags(irq, IRQF_VALID);
  279. }
  280. irq_set_default_host(icu_data[0].domain);
  281. }
  282. #ifdef CONFIG_OF
  283. static const struct of_device_id intc_ids[] __initconst = {
  284. { .compatible = "mrvl,mmp-intc", .data = &mmp_conf },
  285. { .compatible = "mrvl,mmp2-intc", .data = &mmp2_conf },
  286. {}
  287. };
  288. static const struct of_device_id mmp_mux_irq_match[] __initconst = {
  289. { .compatible = "mrvl,mmp2-mux-intc" },
  290. {}
  291. };
  292. int __init mmp2_mux_init(struct device_node *parent)
  293. {
  294. struct device_node *node;
  295. const struct of_device_id *of_id;
  296. struct resource res;
  297. int i, irq_base, ret, irq;
  298. u32 nr_irqs, mfp_irq;
  299. node = parent;
  300. max_icu_nr = 1;
  301. for (i = 1; i < MAX_ICU_NR; i++) {
  302. node = of_find_matching_node(node, mmp_mux_irq_match);
  303. if (!node)
  304. break;
  305. of_id = of_match_node(&mmp_mux_irq_match[0], node);
  306. ret = of_property_read_u32(node, "mrvl,intc-nr-irqs",
  307. &nr_irqs);
  308. if (ret) {
  309. pr_err("Not found mrvl,intc-nr-irqs property\n");
  310. ret = -EINVAL;
  311. goto err;
  312. }
  313. ret = of_address_to_resource(node, 0, &res);
  314. if (ret < 0) {
  315. pr_err("Not found reg property\n");
  316. ret = -EINVAL;
  317. goto err;
  318. }
  319. icu_data[i].reg_status = mmp_icu_base + res.start;
  320. ret = of_address_to_resource(node, 1, &res);
  321. if (ret < 0) {
  322. pr_err("Not found reg property\n");
  323. ret = -EINVAL;
  324. goto err;
  325. }
  326. icu_data[i].reg_mask = mmp_icu_base + res.start;
  327. icu_data[i].cascade_irq = irq_of_parse_and_map(node, 0);
  328. if (!icu_data[i].cascade_irq) {
  329. ret = -EINVAL;
  330. goto err;
  331. }
  332. irq_base = irq_alloc_descs(-1, 0, nr_irqs, 0);
  333. if (irq_base < 0) {
  334. pr_err("Failed to allocate IRQ numbers for mux intc\n");
  335. ret = irq_base;
  336. goto err;
  337. }
  338. if (!of_property_read_u32(node, "mrvl,clr-mfp-irq",
  339. &mfp_irq)) {
  340. icu_data[i].clr_mfp_irq_base = irq_base;
  341. icu_data[i].clr_mfp_hwirq = mfp_irq;
  342. }
  343. irq_set_chained_handler(icu_data[i].cascade_irq,
  344. icu_mux_irq_demux);
  345. icu_data[i].nr_irqs = nr_irqs;
  346. icu_data[i].virq_base = irq_base;
  347. icu_data[i].domain = irq_domain_add_legacy(node, nr_irqs,
  348. irq_base, 0,
  349. &mmp_irq_domain_ops,
  350. &icu_data[i]);
  351. for (irq = irq_base; irq < irq_base + nr_irqs; irq++)
  352. icu_mask_irq(irq_get_irq_data(irq));
  353. }
  354. max_icu_nr = i;
  355. return 0;
  356. err:
  357. of_node_put(node);
  358. max_icu_nr = i;
  359. return ret;
  360. }
  361. void __init mmp_dt_irq_init(void)
  362. {
  363. struct device_node *node;
  364. const struct of_device_id *of_id;
  365. struct mmp_intc_conf *conf;
  366. int nr_irqs, irq_base, ret, irq;
  367. node = of_find_matching_node(NULL, intc_ids);
  368. if (!node) {
  369. pr_err("Failed to find interrupt controller in arch-mmp\n");
  370. return;
  371. }
  372. of_id = of_match_node(intc_ids, node);
  373. conf = of_id->data;
  374. ret = of_property_read_u32(node, "mrvl,intc-nr-irqs", &nr_irqs);
  375. if (ret) {
  376. pr_err("Not found mrvl,intc-nr-irqs property\n");
  377. return;
  378. }
  379. mmp_icu_base = of_iomap(node, 0);
  380. if (!mmp_icu_base) {
  381. pr_err("Failed to get interrupt controller register\n");
  382. return;
  383. }
  384. irq_base = irq_alloc_descs(-1, 0, nr_irqs - NR_IRQS_LEGACY, 0);
  385. if (irq_base < 0) {
  386. pr_err("Failed to allocate IRQ numbers\n");
  387. goto err;
  388. } else if (irq_base != NR_IRQS_LEGACY) {
  389. pr_err("ICU's irqbase should be started from 0\n");
  390. goto err;
  391. }
  392. icu_data[0].conf_enable = conf->conf_enable;
  393. icu_data[0].conf_disable = conf->conf_disable;
  394. icu_data[0].conf_mask = conf->conf_mask;
  395. icu_data[0].nr_irqs = nr_irqs;
  396. icu_data[0].virq_base = 0;
  397. icu_data[0].domain = irq_domain_add_legacy(node, nr_irqs, 0, 0,
  398. &mmp_irq_domain_ops,
  399. &icu_data[0]);
  400. irq_set_default_host(icu_data[0].domain);
  401. for (irq = 0; irq < nr_irqs; irq++)
  402. icu_mask_irq(irq_get_irq_data(irq));
  403. mmp2_mux_init(node);
  404. return;
  405. err:
  406. iounmap(mmp_icu_base);
  407. }
  408. #endif