main.c 128 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139414041414142414341444145414641474148414941504151415241534154415541564157415841594160416141624163416441654166416741684169417041714172417341744175417641774178417941804181418241834184418541864187418841894190419141924193419441954196419741984199420042014202420342044205420642074208420942104211421242134214421542164217421842194220422142224223422442254226422742284229423042314232423342344235423642374238423942404241424242434244424542464247424842494250425142524253425442554256425742584259426042614262426342644265426642674268426942704271427242734274427542764277427842794280428142824283428442854286428742884289429042914292429342944295429642974298429943004301430243034304430543064307430843094310431143124313431443154316431743184319432043214322432343244325432643274328432943304331433243334334433543364337433843394340434143424343434443454346434743484349435043514352435343544355435643574358435943604361436243634364436543664367436843694370437143724373437443754376437743784379438043814382438343844385438643874388438943904391439243934394439543964397439843994400440144024403440444054406440744084409441044114412441344144415441644174418441944204421442244234424442544264427442844294430443144324433443444354436443744384439444044414442444344444445444644474448444944504451445244534454445544564457445844594460446144624463446444654466446744684469447044714472447344744475447644774478447944804481448244834484448544864487448844894490449144924493449444954496449744984499450045014502450345044505450645074508450945104511451245134514451545164517451845194520452145224523452445254526452745284529453045314532453345344535453645374538453945404541454245434544454545464547454845494550455145524553455445554556455745584559456045614562456345644565456645674568456945704571457245734574457545764577457845794580458145824583458445854586458745884589459045914592459345944595459645974598459946004601460246034604460546064607460846094610461146124613461446154616461746184619462046214622462346244625462646274628462946304631463246334634463546364637463846394640464146424643464446454646464746484649465046514652465346544655465646574658465946604661466246634664466546664667466846694670467146724673467446754676467746784679468046814682468346844685468646874688468946904691469246934694469546964697469846994700470147024703470447054706470747084709471047114712471347144715471647174718471947204721472247234724472547264727472847294730473147324733473447354736473747384739474047414742474347444745474647474748474947504751475247534754475547564757475847594760476147624763476447654766476747684769477047714772477347744775477647774778477947804781478247834784478547864787478847894790479147924793479447954796479747984799480048014802480348044805480648074808480948104811481248134814481548164817481848194820482148224823482448254826482748284829483048314832483348344835483648374838483948404841484248434844484548464847484848494850485148524853485448554856485748584859486048614862486348644865486648674868486948704871487248734874487548764877487848794880488148824883488448854886488748884889489048914892489348944895489648974898489949004901490249034904490549064907490849094910491149124913491449154916491749184919492049214922492349244925492649274928492949304931493249334934493549364937493849394940
  1. /*
  2. Broadcom B43 wireless driver
  3. Copyright (c) 2005 Martin Langer <martin-langer@gmx.de>
  4. Copyright (c) 2005 Stefano Brivio <stefano.brivio@polimi.it>
  5. Copyright (c) 2005-2009 Michael Buesch <mb@bu3sch.de>
  6. Copyright (c) 2005 Danny van Dyk <kugelfang@gentoo.org>
  7. Copyright (c) 2005 Andreas Jaggi <andreas.jaggi@waterwave.ch>
  8. Some parts of the code in this file are derived from the ipw2200
  9. driver Copyright(c) 2003 - 2004 Intel Corporation.
  10. This program is free software; you can redistribute it and/or modify
  11. it under the terms of the GNU General Public License as published by
  12. the Free Software Foundation; either version 2 of the License, or
  13. (at your option) any later version.
  14. This program is distributed in the hope that it will be useful,
  15. but WITHOUT ANY WARRANTY; without even the implied warranty of
  16. MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  17. GNU General Public License for more details.
  18. You should have received a copy of the GNU General Public License
  19. along with this program; see the file COPYING. If not, write to
  20. the Free Software Foundation, Inc., 51 Franklin Steet, Fifth Floor,
  21. Boston, MA 02110-1301, USA.
  22. */
  23. #include <linux/delay.h>
  24. #include <linux/init.h>
  25. #include <linux/moduleparam.h>
  26. #include <linux/if_arp.h>
  27. #include <linux/etherdevice.h>
  28. #include <linux/firmware.h>
  29. #include <linux/wireless.h>
  30. #include <linux/workqueue.h>
  31. #include <linux/skbuff.h>
  32. #include <linux/io.h>
  33. #include <linux/dma-mapping.h>
  34. #include <asm/unaligned.h>
  35. #include "b43.h"
  36. #include "main.h"
  37. #include "debugfs.h"
  38. #include "phy_common.h"
  39. #include "phy_g.h"
  40. #include "phy_n.h"
  41. #include "dma.h"
  42. #include "pio.h"
  43. #include "sysfs.h"
  44. #include "xmit.h"
  45. #include "lo.h"
  46. #include "pcmcia.h"
  47. MODULE_DESCRIPTION("Broadcom B43 wireless driver");
  48. MODULE_AUTHOR("Martin Langer");
  49. MODULE_AUTHOR("Stefano Brivio");
  50. MODULE_AUTHOR("Michael Buesch");
  51. MODULE_LICENSE("GPL");
  52. MODULE_FIRMWARE(B43_SUPPORTED_FIRMWARE_ID);
  53. static int modparam_bad_frames_preempt;
  54. module_param_named(bad_frames_preempt, modparam_bad_frames_preempt, int, 0444);
  55. MODULE_PARM_DESC(bad_frames_preempt,
  56. "enable(1) / disable(0) Bad Frames Preemption");
  57. static char modparam_fwpostfix[16];
  58. module_param_string(fwpostfix, modparam_fwpostfix, 16, 0444);
  59. MODULE_PARM_DESC(fwpostfix, "Postfix for the .fw files to load.");
  60. static int modparam_hwpctl;
  61. module_param_named(hwpctl, modparam_hwpctl, int, 0444);
  62. MODULE_PARM_DESC(hwpctl, "Enable hardware-side power control (default off)");
  63. static int modparam_nohwcrypt;
  64. module_param_named(nohwcrypt, modparam_nohwcrypt, int, 0444);
  65. MODULE_PARM_DESC(nohwcrypt, "Disable hardware encryption.");
  66. static int modparam_qos = 1;
  67. module_param_named(qos, modparam_qos, int, 0444);
  68. MODULE_PARM_DESC(qos, "Enable QOS support (default on)");
  69. static int modparam_btcoex = 1;
  70. module_param_named(btcoex, modparam_btcoex, int, 0444);
  71. MODULE_PARM_DESC(btcoex, "Enable Bluetooth coexistance (default on)");
  72. int b43_modparam_verbose = B43_VERBOSITY_DEFAULT;
  73. module_param_named(verbose, b43_modparam_verbose, int, 0644);
  74. MODULE_PARM_DESC(verbose, "Log message verbosity: 0=error, 1=warn, 2=info(default), 3=debug");
  75. static const struct ssb_device_id b43_ssb_tbl[] = {
  76. SSB_DEVICE(SSB_VENDOR_BROADCOM, SSB_DEV_80211, 5),
  77. SSB_DEVICE(SSB_VENDOR_BROADCOM, SSB_DEV_80211, 6),
  78. SSB_DEVICE(SSB_VENDOR_BROADCOM, SSB_DEV_80211, 7),
  79. SSB_DEVICE(SSB_VENDOR_BROADCOM, SSB_DEV_80211, 9),
  80. SSB_DEVICE(SSB_VENDOR_BROADCOM, SSB_DEV_80211, 10),
  81. SSB_DEVICE(SSB_VENDOR_BROADCOM, SSB_DEV_80211, 11),
  82. SSB_DEVICE(SSB_VENDOR_BROADCOM, SSB_DEV_80211, 13),
  83. SSB_DEVICE(SSB_VENDOR_BROADCOM, SSB_DEV_80211, 15),
  84. SSB_DEVICE(SSB_VENDOR_BROADCOM, SSB_DEV_80211, 16),
  85. SSB_DEVTABLE_END
  86. };
  87. MODULE_DEVICE_TABLE(ssb, b43_ssb_tbl);
  88. /* Channel and ratetables are shared for all devices.
  89. * They can't be const, because ieee80211 puts some precalculated
  90. * data in there. This data is the same for all devices, so we don't
  91. * get concurrency issues */
  92. #define RATETAB_ENT(_rateid, _flags) \
  93. { \
  94. .bitrate = B43_RATE_TO_BASE100KBPS(_rateid), \
  95. .hw_value = (_rateid), \
  96. .flags = (_flags), \
  97. }
  98. /*
  99. * NOTE: When changing this, sync with xmit.c's
  100. * b43_plcp_get_bitrate_idx_* functions!
  101. */
  102. static struct ieee80211_rate __b43_ratetable[] = {
  103. RATETAB_ENT(B43_CCK_RATE_1MB, 0),
  104. RATETAB_ENT(B43_CCK_RATE_2MB, IEEE80211_RATE_SHORT_PREAMBLE),
  105. RATETAB_ENT(B43_CCK_RATE_5MB, IEEE80211_RATE_SHORT_PREAMBLE),
  106. RATETAB_ENT(B43_CCK_RATE_11MB, IEEE80211_RATE_SHORT_PREAMBLE),
  107. RATETAB_ENT(B43_OFDM_RATE_6MB, 0),
  108. RATETAB_ENT(B43_OFDM_RATE_9MB, 0),
  109. RATETAB_ENT(B43_OFDM_RATE_12MB, 0),
  110. RATETAB_ENT(B43_OFDM_RATE_18MB, 0),
  111. RATETAB_ENT(B43_OFDM_RATE_24MB, 0),
  112. RATETAB_ENT(B43_OFDM_RATE_36MB, 0),
  113. RATETAB_ENT(B43_OFDM_RATE_48MB, 0),
  114. RATETAB_ENT(B43_OFDM_RATE_54MB, 0),
  115. };
  116. #define b43_a_ratetable (__b43_ratetable + 4)
  117. #define b43_a_ratetable_size 8
  118. #define b43_b_ratetable (__b43_ratetable + 0)
  119. #define b43_b_ratetable_size 4
  120. #define b43_g_ratetable (__b43_ratetable + 0)
  121. #define b43_g_ratetable_size 12
  122. #define CHAN4G(_channel, _freq, _flags) { \
  123. .band = IEEE80211_BAND_2GHZ, \
  124. .center_freq = (_freq), \
  125. .hw_value = (_channel), \
  126. .flags = (_flags), \
  127. .max_antenna_gain = 0, \
  128. .max_power = 30, \
  129. }
  130. static struct ieee80211_channel b43_2ghz_chantable[] = {
  131. CHAN4G(1, 2412, 0),
  132. CHAN4G(2, 2417, 0),
  133. CHAN4G(3, 2422, 0),
  134. CHAN4G(4, 2427, 0),
  135. CHAN4G(5, 2432, 0),
  136. CHAN4G(6, 2437, 0),
  137. CHAN4G(7, 2442, 0),
  138. CHAN4G(8, 2447, 0),
  139. CHAN4G(9, 2452, 0),
  140. CHAN4G(10, 2457, 0),
  141. CHAN4G(11, 2462, 0),
  142. CHAN4G(12, 2467, 0),
  143. CHAN4G(13, 2472, 0),
  144. CHAN4G(14, 2484, 0),
  145. };
  146. #undef CHAN4G
  147. #define CHAN5G(_channel, _flags) { \
  148. .band = IEEE80211_BAND_5GHZ, \
  149. .center_freq = 5000 + (5 * (_channel)), \
  150. .hw_value = (_channel), \
  151. .flags = (_flags), \
  152. .max_antenna_gain = 0, \
  153. .max_power = 30, \
  154. }
  155. static struct ieee80211_channel b43_5ghz_nphy_chantable[] = {
  156. CHAN5G(32, 0), CHAN5G(34, 0),
  157. CHAN5G(36, 0), CHAN5G(38, 0),
  158. CHAN5G(40, 0), CHAN5G(42, 0),
  159. CHAN5G(44, 0), CHAN5G(46, 0),
  160. CHAN5G(48, 0), CHAN5G(50, 0),
  161. CHAN5G(52, 0), CHAN5G(54, 0),
  162. CHAN5G(56, 0), CHAN5G(58, 0),
  163. CHAN5G(60, 0), CHAN5G(62, 0),
  164. CHAN5G(64, 0), CHAN5G(66, 0),
  165. CHAN5G(68, 0), CHAN5G(70, 0),
  166. CHAN5G(72, 0), CHAN5G(74, 0),
  167. CHAN5G(76, 0), CHAN5G(78, 0),
  168. CHAN5G(80, 0), CHAN5G(82, 0),
  169. CHAN5G(84, 0), CHAN5G(86, 0),
  170. CHAN5G(88, 0), CHAN5G(90, 0),
  171. CHAN5G(92, 0), CHAN5G(94, 0),
  172. CHAN5G(96, 0), CHAN5G(98, 0),
  173. CHAN5G(100, 0), CHAN5G(102, 0),
  174. CHAN5G(104, 0), CHAN5G(106, 0),
  175. CHAN5G(108, 0), CHAN5G(110, 0),
  176. CHAN5G(112, 0), CHAN5G(114, 0),
  177. CHAN5G(116, 0), CHAN5G(118, 0),
  178. CHAN5G(120, 0), CHAN5G(122, 0),
  179. CHAN5G(124, 0), CHAN5G(126, 0),
  180. CHAN5G(128, 0), CHAN5G(130, 0),
  181. CHAN5G(132, 0), CHAN5G(134, 0),
  182. CHAN5G(136, 0), CHAN5G(138, 0),
  183. CHAN5G(140, 0), CHAN5G(142, 0),
  184. CHAN5G(144, 0), CHAN5G(145, 0),
  185. CHAN5G(146, 0), CHAN5G(147, 0),
  186. CHAN5G(148, 0), CHAN5G(149, 0),
  187. CHAN5G(150, 0), CHAN5G(151, 0),
  188. CHAN5G(152, 0), CHAN5G(153, 0),
  189. CHAN5G(154, 0), CHAN5G(155, 0),
  190. CHAN5G(156, 0), CHAN5G(157, 0),
  191. CHAN5G(158, 0), CHAN5G(159, 0),
  192. CHAN5G(160, 0), CHAN5G(161, 0),
  193. CHAN5G(162, 0), CHAN5G(163, 0),
  194. CHAN5G(164, 0), CHAN5G(165, 0),
  195. CHAN5G(166, 0), CHAN5G(168, 0),
  196. CHAN5G(170, 0), CHAN5G(172, 0),
  197. CHAN5G(174, 0), CHAN5G(176, 0),
  198. CHAN5G(178, 0), CHAN5G(180, 0),
  199. CHAN5G(182, 0), CHAN5G(184, 0),
  200. CHAN5G(186, 0), CHAN5G(188, 0),
  201. CHAN5G(190, 0), CHAN5G(192, 0),
  202. CHAN5G(194, 0), CHAN5G(196, 0),
  203. CHAN5G(198, 0), CHAN5G(200, 0),
  204. CHAN5G(202, 0), CHAN5G(204, 0),
  205. CHAN5G(206, 0), CHAN5G(208, 0),
  206. CHAN5G(210, 0), CHAN5G(212, 0),
  207. CHAN5G(214, 0), CHAN5G(216, 0),
  208. CHAN5G(218, 0), CHAN5G(220, 0),
  209. CHAN5G(222, 0), CHAN5G(224, 0),
  210. CHAN5G(226, 0), CHAN5G(228, 0),
  211. };
  212. static struct ieee80211_channel b43_5ghz_aphy_chantable[] = {
  213. CHAN5G(34, 0), CHAN5G(36, 0),
  214. CHAN5G(38, 0), CHAN5G(40, 0),
  215. CHAN5G(42, 0), CHAN5G(44, 0),
  216. CHAN5G(46, 0), CHAN5G(48, 0),
  217. CHAN5G(52, 0), CHAN5G(56, 0),
  218. CHAN5G(60, 0), CHAN5G(64, 0),
  219. CHAN5G(100, 0), CHAN5G(104, 0),
  220. CHAN5G(108, 0), CHAN5G(112, 0),
  221. CHAN5G(116, 0), CHAN5G(120, 0),
  222. CHAN5G(124, 0), CHAN5G(128, 0),
  223. CHAN5G(132, 0), CHAN5G(136, 0),
  224. CHAN5G(140, 0), CHAN5G(149, 0),
  225. CHAN5G(153, 0), CHAN5G(157, 0),
  226. CHAN5G(161, 0), CHAN5G(165, 0),
  227. CHAN5G(184, 0), CHAN5G(188, 0),
  228. CHAN5G(192, 0), CHAN5G(196, 0),
  229. CHAN5G(200, 0), CHAN5G(204, 0),
  230. CHAN5G(208, 0), CHAN5G(212, 0),
  231. CHAN5G(216, 0),
  232. };
  233. #undef CHAN5G
  234. static struct ieee80211_supported_band b43_band_5GHz_nphy = {
  235. .band = IEEE80211_BAND_5GHZ,
  236. .channels = b43_5ghz_nphy_chantable,
  237. .n_channels = ARRAY_SIZE(b43_5ghz_nphy_chantable),
  238. .bitrates = b43_a_ratetable,
  239. .n_bitrates = b43_a_ratetable_size,
  240. };
  241. static struct ieee80211_supported_band b43_band_5GHz_aphy = {
  242. .band = IEEE80211_BAND_5GHZ,
  243. .channels = b43_5ghz_aphy_chantable,
  244. .n_channels = ARRAY_SIZE(b43_5ghz_aphy_chantable),
  245. .bitrates = b43_a_ratetable,
  246. .n_bitrates = b43_a_ratetable_size,
  247. };
  248. static struct ieee80211_supported_band b43_band_2GHz = {
  249. .band = IEEE80211_BAND_2GHZ,
  250. .channels = b43_2ghz_chantable,
  251. .n_channels = ARRAY_SIZE(b43_2ghz_chantable),
  252. .bitrates = b43_g_ratetable,
  253. .n_bitrates = b43_g_ratetable_size,
  254. };
  255. static void b43_wireless_core_exit(struct b43_wldev *dev);
  256. static int b43_wireless_core_init(struct b43_wldev *dev);
  257. static void b43_wireless_core_stop(struct b43_wldev *dev);
  258. static int b43_wireless_core_start(struct b43_wldev *dev);
  259. static int b43_ratelimit(struct b43_wl *wl)
  260. {
  261. if (!wl || !wl->current_dev)
  262. return 1;
  263. if (b43_status(wl->current_dev) < B43_STAT_STARTED)
  264. return 1;
  265. /* We are up and running.
  266. * Ratelimit the messages to avoid DoS over the net. */
  267. return net_ratelimit();
  268. }
  269. void b43info(struct b43_wl *wl, const char *fmt, ...)
  270. {
  271. va_list args;
  272. if (b43_modparam_verbose < B43_VERBOSITY_INFO)
  273. return;
  274. if (!b43_ratelimit(wl))
  275. return;
  276. va_start(args, fmt);
  277. printk(KERN_INFO "b43-%s: ",
  278. (wl && wl->hw) ? wiphy_name(wl->hw->wiphy) : "wlan");
  279. vprintk(fmt, args);
  280. va_end(args);
  281. }
  282. void b43err(struct b43_wl *wl, const char *fmt, ...)
  283. {
  284. va_list args;
  285. if (b43_modparam_verbose < B43_VERBOSITY_ERROR)
  286. return;
  287. if (!b43_ratelimit(wl))
  288. return;
  289. va_start(args, fmt);
  290. printk(KERN_ERR "b43-%s ERROR: ",
  291. (wl && wl->hw) ? wiphy_name(wl->hw->wiphy) : "wlan");
  292. vprintk(fmt, args);
  293. va_end(args);
  294. }
  295. void b43warn(struct b43_wl *wl, const char *fmt, ...)
  296. {
  297. va_list args;
  298. if (b43_modparam_verbose < B43_VERBOSITY_WARN)
  299. return;
  300. if (!b43_ratelimit(wl))
  301. return;
  302. va_start(args, fmt);
  303. printk(KERN_WARNING "b43-%s warning: ",
  304. (wl && wl->hw) ? wiphy_name(wl->hw->wiphy) : "wlan");
  305. vprintk(fmt, args);
  306. va_end(args);
  307. }
  308. void b43dbg(struct b43_wl *wl, const char *fmt, ...)
  309. {
  310. va_list args;
  311. if (b43_modparam_verbose < B43_VERBOSITY_DEBUG)
  312. return;
  313. va_start(args, fmt);
  314. printk(KERN_DEBUG "b43-%s debug: ",
  315. (wl && wl->hw) ? wiphy_name(wl->hw->wiphy) : "wlan");
  316. vprintk(fmt, args);
  317. va_end(args);
  318. }
  319. static void b43_ram_write(struct b43_wldev *dev, u16 offset, u32 val)
  320. {
  321. u32 macctl;
  322. B43_WARN_ON(offset % 4 != 0);
  323. macctl = b43_read32(dev, B43_MMIO_MACCTL);
  324. if (macctl & B43_MACCTL_BE)
  325. val = swab32(val);
  326. b43_write32(dev, B43_MMIO_RAM_CONTROL, offset);
  327. mmiowb();
  328. b43_write32(dev, B43_MMIO_RAM_DATA, val);
  329. }
  330. static inline void b43_shm_control_word(struct b43_wldev *dev,
  331. u16 routing, u16 offset)
  332. {
  333. u32 control;
  334. /* "offset" is the WORD offset. */
  335. control = routing;
  336. control <<= 16;
  337. control |= offset;
  338. b43_write32(dev, B43_MMIO_SHM_CONTROL, control);
  339. }
  340. u32 __b43_shm_read32(struct b43_wldev *dev, u16 routing, u16 offset)
  341. {
  342. u32 ret;
  343. if (routing == B43_SHM_SHARED) {
  344. B43_WARN_ON(offset & 0x0001);
  345. if (offset & 0x0003) {
  346. /* Unaligned access */
  347. b43_shm_control_word(dev, routing, offset >> 2);
  348. ret = b43_read16(dev, B43_MMIO_SHM_DATA_UNALIGNED);
  349. b43_shm_control_word(dev, routing, (offset >> 2) + 1);
  350. ret |= ((u32)b43_read16(dev, B43_MMIO_SHM_DATA)) << 16;
  351. goto out;
  352. }
  353. offset >>= 2;
  354. }
  355. b43_shm_control_word(dev, routing, offset);
  356. ret = b43_read32(dev, B43_MMIO_SHM_DATA);
  357. out:
  358. return ret;
  359. }
  360. u32 b43_shm_read32(struct b43_wldev *dev, u16 routing, u16 offset)
  361. {
  362. struct b43_wl *wl = dev->wl;
  363. unsigned long flags;
  364. u32 ret;
  365. spin_lock_irqsave(&wl->shm_lock, flags);
  366. ret = __b43_shm_read32(dev, routing, offset);
  367. spin_unlock_irqrestore(&wl->shm_lock, flags);
  368. return ret;
  369. }
  370. u16 __b43_shm_read16(struct b43_wldev *dev, u16 routing, u16 offset)
  371. {
  372. u16 ret;
  373. if (routing == B43_SHM_SHARED) {
  374. B43_WARN_ON(offset & 0x0001);
  375. if (offset & 0x0003) {
  376. /* Unaligned access */
  377. b43_shm_control_word(dev, routing, offset >> 2);
  378. ret = b43_read16(dev, B43_MMIO_SHM_DATA_UNALIGNED);
  379. goto out;
  380. }
  381. offset >>= 2;
  382. }
  383. b43_shm_control_word(dev, routing, offset);
  384. ret = b43_read16(dev, B43_MMIO_SHM_DATA);
  385. out:
  386. return ret;
  387. }
  388. u16 b43_shm_read16(struct b43_wldev *dev, u16 routing, u16 offset)
  389. {
  390. struct b43_wl *wl = dev->wl;
  391. unsigned long flags;
  392. u16 ret;
  393. spin_lock_irqsave(&wl->shm_lock, flags);
  394. ret = __b43_shm_read16(dev, routing, offset);
  395. spin_unlock_irqrestore(&wl->shm_lock, flags);
  396. return ret;
  397. }
  398. void __b43_shm_write32(struct b43_wldev *dev, u16 routing, u16 offset, u32 value)
  399. {
  400. if (routing == B43_SHM_SHARED) {
  401. B43_WARN_ON(offset & 0x0001);
  402. if (offset & 0x0003) {
  403. /* Unaligned access */
  404. b43_shm_control_word(dev, routing, offset >> 2);
  405. b43_write16(dev, B43_MMIO_SHM_DATA_UNALIGNED,
  406. value & 0xFFFF);
  407. b43_shm_control_word(dev, routing, (offset >> 2) + 1);
  408. b43_write16(dev, B43_MMIO_SHM_DATA,
  409. (value >> 16) & 0xFFFF);
  410. return;
  411. }
  412. offset >>= 2;
  413. }
  414. b43_shm_control_word(dev, routing, offset);
  415. b43_write32(dev, B43_MMIO_SHM_DATA, value);
  416. }
  417. void b43_shm_write32(struct b43_wldev *dev, u16 routing, u16 offset, u32 value)
  418. {
  419. struct b43_wl *wl = dev->wl;
  420. unsigned long flags;
  421. spin_lock_irqsave(&wl->shm_lock, flags);
  422. __b43_shm_write32(dev, routing, offset, value);
  423. spin_unlock_irqrestore(&wl->shm_lock, flags);
  424. }
  425. void __b43_shm_write16(struct b43_wldev *dev, u16 routing, u16 offset, u16 value)
  426. {
  427. if (routing == B43_SHM_SHARED) {
  428. B43_WARN_ON(offset & 0x0001);
  429. if (offset & 0x0003) {
  430. /* Unaligned access */
  431. b43_shm_control_word(dev, routing, offset >> 2);
  432. b43_write16(dev, B43_MMIO_SHM_DATA_UNALIGNED, value);
  433. return;
  434. }
  435. offset >>= 2;
  436. }
  437. b43_shm_control_word(dev, routing, offset);
  438. b43_write16(dev, B43_MMIO_SHM_DATA, value);
  439. }
  440. void b43_shm_write16(struct b43_wldev *dev, u16 routing, u16 offset, u16 value)
  441. {
  442. struct b43_wl *wl = dev->wl;
  443. unsigned long flags;
  444. spin_lock_irqsave(&wl->shm_lock, flags);
  445. __b43_shm_write16(dev, routing, offset, value);
  446. spin_unlock_irqrestore(&wl->shm_lock, flags);
  447. }
  448. /* Read HostFlags */
  449. u64 b43_hf_read(struct b43_wldev *dev)
  450. {
  451. u64 ret;
  452. ret = b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_HOSTFHI);
  453. ret <<= 16;
  454. ret |= b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_HOSTFMI);
  455. ret <<= 16;
  456. ret |= b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_HOSTFLO);
  457. return ret;
  458. }
  459. /* Write HostFlags */
  460. void b43_hf_write(struct b43_wldev *dev, u64 value)
  461. {
  462. u16 lo, mi, hi;
  463. lo = (value & 0x00000000FFFFULL);
  464. mi = (value & 0x0000FFFF0000ULL) >> 16;
  465. hi = (value & 0xFFFF00000000ULL) >> 32;
  466. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_HOSTFLO, lo);
  467. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_HOSTFMI, mi);
  468. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_HOSTFHI, hi);
  469. }
  470. /* Read the firmware capabilities bitmask (Opensource firmware only) */
  471. static u16 b43_fwcapa_read(struct b43_wldev *dev)
  472. {
  473. B43_WARN_ON(!dev->fw.opensource);
  474. return b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_FWCAPA);
  475. }
  476. void b43_tsf_read(struct b43_wldev *dev, u64 *tsf)
  477. {
  478. u32 low, high;
  479. B43_WARN_ON(dev->dev->id.revision < 3);
  480. /* The hardware guarantees us an atomic read, if we
  481. * read the low register first. */
  482. low = b43_read32(dev, B43_MMIO_REV3PLUS_TSF_LOW);
  483. high = b43_read32(dev, B43_MMIO_REV3PLUS_TSF_HIGH);
  484. *tsf = high;
  485. *tsf <<= 32;
  486. *tsf |= low;
  487. }
  488. static void b43_time_lock(struct b43_wldev *dev)
  489. {
  490. u32 macctl;
  491. macctl = b43_read32(dev, B43_MMIO_MACCTL);
  492. macctl |= B43_MACCTL_TBTTHOLD;
  493. b43_write32(dev, B43_MMIO_MACCTL, macctl);
  494. /* Commit the write */
  495. b43_read32(dev, B43_MMIO_MACCTL);
  496. }
  497. static void b43_time_unlock(struct b43_wldev *dev)
  498. {
  499. u32 macctl;
  500. macctl = b43_read32(dev, B43_MMIO_MACCTL);
  501. macctl &= ~B43_MACCTL_TBTTHOLD;
  502. b43_write32(dev, B43_MMIO_MACCTL, macctl);
  503. /* Commit the write */
  504. b43_read32(dev, B43_MMIO_MACCTL);
  505. }
  506. static void b43_tsf_write_locked(struct b43_wldev *dev, u64 tsf)
  507. {
  508. u32 low, high;
  509. B43_WARN_ON(dev->dev->id.revision < 3);
  510. low = tsf;
  511. high = (tsf >> 32);
  512. /* The hardware guarantees us an atomic write, if we
  513. * write the low register first. */
  514. b43_write32(dev, B43_MMIO_REV3PLUS_TSF_LOW, low);
  515. mmiowb();
  516. b43_write32(dev, B43_MMIO_REV3PLUS_TSF_HIGH, high);
  517. mmiowb();
  518. }
  519. void b43_tsf_write(struct b43_wldev *dev, u64 tsf)
  520. {
  521. b43_time_lock(dev);
  522. b43_tsf_write_locked(dev, tsf);
  523. b43_time_unlock(dev);
  524. }
  525. static
  526. void b43_macfilter_set(struct b43_wldev *dev, u16 offset, const u8 *mac)
  527. {
  528. static const u8 zero_addr[ETH_ALEN] = { 0 };
  529. u16 data;
  530. if (!mac)
  531. mac = zero_addr;
  532. offset |= 0x0020;
  533. b43_write16(dev, B43_MMIO_MACFILTER_CONTROL, offset);
  534. data = mac[0];
  535. data |= mac[1] << 8;
  536. b43_write16(dev, B43_MMIO_MACFILTER_DATA, data);
  537. data = mac[2];
  538. data |= mac[3] << 8;
  539. b43_write16(dev, B43_MMIO_MACFILTER_DATA, data);
  540. data = mac[4];
  541. data |= mac[5] << 8;
  542. b43_write16(dev, B43_MMIO_MACFILTER_DATA, data);
  543. }
  544. static void b43_write_mac_bssid_templates(struct b43_wldev *dev)
  545. {
  546. const u8 *mac;
  547. const u8 *bssid;
  548. u8 mac_bssid[ETH_ALEN * 2];
  549. int i;
  550. u32 tmp;
  551. bssid = dev->wl->bssid;
  552. mac = dev->wl->mac_addr;
  553. b43_macfilter_set(dev, B43_MACFILTER_BSSID, bssid);
  554. memcpy(mac_bssid, mac, ETH_ALEN);
  555. memcpy(mac_bssid + ETH_ALEN, bssid, ETH_ALEN);
  556. /* Write our MAC address and BSSID to template ram */
  557. for (i = 0; i < ARRAY_SIZE(mac_bssid); i += sizeof(u32)) {
  558. tmp = (u32) (mac_bssid[i + 0]);
  559. tmp |= (u32) (mac_bssid[i + 1]) << 8;
  560. tmp |= (u32) (mac_bssid[i + 2]) << 16;
  561. tmp |= (u32) (mac_bssid[i + 3]) << 24;
  562. b43_ram_write(dev, 0x20 + i, tmp);
  563. }
  564. }
  565. static void b43_upload_card_macaddress(struct b43_wldev *dev)
  566. {
  567. b43_write_mac_bssid_templates(dev);
  568. b43_macfilter_set(dev, B43_MACFILTER_SELF, dev->wl->mac_addr);
  569. }
  570. static void b43_set_slot_time(struct b43_wldev *dev, u16 slot_time)
  571. {
  572. /* slot_time is in usec. */
  573. if (dev->phy.type != B43_PHYTYPE_G)
  574. return;
  575. b43_write16(dev, 0x684, 510 + slot_time);
  576. b43_shm_write16(dev, B43_SHM_SHARED, 0x0010, slot_time);
  577. }
  578. static void b43_short_slot_timing_enable(struct b43_wldev *dev)
  579. {
  580. b43_set_slot_time(dev, 9);
  581. }
  582. static void b43_short_slot_timing_disable(struct b43_wldev *dev)
  583. {
  584. b43_set_slot_time(dev, 20);
  585. }
  586. /* Synchronize IRQ top- and bottom-half.
  587. * IRQs must be masked before calling this.
  588. * This must not be called with the irq_lock held.
  589. */
  590. static void b43_synchronize_irq(struct b43_wldev *dev)
  591. {
  592. synchronize_irq(dev->dev->irq);
  593. tasklet_kill(&dev->isr_tasklet);
  594. }
  595. /* DummyTransmission function, as documented on
  596. * http://bcm-v4.sipsolutions.net/802.11/DummyTransmission
  597. */
  598. void b43_dummy_transmission(struct b43_wldev *dev, bool ofdm, bool pa_on)
  599. {
  600. struct b43_wl *wl = dev->wl;
  601. struct b43_phy *phy = &dev->phy;
  602. unsigned int i, max_loop;
  603. u16 value;
  604. u32 buffer[5] = {
  605. 0x00000000,
  606. 0x00D40000,
  607. 0x00000000,
  608. 0x01000000,
  609. 0x00000000,
  610. };
  611. if (ofdm) {
  612. max_loop = 0x1E;
  613. buffer[0] = 0x000201CC;
  614. } else {
  615. max_loop = 0xFA;
  616. buffer[0] = 0x000B846E;
  617. }
  618. spin_lock_irq(&wl->irq_lock);
  619. write_lock(&wl->tx_lock);
  620. for (i = 0; i < 5; i++)
  621. b43_ram_write(dev, i * 4, buffer[i]);
  622. b43_write16(dev, 0x0568, 0x0000);
  623. if (dev->dev->id.revision < 11)
  624. b43_write16(dev, 0x07C0, 0x0000);
  625. else
  626. b43_write16(dev, 0x07C0, 0x0100);
  627. value = (ofdm ? 0x41 : 0x40);
  628. b43_write16(dev, 0x050C, value);
  629. if ((phy->type == B43_PHYTYPE_N) || (phy->type == B43_PHYTYPE_LP))
  630. b43_write16(dev, 0x0514, 0x1A02);
  631. b43_write16(dev, 0x0508, 0x0000);
  632. b43_write16(dev, 0x050A, 0x0000);
  633. b43_write16(dev, 0x054C, 0x0000);
  634. b43_write16(dev, 0x056A, 0x0014);
  635. b43_write16(dev, 0x0568, 0x0826);
  636. b43_write16(dev, 0x0500, 0x0000);
  637. if (!pa_on && (phy->type == B43_PHYTYPE_N)) {
  638. //SPEC TODO
  639. }
  640. switch (phy->type) {
  641. case B43_PHYTYPE_N:
  642. b43_write16(dev, 0x0502, 0x00D0);
  643. break;
  644. case B43_PHYTYPE_LP:
  645. b43_write16(dev, 0x0502, 0x0050);
  646. break;
  647. default:
  648. b43_write16(dev, 0x0502, 0x0030);
  649. }
  650. if (phy->radio_ver == 0x2050 && phy->radio_rev <= 0x5)
  651. b43_radio_write16(dev, 0x0051, 0x0017);
  652. for (i = 0x00; i < max_loop; i++) {
  653. value = b43_read16(dev, 0x050E);
  654. if (value & 0x0080)
  655. break;
  656. udelay(10);
  657. }
  658. for (i = 0x00; i < 0x0A; i++) {
  659. value = b43_read16(dev, 0x050E);
  660. if (value & 0x0400)
  661. break;
  662. udelay(10);
  663. }
  664. for (i = 0x00; i < 0x19; i++) {
  665. value = b43_read16(dev, 0x0690);
  666. if (!(value & 0x0100))
  667. break;
  668. udelay(10);
  669. }
  670. if (phy->radio_ver == 0x2050 && phy->radio_rev <= 0x5)
  671. b43_radio_write16(dev, 0x0051, 0x0037);
  672. write_unlock(&wl->tx_lock);
  673. spin_unlock_irq(&wl->irq_lock);
  674. }
  675. static void key_write(struct b43_wldev *dev,
  676. u8 index, u8 algorithm, const u8 *key)
  677. {
  678. unsigned int i;
  679. u32 offset;
  680. u16 value;
  681. u16 kidx;
  682. /* Key index/algo block */
  683. kidx = b43_kidx_to_fw(dev, index);
  684. value = ((kidx << 4) | algorithm);
  685. b43_shm_write16(dev, B43_SHM_SHARED,
  686. B43_SHM_SH_KEYIDXBLOCK + (kidx * 2), value);
  687. /* Write the key to the Key Table Pointer offset */
  688. offset = dev->ktp + (index * B43_SEC_KEYSIZE);
  689. for (i = 0; i < B43_SEC_KEYSIZE; i += 2) {
  690. value = key[i];
  691. value |= (u16) (key[i + 1]) << 8;
  692. b43_shm_write16(dev, B43_SHM_SHARED, offset + i, value);
  693. }
  694. }
  695. static void keymac_write(struct b43_wldev *dev, u8 index, const u8 *addr)
  696. {
  697. u32 addrtmp[2] = { 0, 0, };
  698. u8 pairwise_keys_start = B43_NR_GROUP_KEYS * 2;
  699. if (b43_new_kidx_api(dev))
  700. pairwise_keys_start = B43_NR_GROUP_KEYS;
  701. B43_WARN_ON(index < pairwise_keys_start);
  702. /* We have four default TX keys and possibly four default RX keys.
  703. * Physical mac 0 is mapped to physical key 4 or 8, depending
  704. * on the firmware version.
  705. * So we must adjust the index here.
  706. */
  707. index -= pairwise_keys_start;
  708. B43_WARN_ON(index >= B43_NR_PAIRWISE_KEYS);
  709. if (addr) {
  710. addrtmp[0] = addr[0];
  711. addrtmp[0] |= ((u32) (addr[1]) << 8);
  712. addrtmp[0] |= ((u32) (addr[2]) << 16);
  713. addrtmp[0] |= ((u32) (addr[3]) << 24);
  714. addrtmp[1] = addr[4];
  715. addrtmp[1] |= ((u32) (addr[5]) << 8);
  716. }
  717. /* Receive match transmitter address (RCMTA) mechanism */
  718. b43_shm_write32(dev, B43_SHM_RCMTA,
  719. (index * 2) + 0, addrtmp[0]);
  720. b43_shm_write16(dev, B43_SHM_RCMTA,
  721. (index * 2) + 1, addrtmp[1]);
  722. }
  723. static void do_key_write(struct b43_wldev *dev,
  724. u8 index, u8 algorithm,
  725. const u8 *key, size_t key_len, const u8 *mac_addr)
  726. {
  727. u8 buf[B43_SEC_KEYSIZE] = { 0, };
  728. u8 pairwise_keys_start = B43_NR_GROUP_KEYS * 2;
  729. if (b43_new_kidx_api(dev))
  730. pairwise_keys_start = B43_NR_GROUP_KEYS;
  731. B43_WARN_ON(index >= ARRAY_SIZE(dev->key));
  732. B43_WARN_ON(key_len > B43_SEC_KEYSIZE);
  733. if (index >= pairwise_keys_start)
  734. keymac_write(dev, index, NULL); /* First zero out mac. */
  735. if (key)
  736. memcpy(buf, key, key_len);
  737. key_write(dev, index, algorithm, buf);
  738. if (index >= pairwise_keys_start)
  739. keymac_write(dev, index, mac_addr);
  740. dev->key[index].algorithm = algorithm;
  741. }
  742. static int b43_key_write(struct b43_wldev *dev,
  743. int index, u8 algorithm,
  744. const u8 *key, size_t key_len,
  745. const u8 *mac_addr,
  746. struct ieee80211_key_conf *keyconf)
  747. {
  748. int i;
  749. int pairwise_keys_start;
  750. if (key_len > B43_SEC_KEYSIZE)
  751. return -EINVAL;
  752. for (i = 0; i < ARRAY_SIZE(dev->key); i++) {
  753. /* Check that we don't already have this key. */
  754. B43_WARN_ON(dev->key[i].keyconf == keyconf);
  755. }
  756. if (index < 0) {
  757. /* Pairwise key. Get an empty slot for the key. */
  758. if (b43_new_kidx_api(dev))
  759. pairwise_keys_start = B43_NR_GROUP_KEYS;
  760. else
  761. pairwise_keys_start = B43_NR_GROUP_KEYS * 2;
  762. for (i = pairwise_keys_start;
  763. i < pairwise_keys_start + B43_NR_PAIRWISE_KEYS;
  764. i++) {
  765. B43_WARN_ON(i >= ARRAY_SIZE(dev->key));
  766. if (!dev->key[i].keyconf) {
  767. /* found empty */
  768. index = i;
  769. break;
  770. }
  771. }
  772. if (index < 0) {
  773. b43warn(dev->wl, "Out of hardware key memory\n");
  774. return -ENOSPC;
  775. }
  776. } else
  777. B43_WARN_ON(index > 3);
  778. do_key_write(dev, index, algorithm, key, key_len, mac_addr);
  779. if ((index <= 3) && !b43_new_kidx_api(dev)) {
  780. /* Default RX key */
  781. B43_WARN_ON(mac_addr);
  782. do_key_write(dev, index + 4, algorithm, key, key_len, NULL);
  783. }
  784. keyconf->hw_key_idx = index;
  785. dev->key[index].keyconf = keyconf;
  786. return 0;
  787. }
  788. static int b43_key_clear(struct b43_wldev *dev, int index)
  789. {
  790. if (B43_WARN_ON((index < 0) || (index >= ARRAY_SIZE(dev->key))))
  791. return -EINVAL;
  792. do_key_write(dev, index, B43_SEC_ALGO_NONE,
  793. NULL, B43_SEC_KEYSIZE, NULL);
  794. if ((index <= 3) && !b43_new_kidx_api(dev)) {
  795. do_key_write(dev, index + 4, B43_SEC_ALGO_NONE,
  796. NULL, B43_SEC_KEYSIZE, NULL);
  797. }
  798. dev->key[index].keyconf = NULL;
  799. return 0;
  800. }
  801. static void b43_clear_keys(struct b43_wldev *dev)
  802. {
  803. int i, count;
  804. if (b43_new_kidx_api(dev))
  805. count = B43_NR_GROUP_KEYS + B43_NR_PAIRWISE_KEYS;
  806. else
  807. count = B43_NR_GROUP_KEYS * 2 + B43_NR_PAIRWISE_KEYS;
  808. for (i = 0; i < count; i++)
  809. b43_key_clear(dev, i);
  810. }
  811. static void b43_dump_keymemory(struct b43_wldev *dev)
  812. {
  813. unsigned int i, index, count, offset, pairwise_keys_start;
  814. u8 mac[ETH_ALEN];
  815. u16 algo;
  816. u32 rcmta0;
  817. u16 rcmta1;
  818. u64 hf;
  819. struct b43_key *key;
  820. if (!b43_debug(dev, B43_DBG_KEYS))
  821. return;
  822. hf = b43_hf_read(dev);
  823. b43dbg(dev->wl, "Hardware key memory dump: USEDEFKEYS=%u\n",
  824. !!(hf & B43_HF_USEDEFKEYS));
  825. if (b43_new_kidx_api(dev)) {
  826. pairwise_keys_start = B43_NR_GROUP_KEYS;
  827. count = B43_NR_GROUP_KEYS + B43_NR_PAIRWISE_KEYS;
  828. } else {
  829. pairwise_keys_start = B43_NR_GROUP_KEYS * 2;
  830. count = B43_NR_GROUP_KEYS * 2 + B43_NR_PAIRWISE_KEYS;
  831. }
  832. for (index = 0; index < count; index++) {
  833. key = &(dev->key[index]);
  834. printk(KERN_DEBUG "Key slot %02u: %s",
  835. index, (key->keyconf == NULL) ? " " : "*");
  836. offset = dev->ktp + (index * B43_SEC_KEYSIZE);
  837. for (i = 0; i < B43_SEC_KEYSIZE; i += 2) {
  838. u16 tmp = b43_shm_read16(dev, B43_SHM_SHARED, offset + i);
  839. printk("%02X%02X", (tmp & 0xFF), ((tmp >> 8) & 0xFF));
  840. }
  841. algo = b43_shm_read16(dev, B43_SHM_SHARED,
  842. B43_SHM_SH_KEYIDXBLOCK + (index * 2));
  843. printk(" Algo: %04X/%02X", algo, key->algorithm);
  844. if (index >= pairwise_keys_start) {
  845. rcmta0 = b43_shm_read32(dev, B43_SHM_RCMTA,
  846. ((index - pairwise_keys_start) * 2) + 0);
  847. rcmta1 = b43_shm_read16(dev, B43_SHM_RCMTA,
  848. ((index - pairwise_keys_start) * 2) + 1);
  849. *((__le32 *)(&mac[0])) = cpu_to_le32(rcmta0);
  850. *((__le16 *)(&mac[4])) = cpu_to_le16(rcmta1);
  851. printk(" MAC: %pM", mac);
  852. } else
  853. printk(" DEFAULT KEY");
  854. printk("\n");
  855. }
  856. }
  857. void b43_power_saving_ctl_bits(struct b43_wldev *dev, unsigned int ps_flags)
  858. {
  859. u32 macctl;
  860. u16 ucstat;
  861. bool hwps;
  862. bool awake;
  863. int i;
  864. B43_WARN_ON((ps_flags & B43_PS_ENABLED) &&
  865. (ps_flags & B43_PS_DISABLED));
  866. B43_WARN_ON((ps_flags & B43_PS_AWAKE) && (ps_flags & B43_PS_ASLEEP));
  867. if (ps_flags & B43_PS_ENABLED) {
  868. hwps = 1;
  869. } else if (ps_flags & B43_PS_DISABLED) {
  870. hwps = 0;
  871. } else {
  872. //TODO: If powersave is not off and FIXME is not set and we are not in adhoc
  873. // and thus is not an AP and we are associated, set bit 25
  874. }
  875. if (ps_flags & B43_PS_AWAKE) {
  876. awake = 1;
  877. } else if (ps_flags & B43_PS_ASLEEP) {
  878. awake = 0;
  879. } else {
  880. //TODO: If the device is awake or this is an AP, or we are scanning, or FIXME,
  881. // or we are associated, or FIXME, or the latest PS-Poll packet sent was
  882. // successful, set bit26
  883. }
  884. /* FIXME: For now we force awake-on and hwps-off */
  885. hwps = 0;
  886. awake = 1;
  887. macctl = b43_read32(dev, B43_MMIO_MACCTL);
  888. if (hwps)
  889. macctl |= B43_MACCTL_HWPS;
  890. else
  891. macctl &= ~B43_MACCTL_HWPS;
  892. if (awake)
  893. macctl |= B43_MACCTL_AWAKE;
  894. else
  895. macctl &= ~B43_MACCTL_AWAKE;
  896. b43_write32(dev, B43_MMIO_MACCTL, macctl);
  897. /* Commit write */
  898. b43_read32(dev, B43_MMIO_MACCTL);
  899. if (awake && dev->dev->id.revision >= 5) {
  900. /* Wait for the microcode to wake up. */
  901. for (i = 0; i < 100; i++) {
  902. ucstat = b43_shm_read16(dev, B43_SHM_SHARED,
  903. B43_SHM_SH_UCODESTAT);
  904. if (ucstat != B43_SHM_SH_UCODESTAT_SLEEP)
  905. break;
  906. udelay(10);
  907. }
  908. }
  909. }
  910. void b43_wireless_core_reset(struct b43_wldev *dev, u32 flags)
  911. {
  912. u32 tmslow;
  913. u32 macctl;
  914. flags |= B43_TMSLOW_PHYCLKEN;
  915. flags |= B43_TMSLOW_PHYRESET;
  916. ssb_device_enable(dev->dev, flags);
  917. msleep(2); /* Wait for the PLL to turn on. */
  918. /* Now take the PHY out of Reset again */
  919. tmslow = ssb_read32(dev->dev, SSB_TMSLOW);
  920. tmslow |= SSB_TMSLOW_FGC;
  921. tmslow &= ~B43_TMSLOW_PHYRESET;
  922. ssb_write32(dev->dev, SSB_TMSLOW, tmslow);
  923. ssb_read32(dev->dev, SSB_TMSLOW); /* flush */
  924. msleep(1);
  925. tmslow &= ~SSB_TMSLOW_FGC;
  926. ssb_write32(dev->dev, SSB_TMSLOW, tmslow);
  927. ssb_read32(dev->dev, SSB_TMSLOW); /* flush */
  928. msleep(1);
  929. /* Turn Analog ON, but only if we already know the PHY-type.
  930. * This protects against very early setup where we don't know the
  931. * PHY-type, yet. wireless_core_reset will be called once again later,
  932. * when we know the PHY-type. */
  933. if (dev->phy.ops)
  934. dev->phy.ops->switch_analog(dev, 1);
  935. macctl = b43_read32(dev, B43_MMIO_MACCTL);
  936. macctl &= ~B43_MACCTL_GMODE;
  937. if (flags & B43_TMSLOW_GMODE)
  938. macctl |= B43_MACCTL_GMODE;
  939. macctl |= B43_MACCTL_IHR_ENABLED;
  940. b43_write32(dev, B43_MMIO_MACCTL, macctl);
  941. }
  942. static void handle_irq_transmit_status(struct b43_wldev *dev)
  943. {
  944. u32 v0, v1;
  945. u16 tmp;
  946. struct b43_txstatus stat;
  947. while (1) {
  948. v0 = b43_read32(dev, B43_MMIO_XMITSTAT_0);
  949. if (!(v0 & 0x00000001))
  950. break;
  951. v1 = b43_read32(dev, B43_MMIO_XMITSTAT_1);
  952. stat.cookie = (v0 >> 16);
  953. stat.seq = (v1 & 0x0000FFFF);
  954. stat.phy_stat = ((v1 & 0x00FF0000) >> 16);
  955. tmp = (v0 & 0x0000FFFF);
  956. stat.frame_count = ((tmp & 0xF000) >> 12);
  957. stat.rts_count = ((tmp & 0x0F00) >> 8);
  958. stat.supp_reason = ((tmp & 0x001C) >> 2);
  959. stat.pm_indicated = !!(tmp & 0x0080);
  960. stat.intermediate = !!(tmp & 0x0040);
  961. stat.for_ampdu = !!(tmp & 0x0020);
  962. stat.acked = !!(tmp & 0x0002);
  963. b43_handle_txstatus(dev, &stat);
  964. }
  965. }
  966. static void drain_txstatus_queue(struct b43_wldev *dev)
  967. {
  968. u32 dummy;
  969. if (dev->dev->id.revision < 5)
  970. return;
  971. /* Read all entries from the microcode TXstatus FIFO
  972. * and throw them away.
  973. */
  974. while (1) {
  975. dummy = b43_read32(dev, B43_MMIO_XMITSTAT_0);
  976. if (!(dummy & 0x00000001))
  977. break;
  978. dummy = b43_read32(dev, B43_MMIO_XMITSTAT_1);
  979. }
  980. }
  981. static u32 b43_jssi_read(struct b43_wldev *dev)
  982. {
  983. u32 val = 0;
  984. val = b43_shm_read16(dev, B43_SHM_SHARED, 0x08A);
  985. val <<= 16;
  986. val |= b43_shm_read16(dev, B43_SHM_SHARED, 0x088);
  987. return val;
  988. }
  989. static void b43_jssi_write(struct b43_wldev *dev, u32 jssi)
  990. {
  991. b43_shm_write16(dev, B43_SHM_SHARED, 0x088, (jssi & 0x0000FFFF));
  992. b43_shm_write16(dev, B43_SHM_SHARED, 0x08A, (jssi & 0xFFFF0000) >> 16);
  993. }
  994. static void b43_generate_noise_sample(struct b43_wldev *dev)
  995. {
  996. b43_jssi_write(dev, 0x7F7F7F7F);
  997. b43_write32(dev, B43_MMIO_MACCMD,
  998. b43_read32(dev, B43_MMIO_MACCMD) | B43_MACCMD_BGNOISE);
  999. }
  1000. static void b43_calculate_link_quality(struct b43_wldev *dev)
  1001. {
  1002. /* Top half of Link Quality calculation. */
  1003. if (dev->phy.type != B43_PHYTYPE_G)
  1004. return;
  1005. if (dev->noisecalc.calculation_running)
  1006. return;
  1007. dev->noisecalc.calculation_running = 1;
  1008. dev->noisecalc.nr_samples = 0;
  1009. b43_generate_noise_sample(dev);
  1010. }
  1011. static void handle_irq_noise(struct b43_wldev *dev)
  1012. {
  1013. struct b43_phy_g *phy = dev->phy.g;
  1014. u16 tmp;
  1015. u8 noise[4];
  1016. u8 i, j;
  1017. s32 average;
  1018. /* Bottom half of Link Quality calculation. */
  1019. if (dev->phy.type != B43_PHYTYPE_G)
  1020. return;
  1021. /* Possible race condition: It might be possible that the user
  1022. * changed to a different channel in the meantime since we
  1023. * started the calculation. We ignore that fact, since it's
  1024. * not really that much of a problem. The background noise is
  1025. * an estimation only anyway. Slightly wrong results will get damped
  1026. * by the averaging of the 8 sample rounds. Additionally the
  1027. * value is shortlived. So it will be replaced by the next noise
  1028. * calculation round soon. */
  1029. B43_WARN_ON(!dev->noisecalc.calculation_running);
  1030. *((__le32 *)noise) = cpu_to_le32(b43_jssi_read(dev));
  1031. if (noise[0] == 0x7F || noise[1] == 0x7F ||
  1032. noise[2] == 0x7F || noise[3] == 0x7F)
  1033. goto generate_new;
  1034. /* Get the noise samples. */
  1035. B43_WARN_ON(dev->noisecalc.nr_samples >= 8);
  1036. i = dev->noisecalc.nr_samples;
  1037. noise[0] = clamp_val(noise[0], 0, ARRAY_SIZE(phy->nrssi_lt) - 1);
  1038. noise[1] = clamp_val(noise[1], 0, ARRAY_SIZE(phy->nrssi_lt) - 1);
  1039. noise[2] = clamp_val(noise[2], 0, ARRAY_SIZE(phy->nrssi_lt) - 1);
  1040. noise[3] = clamp_val(noise[3], 0, ARRAY_SIZE(phy->nrssi_lt) - 1);
  1041. dev->noisecalc.samples[i][0] = phy->nrssi_lt[noise[0]];
  1042. dev->noisecalc.samples[i][1] = phy->nrssi_lt[noise[1]];
  1043. dev->noisecalc.samples[i][2] = phy->nrssi_lt[noise[2]];
  1044. dev->noisecalc.samples[i][3] = phy->nrssi_lt[noise[3]];
  1045. dev->noisecalc.nr_samples++;
  1046. if (dev->noisecalc.nr_samples == 8) {
  1047. /* Calculate the Link Quality by the noise samples. */
  1048. average = 0;
  1049. for (i = 0; i < 8; i++) {
  1050. for (j = 0; j < 4; j++)
  1051. average += dev->noisecalc.samples[i][j];
  1052. }
  1053. average /= (8 * 4);
  1054. average *= 125;
  1055. average += 64;
  1056. average /= 128;
  1057. tmp = b43_shm_read16(dev, B43_SHM_SHARED, 0x40C);
  1058. tmp = (tmp / 128) & 0x1F;
  1059. if (tmp >= 8)
  1060. average += 2;
  1061. else
  1062. average -= 25;
  1063. if (tmp == 8)
  1064. average -= 72;
  1065. else
  1066. average -= 48;
  1067. dev->stats.link_noise = average;
  1068. dev->noisecalc.calculation_running = 0;
  1069. return;
  1070. }
  1071. generate_new:
  1072. b43_generate_noise_sample(dev);
  1073. }
  1074. static void handle_irq_tbtt_indication(struct b43_wldev *dev)
  1075. {
  1076. if (b43_is_mode(dev->wl, NL80211_IFTYPE_AP)) {
  1077. ///TODO: PS TBTT
  1078. } else {
  1079. if (1 /*FIXME: the last PSpoll frame was sent successfully */ )
  1080. b43_power_saving_ctl_bits(dev, 0);
  1081. }
  1082. if (b43_is_mode(dev->wl, NL80211_IFTYPE_ADHOC))
  1083. dev->dfq_valid = 1;
  1084. }
  1085. static void handle_irq_atim_end(struct b43_wldev *dev)
  1086. {
  1087. if (dev->dfq_valid) {
  1088. b43_write32(dev, B43_MMIO_MACCMD,
  1089. b43_read32(dev, B43_MMIO_MACCMD)
  1090. | B43_MACCMD_DFQ_VALID);
  1091. dev->dfq_valid = 0;
  1092. }
  1093. }
  1094. static void handle_irq_pmq(struct b43_wldev *dev)
  1095. {
  1096. u32 tmp;
  1097. //TODO: AP mode.
  1098. while (1) {
  1099. tmp = b43_read32(dev, B43_MMIO_PS_STATUS);
  1100. if (!(tmp & 0x00000008))
  1101. break;
  1102. }
  1103. /* 16bit write is odd, but correct. */
  1104. b43_write16(dev, B43_MMIO_PS_STATUS, 0x0002);
  1105. }
  1106. static void b43_write_template_common(struct b43_wldev *dev,
  1107. const u8 *data, u16 size,
  1108. u16 ram_offset,
  1109. u16 shm_size_offset, u8 rate)
  1110. {
  1111. u32 i, tmp;
  1112. struct b43_plcp_hdr4 plcp;
  1113. plcp.data = 0;
  1114. b43_generate_plcp_hdr(&plcp, size + FCS_LEN, rate);
  1115. b43_ram_write(dev, ram_offset, le32_to_cpu(plcp.data));
  1116. ram_offset += sizeof(u32);
  1117. /* The PLCP is 6 bytes long, but we only wrote 4 bytes, yet.
  1118. * So leave the first two bytes of the next write blank.
  1119. */
  1120. tmp = (u32) (data[0]) << 16;
  1121. tmp |= (u32) (data[1]) << 24;
  1122. b43_ram_write(dev, ram_offset, tmp);
  1123. ram_offset += sizeof(u32);
  1124. for (i = 2; i < size; i += sizeof(u32)) {
  1125. tmp = (u32) (data[i + 0]);
  1126. if (i + 1 < size)
  1127. tmp |= (u32) (data[i + 1]) << 8;
  1128. if (i + 2 < size)
  1129. tmp |= (u32) (data[i + 2]) << 16;
  1130. if (i + 3 < size)
  1131. tmp |= (u32) (data[i + 3]) << 24;
  1132. b43_ram_write(dev, ram_offset + i - 2, tmp);
  1133. }
  1134. b43_shm_write16(dev, B43_SHM_SHARED, shm_size_offset,
  1135. size + sizeof(struct b43_plcp_hdr6));
  1136. }
  1137. /* Check if the use of the antenna that ieee80211 told us to
  1138. * use is possible. This will fall back to DEFAULT.
  1139. * "antenna_nr" is the antenna identifier we got from ieee80211. */
  1140. u8 b43_ieee80211_antenna_sanitize(struct b43_wldev *dev,
  1141. u8 antenna_nr)
  1142. {
  1143. u8 antenna_mask;
  1144. if (antenna_nr == 0) {
  1145. /* Zero means "use default antenna". That's always OK. */
  1146. return 0;
  1147. }
  1148. /* Get the mask of available antennas. */
  1149. if (dev->phy.gmode)
  1150. antenna_mask = dev->dev->bus->sprom.ant_available_bg;
  1151. else
  1152. antenna_mask = dev->dev->bus->sprom.ant_available_a;
  1153. if (!(antenna_mask & (1 << (antenna_nr - 1)))) {
  1154. /* This antenna is not available. Fall back to default. */
  1155. return 0;
  1156. }
  1157. return antenna_nr;
  1158. }
  1159. /* Convert a b43 antenna number value to the PHY TX control value. */
  1160. static u16 b43_antenna_to_phyctl(int antenna)
  1161. {
  1162. switch (antenna) {
  1163. case B43_ANTENNA0:
  1164. return B43_TXH_PHY_ANT0;
  1165. case B43_ANTENNA1:
  1166. return B43_TXH_PHY_ANT1;
  1167. case B43_ANTENNA2:
  1168. return B43_TXH_PHY_ANT2;
  1169. case B43_ANTENNA3:
  1170. return B43_TXH_PHY_ANT3;
  1171. case B43_ANTENNA_AUTO:
  1172. return B43_TXH_PHY_ANT01AUTO;
  1173. }
  1174. B43_WARN_ON(1);
  1175. return 0;
  1176. }
  1177. static void b43_write_beacon_template(struct b43_wldev *dev,
  1178. u16 ram_offset,
  1179. u16 shm_size_offset)
  1180. {
  1181. unsigned int i, len, variable_len;
  1182. const struct ieee80211_mgmt *bcn;
  1183. const u8 *ie;
  1184. bool tim_found = 0;
  1185. unsigned int rate;
  1186. u16 ctl;
  1187. int antenna;
  1188. struct ieee80211_tx_info *info = IEEE80211_SKB_CB(dev->wl->current_beacon);
  1189. bcn = (const struct ieee80211_mgmt *)(dev->wl->current_beacon->data);
  1190. len = min((size_t) dev->wl->current_beacon->len,
  1191. 0x200 - sizeof(struct b43_plcp_hdr6));
  1192. rate = ieee80211_get_tx_rate(dev->wl->hw, info)->hw_value;
  1193. b43_write_template_common(dev, (const u8 *)bcn,
  1194. len, ram_offset, shm_size_offset, rate);
  1195. /* Write the PHY TX control parameters. */
  1196. antenna = B43_ANTENNA_DEFAULT;
  1197. antenna = b43_antenna_to_phyctl(antenna);
  1198. ctl = b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_BEACPHYCTL);
  1199. /* We can't send beacons with short preamble. Would get PHY errors. */
  1200. ctl &= ~B43_TXH_PHY_SHORTPRMBL;
  1201. ctl &= ~B43_TXH_PHY_ANT;
  1202. ctl &= ~B43_TXH_PHY_ENC;
  1203. ctl |= antenna;
  1204. if (b43_is_cck_rate(rate))
  1205. ctl |= B43_TXH_PHY_ENC_CCK;
  1206. else
  1207. ctl |= B43_TXH_PHY_ENC_OFDM;
  1208. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_BEACPHYCTL, ctl);
  1209. /* Find the position of the TIM and the DTIM_period value
  1210. * and write them to SHM. */
  1211. ie = bcn->u.beacon.variable;
  1212. variable_len = len - offsetof(struct ieee80211_mgmt, u.beacon.variable);
  1213. for (i = 0; i < variable_len - 2; ) {
  1214. uint8_t ie_id, ie_len;
  1215. ie_id = ie[i];
  1216. ie_len = ie[i + 1];
  1217. if (ie_id == 5) {
  1218. u16 tim_position;
  1219. u16 dtim_period;
  1220. /* This is the TIM Information Element */
  1221. /* Check whether the ie_len is in the beacon data range. */
  1222. if (variable_len < ie_len + 2 + i)
  1223. break;
  1224. /* A valid TIM is at least 4 bytes long. */
  1225. if (ie_len < 4)
  1226. break;
  1227. tim_found = 1;
  1228. tim_position = sizeof(struct b43_plcp_hdr6);
  1229. tim_position += offsetof(struct ieee80211_mgmt, u.beacon.variable);
  1230. tim_position += i;
  1231. dtim_period = ie[i + 3];
  1232. b43_shm_write16(dev, B43_SHM_SHARED,
  1233. B43_SHM_SH_TIMBPOS, tim_position);
  1234. b43_shm_write16(dev, B43_SHM_SHARED,
  1235. B43_SHM_SH_DTIMPER, dtim_period);
  1236. break;
  1237. }
  1238. i += ie_len + 2;
  1239. }
  1240. if (!tim_found) {
  1241. /*
  1242. * If ucode wants to modify TIM do it behind the beacon, this
  1243. * will happen, for example, when doing mesh networking.
  1244. */
  1245. b43_shm_write16(dev, B43_SHM_SHARED,
  1246. B43_SHM_SH_TIMBPOS,
  1247. len + sizeof(struct b43_plcp_hdr6));
  1248. b43_shm_write16(dev, B43_SHM_SHARED,
  1249. B43_SHM_SH_DTIMPER, 0);
  1250. }
  1251. b43dbg(dev->wl, "Updated beacon template at 0x%x\n", ram_offset);
  1252. }
  1253. static void b43_upload_beacon0(struct b43_wldev *dev)
  1254. {
  1255. struct b43_wl *wl = dev->wl;
  1256. if (wl->beacon0_uploaded)
  1257. return;
  1258. b43_write_beacon_template(dev, 0x68, 0x18);
  1259. wl->beacon0_uploaded = 1;
  1260. }
  1261. static void b43_upload_beacon1(struct b43_wldev *dev)
  1262. {
  1263. struct b43_wl *wl = dev->wl;
  1264. if (wl->beacon1_uploaded)
  1265. return;
  1266. b43_write_beacon_template(dev, 0x468, 0x1A);
  1267. wl->beacon1_uploaded = 1;
  1268. }
  1269. static void handle_irq_beacon(struct b43_wldev *dev)
  1270. {
  1271. struct b43_wl *wl = dev->wl;
  1272. u32 cmd, beacon0_valid, beacon1_valid;
  1273. if (!b43_is_mode(wl, NL80211_IFTYPE_AP) &&
  1274. !b43_is_mode(wl, NL80211_IFTYPE_MESH_POINT))
  1275. return;
  1276. /* This is the bottom half of the asynchronous beacon update. */
  1277. /* Ignore interrupt in the future. */
  1278. dev->irq_mask &= ~B43_IRQ_BEACON;
  1279. cmd = b43_read32(dev, B43_MMIO_MACCMD);
  1280. beacon0_valid = (cmd & B43_MACCMD_BEACON0_VALID);
  1281. beacon1_valid = (cmd & B43_MACCMD_BEACON1_VALID);
  1282. /* Schedule interrupt manually, if busy. */
  1283. if (beacon0_valid && beacon1_valid) {
  1284. b43_write32(dev, B43_MMIO_GEN_IRQ_REASON, B43_IRQ_BEACON);
  1285. dev->irq_mask |= B43_IRQ_BEACON;
  1286. return;
  1287. }
  1288. if (unlikely(wl->beacon_templates_virgin)) {
  1289. /* We never uploaded a beacon before.
  1290. * Upload both templates now, but only mark one valid. */
  1291. wl->beacon_templates_virgin = 0;
  1292. b43_upload_beacon0(dev);
  1293. b43_upload_beacon1(dev);
  1294. cmd = b43_read32(dev, B43_MMIO_MACCMD);
  1295. cmd |= B43_MACCMD_BEACON0_VALID;
  1296. b43_write32(dev, B43_MMIO_MACCMD, cmd);
  1297. } else {
  1298. if (!beacon0_valid) {
  1299. b43_upload_beacon0(dev);
  1300. cmd = b43_read32(dev, B43_MMIO_MACCMD);
  1301. cmd |= B43_MACCMD_BEACON0_VALID;
  1302. b43_write32(dev, B43_MMIO_MACCMD, cmd);
  1303. } else if (!beacon1_valid) {
  1304. b43_upload_beacon1(dev);
  1305. cmd = b43_read32(dev, B43_MMIO_MACCMD);
  1306. cmd |= B43_MACCMD_BEACON1_VALID;
  1307. b43_write32(dev, B43_MMIO_MACCMD, cmd);
  1308. }
  1309. }
  1310. }
  1311. static void b43_beacon_update_trigger_work(struct work_struct *work)
  1312. {
  1313. struct b43_wl *wl = container_of(work, struct b43_wl,
  1314. beacon_update_trigger);
  1315. struct b43_wldev *dev;
  1316. mutex_lock(&wl->mutex);
  1317. dev = wl->current_dev;
  1318. if (likely(dev && (b43_status(dev) >= B43_STAT_INITIALIZED))) {
  1319. spin_lock_irq(&wl->irq_lock);
  1320. /* update beacon right away or defer to irq */
  1321. handle_irq_beacon(dev);
  1322. /* The handler might have updated the IRQ mask. */
  1323. b43_write32(dev, B43_MMIO_GEN_IRQ_MASK, dev->irq_mask);
  1324. mmiowb();
  1325. spin_unlock_irq(&wl->irq_lock);
  1326. }
  1327. mutex_unlock(&wl->mutex);
  1328. }
  1329. /* Asynchronously update the packet templates in template RAM.
  1330. * Locking: Requires wl->irq_lock to be locked. */
  1331. static void b43_update_templates(struct b43_wl *wl)
  1332. {
  1333. struct sk_buff *beacon;
  1334. /* This is the top half of the ansynchronous beacon update.
  1335. * The bottom half is the beacon IRQ.
  1336. * Beacon update must be asynchronous to avoid sending an
  1337. * invalid beacon. This can happen for example, if the firmware
  1338. * transmits a beacon while we are updating it. */
  1339. /* We could modify the existing beacon and set the aid bit in
  1340. * the TIM field, but that would probably require resizing and
  1341. * moving of data within the beacon template.
  1342. * Simply request a new beacon and let mac80211 do the hard work. */
  1343. beacon = ieee80211_beacon_get(wl->hw, wl->vif);
  1344. if (unlikely(!beacon))
  1345. return;
  1346. if (wl->current_beacon)
  1347. dev_kfree_skb_any(wl->current_beacon);
  1348. wl->current_beacon = beacon;
  1349. wl->beacon0_uploaded = 0;
  1350. wl->beacon1_uploaded = 0;
  1351. ieee80211_queue_work(wl->hw, &wl->beacon_update_trigger);
  1352. }
  1353. static void b43_set_beacon_int(struct b43_wldev *dev, u16 beacon_int)
  1354. {
  1355. b43_time_lock(dev);
  1356. if (dev->dev->id.revision >= 3) {
  1357. b43_write32(dev, B43_MMIO_TSF_CFP_REP, (beacon_int << 16));
  1358. b43_write32(dev, B43_MMIO_TSF_CFP_START, (beacon_int << 10));
  1359. } else {
  1360. b43_write16(dev, 0x606, (beacon_int >> 6));
  1361. b43_write16(dev, 0x610, beacon_int);
  1362. }
  1363. b43_time_unlock(dev);
  1364. b43dbg(dev->wl, "Set beacon interval to %u\n", beacon_int);
  1365. }
  1366. static void b43_handle_firmware_panic(struct b43_wldev *dev)
  1367. {
  1368. u16 reason;
  1369. /* Read the register that contains the reason code for the panic. */
  1370. reason = b43_shm_read16(dev, B43_SHM_SCRATCH, B43_FWPANIC_REASON_REG);
  1371. b43err(dev->wl, "Whoopsy, firmware panic! Reason: %u\n", reason);
  1372. switch (reason) {
  1373. default:
  1374. b43dbg(dev->wl, "The panic reason is unknown.\n");
  1375. /* fallthrough */
  1376. case B43_FWPANIC_DIE:
  1377. /* Do not restart the controller or firmware.
  1378. * The device is nonfunctional from now on.
  1379. * Restarting would result in this panic to trigger again,
  1380. * so we avoid that recursion. */
  1381. break;
  1382. case B43_FWPANIC_RESTART:
  1383. b43_controller_restart(dev, "Microcode panic");
  1384. break;
  1385. }
  1386. }
  1387. static void handle_irq_ucode_debug(struct b43_wldev *dev)
  1388. {
  1389. unsigned int i, cnt;
  1390. u16 reason, marker_id, marker_line;
  1391. __le16 *buf;
  1392. /* The proprietary firmware doesn't have this IRQ. */
  1393. if (!dev->fw.opensource)
  1394. return;
  1395. /* Read the register that contains the reason code for this IRQ. */
  1396. reason = b43_shm_read16(dev, B43_SHM_SCRATCH, B43_DEBUGIRQ_REASON_REG);
  1397. switch (reason) {
  1398. case B43_DEBUGIRQ_PANIC:
  1399. b43_handle_firmware_panic(dev);
  1400. break;
  1401. case B43_DEBUGIRQ_DUMP_SHM:
  1402. if (!B43_DEBUG)
  1403. break; /* Only with driver debugging enabled. */
  1404. buf = kmalloc(4096, GFP_ATOMIC);
  1405. if (!buf) {
  1406. b43dbg(dev->wl, "SHM-dump: Failed to allocate memory\n");
  1407. goto out;
  1408. }
  1409. for (i = 0; i < 4096; i += 2) {
  1410. u16 tmp = b43_shm_read16(dev, B43_SHM_SHARED, i);
  1411. buf[i / 2] = cpu_to_le16(tmp);
  1412. }
  1413. b43info(dev->wl, "Shared memory dump:\n");
  1414. print_hex_dump(KERN_INFO, "", DUMP_PREFIX_OFFSET,
  1415. 16, 2, buf, 4096, 1);
  1416. kfree(buf);
  1417. break;
  1418. case B43_DEBUGIRQ_DUMP_REGS:
  1419. if (!B43_DEBUG)
  1420. break; /* Only with driver debugging enabled. */
  1421. b43info(dev->wl, "Microcode register dump:\n");
  1422. for (i = 0, cnt = 0; i < 64; i++) {
  1423. u16 tmp = b43_shm_read16(dev, B43_SHM_SCRATCH, i);
  1424. if (cnt == 0)
  1425. printk(KERN_INFO);
  1426. printk("r%02u: 0x%04X ", i, tmp);
  1427. cnt++;
  1428. if (cnt == 6) {
  1429. printk("\n");
  1430. cnt = 0;
  1431. }
  1432. }
  1433. printk("\n");
  1434. break;
  1435. case B43_DEBUGIRQ_MARKER:
  1436. if (!B43_DEBUG)
  1437. break; /* Only with driver debugging enabled. */
  1438. marker_id = b43_shm_read16(dev, B43_SHM_SCRATCH,
  1439. B43_MARKER_ID_REG);
  1440. marker_line = b43_shm_read16(dev, B43_SHM_SCRATCH,
  1441. B43_MARKER_LINE_REG);
  1442. b43info(dev->wl, "The firmware just executed the MARKER(%u) "
  1443. "at line number %u\n",
  1444. marker_id, marker_line);
  1445. break;
  1446. default:
  1447. b43dbg(dev->wl, "Debug-IRQ triggered for unknown reason: %u\n",
  1448. reason);
  1449. }
  1450. out:
  1451. /* Acknowledge the debug-IRQ, so the firmware can continue. */
  1452. b43_shm_write16(dev, B43_SHM_SCRATCH,
  1453. B43_DEBUGIRQ_REASON_REG, B43_DEBUGIRQ_ACK);
  1454. }
  1455. /* Interrupt handler bottom-half */
  1456. static void b43_interrupt_tasklet(struct b43_wldev *dev)
  1457. {
  1458. u32 reason;
  1459. u32 dma_reason[ARRAY_SIZE(dev->dma_reason)];
  1460. u32 merged_dma_reason = 0;
  1461. int i;
  1462. unsigned long flags;
  1463. spin_lock_irqsave(&dev->wl->irq_lock, flags);
  1464. B43_WARN_ON(b43_status(dev) != B43_STAT_STARTED);
  1465. reason = dev->irq_reason;
  1466. for (i = 0; i < ARRAY_SIZE(dma_reason); i++) {
  1467. dma_reason[i] = dev->dma_reason[i];
  1468. merged_dma_reason |= dma_reason[i];
  1469. }
  1470. if (unlikely(reason & B43_IRQ_MAC_TXERR))
  1471. b43err(dev->wl, "MAC transmission error\n");
  1472. if (unlikely(reason & B43_IRQ_PHY_TXERR)) {
  1473. b43err(dev->wl, "PHY transmission error\n");
  1474. rmb();
  1475. if (unlikely(atomic_dec_and_test(&dev->phy.txerr_cnt))) {
  1476. atomic_set(&dev->phy.txerr_cnt,
  1477. B43_PHY_TX_BADNESS_LIMIT);
  1478. b43err(dev->wl, "Too many PHY TX errors, "
  1479. "restarting the controller\n");
  1480. b43_controller_restart(dev, "PHY TX errors");
  1481. }
  1482. }
  1483. if (unlikely(merged_dma_reason & (B43_DMAIRQ_FATALMASK |
  1484. B43_DMAIRQ_NONFATALMASK))) {
  1485. if (merged_dma_reason & B43_DMAIRQ_FATALMASK) {
  1486. b43err(dev->wl, "Fatal DMA error: "
  1487. "0x%08X, 0x%08X, 0x%08X, "
  1488. "0x%08X, 0x%08X, 0x%08X\n",
  1489. dma_reason[0], dma_reason[1],
  1490. dma_reason[2], dma_reason[3],
  1491. dma_reason[4], dma_reason[5]);
  1492. b43_controller_restart(dev, "DMA error");
  1493. mmiowb();
  1494. spin_unlock_irqrestore(&dev->wl->irq_lock, flags);
  1495. return;
  1496. }
  1497. if (merged_dma_reason & B43_DMAIRQ_NONFATALMASK) {
  1498. b43err(dev->wl, "DMA error: "
  1499. "0x%08X, 0x%08X, 0x%08X, "
  1500. "0x%08X, 0x%08X, 0x%08X\n",
  1501. dma_reason[0], dma_reason[1],
  1502. dma_reason[2], dma_reason[3],
  1503. dma_reason[4], dma_reason[5]);
  1504. }
  1505. }
  1506. if (unlikely(reason & B43_IRQ_UCODE_DEBUG))
  1507. handle_irq_ucode_debug(dev);
  1508. if (reason & B43_IRQ_TBTT_INDI)
  1509. handle_irq_tbtt_indication(dev);
  1510. if (reason & B43_IRQ_ATIM_END)
  1511. handle_irq_atim_end(dev);
  1512. if (reason & B43_IRQ_BEACON)
  1513. handle_irq_beacon(dev);
  1514. if (reason & B43_IRQ_PMQ)
  1515. handle_irq_pmq(dev);
  1516. if (reason & B43_IRQ_TXFIFO_FLUSH_OK)
  1517. ;/* TODO */
  1518. if (reason & B43_IRQ_NOISESAMPLE_OK)
  1519. handle_irq_noise(dev);
  1520. /* Check the DMA reason registers for received data. */
  1521. if (dma_reason[0] & B43_DMAIRQ_RX_DONE) {
  1522. if (b43_using_pio_transfers(dev))
  1523. b43_pio_rx(dev->pio.rx_queue);
  1524. else
  1525. b43_dma_rx(dev->dma.rx_ring);
  1526. }
  1527. B43_WARN_ON(dma_reason[1] & B43_DMAIRQ_RX_DONE);
  1528. B43_WARN_ON(dma_reason[2] & B43_DMAIRQ_RX_DONE);
  1529. B43_WARN_ON(dma_reason[3] & B43_DMAIRQ_RX_DONE);
  1530. B43_WARN_ON(dma_reason[4] & B43_DMAIRQ_RX_DONE);
  1531. B43_WARN_ON(dma_reason[5] & B43_DMAIRQ_RX_DONE);
  1532. if (reason & B43_IRQ_TX_OK)
  1533. handle_irq_transmit_status(dev);
  1534. b43_write32(dev, B43_MMIO_GEN_IRQ_MASK, dev->irq_mask);
  1535. mmiowb();
  1536. spin_unlock_irqrestore(&dev->wl->irq_lock, flags);
  1537. }
  1538. static void b43_interrupt_ack(struct b43_wldev *dev, u32 reason)
  1539. {
  1540. b43_write32(dev, B43_MMIO_GEN_IRQ_REASON, reason);
  1541. b43_write32(dev, B43_MMIO_DMA0_REASON, dev->dma_reason[0]);
  1542. b43_write32(dev, B43_MMIO_DMA1_REASON, dev->dma_reason[1]);
  1543. b43_write32(dev, B43_MMIO_DMA2_REASON, dev->dma_reason[2]);
  1544. b43_write32(dev, B43_MMIO_DMA3_REASON, dev->dma_reason[3]);
  1545. b43_write32(dev, B43_MMIO_DMA4_REASON, dev->dma_reason[4]);
  1546. /* Unused ring
  1547. b43_write32(dev, B43_MMIO_DMA5_REASON, dev->dma_reason[5]);
  1548. */
  1549. }
  1550. /* Interrupt handler top-half */
  1551. static irqreturn_t b43_interrupt_handler(int irq, void *dev_id)
  1552. {
  1553. irqreturn_t ret = IRQ_NONE;
  1554. struct b43_wldev *dev = dev_id;
  1555. u32 reason;
  1556. B43_WARN_ON(!dev);
  1557. spin_lock(&dev->wl->irq_lock);
  1558. if (unlikely(b43_status(dev) < B43_STAT_STARTED)) {
  1559. /* This can only happen on shared IRQ lines. */
  1560. goto out;
  1561. }
  1562. reason = b43_read32(dev, B43_MMIO_GEN_IRQ_REASON);
  1563. if (reason == 0xffffffff) /* shared IRQ */
  1564. goto out;
  1565. ret = IRQ_HANDLED;
  1566. reason &= dev->irq_mask;
  1567. if (!reason)
  1568. goto out;
  1569. dev->dma_reason[0] = b43_read32(dev, B43_MMIO_DMA0_REASON)
  1570. & 0x0001DC00;
  1571. dev->dma_reason[1] = b43_read32(dev, B43_MMIO_DMA1_REASON)
  1572. & 0x0000DC00;
  1573. dev->dma_reason[2] = b43_read32(dev, B43_MMIO_DMA2_REASON)
  1574. & 0x0000DC00;
  1575. dev->dma_reason[3] = b43_read32(dev, B43_MMIO_DMA3_REASON)
  1576. & 0x0001DC00;
  1577. dev->dma_reason[4] = b43_read32(dev, B43_MMIO_DMA4_REASON)
  1578. & 0x0000DC00;
  1579. /* Unused ring
  1580. dev->dma_reason[5] = b43_read32(dev, B43_MMIO_DMA5_REASON)
  1581. & 0x0000DC00;
  1582. */
  1583. b43_interrupt_ack(dev, reason);
  1584. /* disable all IRQs. They are enabled again in the bottom half. */
  1585. b43_write32(dev, B43_MMIO_GEN_IRQ_MASK, 0);
  1586. /* save the reason code and call our bottom half. */
  1587. dev->irq_reason = reason;
  1588. tasklet_schedule(&dev->isr_tasklet);
  1589. out:
  1590. mmiowb();
  1591. spin_unlock(&dev->wl->irq_lock);
  1592. return ret;
  1593. }
  1594. void b43_do_release_fw(struct b43_firmware_file *fw)
  1595. {
  1596. release_firmware(fw->data);
  1597. fw->data = NULL;
  1598. fw->filename = NULL;
  1599. }
  1600. static void b43_release_firmware(struct b43_wldev *dev)
  1601. {
  1602. b43_do_release_fw(&dev->fw.ucode);
  1603. b43_do_release_fw(&dev->fw.pcm);
  1604. b43_do_release_fw(&dev->fw.initvals);
  1605. b43_do_release_fw(&dev->fw.initvals_band);
  1606. }
  1607. static void b43_print_fw_helptext(struct b43_wl *wl, bool error)
  1608. {
  1609. const char text[] =
  1610. "You must go to " \
  1611. "http://wireless.kernel.org/en/users/Drivers/b43#devicefirmware " \
  1612. "and download the correct firmware for this driver version. " \
  1613. "Please carefully read all instructions on this website.\n";
  1614. if (error)
  1615. b43err(wl, text);
  1616. else
  1617. b43warn(wl, text);
  1618. }
  1619. int b43_do_request_fw(struct b43_request_fw_context *ctx,
  1620. const char *name,
  1621. struct b43_firmware_file *fw)
  1622. {
  1623. const struct firmware *blob;
  1624. struct b43_fw_header *hdr;
  1625. u32 size;
  1626. int err;
  1627. if (!name) {
  1628. /* Don't fetch anything. Free possibly cached firmware. */
  1629. /* FIXME: We should probably keep it anyway, to save some headache
  1630. * on suspend/resume with multiband devices. */
  1631. b43_do_release_fw(fw);
  1632. return 0;
  1633. }
  1634. if (fw->filename) {
  1635. if ((fw->type == ctx->req_type) &&
  1636. (strcmp(fw->filename, name) == 0))
  1637. return 0; /* Already have this fw. */
  1638. /* Free the cached firmware first. */
  1639. /* FIXME: We should probably do this later after we successfully
  1640. * got the new fw. This could reduce headache with multiband devices.
  1641. * We could also redesign this to cache the firmware for all possible
  1642. * bands all the time. */
  1643. b43_do_release_fw(fw);
  1644. }
  1645. switch (ctx->req_type) {
  1646. case B43_FWTYPE_PROPRIETARY:
  1647. snprintf(ctx->fwname, sizeof(ctx->fwname),
  1648. "b43%s/%s.fw",
  1649. modparam_fwpostfix, name);
  1650. break;
  1651. case B43_FWTYPE_OPENSOURCE:
  1652. snprintf(ctx->fwname, sizeof(ctx->fwname),
  1653. "b43-open%s/%s.fw",
  1654. modparam_fwpostfix, name);
  1655. break;
  1656. default:
  1657. B43_WARN_ON(1);
  1658. return -ENOSYS;
  1659. }
  1660. err = request_firmware(&blob, ctx->fwname, ctx->dev->dev->dev);
  1661. if (err == -ENOENT) {
  1662. snprintf(ctx->errors[ctx->req_type],
  1663. sizeof(ctx->errors[ctx->req_type]),
  1664. "Firmware file \"%s\" not found\n", ctx->fwname);
  1665. return err;
  1666. } else if (err) {
  1667. snprintf(ctx->errors[ctx->req_type],
  1668. sizeof(ctx->errors[ctx->req_type]),
  1669. "Firmware file \"%s\" request failed (err=%d)\n",
  1670. ctx->fwname, err);
  1671. return err;
  1672. }
  1673. if (blob->size < sizeof(struct b43_fw_header))
  1674. goto err_format;
  1675. hdr = (struct b43_fw_header *)(blob->data);
  1676. switch (hdr->type) {
  1677. case B43_FW_TYPE_UCODE:
  1678. case B43_FW_TYPE_PCM:
  1679. size = be32_to_cpu(hdr->size);
  1680. if (size != blob->size - sizeof(struct b43_fw_header))
  1681. goto err_format;
  1682. /* fallthrough */
  1683. case B43_FW_TYPE_IV:
  1684. if (hdr->ver != 1)
  1685. goto err_format;
  1686. break;
  1687. default:
  1688. goto err_format;
  1689. }
  1690. fw->data = blob;
  1691. fw->filename = name;
  1692. fw->type = ctx->req_type;
  1693. return 0;
  1694. err_format:
  1695. snprintf(ctx->errors[ctx->req_type],
  1696. sizeof(ctx->errors[ctx->req_type]),
  1697. "Firmware file \"%s\" format error.\n", ctx->fwname);
  1698. release_firmware(blob);
  1699. return -EPROTO;
  1700. }
  1701. static int b43_try_request_fw(struct b43_request_fw_context *ctx)
  1702. {
  1703. struct b43_wldev *dev = ctx->dev;
  1704. struct b43_firmware *fw = &ctx->dev->fw;
  1705. const u8 rev = ctx->dev->dev->id.revision;
  1706. const char *filename;
  1707. u32 tmshigh;
  1708. int err;
  1709. /* Get microcode */
  1710. tmshigh = ssb_read32(dev->dev, SSB_TMSHIGH);
  1711. if ((rev >= 5) && (rev <= 10))
  1712. filename = "ucode5";
  1713. else if ((rev >= 11) && (rev <= 12))
  1714. filename = "ucode11";
  1715. else if (rev == 13)
  1716. filename = "ucode13";
  1717. else if (rev == 14)
  1718. filename = "ucode14";
  1719. else if (rev >= 15)
  1720. filename = "ucode15";
  1721. else
  1722. goto err_no_ucode;
  1723. err = b43_do_request_fw(ctx, filename, &fw->ucode);
  1724. if (err)
  1725. goto err_load;
  1726. /* Get PCM code */
  1727. if ((rev >= 5) && (rev <= 10))
  1728. filename = "pcm5";
  1729. else if (rev >= 11)
  1730. filename = NULL;
  1731. else
  1732. goto err_no_pcm;
  1733. fw->pcm_request_failed = 0;
  1734. err = b43_do_request_fw(ctx, filename, &fw->pcm);
  1735. if (err == -ENOENT) {
  1736. /* We did not find a PCM file? Not fatal, but
  1737. * core rev <= 10 must do without hwcrypto then. */
  1738. fw->pcm_request_failed = 1;
  1739. } else if (err)
  1740. goto err_load;
  1741. /* Get initvals */
  1742. switch (dev->phy.type) {
  1743. case B43_PHYTYPE_A:
  1744. if ((rev >= 5) && (rev <= 10)) {
  1745. if (tmshigh & B43_TMSHIGH_HAVE_2GHZ_PHY)
  1746. filename = "a0g1initvals5";
  1747. else
  1748. filename = "a0g0initvals5";
  1749. } else
  1750. goto err_no_initvals;
  1751. break;
  1752. case B43_PHYTYPE_G:
  1753. if ((rev >= 5) && (rev <= 10))
  1754. filename = "b0g0initvals5";
  1755. else if (rev >= 13)
  1756. filename = "b0g0initvals13";
  1757. else
  1758. goto err_no_initvals;
  1759. break;
  1760. case B43_PHYTYPE_N:
  1761. if ((rev >= 11) && (rev <= 12))
  1762. filename = "n0initvals11";
  1763. else
  1764. goto err_no_initvals;
  1765. break;
  1766. case B43_PHYTYPE_LP:
  1767. if (rev == 13)
  1768. filename = "lp0initvals13";
  1769. else if (rev == 14)
  1770. filename = "lp0initvals14";
  1771. else if (rev >= 15)
  1772. filename = "lp0initvals15";
  1773. else
  1774. goto err_no_initvals;
  1775. break;
  1776. default:
  1777. goto err_no_initvals;
  1778. }
  1779. err = b43_do_request_fw(ctx, filename, &fw->initvals);
  1780. if (err)
  1781. goto err_load;
  1782. /* Get bandswitch initvals */
  1783. switch (dev->phy.type) {
  1784. case B43_PHYTYPE_A:
  1785. if ((rev >= 5) && (rev <= 10)) {
  1786. if (tmshigh & B43_TMSHIGH_HAVE_2GHZ_PHY)
  1787. filename = "a0g1bsinitvals5";
  1788. else
  1789. filename = "a0g0bsinitvals5";
  1790. } else if (rev >= 11)
  1791. filename = NULL;
  1792. else
  1793. goto err_no_initvals;
  1794. break;
  1795. case B43_PHYTYPE_G:
  1796. if ((rev >= 5) && (rev <= 10))
  1797. filename = "b0g0bsinitvals5";
  1798. else if (rev >= 11)
  1799. filename = NULL;
  1800. else
  1801. goto err_no_initvals;
  1802. break;
  1803. case B43_PHYTYPE_N:
  1804. if ((rev >= 11) && (rev <= 12))
  1805. filename = "n0bsinitvals11";
  1806. else
  1807. goto err_no_initvals;
  1808. break;
  1809. case B43_PHYTYPE_LP:
  1810. if (rev == 13)
  1811. filename = "lp0bsinitvals13";
  1812. else if (rev == 14)
  1813. filename = "lp0bsinitvals14";
  1814. else if (rev >= 15)
  1815. filename = "lp0bsinitvals15";
  1816. else
  1817. goto err_no_initvals;
  1818. break;
  1819. default:
  1820. goto err_no_initvals;
  1821. }
  1822. err = b43_do_request_fw(ctx, filename, &fw->initvals_band);
  1823. if (err)
  1824. goto err_load;
  1825. return 0;
  1826. err_no_ucode:
  1827. err = ctx->fatal_failure = -EOPNOTSUPP;
  1828. b43err(dev->wl, "The driver does not know which firmware (ucode) "
  1829. "is required for your device (wl-core rev %u)\n", rev);
  1830. goto error;
  1831. err_no_pcm:
  1832. err = ctx->fatal_failure = -EOPNOTSUPP;
  1833. b43err(dev->wl, "The driver does not know which firmware (PCM) "
  1834. "is required for your device (wl-core rev %u)\n", rev);
  1835. goto error;
  1836. err_no_initvals:
  1837. err = ctx->fatal_failure = -EOPNOTSUPP;
  1838. b43err(dev->wl, "The driver does not know which firmware (initvals) "
  1839. "is required for your device (wl-core rev %u)\n", rev);
  1840. goto error;
  1841. err_load:
  1842. /* We failed to load this firmware image. The error message
  1843. * already is in ctx->errors. Return and let our caller decide
  1844. * what to do. */
  1845. goto error;
  1846. error:
  1847. b43_release_firmware(dev);
  1848. return err;
  1849. }
  1850. static int b43_request_firmware(struct b43_wldev *dev)
  1851. {
  1852. struct b43_request_fw_context *ctx;
  1853. unsigned int i;
  1854. int err;
  1855. const char *errmsg;
  1856. ctx = kzalloc(sizeof(*ctx), GFP_KERNEL);
  1857. if (!ctx)
  1858. return -ENOMEM;
  1859. ctx->dev = dev;
  1860. ctx->req_type = B43_FWTYPE_PROPRIETARY;
  1861. err = b43_try_request_fw(ctx);
  1862. if (!err)
  1863. goto out; /* Successfully loaded it. */
  1864. err = ctx->fatal_failure;
  1865. if (err)
  1866. goto out;
  1867. ctx->req_type = B43_FWTYPE_OPENSOURCE;
  1868. err = b43_try_request_fw(ctx);
  1869. if (!err)
  1870. goto out; /* Successfully loaded it. */
  1871. err = ctx->fatal_failure;
  1872. if (err)
  1873. goto out;
  1874. /* Could not find a usable firmware. Print the errors. */
  1875. for (i = 0; i < B43_NR_FWTYPES; i++) {
  1876. errmsg = ctx->errors[i];
  1877. if (strlen(errmsg))
  1878. b43err(dev->wl, errmsg);
  1879. }
  1880. b43_print_fw_helptext(dev->wl, 1);
  1881. err = -ENOENT;
  1882. out:
  1883. kfree(ctx);
  1884. return err;
  1885. }
  1886. static int b43_upload_microcode(struct b43_wldev *dev)
  1887. {
  1888. const size_t hdr_len = sizeof(struct b43_fw_header);
  1889. const __be32 *data;
  1890. unsigned int i, len;
  1891. u16 fwrev, fwpatch, fwdate, fwtime;
  1892. u32 tmp, macctl;
  1893. int err = 0;
  1894. /* Jump the microcode PSM to offset 0 */
  1895. macctl = b43_read32(dev, B43_MMIO_MACCTL);
  1896. B43_WARN_ON(macctl & B43_MACCTL_PSM_RUN);
  1897. macctl |= B43_MACCTL_PSM_JMP0;
  1898. b43_write32(dev, B43_MMIO_MACCTL, macctl);
  1899. /* Zero out all microcode PSM registers and shared memory. */
  1900. for (i = 0; i < 64; i++)
  1901. b43_shm_write16(dev, B43_SHM_SCRATCH, i, 0);
  1902. for (i = 0; i < 4096; i += 2)
  1903. b43_shm_write16(dev, B43_SHM_SHARED, i, 0);
  1904. /* Upload Microcode. */
  1905. data = (__be32 *) (dev->fw.ucode.data->data + hdr_len);
  1906. len = (dev->fw.ucode.data->size - hdr_len) / sizeof(__be32);
  1907. b43_shm_control_word(dev, B43_SHM_UCODE | B43_SHM_AUTOINC_W, 0x0000);
  1908. for (i = 0; i < len; i++) {
  1909. b43_write32(dev, B43_MMIO_SHM_DATA, be32_to_cpu(data[i]));
  1910. udelay(10);
  1911. }
  1912. if (dev->fw.pcm.data) {
  1913. /* Upload PCM data. */
  1914. data = (__be32 *) (dev->fw.pcm.data->data + hdr_len);
  1915. len = (dev->fw.pcm.data->size - hdr_len) / sizeof(__be32);
  1916. b43_shm_control_word(dev, B43_SHM_HW, 0x01EA);
  1917. b43_write32(dev, B43_MMIO_SHM_DATA, 0x00004000);
  1918. /* No need for autoinc bit in SHM_HW */
  1919. b43_shm_control_word(dev, B43_SHM_HW, 0x01EB);
  1920. for (i = 0; i < len; i++) {
  1921. b43_write32(dev, B43_MMIO_SHM_DATA, be32_to_cpu(data[i]));
  1922. udelay(10);
  1923. }
  1924. }
  1925. b43_write32(dev, B43_MMIO_GEN_IRQ_REASON, B43_IRQ_ALL);
  1926. /* Start the microcode PSM */
  1927. macctl = b43_read32(dev, B43_MMIO_MACCTL);
  1928. macctl &= ~B43_MACCTL_PSM_JMP0;
  1929. macctl |= B43_MACCTL_PSM_RUN;
  1930. b43_write32(dev, B43_MMIO_MACCTL, macctl);
  1931. /* Wait for the microcode to load and respond */
  1932. i = 0;
  1933. while (1) {
  1934. tmp = b43_read32(dev, B43_MMIO_GEN_IRQ_REASON);
  1935. if (tmp == B43_IRQ_MAC_SUSPENDED)
  1936. break;
  1937. i++;
  1938. if (i >= 20) {
  1939. b43err(dev->wl, "Microcode not responding\n");
  1940. b43_print_fw_helptext(dev->wl, 1);
  1941. err = -ENODEV;
  1942. goto error;
  1943. }
  1944. msleep_interruptible(50);
  1945. if (signal_pending(current)) {
  1946. err = -EINTR;
  1947. goto error;
  1948. }
  1949. }
  1950. b43_read32(dev, B43_MMIO_GEN_IRQ_REASON); /* dummy read */
  1951. /* Get and check the revisions. */
  1952. fwrev = b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_UCODEREV);
  1953. fwpatch = b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_UCODEPATCH);
  1954. fwdate = b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_UCODEDATE);
  1955. fwtime = b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_UCODETIME);
  1956. if (fwrev <= 0x128) {
  1957. b43err(dev->wl, "YOUR FIRMWARE IS TOO OLD. Firmware from "
  1958. "binary drivers older than version 4.x is unsupported. "
  1959. "You must upgrade your firmware files.\n");
  1960. b43_print_fw_helptext(dev->wl, 1);
  1961. err = -EOPNOTSUPP;
  1962. goto error;
  1963. }
  1964. dev->fw.rev = fwrev;
  1965. dev->fw.patch = fwpatch;
  1966. dev->fw.opensource = (fwdate == 0xFFFF);
  1967. /* Default to use-all-queues. */
  1968. dev->wl->hw->queues = dev->wl->mac80211_initially_registered_queues;
  1969. dev->qos_enabled = !!modparam_qos;
  1970. /* Default to firmware/hardware crypto acceleration. */
  1971. dev->hwcrypto_enabled = 1;
  1972. if (dev->fw.opensource) {
  1973. u16 fwcapa;
  1974. /* Patchlevel info is encoded in the "time" field. */
  1975. dev->fw.patch = fwtime;
  1976. b43info(dev->wl, "Loading OpenSource firmware version %u.%u\n",
  1977. dev->fw.rev, dev->fw.patch);
  1978. fwcapa = b43_fwcapa_read(dev);
  1979. if (!(fwcapa & B43_FWCAPA_HWCRYPTO) || dev->fw.pcm_request_failed) {
  1980. b43info(dev->wl, "Hardware crypto acceleration not supported by firmware\n");
  1981. /* Disable hardware crypto and fall back to software crypto. */
  1982. dev->hwcrypto_enabled = 0;
  1983. }
  1984. if (!(fwcapa & B43_FWCAPA_QOS)) {
  1985. b43info(dev->wl, "QoS not supported by firmware\n");
  1986. /* Disable QoS. Tweak hw->queues to 1. It will be restored before
  1987. * ieee80211_unregister to make sure the networking core can
  1988. * properly free possible resources. */
  1989. dev->wl->hw->queues = 1;
  1990. dev->qos_enabled = 0;
  1991. }
  1992. } else {
  1993. b43info(dev->wl, "Loading firmware version %u.%u "
  1994. "(20%.2i-%.2i-%.2i %.2i:%.2i:%.2i)\n",
  1995. fwrev, fwpatch,
  1996. (fwdate >> 12) & 0xF, (fwdate >> 8) & 0xF, fwdate & 0xFF,
  1997. (fwtime >> 11) & 0x1F, (fwtime >> 5) & 0x3F, fwtime & 0x1F);
  1998. if (dev->fw.pcm_request_failed) {
  1999. b43warn(dev->wl, "No \"pcm5.fw\" firmware file found. "
  2000. "Hardware accelerated cryptography is disabled.\n");
  2001. b43_print_fw_helptext(dev->wl, 0);
  2002. }
  2003. }
  2004. if (b43_is_old_txhdr_format(dev)) {
  2005. /* We're over the deadline, but we keep support for old fw
  2006. * until it turns out to be in major conflict with something new. */
  2007. b43warn(dev->wl, "You are using an old firmware image. "
  2008. "Support for old firmware will be removed soon "
  2009. "(official deadline was July 2008).\n");
  2010. b43_print_fw_helptext(dev->wl, 0);
  2011. }
  2012. return 0;
  2013. error:
  2014. macctl = b43_read32(dev, B43_MMIO_MACCTL);
  2015. macctl &= ~B43_MACCTL_PSM_RUN;
  2016. macctl |= B43_MACCTL_PSM_JMP0;
  2017. b43_write32(dev, B43_MMIO_MACCTL, macctl);
  2018. return err;
  2019. }
  2020. static int b43_write_initvals(struct b43_wldev *dev,
  2021. const struct b43_iv *ivals,
  2022. size_t count,
  2023. size_t array_size)
  2024. {
  2025. const struct b43_iv *iv;
  2026. u16 offset;
  2027. size_t i;
  2028. bool bit32;
  2029. BUILD_BUG_ON(sizeof(struct b43_iv) != 6);
  2030. iv = ivals;
  2031. for (i = 0; i < count; i++) {
  2032. if (array_size < sizeof(iv->offset_size))
  2033. goto err_format;
  2034. array_size -= sizeof(iv->offset_size);
  2035. offset = be16_to_cpu(iv->offset_size);
  2036. bit32 = !!(offset & B43_IV_32BIT);
  2037. offset &= B43_IV_OFFSET_MASK;
  2038. if (offset >= 0x1000)
  2039. goto err_format;
  2040. if (bit32) {
  2041. u32 value;
  2042. if (array_size < sizeof(iv->data.d32))
  2043. goto err_format;
  2044. array_size -= sizeof(iv->data.d32);
  2045. value = get_unaligned_be32(&iv->data.d32);
  2046. b43_write32(dev, offset, value);
  2047. iv = (const struct b43_iv *)((const uint8_t *)iv +
  2048. sizeof(__be16) +
  2049. sizeof(__be32));
  2050. } else {
  2051. u16 value;
  2052. if (array_size < sizeof(iv->data.d16))
  2053. goto err_format;
  2054. array_size -= sizeof(iv->data.d16);
  2055. value = be16_to_cpu(iv->data.d16);
  2056. b43_write16(dev, offset, value);
  2057. iv = (const struct b43_iv *)((const uint8_t *)iv +
  2058. sizeof(__be16) +
  2059. sizeof(__be16));
  2060. }
  2061. }
  2062. if (array_size)
  2063. goto err_format;
  2064. return 0;
  2065. err_format:
  2066. b43err(dev->wl, "Initial Values Firmware file-format error.\n");
  2067. b43_print_fw_helptext(dev->wl, 1);
  2068. return -EPROTO;
  2069. }
  2070. static int b43_upload_initvals(struct b43_wldev *dev)
  2071. {
  2072. const size_t hdr_len = sizeof(struct b43_fw_header);
  2073. const struct b43_fw_header *hdr;
  2074. struct b43_firmware *fw = &dev->fw;
  2075. const struct b43_iv *ivals;
  2076. size_t count;
  2077. int err;
  2078. hdr = (const struct b43_fw_header *)(fw->initvals.data->data);
  2079. ivals = (const struct b43_iv *)(fw->initvals.data->data + hdr_len);
  2080. count = be32_to_cpu(hdr->size);
  2081. err = b43_write_initvals(dev, ivals, count,
  2082. fw->initvals.data->size - hdr_len);
  2083. if (err)
  2084. goto out;
  2085. if (fw->initvals_band.data) {
  2086. hdr = (const struct b43_fw_header *)(fw->initvals_band.data->data);
  2087. ivals = (const struct b43_iv *)(fw->initvals_band.data->data + hdr_len);
  2088. count = be32_to_cpu(hdr->size);
  2089. err = b43_write_initvals(dev, ivals, count,
  2090. fw->initvals_band.data->size - hdr_len);
  2091. if (err)
  2092. goto out;
  2093. }
  2094. out:
  2095. return err;
  2096. }
  2097. /* Initialize the GPIOs
  2098. * http://bcm-specs.sipsolutions.net/GPIO
  2099. */
  2100. static int b43_gpio_init(struct b43_wldev *dev)
  2101. {
  2102. struct ssb_bus *bus = dev->dev->bus;
  2103. struct ssb_device *gpiodev, *pcidev = NULL;
  2104. u32 mask, set;
  2105. b43_write32(dev, B43_MMIO_MACCTL, b43_read32(dev, B43_MMIO_MACCTL)
  2106. & ~B43_MACCTL_GPOUTSMSK);
  2107. b43_write16(dev, B43_MMIO_GPIO_MASK, b43_read16(dev, B43_MMIO_GPIO_MASK)
  2108. | 0x000F);
  2109. mask = 0x0000001F;
  2110. set = 0x0000000F;
  2111. if (dev->dev->bus->chip_id == 0x4301) {
  2112. mask |= 0x0060;
  2113. set |= 0x0060;
  2114. }
  2115. if (0 /* FIXME: conditional unknown */ ) {
  2116. b43_write16(dev, B43_MMIO_GPIO_MASK,
  2117. b43_read16(dev, B43_MMIO_GPIO_MASK)
  2118. | 0x0100);
  2119. mask |= 0x0180;
  2120. set |= 0x0180;
  2121. }
  2122. if (dev->dev->bus->sprom.boardflags_lo & B43_BFL_PACTRL) {
  2123. b43_write16(dev, B43_MMIO_GPIO_MASK,
  2124. b43_read16(dev, B43_MMIO_GPIO_MASK)
  2125. | 0x0200);
  2126. mask |= 0x0200;
  2127. set |= 0x0200;
  2128. }
  2129. if (dev->dev->id.revision >= 2)
  2130. mask |= 0x0010; /* FIXME: This is redundant. */
  2131. #ifdef CONFIG_SSB_DRIVER_PCICORE
  2132. pcidev = bus->pcicore.dev;
  2133. #endif
  2134. gpiodev = bus->chipco.dev ? : pcidev;
  2135. if (!gpiodev)
  2136. return 0;
  2137. ssb_write32(gpiodev, B43_GPIO_CONTROL,
  2138. (ssb_read32(gpiodev, B43_GPIO_CONTROL)
  2139. & mask) | set);
  2140. return 0;
  2141. }
  2142. /* Turn off all GPIO stuff. Call this on module unload, for example. */
  2143. static void b43_gpio_cleanup(struct b43_wldev *dev)
  2144. {
  2145. struct ssb_bus *bus = dev->dev->bus;
  2146. struct ssb_device *gpiodev, *pcidev = NULL;
  2147. #ifdef CONFIG_SSB_DRIVER_PCICORE
  2148. pcidev = bus->pcicore.dev;
  2149. #endif
  2150. gpiodev = bus->chipco.dev ? : pcidev;
  2151. if (!gpiodev)
  2152. return;
  2153. ssb_write32(gpiodev, B43_GPIO_CONTROL, 0);
  2154. }
  2155. /* http://bcm-specs.sipsolutions.net/EnableMac */
  2156. void b43_mac_enable(struct b43_wldev *dev)
  2157. {
  2158. if (b43_debug(dev, B43_DBG_FIRMWARE)) {
  2159. u16 fwstate;
  2160. fwstate = b43_shm_read16(dev, B43_SHM_SHARED,
  2161. B43_SHM_SH_UCODESTAT);
  2162. if ((fwstate != B43_SHM_SH_UCODESTAT_SUSP) &&
  2163. (fwstate != B43_SHM_SH_UCODESTAT_SLEEP)) {
  2164. b43err(dev->wl, "b43_mac_enable(): The firmware "
  2165. "should be suspended, but current state is %u\n",
  2166. fwstate);
  2167. }
  2168. }
  2169. dev->mac_suspended--;
  2170. B43_WARN_ON(dev->mac_suspended < 0);
  2171. if (dev->mac_suspended == 0) {
  2172. b43_write32(dev, B43_MMIO_MACCTL,
  2173. b43_read32(dev, B43_MMIO_MACCTL)
  2174. | B43_MACCTL_ENABLED);
  2175. b43_write32(dev, B43_MMIO_GEN_IRQ_REASON,
  2176. B43_IRQ_MAC_SUSPENDED);
  2177. /* Commit writes */
  2178. b43_read32(dev, B43_MMIO_MACCTL);
  2179. b43_read32(dev, B43_MMIO_GEN_IRQ_REASON);
  2180. b43_power_saving_ctl_bits(dev, 0);
  2181. }
  2182. }
  2183. /* http://bcm-specs.sipsolutions.net/SuspendMAC */
  2184. void b43_mac_suspend(struct b43_wldev *dev)
  2185. {
  2186. int i;
  2187. u32 tmp;
  2188. might_sleep();
  2189. B43_WARN_ON(dev->mac_suspended < 0);
  2190. if (dev->mac_suspended == 0) {
  2191. b43_power_saving_ctl_bits(dev, B43_PS_AWAKE);
  2192. b43_write32(dev, B43_MMIO_MACCTL,
  2193. b43_read32(dev, B43_MMIO_MACCTL)
  2194. & ~B43_MACCTL_ENABLED);
  2195. /* force pci to flush the write */
  2196. b43_read32(dev, B43_MMIO_MACCTL);
  2197. for (i = 35; i; i--) {
  2198. tmp = b43_read32(dev, B43_MMIO_GEN_IRQ_REASON);
  2199. if (tmp & B43_IRQ_MAC_SUSPENDED)
  2200. goto out;
  2201. udelay(10);
  2202. }
  2203. /* Hm, it seems this will take some time. Use msleep(). */
  2204. for (i = 40; i; i--) {
  2205. tmp = b43_read32(dev, B43_MMIO_GEN_IRQ_REASON);
  2206. if (tmp & B43_IRQ_MAC_SUSPENDED)
  2207. goto out;
  2208. msleep(1);
  2209. }
  2210. b43err(dev->wl, "MAC suspend failed\n");
  2211. }
  2212. out:
  2213. dev->mac_suspended++;
  2214. }
  2215. static void b43_adjust_opmode(struct b43_wldev *dev)
  2216. {
  2217. struct b43_wl *wl = dev->wl;
  2218. u32 ctl;
  2219. u16 cfp_pretbtt;
  2220. ctl = b43_read32(dev, B43_MMIO_MACCTL);
  2221. /* Reset status to STA infrastructure mode. */
  2222. ctl &= ~B43_MACCTL_AP;
  2223. ctl &= ~B43_MACCTL_KEEP_CTL;
  2224. ctl &= ~B43_MACCTL_KEEP_BADPLCP;
  2225. ctl &= ~B43_MACCTL_KEEP_BAD;
  2226. ctl &= ~B43_MACCTL_PROMISC;
  2227. ctl &= ~B43_MACCTL_BEACPROMISC;
  2228. ctl |= B43_MACCTL_INFRA;
  2229. if (b43_is_mode(wl, NL80211_IFTYPE_AP) ||
  2230. b43_is_mode(wl, NL80211_IFTYPE_MESH_POINT))
  2231. ctl |= B43_MACCTL_AP;
  2232. else if (b43_is_mode(wl, NL80211_IFTYPE_ADHOC))
  2233. ctl &= ~B43_MACCTL_INFRA;
  2234. if (wl->filter_flags & FIF_CONTROL)
  2235. ctl |= B43_MACCTL_KEEP_CTL;
  2236. if (wl->filter_flags & FIF_FCSFAIL)
  2237. ctl |= B43_MACCTL_KEEP_BAD;
  2238. if (wl->filter_flags & FIF_PLCPFAIL)
  2239. ctl |= B43_MACCTL_KEEP_BADPLCP;
  2240. if (wl->filter_flags & FIF_PROMISC_IN_BSS)
  2241. ctl |= B43_MACCTL_PROMISC;
  2242. if (wl->filter_flags & FIF_BCN_PRBRESP_PROMISC)
  2243. ctl |= B43_MACCTL_BEACPROMISC;
  2244. /* Workaround: On old hardware the HW-MAC-address-filter
  2245. * doesn't work properly, so always run promisc in filter
  2246. * it in software. */
  2247. if (dev->dev->id.revision <= 4)
  2248. ctl |= B43_MACCTL_PROMISC;
  2249. b43_write32(dev, B43_MMIO_MACCTL, ctl);
  2250. cfp_pretbtt = 2;
  2251. if ((ctl & B43_MACCTL_INFRA) && !(ctl & B43_MACCTL_AP)) {
  2252. if (dev->dev->bus->chip_id == 0x4306 &&
  2253. dev->dev->bus->chip_rev == 3)
  2254. cfp_pretbtt = 100;
  2255. else
  2256. cfp_pretbtt = 50;
  2257. }
  2258. b43_write16(dev, 0x612, cfp_pretbtt);
  2259. }
  2260. static void b43_rate_memory_write(struct b43_wldev *dev, u16 rate, int is_ofdm)
  2261. {
  2262. u16 offset;
  2263. if (is_ofdm) {
  2264. offset = 0x480;
  2265. offset += (b43_plcp_get_ratecode_ofdm(rate) & 0x000F) * 2;
  2266. } else {
  2267. offset = 0x4C0;
  2268. offset += (b43_plcp_get_ratecode_cck(rate) & 0x000F) * 2;
  2269. }
  2270. b43_shm_write16(dev, B43_SHM_SHARED, offset + 0x20,
  2271. b43_shm_read16(dev, B43_SHM_SHARED, offset));
  2272. }
  2273. static void b43_rate_memory_init(struct b43_wldev *dev)
  2274. {
  2275. switch (dev->phy.type) {
  2276. case B43_PHYTYPE_A:
  2277. case B43_PHYTYPE_G:
  2278. case B43_PHYTYPE_N:
  2279. case B43_PHYTYPE_LP:
  2280. b43_rate_memory_write(dev, B43_OFDM_RATE_6MB, 1);
  2281. b43_rate_memory_write(dev, B43_OFDM_RATE_12MB, 1);
  2282. b43_rate_memory_write(dev, B43_OFDM_RATE_18MB, 1);
  2283. b43_rate_memory_write(dev, B43_OFDM_RATE_24MB, 1);
  2284. b43_rate_memory_write(dev, B43_OFDM_RATE_36MB, 1);
  2285. b43_rate_memory_write(dev, B43_OFDM_RATE_48MB, 1);
  2286. b43_rate_memory_write(dev, B43_OFDM_RATE_54MB, 1);
  2287. if (dev->phy.type == B43_PHYTYPE_A)
  2288. break;
  2289. /* fallthrough */
  2290. case B43_PHYTYPE_B:
  2291. b43_rate_memory_write(dev, B43_CCK_RATE_1MB, 0);
  2292. b43_rate_memory_write(dev, B43_CCK_RATE_2MB, 0);
  2293. b43_rate_memory_write(dev, B43_CCK_RATE_5MB, 0);
  2294. b43_rate_memory_write(dev, B43_CCK_RATE_11MB, 0);
  2295. break;
  2296. default:
  2297. B43_WARN_ON(1);
  2298. }
  2299. }
  2300. /* Set the default values for the PHY TX Control Words. */
  2301. static void b43_set_phytxctl_defaults(struct b43_wldev *dev)
  2302. {
  2303. u16 ctl = 0;
  2304. ctl |= B43_TXH_PHY_ENC_CCK;
  2305. ctl |= B43_TXH_PHY_ANT01AUTO;
  2306. ctl |= B43_TXH_PHY_TXPWR;
  2307. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_BEACPHYCTL, ctl);
  2308. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_ACKCTSPHYCTL, ctl);
  2309. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_PRPHYCTL, ctl);
  2310. }
  2311. /* Set the TX-Antenna for management frames sent by firmware. */
  2312. static void b43_mgmtframe_txantenna(struct b43_wldev *dev, int antenna)
  2313. {
  2314. u16 ant;
  2315. u16 tmp;
  2316. ant = b43_antenna_to_phyctl(antenna);
  2317. /* For ACK/CTS */
  2318. tmp = b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_ACKCTSPHYCTL);
  2319. tmp = (tmp & ~B43_TXH_PHY_ANT) | ant;
  2320. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_ACKCTSPHYCTL, tmp);
  2321. /* For Probe Resposes */
  2322. tmp = b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_PRPHYCTL);
  2323. tmp = (tmp & ~B43_TXH_PHY_ANT) | ant;
  2324. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_PRPHYCTL, tmp);
  2325. }
  2326. /* This is the opposite of b43_chip_init() */
  2327. static void b43_chip_exit(struct b43_wldev *dev)
  2328. {
  2329. b43_phy_exit(dev);
  2330. b43_gpio_cleanup(dev);
  2331. /* firmware is released later */
  2332. }
  2333. /* Initialize the chip
  2334. * http://bcm-specs.sipsolutions.net/ChipInit
  2335. */
  2336. static int b43_chip_init(struct b43_wldev *dev)
  2337. {
  2338. struct b43_phy *phy = &dev->phy;
  2339. int err;
  2340. u32 value32, macctl;
  2341. u16 value16;
  2342. /* Initialize the MAC control */
  2343. macctl = B43_MACCTL_IHR_ENABLED | B43_MACCTL_SHM_ENABLED;
  2344. if (dev->phy.gmode)
  2345. macctl |= B43_MACCTL_GMODE;
  2346. macctl |= B43_MACCTL_INFRA;
  2347. b43_write32(dev, B43_MMIO_MACCTL, macctl);
  2348. err = b43_request_firmware(dev);
  2349. if (err)
  2350. goto out;
  2351. err = b43_upload_microcode(dev);
  2352. if (err)
  2353. goto out; /* firmware is released later */
  2354. err = b43_gpio_init(dev);
  2355. if (err)
  2356. goto out; /* firmware is released later */
  2357. err = b43_upload_initvals(dev);
  2358. if (err)
  2359. goto err_gpio_clean;
  2360. /* Turn the Analog on and initialize the PHY. */
  2361. phy->ops->switch_analog(dev, 1);
  2362. err = b43_phy_init(dev);
  2363. if (err)
  2364. goto err_gpio_clean;
  2365. /* Disable Interference Mitigation. */
  2366. if (phy->ops->interf_mitigation)
  2367. phy->ops->interf_mitigation(dev, B43_INTERFMODE_NONE);
  2368. /* Select the antennae */
  2369. if (phy->ops->set_rx_antenna)
  2370. phy->ops->set_rx_antenna(dev, B43_ANTENNA_DEFAULT);
  2371. b43_mgmtframe_txantenna(dev, B43_ANTENNA_DEFAULT);
  2372. if (phy->type == B43_PHYTYPE_B) {
  2373. value16 = b43_read16(dev, 0x005E);
  2374. value16 |= 0x0004;
  2375. b43_write16(dev, 0x005E, value16);
  2376. }
  2377. b43_write32(dev, 0x0100, 0x01000000);
  2378. if (dev->dev->id.revision < 5)
  2379. b43_write32(dev, 0x010C, 0x01000000);
  2380. b43_write32(dev, B43_MMIO_MACCTL, b43_read32(dev, B43_MMIO_MACCTL)
  2381. & ~B43_MACCTL_INFRA);
  2382. b43_write32(dev, B43_MMIO_MACCTL, b43_read32(dev, B43_MMIO_MACCTL)
  2383. | B43_MACCTL_INFRA);
  2384. /* Probe Response Timeout value */
  2385. /* FIXME: Default to 0, has to be set by ioctl probably... :-/ */
  2386. b43_shm_write16(dev, B43_SHM_SHARED, 0x0074, 0x0000);
  2387. /* Initially set the wireless operation mode. */
  2388. b43_adjust_opmode(dev);
  2389. if (dev->dev->id.revision < 3) {
  2390. b43_write16(dev, 0x060E, 0x0000);
  2391. b43_write16(dev, 0x0610, 0x8000);
  2392. b43_write16(dev, 0x0604, 0x0000);
  2393. b43_write16(dev, 0x0606, 0x0200);
  2394. } else {
  2395. b43_write32(dev, 0x0188, 0x80000000);
  2396. b43_write32(dev, 0x018C, 0x02000000);
  2397. }
  2398. b43_write32(dev, B43_MMIO_GEN_IRQ_REASON, 0x00004000);
  2399. b43_write32(dev, B43_MMIO_DMA0_IRQ_MASK, 0x0001DC00);
  2400. b43_write32(dev, B43_MMIO_DMA1_IRQ_MASK, 0x0000DC00);
  2401. b43_write32(dev, B43_MMIO_DMA2_IRQ_MASK, 0x0000DC00);
  2402. b43_write32(dev, B43_MMIO_DMA3_IRQ_MASK, 0x0001DC00);
  2403. b43_write32(dev, B43_MMIO_DMA4_IRQ_MASK, 0x0000DC00);
  2404. b43_write32(dev, B43_MMIO_DMA5_IRQ_MASK, 0x0000DC00);
  2405. value32 = ssb_read32(dev->dev, SSB_TMSLOW);
  2406. value32 |= 0x00100000;
  2407. ssb_write32(dev->dev, SSB_TMSLOW, value32);
  2408. b43_write16(dev, B43_MMIO_POWERUP_DELAY,
  2409. dev->dev->bus->chipco.fast_pwrup_delay);
  2410. err = 0;
  2411. b43dbg(dev->wl, "Chip initialized\n");
  2412. out:
  2413. return err;
  2414. err_gpio_clean:
  2415. b43_gpio_cleanup(dev);
  2416. return err;
  2417. }
  2418. static void b43_periodic_every60sec(struct b43_wldev *dev)
  2419. {
  2420. const struct b43_phy_operations *ops = dev->phy.ops;
  2421. if (ops->pwork_60sec)
  2422. ops->pwork_60sec(dev);
  2423. /* Force check the TX power emission now. */
  2424. b43_phy_txpower_check(dev, B43_TXPWR_IGNORE_TIME);
  2425. }
  2426. static void b43_periodic_every30sec(struct b43_wldev *dev)
  2427. {
  2428. /* Update device statistics. */
  2429. b43_calculate_link_quality(dev);
  2430. }
  2431. static void b43_periodic_every15sec(struct b43_wldev *dev)
  2432. {
  2433. struct b43_phy *phy = &dev->phy;
  2434. u16 wdr;
  2435. if (dev->fw.opensource) {
  2436. /* Check if the firmware is still alive.
  2437. * It will reset the watchdog counter to 0 in its idle loop. */
  2438. wdr = b43_shm_read16(dev, B43_SHM_SCRATCH, B43_WATCHDOG_REG);
  2439. if (unlikely(wdr)) {
  2440. b43err(dev->wl, "Firmware watchdog: The firmware died!\n");
  2441. b43_controller_restart(dev, "Firmware watchdog");
  2442. return;
  2443. } else {
  2444. b43_shm_write16(dev, B43_SHM_SCRATCH,
  2445. B43_WATCHDOG_REG, 1);
  2446. }
  2447. }
  2448. if (phy->ops->pwork_15sec)
  2449. phy->ops->pwork_15sec(dev);
  2450. atomic_set(&phy->txerr_cnt, B43_PHY_TX_BADNESS_LIMIT);
  2451. wmb();
  2452. }
  2453. static void do_periodic_work(struct b43_wldev *dev)
  2454. {
  2455. unsigned int state;
  2456. state = dev->periodic_state;
  2457. if (state % 4 == 0)
  2458. b43_periodic_every60sec(dev);
  2459. if (state % 2 == 0)
  2460. b43_periodic_every30sec(dev);
  2461. b43_periodic_every15sec(dev);
  2462. }
  2463. /* Periodic work locking policy:
  2464. * The whole periodic work handler is protected by
  2465. * wl->mutex. If another lock is needed somewhere in the
  2466. * pwork callchain, it's aquired in-place, where it's needed.
  2467. */
  2468. static void b43_periodic_work_handler(struct work_struct *work)
  2469. {
  2470. struct b43_wldev *dev = container_of(work, struct b43_wldev,
  2471. periodic_work.work);
  2472. struct b43_wl *wl = dev->wl;
  2473. unsigned long delay;
  2474. mutex_lock(&wl->mutex);
  2475. if (unlikely(b43_status(dev) != B43_STAT_STARTED))
  2476. goto out;
  2477. if (b43_debug(dev, B43_DBG_PWORK_STOP))
  2478. goto out_requeue;
  2479. do_periodic_work(dev);
  2480. dev->periodic_state++;
  2481. out_requeue:
  2482. if (b43_debug(dev, B43_DBG_PWORK_FAST))
  2483. delay = msecs_to_jiffies(50);
  2484. else
  2485. delay = round_jiffies_relative(HZ * 15);
  2486. ieee80211_queue_delayed_work(wl->hw, &dev->periodic_work, delay);
  2487. out:
  2488. mutex_unlock(&wl->mutex);
  2489. }
  2490. static void b43_periodic_tasks_setup(struct b43_wldev *dev)
  2491. {
  2492. struct delayed_work *work = &dev->periodic_work;
  2493. dev->periodic_state = 0;
  2494. INIT_DELAYED_WORK(work, b43_periodic_work_handler);
  2495. ieee80211_queue_delayed_work(dev->wl->hw, work, 0);
  2496. }
  2497. /* Check if communication with the device works correctly. */
  2498. static int b43_validate_chipaccess(struct b43_wldev *dev)
  2499. {
  2500. u32 v, backup0, backup4;
  2501. backup0 = b43_shm_read32(dev, B43_SHM_SHARED, 0);
  2502. backup4 = b43_shm_read32(dev, B43_SHM_SHARED, 4);
  2503. /* Check for read/write and endianness problems. */
  2504. b43_shm_write32(dev, B43_SHM_SHARED, 0, 0x55AAAA55);
  2505. if (b43_shm_read32(dev, B43_SHM_SHARED, 0) != 0x55AAAA55)
  2506. goto error;
  2507. b43_shm_write32(dev, B43_SHM_SHARED, 0, 0xAA5555AA);
  2508. if (b43_shm_read32(dev, B43_SHM_SHARED, 0) != 0xAA5555AA)
  2509. goto error;
  2510. /* Check if unaligned 32bit SHM_SHARED access works properly.
  2511. * However, don't bail out on failure, because it's noncritical. */
  2512. b43_shm_write16(dev, B43_SHM_SHARED, 0, 0x1122);
  2513. b43_shm_write16(dev, B43_SHM_SHARED, 2, 0x3344);
  2514. b43_shm_write16(dev, B43_SHM_SHARED, 4, 0x5566);
  2515. b43_shm_write16(dev, B43_SHM_SHARED, 6, 0x7788);
  2516. if (b43_shm_read32(dev, B43_SHM_SHARED, 2) != 0x55663344)
  2517. b43warn(dev->wl, "Unaligned 32bit SHM read access is broken\n");
  2518. b43_shm_write32(dev, B43_SHM_SHARED, 2, 0xAABBCCDD);
  2519. if (b43_shm_read16(dev, B43_SHM_SHARED, 0) != 0x1122 ||
  2520. b43_shm_read16(dev, B43_SHM_SHARED, 2) != 0xCCDD ||
  2521. b43_shm_read16(dev, B43_SHM_SHARED, 4) != 0xAABB ||
  2522. b43_shm_read16(dev, B43_SHM_SHARED, 6) != 0x7788)
  2523. b43warn(dev->wl, "Unaligned 32bit SHM write access is broken\n");
  2524. b43_shm_write32(dev, B43_SHM_SHARED, 0, backup0);
  2525. b43_shm_write32(dev, B43_SHM_SHARED, 4, backup4);
  2526. if ((dev->dev->id.revision >= 3) && (dev->dev->id.revision <= 10)) {
  2527. /* The 32bit register shadows the two 16bit registers
  2528. * with update sideeffects. Validate this. */
  2529. b43_write16(dev, B43_MMIO_TSF_CFP_START, 0xAAAA);
  2530. b43_write32(dev, B43_MMIO_TSF_CFP_START, 0xCCCCBBBB);
  2531. if (b43_read16(dev, B43_MMIO_TSF_CFP_START_LOW) != 0xBBBB)
  2532. goto error;
  2533. if (b43_read16(dev, B43_MMIO_TSF_CFP_START_HIGH) != 0xCCCC)
  2534. goto error;
  2535. }
  2536. b43_write32(dev, B43_MMIO_TSF_CFP_START, 0);
  2537. v = b43_read32(dev, B43_MMIO_MACCTL);
  2538. v |= B43_MACCTL_GMODE;
  2539. if (v != (B43_MACCTL_GMODE | B43_MACCTL_IHR_ENABLED))
  2540. goto error;
  2541. return 0;
  2542. error:
  2543. b43err(dev->wl, "Failed to validate the chipaccess\n");
  2544. return -ENODEV;
  2545. }
  2546. static void b43_security_init(struct b43_wldev *dev)
  2547. {
  2548. dev->ktp = b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_KTP);
  2549. /* KTP is a word address, but we address SHM bytewise.
  2550. * So multiply by two.
  2551. */
  2552. dev->ktp *= 2;
  2553. /* Number of RCMTA address slots */
  2554. b43_write16(dev, B43_MMIO_RCMTA_COUNT, B43_NR_PAIRWISE_KEYS);
  2555. /* Clear the key memory. */
  2556. b43_clear_keys(dev);
  2557. }
  2558. #ifdef CONFIG_B43_HWRNG
  2559. static int b43_rng_read(struct hwrng *rng, u32 *data)
  2560. {
  2561. struct b43_wl *wl = (struct b43_wl *)rng->priv;
  2562. unsigned long flags;
  2563. /* Don't take wl->mutex here, as it could deadlock with
  2564. * hwrng internal locking. It's not needed to take
  2565. * wl->mutex here, anyway. */
  2566. spin_lock_irqsave(&wl->irq_lock, flags);
  2567. *data = b43_read16(wl->current_dev, B43_MMIO_RNG);
  2568. spin_unlock_irqrestore(&wl->irq_lock, flags);
  2569. return (sizeof(u16));
  2570. }
  2571. #endif /* CONFIG_B43_HWRNG */
  2572. static void b43_rng_exit(struct b43_wl *wl)
  2573. {
  2574. #ifdef CONFIG_B43_HWRNG
  2575. if (wl->rng_initialized)
  2576. hwrng_unregister(&wl->rng);
  2577. #endif /* CONFIG_B43_HWRNG */
  2578. }
  2579. static int b43_rng_init(struct b43_wl *wl)
  2580. {
  2581. int err = 0;
  2582. #ifdef CONFIG_B43_HWRNG
  2583. snprintf(wl->rng_name, ARRAY_SIZE(wl->rng_name),
  2584. "%s_%s", KBUILD_MODNAME, wiphy_name(wl->hw->wiphy));
  2585. wl->rng.name = wl->rng_name;
  2586. wl->rng.data_read = b43_rng_read;
  2587. wl->rng.priv = (unsigned long)wl;
  2588. wl->rng_initialized = 1;
  2589. err = hwrng_register(&wl->rng);
  2590. if (err) {
  2591. wl->rng_initialized = 0;
  2592. b43err(wl, "Failed to register the random "
  2593. "number generator (%d)\n", err);
  2594. }
  2595. #endif /* CONFIG_B43_HWRNG */
  2596. return err;
  2597. }
  2598. static int b43_op_tx(struct ieee80211_hw *hw,
  2599. struct sk_buff *skb)
  2600. {
  2601. struct b43_wl *wl = hw_to_b43_wl(hw);
  2602. struct b43_wldev *dev = wl->current_dev;
  2603. unsigned long flags;
  2604. int err;
  2605. if (unlikely(skb->len < 2 + 2 + 6)) {
  2606. /* Too short, this can't be a valid frame. */
  2607. goto drop_packet;
  2608. }
  2609. B43_WARN_ON(skb_shinfo(skb)->nr_frags);
  2610. if (unlikely(!dev))
  2611. goto drop_packet;
  2612. /* Transmissions on seperate queues can run concurrently. */
  2613. read_lock_irqsave(&wl->tx_lock, flags);
  2614. err = -ENODEV;
  2615. if (likely(b43_status(dev) >= B43_STAT_STARTED)) {
  2616. if (b43_using_pio_transfers(dev))
  2617. err = b43_pio_tx(dev, skb);
  2618. else
  2619. err = b43_dma_tx(dev, skb);
  2620. }
  2621. read_unlock_irqrestore(&wl->tx_lock, flags);
  2622. if (unlikely(err))
  2623. goto drop_packet;
  2624. return NETDEV_TX_OK;
  2625. drop_packet:
  2626. /* We can not transmit this packet. Drop it. */
  2627. dev_kfree_skb_any(skb);
  2628. return NETDEV_TX_OK;
  2629. }
  2630. /* Locking: wl->irq_lock */
  2631. static void b43_qos_params_upload(struct b43_wldev *dev,
  2632. const struct ieee80211_tx_queue_params *p,
  2633. u16 shm_offset)
  2634. {
  2635. u16 params[B43_NR_QOSPARAMS];
  2636. int bslots, tmp;
  2637. unsigned int i;
  2638. bslots = b43_read16(dev, B43_MMIO_RNG) & p->cw_min;
  2639. memset(&params, 0, sizeof(params));
  2640. params[B43_QOSPARAM_TXOP] = p->txop * 32;
  2641. params[B43_QOSPARAM_CWMIN] = p->cw_min;
  2642. params[B43_QOSPARAM_CWMAX] = p->cw_max;
  2643. params[B43_QOSPARAM_CWCUR] = p->cw_min;
  2644. params[B43_QOSPARAM_AIFS] = p->aifs;
  2645. params[B43_QOSPARAM_BSLOTS] = bslots;
  2646. params[B43_QOSPARAM_REGGAP] = bslots + p->aifs;
  2647. for (i = 0; i < ARRAY_SIZE(params); i++) {
  2648. if (i == B43_QOSPARAM_STATUS) {
  2649. tmp = b43_shm_read16(dev, B43_SHM_SHARED,
  2650. shm_offset + (i * 2));
  2651. /* Mark the parameters as updated. */
  2652. tmp |= 0x100;
  2653. b43_shm_write16(dev, B43_SHM_SHARED,
  2654. shm_offset + (i * 2),
  2655. tmp);
  2656. } else {
  2657. b43_shm_write16(dev, B43_SHM_SHARED,
  2658. shm_offset + (i * 2),
  2659. params[i]);
  2660. }
  2661. }
  2662. }
  2663. /* Mapping of mac80211 queue numbers to b43 QoS SHM offsets. */
  2664. static const u16 b43_qos_shm_offsets[] = {
  2665. /* [mac80211-queue-nr] = SHM_OFFSET, */
  2666. [0] = B43_QOS_VOICE,
  2667. [1] = B43_QOS_VIDEO,
  2668. [2] = B43_QOS_BESTEFFORT,
  2669. [3] = B43_QOS_BACKGROUND,
  2670. };
  2671. /* Update all QOS parameters in hardware. */
  2672. static void b43_qos_upload_all(struct b43_wldev *dev)
  2673. {
  2674. struct b43_wl *wl = dev->wl;
  2675. struct b43_qos_params *params;
  2676. unsigned int i;
  2677. BUILD_BUG_ON(ARRAY_SIZE(b43_qos_shm_offsets) !=
  2678. ARRAY_SIZE(wl->qos_params));
  2679. b43_mac_suspend(dev);
  2680. for (i = 0; i < ARRAY_SIZE(wl->qos_params); i++) {
  2681. params = &(wl->qos_params[i]);
  2682. b43_qos_params_upload(dev, &(params->p),
  2683. b43_qos_shm_offsets[i]);
  2684. }
  2685. b43_mac_enable(dev);
  2686. }
  2687. static void b43_qos_clear(struct b43_wl *wl)
  2688. {
  2689. struct b43_qos_params *params;
  2690. unsigned int i;
  2691. /* Initialize QoS parameters to sane defaults. */
  2692. BUILD_BUG_ON(ARRAY_SIZE(b43_qos_shm_offsets) !=
  2693. ARRAY_SIZE(wl->qos_params));
  2694. for (i = 0; i < ARRAY_SIZE(wl->qos_params); i++) {
  2695. params = &(wl->qos_params[i]);
  2696. switch (b43_qos_shm_offsets[i]) {
  2697. case B43_QOS_VOICE:
  2698. params->p.txop = 0;
  2699. params->p.aifs = 2;
  2700. params->p.cw_min = 0x0001;
  2701. params->p.cw_max = 0x0001;
  2702. break;
  2703. case B43_QOS_VIDEO:
  2704. params->p.txop = 0;
  2705. params->p.aifs = 2;
  2706. params->p.cw_min = 0x0001;
  2707. params->p.cw_max = 0x0001;
  2708. break;
  2709. case B43_QOS_BESTEFFORT:
  2710. params->p.txop = 0;
  2711. params->p.aifs = 3;
  2712. params->p.cw_min = 0x0001;
  2713. params->p.cw_max = 0x03FF;
  2714. break;
  2715. case B43_QOS_BACKGROUND:
  2716. params->p.txop = 0;
  2717. params->p.aifs = 7;
  2718. params->p.cw_min = 0x0001;
  2719. params->p.cw_max = 0x03FF;
  2720. break;
  2721. default:
  2722. B43_WARN_ON(1);
  2723. }
  2724. }
  2725. }
  2726. /* Initialize the core's QOS capabilities */
  2727. static void b43_qos_init(struct b43_wldev *dev)
  2728. {
  2729. /* Upload the current QOS parameters. */
  2730. b43_qos_upload_all(dev);
  2731. /* Enable QOS support. */
  2732. b43_hf_write(dev, b43_hf_read(dev) | B43_HF_EDCF);
  2733. b43_write16(dev, B43_MMIO_IFSCTL,
  2734. b43_read16(dev, B43_MMIO_IFSCTL)
  2735. | B43_MMIO_IFSCTL_USE_EDCF);
  2736. }
  2737. static int b43_op_conf_tx(struct ieee80211_hw *hw, u16 _queue,
  2738. const struct ieee80211_tx_queue_params *params)
  2739. {
  2740. struct b43_wl *wl = hw_to_b43_wl(hw);
  2741. struct b43_wldev *dev;
  2742. unsigned int queue = (unsigned int)_queue;
  2743. int err = -ENODEV;
  2744. if (queue >= ARRAY_SIZE(wl->qos_params)) {
  2745. /* Queue not available or don't support setting
  2746. * params on this queue. Return success to not
  2747. * confuse mac80211. */
  2748. return 0;
  2749. }
  2750. BUILD_BUG_ON(ARRAY_SIZE(b43_qos_shm_offsets) !=
  2751. ARRAY_SIZE(wl->qos_params));
  2752. mutex_lock(&wl->mutex);
  2753. dev = wl->current_dev;
  2754. if (unlikely(!dev || (b43_status(dev) < B43_STAT_INITIALIZED)))
  2755. goto out_unlock;
  2756. memcpy(&(wl->qos_params[queue].p), params, sizeof(*params));
  2757. b43_mac_suspend(dev);
  2758. b43_qos_params_upload(dev, &(wl->qos_params[queue].p),
  2759. b43_qos_shm_offsets[queue]);
  2760. b43_mac_enable(dev);
  2761. err = 0;
  2762. out_unlock:
  2763. mutex_unlock(&wl->mutex);
  2764. return err;
  2765. }
  2766. static int b43_op_get_tx_stats(struct ieee80211_hw *hw,
  2767. struct ieee80211_tx_queue_stats *stats)
  2768. {
  2769. struct b43_wl *wl = hw_to_b43_wl(hw);
  2770. struct b43_wldev *dev = wl->current_dev;
  2771. unsigned long flags;
  2772. int err = -ENODEV;
  2773. if (!dev)
  2774. goto out;
  2775. spin_lock_irqsave(&wl->irq_lock, flags);
  2776. if (likely(b43_status(dev) >= B43_STAT_STARTED)) {
  2777. if (b43_using_pio_transfers(dev))
  2778. b43_pio_get_tx_stats(dev, stats);
  2779. else
  2780. b43_dma_get_tx_stats(dev, stats);
  2781. err = 0;
  2782. }
  2783. spin_unlock_irqrestore(&wl->irq_lock, flags);
  2784. out:
  2785. return err;
  2786. }
  2787. static int b43_op_get_stats(struct ieee80211_hw *hw,
  2788. struct ieee80211_low_level_stats *stats)
  2789. {
  2790. struct b43_wl *wl = hw_to_b43_wl(hw);
  2791. unsigned long flags;
  2792. spin_lock_irqsave(&wl->irq_lock, flags);
  2793. memcpy(stats, &wl->ieee_stats, sizeof(*stats));
  2794. spin_unlock_irqrestore(&wl->irq_lock, flags);
  2795. return 0;
  2796. }
  2797. static u64 b43_op_get_tsf(struct ieee80211_hw *hw)
  2798. {
  2799. struct b43_wl *wl = hw_to_b43_wl(hw);
  2800. struct b43_wldev *dev;
  2801. u64 tsf;
  2802. mutex_lock(&wl->mutex);
  2803. spin_lock_irq(&wl->irq_lock);
  2804. dev = wl->current_dev;
  2805. if (dev && (b43_status(dev) >= B43_STAT_INITIALIZED))
  2806. b43_tsf_read(dev, &tsf);
  2807. else
  2808. tsf = 0;
  2809. spin_unlock_irq(&wl->irq_lock);
  2810. mutex_unlock(&wl->mutex);
  2811. return tsf;
  2812. }
  2813. static void b43_op_set_tsf(struct ieee80211_hw *hw, u64 tsf)
  2814. {
  2815. struct b43_wl *wl = hw_to_b43_wl(hw);
  2816. struct b43_wldev *dev;
  2817. mutex_lock(&wl->mutex);
  2818. spin_lock_irq(&wl->irq_lock);
  2819. dev = wl->current_dev;
  2820. if (dev && (b43_status(dev) >= B43_STAT_INITIALIZED))
  2821. b43_tsf_write(dev, tsf);
  2822. spin_unlock_irq(&wl->irq_lock);
  2823. mutex_unlock(&wl->mutex);
  2824. }
  2825. static void b43_put_phy_into_reset(struct b43_wldev *dev)
  2826. {
  2827. struct ssb_device *sdev = dev->dev;
  2828. u32 tmslow;
  2829. tmslow = ssb_read32(sdev, SSB_TMSLOW);
  2830. tmslow &= ~B43_TMSLOW_GMODE;
  2831. tmslow |= B43_TMSLOW_PHYRESET;
  2832. tmslow |= SSB_TMSLOW_FGC;
  2833. ssb_write32(sdev, SSB_TMSLOW, tmslow);
  2834. msleep(1);
  2835. tmslow = ssb_read32(sdev, SSB_TMSLOW);
  2836. tmslow &= ~SSB_TMSLOW_FGC;
  2837. tmslow |= B43_TMSLOW_PHYRESET;
  2838. ssb_write32(sdev, SSB_TMSLOW, tmslow);
  2839. msleep(1);
  2840. }
  2841. static const char *band_to_string(enum ieee80211_band band)
  2842. {
  2843. switch (band) {
  2844. case IEEE80211_BAND_5GHZ:
  2845. return "5";
  2846. case IEEE80211_BAND_2GHZ:
  2847. return "2.4";
  2848. default:
  2849. break;
  2850. }
  2851. B43_WARN_ON(1);
  2852. return "";
  2853. }
  2854. /* Expects wl->mutex locked */
  2855. static int b43_switch_band(struct b43_wl *wl, struct ieee80211_channel *chan)
  2856. {
  2857. struct b43_wldev *up_dev = NULL;
  2858. struct b43_wldev *down_dev;
  2859. struct b43_wldev *d;
  2860. int err;
  2861. bool uninitialized_var(gmode);
  2862. int prev_status;
  2863. /* Find a device and PHY which supports the band. */
  2864. list_for_each_entry(d, &wl->devlist, list) {
  2865. switch (chan->band) {
  2866. case IEEE80211_BAND_5GHZ:
  2867. if (d->phy.supports_5ghz) {
  2868. up_dev = d;
  2869. gmode = 0;
  2870. }
  2871. break;
  2872. case IEEE80211_BAND_2GHZ:
  2873. if (d->phy.supports_2ghz) {
  2874. up_dev = d;
  2875. gmode = 1;
  2876. }
  2877. break;
  2878. default:
  2879. B43_WARN_ON(1);
  2880. return -EINVAL;
  2881. }
  2882. if (up_dev)
  2883. break;
  2884. }
  2885. if (!up_dev) {
  2886. b43err(wl, "Could not find a device for %s-GHz band operation\n",
  2887. band_to_string(chan->band));
  2888. return -ENODEV;
  2889. }
  2890. if ((up_dev == wl->current_dev) &&
  2891. (!!wl->current_dev->phy.gmode == !!gmode)) {
  2892. /* This device is already running. */
  2893. return 0;
  2894. }
  2895. b43dbg(wl, "Switching to %s-GHz band\n",
  2896. band_to_string(chan->band));
  2897. down_dev = wl->current_dev;
  2898. prev_status = b43_status(down_dev);
  2899. /* Shutdown the currently running core. */
  2900. if (prev_status >= B43_STAT_STARTED)
  2901. b43_wireless_core_stop(down_dev);
  2902. if (prev_status >= B43_STAT_INITIALIZED)
  2903. b43_wireless_core_exit(down_dev);
  2904. if (down_dev != up_dev) {
  2905. /* We switch to a different core, so we put PHY into
  2906. * RESET on the old core. */
  2907. b43_put_phy_into_reset(down_dev);
  2908. }
  2909. /* Now start the new core. */
  2910. up_dev->phy.gmode = gmode;
  2911. if (prev_status >= B43_STAT_INITIALIZED) {
  2912. err = b43_wireless_core_init(up_dev);
  2913. if (err) {
  2914. b43err(wl, "Fatal: Could not initialize device for "
  2915. "selected %s-GHz band\n",
  2916. band_to_string(chan->band));
  2917. goto init_failure;
  2918. }
  2919. }
  2920. if (prev_status >= B43_STAT_STARTED) {
  2921. err = b43_wireless_core_start(up_dev);
  2922. if (err) {
  2923. b43err(wl, "Fatal: Coult not start device for "
  2924. "selected %s-GHz band\n",
  2925. band_to_string(chan->band));
  2926. b43_wireless_core_exit(up_dev);
  2927. goto init_failure;
  2928. }
  2929. }
  2930. B43_WARN_ON(b43_status(up_dev) != prev_status);
  2931. wl->current_dev = up_dev;
  2932. return 0;
  2933. init_failure:
  2934. /* Whoops, failed to init the new core. No core is operating now. */
  2935. wl->current_dev = NULL;
  2936. return err;
  2937. }
  2938. /* Write the short and long frame retry limit values. */
  2939. static void b43_set_retry_limits(struct b43_wldev *dev,
  2940. unsigned int short_retry,
  2941. unsigned int long_retry)
  2942. {
  2943. /* The retry limit is a 4-bit counter. Enforce this to avoid overflowing
  2944. * the chip-internal counter. */
  2945. short_retry = min(short_retry, (unsigned int)0xF);
  2946. long_retry = min(long_retry, (unsigned int)0xF);
  2947. b43_shm_write16(dev, B43_SHM_SCRATCH, B43_SHM_SC_SRLIMIT,
  2948. short_retry);
  2949. b43_shm_write16(dev, B43_SHM_SCRATCH, B43_SHM_SC_LRLIMIT,
  2950. long_retry);
  2951. }
  2952. static int b43_op_config(struct ieee80211_hw *hw, u32 changed)
  2953. {
  2954. struct b43_wl *wl = hw_to_b43_wl(hw);
  2955. struct b43_wldev *dev;
  2956. struct b43_phy *phy;
  2957. struct ieee80211_conf *conf = &hw->conf;
  2958. unsigned long flags;
  2959. int antenna;
  2960. int err = 0;
  2961. mutex_lock(&wl->mutex);
  2962. /* Switch the band (if necessary). This might change the active core. */
  2963. err = b43_switch_band(wl, conf->channel);
  2964. if (err)
  2965. goto out_unlock_mutex;
  2966. dev = wl->current_dev;
  2967. phy = &dev->phy;
  2968. b43_mac_suspend(dev);
  2969. if (changed & IEEE80211_CONF_CHANGE_RETRY_LIMITS)
  2970. b43_set_retry_limits(dev, conf->short_frame_max_tx_count,
  2971. conf->long_frame_max_tx_count);
  2972. changed &= ~IEEE80211_CONF_CHANGE_RETRY_LIMITS;
  2973. if (!changed)
  2974. goto out_mac_enable;
  2975. /* Switch to the requested channel.
  2976. * The firmware takes care of races with the TX handler. */
  2977. if (conf->channel->hw_value != phy->channel)
  2978. b43_switch_channel(dev, conf->channel->hw_value);
  2979. dev->wl->radiotap_enabled = !!(conf->flags & IEEE80211_CONF_RADIOTAP);
  2980. /* Adjust the desired TX power level. */
  2981. if (conf->power_level != 0) {
  2982. spin_lock_irqsave(&wl->irq_lock, flags);
  2983. if (conf->power_level != phy->desired_txpower) {
  2984. phy->desired_txpower = conf->power_level;
  2985. b43_phy_txpower_check(dev, B43_TXPWR_IGNORE_TIME |
  2986. B43_TXPWR_IGNORE_TSSI);
  2987. }
  2988. spin_unlock_irqrestore(&wl->irq_lock, flags);
  2989. }
  2990. /* Antennas for RX and management frame TX. */
  2991. antenna = B43_ANTENNA_DEFAULT;
  2992. b43_mgmtframe_txantenna(dev, antenna);
  2993. antenna = B43_ANTENNA_DEFAULT;
  2994. if (phy->ops->set_rx_antenna)
  2995. phy->ops->set_rx_antenna(dev, antenna);
  2996. if (wl->radio_enabled != phy->radio_on) {
  2997. if (wl->radio_enabled) {
  2998. b43_software_rfkill(dev, false);
  2999. b43info(dev->wl, "Radio turned on by software\n");
  3000. if (!dev->radio_hw_enable) {
  3001. b43info(dev->wl, "The hardware RF-kill button "
  3002. "still turns the radio physically off. "
  3003. "Press the button to turn it on.\n");
  3004. }
  3005. } else {
  3006. b43_software_rfkill(dev, true);
  3007. b43info(dev->wl, "Radio turned off by software\n");
  3008. }
  3009. }
  3010. out_mac_enable:
  3011. b43_mac_enable(dev);
  3012. out_unlock_mutex:
  3013. mutex_unlock(&wl->mutex);
  3014. return err;
  3015. }
  3016. static void b43_update_basic_rates(struct b43_wldev *dev, u32 brates)
  3017. {
  3018. struct ieee80211_supported_band *sband =
  3019. dev->wl->hw->wiphy->bands[b43_current_band(dev->wl)];
  3020. struct ieee80211_rate *rate;
  3021. int i;
  3022. u16 basic, direct, offset, basic_offset, rateptr;
  3023. for (i = 0; i < sband->n_bitrates; i++) {
  3024. rate = &sband->bitrates[i];
  3025. if (b43_is_cck_rate(rate->hw_value)) {
  3026. direct = B43_SHM_SH_CCKDIRECT;
  3027. basic = B43_SHM_SH_CCKBASIC;
  3028. offset = b43_plcp_get_ratecode_cck(rate->hw_value);
  3029. offset &= 0xF;
  3030. } else {
  3031. direct = B43_SHM_SH_OFDMDIRECT;
  3032. basic = B43_SHM_SH_OFDMBASIC;
  3033. offset = b43_plcp_get_ratecode_ofdm(rate->hw_value);
  3034. offset &= 0xF;
  3035. }
  3036. rate = ieee80211_get_response_rate(sband, brates, rate->bitrate);
  3037. if (b43_is_cck_rate(rate->hw_value)) {
  3038. basic_offset = b43_plcp_get_ratecode_cck(rate->hw_value);
  3039. basic_offset &= 0xF;
  3040. } else {
  3041. basic_offset = b43_plcp_get_ratecode_ofdm(rate->hw_value);
  3042. basic_offset &= 0xF;
  3043. }
  3044. /*
  3045. * Get the pointer that we need to point to
  3046. * from the direct map
  3047. */
  3048. rateptr = b43_shm_read16(dev, B43_SHM_SHARED,
  3049. direct + 2 * basic_offset);
  3050. /* and write it to the basic map */
  3051. b43_shm_write16(dev, B43_SHM_SHARED, basic + 2 * offset,
  3052. rateptr);
  3053. }
  3054. }
  3055. static void b43_op_bss_info_changed(struct ieee80211_hw *hw,
  3056. struct ieee80211_vif *vif,
  3057. struct ieee80211_bss_conf *conf,
  3058. u32 changed)
  3059. {
  3060. struct b43_wl *wl = hw_to_b43_wl(hw);
  3061. struct b43_wldev *dev;
  3062. unsigned long flags;
  3063. mutex_lock(&wl->mutex);
  3064. dev = wl->current_dev;
  3065. if (!dev || b43_status(dev) < B43_STAT_STARTED)
  3066. goto out_unlock_mutex;
  3067. B43_WARN_ON(wl->vif != vif);
  3068. spin_lock_irqsave(&wl->irq_lock, flags);
  3069. if (changed & BSS_CHANGED_BSSID) {
  3070. if (conf->bssid)
  3071. memcpy(wl->bssid, conf->bssid, ETH_ALEN);
  3072. else
  3073. memset(wl->bssid, 0, ETH_ALEN);
  3074. }
  3075. if (b43_status(dev) >= B43_STAT_INITIALIZED) {
  3076. if (changed & BSS_CHANGED_BEACON &&
  3077. (b43_is_mode(wl, NL80211_IFTYPE_AP) ||
  3078. b43_is_mode(wl, NL80211_IFTYPE_MESH_POINT) ||
  3079. b43_is_mode(wl, NL80211_IFTYPE_ADHOC)))
  3080. b43_update_templates(wl);
  3081. if (changed & BSS_CHANGED_BSSID)
  3082. b43_write_mac_bssid_templates(dev);
  3083. }
  3084. spin_unlock_irqrestore(&wl->irq_lock, flags);
  3085. b43_mac_suspend(dev);
  3086. /* Update templates for AP/mesh mode. */
  3087. if (changed & BSS_CHANGED_BEACON_INT &&
  3088. (b43_is_mode(wl, NL80211_IFTYPE_AP) ||
  3089. b43_is_mode(wl, NL80211_IFTYPE_MESH_POINT) ||
  3090. b43_is_mode(wl, NL80211_IFTYPE_ADHOC)))
  3091. b43_set_beacon_int(dev, conf->beacon_int);
  3092. if (changed & BSS_CHANGED_BASIC_RATES)
  3093. b43_update_basic_rates(dev, conf->basic_rates);
  3094. if (changed & BSS_CHANGED_ERP_SLOT) {
  3095. if (conf->use_short_slot)
  3096. b43_short_slot_timing_enable(dev);
  3097. else
  3098. b43_short_slot_timing_disable(dev);
  3099. }
  3100. b43_mac_enable(dev);
  3101. out_unlock_mutex:
  3102. mutex_unlock(&wl->mutex);
  3103. }
  3104. static int b43_op_set_key(struct ieee80211_hw *hw, enum set_key_cmd cmd,
  3105. struct ieee80211_vif *vif, struct ieee80211_sta *sta,
  3106. struct ieee80211_key_conf *key)
  3107. {
  3108. struct b43_wl *wl = hw_to_b43_wl(hw);
  3109. struct b43_wldev *dev;
  3110. u8 algorithm;
  3111. u8 index;
  3112. int err;
  3113. static const u8 bcast_addr[ETH_ALEN] = { 0xff, 0xff, 0xff, 0xff, 0xff, 0xff };
  3114. if (modparam_nohwcrypt)
  3115. return -ENOSPC; /* User disabled HW-crypto */
  3116. mutex_lock(&wl->mutex);
  3117. spin_lock_irq(&wl->irq_lock);
  3118. write_lock(&wl->tx_lock);
  3119. /* Why do we need all this locking here?
  3120. * mutex -> Every config operation must take it.
  3121. * irq_lock -> We modify the dev->key array, which is accessed
  3122. * in the IRQ handlers.
  3123. * tx_lock -> We modify the dev->key array, which is accessed
  3124. * in the TX handler.
  3125. */
  3126. dev = wl->current_dev;
  3127. err = -ENODEV;
  3128. if (!dev || b43_status(dev) < B43_STAT_INITIALIZED)
  3129. goto out_unlock;
  3130. if (dev->fw.pcm_request_failed || !dev->hwcrypto_enabled) {
  3131. /* We don't have firmware for the crypto engine.
  3132. * Must use software-crypto. */
  3133. err = -EOPNOTSUPP;
  3134. goto out_unlock;
  3135. }
  3136. err = -EINVAL;
  3137. switch (key->alg) {
  3138. case ALG_WEP:
  3139. if (key->keylen == WLAN_KEY_LEN_WEP40)
  3140. algorithm = B43_SEC_ALGO_WEP40;
  3141. else
  3142. algorithm = B43_SEC_ALGO_WEP104;
  3143. break;
  3144. case ALG_TKIP:
  3145. algorithm = B43_SEC_ALGO_TKIP;
  3146. break;
  3147. case ALG_CCMP:
  3148. algorithm = B43_SEC_ALGO_AES;
  3149. break;
  3150. default:
  3151. B43_WARN_ON(1);
  3152. goto out_unlock;
  3153. }
  3154. index = (u8) (key->keyidx);
  3155. if (index > 3)
  3156. goto out_unlock;
  3157. switch (cmd) {
  3158. case SET_KEY:
  3159. if (algorithm == B43_SEC_ALGO_TKIP) {
  3160. /* FIXME: No TKIP hardware encryption for now. */
  3161. err = -EOPNOTSUPP;
  3162. goto out_unlock;
  3163. }
  3164. if (key->flags & IEEE80211_KEY_FLAG_PAIRWISE) {
  3165. if (WARN_ON(!sta)) {
  3166. err = -EOPNOTSUPP;
  3167. goto out_unlock;
  3168. }
  3169. /* Pairwise key with an assigned MAC address. */
  3170. err = b43_key_write(dev, -1, algorithm,
  3171. key->key, key->keylen,
  3172. sta->addr, key);
  3173. } else {
  3174. /* Group key */
  3175. err = b43_key_write(dev, index, algorithm,
  3176. key->key, key->keylen, NULL, key);
  3177. }
  3178. if (err)
  3179. goto out_unlock;
  3180. if (algorithm == B43_SEC_ALGO_WEP40 ||
  3181. algorithm == B43_SEC_ALGO_WEP104) {
  3182. b43_hf_write(dev, b43_hf_read(dev) | B43_HF_USEDEFKEYS);
  3183. } else {
  3184. b43_hf_write(dev,
  3185. b43_hf_read(dev) & ~B43_HF_USEDEFKEYS);
  3186. }
  3187. key->flags |= IEEE80211_KEY_FLAG_GENERATE_IV;
  3188. break;
  3189. case DISABLE_KEY: {
  3190. err = b43_key_clear(dev, key->hw_key_idx);
  3191. if (err)
  3192. goto out_unlock;
  3193. break;
  3194. }
  3195. default:
  3196. B43_WARN_ON(1);
  3197. }
  3198. out_unlock:
  3199. if (!err) {
  3200. b43dbg(wl, "%s hardware based encryption for keyidx: %d, "
  3201. "mac: %pM\n",
  3202. cmd == SET_KEY ? "Using" : "Disabling", key->keyidx,
  3203. sta ? sta->addr : bcast_addr);
  3204. b43_dump_keymemory(dev);
  3205. }
  3206. write_unlock(&wl->tx_lock);
  3207. spin_unlock_irq(&wl->irq_lock);
  3208. mutex_unlock(&wl->mutex);
  3209. return err;
  3210. }
  3211. static void b43_op_configure_filter(struct ieee80211_hw *hw,
  3212. unsigned int changed, unsigned int *fflags,
  3213. int mc_count, struct dev_addr_list *mc_list)
  3214. {
  3215. struct b43_wl *wl = hw_to_b43_wl(hw);
  3216. struct b43_wldev *dev = wl->current_dev;
  3217. unsigned long flags;
  3218. if (!dev) {
  3219. *fflags = 0;
  3220. return;
  3221. }
  3222. spin_lock_irqsave(&wl->irq_lock, flags);
  3223. *fflags &= FIF_PROMISC_IN_BSS |
  3224. FIF_ALLMULTI |
  3225. FIF_FCSFAIL |
  3226. FIF_PLCPFAIL |
  3227. FIF_CONTROL |
  3228. FIF_OTHER_BSS |
  3229. FIF_BCN_PRBRESP_PROMISC;
  3230. changed &= FIF_PROMISC_IN_BSS |
  3231. FIF_ALLMULTI |
  3232. FIF_FCSFAIL |
  3233. FIF_PLCPFAIL |
  3234. FIF_CONTROL |
  3235. FIF_OTHER_BSS |
  3236. FIF_BCN_PRBRESP_PROMISC;
  3237. wl->filter_flags = *fflags;
  3238. if (changed && b43_status(dev) >= B43_STAT_INITIALIZED)
  3239. b43_adjust_opmode(dev);
  3240. spin_unlock_irqrestore(&wl->irq_lock, flags);
  3241. }
  3242. /* Locking: wl->mutex */
  3243. static void b43_wireless_core_stop(struct b43_wldev *dev)
  3244. {
  3245. struct b43_wl *wl = dev->wl;
  3246. unsigned long flags;
  3247. if (b43_status(dev) < B43_STAT_STARTED)
  3248. return;
  3249. /* Disable and sync interrupts. We must do this before than
  3250. * setting the status to INITIALIZED, as the interrupt handler
  3251. * won't care about IRQs then. */
  3252. spin_lock_irqsave(&wl->irq_lock, flags);
  3253. b43_write32(dev, B43_MMIO_GEN_IRQ_MASK, 0);
  3254. b43_read32(dev, B43_MMIO_GEN_IRQ_MASK); /* flush */
  3255. spin_unlock_irqrestore(&wl->irq_lock, flags);
  3256. b43_synchronize_irq(dev);
  3257. write_lock_irqsave(&wl->tx_lock, flags);
  3258. b43_set_status(dev, B43_STAT_INITIALIZED);
  3259. write_unlock_irqrestore(&wl->tx_lock, flags);
  3260. b43_pio_stop(dev);
  3261. mutex_unlock(&wl->mutex);
  3262. /* Must unlock as it would otherwise deadlock. No races here.
  3263. * Cancel the possibly running self-rearming periodic work. */
  3264. cancel_delayed_work_sync(&dev->periodic_work);
  3265. mutex_lock(&wl->mutex);
  3266. b43_mac_suspend(dev);
  3267. free_irq(dev->dev->irq, dev);
  3268. b43dbg(wl, "Wireless interface stopped\n");
  3269. }
  3270. /* Locking: wl->mutex */
  3271. static int b43_wireless_core_start(struct b43_wldev *dev)
  3272. {
  3273. int err;
  3274. B43_WARN_ON(b43_status(dev) != B43_STAT_INITIALIZED);
  3275. drain_txstatus_queue(dev);
  3276. err = request_irq(dev->dev->irq, b43_interrupt_handler,
  3277. IRQF_SHARED, KBUILD_MODNAME, dev);
  3278. if (err) {
  3279. b43err(dev->wl, "Cannot request IRQ-%d\n", dev->dev->irq);
  3280. goto out;
  3281. }
  3282. /* We are ready to run. */
  3283. b43_set_status(dev, B43_STAT_STARTED);
  3284. /* Start data flow (TX/RX). */
  3285. b43_mac_enable(dev);
  3286. b43_write32(dev, B43_MMIO_GEN_IRQ_MASK, dev->irq_mask);
  3287. /* Start maintainance work */
  3288. b43_periodic_tasks_setup(dev);
  3289. b43dbg(dev->wl, "Wireless interface started\n");
  3290. out:
  3291. return err;
  3292. }
  3293. /* Get PHY and RADIO versioning numbers */
  3294. static int b43_phy_versioning(struct b43_wldev *dev)
  3295. {
  3296. struct b43_phy *phy = &dev->phy;
  3297. u32 tmp;
  3298. u8 analog_type;
  3299. u8 phy_type;
  3300. u8 phy_rev;
  3301. u16 radio_manuf;
  3302. u16 radio_ver;
  3303. u16 radio_rev;
  3304. int unsupported = 0;
  3305. /* Get PHY versioning */
  3306. tmp = b43_read16(dev, B43_MMIO_PHY_VER);
  3307. analog_type = (tmp & B43_PHYVER_ANALOG) >> B43_PHYVER_ANALOG_SHIFT;
  3308. phy_type = (tmp & B43_PHYVER_TYPE) >> B43_PHYVER_TYPE_SHIFT;
  3309. phy_rev = (tmp & B43_PHYVER_VERSION);
  3310. switch (phy_type) {
  3311. case B43_PHYTYPE_A:
  3312. if (phy_rev >= 4)
  3313. unsupported = 1;
  3314. break;
  3315. case B43_PHYTYPE_B:
  3316. if (phy_rev != 2 && phy_rev != 4 && phy_rev != 6
  3317. && phy_rev != 7)
  3318. unsupported = 1;
  3319. break;
  3320. case B43_PHYTYPE_G:
  3321. if (phy_rev > 9)
  3322. unsupported = 1;
  3323. break;
  3324. #ifdef CONFIG_B43_NPHY
  3325. case B43_PHYTYPE_N:
  3326. if (phy_rev > 4)
  3327. unsupported = 1;
  3328. break;
  3329. #endif
  3330. #ifdef CONFIG_B43_PHY_LP
  3331. case B43_PHYTYPE_LP:
  3332. if (phy_rev > 2)
  3333. unsupported = 1;
  3334. break;
  3335. #endif
  3336. default:
  3337. unsupported = 1;
  3338. };
  3339. if (unsupported) {
  3340. b43err(dev->wl, "FOUND UNSUPPORTED PHY "
  3341. "(Analog %u, Type %u, Revision %u)\n",
  3342. analog_type, phy_type, phy_rev);
  3343. return -EOPNOTSUPP;
  3344. }
  3345. b43dbg(dev->wl, "Found PHY: Analog %u, Type %u, Revision %u\n",
  3346. analog_type, phy_type, phy_rev);
  3347. /* Get RADIO versioning */
  3348. if (dev->dev->bus->chip_id == 0x4317) {
  3349. if (dev->dev->bus->chip_rev == 0)
  3350. tmp = 0x3205017F;
  3351. else if (dev->dev->bus->chip_rev == 1)
  3352. tmp = 0x4205017F;
  3353. else
  3354. tmp = 0x5205017F;
  3355. } else {
  3356. b43_write16(dev, B43_MMIO_RADIO_CONTROL, B43_RADIOCTL_ID);
  3357. tmp = b43_read16(dev, B43_MMIO_RADIO_DATA_LOW);
  3358. b43_write16(dev, B43_MMIO_RADIO_CONTROL, B43_RADIOCTL_ID);
  3359. tmp |= (u32)b43_read16(dev, B43_MMIO_RADIO_DATA_HIGH) << 16;
  3360. }
  3361. radio_manuf = (tmp & 0x00000FFF);
  3362. radio_ver = (tmp & 0x0FFFF000) >> 12;
  3363. radio_rev = (tmp & 0xF0000000) >> 28;
  3364. if (radio_manuf != 0x17F /* Broadcom */)
  3365. unsupported = 1;
  3366. switch (phy_type) {
  3367. case B43_PHYTYPE_A:
  3368. if (radio_ver != 0x2060)
  3369. unsupported = 1;
  3370. if (radio_rev != 1)
  3371. unsupported = 1;
  3372. if (radio_manuf != 0x17F)
  3373. unsupported = 1;
  3374. break;
  3375. case B43_PHYTYPE_B:
  3376. if ((radio_ver & 0xFFF0) != 0x2050)
  3377. unsupported = 1;
  3378. break;
  3379. case B43_PHYTYPE_G:
  3380. if (radio_ver != 0x2050)
  3381. unsupported = 1;
  3382. break;
  3383. case B43_PHYTYPE_N:
  3384. if (radio_ver != 0x2055 && radio_ver != 0x2056)
  3385. unsupported = 1;
  3386. break;
  3387. case B43_PHYTYPE_LP:
  3388. if (radio_ver != 0x2062 && radio_ver != 0x2063)
  3389. unsupported = 1;
  3390. break;
  3391. default:
  3392. B43_WARN_ON(1);
  3393. }
  3394. if (unsupported) {
  3395. b43err(dev->wl, "FOUND UNSUPPORTED RADIO "
  3396. "(Manuf 0x%X, Version 0x%X, Revision %u)\n",
  3397. radio_manuf, radio_ver, radio_rev);
  3398. return -EOPNOTSUPP;
  3399. }
  3400. b43dbg(dev->wl, "Found Radio: Manuf 0x%X, Version 0x%X, Revision %u\n",
  3401. radio_manuf, radio_ver, radio_rev);
  3402. phy->radio_manuf = radio_manuf;
  3403. phy->radio_ver = radio_ver;
  3404. phy->radio_rev = radio_rev;
  3405. phy->analog = analog_type;
  3406. phy->type = phy_type;
  3407. phy->rev = phy_rev;
  3408. return 0;
  3409. }
  3410. static void setup_struct_phy_for_init(struct b43_wldev *dev,
  3411. struct b43_phy *phy)
  3412. {
  3413. phy->hardware_power_control = !!modparam_hwpctl;
  3414. phy->next_txpwr_check_time = jiffies;
  3415. /* PHY TX errors counter. */
  3416. atomic_set(&phy->txerr_cnt, B43_PHY_TX_BADNESS_LIMIT);
  3417. #if B43_DEBUG
  3418. phy->phy_locked = 0;
  3419. phy->radio_locked = 0;
  3420. #endif
  3421. }
  3422. static void setup_struct_wldev_for_init(struct b43_wldev *dev)
  3423. {
  3424. dev->dfq_valid = 0;
  3425. /* Assume the radio is enabled. If it's not enabled, the state will
  3426. * immediately get fixed on the first periodic work run. */
  3427. dev->radio_hw_enable = 1;
  3428. /* Stats */
  3429. memset(&dev->stats, 0, sizeof(dev->stats));
  3430. setup_struct_phy_for_init(dev, &dev->phy);
  3431. /* IRQ related flags */
  3432. dev->irq_reason = 0;
  3433. memset(dev->dma_reason, 0, sizeof(dev->dma_reason));
  3434. dev->irq_mask = B43_IRQ_MASKTEMPLATE;
  3435. if (b43_modparam_verbose < B43_VERBOSITY_DEBUG)
  3436. dev->irq_mask &= ~B43_IRQ_PHY_TXERR;
  3437. dev->mac_suspended = 1;
  3438. /* Noise calculation context */
  3439. memset(&dev->noisecalc, 0, sizeof(dev->noisecalc));
  3440. }
  3441. static void b43_bluetooth_coext_enable(struct b43_wldev *dev)
  3442. {
  3443. struct ssb_sprom *sprom = &dev->dev->bus->sprom;
  3444. u64 hf;
  3445. if (!modparam_btcoex)
  3446. return;
  3447. if (!(sprom->boardflags_lo & B43_BFL_BTCOEXIST))
  3448. return;
  3449. if (dev->phy.type != B43_PHYTYPE_B && !dev->phy.gmode)
  3450. return;
  3451. hf = b43_hf_read(dev);
  3452. if (sprom->boardflags_lo & B43_BFL_BTCMOD)
  3453. hf |= B43_HF_BTCOEXALT;
  3454. else
  3455. hf |= B43_HF_BTCOEX;
  3456. b43_hf_write(dev, hf);
  3457. }
  3458. static void b43_bluetooth_coext_disable(struct b43_wldev *dev)
  3459. {
  3460. if (!modparam_btcoex)
  3461. return;
  3462. //TODO
  3463. }
  3464. static void b43_imcfglo_timeouts_workaround(struct b43_wldev *dev)
  3465. {
  3466. #ifdef CONFIG_SSB_DRIVER_PCICORE
  3467. struct ssb_bus *bus = dev->dev->bus;
  3468. u32 tmp;
  3469. if (bus->pcicore.dev &&
  3470. bus->pcicore.dev->id.coreid == SSB_DEV_PCI &&
  3471. bus->pcicore.dev->id.revision <= 5) {
  3472. /* IMCFGLO timeouts workaround. */
  3473. tmp = ssb_read32(dev->dev, SSB_IMCFGLO);
  3474. tmp &= ~SSB_IMCFGLO_REQTO;
  3475. tmp &= ~SSB_IMCFGLO_SERTO;
  3476. switch (bus->bustype) {
  3477. case SSB_BUSTYPE_PCI:
  3478. case SSB_BUSTYPE_PCMCIA:
  3479. tmp |= 0x32;
  3480. break;
  3481. case SSB_BUSTYPE_SSB:
  3482. tmp |= 0x53;
  3483. break;
  3484. }
  3485. ssb_write32(dev->dev, SSB_IMCFGLO, tmp);
  3486. }
  3487. #endif /* CONFIG_SSB_DRIVER_PCICORE */
  3488. }
  3489. static void b43_set_synth_pu_delay(struct b43_wldev *dev, bool idle)
  3490. {
  3491. u16 pu_delay;
  3492. /* The time value is in microseconds. */
  3493. if (dev->phy.type == B43_PHYTYPE_A)
  3494. pu_delay = 3700;
  3495. else
  3496. pu_delay = 1050;
  3497. if (b43_is_mode(dev->wl, NL80211_IFTYPE_ADHOC) || idle)
  3498. pu_delay = 500;
  3499. if ((dev->phy.radio_ver == 0x2050) && (dev->phy.radio_rev == 8))
  3500. pu_delay = max(pu_delay, (u16)2400);
  3501. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_SPUWKUP, pu_delay);
  3502. }
  3503. /* Set the TSF CFP pre-TargetBeaconTransmissionTime. */
  3504. static void b43_set_pretbtt(struct b43_wldev *dev)
  3505. {
  3506. u16 pretbtt;
  3507. /* The time value is in microseconds. */
  3508. if (b43_is_mode(dev->wl, NL80211_IFTYPE_ADHOC)) {
  3509. pretbtt = 2;
  3510. } else {
  3511. if (dev->phy.type == B43_PHYTYPE_A)
  3512. pretbtt = 120;
  3513. else
  3514. pretbtt = 250;
  3515. }
  3516. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_PRETBTT, pretbtt);
  3517. b43_write16(dev, B43_MMIO_TSF_CFP_PRETBTT, pretbtt);
  3518. }
  3519. /* Shutdown a wireless core */
  3520. /* Locking: wl->mutex */
  3521. static void b43_wireless_core_exit(struct b43_wldev *dev)
  3522. {
  3523. u32 macctl;
  3524. B43_WARN_ON(b43_status(dev) > B43_STAT_INITIALIZED);
  3525. if (b43_status(dev) != B43_STAT_INITIALIZED)
  3526. return;
  3527. b43_set_status(dev, B43_STAT_UNINIT);
  3528. /* Stop the microcode PSM. */
  3529. macctl = b43_read32(dev, B43_MMIO_MACCTL);
  3530. macctl &= ~B43_MACCTL_PSM_RUN;
  3531. macctl |= B43_MACCTL_PSM_JMP0;
  3532. b43_write32(dev, B43_MMIO_MACCTL, macctl);
  3533. if (!dev->suspend_in_progress) {
  3534. b43_leds_exit(dev);
  3535. b43_rng_exit(dev->wl);
  3536. }
  3537. b43_dma_free(dev);
  3538. b43_pio_free(dev);
  3539. b43_chip_exit(dev);
  3540. dev->phy.ops->switch_analog(dev, 0);
  3541. if (dev->wl->current_beacon) {
  3542. dev_kfree_skb_any(dev->wl->current_beacon);
  3543. dev->wl->current_beacon = NULL;
  3544. }
  3545. ssb_device_disable(dev->dev, 0);
  3546. ssb_bus_may_powerdown(dev->dev->bus);
  3547. }
  3548. /* Initialize a wireless core */
  3549. static int b43_wireless_core_init(struct b43_wldev *dev)
  3550. {
  3551. struct b43_wl *wl = dev->wl;
  3552. struct ssb_bus *bus = dev->dev->bus;
  3553. struct ssb_sprom *sprom = &bus->sprom;
  3554. struct b43_phy *phy = &dev->phy;
  3555. int err;
  3556. u64 hf;
  3557. u32 tmp;
  3558. B43_WARN_ON(b43_status(dev) != B43_STAT_UNINIT);
  3559. err = ssb_bus_powerup(bus, 0);
  3560. if (err)
  3561. goto out;
  3562. if (!ssb_device_is_enabled(dev->dev)) {
  3563. tmp = phy->gmode ? B43_TMSLOW_GMODE : 0;
  3564. b43_wireless_core_reset(dev, tmp);
  3565. }
  3566. /* Reset all data structures. */
  3567. setup_struct_wldev_for_init(dev);
  3568. phy->ops->prepare_structs(dev);
  3569. /* Enable IRQ routing to this device. */
  3570. ssb_pcicore_dev_irqvecs_enable(&bus->pcicore, dev->dev);
  3571. b43_imcfglo_timeouts_workaround(dev);
  3572. b43_bluetooth_coext_disable(dev);
  3573. if (phy->ops->prepare_hardware) {
  3574. err = phy->ops->prepare_hardware(dev);
  3575. if (err)
  3576. goto err_busdown;
  3577. }
  3578. err = b43_chip_init(dev);
  3579. if (err)
  3580. goto err_busdown;
  3581. b43_shm_write16(dev, B43_SHM_SHARED,
  3582. B43_SHM_SH_WLCOREREV, dev->dev->id.revision);
  3583. hf = b43_hf_read(dev);
  3584. if (phy->type == B43_PHYTYPE_G) {
  3585. hf |= B43_HF_SYMW;
  3586. if (phy->rev == 1)
  3587. hf |= B43_HF_GDCW;
  3588. if (sprom->boardflags_lo & B43_BFL_PACTRL)
  3589. hf |= B43_HF_OFDMPABOOST;
  3590. }
  3591. if (phy->radio_ver == 0x2050) {
  3592. if (phy->radio_rev == 6)
  3593. hf |= B43_HF_4318TSSI;
  3594. if (phy->radio_rev < 6)
  3595. hf |= B43_HF_VCORECALC;
  3596. }
  3597. if (sprom->boardflags_lo & B43_BFL_XTAL_NOSLOW)
  3598. hf |= B43_HF_DSCRQ; /* Disable slowclock requests from ucode. */
  3599. #ifdef CONFIG_SSB_DRIVER_PCICORE
  3600. if ((bus->bustype == SSB_BUSTYPE_PCI) &&
  3601. (bus->pcicore.dev->id.revision <= 10))
  3602. hf |= B43_HF_PCISCW; /* PCI slow clock workaround. */
  3603. #endif
  3604. hf &= ~B43_HF_SKCFPUP;
  3605. b43_hf_write(dev, hf);
  3606. b43_set_retry_limits(dev, B43_DEFAULT_SHORT_RETRY_LIMIT,
  3607. B43_DEFAULT_LONG_RETRY_LIMIT);
  3608. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_SFFBLIM, 3);
  3609. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_LFFBLIM, 2);
  3610. /* Disable sending probe responses from firmware.
  3611. * Setting the MaxTime to one usec will always trigger
  3612. * a timeout, so we never send any probe resp.
  3613. * A timeout of zero is infinite. */
  3614. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_PRMAXTIME, 1);
  3615. b43_rate_memory_init(dev);
  3616. b43_set_phytxctl_defaults(dev);
  3617. /* Minimum Contention Window */
  3618. if (phy->type == B43_PHYTYPE_B) {
  3619. b43_shm_write16(dev, B43_SHM_SCRATCH, B43_SHM_SC_MINCONT, 0x1F);
  3620. } else {
  3621. b43_shm_write16(dev, B43_SHM_SCRATCH, B43_SHM_SC_MINCONT, 0xF);
  3622. }
  3623. /* Maximum Contention Window */
  3624. b43_shm_write16(dev, B43_SHM_SCRATCH, B43_SHM_SC_MAXCONT, 0x3FF);
  3625. if ((dev->dev->bus->bustype == SSB_BUSTYPE_PCMCIA) || B43_FORCE_PIO) {
  3626. dev->__using_pio_transfers = 1;
  3627. err = b43_pio_init(dev);
  3628. } else {
  3629. dev->__using_pio_transfers = 0;
  3630. err = b43_dma_init(dev);
  3631. }
  3632. if (err)
  3633. goto err_chip_exit;
  3634. b43_qos_init(dev);
  3635. b43_set_synth_pu_delay(dev, 1);
  3636. b43_bluetooth_coext_enable(dev);
  3637. ssb_bus_powerup(bus, !(sprom->boardflags_lo & B43_BFL_XTAL_NOSLOW));
  3638. b43_upload_card_macaddress(dev);
  3639. b43_security_init(dev);
  3640. if (!dev->suspend_in_progress)
  3641. b43_rng_init(wl);
  3642. b43_set_status(dev, B43_STAT_INITIALIZED);
  3643. if (!dev->suspend_in_progress)
  3644. b43_leds_init(dev);
  3645. out:
  3646. return err;
  3647. err_chip_exit:
  3648. b43_chip_exit(dev);
  3649. err_busdown:
  3650. ssb_bus_may_powerdown(bus);
  3651. B43_WARN_ON(b43_status(dev) != B43_STAT_UNINIT);
  3652. return err;
  3653. }
  3654. static int b43_op_add_interface(struct ieee80211_hw *hw,
  3655. struct ieee80211_if_init_conf *conf)
  3656. {
  3657. struct b43_wl *wl = hw_to_b43_wl(hw);
  3658. struct b43_wldev *dev;
  3659. unsigned long flags;
  3660. int err = -EOPNOTSUPP;
  3661. /* TODO: allow WDS/AP devices to coexist */
  3662. if (conf->type != NL80211_IFTYPE_AP &&
  3663. conf->type != NL80211_IFTYPE_MESH_POINT &&
  3664. conf->type != NL80211_IFTYPE_STATION &&
  3665. conf->type != NL80211_IFTYPE_WDS &&
  3666. conf->type != NL80211_IFTYPE_ADHOC)
  3667. return -EOPNOTSUPP;
  3668. mutex_lock(&wl->mutex);
  3669. if (wl->operating)
  3670. goto out_mutex_unlock;
  3671. b43dbg(wl, "Adding Interface type %d\n", conf->type);
  3672. dev = wl->current_dev;
  3673. wl->operating = 1;
  3674. wl->vif = conf->vif;
  3675. wl->if_type = conf->type;
  3676. memcpy(wl->mac_addr, conf->mac_addr, ETH_ALEN);
  3677. spin_lock_irqsave(&wl->irq_lock, flags);
  3678. b43_adjust_opmode(dev);
  3679. b43_set_pretbtt(dev);
  3680. b43_set_synth_pu_delay(dev, 0);
  3681. b43_upload_card_macaddress(dev);
  3682. spin_unlock_irqrestore(&wl->irq_lock, flags);
  3683. err = 0;
  3684. out_mutex_unlock:
  3685. mutex_unlock(&wl->mutex);
  3686. return err;
  3687. }
  3688. static void b43_op_remove_interface(struct ieee80211_hw *hw,
  3689. struct ieee80211_if_init_conf *conf)
  3690. {
  3691. struct b43_wl *wl = hw_to_b43_wl(hw);
  3692. struct b43_wldev *dev = wl->current_dev;
  3693. unsigned long flags;
  3694. b43dbg(wl, "Removing Interface type %d\n", conf->type);
  3695. mutex_lock(&wl->mutex);
  3696. B43_WARN_ON(!wl->operating);
  3697. B43_WARN_ON(wl->vif != conf->vif);
  3698. wl->vif = NULL;
  3699. wl->operating = 0;
  3700. spin_lock_irqsave(&wl->irq_lock, flags);
  3701. b43_adjust_opmode(dev);
  3702. memset(wl->mac_addr, 0, ETH_ALEN);
  3703. b43_upload_card_macaddress(dev);
  3704. spin_unlock_irqrestore(&wl->irq_lock, flags);
  3705. mutex_unlock(&wl->mutex);
  3706. }
  3707. static int b43_op_start(struct ieee80211_hw *hw)
  3708. {
  3709. struct b43_wl *wl = hw_to_b43_wl(hw);
  3710. struct b43_wldev *dev = wl->current_dev;
  3711. int did_init = 0;
  3712. int err = 0;
  3713. /* Kill all old instance specific information to make sure
  3714. * the card won't use it in the short timeframe between start
  3715. * and mac80211 reconfiguring it. */
  3716. memset(wl->bssid, 0, ETH_ALEN);
  3717. memset(wl->mac_addr, 0, ETH_ALEN);
  3718. wl->filter_flags = 0;
  3719. wl->radiotap_enabled = 0;
  3720. b43_qos_clear(wl);
  3721. wl->beacon0_uploaded = 0;
  3722. wl->beacon1_uploaded = 0;
  3723. wl->beacon_templates_virgin = 1;
  3724. wl->radio_enabled = 1;
  3725. mutex_lock(&wl->mutex);
  3726. if (b43_status(dev) < B43_STAT_INITIALIZED) {
  3727. err = b43_wireless_core_init(dev);
  3728. if (err)
  3729. goto out_mutex_unlock;
  3730. did_init = 1;
  3731. }
  3732. if (b43_status(dev) < B43_STAT_STARTED) {
  3733. err = b43_wireless_core_start(dev);
  3734. if (err) {
  3735. if (did_init)
  3736. b43_wireless_core_exit(dev);
  3737. goto out_mutex_unlock;
  3738. }
  3739. }
  3740. /* XXX: only do if device doesn't support rfkill irq */
  3741. wiphy_rfkill_start_polling(hw->wiphy);
  3742. out_mutex_unlock:
  3743. mutex_unlock(&wl->mutex);
  3744. return err;
  3745. }
  3746. static void b43_op_stop(struct ieee80211_hw *hw)
  3747. {
  3748. struct b43_wl *wl = hw_to_b43_wl(hw);
  3749. struct b43_wldev *dev = wl->current_dev;
  3750. cancel_work_sync(&(wl->beacon_update_trigger));
  3751. mutex_lock(&wl->mutex);
  3752. if (b43_status(dev) >= B43_STAT_STARTED)
  3753. b43_wireless_core_stop(dev);
  3754. b43_wireless_core_exit(dev);
  3755. wl->radio_enabled = 0;
  3756. mutex_unlock(&wl->mutex);
  3757. cancel_work_sync(&(wl->txpower_adjust_work));
  3758. }
  3759. static int b43_op_beacon_set_tim(struct ieee80211_hw *hw,
  3760. struct ieee80211_sta *sta, bool set)
  3761. {
  3762. struct b43_wl *wl = hw_to_b43_wl(hw);
  3763. unsigned long flags;
  3764. spin_lock_irqsave(&wl->irq_lock, flags);
  3765. b43_update_templates(wl);
  3766. spin_unlock_irqrestore(&wl->irq_lock, flags);
  3767. return 0;
  3768. }
  3769. static void b43_op_sta_notify(struct ieee80211_hw *hw,
  3770. struct ieee80211_vif *vif,
  3771. enum sta_notify_cmd notify_cmd,
  3772. struct ieee80211_sta *sta)
  3773. {
  3774. struct b43_wl *wl = hw_to_b43_wl(hw);
  3775. B43_WARN_ON(!vif || wl->vif != vif);
  3776. }
  3777. static void b43_op_sw_scan_start_notifier(struct ieee80211_hw *hw)
  3778. {
  3779. struct b43_wl *wl = hw_to_b43_wl(hw);
  3780. struct b43_wldev *dev;
  3781. mutex_lock(&wl->mutex);
  3782. dev = wl->current_dev;
  3783. if (dev && (b43_status(dev) >= B43_STAT_INITIALIZED)) {
  3784. /* Disable CFP update during scan on other channels. */
  3785. b43_hf_write(dev, b43_hf_read(dev) | B43_HF_SKCFPUP);
  3786. }
  3787. mutex_unlock(&wl->mutex);
  3788. }
  3789. static void b43_op_sw_scan_complete_notifier(struct ieee80211_hw *hw)
  3790. {
  3791. struct b43_wl *wl = hw_to_b43_wl(hw);
  3792. struct b43_wldev *dev;
  3793. mutex_lock(&wl->mutex);
  3794. dev = wl->current_dev;
  3795. if (dev && (b43_status(dev) >= B43_STAT_INITIALIZED)) {
  3796. /* Re-enable CFP update. */
  3797. b43_hf_write(dev, b43_hf_read(dev) & ~B43_HF_SKCFPUP);
  3798. }
  3799. mutex_unlock(&wl->mutex);
  3800. }
  3801. static const struct ieee80211_ops b43_hw_ops = {
  3802. .tx = b43_op_tx,
  3803. .conf_tx = b43_op_conf_tx,
  3804. .add_interface = b43_op_add_interface,
  3805. .remove_interface = b43_op_remove_interface,
  3806. .config = b43_op_config,
  3807. .bss_info_changed = b43_op_bss_info_changed,
  3808. .configure_filter = b43_op_configure_filter,
  3809. .set_key = b43_op_set_key,
  3810. .get_stats = b43_op_get_stats,
  3811. .get_tx_stats = b43_op_get_tx_stats,
  3812. .get_tsf = b43_op_get_tsf,
  3813. .set_tsf = b43_op_set_tsf,
  3814. .start = b43_op_start,
  3815. .stop = b43_op_stop,
  3816. .set_tim = b43_op_beacon_set_tim,
  3817. .sta_notify = b43_op_sta_notify,
  3818. .sw_scan_start = b43_op_sw_scan_start_notifier,
  3819. .sw_scan_complete = b43_op_sw_scan_complete_notifier,
  3820. .rfkill_poll = b43_rfkill_poll,
  3821. };
  3822. /* Hard-reset the chip. Do not call this directly.
  3823. * Use b43_controller_restart()
  3824. */
  3825. static void b43_chip_reset(struct work_struct *work)
  3826. {
  3827. struct b43_wldev *dev =
  3828. container_of(work, struct b43_wldev, restart_work);
  3829. struct b43_wl *wl = dev->wl;
  3830. int err = 0;
  3831. int prev_status;
  3832. mutex_lock(&wl->mutex);
  3833. prev_status = b43_status(dev);
  3834. /* Bring the device down... */
  3835. if (prev_status >= B43_STAT_STARTED)
  3836. b43_wireless_core_stop(dev);
  3837. if (prev_status >= B43_STAT_INITIALIZED)
  3838. b43_wireless_core_exit(dev);
  3839. /* ...and up again. */
  3840. if (prev_status >= B43_STAT_INITIALIZED) {
  3841. err = b43_wireless_core_init(dev);
  3842. if (err)
  3843. goto out;
  3844. }
  3845. if (prev_status >= B43_STAT_STARTED) {
  3846. err = b43_wireless_core_start(dev);
  3847. if (err) {
  3848. b43_wireless_core_exit(dev);
  3849. goto out;
  3850. }
  3851. }
  3852. out:
  3853. if (err)
  3854. wl->current_dev = NULL; /* Failed to init the dev. */
  3855. mutex_unlock(&wl->mutex);
  3856. if (err)
  3857. b43err(wl, "Controller restart FAILED\n");
  3858. else
  3859. b43info(wl, "Controller restarted\n");
  3860. }
  3861. static int b43_setup_bands(struct b43_wldev *dev,
  3862. bool have_2ghz_phy, bool have_5ghz_phy)
  3863. {
  3864. struct ieee80211_hw *hw = dev->wl->hw;
  3865. if (have_2ghz_phy)
  3866. hw->wiphy->bands[IEEE80211_BAND_2GHZ] = &b43_band_2GHz;
  3867. if (dev->phy.type == B43_PHYTYPE_N) {
  3868. if (have_5ghz_phy)
  3869. hw->wiphy->bands[IEEE80211_BAND_5GHZ] = &b43_band_5GHz_nphy;
  3870. } else {
  3871. if (have_5ghz_phy)
  3872. hw->wiphy->bands[IEEE80211_BAND_5GHZ] = &b43_band_5GHz_aphy;
  3873. }
  3874. dev->phy.supports_2ghz = have_2ghz_phy;
  3875. dev->phy.supports_5ghz = have_5ghz_phy;
  3876. return 0;
  3877. }
  3878. static void b43_wireless_core_detach(struct b43_wldev *dev)
  3879. {
  3880. /* We release firmware that late to not be required to re-request
  3881. * is all the time when we reinit the core. */
  3882. b43_release_firmware(dev);
  3883. b43_phy_free(dev);
  3884. }
  3885. static int b43_wireless_core_attach(struct b43_wldev *dev)
  3886. {
  3887. struct b43_wl *wl = dev->wl;
  3888. struct ssb_bus *bus = dev->dev->bus;
  3889. struct pci_dev *pdev = bus->host_pci;
  3890. int err;
  3891. bool have_2ghz_phy = 0, have_5ghz_phy = 0;
  3892. u32 tmp;
  3893. /* Do NOT do any device initialization here.
  3894. * Do it in wireless_core_init() instead.
  3895. * This function is for gathering basic information about the HW, only.
  3896. * Also some structs may be set up here. But most likely you want to have
  3897. * that in core_init(), too.
  3898. */
  3899. err = ssb_bus_powerup(bus, 0);
  3900. if (err) {
  3901. b43err(wl, "Bus powerup failed\n");
  3902. goto out;
  3903. }
  3904. /* Get the PHY type. */
  3905. if (dev->dev->id.revision >= 5) {
  3906. u32 tmshigh;
  3907. tmshigh = ssb_read32(dev->dev, SSB_TMSHIGH);
  3908. have_2ghz_phy = !!(tmshigh & B43_TMSHIGH_HAVE_2GHZ_PHY);
  3909. have_5ghz_phy = !!(tmshigh & B43_TMSHIGH_HAVE_5GHZ_PHY);
  3910. } else
  3911. B43_WARN_ON(1);
  3912. dev->phy.gmode = have_2ghz_phy;
  3913. dev->phy.radio_on = 1;
  3914. tmp = dev->phy.gmode ? B43_TMSLOW_GMODE : 0;
  3915. b43_wireless_core_reset(dev, tmp);
  3916. err = b43_phy_versioning(dev);
  3917. if (err)
  3918. goto err_powerdown;
  3919. /* Check if this device supports multiband. */
  3920. if (!pdev ||
  3921. (pdev->device != 0x4312 &&
  3922. pdev->device != 0x4319 && pdev->device != 0x4324)) {
  3923. /* No multiband support. */
  3924. have_2ghz_phy = 0;
  3925. have_5ghz_phy = 0;
  3926. switch (dev->phy.type) {
  3927. case B43_PHYTYPE_A:
  3928. have_5ghz_phy = 1;
  3929. break;
  3930. case B43_PHYTYPE_LP: //FIXME not always!
  3931. #if 0 //FIXME enabling 5GHz causes a NULL pointer dereference
  3932. have_5ghz_phy = 1;
  3933. #endif
  3934. case B43_PHYTYPE_G:
  3935. case B43_PHYTYPE_N:
  3936. have_2ghz_phy = 1;
  3937. break;
  3938. default:
  3939. B43_WARN_ON(1);
  3940. }
  3941. }
  3942. if (dev->phy.type == B43_PHYTYPE_A) {
  3943. /* FIXME */
  3944. b43err(wl, "IEEE 802.11a devices are unsupported\n");
  3945. err = -EOPNOTSUPP;
  3946. goto err_powerdown;
  3947. }
  3948. if (1 /* disable A-PHY */) {
  3949. /* FIXME: For now we disable the A-PHY on multi-PHY devices. */
  3950. if (dev->phy.type != B43_PHYTYPE_N &&
  3951. dev->phy.type != B43_PHYTYPE_LP) {
  3952. have_2ghz_phy = 1;
  3953. have_5ghz_phy = 0;
  3954. }
  3955. }
  3956. err = b43_phy_allocate(dev);
  3957. if (err)
  3958. goto err_powerdown;
  3959. dev->phy.gmode = have_2ghz_phy;
  3960. tmp = dev->phy.gmode ? B43_TMSLOW_GMODE : 0;
  3961. b43_wireless_core_reset(dev, tmp);
  3962. err = b43_validate_chipaccess(dev);
  3963. if (err)
  3964. goto err_phy_free;
  3965. err = b43_setup_bands(dev, have_2ghz_phy, have_5ghz_phy);
  3966. if (err)
  3967. goto err_phy_free;
  3968. /* Now set some default "current_dev" */
  3969. if (!wl->current_dev)
  3970. wl->current_dev = dev;
  3971. INIT_WORK(&dev->restart_work, b43_chip_reset);
  3972. dev->phy.ops->switch_analog(dev, 0);
  3973. ssb_device_disable(dev->dev, 0);
  3974. ssb_bus_may_powerdown(bus);
  3975. out:
  3976. return err;
  3977. err_phy_free:
  3978. b43_phy_free(dev);
  3979. err_powerdown:
  3980. ssb_bus_may_powerdown(bus);
  3981. return err;
  3982. }
  3983. static void b43_one_core_detach(struct ssb_device *dev)
  3984. {
  3985. struct b43_wldev *wldev;
  3986. struct b43_wl *wl;
  3987. /* Do not cancel ieee80211-workqueue based work here.
  3988. * See comment in b43_remove(). */
  3989. wldev = ssb_get_drvdata(dev);
  3990. wl = wldev->wl;
  3991. b43_debugfs_remove_device(wldev);
  3992. b43_wireless_core_detach(wldev);
  3993. list_del(&wldev->list);
  3994. wl->nr_devs--;
  3995. ssb_set_drvdata(dev, NULL);
  3996. kfree(wldev);
  3997. }
  3998. static int b43_one_core_attach(struct ssb_device *dev, struct b43_wl *wl)
  3999. {
  4000. struct b43_wldev *wldev;
  4001. struct pci_dev *pdev;
  4002. int err = -ENOMEM;
  4003. if (!list_empty(&wl->devlist)) {
  4004. /* We are not the first core on this chip. */
  4005. pdev = dev->bus->host_pci;
  4006. /* Only special chips support more than one wireless
  4007. * core, although some of the other chips have more than
  4008. * one wireless core as well. Check for this and
  4009. * bail out early.
  4010. */
  4011. if (!pdev ||
  4012. ((pdev->device != 0x4321) &&
  4013. (pdev->device != 0x4313) && (pdev->device != 0x431A))) {
  4014. b43dbg(wl, "Ignoring unconnected 802.11 core\n");
  4015. return -ENODEV;
  4016. }
  4017. }
  4018. wldev = kzalloc(sizeof(*wldev), GFP_KERNEL);
  4019. if (!wldev)
  4020. goto out;
  4021. wldev->dev = dev;
  4022. wldev->wl = wl;
  4023. b43_set_status(wldev, B43_STAT_UNINIT);
  4024. wldev->bad_frames_preempt = modparam_bad_frames_preempt;
  4025. tasklet_init(&wldev->isr_tasklet,
  4026. (void (*)(unsigned long))b43_interrupt_tasklet,
  4027. (unsigned long)wldev);
  4028. INIT_LIST_HEAD(&wldev->list);
  4029. err = b43_wireless_core_attach(wldev);
  4030. if (err)
  4031. goto err_kfree_wldev;
  4032. list_add(&wldev->list, &wl->devlist);
  4033. wl->nr_devs++;
  4034. ssb_set_drvdata(dev, wldev);
  4035. b43_debugfs_add_device(wldev);
  4036. out:
  4037. return err;
  4038. err_kfree_wldev:
  4039. kfree(wldev);
  4040. return err;
  4041. }
  4042. #define IS_PDEV(pdev, _vendor, _device, _subvendor, _subdevice) ( \
  4043. (pdev->vendor == PCI_VENDOR_ID_##_vendor) && \
  4044. (pdev->device == _device) && \
  4045. (pdev->subsystem_vendor == PCI_VENDOR_ID_##_subvendor) && \
  4046. (pdev->subsystem_device == _subdevice) )
  4047. static void b43_sprom_fixup(struct ssb_bus *bus)
  4048. {
  4049. struct pci_dev *pdev;
  4050. /* boardflags workarounds */
  4051. if (bus->boardinfo.vendor == SSB_BOARDVENDOR_DELL &&
  4052. bus->chip_id == 0x4301 && bus->boardinfo.rev == 0x74)
  4053. bus->sprom.boardflags_lo |= B43_BFL_BTCOEXIST;
  4054. if (bus->boardinfo.vendor == PCI_VENDOR_ID_APPLE &&
  4055. bus->boardinfo.type == 0x4E && bus->boardinfo.rev > 0x40)
  4056. bus->sprom.boardflags_lo |= B43_BFL_PACTRL;
  4057. if (bus->bustype == SSB_BUSTYPE_PCI) {
  4058. pdev = bus->host_pci;
  4059. if (IS_PDEV(pdev, BROADCOM, 0x4318, ASUSTEK, 0x100F) ||
  4060. IS_PDEV(pdev, BROADCOM, 0x4320, DELL, 0x0003) ||
  4061. IS_PDEV(pdev, BROADCOM, 0x4320, HP, 0x12f8) ||
  4062. IS_PDEV(pdev, BROADCOM, 0x4320, LINKSYS, 0x0015) ||
  4063. IS_PDEV(pdev, BROADCOM, 0x4320, LINKSYS, 0x0014) ||
  4064. IS_PDEV(pdev, BROADCOM, 0x4320, LINKSYS, 0x0013) ||
  4065. IS_PDEV(pdev, BROADCOM, 0x4320, MOTOROLA, 0x7010))
  4066. bus->sprom.boardflags_lo &= ~B43_BFL_BTCOEXIST;
  4067. }
  4068. }
  4069. static void b43_wireless_exit(struct ssb_device *dev, struct b43_wl *wl)
  4070. {
  4071. struct ieee80211_hw *hw = wl->hw;
  4072. ssb_set_devtypedata(dev, NULL);
  4073. ieee80211_free_hw(hw);
  4074. }
  4075. static int b43_wireless_init(struct ssb_device *dev)
  4076. {
  4077. struct ssb_sprom *sprom = &dev->bus->sprom;
  4078. struct ieee80211_hw *hw;
  4079. struct b43_wl *wl;
  4080. int err = -ENOMEM;
  4081. b43_sprom_fixup(dev->bus);
  4082. hw = ieee80211_alloc_hw(sizeof(*wl), &b43_hw_ops);
  4083. if (!hw) {
  4084. b43err(NULL, "Could not allocate ieee80211 device\n");
  4085. goto out;
  4086. }
  4087. wl = hw_to_b43_wl(hw);
  4088. /* fill hw info */
  4089. hw->flags = IEEE80211_HW_RX_INCLUDES_FCS |
  4090. IEEE80211_HW_SIGNAL_DBM |
  4091. IEEE80211_HW_NOISE_DBM;
  4092. hw->wiphy->interface_modes =
  4093. BIT(NL80211_IFTYPE_AP) |
  4094. BIT(NL80211_IFTYPE_MESH_POINT) |
  4095. BIT(NL80211_IFTYPE_STATION) |
  4096. BIT(NL80211_IFTYPE_WDS) |
  4097. BIT(NL80211_IFTYPE_ADHOC);
  4098. hw->queues = modparam_qos ? 4 : 1;
  4099. wl->mac80211_initially_registered_queues = hw->queues;
  4100. hw->max_rates = 2;
  4101. SET_IEEE80211_DEV(hw, dev->dev);
  4102. if (is_valid_ether_addr(sprom->et1mac))
  4103. SET_IEEE80211_PERM_ADDR(hw, sprom->et1mac);
  4104. else
  4105. SET_IEEE80211_PERM_ADDR(hw, sprom->il0mac);
  4106. /* Initialize struct b43_wl */
  4107. wl->hw = hw;
  4108. spin_lock_init(&wl->irq_lock);
  4109. rwlock_init(&wl->tx_lock);
  4110. spin_lock_init(&wl->leds_lock);
  4111. spin_lock_init(&wl->shm_lock);
  4112. mutex_init(&wl->mutex);
  4113. INIT_LIST_HEAD(&wl->devlist);
  4114. INIT_WORK(&wl->beacon_update_trigger, b43_beacon_update_trigger_work);
  4115. INIT_WORK(&wl->txpower_adjust_work, b43_phy_txpower_adjust_work);
  4116. ssb_set_devtypedata(dev, wl);
  4117. b43info(wl, "Broadcom %04X WLAN found (core revision %u)\n",
  4118. dev->bus->chip_id, dev->id.revision);
  4119. err = 0;
  4120. out:
  4121. return err;
  4122. }
  4123. static int b43_probe(struct ssb_device *dev, const struct ssb_device_id *id)
  4124. {
  4125. struct b43_wl *wl;
  4126. int err;
  4127. int first = 0;
  4128. wl = ssb_get_devtypedata(dev);
  4129. if (!wl) {
  4130. /* Probing the first core. Must setup common struct b43_wl */
  4131. first = 1;
  4132. err = b43_wireless_init(dev);
  4133. if (err)
  4134. goto out;
  4135. wl = ssb_get_devtypedata(dev);
  4136. B43_WARN_ON(!wl);
  4137. }
  4138. err = b43_one_core_attach(dev, wl);
  4139. if (err)
  4140. goto err_wireless_exit;
  4141. if (first) {
  4142. err = ieee80211_register_hw(wl->hw);
  4143. if (err)
  4144. goto err_one_core_detach;
  4145. }
  4146. out:
  4147. return err;
  4148. err_one_core_detach:
  4149. b43_one_core_detach(dev);
  4150. err_wireless_exit:
  4151. if (first)
  4152. b43_wireless_exit(dev, wl);
  4153. return err;
  4154. }
  4155. static void b43_remove(struct ssb_device *dev)
  4156. {
  4157. struct b43_wl *wl = ssb_get_devtypedata(dev);
  4158. struct b43_wldev *wldev = ssb_get_drvdata(dev);
  4159. /* We must cancel any work here before unregistering from ieee80211,
  4160. * as the ieee80211 unreg will destroy the workqueue. */
  4161. cancel_work_sync(&wldev->restart_work);
  4162. B43_WARN_ON(!wl);
  4163. if (wl->current_dev == wldev) {
  4164. /* Restore the queues count before unregistering, because firmware detect
  4165. * might have modified it. Restoring is important, so the networking
  4166. * stack can properly free resources. */
  4167. wl->hw->queues = wl->mac80211_initially_registered_queues;
  4168. ieee80211_unregister_hw(wl->hw);
  4169. }
  4170. b43_one_core_detach(dev);
  4171. if (list_empty(&wl->devlist)) {
  4172. /* Last core on the chip unregistered.
  4173. * We can destroy common struct b43_wl.
  4174. */
  4175. b43_wireless_exit(dev, wl);
  4176. }
  4177. }
  4178. /* Perform a hardware reset. This can be called from any context. */
  4179. void b43_controller_restart(struct b43_wldev *dev, const char *reason)
  4180. {
  4181. /* Must avoid requeueing, if we are in shutdown. */
  4182. if (b43_status(dev) < B43_STAT_INITIALIZED)
  4183. return;
  4184. b43info(dev->wl, "Controller RESET (%s) ...\n", reason);
  4185. ieee80211_queue_work(dev->wl->hw, &dev->restart_work);
  4186. }
  4187. #ifdef CONFIG_PM
  4188. static int b43_suspend(struct ssb_device *dev, pm_message_t state)
  4189. {
  4190. struct b43_wldev *wldev = ssb_get_drvdata(dev);
  4191. struct b43_wl *wl = wldev->wl;
  4192. b43dbg(wl, "Suspending...\n");
  4193. mutex_lock(&wl->mutex);
  4194. wldev->suspend_in_progress = true;
  4195. wldev->suspend_init_status = b43_status(wldev);
  4196. if (wldev->suspend_init_status >= B43_STAT_STARTED)
  4197. b43_wireless_core_stop(wldev);
  4198. if (wldev->suspend_init_status >= B43_STAT_INITIALIZED)
  4199. b43_wireless_core_exit(wldev);
  4200. mutex_unlock(&wl->mutex);
  4201. b43dbg(wl, "Device suspended.\n");
  4202. return 0;
  4203. }
  4204. static int b43_resume(struct ssb_device *dev)
  4205. {
  4206. struct b43_wldev *wldev = ssb_get_drvdata(dev);
  4207. struct b43_wl *wl = wldev->wl;
  4208. int err = 0;
  4209. b43dbg(wl, "Resuming...\n");
  4210. mutex_lock(&wl->mutex);
  4211. if (wldev->suspend_init_status >= B43_STAT_INITIALIZED) {
  4212. err = b43_wireless_core_init(wldev);
  4213. if (err) {
  4214. b43err(wl, "Resume failed at core init\n");
  4215. goto out;
  4216. }
  4217. }
  4218. if (wldev->suspend_init_status >= B43_STAT_STARTED) {
  4219. err = b43_wireless_core_start(wldev);
  4220. if (err) {
  4221. b43_leds_exit(wldev);
  4222. b43_rng_exit(wldev->wl);
  4223. b43_wireless_core_exit(wldev);
  4224. b43err(wl, "Resume failed at core start\n");
  4225. goto out;
  4226. }
  4227. }
  4228. b43dbg(wl, "Device resumed.\n");
  4229. out:
  4230. wldev->suspend_in_progress = false;
  4231. mutex_unlock(&wl->mutex);
  4232. return err;
  4233. }
  4234. #else /* CONFIG_PM */
  4235. # define b43_suspend NULL
  4236. # define b43_resume NULL
  4237. #endif /* CONFIG_PM */
  4238. static struct ssb_driver b43_ssb_driver = {
  4239. .name = KBUILD_MODNAME,
  4240. .id_table = b43_ssb_tbl,
  4241. .probe = b43_probe,
  4242. .remove = b43_remove,
  4243. .suspend = b43_suspend,
  4244. .resume = b43_resume,
  4245. };
  4246. static void b43_print_driverinfo(void)
  4247. {
  4248. const char *feat_pci = "", *feat_pcmcia = "", *feat_nphy = "",
  4249. *feat_leds = "";
  4250. #ifdef CONFIG_B43_PCI_AUTOSELECT
  4251. feat_pci = "P";
  4252. #endif
  4253. #ifdef CONFIG_B43_PCMCIA
  4254. feat_pcmcia = "M";
  4255. #endif
  4256. #ifdef CONFIG_B43_NPHY
  4257. feat_nphy = "N";
  4258. #endif
  4259. #ifdef CONFIG_B43_LEDS
  4260. feat_leds = "L";
  4261. #endif
  4262. printk(KERN_INFO "Broadcom 43xx driver loaded "
  4263. "[ Features: %s%s%s%s, Firmware-ID: "
  4264. B43_SUPPORTED_FIRMWARE_ID " ]\n",
  4265. feat_pci, feat_pcmcia, feat_nphy,
  4266. feat_leds);
  4267. }
  4268. static int __init b43_init(void)
  4269. {
  4270. int err;
  4271. b43_debugfs_init();
  4272. err = b43_pcmcia_init();
  4273. if (err)
  4274. goto err_dfs_exit;
  4275. err = ssb_driver_register(&b43_ssb_driver);
  4276. if (err)
  4277. goto err_pcmcia_exit;
  4278. b43_print_driverinfo();
  4279. return err;
  4280. err_pcmcia_exit:
  4281. b43_pcmcia_exit();
  4282. err_dfs_exit:
  4283. b43_debugfs_exit();
  4284. return err;
  4285. }
  4286. static void __exit b43_exit(void)
  4287. {
  4288. ssb_driver_unregister(&b43_ssb_driver);
  4289. b43_pcmcia_exit();
  4290. b43_debugfs_exit();
  4291. }
  4292. module_init(b43_init)
  4293. module_exit(b43_exit)