wm_adsp.c 30 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180
  1. /*
  2. * wm_adsp.c -- Wolfson ADSP support
  3. *
  4. * Copyright 2012 Wolfson Microelectronics plc
  5. *
  6. * Author: Mark Brown <broonie@opensource.wolfsonmicro.com>
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License version 2 as
  10. * published by the Free Software Foundation.
  11. */
  12. #include <linux/module.h>
  13. #include <linux/moduleparam.h>
  14. #include <linux/init.h>
  15. #include <linux/delay.h>
  16. #include <linux/firmware.h>
  17. #include <linux/list.h>
  18. #include <linux/pm.h>
  19. #include <linux/pm_runtime.h>
  20. #include <linux/regmap.h>
  21. #include <linux/regulator/consumer.h>
  22. #include <linux/slab.h>
  23. #include <sound/core.h>
  24. #include <sound/pcm.h>
  25. #include <sound/pcm_params.h>
  26. #include <sound/soc.h>
  27. #include <sound/jack.h>
  28. #include <sound/initval.h>
  29. #include <sound/tlv.h>
  30. #include <linux/mfd/arizona/registers.h>
  31. #include "wm_adsp.h"
  32. #define adsp_crit(_dsp, fmt, ...) \
  33. dev_crit(_dsp->dev, "DSP%d: " fmt, _dsp->num, ##__VA_ARGS__)
  34. #define adsp_err(_dsp, fmt, ...) \
  35. dev_err(_dsp->dev, "DSP%d: " fmt, _dsp->num, ##__VA_ARGS__)
  36. #define adsp_warn(_dsp, fmt, ...) \
  37. dev_warn(_dsp->dev, "DSP%d: " fmt, _dsp->num, ##__VA_ARGS__)
  38. #define adsp_info(_dsp, fmt, ...) \
  39. dev_info(_dsp->dev, "DSP%d: " fmt, _dsp->num, ##__VA_ARGS__)
  40. #define adsp_dbg(_dsp, fmt, ...) \
  41. dev_dbg(_dsp->dev, "DSP%d: " fmt, _dsp->num, ##__VA_ARGS__)
  42. #define ADSP1_CONTROL_1 0x00
  43. #define ADSP1_CONTROL_2 0x02
  44. #define ADSP1_CONTROL_3 0x03
  45. #define ADSP1_CONTROL_4 0x04
  46. #define ADSP1_CONTROL_5 0x06
  47. #define ADSP1_CONTROL_6 0x07
  48. #define ADSP1_CONTROL_7 0x08
  49. #define ADSP1_CONTROL_8 0x09
  50. #define ADSP1_CONTROL_9 0x0A
  51. #define ADSP1_CONTROL_10 0x0B
  52. #define ADSP1_CONTROL_11 0x0C
  53. #define ADSP1_CONTROL_12 0x0D
  54. #define ADSP1_CONTROL_13 0x0F
  55. #define ADSP1_CONTROL_14 0x10
  56. #define ADSP1_CONTROL_15 0x11
  57. #define ADSP1_CONTROL_16 0x12
  58. #define ADSP1_CONTROL_17 0x13
  59. #define ADSP1_CONTROL_18 0x14
  60. #define ADSP1_CONTROL_19 0x16
  61. #define ADSP1_CONTROL_20 0x17
  62. #define ADSP1_CONTROL_21 0x18
  63. #define ADSP1_CONTROL_22 0x1A
  64. #define ADSP1_CONTROL_23 0x1B
  65. #define ADSP1_CONTROL_24 0x1C
  66. #define ADSP1_CONTROL_25 0x1E
  67. #define ADSP1_CONTROL_26 0x20
  68. #define ADSP1_CONTROL_27 0x21
  69. #define ADSP1_CONTROL_28 0x22
  70. #define ADSP1_CONTROL_29 0x23
  71. #define ADSP1_CONTROL_30 0x24
  72. #define ADSP1_CONTROL_31 0x26
  73. /*
  74. * ADSP1 Control 19
  75. */
  76. #define ADSP1_WDMA_BUFFER_LENGTH_MASK 0x00FF /* DSP1_WDMA_BUFFER_LENGTH - [7:0] */
  77. #define ADSP1_WDMA_BUFFER_LENGTH_SHIFT 0 /* DSP1_WDMA_BUFFER_LENGTH - [7:0] */
  78. #define ADSP1_WDMA_BUFFER_LENGTH_WIDTH 8 /* DSP1_WDMA_BUFFER_LENGTH - [7:0] */
  79. /*
  80. * ADSP1 Control 30
  81. */
  82. #define ADSP1_DBG_CLK_ENA 0x0008 /* DSP1_DBG_CLK_ENA */
  83. #define ADSP1_DBG_CLK_ENA_MASK 0x0008 /* DSP1_DBG_CLK_ENA */
  84. #define ADSP1_DBG_CLK_ENA_SHIFT 3 /* DSP1_DBG_CLK_ENA */
  85. #define ADSP1_DBG_CLK_ENA_WIDTH 1 /* DSP1_DBG_CLK_ENA */
  86. #define ADSP1_SYS_ENA 0x0004 /* DSP1_SYS_ENA */
  87. #define ADSP1_SYS_ENA_MASK 0x0004 /* DSP1_SYS_ENA */
  88. #define ADSP1_SYS_ENA_SHIFT 2 /* DSP1_SYS_ENA */
  89. #define ADSP1_SYS_ENA_WIDTH 1 /* DSP1_SYS_ENA */
  90. #define ADSP1_CORE_ENA 0x0002 /* DSP1_CORE_ENA */
  91. #define ADSP1_CORE_ENA_MASK 0x0002 /* DSP1_CORE_ENA */
  92. #define ADSP1_CORE_ENA_SHIFT 1 /* DSP1_CORE_ENA */
  93. #define ADSP1_CORE_ENA_WIDTH 1 /* DSP1_CORE_ENA */
  94. #define ADSP1_START 0x0001 /* DSP1_START */
  95. #define ADSP1_START_MASK 0x0001 /* DSP1_START */
  96. #define ADSP1_START_SHIFT 0 /* DSP1_START */
  97. #define ADSP1_START_WIDTH 1 /* DSP1_START */
  98. /*
  99. * ADSP1 Control 31
  100. */
  101. #define ADSP1_CLK_SEL_MASK 0x0007 /* CLK_SEL_ENA */
  102. #define ADSP1_CLK_SEL_SHIFT 0 /* CLK_SEL_ENA */
  103. #define ADSP1_CLK_SEL_WIDTH 3 /* CLK_SEL_ENA */
  104. #define ADSP2_CONTROL 0x0
  105. #define ADSP2_CLOCKING 0x1
  106. #define ADSP2_STATUS1 0x4
  107. #define ADSP2_WDMA_CONFIG_1 0x30
  108. #define ADSP2_WDMA_CONFIG_2 0x31
  109. #define ADSP2_RDMA_CONFIG_1 0x34
  110. /*
  111. * ADSP2 Control
  112. */
  113. #define ADSP2_MEM_ENA 0x0010 /* DSP1_MEM_ENA */
  114. #define ADSP2_MEM_ENA_MASK 0x0010 /* DSP1_MEM_ENA */
  115. #define ADSP2_MEM_ENA_SHIFT 4 /* DSP1_MEM_ENA */
  116. #define ADSP2_MEM_ENA_WIDTH 1 /* DSP1_MEM_ENA */
  117. #define ADSP2_SYS_ENA 0x0004 /* DSP1_SYS_ENA */
  118. #define ADSP2_SYS_ENA_MASK 0x0004 /* DSP1_SYS_ENA */
  119. #define ADSP2_SYS_ENA_SHIFT 2 /* DSP1_SYS_ENA */
  120. #define ADSP2_SYS_ENA_WIDTH 1 /* DSP1_SYS_ENA */
  121. #define ADSP2_CORE_ENA 0x0002 /* DSP1_CORE_ENA */
  122. #define ADSP2_CORE_ENA_MASK 0x0002 /* DSP1_CORE_ENA */
  123. #define ADSP2_CORE_ENA_SHIFT 1 /* DSP1_CORE_ENA */
  124. #define ADSP2_CORE_ENA_WIDTH 1 /* DSP1_CORE_ENA */
  125. #define ADSP2_START 0x0001 /* DSP1_START */
  126. #define ADSP2_START_MASK 0x0001 /* DSP1_START */
  127. #define ADSP2_START_SHIFT 0 /* DSP1_START */
  128. #define ADSP2_START_WIDTH 1 /* DSP1_START */
  129. /*
  130. * ADSP2 clocking
  131. */
  132. #define ADSP2_CLK_SEL_MASK 0x0007 /* CLK_SEL_ENA */
  133. #define ADSP2_CLK_SEL_SHIFT 0 /* CLK_SEL_ENA */
  134. #define ADSP2_CLK_SEL_WIDTH 3 /* CLK_SEL_ENA */
  135. /*
  136. * ADSP2 Status 1
  137. */
  138. #define ADSP2_RAM_RDY 0x0001
  139. #define ADSP2_RAM_RDY_MASK 0x0001
  140. #define ADSP2_RAM_RDY_SHIFT 0
  141. #define ADSP2_RAM_RDY_WIDTH 1
  142. struct wm_adsp_buf {
  143. struct list_head list;
  144. void *buf;
  145. };
  146. static struct wm_adsp_buf *wm_adsp_buf_alloc(const void *src, size_t len,
  147. struct list_head *list)
  148. {
  149. struct wm_adsp_buf *buf = kzalloc(sizeof(*buf), GFP_KERNEL);
  150. if (buf == NULL)
  151. return NULL;
  152. buf->buf = kmemdup(src, len, GFP_KERNEL | GFP_DMA);
  153. if (!buf->buf) {
  154. kfree(buf);
  155. return NULL;
  156. }
  157. if (list)
  158. list_add_tail(&buf->list, list);
  159. return buf;
  160. }
  161. static void wm_adsp_buf_free(struct list_head *list)
  162. {
  163. while (!list_empty(list)) {
  164. struct wm_adsp_buf *buf = list_first_entry(list,
  165. struct wm_adsp_buf,
  166. list);
  167. list_del(&buf->list);
  168. kfree(buf->buf);
  169. kfree(buf);
  170. }
  171. }
  172. #define WM_ADSP_NUM_FW 4
  173. static const char *wm_adsp_fw_text[WM_ADSP_NUM_FW] = {
  174. "MBC/VSS", "Tx", "Tx Speaker", "Rx ANC"
  175. };
  176. static struct {
  177. const char *file;
  178. } wm_adsp_fw[WM_ADSP_NUM_FW] = {
  179. { .file = "mbc-vss" },
  180. { .file = "tx" },
  181. { .file = "tx-spk" },
  182. { .file = "rx-anc" },
  183. };
  184. static int wm_adsp_fw_get(struct snd_kcontrol *kcontrol,
  185. struct snd_ctl_elem_value *ucontrol)
  186. {
  187. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  188. struct soc_enum *e = (struct soc_enum *)kcontrol->private_value;
  189. struct wm_adsp *adsp = snd_soc_codec_get_drvdata(codec);
  190. ucontrol->value.integer.value[0] = adsp[e->shift_l].fw;
  191. return 0;
  192. }
  193. static int wm_adsp_fw_put(struct snd_kcontrol *kcontrol,
  194. struct snd_ctl_elem_value *ucontrol)
  195. {
  196. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  197. struct soc_enum *e = (struct soc_enum *)kcontrol->private_value;
  198. struct wm_adsp *adsp = snd_soc_codec_get_drvdata(codec);
  199. if (ucontrol->value.integer.value[0] == adsp[e->shift_l].fw)
  200. return 0;
  201. if (ucontrol->value.integer.value[0] >= WM_ADSP_NUM_FW)
  202. return -EINVAL;
  203. if (adsp[e->shift_l].running)
  204. return -EBUSY;
  205. adsp[e->shift_l].fw = ucontrol->value.integer.value[0];
  206. return 0;
  207. }
  208. static const struct soc_enum wm_adsp_fw_enum[] = {
  209. SOC_ENUM_SINGLE(0, 0, ARRAY_SIZE(wm_adsp_fw_text), wm_adsp_fw_text),
  210. SOC_ENUM_SINGLE(0, 1, ARRAY_SIZE(wm_adsp_fw_text), wm_adsp_fw_text),
  211. SOC_ENUM_SINGLE(0, 2, ARRAY_SIZE(wm_adsp_fw_text), wm_adsp_fw_text),
  212. SOC_ENUM_SINGLE(0, 3, ARRAY_SIZE(wm_adsp_fw_text), wm_adsp_fw_text),
  213. };
  214. const struct snd_kcontrol_new wm_adsp_fw_controls[] = {
  215. SOC_ENUM_EXT("DSP1 Firmware", wm_adsp_fw_enum[0],
  216. wm_adsp_fw_get, wm_adsp_fw_put),
  217. SOC_ENUM_EXT("DSP2 Firmware", wm_adsp_fw_enum[1],
  218. wm_adsp_fw_get, wm_adsp_fw_put),
  219. SOC_ENUM_EXT("DSP3 Firmware", wm_adsp_fw_enum[2],
  220. wm_adsp_fw_get, wm_adsp_fw_put),
  221. SOC_ENUM_EXT("DSP4 Firmware", wm_adsp_fw_enum[3],
  222. wm_adsp_fw_get, wm_adsp_fw_put),
  223. };
  224. EXPORT_SYMBOL_GPL(wm_adsp_fw_controls);
  225. static struct wm_adsp_region const *wm_adsp_find_region(struct wm_adsp *dsp,
  226. int type)
  227. {
  228. int i;
  229. for (i = 0; i < dsp->num_mems; i++)
  230. if (dsp->mem[i].type == type)
  231. return &dsp->mem[i];
  232. return NULL;
  233. }
  234. static unsigned int wm_adsp_region_to_reg(struct wm_adsp_region const *region,
  235. unsigned int offset)
  236. {
  237. switch (region->type) {
  238. case WMFW_ADSP1_PM:
  239. return region->base + (offset * 3);
  240. case WMFW_ADSP1_DM:
  241. return region->base + (offset * 2);
  242. case WMFW_ADSP2_XM:
  243. return region->base + (offset * 2);
  244. case WMFW_ADSP2_YM:
  245. return region->base + (offset * 2);
  246. case WMFW_ADSP1_ZM:
  247. return region->base + (offset * 2);
  248. default:
  249. WARN_ON(NULL != "Unknown memory region type");
  250. return offset;
  251. }
  252. }
  253. static int wm_adsp_load(struct wm_adsp *dsp)
  254. {
  255. LIST_HEAD(buf_list);
  256. const struct firmware *firmware;
  257. struct regmap *regmap = dsp->regmap;
  258. unsigned int pos = 0;
  259. const struct wmfw_header *header;
  260. const struct wmfw_adsp1_sizes *adsp1_sizes;
  261. const struct wmfw_adsp2_sizes *adsp2_sizes;
  262. const struct wmfw_footer *footer;
  263. const struct wmfw_region *region;
  264. const struct wm_adsp_region *mem;
  265. const char *region_name;
  266. char *file, *text;
  267. struct wm_adsp_buf *buf;
  268. unsigned int reg;
  269. int regions = 0;
  270. int ret, offset, type, sizes;
  271. file = kzalloc(PAGE_SIZE, GFP_KERNEL);
  272. if (file == NULL)
  273. return -ENOMEM;
  274. snprintf(file, PAGE_SIZE, "%s-dsp%d-%s.wmfw", dsp->part, dsp->num,
  275. wm_adsp_fw[dsp->fw].file);
  276. file[PAGE_SIZE - 1] = '\0';
  277. ret = request_firmware(&firmware, file, dsp->dev);
  278. if (ret != 0) {
  279. adsp_err(dsp, "Failed to request '%s'\n", file);
  280. goto out;
  281. }
  282. ret = -EINVAL;
  283. pos = sizeof(*header) + sizeof(*adsp1_sizes) + sizeof(*footer);
  284. if (pos >= firmware->size) {
  285. adsp_err(dsp, "%s: file too short, %zu bytes\n",
  286. file, firmware->size);
  287. goto out_fw;
  288. }
  289. header = (void*)&firmware->data[0];
  290. if (memcmp(&header->magic[0], "WMFW", 4) != 0) {
  291. adsp_err(dsp, "%s: invalid magic\n", file);
  292. goto out_fw;
  293. }
  294. if (header->ver != 0) {
  295. adsp_err(dsp, "%s: unknown file format %d\n",
  296. file, header->ver);
  297. goto out_fw;
  298. }
  299. if (header->core != dsp->type) {
  300. adsp_err(dsp, "%s: invalid core %d != %d\n",
  301. file, header->core, dsp->type);
  302. goto out_fw;
  303. }
  304. switch (dsp->type) {
  305. case WMFW_ADSP1:
  306. pos = sizeof(*header) + sizeof(*adsp1_sizes) + sizeof(*footer);
  307. adsp1_sizes = (void *)&(header[1]);
  308. footer = (void *)&(adsp1_sizes[1]);
  309. sizes = sizeof(*adsp1_sizes);
  310. adsp_dbg(dsp, "%s: %d DM, %d PM, %d ZM\n",
  311. file, le32_to_cpu(adsp1_sizes->dm),
  312. le32_to_cpu(adsp1_sizes->pm),
  313. le32_to_cpu(adsp1_sizes->zm));
  314. break;
  315. case WMFW_ADSP2:
  316. pos = sizeof(*header) + sizeof(*adsp2_sizes) + sizeof(*footer);
  317. adsp2_sizes = (void *)&(header[1]);
  318. footer = (void *)&(adsp2_sizes[1]);
  319. sizes = sizeof(*adsp2_sizes);
  320. adsp_dbg(dsp, "%s: %d XM, %d YM %d PM, %d ZM\n",
  321. file, le32_to_cpu(adsp2_sizes->xm),
  322. le32_to_cpu(adsp2_sizes->ym),
  323. le32_to_cpu(adsp2_sizes->pm),
  324. le32_to_cpu(adsp2_sizes->zm));
  325. break;
  326. default:
  327. BUG_ON(NULL == "Unknown DSP type");
  328. goto out_fw;
  329. }
  330. if (le32_to_cpu(header->len) != sizeof(*header) +
  331. sizes + sizeof(*footer)) {
  332. adsp_err(dsp, "%s: unexpected header length %d\n",
  333. file, le32_to_cpu(header->len));
  334. goto out_fw;
  335. }
  336. adsp_dbg(dsp, "%s: timestamp %llu\n", file,
  337. le64_to_cpu(footer->timestamp));
  338. while (pos < firmware->size &&
  339. pos - firmware->size > sizeof(*region)) {
  340. region = (void *)&(firmware->data[pos]);
  341. region_name = "Unknown";
  342. reg = 0;
  343. text = NULL;
  344. offset = le32_to_cpu(region->offset) & 0xffffff;
  345. type = be32_to_cpu(region->type) & 0xff;
  346. mem = wm_adsp_find_region(dsp, type);
  347. switch (type) {
  348. case WMFW_NAME_TEXT:
  349. region_name = "Firmware name";
  350. text = kzalloc(le32_to_cpu(region->len) + 1,
  351. GFP_KERNEL);
  352. break;
  353. case WMFW_INFO_TEXT:
  354. region_name = "Information";
  355. text = kzalloc(le32_to_cpu(region->len) + 1,
  356. GFP_KERNEL);
  357. break;
  358. case WMFW_ABSOLUTE:
  359. region_name = "Absolute";
  360. reg = offset;
  361. break;
  362. case WMFW_ADSP1_PM:
  363. BUG_ON(!mem);
  364. region_name = "PM";
  365. reg = wm_adsp_region_to_reg(mem, offset);
  366. break;
  367. case WMFW_ADSP1_DM:
  368. BUG_ON(!mem);
  369. region_name = "DM";
  370. reg = wm_adsp_region_to_reg(mem, offset);
  371. break;
  372. case WMFW_ADSP2_XM:
  373. BUG_ON(!mem);
  374. region_name = "XM";
  375. reg = wm_adsp_region_to_reg(mem, offset);
  376. break;
  377. case WMFW_ADSP2_YM:
  378. BUG_ON(!mem);
  379. region_name = "YM";
  380. reg = wm_adsp_region_to_reg(mem, offset);
  381. break;
  382. case WMFW_ADSP1_ZM:
  383. BUG_ON(!mem);
  384. region_name = "ZM";
  385. reg = wm_adsp_region_to_reg(mem, offset);
  386. break;
  387. default:
  388. adsp_warn(dsp,
  389. "%s.%d: Unknown region type %x at %d(%x)\n",
  390. file, regions, type, pos, pos);
  391. break;
  392. }
  393. adsp_dbg(dsp, "%s.%d: %d bytes at %d in %s\n", file,
  394. regions, le32_to_cpu(region->len), offset,
  395. region_name);
  396. if (text) {
  397. memcpy(text, region->data, le32_to_cpu(region->len));
  398. adsp_info(dsp, "%s: %s\n", file, text);
  399. kfree(text);
  400. }
  401. if (reg) {
  402. buf = wm_adsp_buf_alloc(region->data,
  403. le32_to_cpu(region->len),
  404. &buf_list);
  405. if (!buf) {
  406. adsp_err(dsp, "Out of memory\n");
  407. return -ENOMEM;
  408. }
  409. ret = regmap_raw_write_async(regmap, reg, buf->buf,
  410. le32_to_cpu(region->len));
  411. if (ret != 0) {
  412. adsp_err(dsp,
  413. "%s.%d: Failed to write %d bytes at %d in %s: %d\n",
  414. file, regions,
  415. le32_to_cpu(region->len), offset,
  416. region_name, ret);
  417. goto out_fw;
  418. }
  419. }
  420. pos += le32_to_cpu(region->len) + sizeof(*region);
  421. regions++;
  422. }
  423. ret = regmap_async_complete(regmap);
  424. if (ret != 0) {
  425. adsp_err(dsp, "Failed to complete async write: %d\n", ret);
  426. goto out_fw;
  427. }
  428. if (pos > firmware->size)
  429. adsp_warn(dsp, "%s.%d: %zu bytes at end of file\n",
  430. file, regions, pos - firmware->size);
  431. out_fw:
  432. regmap_async_complete(regmap);
  433. wm_adsp_buf_free(&buf_list);
  434. release_firmware(firmware);
  435. out:
  436. kfree(file);
  437. return ret;
  438. }
  439. static int wm_adsp_setup_algs(struct wm_adsp *dsp)
  440. {
  441. struct regmap *regmap = dsp->regmap;
  442. struct wmfw_adsp1_id_hdr adsp1_id;
  443. struct wmfw_adsp2_id_hdr adsp2_id;
  444. struct wmfw_adsp1_alg_hdr *adsp1_alg;
  445. struct wmfw_adsp2_alg_hdr *adsp2_alg;
  446. void *alg, *buf;
  447. struct wm_adsp_alg_region *region;
  448. const struct wm_adsp_region *mem;
  449. unsigned int pos, term;
  450. size_t algs, buf_size;
  451. __be32 val;
  452. int i, ret;
  453. switch (dsp->type) {
  454. case WMFW_ADSP1:
  455. mem = wm_adsp_find_region(dsp, WMFW_ADSP1_DM);
  456. break;
  457. case WMFW_ADSP2:
  458. mem = wm_adsp_find_region(dsp, WMFW_ADSP2_XM);
  459. break;
  460. default:
  461. mem = NULL;
  462. break;
  463. }
  464. if (mem == NULL) {
  465. BUG_ON(mem != NULL);
  466. return -EINVAL;
  467. }
  468. switch (dsp->type) {
  469. case WMFW_ADSP1:
  470. ret = regmap_raw_read(regmap, mem->base, &adsp1_id,
  471. sizeof(adsp1_id));
  472. if (ret != 0) {
  473. adsp_err(dsp, "Failed to read algorithm info: %d\n",
  474. ret);
  475. return ret;
  476. }
  477. buf = &adsp1_id;
  478. buf_size = sizeof(adsp1_id);
  479. algs = be32_to_cpu(adsp1_id.algs);
  480. adsp_info(dsp, "Firmware: %x v%d.%d.%d, %zu algorithms\n",
  481. be32_to_cpu(adsp1_id.fw.id),
  482. (be32_to_cpu(adsp1_id.fw.ver) & 0xff0000) >> 16,
  483. (be32_to_cpu(adsp1_id.fw.ver) & 0xff00) >> 8,
  484. be32_to_cpu(adsp1_id.fw.ver) & 0xff,
  485. algs);
  486. pos = sizeof(adsp1_id) / 2;
  487. term = pos + ((sizeof(*adsp1_alg) * algs) / 2);
  488. break;
  489. case WMFW_ADSP2:
  490. ret = regmap_raw_read(regmap, mem->base, &adsp2_id,
  491. sizeof(adsp2_id));
  492. if (ret != 0) {
  493. adsp_err(dsp, "Failed to read algorithm info: %d\n",
  494. ret);
  495. return ret;
  496. }
  497. buf = &adsp2_id;
  498. buf_size = sizeof(adsp2_id);
  499. algs = be32_to_cpu(adsp2_id.algs);
  500. adsp_info(dsp, "Firmware: %x v%d.%d.%d, %zu algorithms\n",
  501. be32_to_cpu(adsp2_id.fw.id),
  502. (be32_to_cpu(adsp2_id.fw.ver) & 0xff0000) >> 16,
  503. (be32_to_cpu(adsp2_id.fw.ver) & 0xff00) >> 8,
  504. be32_to_cpu(adsp2_id.fw.ver) & 0xff,
  505. algs);
  506. pos = sizeof(adsp2_id) / 2;
  507. term = pos + ((sizeof(*adsp2_alg) * algs) / 2);
  508. break;
  509. default:
  510. BUG_ON(NULL == "Unknown DSP type");
  511. return -EINVAL;
  512. }
  513. if (algs == 0) {
  514. adsp_err(dsp, "No algorithms\n");
  515. return -EINVAL;
  516. }
  517. if (algs > 1024) {
  518. adsp_err(dsp, "Algorithm count %zx excessive\n", algs);
  519. print_hex_dump_bytes(dev_name(dsp->dev), DUMP_PREFIX_OFFSET,
  520. buf, buf_size);
  521. return -EINVAL;
  522. }
  523. /* Read the terminator first to validate the length */
  524. ret = regmap_raw_read(regmap, mem->base + term, &val, sizeof(val));
  525. if (ret != 0) {
  526. adsp_err(dsp, "Failed to read algorithm list end: %d\n",
  527. ret);
  528. return ret;
  529. }
  530. if (be32_to_cpu(val) != 0xbedead)
  531. adsp_warn(dsp, "Algorithm list end %x 0x%x != 0xbeadead\n",
  532. term, be32_to_cpu(val));
  533. alg = kzalloc((term - pos) * 2, GFP_KERNEL | GFP_DMA);
  534. if (!alg)
  535. return -ENOMEM;
  536. ret = regmap_raw_read(regmap, mem->base + pos, alg, (term - pos) * 2);
  537. if (ret != 0) {
  538. adsp_err(dsp, "Failed to read algorithm list: %d\n",
  539. ret);
  540. goto out;
  541. }
  542. adsp1_alg = alg;
  543. adsp2_alg = alg;
  544. for (i = 0; i < algs; i++) {
  545. switch (dsp->type) {
  546. case WMFW_ADSP1:
  547. adsp_info(dsp, "%d: ID %x v%d.%d.%d DM@%x ZM@%x\n",
  548. i, be32_to_cpu(adsp1_alg[i].alg.id),
  549. (be32_to_cpu(adsp1_alg[i].alg.ver) & 0xff0000) >> 16,
  550. (be32_to_cpu(adsp1_alg[i].alg.ver) & 0xff00) >> 8,
  551. be32_to_cpu(adsp1_alg[i].alg.ver) & 0xff,
  552. be32_to_cpu(adsp1_alg[i].dm),
  553. be32_to_cpu(adsp1_alg[i].zm));
  554. region = kzalloc(sizeof(*region), GFP_KERNEL);
  555. if (!region)
  556. return -ENOMEM;
  557. region->type = WMFW_ADSP1_DM;
  558. region->alg = be32_to_cpu(adsp1_alg[i].alg.id);
  559. region->base = be32_to_cpu(adsp1_alg[i].dm);
  560. list_add_tail(&region->list, &dsp->alg_regions);
  561. region = kzalloc(sizeof(*region), GFP_KERNEL);
  562. if (!region)
  563. return -ENOMEM;
  564. region->type = WMFW_ADSP1_ZM;
  565. region->alg = be32_to_cpu(adsp1_alg[i].alg.id);
  566. region->base = be32_to_cpu(adsp1_alg[i].zm);
  567. list_add_tail(&region->list, &dsp->alg_regions);
  568. break;
  569. case WMFW_ADSP2:
  570. adsp_info(dsp,
  571. "%d: ID %x v%d.%d.%d XM@%x YM@%x ZM@%x\n",
  572. i, be32_to_cpu(adsp2_alg[i].alg.id),
  573. (be32_to_cpu(adsp2_alg[i].alg.ver) & 0xff0000) >> 16,
  574. (be32_to_cpu(adsp2_alg[i].alg.ver) & 0xff00) >> 8,
  575. be32_to_cpu(adsp2_alg[i].alg.ver) & 0xff,
  576. be32_to_cpu(adsp2_alg[i].xm),
  577. be32_to_cpu(adsp2_alg[i].ym),
  578. be32_to_cpu(adsp2_alg[i].zm));
  579. region = kzalloc(sizeof(*region), GFP_KERNEL);
  580. if (!region)
  581. return -ENOMEM;
  582. region->type = WMFW_ADSP2_XM;
  583. region->alg = be32_to_cpu(adsp2_alg[i].alg.id);
  584. region->base = be32_to_cpu(adsp2_alg[i].xm);
  585. list_add_tail(&region->list, &dsp->alg_regions);
  586. region = kzalloc(sizeof(*region), GFP_KERNEL);
  587. if (!region)
  588. return -ENOMEM;
  589. region->type = WMFW_ADSP2_YM;
  590. region->alg = be32_to_cpu(adsp2_alg[i].alg.id);
  591. region->base = be32_to_cpu(adsp2_alg[i].ym);
  592. list_add_tail(&region->list, &dsp->alg_regions);
  593. region = kzalloc(sizeof(*region), GFP_KERNEL);
  594. if (!region)
  595. return -ENOMEM;
  596. region->type = WMFW_ADSP2_ZM;
  597. region->alg = be32_to_cpu(adsp2_alg[i].alg.id);
  598. region->base = be32_to_cpu(adsp2_alg[i].zm);
  599. list_add_tail(&region->list, &dsp->alg_regions);
  600. break;
  601. }
  602. }
  603. out:
  604. kfree(alg);
  605. return ret;
  606. }
  607. static int wm_adsp_load_coeff(struct wm_adsp *dsp)
  608. {
  609. LIST_HEAD(buf_list);
  610. struct regmap *regmap = dsp->regmap;
  611. struct wmfw_coeff_hdr *hdr;
  612. struct wmfw_coeff_item *blk;
  613. const struct firmware *firmware;
  614. const struct wm_adsp_region *mem;
  615. struct wm_adsp_alg_region *alg_region;
  616. const char *region_name;
  617. int ret, pos, blocks, type, offset, reg;
  618. char *file;
  619. struct wm_adsp_buf *buf;
  620. int tmp;
  621. file = kzalloc(PAGE_SIZE, GFP_KERNEL);
  622. if (file == NULL)
  623. return -ENOMEM;
  624. snprintf(file, PAGE_SIZE, "%s-dsp%d-%s.bin", dsp->part, dsp->num,
  625. wm_adsp_fw[dsp->fw].file);
  626. file[PAGE_SIZE - 1] = '\0';
  627. ret = request_firmware(&firmware, file, dsp->dev);
  628. if (ret != 0) {
  629. adsp_warn(dsp, "Failed to request '%s'\n", file);
  630. ret = 0;
  631. goto out;
  632. }
  633. ret = -EINVAL;
  634. if (sizeof(*hdr) >= firmware->size) {
  635. adsp_err(dsp, "%s: file too short, %zu bytes\n",
  636. file, firmware->size);
  637. goto out_fw;
  638. }
  639. hdr = (void*)&firmware->data[0];
  640. if (memcmp(hdr->magic, "WMDR", 4) != 0) {
  641. adsp_err(dsp, "%s: invalid magic\n", file);
  642. goto out_fw;
  643. }
  644. switch (be32_to_cpu(hdr->rev) & 0xff) {
  645. case 1:
  646. break;
  647. default:
  648. adsp_err(dsp, "%s: Unsupported coefficient file format %d\n",
  649. file, be32_to_cpu(hdr->rev) & 0xff);
  650. ret = -EINVAL;
  651. goto out_fw;
  652. }
  653. adsp_dbg(dsp, "%s: v%d.%d.%d\n", file,
  654. (le32_to_cpu(hdr->ver) >> 16) & 0xff,
  655. (le32_to_cpu(hdr->ver) >> 8) & 0xff,
  656. le32_to_cpu(hdr->ver) & 0xff);
  657. pos = le32_to_cpu(hdr->len);
  658. blocks = 0;
  659. while (pos < firmware->size &&
  660. pos - firmware->size > sizeof(*blk)) {
  661. blk = (void*)(&firmware->data[pos]);
  662. type = le16_to_cpu(blk->type);
  663. offset = le16_to_cpu(blk->offset);
  664. adsp_dbg(dsp, "%s.%d: %x v%d.%d.%d\n",
  665. file, blocks, le32_to_cpu(blk->id),
  666. (le32_to_cpu(blk->ver) >> 16) & 0xff,
  667. (le32_to_cpu(blk->ver) >> 8) & 0xff,
  668. le32_to_cpu(blk->ver) & 0xff);
  669. adsp_dbg(dsp, "%s.%d: %d bytes at 0x%x in %x\n",
  670. file, blocks, le32_to_cpu(blk->len), offset, type);
  671. reg = 0;
  672. region_name = "Unknown";
  673. switch (type) {
  674. case (WMFW_NAME_TEXT << 8):
  675. case (WMFW_INFO_TEXT << 8):
  676. break;
  677. case (WMFW_ABSOLUTE << 8):
  678. region_name = "register";
  679. reg = offset;
  680. break;
  681. case WMFW_ADSP1_DM:
  682. case WMFW_ADSP1_ZM:
  683. case WMFW_ADSP2_XM:
  684. case WMFW_ADSP2_YM:
  685. adsp_dbg(dsp, "%s.%d: %d bytes in %x for %x\n",
  686. file, blocks, le32_to_cpu(blk->len),
  687. type, le32_to_cpu(blk->id));
  688. mem = wm_adsp_find_region(dsp, type);
  689. if (!mem) {
  690. adsp_err(dsp, "No base for region %x\n", type);
  691. break;
  692. }
  693. reg = 0;
  694. list_for_each_entry(alg_region,
  695. &dsp->alg_regions, list) {
  696. if (le32_to_cpu(blk->id) == alg_region->alg &&
  697. type == alg_region->type) {
  698. reg = alg_region->base;
  699. reg = wm_adsp_region_to_reg(mem,
  700. reg);
  701. reg += offset;
  702. }
  703. }
  704. if (reg == 0)
  705. adsp_err(dsp, "No %x for algorithm %x\n",
  706. type, le32_to_cpu(blk->id));
  707. break;
  708. default:
  709. adsp_err(dsp, "%s.%d: Unknown region type %x at %d\n",
  710. file, blocks, type, pos);
  711. break;
  712. }
  713. if (reg) {
  714. buf = wm_adsp_buf_alloc(blk->data,
  715. le32_to_cpu(blk->len),
  716. &buf_list);
  717. if (!buf) {
  718. adsp_err(dsp, "Out of memory\n");
  719. ret = -ENOMEM;
  720. goto out_fw;
  721. }
  722. adsp_dbg(dsp, "%s.%d: Writing %d bytes at %x\n",
  723. file, blocks, le32_to_cpu(blk->len),
  724. reg);
  725. ret = regmap_raw_write_async(regmap, reg, buf->buf,
  726. le32_to_cpu(blk->len));
  727. if (ret != 0) {
  728. adsp_err(dsp,
  729. "%s.%d: Failed to write to %x in %s\n",
  730. file, blocks, reg, region_name);
  731. }
  732. }
  733. tmp = le32_to_cpu(blk->len) % 4;
  734. if (tmp)
  735. pos += le32_to_cpu(blk->len) + (4 - tmp) + sizeof(*blk);
  736. else
  737. pos += le32_to_cpu(blk->len) + sizeof(*blk);
  738. blocks++;
  739. }
  740. ret = regmap_async_complete(regmap);
  741. if (ret != 0)
  742. adsp_err(dsp, "Failed to complete async write: %d\n", ret);
  743. if (pos > firmware->size)
  744. adsp_warn(dsp, "%s.%d: %zu bytes at end of file\n",
  745. file, blocks, pos - firmware->size);
  746. out_fw:
  747. release_firmware(firmware);
  748. wm_adsp_buf_free(&buf_list);
  749. out:
  750. kfree(file);
  751. return ret;
  752. }
  753. int wm_adsp1_init(struct wm_adsp *adsp)
  754. {
  755. INIT_LIST_HEAD(&adsp->alg_regions);
  756. return 0;
  757. }
  758. EXPORT_SYMBOL_GPL(wm_adsp1_init);
  759. int wm_adsp1_event(struct snd_soc_dapm_widget *w,
  760. struct snd_kcontrol *kcontrol,
  761. int event)
  762. {
  763. struct snd_soc_codec *codec = w->codec;
  764. struct wm_adsp *dsps = snd_soc_codec_get_drvdata(codec);
  765. struct wm_adsp *dsp = &dsps[w->shift];
  766. int ret;
  767. int val;
  768. switch (event) {
  769. case SND_SOC_DAPM_POST_PMU:
  770. regmap_update_bits(dsp->regmap, dsp->base + ADSP1_CONTROL_30,
  771. ADSP1_SYS_ENA, ADSP1_SYS_ENA);
  772. /*
  773. * For simplicity set the DSP clock rate to be the
  774. * SYSCLK rate rather than making it configurable.
  775. */
  776. if(dsp->sysclk_reg) {
  777. ret = regmap_read(dsp->regmap, dsp->sysclk_reg, &val);
  778. if (ret != 0) {
  779. adsp_err(dsp, "Failed to read SYSCLK state: %d\n",
  780. ret);
  781. return ret;
  782. }
  783. val = (val & dsp->sysclk_mask)
  784. >> dsp->sysclk_shift;
  785. ret = regmap_update_bits(dsp->regmap,
  786. dsp->base + ADSP1_CONTROL_31,
  787. ADSP1_CLK_SEL_MASK, val);
  788. if (ret != 0) {
  789. adsp_err(dsp, "Failed to set clock rate: %d\n",
  790. ret);
  791. return ret;
  792. }
  793. }
  794. ret = wm_adsp_load(dsp);
  795. if (ret != 0)
  796. goto err;
  797. ret = wm_adsp_setup_algs(dsp);
  798. if (ret != 0)
  799. goto err;
  800. ret = wm_adsp_load_coeff(dsp);
  801. if (ret != 0)
  802. goto err;
  803. /* Start the core running */
  804. regmap_update_bits(dsp->regmap, dsp->base + ADSP1_CONTROL_30,
  805. ADSP1_CORE_ENA | ADSP1_START,
  806. ADSP1_CORE_ENA | ADSP1_START);
  807. break;
  808. case SND_SOC_DAPM_PRE_PMD:
  809. /* Halt the core */
  810. regmap_update_bits(dsp->regmap, dsp->base + ADSP1_CONTROL_30,
  811. ADSP1_CORE_ENA | ADSP1_START, 0);
  812. regmap_update_bits(dsp->regmap, dsp->base + ADSP1_CONTROL_19,
  813. ADSP1_WDMA_BUFFER_LENGTH_MASK, 0);
  814. regmap_update_bits(dsp->regmap, dsp->base + ADSP1_CONTROL_30,
  815. ADSP1_SYS_ENA, 0);
  816. break;
  817. default:
  818. break;
  819. }
  820. return 0;
  821. err:
  822. regmap_update_bits(dsp->regmap, dsp->base + ADSP1_CONTROL_30,
  823. ADSP1_SYS_ENA, 0);
  824. return ret;
  825. }
  826. EXPORT_SYMBOL_GPL(wm_adsp1_event);
  827. static int wm_adsp2_ena(struct wm_adsp *dsp)
  828. {
  829. unsigned int val;
  830. int ret, count;
  831. ret = regmap_update_bits(dsp->regmap, dsp->base + ADSP2_CONTROL,
  832. ADSP2_SYS_ENA, ADSP2_SYS_ENA);
  833. if (ret != 0)
  834. return ret;
  835. /* Wait for the RAM to start, should be near instantaneous */
  836. count = 0;
  837. do {
  838. ret = regmap_read(dsp->regmap, dsp->base + ADSP2_STATUS1,
  839. &val);
  840. if (ret != 0)
  841. return ret;
  842. } while (!(val & ADSP2_RAM_RDY) && ++count < 10);
  843. if (!(val & ADSP2_RAM_RDY)) {
  844. adsp_err(dsp, "Failed to start DSP RAM\n");
  845. return -EBUSY;
  846. }
  847. adsp_dbg(dsp, "RAM ready after %d polls\n", count);
  848. adsp_info(dsp, "RAM ready after %d polls\n", count);
  849. return 0;
  850. }
  851. int wm_adsp2_event(struct snd_soc_dapm_widget *w,
  852. struct snd_kcontrol *kcontrol, int event)
  853. {
  854. struct snd_soc_codec *codec = w->codec;
  855. struct wm_adsp *dsps = snd_soc_codec_get_drvdata(codec);
  856. struct wm_adsp *dsp = &dsps[w->shift];
  857. struct wm_adsp_alg_region *alg_region;
  858. unsigned int val;
  859. int ret;
  860. switch (event) {
  861. case SND_SOC_DAPM_POST_PMU:
  862. /*
  863. * For simplicity set the DSP clock rate to be the
  864. * SYSCLK rate rather than making it configurable.
  865. */
  866. ret = regmap_read(dsp->regmap, ARIZONA_SYSTEM_CLOCK_1, &val);
  867. if (ret != 0) {
  868. adsp_err(dsp, "Failed to read SYSCLK state: %d\n",
  869. ret);
  870. return ret;
  871. }
  872. val = (val & ARIZONA_SYSCLK_FREQ_MASK)
  873. >> ARIZONA_SYSCLK_FREQ_SHIFT;
  874. ret = regmap_update_bits(dsp->regmap,
  875. dsp->base + ADSP2_CLOCKING,
  876. ADSP2_CLK_SEL_MASK, val);
  877. if (ret != 0) {
  878. adsp_err(dsp, "Failed to set clock rate: %d\n",
  879. ret);
  880. return ret;
  881. }
  882. if (dsp->dvfs) {
  883. ret = regmap_read(dsp->regmap,
  884. dsp->base + ADSP2_CLOCKING, &val);
  885. if (ret != 0) {
  886. dev_err(dsp->dev,
  887. "Failed to read clocking: %d\n", ret);
  888. return ret;
  889. }
  890. if ((val & ADSP2_CLK_SEL_MASK) >= 3) {
  891. ret = regulator_enable(dsp->dvfs);
  892. if (ret != 0) {
  893. dev_err(dsp->dev,
  894. "Failed to enable supply: %d\n",
  895. ret);
  896. return ret;
  897. }
  898. ret = regulator_set_voltage(dsp->dvfs,
  899. 1800000,
  900. 1800000);
  901. if (ret != 0) {
  902. dev_err(dsp->dev,
  903. "Failed to raise supply: %d\n",
  904. ret);
  905. return ret;
  906. }
  907. }
  908. }
  909. ret = wm_adsp2_ena(dsp);
  910. if (ret != 0)
  911. return ret;
  912. ret = wm_adsp_load(dsp);
  913. if (ret != 0)
  914. goto err;
  915. ret = wm_adsp_setup_algs(dsp);
  916. if (ret != 0)
  917. goto err;
  918. ret = wm_adsp_load_coeff(dsp);
  919. if (ret != 0)
  920. goto err;
  921. ret = regmap_update_bits(dsp->regmap,
  922. dsp->base + ADSP2_CONTROL,
  923. ADSP2_CORE_ENA | ADSP2_START,
  924. ADSP2_CORE_ENA | ADSP2_START);
  925. if (ret != 0)
  926. goto err;
  927. dsp->running = true;
  928. break;
  929. case SND_SOC_DAPM_PRE_PMD:
  930. dsp->running = false;
  931. regmap_update_bits(dsp->regmap, dsp->base + ADSP2_CONTROL,
  932. ADSP2_SYS_ENA | ADSP2_CORE_ENA |
  933. ADSP2_START, 0);
  934. /* Make sure DMAs are quiesced */
  935. regmap_write(dsp->regmap, dsp->base + ADSP2_WDMA_CONFIG_1, 0);
  936. regmap_write(dsp->regmap, dsp->base + ADSP2_WDMA_CONFIG_2, 0);
  937. regmap_write(dsp->regmap, dsp->base + ADSP2_RDMA_CONFIG_1, 0);
  938. if (dsp->dvfs) {
  939. ret = regulator_set_voltage(dsp->dvfs, 1200000,
  940. 1800000);
  941. if (ret != 0)
  942. dev_warn(dsp->dev,
  943. "Failed to lower supply: %d\n",
  944. ret);
  945. ret = regulator_disable(dsp->dvfs);
  946. if (ret != 0)
  947. dev_err(dsp->dev,
  948. "Failed to enable supply: %d\n",
  949. ret);
  950. }
  951. while (!list_empty(&dsp->alg_regions)) {
  952. alg_region = list_first_entry(&dsp->alg_regions,
  953. struct wm_adsp_alg_region,
  954. list);
  955. list_del(&alg_region->list);
  956. kfree(alg_region);
  957. }
  958. break;
  959. default:
  960. break;
  961. }
  962. return 0;
  963. err:
  964. regmap_update_bits(dsp->regmap, dsp->base + ADSP2_CONTROL,
  965. ADSP2_SYS_ENA | ADSP2_CORE_ENA | ADSP2_START, 0);
  966. return ret;
  967. }
  968. EXPORT_SYMBOL_GPL(wm_adsp2_event);
  969. int wm_adsp2_init(struct wm_adsp *adsp, bool dvfs)
  970. {
  971. int ret;
  972. /*
  973. * Disable the DSP memory by default when in reset for a small
  974. * power saving.
  975. */
  976. ret = regmap_update_bits(adsp->regmap, adsp->base + ADSP2_CONTROL,
  977. ADSP2_MEM_ENA, 0);
  978. if (ret != 0) {
  979. adsp_err(adsp, "Failed to clear memory retention: %d\n", ret);
  980. return ret;
  981. }
  982. INIT_LIST_HEAD(&adsp->alg_regions);
  983. if (dvfs) {
  984. adsp->dvfs = devm_regulator_get(adsp->dev, "DCVDD");
  985. if (IS_ERR(adsp->dvfs)) {
  986. ret = PTR_ERR(adsp->dvfs);
  987. dev_err(adsp->dev, "Failed to get DCVDD: %d\n", ret);
  988. return ret;
  989. }
  990. ret = regulator_enable(adsp->dvfs);
  991. if (ret != 0) {
  992. dev_err(adsp->dev, "Failed to enable DCVDD: %d\n",
  993. ret);
  994. return ret;
  995. }
  996. ret = regulator_set_voltage(adsp->dvfs, 1200000, 1800000);
  997. if (ret != 0) {
  998. dev_err(adsp->dev, "Failed to initialise DVFS: %d\n",
  999. ret);
  1000. return ret;
  1001. }
  1002. ret = regulator_disable(adsp->dvfs);
  1003. if (ret != 0) {
  1004. dev_err(adsp->dev, "Failed to disable DCVDD: %d\n",
  1005. ret);
  1006. return ret;
  1007. }
  1008. }
  1009. return 0;
  1010. }
  1011. EXPORT_SYMBOL_GPL(wm_adsp2_init);