atombios_crtc.c 51 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639
  1. /*
  2. * Copyright 2007-8 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. *
  5. * Permission is hereby granted, free of charge, to any person obtaining a
  6. * copy of this software and associated documentation files (the "Software"),
  7. * to deal in the Software without restriction, including without limitation
  8. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  9. * and/or sell copies of the Software, and to permit persons to whom the
  10. * Software is furnished to do so, subject to the following conditions:
  11. *
  12. * The above copyright notice and this permission notice shall be included in
  13. * all copies or substantial portions of the Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  19. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  20. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  21. * OTHER DEALINGS IN THE SOFTWARE.
  22. *
  23. * Authors: Dave Airlie
  24. * Alex Deucher
  25. */
  26. #include <drm/drmP.h>
  27. #include <drm/drm_crtc_helper.h>
  28. #include <drm/radeon_drm.h>
  29. #include <drm/drm_fixed.h>
  30. #include "radeon.h"
  31. #include "atom.h"
  32. #include "atom-bits.h"
  33. static void atombios_overscan_setup(struct drm_crtc *crtc,
  34. struct drm_display_mode *mode,
  35. struct drm_display_mode *adjusted_mode)
  36. {
  37. struct drm_device *dev = crtc->dev;
  38. struct radeon_device *rdev = dev->dev_private;
  39. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  40. SET_CRTC_OVERSCAN_PS_ALLOCATION args;
  41. int index = GetIndexIntoMasterTable(COMMAND, SetCRTC_OverScan);
  42. int a1, a2;
  43. memset(&args, 0, sizeof(args));
  44. args.ucCRTC = radeon_crtc->crtc_id;
  45. switch (radeon_crtc->rmx_type) {
  46. case RMX_CENTER:
  47. args.usOverscanTop = cpu_to_le16((adjusted_mode->crtc_vdisplay - mode->crtc_vdisplay) / 2);
  48. args.usOverscanBottom = cpu_to_le16((adjusted_mode->crtc_vdisplay - mode->crtc_vdisplay) / 2);
  49. args.usOverscanLeft = cpu_to_le16((adjusted_mode->crtc_hdisplay - mode->crtc_hdisplay) / 2);
  50. args.usOverscanRight = cpu_to_le16((adjusted_mode->crtc_hdisplay - mode->crtc_hdisplay) / 2);
  51. break;
  52. case RMX_ASPECT:
  53. a1 = mode->crtc_vdisplay * adjusted_mode->crtc_hdisplay;
  54. a2 = adjusted_mode->crtc_vdisplay * mode->crtc_hdisplay;
  55. if (a1 > a2) {
  56. args.usOverscanLeft = cpu_to_le16((adjusted_mode->crtc_hdisplay - (a2 / mode->crtc_vdisplay)) / 2);
  57. args.usOverscanRight = cpu_to_le16((adjusted_mode->crtc_hdisplay - (a2 / mode->crtc_vdisplay)) / 2);
  58. } else if (a2 > a1) {
  59. args.usOverscanTop = cpu_to_le16((adjusted_mode->crtc_vdisplay - (a1 / mode->crtc_hdisplay)) / 2);
  60. args.usOverscanBottom = cpu_to_le16((adjusted_mode->crtc_vdisplay - (a1 / mode->crtc_hdisplay)) / 2);
  61. }
  62. break;
  63. case RMX_FULL:
  64. default:
  65. args.usOverscanRight = cpu_to_le16(radeon_crtc->h_border);
  66. args.usOverscanLeft = cpu_to_le16(radeon_crtc->h_border);
  67. args.usOverscanBottom = cpu_to_le16(radeon_crtc->v_border);
  68. args.usOverscanTop = cpu_to_le16(radeon_crtc->v_border);
  69. break;
  70. }
  71. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  72. }
  73. static void atombios_scaler_setup(struct drm_crtc *crtc)
  74. {
  75. struct drm_device *dev = crtc->dev;
  76. struct radeon_device *rdev = dev->dev_private;
  77. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  78. ENABLE_SCALER_PS_ALLOCATION args;
  79. int index = GetIndexIntoMasterTable(COMMAND, EnableScaler);
  80. /* fixme - fill in enc_priv for atom dac */
  81. enum radeon_tv_std tv_std = TV_STD_NTSC;
  82. bool is_tv = false, is_cv = false;
  83. struct drm_encoder *encoder;
  84. if (!ASIC_IS_AVIVO(rdev) && radeon_crtc->crtc_id)
  85. return;
  86. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  87. /* find tv std */
  88. if (encoder->crtc == crtc) {
  89. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  90. if (radeon_encoder->active_device & ATOM_DEVICE_TV_SUPPORT) {
  91. struct radeon_encoder_atom_dac *tv_dac = radeon_encoder->enc_priv;
  92. tv_std = tv_dac->tv_std;
  93. is_tv = true;
  94. }
  95. }
  96. }
  97. memset(&args, 0, sizeof(args));
  98. args.ucScaler = radeon_crtc->crtc_id;
  99. if (is_tv) {
  100. switch (tv_std) {
  101. case TV_STD_NTSC:
  102. default:
  103. args.ucTVStandard = ATOM_TV_NTSC;
  104. break;
  105. case TV_STD_PAL:
  106. args.ucTVStandard = ATOM_TV_PAL;
  107. break;
  108. case TV_STD_PAL_M:
  109. args.ucTVStandard = ATOM_TV_PALM;
  110. break;
  111. case TV_STD_PAL_60:
  112. args.ucTVStandard = ATOM_TV_PAL60;
  113. break;
  114. case TV_STD_NTSC_J:
  115. args.ucTVStandard = ATOM_TV_NTSCJ;
  116. break;
  117. case TV_STD_SCART_PAL:
  118. args.ucTVStandard = ATOM_TV_PAL; /* ??? */
  119. break;
  120. case TV_STD_SECAM:
  121. args.ucTVStandard = ATOM_TV_SECAM;
  122. break;
  123. case TV_STD_PAL_CN:
  124. args.ucTVStandard = ATOM_TV_PALCN;
  125. break;
  126. }
  127. args.ucEnable = SCALER_ENABLE_MULTITAP_MODE;
  128. } else if (is_cv) {
  129. args.ucTVStandard = ATOM_TV_CV;
  130. args.ucEnable = SCALER_ENABLE_MULTITAP_MODE;
  131. } else {
  132. switch (radeon_crtc->rmx_type) {
  133. case RMX_FULL:
  134. args.ucEnable = ATOM_SCALER_EXPANSION;
  135. break;
  136. case RMX_CENTER:
  137. args.ucEnable = ATOM_SCALER_CENTER;
  138. break;
  139. case RMX_ASPECT:
  140. args.ucEnable = ATOM_SCALER_EXPANSION;
  141. break;
  142. default:
  143. if (ASIC_IS_AVIVO(rdev))
  144. args.ucEnable = ATOM_SCALER_DISABLE;
  145. else
  146. args.ucEnable = ATOM_SCALER_CENTER;
  147. break;
  148. }
  149. }
  150. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  151. if ((is_tv || is_cv)
  152. && rdev->family >= CHIP_RV515 && rdev->family <= CHIP_R580) {
  153. atom_rv515_force_tv_scaler(rdev, radeon_crtc);
  154. }
  155. }
  156. static void atombios_lock_crtc(struct drm_crtc *crtc, int lock)
  157. {
  158. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  159. struct drm_device *dev = crtc->dev;
  160. struct radeon_device *rdev = dev->dev_private;
  161. int index =
  162. GetIndexIntoMasterTable(COMMAND, UpdateCRTC_DoubleBufferRegisters);
  163. ENABLE_CRTC_PS_ALLOCATION args;
  164. memset(&args, 0, sizeof(args));
  165. args.ucCRTC = radeon_crtc->crtc_id;
  166. args.ucEnable = lock;
  167. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  168. }
  169. static void atombios_enable_crtc(struct drm_crtc *crtc, int state)
  170. {
  171. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  172. struct drm_device *dev = crtc->dev;
  173. struct radeon_device *rdev = dev->dev_private;
  174. int index = GetIndexIntoMasterTable(COMMAND, EnableCRTC);
  175. ENABLE_CRTC_PS_ALLOCATION args;
  176. memset(&args, 0, sizeof(args));
  177. args.ucCRTC = radeon_crtc->crtc_id;
  178. args.ucEnable = state;
  179. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  180. }
  181. static void atombios_enable_crtc_memreq(struct drm_crtc *crtc, int state)
  182. {
  183. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  184. struct drm_device *dev = crtc->dev;
  185. struct radeon_device *rdev = dev->dev_private;
  186. int index = GetIndexIntoMasterTable(COMMAND, EnableCRTCMemReq);
  187. ENABLE_CRTC_PS_ALLOCATION args;
  188. memset(&args, 0, sizeof(args));
  189. args.ucCRTC = radeon_crtc->crtc_id;
  190. args.ucEnable = state;
  191. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  192. }
  193. static void atombios_blank_crtc(struct drm_crtc *crtc, int state)
  194. {
  195. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  196. struct drm_device *dev = crtc->dev;
  197. struct radeon_device *rdev = dev->dev_private;
  198. int index = GetIndexIntoMasterTable(COMMAND, BlankCRTC);
  199. BLANK_CRTC_PS_ALLOCATION args;
  200. memset(&args, 0, sizeof(args));
  201. args.ucCRTC = radeon_crtc->crtc_id;
  202. args.ucBlanking = state;
  203. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  204. }
  205. void atombios_crtc_dpms(struct drm_crtc *crtc, int mode)
  206. {
  207. struct drm_device *dev = crtc->dev;
  208. struct radeon_device *rdev = dev->dev_private;
  209. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  210. switch (mode) {
  211. case DRM_MODE_DPMS_ON:
  212. radeon_crtc->enabled = true;
  213. /* adjust pm to dpms changes BEFORE enabling crtcs */
  214. radeon_pm_compute_clocks(rdev);
  215. atombios_enable_crtc(crtc, ATOM_ENABLE);
  216. if (ASIC_IS_DCE3(rdev))
  217. atombios_enable_crtc_memreq(crtc, ATOM_ENABLE);
  218. atombios_blank_crtc(crtc, ATOM_DISABLE);
  219. drm_vblank_post_modeset(dev, radeon_crtc->crtc_id);
  220. radeon_crtc_load_lut(crtc);
  221. break;
  222. case DRM_MODE_DPMS_STANDBY:
  223. case DRM_MODE_DPMS_SUSPEND:
  224. case DRM_MODE_DPMS_OFF:
  225. drm_vblank_pre_modeset(dev, radeon_crtc->crtc_id);
  226. if (radeon_crtc->enabled)
  227. atombios_blank_crtc(crtc, ATOM_ENABLE);
  228. if (ASIC_IS_DCE3(rdev))
  229. atombios_enable_crtc_memreq(crtc, ATOM_DISABLE);
  230. atombios_enable_crtc(crtc, ATOM_DISABLE);
  231. radeon_crtc->enabled = false;
  232. /* adjust pm to dpms changes AFTER disabling crtcs */
  233. radeon_pm_compute_clocks(rdev);
  234. break;
  235. }
  236. }
  237. static void
  238. atombios_set_crtc_dtd_timing(struct drm_crtc *crtc,
  239. struct drm_display_mode *mode)
  240. {
  241. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  242. struct drm_device *dev = crtc->dev;
  243. struct radeon_device *rdev = dev->dev_private;
  244. SET_CRTC_USING_DTD_TIMING_PARAMETERS args;
  245. int index = GetIndexIntoMasterTable(COMMAND, SetCRTC_UsingDTDTiming);
  246. u16 misc = 0;
  247. memset(&args, 0, sizeof(args));
  248. args.usH_Size = cpu_to_le16(mode->crtc_hdisplay - (radeon_crtc->h_border * 2));
  249. args.usH_Blanking_Time =
  250. cpu_to_le16(mode->crtc_hblank_end - mode->crtc_hdisplay + (radeon_crtc->h_border * 2));
  251. args.usV_Size = cpu_to_le16(mode->crtc_vdisplay - (radeon_crtc->v_border * 2));
  252. args.usV_Blanking_Time =
  253. cpu_to_le16(mode->crtc_vblank_end - mode->crtc_vdisplay + (radeon_crtc->v_border * 2));
  254. args.usH_SyncOffset =
  255. cpu_to_le16(mode->crtc_hsync_start - mode->crtc_hdisplay + radeon_crtc->h_border);
  256. args.usH_SyncWidth =
  257. cpu_to_le16(mode->crtc_hsync_end - mode->crtc_hsync_start);
  258. args.usV_SyncOffset =
  259. cpu_to_le16(mode->crtc_vsync_start - mode->crtc_vdisplay + radeon_crtc->v_border);
  260. args.usV_SyncWidth =
  261. cpu_to_le16(mode->crtc_vsync_end - mode->crtc_vsync_start);
  262. args.ucH_Border = radeon_crtc->h_border;
  263. args.ucV_Border = radeon_crtc->v_border;
  264. if (mode->flags & DRM_MODE_FLAG_NVSYNC)
  265. misc |= ATOM_VSYNC_POLARITY;
  266. if (mode->flags & DRM_MODE_FLAG_NHSYNC)
  267. misc |= ATOM_HSYNC_POLARITY;
  268. if (mode->flags & DRM_MODE_FLAG_CSYNC)
  269. misc |= ATOM_COMPOSITESYNC;
  270. if (mode->flags & DRM_MODE_FLAG_INTERLACE)
  271. misc |= ATOM_INTERLACE;
  272. if (mode->flags & DRM_MODE_FLAG_DBLSCAN)
  273. misc |= ATOM_DOUBLE_CLOCK_MODE;
  274. args.susModeMiscInfo.usAccess = cpu_to_le16(misc);
  275. args.ucCRTC = radeon_crtc->crtc_id;
  276. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  277. }
  278. static void atombios_crtc_set_timing(struct drm_crtc *crtc,
  279. struct drm_display_mode *mode)
  280. {
  281. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  282. struct drm_device *dev = crtc->dev;
  283. struct radeon_device *rdev = dev->dev_private;
  284. SET_CRTC_TIMING_PARAMETERS_PS_ALLOCATION args;
  285. int index = GetIndexIntoMasterTable(COMMAND, SetCRTC_Timing);
  286. u16 misc = 0;
  287. memset(&args, 0, sizeof(args));
  288. args.usH_Total = cpu_to_le16(mode->crtc_htotal);
  289. args.usH_Disp = cpu_to_le16(mode->crtc_hdisplay);
  290. args.usH_SyncStart = cpu_to_le16(mode->crtc_hsync_start);
  291. args.usH_SyncWidth =
  292. cpu_to_le16(mode->crtc_hsync_end - mode->crtc_hsync_start);
  293. args.usV_Total = cpu_to_le16(mode->crtc_vtotal);
  294. args.usV_Disp = cpu_to_le16(mode->crtc_vdisplay);
  295. args.usV_SyncStart = cpu_to_le16(mode->crtc_vsync_start);
  296. args.usV_SyncWidth =
  297. cpu_to_le16(mode->crtc_vsync_end - mode->crtc_vsync_start);
  298. args.ucOverscanRight = radeon_crtc->h_border;
  299. args.ucOverscanLeft = radeon_crtc->h_border;
  300. args.ucOverscanBottom = radeon_crtc->v_border;
  301. args.ucOverscanTop = radeon_crtc->v_border;
  302. if (mode->flags & DRM_MODE_FLAG_NVSYNC)
  303. misc |= ATOM_VSYNC_POLARITY;
  304. if (mode->flags & DRM_MODE_FLAG_NHSYNC)
  305. misc |= ATOM_HSYNC_POLARITY;
  306. if (mode->flags & DRM_MODE_FLAG_CSYNC)
  307. misc |= ATOM_COMPOSITESYNC;
  308. if (mode->flags & DRM_MODE_FLAG_INTERLACE)
  309. misc |= ATOM_INTERLACE;
  310. if (mode->flags & DRM_MODE_FLAG_DBLSCAN)
  311. misc |= ATOM_DOUBLE_CLOCK_MODE;
  312. args.susModeMiscInfo.usAccess = cpu_to_le16(misc);
  313. args.ucCRTC = radeon_crtc->crtc_id;
  314. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  315. }
  316. static void atombios_disable_ss(struct drm_crtc *crtc)
  317. {
  318. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  319. struct drm_device *dev = crtc->dev;
  320. struct radeon_device *rdev = dev->dev_private;
  321. u32 ss_cntl;
  322. if (ASIC_IS_DCE4(rdev)) {
  323. switch (radeon_crtc->pll_id) {
  324. case ATOM_PPLL1:
  325. ss_cntl = RREG32(EVERGREEN_P1PLL_SS_CNTL);
  326. ss_cntl &= ~EVERGREEN_PxPLL_SS_EN;
  327. WREG32(EVERGREEN_P1PLL_SS_CNTL, ss_cntl);
  328. break;
  329. case ATOM_PPLL2:
  330. ss_cntl = RREG32(EVERGREEN_P2PLL_SS_CNTL);
  331. ss_cntl &= ~EVERGREEN_PxPLL_SS_EN;
  332. WREG32(EVERGREEN_P2PLL_SS_CNTL, ss_cntl);
  333. break;
  334. case ATOM_DCPLL:
  335. case ATOM_PPLL_INVALID:
  336. return;
  337. }
  338. } else if (ASIC_IS_AVIVO(rdev)) {
  339. switch (radeon_crtc->pll_id) {
  340. case ATOM_PPLL1:
  341. ss_cntl = RREG32(AVIVO_P1PLL_INT_SS_CNTL);
  342. ss_cntl &= ~1;
  343. WREG32(AVIVO_P1PLL_INT_SS_CNTL, ss_cntl);
  344. break;
  345. case ATOM_PPLL2:
  346. ss_cntl = RREG32(AVIVO_P2PLL_INT_SS_CNTL);
  347. ss_cntl &= ~1;
  348. WREG32(AVIVO_P2PLL_INT_SS_CNTL, ss_cntl);
  349. break;
  350. case ATOM_DCPLL:
  351. case ATOM_PPLL_INVALID:
  352. return;
  353. }
  354. }
  355. }
  356. union atom_enable_ss {
  357. ENABLE_LVDS_SS_PARAMETERS lvds_ss;
  358. ENABLE_LVDS_SS_PARAMETERS_V2 lvds_ss_2;
  359. ENABLE_SPREAD_SPECTRUM_ON_PPLL_PS_ALLOCATION v1;
  360. ENABLE_SPREAD_SPECTRUM_ON_PPLL_V2 v2;
  361. ENABLE_SPREAD_SPECTRUM_ON_PPLL_V3 v3;
  362. };
  363. static void atombios_crtc_program_ss(struct drm_crtc *crtc,
  364. int enable,
  365. int pll_id,
  366. struct radeon_atom_ss *ss)
  367. {
  368. struct drm_device *dev = crtc->dev;
  369. struct radeon_device *rdev = dev->dev_private;
  370. int index = GetIndexIntoMasterTable(COMMAND, EnableSpreadSpectrumOnPPLL);
  371. union atom_enable_ss args;
  372. memset(&args, 0, sizeof(args));
  373. if (ASIC_IS_DCE5(rdev)) {
  374. args.v3.usSpreadSpectrumAmountFrac = cpu_to_le16(0);
  375. args.v3.ucSpreadSpectrumType = ss->type & ATOM_SS_CENTRE_SPREAD_MODE_MASK;
  376. switch (pll_id) {
  377. case ATOM_PPLL1:
  378. args.v3.ucSpreadSpectrumType |= ATOM_PPLL_SS_TYPE_V3_P1PLL;
  379. args.v3.usSpreadSpectrumAmount = cpu_to_le16(ss->amount);
  380. args.v3.usSpreadSpectrumStep = cpu_to_le16(ss->step);
  381. break;
  382. case ATOM_PPLL2:
  383. args.v3.ucSpreadSpectrumType |= ATOM_PPLL_SS_TYPE_V3_P2PLL;
  384. args.v3.usSpreadSpectrumAmount = cpu_to_le16(ss->amount);
  385. args.v3.usSpreadSpectrumStep = cpu_to_le16(ss->step);
  386. break;
  387. case ATOM_DCPLL:
  388. args.v3.ucSpreadSpectrumType |= ATOM_PPLL_SS_TYPE_V3_DCPLL;
  389. args.v3.usSpreadSpectrumAmount = cpu_to_le16(0);
  390. args.v3.usSpreadSpectrumStep = cpu_to_le16(0);
  391. break;
  392. case ATOM_PPLL_INVALID:
  393. return;
  394. }
  395. args.v2.ucEnable = enable;
  396. if ((ss->percentage == 0) || (ss->type & ATOM_EXTERNAL_SS_MASK))
  397. args.v3.ucEnable = ATOM_DISABLE;
  398. } else if (ASIC_IS_DCE4(rdev)) {
  399. args.v2.usSpreadSpectrumPercentage = cpu_to_le16(ss->percentage);
  400. args.v2.ucSpreadSpectrumType = ss->type & ATOM_SS_CENTRE_SPREAD_MODE_MASK;
  401. switch (pll_id) {
  402. case ATOM_PPLL1:
  403. args.v2.ucSpreadSpectrumType |= ATOM_PPLL_SS_TYPE_V2_P1PLL;
  404. args.v2.usSpreadSpectrumAmount = cpu_to_le16(ss->amount);
  405. args.v2.usSpreadSpectrumStep = cpu_to_le16(ss->step);
  406. break;
  407. case ATOM_PPLL2:
  408. args.v2.ucSpreadSpectrumType |= ATOM_PPLL_SS_TYPE_V2_P2PLL;
  409. args.v2.usSpreadSpectrumAmount = cpu_to_le16(ss->amount);
  410. args.v2.usSpreadSpectrumStep = cpu_to_le16(ss->step);
  411. break;
  412. case ATOM_DCPLL:
  413. args.v2.ucSpreadSpectrumType |= ATOM_PPLL_SS_TYPE_V2_DCPLL;
  414. args.v2.usSpreadSpectrumAmount = cpu_to_le16(0);
  415. args.v2.usSpreadSpectrumStep = cpu_to_le16(0);
  416. break;
  417. case ATOM_PPLL_INVALID:
  418. return;
  419. }
  420. args.v2.ucEnable = enable;
  421. if ((ss->percentage == 0) || (ss->type & ATOM_EXTERNAL_SS_MASK))
  422. args.v2.ucEnable = ATOM_DISABLE;
  423. } else if (ASIC_IS_DCE3(rdev)) {
  424. args.v1.usSpreadSpectrumPercentage = cpu_to_le16(ss->percentage);
  425. args.v1.ucSpreadSpectrumType = ss->type & ATOM_SS_CENTRE_SPREAD_MODE_MASK;
  426. args.v1.ucSpreadSpectrumStep = ss->step;
  427. args.v1.ucSpreadSpectrumDelay = ss->delay;
  428. args.v1.ucSpreadSpectrumRange = ss->range;
  429. args.v1.ucPpll = pll_id;
  430. args.v1.ucEnable = enable;
  431. } else if (ASIC_IS_AVIVO(rdev)) {
  432. if ((enable == ATOM_DISABLE) || (ss->percentage == 0) ||
  433. (ss->type & ATOM_EXTERNAL_SS_MASK)) {
  434. atombios_disable_ss(crtc);
  435. return;
  436. }
  437. args.lvds_ss_2.usSpreadSpectrumPercentage = cpu_to_le16(ss->percentage);
  438. args.lvds_ss_2.ucSpreadSpectrumType = ss->type & ATOM_SS_CENTRE_SPREAD_MODE_MASK;
  439. args.lvds_ss_2.ucSpreadSpectrumStep = ss->step;
  440. args.lvds_ss_2.ucSpreadSpectrumDelay = ss->delay;
  441. args.lvds_ss_2.ucSpreadSpectrumRange = ss->range;
  442. args.lvds_ss_2.ucEnable = enable;
  443. } else {
  444. if ((enable == ATOM_DISABLE) || (ss->percentage == 0) ||
  445. (ss->type & ATOM_EXTERNAL_SS_MASK)) {
  446. atombios_disable_ss(crtc);
  447. return;
  448. }
  449. args.lvds_ss.usSpreadSpectrumPercentage = cpu_to_le16(ss->percentage);
  450. args.lvds_ss.ucSpreadSpectrumType = ss->type & ATOM_SS_CENTRE_SPREAD_MODE_MASK;
  451. args.lvds_ss.ucSpreadSpectrumStepSize_Delay = (ss->step & 3) << 2;
  452. args.lvds_ss.ucSpreadSpectrumStepSize_Delay |= (ss->delay & 7) << 4;
  453. args.lvds_ss.ucEnable = enable;
  454. }
  455. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  456. }
  457. union adjust_pixel_clock {
  458. ADJUST_DISPLAY_PLL_PS_ALLOCATION v1;
  459. ADJUST_DISPLAY_PLL_PS_ALLOCATION_V3 v3;
  460. };
  461. static u32 atombios_adjust_pll(struct drm_crtc *crtc,
  462. struct drm_display_mode *mode,
  463. struct radeon_pll *pll,
  464. bool ss_enabled,
  465. struct radeon_atom_ss *ss)
  466. {
  467. struct drm_device *dev = crtc->dev;
  468. struct radeon_device *rdev = dev->dev_private;
  469. struct drm_encoder *encoder = NULL;
  470. struct radeon_encoder *radeon_encoder = NULL;
  471. struct drm_connector *connector = NULL;
  472. u32 adjusted_clock = mode->clock;
  473. int encoder_mode = 0;
  474. u32 dp_clock = mode->clock;
  475. int bpc = 8;
  476. /* reset the pll flags */
  477. pll->flags = 0;
  478. if (ASIC_IS_AVIVO(rdev)) {
  479. if ((rdev->family == CHIP_RS600) ||
  480. (rdev->family == CHIP_RS690) ||
  481. (rdev->family == CHIP_RS740))
  482. pll->flags |= (/*RADEON_PLL_USE_FRAC_FB_DIV |*/
  483. RADEON_PLL_PREFER_CLOSEST_LOWER);
  484. if (ASIC_IS_DCE32(rdev) && mode->clock > 200000) /* range limits??? */
  485. pll->flags |= RADEON_PLL_PREFER_HIGH_FB_DIV;
  486. else
  487. pll->flags |= RADEON_PLL_PREFER_LOW_REF_DIV;
  488. if (rdev->family < CHIP_RV770)
  489. pll->flags |= RADEON_PLL_PREFER_MINM_OVER_MAXP;
  490. } else {
  491. pll->flags |= RADEON_PLL_LEGACY;
  492. if (mode->clock > 200000) /* range limits??? */
  493. pll->flags |= RADEON_PLL_PREFER_HIGH_FB_DIV;
  494. else
  495. pll->flags |= RADEON_PLL_PREFER_LOW_REF_DIV;
  496. }
  497. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  498. if (encoder->crtc == crtc) {
  499. radeon_encoder = to_radeon_encoder(encoder);
  500. connector = radeon_get_connector_for_encoder(encoder);
  501. if (connector)
  502. bpc = connector->display_info.bpc;
  503. encoder_mode = atombios_get_encoder_mode(encoder);
  504. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT | ATOM_DEVICE_DFP_SUPPORT)) {
  505. if (connector) {
  506. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  507. struct radeon_connector_atom_dig *dig_connector =
  508. radeon_connector->con_priv;
  509. dp_clock = dig_connector->dp_clock;
  510. }
  511. }
  512. /* use recommended ref_div for ss */
  513. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) {
  514. if (ss_enabled) {
  515. if (ss->refdiv) {
  516. pll->flags |= RADEON_PLL_USE_REF_DIV;
  517. pll->reference_div = ss->refdiv;
  518. if (ASIC_IS_AVIVO(rdev))
  519. pll->flags |= RADEON_PLL_USE_FRAC_FB_DIV;
  520. }
  521. }
  522. }
  523. if (ASIC_IS_AVIVO(rdev)) {
  524. /* DVO wants 2x pixel clock if the DVO chip is in 12 bit mode */
  525. if (radeon_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1)
  526. adjusted_clock = mode->clock * 2;
  527. if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
  528. pll->flags |= RADEON_PLL_PREFER_CLOSEST_LOWER;
  529. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT))
  530. pll->flags |= RADEON_PLL_IS_LCD;
  531. } else {
  532. if (encoder->encoder_type != DRM_MODE_ENCODER_DAC)
  533. pll->flags |= RADEON_PLL_NO_ODD_POST_DIV;
  534. if (encoder->encoder_type == DRM_MODE_ENCODER_LVDS)
  535. pll->flags |= RADEON_PLL_USE_REF_DIV;
  536. }
  537. break;
  538. }
  539. }
  540. /* DCE3+ has an AdjustDisplayPll that will adjust the pixel clock
  541. * accordingly based on the encoder/transmitter to work around
  542. * special hw requirements.
  543. */
  544. if (ASIC_IS_DCE3(rdev)) {
  545. union adjust_pixel_clock args;
  546. u8 frev, crev;
  547. int index;
  548. index = GetIndexIntoMasterTable(COMMAND, AdjustDisplayPll);
  549. if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev,
  550. &crev))
  551. return adjusted_clock;
  552. memset(&args, 0, sizeof(args));
  553. switch (frev) {
  554. case 1:
  555. switch (crev) {
  556. case 1:
  557. case 2:
  558. args.v1.usPixelClock = cpu_to_le16(mode->clock / 10);
  559. args.v1.ucTransmitterID = radeon_encoder->encoder_id;
  560. args.v1.ucEncodeMode = encoder_mode;
  561. if (ss_enabled && ss->percentage)
  562. args.v1.ucConfig |=
  563. ADJUST_DISPLAY_CONFIG_SS_ENABLE;
  564. atom_execute_table(rdev->mode_info.atom_context,
  565. index, (uint32_t *)&args);
  566. adjusted_clock = le16_to_cpu(args.v1.usPixelClock) * 10;
  567. break;
  568. case 3:
  569. args.v3.sInput.usPixelClock = cpu_to_le16(mode->clock / 10);
  570. args.v3.sInput.ucTransmitterID = radeon_encoder->encoder_id;
  571. args.v3.sInput.ucEncodeMode = encoder_mode;
  572. args.v3.sInput.ucDispPllConfig = 0;
  573. if (ss_enabled && ss->percentage)
  574. args.v3.sInput.ucDispPllConfig |=
  575. DISPPLL_CONFIG_SS_ENABLE;
  576. if (radeon_encoder->devices & (ATOM_DEVICE_DFP_SUPPORT)) {
  577. struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
  578. if (encoder_mode == ATOM_ENCODER_MODE_DP) {
  579. args.v3.sInput.ucDispPllConfig |=
  580. DISPPLL_CONFIG_COHERENT_MODE;
  581. /* 16200 or 27000 */
  582. args.v3.sInput.usPixelClock = cpu_to_le16(dp_clock / 10);
  583. } else {
  584. if (encoder_mode == ATOM_ENCODER_MODE_HDMI) {
  585. /* deep color support */
  586. args.v3.sInput.usPixelClock =
  587. cpu_to_le16((mode->clock * bpc / 8) / 10);
  588. }
  589. if (dig->coherent_mode)
  590. args.v3.sInput.ucDispPllConfig |=
  591. DISPPLL_CONFIG_COHERENT_MODE;
  592. if (mode->clock > 165000)
  593. args.v3.sInput.ucDispPllConfig |=
  594. DISPPLL_CONFIG_DUAL_LINK;
  595. }
  596. } else if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) {
  597. if (encoder_mode == ATOM_ENCODER_MODE_DP) {
  598. args.v3.sInput.ucDispPllConfig |=
  599. DISPPLL_CONFIG_COHERENT_MODE;
  600. /* 16200 or 27000 */
  601. args.v3.sInput.usPixelClock = cpu_to_le16(dp_clock / 10);
  602. } else if (encoder_mode != ATOM_ENCODER_MODE_LVDS) {
  603. if (mode->clock > 165000)
  604. args.v3.sInput.ucDispPllConfig |=
  605. DISPPLL_CONFIG_DUAL_LINK;
  606. }
  607. }
  608. atom_execute_table(rdev->mode_info.atom_context,
  609. index, (uint32_t *)&args);
  610. adjusted_clock = le32_to_cpu(args.v3.sOutput.ulDispPllFreq) * 10;
  611. if (args.v3.sOutput.ucRefDiv) {
  612. pll->flags |= RADEON_PLL_USE_FRAC_FB_DIV;
  613. pll->flags |= RADEON_PLL_USE_REF_DIV;
  614. pll->reference_div = args.v3.sOutput.ucRefDiv;
  615. }
  616. if (args.v3.sOutput.ucPostDiv) {
  617. pll->flags |= RADEON_PLL_USE_FRAC_FB_DIV;
  618. pll->flags |= RADEON_PLL_USE_POST_DIV;
  619. pll->post_div = args.v3.sOutput.ucPostDiv;
  620. }
  621. break;
  622. default:
  623. DRM_ERROR("Unknown table version %d %d\n", frev, crev);
  624. return adjusted_clock;
  625. }
  626. break;
  627. default:
  628. DRM_ERROR("Unknown table version %d %d\n", frev, crev);
  629. return adjusted_clock;
  630. }
  631. }
  632. return adjusted_clock;
  633. }
  634. union set_pixel_clock {
  635. SET_PIXEL_CLOCK_PS_ALLOCATION base;
  636. PIXEL_CLOCK_PARAMETERS v1;
  637. PIXEL_CLOCK_PARAMETERS_V2 v2;
  638. PIXEL_CLOCK_PARAMETERS_V3 v3;
  639. PIXEL_CLOCK_PARAMETERS_V5 v5;
  640. PIXEL_CLOCK_PARAMETERS_V6 v6;
  641. };
  642. /* on DCE5, make sure the voltage is high enough to support the
  643. * required disp clk.
  644. */
  645. static void atombios_crtc_set_dcpll(struct drm_crtc *crtc,
  646. u32 dispclk)
  647. {
  648. struct drm_device *dev = crtc->dev;
  649. struct radeon_device *rdev = dev->dev_private;
  650. u8 frev, crev;
  651. int index;
  652. union set_pixel_clock args;
  653. memset(&args, 0, sizeof(args));
  654. index = GetIndexIntoMasterTable(COMMAND, SetPixelClock);
  655. if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev,
  656. &crev))
  657. return;
  658. switch (frev) {
  659. case 1:
  660. switch (crev) {
  661. case 5:
  662. /* if the default dcpll clock is specified,
  663. * SetPixelClock provides the dividers
  664. */
  665. args.v5.ucCRTC = ATOM_CRTC_INVALID;
  666. args.v5.usPixelClock = cpu_to_le16(dispclk);
  667. args.v5.ucPpll = ATOM_DCPLL;
  668. break;
  669. case 6:
  670. /* if the default dcpll clock is specified,
  671. * SetPixelClock provides the dividers
  672. */
  673. args.v6.ulDispEngClkFreq = cpu_to_le32(dispclk);
  674. args.v6.ucPpll = ATOM_DCPLL;
  675. break;
  676. default:
  677. DRM_ERROR("Unknown table version %d %d\n", frev, crev);
  678. return;
  679. }
  680. break;
  681. default:
  682. DRM_ERROR("Unknown table version %d %d\n", frev, crev);
  683. return;
  684. }
  685. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  686. }
  687. static void atombios_crtc_program_pll(struct drm_crtc *crtc,
  688. int crtc_id,
  689. int pll_id,
  690. u32 encoder_mode,
  691. u32 encoder_id,
  692. u32 clock,
  693. u32 ref_div,
  694. u32 fb_div,
  695. u32 frac_fb_div,
  696. u32 post_div,
  697. int bpc,
  698. bool ss_enabled,
  699. struct radeon_atom_ss *ss)
  700. {
  701. struct drm_device *dev = crtc->dev;
  702. struct radeon_device *rdev = dev->dev_private;
  703. u8 frev, crev;
  704. int index = GetIndexIntoMasterTable(COMMAND, SetPixelClock);
  705. union set_pixel_clock args;
  706. memset(&args, 0, sizeof(args));
  707. if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev,
  708. &crev))
  709. return;
  710. switch (frev) {
  711. case 1:
  712. switch (crev) {
  713. case 1:
  714. if (clock == ATOM_DISABLE)
  715. return;
  716. args.v1.usPixelClock = cpu_to_le16(clock / 10);
  717. args.v1.usRefDiv = cpu_to_le16(ref_div);
  718. args.v1.usFbDiv = cpu_to_le16(fb_div);
  719. args.v1.ucFracFbDiv = frac_fb_div;
  720. args.v1.ucPostDiv = post_div;
  721. args.v1.ucPpll = pll_id;
  722. args.v1.ucCRTC = crtc_id;
  723. args.v1.ucRefDivSrc = 1;
  724. break;
  725. case 2:
  726. args.v2.usPixelClock = cpu_to_le16(clock / 10);
  727. args.v2.usRefDiv = cpu_to_le16(ref_div);
  728. args.v2.usFbDiv = cpu_to_le16(fb_div);
  729. args.v2.ucFracFbDiv = frac_fb_div;
  730. args.v2.ucPostDiv = post_div;
  731. args.v2.ucPpll = pll_id;
  732. args.v2.ucCRTC = crtc_id;
  733. args.v2.ucRefDivSrc = 1;
  734. break;
  735. case 3:
  736. args.v3.usPixelClock = cpu_to_le16(clock / 10);
  737. args.v3.usRefDiv = cpu_to_le16(ref_div);
  738. args.v3.usFbDiv = cpu_to_le16(fb_div);
  739. args.v3.ucFracFbDiv = frac_fb_div;
  740. args.v3.ucPostDiv = post_div;
  741. args.v3.ucPpll = pll_id;
  742. args.v3.ucMiscInfo = (pll_id << 2);
  743. args.v3.ucTransmitterId = encoder_id;
  744. args.v3.ucEncoderMode = encoder_mode;
  745. break;
  746. case 5:
  747. args.v5.ucCRTC = crtc_id;
  748. args.v5.usPixelClock = cpu_to_le16(clock / 10);
  749. args.v5.ucRefDiv = ref_div;
  750. args.v5.usFbDiv = cpu_to_le16(fb_div);
  751. args.v5.ulFbDivDecFrac = cpu_to_le32(frac_fb_div * 100000);
  752. args.v5.ucPostDiv = post_div;
  753. args.v5.ucMiscInfo = 0; /* HDMI depth, etc. */
  754. if (ss_enabled && (ss->type & ATOM_EXTERNAL_SS_MASK))
  755. args.v5.ucMiscInfo |= PIXEL_CLOCK_V5_MISC_REF_DIV_SRC;
  756. switch (bpc) {
  757. case 8:
  758. default:
  759. args.v5.ucMiscInfo |= PIXEL_CLOCK_V5_MISC_HDMI_24BPP;
  760. break;
  761. case 10:
  762. args.v5.ucMiscInfo |= PIXEL_CLOCK_V5_MISC_HDMI_30BPP;
  763. break;
  764. }
  765. args.v5.ucTransmitterID = encoder_id;
  766. args.v5.ucEncoderMode = encoder_mode;
  767. args.v5.ucPpll = pll_id;
  768. break;
  769. case 6:
  770. args.v6.ulCrtcPclkFreq.ucCRTC = crtc_id;
  771. args.v6.ulCrtcPclkFreq.ulPixelClock = cpu_to_le32(clock / 10);
  772. args.v6.ucRefDiv = ref_div;
  773. args.v6.usFbDiv = cpu_to_le16(fb_div);
  774. args.v6.ulFbDivDecFrac = cpu_to_le32(frac_fb_div * 100000);
  775. args.v6.ucPostDiv = post_div;
  776. args.v6.ucMiscInfo = 0; /* HDMI depth, etc. */
  777. if (ss_enabled && (ss->type & ATOM_EXTERNAL_SS_MASK))
  778. args.v6.ucMiscInfo |= PIXEL_CLOCK_V6_MISC_REF_DIV_SRC;
  779. switch (bpc) {
  780. case 8:
  781. default:
  782. args.v6.ucMiscInfo |= PIXEL_CLOCK_V6_MISC_HDMI_24BPP;
  783. break;
  784. case 10:
  785. args.v6.ucMiscInfo |= PIXEL_CLOCK_V6_MISC_HDMI_30BPP;
  786. break;
  787. case 12:
  788. args.v6.ucMiscInfo |= PIXEL_CLOCK_V6_MISC_HDMI_36BPP;
  789. break;
  790. case 16:
  791. args.v6.ucMiscInfo |= PIXEL_CLOCK_V6_MISC_HDMI_48BPP;
  792. break;
  793. }
  794. args.v6.ucTransmitterID = encoder_id;
  795. args.v6.ucEncoderMode = encoder_mode;
  796. args.v6.ucPpll = pll_id;
  797. break;
  798. default:
  799. DRM_ERROR("Unknown table version %d %d\n", frev, crev);
  800. return;
  801. }
  802. break;
  803. default:
  804. DRM_ERROR("Unknown table version %d %d\n", frev, crev);
  805. return;
  806. }
  807. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  808. }
  809. static void atombios_crtc_set_pll(struct drm_crtc *crtc, struct drm_display_mode *mode)
  810. {
  811. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  812. struct drm_device *dev = crtc->dev;
  813. struct radeon_device *rdev = dev->dev_private;
  814. struct drm_encoder *encoder = NULL;
  815. struct radeon_encoder *radeon_encoder = NULL;
  816. u32 pll_clock = mode->clock;
  817. u32 ref_div = 0, fb_div = 0, frac_fb_div = 0, post_div = 0;
  818. struct radeon_pll *pll;
  819. u32 adjusted_clock;
  820. int encoder_mode = 0;
  821. struct radeon_atom_ss ss;
  822. bool ss_enabled = false;
  823. int bpc = 8;
  824. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  825. if (encoder->crtc == crtc) {
  826. radeon_encoder = to_radeon_encoder(encoder);
  827. encoder_mode = atombios_get_encoder_mode(encoder);
  828. break;
  829. }
  830. }
  831. if (!radeon_encoder)
  832. return;
  833. switch (radeon_crtc->pll_id) {
  834. case ATOM_PPLL1:
  835. pll = &rdev->clock.p1pll;
  836. break;
  837. case ATOM_PPLL2:
  838. pll = &rdev->clock.p2pll;
  839. break;
  840. case ATOM_DCPLL:
  841. case ATOM_PPLL_INVALID:
  842. default:
  843. pll = &rdev->clock.dcpll;
  844. break;
  845. }
  846. if (radeon_encoder->active_device &
  847. (ATOM_DEVICE_LCD_SUPPORT | ATOM_DEVICE_DFP_SUPPORT)) {
  848. struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
  849. struct drm_connector *connector =
  850. radeon_get_connector_for_encoder(encoder);
  851. struct radeon_connector *radeon_connector =
  852. to_radeon_connector(connector);
  853. struct radeon_connector_atom_dig *dig_connector =
  854. radeon_connector->con_priv;
  855. int dp_clock;
  856. bpc = connector->display_info.bpc;
  857. switch (encoder_mode) {
  858. case ATOM_ENCODER_MODE_DP:
  859. /* DP/eDP */
  860. dp_clock = dig_connector->dp_clock / 10;
  861. if (radeon_encoder->active_device & (ATOM_DEVICE_LCD_SUPPORT)) {
  862. if (ASIC_IS_DCE4(rdev)) {
  863. /* first try ASIC_INTERNAL_SS_ON_DP */
  864. ss_enabled =
  865. radeon_atombios_get_asic_ss_info(rdev, &ss,
  866. ASIC_INTERNAL_SS_ON_DP,
  867. dp_clock);
  868. if (!ss_enabled)
  869. ss_enabled =
  870. radeon_atombios_get_asic_ss_info(rdev, &ss,
  871. dig->lcd_ss_id,
  872. dp_clock);
  873. } else
  874. ss_enabled =
  875. radeon_atombios_get_ppll_ss_info(rdev, &ss,
  876. dig->lcd_ss_id);
  877. } else {
  878. if (ASIC_IS_DCE4(rdev))
  879. ss_enabled =
  880. radeon_atombios_get_asic_ss_info(rdev, &ss,
  881. ASIC_INTERNAL_SS_ON_DP,
  882. dp_clock);
  883. else {
  884. if (dp_clock == 16200) {
  885. ss_enabled =
  886. radeon_atombios_get_ppll_ss_info(rdev, &ss,
  887. ATOM_DP_SS_ID2);
  888. if (!ss_enabled)
  889. ss_enabled =
  890. radeon_atombios_get_ppll_ss_info(rdev, &ss,
  891. ATOM_DP_SS_ID1);
  892. } else
  893. ss_enabled =
  894. radeon_atombios_get_ppll_ss_info(rdev, &ss,
  895. ATOM_DP_SS_ID1);
  896. }
  897. }
  898. break;
  899. case ATOM_ENCODER_MODE_LVDS:
  900. if (ASIC_IS_DCE4(rdev))
  901. ss_enabled = radeon_atombios_get_asic_ss_info(rdev, &ss,
  902. dig->lcd_ss_id,
  903. mode->clock / 10);
  904. else
  905. ss_enabled = radeon_atombios_get_ppll_ss_info(rdev, &ss,
  906. dig->lcd_ss_id);
  907. break;
  908. case ATOM_ENCODER_MODE_DVI:
  909. if (ASIC_IS_DCE4(rdev))
  910. ss_enabled =
  911. radeon_atombios_get_asic_ss_info(rdev, &ss,
  912. ASIC_INTERNAL_SS_ON_TMDS,
  913. mode->clock / 10);
  914. break;
  915. case ATOM_ENCODER_MODE_HDMI:
  916. if (ASIC_IS_DCE4(rdev))
  917. ss_enabled =
  918. radeon_atombios_get_asic_ss_info(rdev, &ss,
  919. ASIC_INTERNAL_SS_ON_HDMI,
  920. mode->clock / 10);
  921. break;
  922. default:
  923. break;
  924. }
  925. }
  926. /* adjust pixel clock as needed */
  927. adjusted_clock = atombios_adjust_pll(crtc, mode, pll, ss_enabled, &ss);
  928. if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
  929. /* TV seems to prefer the legacy algo on some boards */
  930. radeon_compute_pll_legacy(pll, adjusted_clock, &pll_clock, &fb_div, &frac_fb_div,
  931. &ref_div, &post_div);
  932. else if (ASIC_IS_AVIVO(rdev))
  933. radeon_compute_pll_avivo(pll, adjusted_clock, &pll_clock, &fb_div, &frac_fb_div,
  934. &ref_div, &post_div);
  935. else
  936. radeon_compute_pll_legacy(pll, adjusted_clock, &pll_clock, &fb_div, &frac_fb_div,
  937. &ref_div, &post_div);
  938. atombios_crtc_program_ss(crtc, ATOM_DISABLE, radeon_crtc->pll_id, &ss);
  939. atombios_crtc_program_pll(crtc, radeon_crtc->crtc_id, radeon_crtc->pll_id,
  940. encoder_mode, radeon_encoder->encoder_id, mode->clock,
  941. ref_div, fb_div, frac_fb_div, post_div, bpc, ss_enabled, &ss);
  942. if (ss_enabled) {
  943. /* calculate ss amount and step size */
  944. if (ASIC_IS_DCE4(rdev)) {
  945. u32 step_size;
  946. u32 amount = (((fb_div * 10) + frac_fb_div) * ss.percentage) / 10000;
  947. ss.amount = (amount / 10) & ATOM_PPLL_SS_AMOUNT_V2_FBDIV_MASK;
  948. ss.amount |= ((amount - (amount / 10)) << ATOM_PPLL_SS_AMOUNT_V2_NFRAC_SHIFT) &
  949. ATOM_PPLL_SS_AMOUNT_V2_NFRAC_MASK;
  950. if (ss.type & ATOM_PPLL_SS_TYPE_V2_CENTRE_SPREAD)
  951. step_size = (4 * amount * ref_div * (ss.rate * 2048)) /
  952. (125 * 25 * pll->reference_freq / 100);
  953. else
  954. step_size = (2 * amount * ref_div * (ss.rate * 2048)) /
  955. (125 * 25 * pll->reference_freq / 100);
  956. ss.step = step_size;
  957. }
  958. atombios_crtc_program_ss(crtc, ATOM_ENABLE, radeon_crtc->pll_id, &ss);
  959. }
  960. }
  961. static int dce4_crtc_do_set_base(struct drm_crtc *crtc,
  962. struct drm_framebuffer *fb,
  963. int x, int y, int atomic)
  964. {
  965. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  966. struct drm_device *dev = crtc->dev;
  967. struct radeon_device *rdev = dev->dev_private;
  968. struct radeon_framebuffer *radeon_fb;
  969. struct drm_framebuffer *target_fb;
  970. struct drm_gem_object *obj;
  971. struct radeon_bo *rbo;
  972. uint64_t fb_location;
  973. uint32_t fb_format, fb_pitch_pixels, tiling_flags;
  974. u32 fb_swap = EVERGREEN_GRPH_ENDIAN_SWAP(EVERGREEN_GRPH_ENDIAN_NONE);
  975. u32 tmp;
  976. int r;
  977. /* no fb bound */
  978. if (!atomic && !crtc->fb) {
  979. DRM_DEBUG_KMS("No FB bound\n");
  980. return 0;
  981. }
  982. if (atomic) {
  983. radeon_fb = to_radeon_framebuffer(fb);
  984. target_fb = fb;
  985. }
  986. else {
  987. radeon_fb = to_radeon_framebuffer(crtc->fb);
  988. target_fb = crtc->fb;
  989. }
  990. /* If atomic, assume fb object is pinned & idle & fenced and
  991. * just update base pointers
  992. */
  993. obj = radeon_fb->obj;
  994. rbo = gem_to_radeon_bo(obj);
  995. r = radeon_bo_reserve(rbo, false);
  996. if (unlikely(r != 0))
  997. return r;
  998. if (atomic)
  999. fb_location = radeon_bo_gpu_offset(rbo);
  1000. else {
  1001. r = radeon_bo_pin(rbo, RADEON_GEM_DOMAIN_VRAM, &fb_location);
  1002. if (unlikely(r != 0)) {
  1003. radeon_bo_unreserve(rbo);
  1004. return -EINVAL;
  1005. }
  1006. }
  1007. radeon_bo_get_tiling_flags(rbo, &tiling_flags, NULL);
  1008. radeon_bo_unreserve(rbo);
  1009. switch (target_fb->bits_per_pixel) {
  1010. case 8:
  1011. fb_format = (EVERGREEN_GRPH_DEPTH(EVERGREEN_GRPH_DEPTH_8BPP) |
  1012. EVERGREEN_GRPH_FORMAT(EVERGREEN_GRPH_FORMAT_INDEXED));
  1013. break;
  1014. case 15:
  1015. fb_format = (EVERGREEN_GRPH_DEPTH(EVERGREEN_GRPH_DEPTH_16BPP) |
  1016. EVERGREEN_GRPH_FORMAT(EVERGREEN_GRPH_FORMAT_ARGB1555));
  1017. break;
  1018. case 16:
  1019. fb_format = (EVERGREEN_GRPH_DEPTH(EVERGREEN_GRPH_DEPTH_16BPP) |
  1020. EVERGREEN_GRPH_FORMAT(EVERGREEN_GRPH_FORMAT_ARGB565));
  1021. #ifdef __BIG_ENDIAN
  1022. fb_swap = EVERGREEN_GRPH_ENDIAN_SWAP(EVERGREEN_GRPH_ENDIAN_8IN16);
  1023. #endif
  1024. break;
  1025. case 24:
  1026. case 32:
  1027. fb_format = (EVERGREEN_GRPH_DEPTH(EVERGREEN_GRPH_DEPTH_32BPP) |
  1028. EVERGREEN_GRPH_FORMAT(EVERGREEN_GRPH_FORMAT_ARGB8888));
  1029. #ifdef __BIG_ENDIAN
  1030. fb_swap = EVERGREEN_GRPH_ENDIAN_SWAP(EVERGREEN_GRPH_ENDIAN_8IN32);
  1031. #endif
  1032. break;
  1033. default:
  1034. DRM_ERROR("Unsupported screen depth %d\n",
  1035. target_fb->bits_per_pixel);
  1036. return -EINVAL;
  1037. }
  1038. if (tiling_flags & RADEON_TILING_MACRO)
  1039. fb_format |= EVERGREEN_GRPH_ARRAY_MODE(EVERGREEN_GRPH_ARRAY_2D_TILED_THIN1);
  1040. else if (tiling_flags & RADEON_TILING_MICRO)
  1041. fb_format |= EVERGREEN_GRPH_ARRAY_MODE(EVERGREEN_GRPH_ARRAY_1D_TILED_THIN1);
  1042. switch (radeon_crtc->crtc_id) {
  1043. case 0:
  1044. WREG32(AVIVO_D1VGA_CONTROL, 0);
  1045. break;
  1046. case 1:
  1047. WREG32(AVIVO_D2VGA_CONTROL, 0);
  1048. break;
  1049. case 2:
  1050. WREG32(EVERGREEN_D3VGA_CONTROL, 0);
  1051. break;
  1052. case 3:
  1053. WREG32(EVERGREEN_D4VGA_CONTROL, 0);
  1054. break;
  1055. case 4:
  1056. WREG32(EVERGREEN_D5VGA_CONTROL, 0);
  1057. break;
  1058. case 5:
  1059. WREG32(EVERGREEN_D6VGA_CONTROL, 0);
  1060. break;
  1061. default:
  1062. break;
  1063. }
  1064. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS_HIGH + radeon_crtc->crtc_offset,
  1065. upper_32_bits(fb_location));
  1066. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS_HIGH + radeon_crtc->crtc_offset,
  1067. upper_32_bits(fb_location));
  1068. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS + radeon_crtc->crtc_offset,
  1069. (u32)fb_location & EVERGREEN_GRPH_SURFACE_ADDRESS_MASK);
  1070. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS + radeon_crtc->crtc_offset,
  1071. (u32) fb_location & EVERGREEN_GRPH_SURFACE_ADDRESS_MASK);
  1072. WREG32(EVERGREEN_GRPH_CONTROL + radeon_crtc->crtc_offset, fb_format);
  1073. WREG32(EVERGREEN_GRPH_SWAP_CONTROL + radeon_crtc->crtc_offset, fb_swap);
  1074. WREG32(EVERGREEN_GRPH_SURFACE_OFFSET_X + radeon_crtc->crtc_offset, 0);
  1075. WREG32(EVERGREEN_GRPH_SURFACE_OFFSET_Y + radeon_crtc->crtc_offset, 0);
  1076. WREG32(EVERGREEN_GRPH_X_START + radeon_crtc->crtc_offset, 0);
  1077. WREG32(EVERGREEN_GRPH_Y_START + radeon_crtc->crtc_offset, 0);
  1078. WREG32(EVERGREEN_GRPH_X_END + radeon_crtc->crtc_offset, target_fb->width);
  1079. WREG32(EVERGREEN_GRPH_Y_END + radeon_crtc->crtc_offset, target_fb->height);
  1080. fb_pitch_pixels = target_fb->pitch / (target_fb->bits_per_pixel / 8);
  1081. WREG32(EVERGREEN_GRPH_PITCH + radeon_crtc->crtc_offset, fb_pitch_pixels);
  1082. WREG32(EVERGREEN_GRPH_ENABLE + radeon_crtc->crtc_offset, 1);
  1083. WREG32(EVERGREEN_DESKTOP_HEIGHT + radeon_crtc->crtc_offset,
  1084. crtc->mode.vdisplay);
  1085. x &= ~3;
  1086. y &= ~1;
  1087. WREG32(EVERGREEN_VIEWPORT_START + radeon_crtc->crtc_offset,
  1088. (x << 16) | y);
  1089. WREG32(EVERGREEN_VIEWPORT_SIZE + radeon_crtc->crtc_offset,
  1090. (crtc->mode.hdisplay << 16) | crtc->mode.vdisplay);
  1091. /* pageflip setup */
  1092. /* make sure flip is at vb rather than hb */
  1093. tmp = RREG32(EVERGREEN_GRPH_FLIP_CONTROL + radeon_crtc->crtc_offset);
  1094. tmp &= ~EVERGREEN_GRPH_SURFACE_UPDATE_H_RETRACE_EN;
  1095. WREG32(EVERGREEN_GRPH_FLIP_CONTROL + radeon_crtc->crtc_offset, tmp);
  1096. /* set pageflip to happen anywhere in vblank interval */
  1097. WREG32(EVERGREEN_MASTER_UPDATE_MODE + radeon_crtc->crtc_offset, 0);
  1098. if (!atomic && fb && fb != crtc->fb) {
  1099. radeon_fb = to_radeon_framebuffer(fb);
  1100. rbo = gem_to_radeon_bo(radeon_fb->obj);
  1101. r = radeon_bo_reserve(rbo, false);
  1102. if (unlikely(r != 0))
  1103. return r;
  1104. radeon_bo_unpin(rbo);
  1105. radeon_bo_unreserve(rbo);
  1106. }
  1107. /* Bytes per pixel may have changed */
  1108. radeon_bandwidth_update(rdev);
  1109. return 0;
  1110. }
  1111. static int avivo_crtc_do_set_base(struct drm_crtc *crtc,
  1112. struct drm_framebuffer *fb,
  1113. int x, int y, int atomic)
  1114. {
  1115. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  1116. struct drm_device *dev = crtc->dev;
  1117. struct radeon_device *rdev = dev->dev_private;
  1118. struct radeon_framebuffer *radeon_fb;
  1119. struct drm_gem_object *obj;
  1120. struct radeon_bo *rbo;
  1121. struct drm_framebuffer *target_fb;
  1122. uint64_t fb_location;
  1123. uint32_t fb_format, fb_pitch_pixels, tiling_flags;
  1124. u32 fb_swap = R600_D1GRPH_SWAP_ENDIAN_NONE;
  1125. u32 tmp;
  1126. int r;
  1127. /* no fb bound */
  1128. if (!atomic && !crtc->fb) {
  1129. DRM_DEBUG_KMS("No FB bound\n");
  1130. return 0;
  1131. }
  1132. if (atomic) {
  1133. radeon_fb = to_radeon_framebuffer(fb);
  1134. target_fb = fb;
  1135. }
  1136. else {
  1137. radeon_fb = to_radeon_framebuffer(crtc->fb);
  1138. target_fb = crtc->fb;
  1139. }
  1140. obj = radeon_fb->obj;
  1141. rbo = gem_to_radeon_bo(obj);
  1142. r = radeon_bo_reserve(rbo, false);
  1143. if (unlikely(r != 0))
  1144. return r;
  1145. /* If atomic, assume fb object is pinned & idle & fenced and
  1146. * just update base pointers
  1147. */
  1148. if (atomic)
  1149. fb_location = radeon_bo_gpu_offset(rbo);
  1150. else {
  1151. r = radeon_bo_pin(rbo, RADEON_GEM_DOMAIN_VRAM, &fb_location);
  1152. if (unlikely(r != 0)) {
  1153. radeon_bo_unreserve(rbo);
  1154. return -EINVAL;
  1155. }
  1156. }
  1157. radeon_bo_get_tiling_flags(rbo, &tiling_flags, NULL);
  1158. radeon_bo_unreserve(rbo);
  1159. switch (target_fb->bits_per_pixel) {
  1160. case 8:
  1161. fb_format =
  1162. AVIVO_D1GRPH_CONTROL_DEPTH_8BPP |
  1163. AVIVO_D1GRPH_CONTROL_8BPP_INDEXED;
  1164. break;
  1165. case 15:
  1166. fb_format =
  1167. AVIVO_D1GRPH_CONTROL_DEPTH_16BPP |
  1168. AVIVO_D1GRPH_CONTROL_16BPP_ARGB1555;
  1169. break;
  1170. case 16:
  1171. fb_format =
  1172. AVIVO_D1GRPH_CONTROL_DEPTH_16BPP |
  1173. AVIVO_D1GRPH_CONTROL_16BPP_RGB565;
  1174. #ifdef __BIG_ENDIAN
  1175. fb_swap = R600_D1GRPH_SWAP_ENDIAN_16BIT;
  1176. #endif
  1177. break;
  1178. case 24:
  1179. case 32:
  1180. fb_format =
  1181. AVIVO_D1GRPH_CONTROL_DEPTH_32BPP |
  1182. AVIVO_D1GRPH_CONTROL_32BPP_ARGB8888;
  1183. #ifdef __BIG_ENDIAN
  1184. fb_swap = R600_D1GRPH_SWAP_ENDIAN_32BIT;
  1185. #endif
  1186. break;
  1187. default:
  1188. DRM_ERROR("Unsupported screen depth %d\n",
  1189. target_fb->bits_per_pixel);
  1190. return -EINVAL;
  1191. }
  1192. if (rdev->family >= CHIP_R600) {
  1193. if (tiling_flags & RADEON_TILING_MACRO)
  1194. fb_format |= R600_D1GRPH_ARRAY_MODE_2D_TILED_THIN1;
  1195. else if (tiling_flags & RADEON_TILING_MICRO)
  1196. fb_format |= R600_D1GRPH_ARRAY_MODE_1D_TILED_THIN1;
  1197. } else {
  1198. if (tiling_flags & RADEON_TILING_MACRO)
  1199. fb_format |= AVIVO_D1GRPH_MACRO_ADDRESS_MODE;
  1200. if (tiling_flags & RADEON_TILING_MICRO)
  1201. fb_format |= AVIVO_D1GRPH_TILED;
  1202. }
  1203. if (radeon_crtc->crtc_id == 0)
  1204. WREG32(AVIVO_D1VGA_CONTROL, 0);
  1205. else
  1206. WREG32(AVIVO_D2VGA_CONTROL, 0);
  1207. if (rdev->family >= CHIP_RV770) {
  1208. if (radeon_crtc->crtc_id) {
  1209. WREG32(R700_D2GRPH_PRIMARY_SURFACE_ADDRESS_HIGH, upper_32_bits(fb_location));
  1210. WREG32(R700_D2GRPH_SECONDARY_SURFACE_ADDRESS_HIGH, upper_32_bits(fb_location));
  1211. } else {
  1212. WREG32(R700_D1GRPH_PRIMARY_SURFACE_ADDRESS_HIGH, upper_32_bits(fb_location));
  1213. WREG32(R700_D1GRPH_SECONDARY_SURFACE_ADDRESS_HIGH, upper_32_bits(fb_location));
  1214. }
  1215. }
  1216. WREG32(AVIVO_D1GRPH_PRIMARY_SURFACE_ADDRESS + radeon_crtc->crtc_offset,
  1217. (u32) fb_location);
  1218. WREG32(AVIVO_D1GRPH_SECONDARY_SURFACE_ADDRESS +
  1219. radeon_crtc->crtc_offset, (u32) fb_location);
  1220. WREG32(AVIVO_D1GRPH_CONTROL + radeon_crtc->crtc_offset, fb_format);
  1221. if (rdev->family >= CHIP_R600)
  1222. WREG32(R600_D1GRPH_SWAP_CONTROL + radeon_crtc->crtc_offset, fb_swap);
  1223. WREG32(AVIVO_D1GRPH_SURFACE_OFFSET_X + radeon_crtc->crtc_offset, 0);
  1224. WREG32(AVIVO_D1GRPH_SURFACE_OFFSET_Y + radeon_crtc->crtc_offset, 0);
  1225. WREG32(AVIVO_D1GRPH_X_START + radeon_crtc->crtc_offset, 0);
  1226. WREG32(AVIVO_D1GRPH_Y_START + radeon_crtc->crtc_offset, 0);
  1227. WREG32(AVIVO_D1GRPH_X_END + radeon_crtc->crtc_offset, target_fb->width);
  1228. WREG32(AVIVO_D1GRPH_Y_END + radeon_crtc->crtc_offset, target_fb->height);
  1229. fb_pitch_pixels = target_fb->pitch / (target_fb->bits_per_pixel / 8);
  1230. WREG32(AVIVO_D1GRPH_PITCH + radeon_crtc->crtc_offset, fb_pitch_pixels);
  1231. WREG32(AVIVO_D1GRPH_ENABLE + radeon_crtc->crtc_offset, 1);
  1232. WREG32(AVIVO_D1MODE_DESKTOP_HEIGHT + radeon_crtc->crtc_offset,
  1233. crtc->mode.vdisplay);
  1234. x &= ~3;
  1235. y &= ~1;
  1236. WREG32(AVIVO_D1MODE_VIEWPORT_START + radeon_crtc->crtc_offset,
  1237. (x << 16) | y);
  1238. WREG32(AVIVO_D1MODE_VIEWPORT_SIZE + radeon_crtc->crtc_offset,
  1239. (crtc->mode.hdisplay << 16) | crtc->mode.vdisplay);
  1240. /* pageflip setup */
  1241. /* make sure flip is at vb rather than hb */
  1242. tmp = RREG32(AVIVO_D1GRPH_FLIP_CONTROL + radeon_crtc->crtc_offset);
  1243. tmp &= ~AVIVO_D1GRPH_SURFACE_UPDATE_H_RETRACE_EN;
  1244. WREG32(AVIVO_D1GRPH_FLIP_CONTROL + radeon_crtc->crtc_offset, tmp);
  1245. /* set pageflip to happen anywhere in vblank interval */
  1246. WREG32(AVIVO_D1MODE_MASTER_UPDATE_MODE + radeon_crtc->crtc_offset, 0);
  1247. if (!atomic && fb && fb != crtc->fb) {
  1248. radeon_fb = to_radeon_framebuffer(fb);
  1249. rbo = gem_to_radeon_bo(radeon_fb->obj);
  1250. r = radeon_bo_reserve(rbo, false);
  1251. if (unlikely(r != 0))
  1252. return r;
  1253. radeon_bo_unpin(rbo);
  1254. radeon_bo_unreserve(rbo);
  1255. }
  1256. /* Bytes per pixel may have changed */
  1257. radeon_bandwidth_update(rdev);
  1258. return 0;
  1259. }
  1260. int atombios_crtc_set_base(struct drm_crtc *crtc, int x, int y,
  1261. struct drm_framebuffer *old_fb)
  1262. {
  1263. struct drm_device *dev = crtc->dev;
  1264. struct radeon_device *rdev = dev->dev_private;
  1265. if (ASIC_IS_DCE4(rdev))
  1266. return dce4_crtc_do_set_base(crtc, old_fb, x, y, 0);
  1267. else if (ASIC_IS_AVIVO(rdev))
  1268. return avivo_crtc_do_set_base(crtc, old_fb, x, y, 0);
  1269. else
  1270. return radeon_crtc_do_set_base(crtc, old_fb, x, y, 0);
  1271. }
  1272. int atombios_crtc_set_base_atomic(struct drm_crtc *crtc,
  1273. struct drm_framebuffer *fb,
  1274. int x, int y, enum mode_set_atomic state)
  1275. {
  1276. struct drm_device *dev = crtc->dev;
  1277. struct radeon_device *rdev = dev->dev_private;
  1278. if (ASIC_IS_DCE4(rdev))
  1279. return dce4_crtc_do_set_base(crtc, fb, x, y, 1);
  1280. else if (ASIC_IS_AVIVO(rdev))
  1281. return avivo_crtc_do_set_base(crtc, fb, x, y, 1);
  1282. else
  1283. return radeon_crtc_do_set_base(crtc, fb, x, y, 1);
  1284. }
  1285. /* properly set additional regs when using atombios */
  1286. static void radeon_legacy_atom_fixup(struct drm_crtc *crtc)
  1287. {
  1288. struct drm_device *dev = crtc->dev;
  1289. struct radeon_device *rdev = dev->dev_private;
  1290. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  1291. u32 disp_merge_cntl;
  1292. switch (radeon_crtc->crtc_id) {
  1293. case 0:
  1294. disp_merge_cntl = RREG32(RADEON_DISP_MERGE_CNTL);
  1295. disp_merge_cntl &= ~RADEON_DISP_RGB_OFFSET_EN;
  1296. WREG32(RADEON_DISP_MERGE_CNTL, disp_merge_cntl);
  1297. break;
  1298. case 1:
  1299. disp_merge_cntl = RREG32(RADEON_DISP2_MERGE_CNTL);
  1300. disp_merge_cntl &= ~RADEON_DISP2_RGB_OFFSET_EN;
  1301. WREG32(RADEON_DISP2_MERGE_CNTL, disp_merge_cntl);
  1302. WREG32(RADEON_FP_H2_SYNC_STRT_WID, RREG32(RADEON_CRTC2_H_SYNC_STRT_WID));
  1303. WREG32(RADEON_FP_V2_SYNC_STRT_WID, RREG32(RADEON_CRTC2_V_SYNC_STRT_WID));
  1304. break;
  1305. }
  1306. }
  1307. static int radeon_atom_pick_pll(struct drm_crtc *crtc)
  1308. {
  1309. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  1310. struct drm_device *dev = crtc->dev;
  1311. struct radeon_device *rdev = dev->dev_private;
  1312. struct drm_encoder *test_encoder;
  1313. struct drm_crtc *test_crtc;
  1314. uint32_t pll_in_use = 0;
  1315. if (ASIC_IS_DCE4(rdev)) {
  1316. list_for_each_entry(test_encoder, &dev->mode_config.encoder_list, head) {
  1317. if (test_encoder->crtc && (test_encoder->crtc == crtc)) {
  1318. /* in DP mode, the DP ref clock can come from PPLL, DCPLL, or ext clock,
  1319. * depending on the asic:
  1320. * DCE4: PPLL or ext clock
  1321. * DCE5: DCPLL or ext clock
  1322. *
  1323. * Setting ATOM_PPLL_INVALID will cause SetPixelClock to skip
  1324. * PPLL/DCPLL programming and only program the DP DTO for the
  1325. * crtc virtual pixel clock.
  1326. */
  1327. if (atombios_get_encoder_mode(test_encoder) == ATOM_ENCODER_MODE_DP) {
  1328. if (ASIC_IS_DCE5(rdev) || rdev->clock.dp_extclk)
  1329. return ATOM_PPLL_INVALID;
  1330. }
  1331. }
  1332. }
  1333. /* otherwise, pick one of the plls */
  1334. list_for_each_entry(test_crtc, &dev->mode_config.crtc_list, head) {
  1335. struct radeon_crtc *radeon_test_crtc;
  1336. if (crtc == test_crtc)
  1337. continue;
  1338. radeon_test_crtc = to_radeon_crtc(test_crtc);
  1339. if ((radeon_test_crtc->pll_id >= ATOM_PPLL1) &&
  1340. (radeon_test_crtc->pll_id <= ATOM_PPLL2))
  1341. pll_in_use |= (1 << radeon_test_crtc->pll_id);
  1342. }
  1343. if (!(pll_in_use & 1))
  1344. return ATOM_PPLL1;
  1345. return ATOM_PPLL2;
  1346. } else
  1347. return radeon_crtc->crtc_id;
  1348. }
  1349. int atombios_crtc_mode_set(struct drm_crtc *crtc,
  1350. struct drm_display_mode *mode,
  1351. struct drm_display_mode *adjusted_mode,
  1352. int x, int y, struct drm_framebuffer *old_fb)
  1353. {
  1354. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  1355. struct drm_device *dev = crtc->dev;
  1356. struct radeon_device *rdev = dev->dev_private;
  1357. struct drm_encoder *encoder;
  1358. bool is_tvcv = false;
  1359. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  1360. /* find tv std */
  1361. if (encoder->crtc == crtc) {
  1362. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1363. if (radeon_encoder->active_device &
  1364. (ATOM_DEVICE_TV_SUPPORT | ATOM_DEVICE_CV_SUPPORT))
  1365. is_tvcv = true;
  1366. }
  1367. }
  1368. /* always set DCPLL */
  1369. if (ASIC_IS_DCE4(rdev)) {
  1370. struct radeon_atom_ss ss;
  1371. bool ss_enabled = radeon_atombios_get_asic_ss_info(rdev, &ss,
  1372. ASIC_INTERNAL_SS_ON_DCPLL,
  1373. rdev->clock.default_dispclk);
  1374. if (ss_enabled)
  1375. atombios_crtc_program_ss(crtc, ATOM_DISABLE, ATOM_DCPLL, &ss);
  1376. /* XXX: DCE5, make sure voltage, dispclk is high enough */
  1377. atombios_crtc_set_dcpll(crtc, rdev->clock.default_dispclk);
  1378. if (ss_enabled)
  1379. atombios_crtc_program_ss(crtc, ATOM_ENABLE, ATOM_DCPLL, &ss);
  1380. }
  1381. atombios_crtc_set_pll(crtc, adjusted_mode);
  1382. if (ASIC_IS_DCE4(rdev))
  1383. atombios_set_crtc_dtd_timing(crtc, adjusted_mode);
  1384. else if (ASIC_IS_AVIVO(rdev)) {
  1385. if (is_tvcv)
  1386. atombios_crtc_set_timing(crtc, adjusted_mode);
  1387. else
  1388. atombios_set_crtc_dtd_timing(crtc, adjusted_mode);
  1389. } else {
  1390. atombios_crtc_set_timing(crtc, adjusted_mode);
  1391. if (radeon_crtc->crtc_id == 0)
  1392. atombios_set_crtc_dtd_timing(crtc, adjusted_mode);
  1393. radeon_legacy_atom_fixup(crtc);
  1394. }
  1395. atombios_crtc_set_base(crtc, x, y, old_fb);
  1396. atombios_overscan_setup(crtc, mode, adjusted_mode);
  1397. atombios_scaler_setup(crtc);
  1398. return 0;
  1399. }
  1400. static bool atombios_crtc_mode_fixup(struct drm_crtc *crtc,
  1401. struct drm_display_mode *mode,
  1402. struct drm_display_mode *adjusted_mode)
  1403. {
  1404. struct drm_device *dev = crtc->dev;
  1405. struct radeon_device *rdev = dev->dev_private;
  1406. /* adjust pm to upcoming mode change */
  1407. radeon_pm_compute_clocks(rdev);
  1408. if (!radeon_crtc_scaling_mode_fixup(crtc, mode, adjusted_mode))
  1409. return false;
  1410. return true;
  1411. }
  1412. static void atombios_crtc_prepare(struct drm_crtc *crtc)
  1413. {
  1414. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  1415. /* pick pll */
  1416. radeon_crtc->pll_id = radeon_atom_pick_pll(crtc);
  1417. atombios_lock_crtc(crtc, ATOM_ENABLE);
  1418. atombios_crtc_dpms(crtc, DRM_MODE_DPMS_OFF);
  1419. }
  1420. static void atombios_crtc_commit(struct drm_crtc *crtc)
  1421. {
  1422. atombios_crtc_dpms(crtc, DRM_MODE_DPMS_ON);
  1423. atombios_lock_crtc(crtc, ATOM_DISABLE);
  1424. }
  1425. static void atombios_crtc_disable(struct drm_crtc *crtc)
  1426. {
  1427. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  1428. struct radeon_atom_ss ss;
  1429. atombios_crtc_dpms(crtc, DRM_MODE_DPMS_OFF);
  1430. switch (radeon_crtc->pll_id) {
  1431. case ATOM_PPLL1:
  1432. case ATOM_PPLL2:
  1433. /* disable the ppll */
  1434. atombios_crtc_program_pll(crtc, radeon_crtc->crtc_id, radeon_crtc->pll_id,
  1435. 0, 0, ATOM_DISABLE, 0, 0, 0, 0, 0, false, &ss);
  1436. break;
  1437. default:
  1438. break;
  1439. }
  1440. radeon_crtc->pll_id = -1;
  1441. }
  1442. static const struct drm_crtc_helper_funcs atombios_helper_funcs = {
  1443. .dpms = atombios_crtc_dpms,
  1444. .mode_fixup = atombios_crtc_mode_fixup,
  1445. .mode_set = atombios_crtc_mode_set,
  1446. .mode_set_base = atombios_crtc_set_base,
  1447. .mode_set_base_atomic = atombios_crtc_set_base_atomic,
  1448. .prepare = atombios_crtc_prepare,
  1449. .commit = atombios_crtc_commit,
  1450. .load_lut = radeon_crtc_load_lut,
  1451. .disable = atombios_crtc_disable,
  1452. };
  1453. void radeon_atombios_init_crtc(struct drm_device *dev,
  1454. struct radeon_crtc *radeon_crtc)
  1455. {
  1456. struct radeon_device *rdev = dev->dev_private;
  1457. if (ASIC_IS_DCE4(rdev)) {
  1458. switch (radeon_crtc->crtc_id) {
  1459. case 0:
  1460. default:
  1461. radeon_crtc->crtc_offset = EVERGREEN_CRTC0_REGISTER_OFFSET;
  1462. break;
  1463. case 1:
  1464. radeon_crtc->crtc_offset = EVERGREEN_CRTC1_REGISTER_OFFSET;
  1465. break;
  1466. case 2:
  1467. radeon_crtc->crtc_offset = EVERGREEN_CRTC2_REGISTER_OFFSET;
  1468. break;
  1469. case 3:
  1470. radeon_crtc->crtc_offset = EVERGREEN_CRTC3_REGISTER_OFFSET;
  1471. break;
  1472. case 4:
  1473. radeon_crtc->crtc_offset = EVERGREEN_CRTC4_REGISTER_OFFSET;
  1474. break;
  1475. case 5:
  1476. radeon_crtc->crtc_offset = EVERGREEN_CRTC5_REGISTER_OFFSET;
  1477. break;
  1478. }
  1479. } else {
  1480. if (radeon_crtc->crtc_id == 1)
  1481. radeon_crtc->crtc_offset =
  1482. AVIVO_D2CRTC_H_TOTAL - AVIVO_D1CRTC_H_TOTAL;
  1483. else
  1484. radeon_crtc->crtc_offset = 0;
  1485. }
  1486. radeon_crtc->pll_id = -1;
  1487. drm_crtc_helper_add(&radeon_crtc->base, &atombios_helper_funcs);
  1488. }