intel_ringbuffer.c 41 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621
  1. /*
  2. * Copyright © 2008-2010 Intel Corporation
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice (including the next
  12. * paragraph) shall be included in all copies or substantial portions of the
  13. * Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  19. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
  20. * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
  21. * IN THE SOFTWARE.
  22. *
  23. * Authors:
  24. * Eric Anholt <eric@anholt.net>
  25. * Zou Nan hai <nanhai.zou@intel.com>
  26. * Xiang Hai hao<haihao.xiang@intel.com>
  27. *
  28. */
  29. #include "drmP.h"
  30. #include "drm.h"
  31. #include "i915_drv.h"
  32. #include "i915_drm.h"
  33. #include "i915_trace.h"
  34. #include "intel_drv.h"
  35. /*
  36. * 965+ support PIPE_CONTROL commands, which provide finer grained control
  37. * over cache flushing.
  38. */
  39. struct pipe_control {
  40. struct drm_i915_gem_object *obj;
  41. volatile u32 *cpu_page;
  42. u32 gtt_offset;
  43. };
  44. static inline int ring_space(struct intel_ring_buffer *ring)
  45. {
  46. int space = (ring->head & HEAD_ADDR) - (ring->tail + 8);
  47. if (space < 0)
  48. space += ring->size;
  49. return space;
  50. }
  51. static int
  52. gen2_render_ring_flush(struct intel_ring_buffer *ring,
  53. u32 invalidate_domains,
  54. u32 flush_domains)
  55. {
  56. u32 cmd;
  57. int ret;
  58. cmd = MI_FLUSH;
  59. if (((invalidate_domains|flush_domains) & I915_GEM_DOMAIN_RENDER) == 0)
  60. cmd |= MI_NO_WRITE_FLUSH;
  61. if (invalidate_domains & I915_GEM_DOMAIN_SAMPLER)
  62. cmd |= MI_READ_FLUSH;
  63. ret = intel_ring_begin(ring, 2);
  64. if (ret)
  65. return ret;
  66. intel_ring_emit(ring, cmd);
  67. intel_ring_emit(ring, MI_NOOP);
  68. intel_ring_advance(ring);
  69. return 0;
  70. }
  71. static int
  72. gen4_render_ring_flush(struct intel_ring_buffer *ring,
  73. u32 invalidate_domains,
  74. u32 flush_domains)
  75. {
  76. struct drm_device *dev = ring->dev;
  77. u32 cmd;
  78. int ret;
  79. /*
  80. * read/write caches:
  81. *
  82. * I915_GEM_DOMAIN_RENDER is always invalidated, but is
  83. * only flushed if MI_NO_WRITE_FLUSH is unset. On 965, it is
  84. * also flushed at 2d versus 3d pipeline switches.
  85. *
  86. * read-only caches:
  87. *
  88. * I915_GEM_DOMAIN_SAMPLER is flushed on pre-965 if
  89. * MI_READ_FLUSH is set, and is always flushed on 965.
  90. *
  91. * I915_GEM_DOMAIN_COMMAND may not exist?
  92. *
  93. * I915_GEM_DOMAIN_INSTRUCTION, which exists on 965, is
  94. * invalidated when MI_EXE_FLUSH is set.
  95. *
  96. * I915_GEM_DOMAIN_VERTEX, which exists on 965, is
  97. * invalidated with every MI_FLUSH.
  98. *
  99. * TLBs:
  100. *
  101. * On 965, TLBs associated with I915_GEM_DOMAIN_COMMAND
  102. * and I915_GEM_DOMAIN_CPU in are invalidated at PTE write and
  103. * I915_GEM_DOMAIN_RENDER and I915_GEM_DOMAIN_SAMPLER
  104. * are flushed at any MI_FLUSH.
  105. */
  106. cmd = MI_FLUSH | MI_NO_WRITE_FLUSH;
  107. if ((invalidate_domains|flush_domains) & I915_GEM_DOMAIN_RENDER)
  108. cmd &= ~MI_NO_WRITE_FLUSH;
  109. if (invalidate_domains & I915_GEM_DOMAIN_INSTRUCTION)
  110. cmd |= MI_EXE_FLUSH;
  111. if (invalidate_domains & I915_GEM_DOMAIN_COMMAND &&
  112. (IS_G4X(dev) || IS_GEN5(dev)))
  113. cmd |= MI_INVALIDATE_ISP;
  114. ret = intel_ring_begin(ring, 2);
  115. if (ret)
  116. return ret;
  117. intel_ring_emit(ring, cmd);
  118. intel_ring_emit(ring, MI_NOOP);
  119. intel_ring_advance(ring);
  120. return 0;
  121. }
  122. /**
  123. * Emits a PIPE_CONTROL with a non-zero post-sync operation, for
  124. * implementing two workarounds on gen6. From section 1.4.7.1
  125. * "PIPE_CONTROL" of the Sandy Bridge PRM volume 2 part 1:
  126. *
  127. * [DevSNB-C+{W/A}] Before any depth stall flush (including those
  128. * produced by non-pipelined state commands), software needs to first
  129. * send a PIPE_CONTROL with no bits set except Post-Sync Operation !=
  130. * 0.
  131. *
  132. * [Dev-SNB{W/A}]: Before a PIPE_CONTROL with Write Cache Flush Enable
  133. * =1, a PIPE_CONTROL with any non-zero post-sync-op is required.
  134. *
  135. * And the workaround for these two requires this workaround first:
  136. *
  137. * [Dev-SNB{W/A}]: Pipe-control with CS-stall bit set must be sent
  138. * BEFORE the pipe-control with a post-sync op and no write-cache
  139. * flushes.
  140. *
  141. * And this last workaround is tricky because of the requirements on
  142. * that bit. From section 1.4.7.2.3 "Stall" of the Sandy Bridge PRM
  143. * volume 2 part 1:
  144. *
  145. * "1 of the following must also be set:
  146. * - Render Target Cache Flush Enable ([12] of DW1)
  147. * - Depth Cache Flush Enable ([0] of DW1)
  148. * - Stall at Pixel Scoreboard ([1] of DW1)
  149. * - Depth Stall ([13] of DW1)
  150. * - Post-Sync Operation ([13] of DW1)
  151. * - Notify Enable ([8] of DW1)"
  152. *
  153. * The cache flushes require the workaround flush that triggered this
  154. * one, so we can't use it. Depth stall would trigger the same.
  155. * Post-sync nonzero is what triggered this second workaround, so we
  156. * can't use that one either. Notify enable is IRQs, which aren't
  157. * really our business. That leaves only stall at scoreboard.
  158. */
  159. static int
  160. intel_emit_post_sync_nonzero_flush(struct intel_ring_buffer *ring)
  161. {
  162. struct pipe_control *pc = ring->private;
  163. u32 scratch_addr = pc->gtt_offset + 128;
  164. int ret;
  165. ret = intel_ring_begin(ring, 6);
  166. if (ret)
  167. return ret;
  168. intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(5));
  169. intel_ring_emit(ring, PIPE_CONTROL_CS_STALL |
  170. PIPE_CONTROL_STALL_AT_SCOREBOARD);
  171. intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT); /* address */
  172. intel_ring_emit(ring, 0); /* low dword */
  173. intel_ring_emit(ring, 0); /* high dword */
  174. intel_ring_emit(ring, MI_NOOP);
  175. intel_ring_advance(ring);
  176. ret = intel_ring_begin(ring, 6);
  177. if (ret)
  178. return ret;
  179. intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(5));
  180. intel_ring_emit(ring, PIPE_CONTROL_QW_WRITE);
  181. intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT); /* address */
  182. intel_ring_emit(ring, 0);
  183. intel_ring_emit(ring, 0);
  184. intel_ring_emit(ring, MI_NOOP);
  185. intel_ring_advance(ring);
  186. return 0;
  187. }
  188. static int
  189. gen6_render_ring_flush(struct intel_ring_buffer *ring,
  190. u32 invalidate_domains, u32 flush_domains)
  191. {
  192. u32 flags = 0;
  193. struct pipe_control *pc = ring->private;
  194. u32 scratch_addr = pc->gtt_offset + 128;
  195. int ret;
  196. /* Just flush everything. Experiments have shown that reducing the
  197. * number of bits based on the write domains has little performance
  198. * impact.
  199. */
  200. if (flush_domains) {
  201. flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
  202. flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
  203. /*
  204. * Ensure that any following seqno writes only happen
  205. * when the render cache is indeed flushed.
  206. */
  207. flags |= PIPE_CONTROL_CS_STALL;
  208. }
  209. if (invalidate_domains) {
  210. flags |= PIPE_CONTROL_TLB_INVALIDATE;
  211. flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
  212. flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
  213. flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
  214. flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
  215. flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
  216. /*
  217. * TLB invalidate requires a post-sync write.
  218. */
  219. flags |= PIPE_CONTROL_QW_WRITE;
  220. }
  221. ret = intel_ring_begin(ring, 4);
  222. if (ret)
  223. return ret;
  224. intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
  225. intel_ring_emit(ring, flags);
  226. intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT);
  227. intel_ring_emit(ring, 0);
  228. intel_ring_advance(ring);
  229. return 0;
  230. }
  231. static int
  232. gen6_render_ring_flush__wa(struct intel_ring_buffer *ring,
  233. u32 invalidate_domains, u32 flush_domains)
  234. {
  235. int ret;
  236. /* Force SNB workarounds for PIPE_CONTROL flushes */
  237. ret = intel_emit_post_sync_nonzero_flush(ring);
  238. if (ret)
  239. return ret;
  240. return gen6_render_ring_flush(ring, invalidate_domains, flush_domains);
  241. }
  242. static void ring_write_tail(struct intel_ring_buffer *ring,
  243. u32 value)
  244. {
  245. drm_i915_private_t *dev_priv = ring->dev->dev_private;
  246. I915_WRITE_TAIL(ring, value);
  247. }
  248. u32 intel_ring_get_active_head(struct intel_ring_buffer *ring)
  249. {
  250. drm_i915_private_t *dev_priv = ring->dev->dev_private;
  251. u32 acthd_reg = INTEL_INFO(ring->dev)->gen >= 4 ?
  252. RING_ACTHD(ring->mmio_base) : ACTHD;
  253. return I915_READ(acthd_reg);
  254. }
  255. static int init_ring_common(struct intel_ring_buffer *ring)
  256. {
  257. struct drm_device *dev = ring->dev;
  258. drm_i915_private_t *dev_priv = dev->dev_private;
  259. struct drm_i915_gem_object *obj = ring->obj;
  260. int ret = 0;
  261. u32 head;
  262. if (HAS_FORCE_WAKE(dev))
  263. gen6_gt_force_wake_get(dev_priv);
  264. /* Stop the ring if it's running. */
  265. I915_WRITE_CTL(ring, 0);
  266. I915_WRITE_HEAD(ring, 0);
  267. ring->write_tail(ring, 0);
  268. head = I915_READ_HEAD(ring) & HEAD_ADDR;
  269. /* G45 ring initialization fails to reset head to zero */
  270. if (head != 0) {
  271. DRM_DEBUG_KMS("%s head not reset to zero "
  272. "ctl %08x head %08x tail %08x start %08x\n",
  273. ring->name,
  274. I915_READ_CTL(ring),
  275. I915_READ_HEAD(ring),
  276. I915_READ_TAIL(ring),
  277. I915_READ_START(ring));
  278. I915_WRITE_HEAD(ring, 0);
  279. if (I915_READ_HEAD(ring) & HEAD_ADDR) {
  280. DRM_ERROR("failed to set %s head to zero "
  281. "ctl %08x head %08x tail %08x start %08x\n",
  282. ring->name,
  283. I915_READ_CTL(ring),
  284. I915_READ_HEAD(ring),
  285. I915_READ_TAIL(ring),
  286. I915_READ_START(ring));
  287. }
  288. }
  289. /* Initialize the ring. This must happen _after_ we've cleared the ring
  290. * registers with the above sequence (the readback of the HEAD registers
  291. * also enforces ordering), otherwise the hw might lose the new ring
  292. * register values. */
  293. I915_WRITE_START(ring, obj->gtt_offset);
  294. I915_WRITE_CTL(ring,
  295. ((ring->size - PAGE_SIZE) & RING_NR_PAGES)
  296. | RING_VALID);
  297. /* If the head is still not zero, the ring is dead */
  298. if (wait_for((I915_READ_CTL(ring) & RING_VALID) != 0 &&
  299. I915_READ_START(ring) == obj->gtt_offset &&
  300. (I915_READ_HEAD(ring) & HEAD_ADDR) == 0, 50)) {
  301. DRM_ERROR("%s initialization failed "
  302. "ctl %08x head %08x tail %08x start %08x\n",
  303. ring->name,
  304. I915_READ_CTL(ring),
  305. I915_READ_HEAD(ring),
  306. I915_READ_TAIL(ring),
  307. I915_READ_START(ring));
  308. ret = -EIO;
  309. goto out;
  310. }
  311. if (!drm_core_check_feature(ring->dev, DRIVER_MODESET))
  312. i915_kernel_lost_context(ring->dev);
  313. else {
  314. ring->head = I915_READ_HEAD(ring);
  315. ring->tail = I915_READ_TAIL(ring) & TAIL_ADDR;
  316. ring->space = ring_space(ring);
  317. ring->last_retired_head = -1;
  318. }
  319. out:
  320. if (HAS_FORCE_WAKE(dev))
  321. gen6_gt_force_wake_put(dev_priv);
  322. return ret;
  323. }
  324. static int
  325. init_pipe_control(struct intel_ring_buffer *ring)
  326. {
  327. struct pipe_control *pc;
  328. struct drm_i915_gem_object *obj;
  329. int ret;
  330. if (ring->private)
  331. return 0;
  332. pc = kmalloc(sizeof(*pc), GFP_KERNEL);
  333. if (!pc)
  334. return -ENOMEM;
  335. obj = i915_gem_alloc_object(ring->dev, 4096);
  336. if (obj == NULL) {
  337. DRM_ERROR("Failed to allocate seqno page\n");
  338. ret = -ENOMEM;
  339. goto err;
  340. }
  341. i915_gem_object_set_cache_level(obj, I915_CACHE_LLC);
  342. ret = i915_gem_object_pin(obj, 4096, true, false);
  343. if (ret)
  344. goto err_unref;
  345. pc->gtt_offset = obj->gtt_offset;
  346. pc->cpu_page = kmap(obj->pages[0]);
  347. if (pc->cpu_page == NULL)
  348. goto err_unpin;
  349. pc->obj = obj;
  350. ring->private = pc;
  351. return 0;
  352. err_unpin:
  353. i915_gem_object_unpin(obj);
  354. err_unref:
  355. drm_gem_object_unreference(&obj->base);
  356. err:
  357. kfree(pc);
  358. return ret;
  359. }
  360. static void
  361. cleanup_pipe_control(struct intel_ring_buffer *ring)
  362. {
  363. struct pipe_control *pc = ring->private;
  364. struct drm_i915_gem_object *obj;
  365. if (!ring->private)
  366. return;
  367. obj = pc->obj;
  368. kunmap(obj->pages[0]);
  369. i915_gem_object_unpin(obj);
  370. drm_gem_object_unreference(&obj->base);
  371. kfree(pc);
  372. ring->private = NULL;
  373. }
  374. static int init_render_ring(struct intel_ring_buffer *ring)
  375. {
  376. struct drm_device *dev = ring->dev;
  377. struct drm_i915_private *dev_priv = dev->dev_private;
  378. int ret = init_ring_common(ring);
  379. if (INTEL_INFO(dev)->gen > 3) {
  380. I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(VS_TIMER_DISPATCH));
  381. if (IS_GEN7(dev))
  382. I915_WRITE(GFX_MODE_GEN7,
  383. _MASKED_BIT_DISABLE(GFX_TLB_INVALIDATE_ALWAYS) |
  384. _MASKED_BIT_ENABLE(GFX_REPLAY_MODE));
  385. }
  386. if (INTEL_INFO(dev)->gen >= 5) {
  387. ret = init_pipe_control(ring);
  388. if (ret)
  389. return ret;
  390. }
  391. if (IS_GEN6(dev)) {
  392. /* From the Sandybridge PRM, volume 1 part 3, page 24:
  393. * "If this bit is set, STCunit will have LRA as replacement
  394. * policy. [...] This bit must be reset. LRA replacement
  395. * policy is not supported."
  396. */
  397. I915_WRITE(CACHE_MODE_0,
  398. _MASKED_BIT_DISABLE(CM0_STC_EVICT_DISABLE_LRA_SNB));
  399. /* This is not explicitly set for GEN6, so read the register.
  400. * see intel_ring_mi_set_context() for why we care.
  401. * TODO: consider explicitly setting the bit for GEN5
  402. */
  403. ring->itlb_before_ctx_switch =
  404. !!(I915_READ(GFX_MODE) & GFX_TLB_INVALIDATE_ALWAYS);
  405. }
  406. if (INTEL_INFO(dev)->gen >= 6)
  407. I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_FORCE_ORDERING));
  408. if (HAS_L3_GPU_CACHE(dev))
  409. I915_WRITE_IMR(ring, ~GEN6_RENDER_L3_PARITY_ERROR);
  410. return ret;
  411. }
  412. static void render_ring_cleanup(struct intel_ring_buffer *ring)
  413. {
  414. if (!ring->private)
  415. return;
  416. cleanup_pipe_control(ring);
  417. }
  418. static void
  419. update_mboxes(struct intel_ring_buffer *ring,
  420. u32 seqno,
  421. u32 mmio_offset)
  422. {
  423. intel_ring_emit(ring, MI_SEMAPHORE_MBOX |
  424. MI_SEMAPHORE_GLOBAL_GTT |
  425. MI_SEMAPHORE_REGISTER |
  426. MI_SEMAPHORE_UPDATE);
  427. intel_ring_emit(ring, seqno);
  428. intel_ring_emit(ring, mmio_offset);
  429. }
  430. /**
  431. * gen6_add_request - Update the semaphore mailbox registers
  432. *
  433. * @ring - ring that is adding a request
  434. * @seqno - return seqno stuck into the ring
  435. *
  436. * Update the mailbox registers in the *other* rings with the current seqno.
  437. * This acts like a signal in the canonical semaphore.
  438. */
  439. static int
  440. gen6_add_request(struct intel_ring_buffer *ring,
  441. u32 *seqno)
  442. {
  443. u32 mbox1_reg;
  444. u32 mbox2_reg;
  445. int ret;
  446. ret = intel_ring_begin(ring, 10);
  447. if (ret)
  448. return ret;
  449. mbox1_reg = ring->signal_mbox[0];
  450. mbox2_reg = ring->signal_mbox[1];
  451. *seqno = i915_gem_next_request_seqno(ring);
  452. update_mboxes(ring, *seqno, mbox1_reg);
  453. update_mboxes(ring, *seqno, mbox2_reg);
  454. intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
  455. intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
  456. intel_ring_emit(ring, *seqno);
  457. intel_ring_emit(ring, MI_USER_INTERRUPT);
  458. intel_ring_advance(ring);
  459. return 0;
  460. }
  461. /**
  462. * intel_ring_sync - sync the waiter to the signaller on seqno
  463. *
  464. * @waiter - ring that is waiting
  465. * @signaller - ring which has, or will signal
  466. * @seqno - seqno which the waiter will block on
  467. */
  468. static int
  469. gen6_ring_sync(struct intel_ring_buffer *waiter,
  470. struct intel_ring_buffer *signaller,
  471. u32 seqno)
  472. {
  473. int ret;
  474. u32 dw1 = MI_SEMAPHORE_MBOX |
  475. MI_SEMAPHORE_COMPARE |
  476. MI_SEMAPHORE_REGISTER;
  477. /* Throughout all of the GEM code, seqno passed implies our current
  478. * seqno is >= the last seqno executed. However for hardware the
  479. * comparison is strictly greater than.
  480. */
  481. seqno -= 1;
  482. WARN_ON(signaller->semaphore_register[waiter->id] ==
  483. MI_SEMAPHORE_SYNC_INVALID);
  484. ret = intel_ring_begin(waiter, 4);
  485. if (ret)
  486. return ret;
  487. intel_ring_emit(waiter,
  488. dw1 | signaller->semaphore_register[waiter->id]);
  489. intel_ring_emit(waiter, seqno);
  490. intel_ring_emit(waiter, 0);
  491. intel_ring_emit(waiter, MI_NOOP);
  492. intel_ring_advance(waiter);
  493. return 0;
  494. }
  495. #define PIPE_CONTROL_FLUSH(ring__, addr__) \
  496. do { \
  497. intel_ring_emit(ring__, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE | \
  498. PIPE_CONTROL_DEPTH_STALL); \
  499. intel_ring_emit(ring__, (addr__) | PIPE_CONTROL_GLOBAL_GTT); \
  500. intel_ring_emit(ring__, 0); \
  501. intel_ring_emit(ring__, 0); \
  502. } while (0)
  503. static int
  504. pc_render_add_request(struct intel_ring_buffer *ring,
  505. u32 *result)
  506. {
  507. u32 seqno = i915_gem_next_request_seqno(ring);
  508. struct pipe_control *pc = ring->private;
  509. u32 scratch_addr = pc->gtt_offset + 128;
  510. int ret;
  511. /* For Ironlake, MI_USER_INTERRUPT was deprecated and apparently
  512. * incoherent with writes to memory, i.e. completely fubar,
  513. * so we need to use PIPE_NOTIFY instead.
  514. *
  515. * However, we also need to workaround the qword write
  516. * incoherence by flushing the 6 PIPE_NOTIFY buffers out to
  517. * memory before requesting an interrupt.
  518. */
  519. ret = intel_ring_begin(ring, 32);
  520. if (ret)
  521. return ret;
  522. intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |
  523. PIPE_CONTROL_WRITE_FLUSH |
  524. PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE);
  525. intel_ring_emit(ring, pc->gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
  526. intel_ring_emit(ring, seqno);
  527. intel_ring_emit(ring, 0);
  528. PIPE_CONTROL_FLUSH(ring, scratch_addr);
  529. scratch_addr += 128; /* write to separate cachelines */
  530. PIPE_CONTROL_FLUSH(ring, scratch_addr);
  531. scratch_addr += 128;
  532. PIPE_CONTROL_FLUSH(ring, scratch_addr);
  533. scratch_addr += 128;
  534. PIPE_CONTROL_FLUSH(ring, scratch_addr);
  535. scratch_addr += 128;
  536. PIPE_CONTROL_FLUSH(ring, scratch_addr);
  537. scratch_addr += 128;
  538. PIPE_CONTROL_FLUSH(ring, scratch_addr);
  539. intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |
  540. PIPE_CONTROL_WRITE_FLUSH |
  541. PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE |
  542. PIPE_CONTROL_NOTIFY);
  543. intel_ring_emit(ring, pc->gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
  544. intel_ring_emit(ring, seqno);
  545. intel_ring_emit(ring, 0);
  546. intel_ring_advance(ring);
  547. *result = seqno;
  548. return 0;
  549. }
  550. static u32
  551. gen6_ring_get_seqno(struct intel_ring_buffer *ring, bool lazy_coherency)
  552. {
  553. /* Workaround to force correct ordering between irq and seqno writes on
  554. * ivb (and maybe also on snb) by reading from a CS register (like
  555. * ACTHD) before reading the status page. */
  556. if (!lazy_coherency)
  557. intel_ring_get_active_head(ring);
  558. return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
  559. }
  560. static u32
  561. ring_get_seqno(struct intel_ring_buffer *ring, bool lazy_coherency)
  562. {
  563. return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
  564. }
  565. static u32
  566. pc_render_get_seqno(struct intel_ring_buffer *ring, bool lazy_coherency)
  567. {
  568. struct pipe_control *pc = ring->private;
  569. return pc->cpu_page[0];
  570. }
  571. static bool
  572. gen5_ring_get_irq(struct intel_ring_buffer *ring)
  573. {
  574. struct drm_device *dev = ring->dev;
  575. drm_i915_private_t *dev_priv = dev->dev_private;
  576. unsigned long flags;
  577. if (!dev->irq_enabled)
  578. return false;
  579. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  580. if (ring->irq_refcount++ == 0) {
  581. dev_priv->gt_irq_mask &= ~ring->irq_enable_mask;
  582. I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
  583. POSTING_READ(GTIMR);
  584. }
  585. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  586. return true;
  587. }
  588. static void
  589. gen5_ring_put_irq(struct intel_ring_buffer *ring)
  590. {
  591. struct drm_device *dev = ring->dev;
  592. drm_i915_private_t *dev_priv = dev->dev_private;
  593. unsigned long flags;
  594. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  595. if (--ring->irq_refcount == 0) {
  596. dev_priv->gt_irq_mask |= ring->irq_enable_mask;
  597. I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
  598. POSTING_READ(GTIMR);
  599. }
  600. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  601. }
  602. static bool
  603. i9xx_ring_get_irq(struct intel_ring_buffer *ring)
  604. {
  605. struct drm_device *dev = ring->dev;
  606. drm_i915_private_t *dev_priv = dev->dev_private;
  607. unsigned long flags;
  608. if (!dev->irq_enabled)
  609. return false;
  610. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  611. if (ring->irq_refcount++ == 0) {
  612. dev_priv->irq_mask &= ~ring->irq_enable_mask;
  613. I915_WRITE(IMR, dev_priv->irq_mask);
  614. POSTING_READ(IMR);
  615. }
  616. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  617. return true;
  618. }
  619. static void
  620. i9xx_ring_put_irq(struct intel_ring_buffer *ring)
  621. {
  622. struct drm_device *dev = ring->dev;
  623. drm_i915_private_t *dev_priv = dev->dev_private;
  624. unsigned long flags;
  625. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  626. if (--ring->irq_refcount == 0) {
  627. dev_priv->irq_mask |= ring->irq_enable_mask;
  628. I915_WRITE(IMR, dev_priv->irq_mask);
  629. POSTING_READ(IMR);
  630. }
  631. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  632. }
  633. static bool
  634. i8xx_ring_get_irq(struct intel_ring_buffer *ring)
  635. {
  636. struct drm_device *dev = ring->dev;
  637. drm_i915_private_t *dev_priv = dev->dev_private;
  638. unsigned long flags;
  639. if (!dev->irq_enabled)
  640. return false;
  641. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  642. if (ring->irq_refcount++ == 0) {
  643. dev_priv->irq_mask &= ~ring->irq_enable_mask;
  644. I915_WRITE16(IMR, dev_priv->irq_mask);
  645. POSTING_READ16(IMR);
  646. }
  647. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  648. return true;
  649. }
  650. static void
  651. i8xx_ring_put_irq(struct intel_ring_buffer *ring)
  652. {
  653. struct drm_device *dev = ring->dev;
  654. drm_i915_private_t *dev_priv = dev->dev_private;
  655. unsigned long flags;
  656. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  657. if (--ring->irq_refcount == 0) {
  658. dev_priv->irq_mask |= ring->irq_enable_mask;
  659. I915_WRITE16(IMR, dev_priv->irq_mask);
  660. POSTING_READ16(IMR);
  661. }
  662. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  663. }
  664. void intel_ring_setup_status_page(struct intel_ring_buffer *ring)
  665. {
  666. struct drm_device *dev = ring->dev;
  667. drm_i915_private_t *dev_priv = ring->dev->dev_private;
  668. u32 mmio = 0;
  669. /* The ring status page addresses are no longer next to the rest of
  670. * the ring registers as of gen7.
  671. */
  672. if (IS_GEN7(dev)) {
  673. switch (ring->id) {
  674. case RCS:
  675. mmio = RENDER_HWS_PGA_GEN7;
  676. break;
  677. case BCS:
  678. mmio = BLT_HWS_PGA_GEN7;
  679. break;
  680. case VCS:
  681. mmio = BSD_HWS_PGA_GEN7;
  682. break;
  683. }
  684. } else if (IS_GEN6(ring->dev)) {
  685. mmio = RING_HWS_PGA_GEN6(ring->mmio_base);
  686. } else {
  687. mmio = RING_HWS_PGA(ring->mmio_base);
  688. }
  689. I915_WRITE(mmio, (u32)ring->status_page.gfx_addr);
  690. POSTING_READ(mmio);
  691. }
  692. static int
  693. bsd_ring_flush(struct intel_ring_buffer *ring,
  694. u32 invalidate_domains,
  695. u32 flush_domains)
  696. {
  697. int ret;
  698. ret = intel_ring_begin(ring, 2);
  699. if (ret)
  700. return ret;
  701. intel_ring_emit(ring, MI_FLUSH);
  702. intel_ring_emit(ring, MI_NOOP);
  703. intel_ring_advance(ring);
  704. return 0;
  705. }
  706. static int
  707. i9xx_add_request(struct intel_ring_buffer *ring,
  708. u32 *result)
  709. {
  710. u32 seqno;
  711. int ret;
  712. ret = intel_ring_begin(ring, 4);
  713. if (ret)
  714. return ret;
  715. seqno = i915_gem_next_request_seqno(ring);
  716. intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
  717. intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
  718. intel_ring_emit(ring, seqno);
  719. intel_ring_emit(ring, MI_USER_INTERRUPT);
  720. intel_ring_advance(ring);
  721. *result = seqno;
  722. return 0;
  723. }
  724. static bool
  725. gen6_ring_get_irq(struct intel_ring_buffer *ring)
  726. {
  727. struct drm_device *dev = ring->dev;
  728. drm_i915_private_t *dev_priv = dev->dev_private;
  729. unsigned long flags;
  730. if (!dev->irq_enabled)
  731. return false;
  732. /* It looks like we need to prevent the gt from suspending while waiting
  733. * for an notifiy irq, otherwise irqs seem to get lost on at least the
  734. * blt/bsd rings on ivb. */
  735. gen6_gt_force_wake_get(dev_priv);
  736. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  737. if (ring->irq_refcount++ == 0) {
  738. if (HAS_L3_GPU_CACHE(dev) && ring->id == RCS)
  739. I915_WRITE_IMR(ring, ~(ring->irq_enable_mask |
  740. GEN6_RENDER_L3_PARITY_ERROR));
  741. else
  742. I915_WRITE_IMR(ring, ~ring->irq_enable_mask);
  743. dev_priv->gt_irq_mask &= ~ring->irq_enable_mask;
  744. I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
  745. POSTING_READ(GTIMR);
  746. }
  747. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  748. return true;
  749. }
  750. static void
  751. gen6_ring_put_irq(struct intel_ring_buffer *ring)
  752. {
  753. struct drm_device *dev = ring->dev;
  754. drm_i915_private_t *dev_priv = dev->dev_private;
  755. unsigned long flags;
  756. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  757. if (--ring->irq_refcount == 0) {
  758. if (HAS_L3_GPU_CACHE(dev) && ring->id == RCS)
  759. I915_WRITE_IMR(ring, ~GEN6_RENDER_L3_PARITY_ERROR);
  760. else
  761. I915_WRITE_IMR(ring, ~0);
  762. dev_priv->gt_irq_mask |= ring->irq_enable_mask;
  763. I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
  764. POSTING_READ(GTIMR);
  765. }
  766. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  767. gen6_gt_force_wake_put(dev_priv);
  768. }
  769. static int
  770. i965_dispatch_execbuffer(struct intel_ring_buffer *ring, u32 offset, u32 length)
  771. {
  772. int ret;
  773. ret = intel_ring_begin(ring, 2);
  774. if (ret)
  775. return ret;
  776. intel_ring_emit(ring,
  777. MI_BATCH_BUFFER_START |
  778. MI_BATCH_GTT |
  779. MI_BATCH_NON_SECURE_I965);
  780. intel_ring_emit(ring, offset);
  781. intel_ring_advance(ring);
  782. return 0;
  783. }
  784. static int
  785. i830_dispatch_execbuffer(struct intel_ring_buffer *ring,
  786. u32 offset, u32 len)
  787. {
  788. int ret;
  789. ret = intel_ring_begin(ring, 4);
  790. if (ret)
  791. return ret;
  792. intel_ring_emit(ring, MI_BATCH_BUFFER);
  793. intel_ring_emit(ring, offset | MI_BATCH_NON_SECURE);
  794. intel_ring_emit(ring, offset + len - 8);
  795. intel_ring_emit(ring, 0);
  796. intel_ring_advance(ring);
  797. return 0;
  798. }
  799. static int
  800. i915_dispatch_execbuffer(struct intel_ring_buffer *ring,
  801. u32 offset, u32 len)
  802. {
  803. int ret;
  804. ret = intel_ring_begin(ring, 2);
  805. if (ret)
  806. return ret;
  807. intel_ring_emit(ring, MI_BATCH_BUFFER_START | MI_BATCH_GTT);
  808. intel_ring_emit(ring, offset | MI_BATCH_NON_SECURE);
  809. intel_ring_advance(ring);
  810. return 0;
  811. }
  812. static void cleanup_status_page(struct intel_ring_buffer *ring)
  813. {
  814. struct drm_i915_gem_object *obj;
  815. obj = ring->status_page.obj;
  816. if (obj == NULL)
  817. return;
  818. kunmap(obj->pages[0]);
  819. i915_gem_object_unpin(obj);
  820. drm_gem_object_unreference(&obj->base);
  821. ring->status_page.obj = NULL;
  822. }
  823. static int init_status_page(struct intel_ring_buffer *ring)
  824. {
  825. struct drm_device *dev = ring->dev;
  826. struct drm_i915_gem_object *obj;
  827. int ret;
  828. obj = i915_gem_alloc_object(dev, 4096);
  829. if (obj == NULL) {
  830. DRM_ERROR("Failed to allocate status page\n");
  831. ret = -ENOMEM;
  832. goto err;
  833. }
  834. i915_gem_object_set_cache_level(obj, I915_CACHE_LLC);
  835. ret = i915_gem_object_pin(obj, 4096, true, false);
  836. if (ret != 0) {
  837. goto err_unref;
  838. }
  839. ring->status_page.gfx_addr = obj->gtt_offset;
  840. ring->status_page.page_addr = kmap(obj->pages[0]);
  841. if (ring->status_page.page_addr == NULL) {
  842. ret = -ENOMEM;
  843. goto err_unpin;
  844. }
  845. ring->status_page.obj = obj;
  846. memset(ring->status_page.page_addr, 0, PAGE_SIZE);
  847. intel_ring_setup_status_page(ring);
  848. DRM_DEBUG_DRIVER("%s hws offset: 0x%08x\n",
  849. ring->name, ring->status_page.gfx_addr);
  850. return 0;
  851. err_unpin:
  852. i915_gem_object_unpin(obj);
  853. err_unref:
  854. drm_gem_object_unreference(&obj->base);
  855. err:
  856. return ret;
  857. }
  858. static int intel_init_ring_buffer(struct drm_device *dev,
  859. struct intel_ring_buffer *ring)
  860. {
  861. struct drm_i915_gem_object *obj;
  862. struct drm_i915_private *dev_priv = dev->dev_private;
  863. int ret;
  864. ring->dev = dev;
  865. INIT_LIST_HEAD(&ring->active_list);
  866. INIT_LIST_HEAD(&ring->request_list);
  867. ring->size = 32 * PAGE_SIZE;
  868. init_waitqueue_head(&ring->irq_queue);
  869. if (I915_NEED_GFX_HWS(dev)) {
  870. ret = init_status_page(ring);
  871. if (ret)
  872. return ret;
  873. }
  874. obj = i915_gem_alloc_object(dev, ring->size);
  875. if (obj == NULL) {
  876. DRM_ERROR("Failed to allocate ringbuffer\n");
  877. ret = -ENOMEM;
  878. goto err_hws;
  879. }
  880. ring->obj = obj;
  881. ret = i915_gem_object_pin(obj, PAGE_SIZE, true, false);
  882. if (ret)
  883. goto err_unref;
  884. ret = i915_gem_object_set_to_gtt_domain(obj, true);
  885. if (ret)
  886. goto err_unpin;
  887. ring->virtual_start =
  888. ioremap_wc(dev_priv->mm.gtt->gma_bus_addr + obj->gtt_offset,
  889. ring->size);
  890. if (ring->virtual_start == NULL) {
  891. DRM_ERROR("Failed to map ringbuffer.\n");
  892. ret = -EINVAL;
  893. goto err_unpin;
  894. }
  895. ret = ring->init(ring);
  896. if (ret)
  897. goto err_unmap;
  898. /* Workaround an erratum on the i830 which causes a hang if
  899. * the TAIL pointer points to within the last 2 cachelines
  900. * of the buffer.
  901. */
  902. ring->effective_size = ring->size;
  903. if (IS_I830(ring->dev) || IS_845G(ring->dev))
  904. ring->effective_size -= 128;
  905. return 0;
  906. err_unmap:
  907. iounmap(ring->virtual_start);
  908. err_unpin:
  909. i915_gem_object_unpin(obj);
  910. err_unref:
  911. drm_gem_object_unreference(&obj->base);
  912. ring->obj = NULL;
  913. err_hws:
  914. cleanup_status_page(ring);
  915. return ret;
  916. }
  917. void intel_cleanup_ring_buffer(struct intel_ring_buffer *ring)
  918. {
  919. struct drm_i915_private *dev_priv;
  920. int ret;
  921. if (ring->obj == NULL)
  922. return;
  923. /* Disable the ring buffer. The ring must be idle at this point */
  924. dev_priv = ring->dev->dev_private;
  925. ret = intel_wait_ring_idle(ring);
  926. if (ret)
  927. DRM_ERROR("failed to quiesce %s whilst cleaning up: %d\n",
  928. ring->name, ret);
  929. I915_WRITE_CTL(ring, 0);
  930. iounmap(ring->virtual_start);
  931. i915_gem_object_unpin(ring->obj);
  932. drm_gem_object_unreference(&ring->obj->base);
  933. ring->obj = NULL;
  934. if (ring->cleanup)
  935. ring->cleanup(ring);
  936. cleanup_status_page(ring);
  937. }
  938. static int intel_wrap_ring_buffer(struct intel_ring_buffer *ring)
  939. {
  940. uint32_t __iomem *virt;
  941. int rem = ring->size - ring->tail;
  942. if (ring->space < rem) {
  943. int ret = intel_wait_ring_buffer(ring, rem);
  944. if (ret)
  945. return ret;
  946. }
  947. virt = ring->virtual_start + ring->tail;
  948. rem /= 4;
  949. while (rem--)
  950. iowrite32(MI_NOOP, virt++);
  951. ring->tail = 0;
  952. ring->space = ring_space(ring);
  953. return 0;
  954. }
  955. static int intel_ring_wait_seqno(struct intel_ring_buffer *ring, u32 seqno)
  956. {
  957. int ret;
  958. ret = i915_wait_seqno(ring, seqno);
  959. if (!ret)
  960. i915_gem_retire_requests_ring(ring);
  961. return ret;
  962. }
  963. static int intel_ring_wait_request(struct intel_ring_buffer *ring, int n)
  964. {
  965. struct drm_i915_gem_request *request;
  966. u32 seqno = 0;
  967. int ret;
  968. i915_gem_retire_requests_ring(ring);
  969. if (ring->last_retired_head != -1) {
  970. ring->head = ring->last_retired_head;
  971. ring->last_retired_head = -1;
  972. ring->space = ring_space(ring);
  973. if (ring->space >= n)
  974. return 0;
  975. }
  976. list_for_each_entry(request, &ring->request_list, list) {
  977. int space;
  978. if (request->tail == -1)
  979. continue;
  980. space = request->tail - (ring->tail + 8);
  981. if (space < 0)
  982. space += ring->size;
  983. if (space >= n) {
  984. seqno = request->seqno;
  985. break;
  986. }
  987. /* Consume this request in case we need more space than
  988. * is available and so need to prevent a race between
  989. * updating last_retired_head and direct reads of
  990. * I915_RING_HEAD. It also provides a nice sanity check.
  991. */
  992. request->tail = -1;
  993. }
  994. if (seqno == 0)
  995. return -ENOSPC;
  996. ret = intel_ring_wait_seqno(ring, seqno);
  997. if (ret)
  998. return ret;
  999. if (WARN_ON(ring->last_retired_head == -1))
  1000. return -ENOSPC;
  1001. ring->head = ring->last_retired_head;
  1002. ring->last_retired_head = -1;
  1003. ring->space = ring_space(ring);
  1004. if (WARN_ON(ring->space < n))
  1005. return -ENOSPC;
  1006. return 0;
  1007. }
  1008. int intel_wait_ring_buffer(struct intel_ring_buffer *ring, int n)
  1009. {
  1010. struct drm_device *dev = ring->dev;
  1011. struct drm_i915_private *dev_priv = dev->dev_private;
  1012. unsigned long end;
  1013. int ret;
  1014. ret = intel_ring_wait_request(ring, n);
  1015. if (ret != -ENOSPC)
  1016. return ret;
  1017. trace_i915_ring_wait_begin(ring);
  1018. /* With GEM the hangcheck timer should kick us out of the loop,
  1019. * leaving it early runs the risk of corrupting GEM state (due
  1020. * to running on almost untested codepaths). But on resume
  1021. * timers don't work yet, so prevent a complete hang in that
  1022. * case by choosing an insanely large timeout. */
  1023. end = jiffies + 60 * HZ;
  1024. do {
  1025. ring->head = I915_READ_HEAD(ring);
  1026. ring->space = ring_space(ring);
  1027. if (ring->space >= n) {
  1028. trace_i915_ring_wait_end(ring);
  1029. return 0;
  1030. }
  1031. if (dev->primary->master) {
  1032. struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
  1033. if (master_priv->sarea_priv)
  1034. master_priv->sarea_priv->perf_boxes |= I915_BOX_WAIT;
  1035. }
  1036. msleep(1);
  1037. ret = i915_gem_check_wedge(dev_priv, dev_priv->mm.interruptible);
  1038. if (ret)
  1039. return ret;
  1040. } while (!time_after(jiffies, end));
  1041. trace_i915_ring_wait_end(ring);
  1042. return -EBUSY;
  1043. }
  1044. int intel_ring_begin(struct intel_ring_buffer *ring,
  1045. int num_dwords)
  1046. {
  1047. drm_i915_private_t *dev_priv = ring->dev->dev_private;
  1048. int n = 4*num_dwords;
  1049. int ret;
  1050. ret = i915_gem_check_wedge(dev_priv, dev_priv->mm.interruptible);
  1051. if (ret)
  1052. return ret;
  1053. if (unlikely(ring->tail + n > ring->effective_size)) {
  1054. ret = intel_wrap_ring_buffer(ring);
  1055. if (unlikely(ret))
  1056. return ret;
  1057. }
  1058. if (unlikely(ring->space < n)) {
  1059. ret = intel_wait_ring_buffer(ring, n);
  1060. if (unlikely(ret))
  1061. return ret;
  1062. }
  1063. ring->space -= n;
  1064. return 0;
  1065. }
  1066. void intel_ring_advance(struct intel_ring_buffer *ring)
  1067. {
  1068. struct drm_i915_private *dev_priv = ring->dev->dev_private;
  1069. ring->tail &= ring->size - 1;
  1070. if (dev_priv->stop_rings & intel_ring_flag(ring))
  1071. return;
  1072. ring->write_tail(ring, ring->tail);
  1073. }
  1074. static void gen6_bsd_ring_write_tail(struct intel_ring_buffer *ring,
  1075. u32 value)
  1076. {
  1077. drm_i915_private_t *dev_priv = ring->dev->dev_private;
  1078. /* Every tail move must follow the sequence below */
  1079. /* Disable notification that the ring is IDLE. The GT
  1080. * will then assume that it is busy and bring it out of rc6.
  1081. */
  1082. I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
  1083. _MASKED_BIT_ENABLE(GEN6_BSD_SLEEP_MSG_DISABLE));
  1084. /* Clear the context id. Here be magic! */
  1085. I915_WRITE64(GEN6_BSD_RNCID, 0x0);
  1086. /* Wait for the ring not to be idle, i.e. for it to wake up. */
  1087. if (wait_for((I915_READ(GEN6_BSD_SLEEP_PSMI_CONTROL) &
  1088. GEN6_BSD_SLEEP_INDICATOR) == 0,
  1089. 50))
  1090. DRM_ERROR("timed out waiting for the BSD ring to wake up\n");
  1091. /* Now that the ring is fully powered up, update the tail */
  1092. I915_WRITE_TAIL(ring, value);
  1093. POSTING_READ(RING_TAIL(ring->mmio_base));
  1094. /* Let the ring send IDLE messages to the GT again,
  1095. * and so let it sleep to conserve power when idle.
  1096. */
  1097. I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
  1098. _MASKED_BIT_DISABLE(GEN6_BSD_SLEEP_MSG_DISABLE));
  1099. }
  1100. static int gen6_ring_flush(struct intel_ring_buffer *ring,
  1101. u32 invalidate, u32 flush)
  1102. {
  1103. uint32_t cmd;
  1104. int ret;
  1105. ret = intel_ring_begin(ring, 4);
  1106. if (ret)
  1107. return ret;
  1108. cmd = MI_FLUSH_DW;
  1109. if (invalidate & I915_GEM_GPU_DOMAINS)
  1110. cmd |= MI_INVALIDATE_TLB | MI_INVALIDATE_BSD;
  1111. intel_ring_emit(ring, cmd);
  1112. intel_ring_emit(ring, 0);
  1113. intel_ring_emit(ring, 0);
  1114. intel_ring_emit(ring, MI_NOOP);
  1115. intel_ring_advance(ring);
  1116. return 0;
  1117. }
  1118. static int
  1119. gen6_ring_dispatch_execbuffer(struct intel_ring_buffer *ring,
  1120. u32 offset, u32 len)
  1121. {
  1122. int ret;
  1123. ret = intel_ring_begin(ring, 2);
  1124. if (ret)
  1125. return ret;
  1126. intel_ring_emit(ring, MI_BATCH_BUFFER_START | MI_BATCH_NON_SECURE_I965);
  1127. /* bit0-7 is the length on GEN6+ */
  1128. intel_ring_emit(ring, offset);
  1129. intel_ring_advance(ring);
  1130. return 0;
  1131. }
  1132. /* Blitter support (SandyBridge+) */
  1133. static int blt_ring_flush(struct intel_ring_buffer *ring,
  1134. u32 invalidate, u32 flush)
  1135. {
  1136. uint32_t cmd;
  1137. int ret;
  1138. ret = intel_ring_begin(ring, 4);
  1139. if (ret)
  1140. return ret;
  1141. cmd = MI_FLUSH_DW;
  1142. if (invalidate & I915_GEM_DOMAIN_RENDER)
  1143. cmd |= MI_INVALIDATE_TLB;
  1144. intel_ring_emit(ring, cmd);
  1145. intel_ring_emit(ring, 0);
  1146. intel_ring_emit(ring, 0);
  1147. intel_ring_emit(ring, MI_NOOP);
  1148. intel_ring_advance(ring);
  1149. return 0;
  1150. }
  1151. int intel_init_render_ring_buffer(struct drm_device *dev)
  1152. {
  1153. drm_i915_private_t *dev_priv = dev->dev_private;
  1154. struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
  1155. ring->name = "render ring";
  1156. ring->id = RCS;
  1157. ring->mmio_base = RENDER_RING_BASE;
  1158. if (INTEL_INFO(dev)->gen >= 6) {
  1159. ring->add_request = gen6_add_request;
  1160. ring->flush = gen6_render_ring_flush;
  1161. if (INTEL_INFO(dev)->gen == 6)
  1162. ring->flush = gen6_render_ring_flush__wa;
  1163. ring->irq_get = gen6_ring_get_irq;
  1164. ring->irq_put = gen6_ring_put_irq;
  1165. ring->irq_enable_mask = GT_USER_INTERRUPT;
  1166. ring->get_seqno = gen6_ring_get_seqno;
  1167. ring->sync_to = gen6_ring_sync;
  1168. ring->semaphore_register[0] = MI_SEMAPHORE_SYNC_INVALID;
  1169. ring->semaphore_register[1] = MI_SEMAPHORE_SYNC_RV;
  1170. ring->semaphore_register[2] = MI_SEMAPHORE_SYNC_RB;
  1171. ring->signal_mbox[0] = GEN6_VRSYNC;
  1172. ring->signal_mbox[1] = GEN6_BRSYNC;
  1173. } else if (IS_GEN5(dev)) {
  1174. ring->add_request = pc_render_add_request;
  1175. ring->flush = gen4_render_ring_flush;
  1176. ring->get_seqno = pc_render_get_seqno;
  1177. ring->irq_get = gen5_ring_get_irq;
  1178. ring->irq_put = gen5_ring_put_irq;
  1179. ring->irq_enable_mask = GT_USER_INTERRUPT | GT_PIPE_NOTIFY;
  1180. } else {
  1181. ring->add_request = i9xx_add_request;
  1182. if (INTEL_INFO(dev)->gen < 4)
  1183. ring->flush = gen2_render_ring_flush;
  1184. else
  1185. ring->flush = gen4_render_ring_flush;
  1186. ring->get_seqno = ring_get_seqno;
  1187. if (IS_GEN2(dev)) {
  1188. ring->irq_get = i8xx_ring_get_irq;
  1189. ring->irq_put = i8xx_ring_put_irq;
  1190. } else {
  1191. ring->irq_get = i9xx_ring_get_irq;
  1192. ring->irq_put = i9xx_ring_put_irq;
  1193. }
  1194. ring->irq_enable_mask = I915_USER_INTERRUPT;
  1195. }
  1196. ring->write_tail = ring_write_tail;
  1197. if (INTEL_INFO(dev)->gen >= 6)
  1198. ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
  1199. else if (INTEL_INFO(dev)->gen >= 4)
  1200. ring->dispatch_execbuffer = i965_dispatch_execbuffer;
  1201. else if (IS_I830(dev) || IS_845G(dev))
  1202. ring->dispatch_execbuffer = i830_dispatch_execbuffer;
  1203. else
  1204. ring->dispatch_execbuffer = i915_dispatch_execbuffer;
  1205. ring->init = init_render_ring;
  1206. ring->cleanup = render_ring_cleanup;
  1207. if (!I915_NEED_GFX_HWS(dev)) {
  1208. ring->status_page.page_addr = dev_priv->status_page_dmah->vaddr;
  1209. memset(ring->status_page.page_addr, 0, PAGE_SIZE);
  1210. }
  1211. return intel_init_ring_buffer(dev, ring);
  1212. }
  1213. int intel_render_ring_init_dri(struct drm_device *dev, u64 start, u32 size)
  1214. {
  1215. drm_i915_private_t *dev_priv = dev->dev_private;
  1216. struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
  1217. ring->name = "render ring";
  1218. ring->id = RCS;
  1219. ring->mmio_base = RENDER_RING_BASE;
  1220. if (INTEL_INFO(dev)->gen >= 6) {
  1221. /* non-kms not supported on gen6+ */
  1222. return -ENODEV;
  1223. }
  1224. /* Note: gem is not supported on gen5/ilk without kms (the corresponding
  1225. * gem_init ioctl returns with -ENODEV). Hence we do not need to set up
  1226. * the special gen5 functions. */
  1227. ring->add_request = i9xx_add_request;
  1228. if (INTEL_INFO(dev)->gen < 4)
  1229. ring->flush = gen2_render_ring_flush;
  1230. else
  1231. ring->flush = gen4_render_ring_flush;
  1232. ring->get_seqno = ring_get_seqno;
  1233. if (IS_GEN2(dev)) {
  1234. ring->irq_get = i8xx_ring_get_irq;
  1235. ring->irq_put = i8xx_ring_put_irq;
  1236. } else {
  1237. ring->irq_get = i9xx_ring_get_irq;
  1238. ring->irq_put = i9xx_ring_put_irq;
  1239. }
  1240. ring->irq_enable_mask = I915_USER_INTERRUPT;
  1241. ring->write_tail = ring_write_tail;
  1242. if (INTEL_INFO(dev)->gen >= 4)
  1243. ring->dispatch_execbuffer = i965_dispatch_execbuffer;
  1244. else if (IS_I830(dev) || IS_845G(dev))
  1245. ring->dispatch_execbuffer = i830_dispatch_execbuffer;
  1246. else
  1247. ring->dispatch_execbuffer = i915_dispatch_execbuffer;
  1248. ring->init = init_render_ring;
  1249. ring->cleanup = render_ring_cleanup;
  1250. if (!I915_NEED_GFX_HWS(dev))
  1251. ring->status_page.page_addr = dev_priv->status_page_dmah->vaddr;
  1252. ring->dev = dev;
  1253. INIT_LIST_HEAD(&ring->active_list);
  1254. INIT_LIST_HEAD(&ring->request_list);
  1255. ring->size = size;
  1256. ring->effective_size = ring->size;
  1257. if (IS_I830(ring->dev))
  1258. ring->effective_size -= 128;
  1259. ring->virtual_start = ioremap_wc(start, size);
  1260. if (ring->virtual_start == NULL) {
  1261. DRM_ERROR("can not ioremap virtual address for"
  1262. " ring buffer\n");
  1263. return -ENOMEM;
  1264. }
  1265. return 0;
  1266. }
  1267. int intel_init_bsd_ring_buffer(struct drm_device *dev)
  1268. {
  1269. drm_i915_private_t *dev_priv = dev->dev_private;
  1270. struct intel_ring_buffer *ring = &dev_priv->ring[VCS];
  1271. ring->name = "bsd ring";
  1272. ring->id = VCS;
  1273. ring->write_tail = ring_write_tail;
  1274. if (IS_GEN6(dev) || IS_GEN7(dev)) {
  1275. ring->mmio_base = GEN6_BSD_RING_BASE;
  1276. /* gen6 bsd needs a special wa for tail updates */
  1277. if (IS_GEN6(dev))
  1278. ring->write_tail = gen6_bsd_ring_write_tail;
  1279. ring->flush = gen6_ring_flush;
  1280. ring->add_request = gen6_add_request;
  1281. ring->get_seqno = gen6_ring_get_seqno;
  1282. ring->irq_enable_mask = GEN6_BSD_USER_INTERRUPT;
  1283. ring->irq_get = gen6_ring_get_irq;
  1284. ring->irq_put = gen6_ring_put_irq;
  1285. ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
  1286. ring->sync_to = gen6_ring_sync;
  1287. ring->semaphore_register[0] = MI_SEMAPHORE_SYNC_VR;
  1288. ring->semaphore_register[1] = MI_SEMAPHORE_SYNC_INVALID;
  1289. ring->semaphore_register[2] = MI_SEMAPHORE_SYNC_VB;
  1290. ring->signal_mbox[0] = GEN6_RVSYNC;
  1291. ring->signal_mbox[1] = GEN6_BVSYNC;
  1292. } else {
  1293. ring->mmio_base = BSD_RING_BASE;
  1294. ring->flush = bsd_ring_flush;
  1295. ring->add_request = i9xx_add_request;
  1296. ring->get_seqno = ring_get_seqno;
  1297. if (IS_GEN5(dev)) {
  1298. ring->irq_enable_mask = GT_BSD_USER_INTERRUPT;
  1299. ring->irq_get = gen5_ring_get_irq;
  1300. ring->irq_put = gen5_ring_put_irq;
  1301. } else {
  1302. ring->irq_enable_mask = I915_BSD_USER_INTERRUPT;
  1303. ring->irq_get = i9xx_ring_get_irq;
  1304. ring->irq_put = i9xx_ring_put_irq;
  1305. }
  1306. ring->dispatch_execbuffer = i965_dispatch_execbuffer;
  1307. }
  1308. ring->init = init_ring_common;
  1309. return intel_init_ring_buffer(dev, ring);
  1310. }
  1311. int intel_init_blt_ring_buffer(struct drm_device *dev)
  1312. {
  1313. drm_i915_private_t *dev_priv = dev->dev_private;
  1314. struct intel_ring_buffer *ring = &dev_priv->ring[BCS];
  1315. ring->name = "blitter ring";
  1316. ring->id = BCS;
  1317. ring->mmio_base = BLT_RING_BASE;
  1318. ring->write_tail = ring_write_tail;
  1319. ring->flush = blt_ring_flush;
  1320. ring->add_request = gen6_add_request;
  1321. ring->get_seqno = gen6_ring_get_seqno;
  1322. ring->irq_enable_mask = GEN6_BLITTER_USER_INTERRUPT;
  1323. ring->irq_get = gen6_ring_get_irq;
  1324. ring->irq_put = gen6_ring_put_irq;
  1325. ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
  1326. ring->sync_to = gen6_ring_sync;
  1327. ring->semaphore_register[0] = MI_SEMAPHORE_SYNC_BR;
  1328. ring->semaphore_register[1] = MI_SEMAPHORE_SYNC_BV;
  1329. ring->semaphore_register[2] = MI_SEMAPHORE_SYNC_INVALID;
  1330. ring->signal_mbox[0] = GEN6_RBSYNC;
  1331. ring->signal_mbox[1] = GEN6_VBSYNC;
  1332. ring->init = init_ring_common;
  1333. return intel_init_ring_buffer(dev, ring);
  1334. }
  1335. int
  1336. intel_ring_flush_all_caches(struct intel_ring_buffer *ring)
  1337. {
  1338. int ret;
  1339. if (!ring->gpu_caches_dirty)
  1340. return 0;
  1341. ret = ring->flush(ring, 0, I915_GEM_GPU_DOMAINS);
  1342. if (ret)
  1343. return ret;
  1344. trace_i915_gem_ring_flush(ring, 0, I915_GEM_GPU_DOMAINS);
  1345. ring->gpu_caches_dirty = false;
  1346. return 0;
  1347. }
  1348. int
  1349. intel_ring_invalidate_all_caches(struct intel_ring_buffer *ring)
  1350. {
  1351. uint32_t flush_domains;
  1352. int ret;
  1353. flush_domains = 0;
  1354. if (ring->gpu_caches_dirty)
  1355. flush_domains = I915_GEM_GPU_DOMAINS;
  1356. ret = ring->flush(ring, I915_GEM_GPU_DOMAINS, flush_domains);
  1357. if (ret)
  1358. return ret;
  1359. trace_i915_gem_ring_flush(ring, I915_GEM_GPU_DOMAINS, flush_domains);
  1360. ring->gpu_caches_dirty = false;
  1361. return 0;
  1362. }