dwc3-omap.c 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414
  1. /**
  2. * dwc3-omap.c - OMAP Specific Glue layer
  3. *
  4. * Copyright (C) 2010-2011 Texas Instruments Incorporated - http://www.ti.com
  5. *
  6. * Authors: Felipe Balbi <balbi@ti.com>,
  7. * Sebastian Andrzej Siewior <bigeasy@linutronix.de>
  8. *
  9. * Redistribution and use in source and binary forms, with or without
  10. * modification, are permitted provided that the following conditions
  11. * are met:
  12. * 1. Redistributions of source code must retain the above copyright
  13. * notice, this list of conditions, and the following disclaimer,
  14. * without modification.
  15. * 2. Redistributions in binary form must reproduce the above copyright
  16. * notice, this list of conditions and the following disclaimer in the
  17. * documentation and/or other materials provided with the distribution.
  18. * 3. The names of the above-listed copyright holders may not be used
  19. * to endorse or promote products derived from this software without
  20. * specific prior written permission.
  21. *
  22. * ALTERNATIVELY, this software may be distributed under the terms of the
  23. * GNU General Public License ("GPL") version 2, as published by the Free
  24. * Software Foundation.
  25. *
  26. * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS
  27. * IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO,
  28. * THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
  29. * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT OWNER OR
  30. * CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL,
  31. * EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO,
  32. * PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR
  33. * PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF
  34. * LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING
  35. * NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS
  36. * SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
  37. */
  38. #include <linux/module.h>
  39. #include <linux/kernel.h>
  40. #include <linux/slab.h>
  41. #include <linux/interrupt.h>
  42. #include <linux/spinlock.h>
  43. #include <linux/platform_device.h>
  44. #include <linux/platform_data/dwc3-omap.h>
  45. #include <linux/usb/dwc3-omap.h>
  46. #include <linux/pm_runtime.h>
  47. #include <linux/dma-mapping.h>
  48. #include <linux/ioport.h>
  49. #include <linux/io.h>
  50. #include <linux/of.h>
  51. #include <linux/of_platform.h>
  52. #include <linux/usb/otg.h>
  53. /*
  54. * All these registers belong to OMAP's Wrapper around the
  55. * DesignWare USB3 Core.
  56. */
  57. #define USBOTGSS_REVISION 0x0000
  58. #define USBOTGSS_SYSCONFIG 0x0010
  59. #define USBOTGSS_IRQ_EOI 0x0020
  60. #define USBOTGSS_IRQSTATUS_RAW_0 0x0024
  61. #define USBOTGSS_IRQSTATUS_0 0x0028
  62. #define USBOTGSS_IRQENABLE_SET_0 0x002c
  63. #define USBOTGSS_IRQENABLE_CLR_0 0x0030
  64. #define USBOTGSS_IRQSTATUS_RAW_1 0x0034
  65. #define USBOTGSS_IRQSTATUS_1 0x0038
  66. #define USBOTGSS_IRQENABLE_SET_1 0x003c
  67. #define USBOTGSS_IRQENABLE_CLR_1 0x0040
  68. #define USBOTGSS_UTMI_OTG_CTRL 0x0080
  69. #define USBOTGSS_UTMI_OTG_STATUS 0x0084
  70. #define USBOTGSS_MMRAM_OFFSET 0x0100
  71. #define USBOTGSS_FLADJ 0x0104
  72. #define USBOTGSS_DEBUG_CFG 0x0108
  73. #define USBOTGSS_DEBUG_DATA 0x010c
  74. /* SYSCONFIG REGISTER */
  75. #define USBOTGSS_SYSCONFIG_DMADISABLE (1 << 16)
  76. /* IRQ_EOI REGISTER */
  77. #define USBOTGSS_IRQ_EOI_LINE_NUMBER (1 << 0)
  78. /* IRQS0 BITS */
  79. #define USBOTGSS_IRQO_COREIRQ_ST (1 << 0)
  80. /* IRQ1 BITS */
  81. #define USBOTGSS_IRQ1_DMADISABLECLR (1 << 17)
  82. #define USBOTGSS_IRQ1_OEVT (1 << 16)
  83. #define USBOTGSS_IRQ1_DRVVBUS_RISE (1 << 13)
  84. #define USBOTGSS_IRQ1_CHRGVBUS_RISE (1 << 12)
  85. #define USBOTGSS_IRQ1_DISCHRGVBUS_RISE (1 << 11)
  86. #define USBOTGSS_IRQ1_IDPULLUP_RISE (1 << 8)
  87. #define USBOTGSS_IRQ1_DRVVBUS_FALL (1 << 5)
  88. #define USBOTGSS_IRQ1_CHRGVBUS_FALL (1 << 4)
  89. #define USBOTGSS_IRQ1_DISCHRGVBUS_FALL (1 << 3)
  90. #define USBOTGSS_IRQ1_IDPULLUP_FALL (1 << 0)
  91. /* UTMI_OTG_CTRL REGISTER */
  92. #define USBOTGSS_UTMI_OTG_CTRL_DRVVBUS (1 << 5)
  93. #define USBOTGSS_UTMI_OTG_CTRL_CHRGVBUS (1 << 4)
  94. #define USBOTGSS_UTMI_OTG_CTRL_DISCHRGVBUS (1 << 3)
  95. #define USBOTGSS_UTMI_OTG_CTRL_IDPULLUP (1 << 0)
  96. /* UTMI_OTG_STATUS REGISTER */
  97. #define USBOTGSS_UTMI_OTG_STATUS_SW_MODE (1 << 31)
  98. #define USBOTGSS_UTMI_OTG_STATUS_POWERPRESENT (1 << 9)
  99. #define USBOTGSS_UTMI_OTG_STATUS_TXBITSTUFFENABLE (1 << 8)
  100. #define USBOTGSS_UTMI_OTG_STATUS_IDDIG (1 << 4)
  101. #define USBOTGSS_UTMI_OTG_STATUS_SESSEND (1 << 3)
  102. #define USBOTGSS_UTMI_OTG_STATUS_SESSVALID (1 << 2)
  103. #define USBOTGSS_UTMI_OTG_STATUS_VBUSVALID (1 << 1)
  104. struct dwc3_omap {
  105. /* device lock */
  106. spinlock_t lock;
  107. struct device *dev;
  108. int irq;
  109. void __iomem *base;
  110. void *context;
  111. u32 resource_size;
  112. u32 dma_status:1;
  113. };
  114. struct dwc3_omap *_omap;
  115. static inline u32 dwc3_omap_readl(void __iomem *base, u32 offset)
  116. {
  117. return readl(base + offset);
  118. }
  119. static inline void dwc3_omap_writel(void __iomem *base, u32 offset, u32 value)
  120. {
  121. writel(value, base + offset);
  122. }
  123. void dwc3_omap_mailbox(enum omap_dwc3_vbus_id_status status)
  124. {
  125. u32 val;
  126. struct dwc3_omap *omap = _omap;
  127. switch (status) {
  128. case OMAP_DWC3_ID_GROUND:
  129. dev_dbg(omap->dev, "ID GND\n");
  130. val = dwc3_omap_readl(omap->base, USBOTGSS_UTMI_OTG_STATUS);
  131. val &= ~(USBOTGSS_UTMI_OTG_STATUS_IDDIG
  132. | USBOTGSS_UTMI_OTG_STATUS_VBUSVALID
  133. | USBOTGSS_UTMI_OTG_STATUS_SESSEND);
  134. val |= USBOTGSS_UTMI_OTG_STATUS_SESSVALID
  135. | USBOTGSS_UTMI_OTG_STATUS_POWERPRESENT;
  136. dwc3_omap_writel(omap->base, USBOTGSS_UTMI_OTG_STATUS, val);
  137. break;
  138. case OMAP_DWC3_VBUS_VALID:
  139. dev_dbg(omap->dev, "VBUS Connect\n");
  140. val = dwc3_omap_readl(omap->base, USBOTGSS_UTMI_OTG_STATUS);
  141. val &= ~USBOTGSS_UTMI_OTG_STATUS_SESSEND;
  142. val |= USBOTGSS_UTMI_OTG_STATUS_IDDIG
  143. | USBOTGSS_UTMI_OTG_STATUS_VBUSVALID
  144. | USBOTGSS_UTMI_OTG_STATUS_SESSVALID
  145. | USBOTGSS_UTMI_OTG_STATUS_POWERPRESENT;
  146. dwc3_omap_writel(omap->base, USBOTGSS_UTMI_OTG_STATUS, val);
  147. break;
  148. case OMAP_DWC3_ID_FLOAT:
  149. case OMAP_DWC3_VBUS_OFF:
  150. dev_dbg(omap->dev, "VBUS Disconnect\n");
  151. val = dwc3_omap_readl(omap->base, USBOTGSS_UTMI_OTG_STATUS);
  152. val &= ~(USBOTGSS_UTMI_OTG_STATUS_SESSVALID
  153. | USBOTGSS_UTMI_OTG_STATUS_VBUSVALID
  154. | USBOTGSS_UTMI_OTG_STATUS_POWERPRESENT);
  155. val |= USBOTGSS_UTMI_OTG_STATUS_SESSEND
  156. | USBOTGSS_UTMI_OTG_STATUS_IDDIG;
  157. dwc3_omap_writel(omap->base, USBOTGSS_UTMI_OTG_STATUS, val);
  158. break;
  159. default:
  160. dev_dbg(omap->dev, "ID float\n");
  161. }
  162. return;
  163. }
  164. EXPORT_SYMBOL_GPL(dwc3_omap_mailbox);
  165. static irqreturn_t dwc3_omap_interrupt(int irq, void *_omap)
  166. {
  167. struct dwc3_omap *omap = _omap;
  168. u32 reg;
  169. spin_lock(&omap->lock);
  170. reg = dwc3_omap_readl(omap->base, USBOTGSS_IRQSTATUS_1);
  171. if (reg & USBOTGSS_IRQ1_DMADISABLECLR) {
  172. dev_dbg(omap->dev, "DMA Disable was Cleared\n");
  173. omap->dma_status = false;
  174. }
  175. if (reg & USBOTGSS_IRQ1_OEVT)
  176. dev_dbg(omap->dev, "OTG Event\n");
  177. if (reg & USBOTGSS_IRQ1_DRVVBUS_RISE)
  178. dev_dbg(omap->dev, "DRVVBUS Rise\n");
  179. if (reg & USBOTGSS_IRQ1_CHRGVBUS_RISE)
  180. dev_dbg(omap->dev, "CHRGVBUS Rise\n");
  181. if (reg & USBOTGSS_IRQ1_DISCHRGVBUS_RISE)
  182. dev_dbg(omap->dev, "DISCHRGVBUS Rise\n");
  183. if (reg & USBOTGSS_IRQ1_IDPULLUP_RISE)
  184. dev_dbg(omap->dev, "IDPULLUP Rise\n");
  185. if (reg & USBOTGSS_IRQ1_DRVVBUS_FALL)
  186. dev_dbg(omap->dev, "DRVVBUS Fall\n");
  187. if (reg & USBOTGSS_IRQ1_CHRGVBUS_FALL)
  188. dev_dbg(omap->dev, "CHRGVBUS Fall\n");
  189. if (reg & USBOTGSS_IRQ1_DISCHRGVBUS_FALL)
  190. dev_dbg(omap->dev, "DISCHRGVBUS Fall\n");
  191. if (reg & USBOTGSS_IRQ1_IDPULLUP_FALL)
  192. dev_dbg(omap->dev, "IDPULLUP Fall\n");
  193. dwc3_omap_writel(omap->base, USBOTGSS_IRQSTATUS_1, reg);
  194. reg = dwc3_omap_readl(omap->base, USBOTGSS_IRQSTATUS_0);
  195. dwc3_omap_writel(omap->base, USBOTGSS_IRQSTATUS_0, reg);
  196. spin_unlock(&omap->lock);
  197. return IRQ_HANDLED;
  198. }
  199. static int dwc3_omap_remove_core(struct device *dev, void *c)
  200. {
  201. struct platform_device *pdev = to_platform_device(dev);
  202. platform_device_unregister(pdev);
  203. return 0;
  204. }
  205. static int dwc3_omap_probe(struct platform_device *pdev)
  206. {
  207. struct device_node *node = pdev->dev.of_node;
  208. struct dwc3_omap *omap;
  209. struct resource *res;
  210. struct device *dev = &pdev->dev;
  211. int ret = -ENOMEM;
  212. int irq;
  213. int utmi_mode = 0;
  214. u32 reg;
  215. void __iomem *base;
  216. void *context;
  217. if (!node) {
  218. dev_err(dev, "device node not found\n");
  219. return -EINVAL;
  220. }
  221. omap = devm_kzalloc(dev, sizeof(*omap), GFP_KERNEL);
  222. if (!omap) {
  223. dev_err(dev, "not enough memory\n");
  224. return -ENOMEM;
  225. }
  226. platform_set_drvdata(pdev, omap);
  227. irq = platform_get_irq(pdev, 0);
  228. if (irq < 0) {
  229. dev_err(dev, "missing IRQ resource\n");
  230. return -EINVAL;
  231. }
  232. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  233. if (!res) {
  234. dev_err(dev, "missing memory base resource\n");
  235. return -EINVAL;
  236. }
  237. base = devm_ioremap_nocache(dev, res->start, resource_size(res));
  238. if (!base) {
  239. dev_err(dev, "ioremap failed\n");
  240. return -ENOMEM;
  241. }
  242. context = devm_kzalloc(dev, resource_size(res), GFP_KERNEL);
  243. if (!context) {
  244. dev_err(dev, "couldn't allocate dwc3 context memory\n");
  245. return -ENOMEM;
  246. }
  247. spin_lock_init(&omap->lock);
  248. omap->resource_size = resource_size(res);
  249. omap->context = context;
  250. omap->dev = dev;
  251. omap->irq = irq;
  252. omap->base = base;
  253. /*
  254. * REVISIT if we ever have two instances of the wrapper, we will be
  255. * in big trouble
  256. */
  257. _omap = omap;
  258. pm_runtime_enable(dev);
  259. ret = pm_runtime_get_sync(dev);
  260. if (ret < 0) {
  261. dev_err(dev, "get_sync failed with err %d\n", ret);
  262. return ret;
  263. }
  264. reg = dwc3_omap_readl(omap->base, USBOTGSS_UTMI_OTG_STATUS);
  265. of_property_read_u32(node, "utmi-mode", &utmi_mode);
  266. switch (utmi_mode) {
  267. case DWC3_OMAP_UTMI_MODE_SW:
  268. reg |= USBOTGSS_UTMI_OTG_STATUS_SW_MODE;
  269. break;
  270. case DWC3_OMAP_UTMI_MODE_HW:
  271. reg &= ~USBOTGSS_UTMI_OTG_STATUS_SW_MODE;
  272. break;
  273. default:
  274. dev_dbg(dev, "UNKNOWN utmi mode %d\n", utmi_mode);
  275. }
  276. dwc3_omap_writel(omap->base, USBOTGSS_UTMI_OTG_STATUS, reg);
  277. /* check the DMA Status */
  278. reg = dwc3_omap_readl(omap->base, USBOTGSS_SYSCONFIG);
  279. omap->dma_status = !!(reg & USBOTGSS_SYSCONFIG_DMADISABLE);
  280. ret = devm_request_irq(dev, omap->irq, dwc3_omap_interrupt, 0,
  281. "dwc3-omap", omap);
  282. if (ret) {
  283. dev_err(dev, "failed to request IRQ #%d --> %d\n",
  284. omap->irq, ret);
  285. return ret;
  286. }
  287. /* enable all IRQs */
  288. reg = USBOTGSS_IRQO_COREIRQ_ST;
  289. dwc3_omap_writel(omap->base, USBOTGSS_IRQENABLE_SET_0, reg);
  290. reg = (USBOTGSS_IRQ1_OEVT |
  291. USBOTGSS_IRQ1_DRVVBUS_RISE |
  292. USBOTGSS_IRQ1_CHRGVBUS_RISE |
  293. USBOTGSS_IRQ1_DISCHRGVBUS_RISE |
  294. USBOTGSS_IRQ1_IDPULLUP_RISE |
  295. USBOTGSS_IRQ1_DRVVBUS_FALL |
  296. USBOTGSS_IRQ1_CHRGVBUS_FALL |
  297. USBOTGSS_IRQ1_DISCHRGVBUS_FALL |
  298. USBOTGSS_IRQ1_IDPULLUP_FALL);
  299. dwc3_omap_writel(omap->base, USBOTGSS_IRQENABLE_SET_1, reg);
  300. ret = of_platform_populate(node, NULL, NULL, dev);
  301. if (ret) {
  302. dev_err(&pdev->dev, "failed to create dwc3 core\n");
  303. return ret;
  304. }
  305. return 0;
  306. }
  307. static int dwc3_omap_remove(struct platform_device *pdev)
  308. {
  309. pm_runtime_put_sync(&pdev->dev);
  310. pm_runtime_disable(&pdev->dev);
  311. device_for_each_child(&pdev->dev, NULL, dwc3_omap_remove_core);
  312. return 0;
  313. }
  314. static const struct of_device_id of_dwc3_match[] = {
  315. {
  316. .compatible = "ti,dwc3"
  317. },
  318. { },
  319. };
  320. MODULE_DEVICE_TABLE(of, of_dwc3_match);
  321. static struct platform_driver dwc3_omap_driver = {
  322. .probe = dwc3_omap_probe,
  323. .remove = dwc3_omap_remove,
  324. .driver = {
  325. .name = "omap-dwc3",
  326. .of_match_table = of_dwc3_match,
  327. },
  328. };
  329. module_platform_driver(dwc3_omap_driver);
  330. MODULE_ALIAS("platform:omap-dwc3");
  331. MODULE_AUTHOR("Felipe Balbi <balbi@ti.com>");
  332. MODULE_LICENSE("Dual BSD/GPL");
  333. MODULE_DESCRIPTION("DesignWare USB3 OMAP Glue Layer");