socfpga.c 2.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105
  1. /*
  2. * Copyright (C) 2012 Altera Corporation
  3. *
  4. * This program is free software; you can redistribute it and/or modify
  5. * it under the terms of the GNU General Public License as published by
  6. * the Free Software Foundation; either version 2 of the License, or
  7. * (at your option) any later version.
  8. *
  9. * This program is distributed in the hope that it will be useful,
  10. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  11. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  12. * GNU General Public License for more details.
  13. *
  14. * You should have received a copy of the GNU General Public License
  15. * along with this program. If not, see <http://www.gnu.org/licenses/>.
  16. */
  17. #include <linux/dw_apb_timer.h>
  18. #include <linux/of_address.h>
  19. #include <linux/of_irq.h>
  20. #include <linux/of_platform.h>
  21. #include <asm/hardware/cache-l2x0.h>
  22. #include <asm/hardware/gic.h>
  23. #include <asm/mach/arch.h>
  24. #include <asm/mach/map.h>
  25. #include "core.h"
  26. void __iomem *socfpga_scu_base_addr = ((void __iomem *)(SOCFPGA_SCU_VIRT_BASE));
  27. void __iomem *sys_manager_base_addr;
  28. void __iomem *rst_manager_base_addr;
  29. static struct map_desc scu_io_desc __initdata = {
  30. .virtual = SOCFPGA_SCU_VIRT_BASE,
  31. .pfn = 0, /* run-time */
  32. .length = SZ_8K,
  33. .type = MT_DEVICE,
  34. };
  35. static void __init socfpga_scu_map_io(void)
  36. {
  37. unsigned long base;
  38. /* Get SCU base */
  39. asm("mrc p15, 4, %0, c15, c0, 0" : "=r" (base));
  40. scu_io_desc.pfn = __phys_to_pfn(base);
  41. iotable_init(&scu_io_desc, 1);
  42. }
  43. static void __init socfpga_map_io(void)
  44. {
  45. socfpga_scu_map_io();
  46. }
  47. const static struct of_device_id irq_match[] = {
  48. { .compatible = "arm,cortex-a9-gic", .data = gic_of_init, },
  49. {}
  50. };
  51. void __init socfpga_sysmgr_init(void)
  52. {
  53. struct device_node *np;
  54. np = of_find_compatible_node(NULL, NULL, "altr,sys-mgr");
  55. sys_manager_base_addr = of_iomap(np, 0);
  56. np = of_find_compatible_node(NULL, NULL, "altr,rst-mgr");
  57. rst_manager_base_addr = of_iomap(np, 0);
  58. }
  59. static void __init gic_init_irq(void)
  60. {
  61. of_irq_init(irq_match);
  62. socfpga_sysmgr_init();
  63. }
  64. static void socfpga_cyclone5_restart(char mode, const char *cmd)
  65. {
  66. /* TODO: */
  67. }
  68. static void __init socfpga_cyclone5_init(void)
  69. {
  70. l2x0_of_init(0, ~0UL);
  71. of_platform_populate(NULL, of_default_bus_match_table, NULL, NULL);
  72. socfpga_init_clocks();
  73. }
  74. static const char *altera_dt_match[] = {
  75. "altr,socfpga",
  76. "altr,socfpga-cyclone5",
  77. NULL
  78. };
  79. DT_MACHINE_START(SOCFPGA, "Altera SOCFPGA")
  80. .smp = smp_ops(socfpga_smp_ops),
  81. .map_io = socfpga_map_io,
  82. .init_irq = gic_init_irq,
  83. .handle_irq = gic_handle_irq,
  84. .timer = &dw_apb_timer,
  85. .init_machine = socfpga_cyclone5_init,
  86. .restart = socfpga_cyclone5_restart,
  87. .dt_compat = altera_dt_match,
  88. MACHINE_END