dhd_sdio.c 110 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071407240734074407540764077407840794080408140824083408440854086408740884089409040914092409340944095409640974098409941004101410241034104410541064107410841094110411141124113411441154116411741184119412041214122412341244125412641274128412941304131413241334134413541364137413841394140414141424143414441454146414741484149415041514152415341544155415641574158415941604161416241634164416541664167416841694170417141724173417441754176417741784179418041814182418341844185418641874188418941904191419241934194419541964197419841994200420142024203420442054206
  1. /*
  2. * Copyright (c) 2010 Broadcom Corporation
  3. *
  4. * Permission to use, copy, modify, and/or distribute this software for any
  5. * purpose with or without fee is hereby granted, provided that the above
  6. * copyright notice and this permission notice appear in all copies.
  7. *
  8. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
  9. * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
  10. * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY
  11. * SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
  12. * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN ACTION
  13. * OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF OR IN
  14. * CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
  15. */
  16. #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
  17. #include <linux/types.h>
  18. #include <linux/kernel.h>
  19. #include <linux/kthread.h>
  20. #include <linux/printk.h>
  21. #include <linux/pci_ids.h>
  22. #include <linux/netdevice.h>
  23. #include <linux/interrupt.h>
  24. #include <linux/sched.h>
  25. #include <linux/mmc/sdio.h>
  26. #include <linux/mmc/sdio_func.h>
  27. #include <linux/mmc/card.h>
  28. #include <linux/semaphore.h>
  29. #include <linux/firmware.h>
  30. #include <linux/module.h>
  31. #include <linux/bcma/bcma.h>
  32. #include <linux/debugfs.h>
  33. #include <linux/vmalloc.h>
  34. #include <asm/unaligned.h>
  35. #include <defs.h>
  36. #include <brcmu_wifi.h>
  37. #include <brcmu_utils.h>
  38. #include <brcm_hw_ids.h>
  39. #include <soc.h>
  40. #include "sdio_host.h"
  41. #include "sdio_chip.h"
  42. #define DCMD_RESP_TIMEOUT 2000 /* In milli second */
  43. #ifdef DEBUG
  44. #define BRCMF_TRAP_INFO_SIZE 80
  45. #define CBUF_LEN (128)
  46. /* Device console log buffer state */
  47. #define CONSOLE_BUFFER_MAX 2024
  48. struct rte_log_le {
  49. __le32 buf; /* Can't be pointer on (64-bit) hosts */
  50. __le32 buf_size;
  51. __le32 idx;
  52. char *_buf_compat; /* Redundant pointer for backward compat. */
  53. };
  54. struct rte_console {
  55. /* Virtual UART
  56. * When there is no UART (e.g. Quickturn),
  57. * the host should write a complete
  58. * input line directly into cbuf and then write
  59. * the length into vcons_in.
  60. * This may also be used when there is a real UART
  61. * (at risk of conflicting with
  62. * the real UART). vcons_out is currently unused.
  63. */
  64. uint vcons_in;
  65. uint vcons_out;
  66. /* Output (logging) buffer
  67. * Console output is written to a ring buffer log_buf at index log_idx.
  68. * The host may read the output when it sees log_idx advance.
  69. * Output will be lost if the output wraps around faster than the host
  70. * polls.
  71. */
  72. struct rte_log_le log_le;
  73. /* Console input line buffer
  74. * Characters are read one at a time into cbuf
  75. * until <CR> is received, then
  76. * the buffer is processed as a command line.
  77. * Also used for virtual UART.
  78. */
  79. uint cbuf_idx;
  80. char cbuf[CBUF_LEN];
  81. };
  82. #endif /* DEBUG */
  83. #include <chipcommon.h>
  84. #include "dhd_bus.h"
  85. #include "dhd_dbg.h"
  86. #define TXQLEN 2048 /* bulk tx queue length */
  87. #define TXHI (TXQLEN - 256) /* turn on flow control above TXHI */
  88. #define TXLOW (TXHI - 256) /* turn off flow control below TXLOW */
  89. #define PRIOMASK 7
  90. #define TXRETRIES 2 /* # of retries for tx frames */
  91. #define BRCMF_RXBOUND 50 /* Default for max rx frames in
  92. one scheduling */
  93. #define BRCMF_TXBOUND 20 /* Default for max tx frames in
  94. one scheduling */
  95. #define BRCMF_TXMINMAX 1 /* Max tx frames if rx still pending */
  96. #define MEMBLOCK 2048 /* Block size used for downloading
  97. of dongle image */
  98. #define MAX_DATA_BUF (32 * 1024) /* Must be large enough to hold
  99. biggest possible glom */
  100. #define BRCMF_FIRSTREAD (1 << 6)
  101. /* SBSDIO_DEVICE_CTL */
  102. /* 1: device will assert busy signal when receiving CMD53 */
  103. #define SBSDIO_DEVCTL_SETBUSY 0x01
  104. /* 1: assertion of sdio interrupt is synchronous to the sdio clock */
  105. #define SBSDIO_DEVCTL_SPI_INTR_SYNC 0x02
  106. /* 1: mask all interrupts to host except the chipActive (rev 8) */
  107. #define SBSDIO_DEVCTL_CA_INT_ONLY 0x04
  108. /* 1: isolate internal sdio signals, put external pads in tri-state; requires
  109. * sdio bus power cycle to clear (rev 9) */
  110. #define SBSDIO_DEVCTL_PADS_ISO 0x08
  111. /* Force SD->SB reset mapping (rev 11) */
  112. #define SBSDIO_DEVCTL_SB_RST_CTL 0x30
  113. /* Determined by CoreControl bit */
  114. #define SBSDIO_DEVCTL_RST_CORECTL 0x00
  115. /* Force backplane reset */
  116. #define SBSDIO_DEVCTL_RST_BPRESET 0x10
  117. /* Force no backplane reset */
  118. #define SBSDIO_DEVCTL_RST_NOBPRESET 0x20
  119. /* direct(mapped) cis space */
  120. /* MAPPED common CIS address */
  121. #define SBSDIO_CIS_BASE_COMMON 0x1000
  122. /* maximum bytes in one CIS */
  123. #define SBSDIO_CIS_SIZE_LIMIT 0x200
  124. /* cis offset addr is < 17 bits */
  125. #define SBSDIO_CIS_OFT_ADDR_MASK 0x1FFFF
  126. /* manfid tuple length, include tuple, link bytes */
  127. #define SBSDIO_CIS_MANFID_TUPLE_LEN 6
  128. /* intstatus */
  129. #define I_SMB_SW0 (1 << 0) /* To SB Mail S/W interrupt 0 */
  130. #define I_SMB_SW1 (1 << 1) /* To SB Mail S/W interrupt 1 */
  131. #define I_SMB_SW2 (1 << 2) /* To SB Mail S/W interrupt 2 */
  132. #define I_SMB_SW3 (1 << 3) /* To SB Mail S/W interrupt 3 */
  133. #define I_SMB_SW_MASK 0x0000000f /* To SB Mail S/W interrupts mask */
  134. #define I_SMB_SW_SHIFT 0 /* To SB Mail S/W interrupts shift */
  135. #define I_HMB_SW0 (1 << 4) /* To Host Mail S/W interrupt 0 */
  136. #define I_HMB_SW1 (1 << 5) /* To Host Mail S/W interrupt 1 */
  137. #define I_HMB_SW2 (1 << 6) /* To Host Mail S/W interrupt 2 */
  138. #define I_HMB_SW3 (1 << 7) /* To Host Mail S/W interrupt 3 */
  139. #define I_HMB_SW_MASK 0x000000f0 /* To Host Mail S/W interrupts mask */
  140. #define I_HMB_SW_SHIFT 4 /* To Host Mail S/W interrupts shift */
  141. #define I_WR_OOSYNC (1 << 8) /* Write Frame Out Of Sync */
  142. #define I_RD_OOSYNC (1 << 9) /* Read Frame Out Of Sync */
  143. #define I_PC (1 << 10) /* descriptor error */
  144. #define I_PD (1 << 11) /* data error */
  145. #define I_DE (1 << 12) /* Descriptor protocol Error */
  146. #define I_RU (1 << 13) /* Receive descriptor Underflow */
  147. #define I_RO (1 << 14) /* Receive fifo Overflow */
  148. #define I_XU (1 << 15) /* Transmit fifo Underflow */
  149. #define I_RI (1 << 16) /* Receive Interrupt */
  150. #define I_BUSPWR (1 << 17) /* SDIO Bus Power Change (rev 9) */
  151. #define I_XMTDATA_AVAIL (1 << 23) /* bits in fifo */
  152. #define I_XI (1 << 24) /* Transmit Interrupt */
  153. #define I_RF_TERM (1 << 25) /* Read Frame Terminate */
  154. #define I_WF_TERM (1 << 26) /* Write Frame Terminate */
  155. #define I_PCMCIA_XU (1 << 27) /* PCMCIA Transmit FIFO Underflow */
  156. #define I_SBINT (1 << 28) /* sbintstatus Interrupt */
  157. #define I_CHIPACTIVE (1 << 29) /* chip from doze to active state */
  158. #define I_SRESET (1 << 30) /* CCCR RES interrupt */
  159. #define I_IOE2 (1U << 31) /* CCCR IOE2 Bit Changed */
  160. #define I_ERRORS (I_PC | I_PD | I_DE | I_RU | I_RO | I_XU)
  161. #define I_DMA (I_RI | I_XI | I_ERRORS)
  162. /* corecontrol */
  163. #define CC_CISRDY (1 << 0) /* CIS Ready */
  164. #define CC_BPRESEN (1 << 1) /* CCCR RES signal */
  165. #define CC_F2RDY (1 << 2) /* set CCCR IOR2 bit */
  166. #define CC_CLRPADSISO (1 << 3) /* clear SDIO pads isolation */
  167. #define CC_XMTDATAAVAIL_MODE (1 << 4)
  168. #define CC_XMTDATAAVAIL_CTRL (1 << 5)
  169. /* SDA_FRAMECTRL */
  170. #define SFC_RF_TERM (1 << 0) /* Read Frame Terminate */
  171. #define SFC_WF_TERM (1 << 1) /* Write Frame Terminate */
  172. #define SFC_CRC4WOOS (1 << 2) /* CRC error for write out of sync */
  173. #define SFC_ABORTALL (1 << 3) /* Abort all in-progress frames */
  174. /* HW frame tag */
  175. #define SDPCM_FRAMETAG_LEN 4 /* 2 bytes len, 2 bytes check val */
  176. /* Total length of frame header for dongle protocol */
  177. #define SDPCM_HDRLEN (SDPCM_FRAMETAG_LEN + SDPCM_SWHEADER_LEN)
  178. #define SDPCM_RESERVE (SDPCM_HDRLEN + BRCMF_SDALIGN)
  179. /*
  180. * Software allocation of To SB Mailbox resources
  181. */
  182. /* tosbmailbox bits corresponding to intstatus bits */
  183. #define SMB_NAK (1 << 0) /* Frame NAK */
  184. #define SMB_INT_ACK (1 << 1) /* Host Interrupt ACK */
  185. #define SMB_USE_OOB (1 << 2) /* Use OOB Wakeup */
  186. #define SMB_DEV_INT (1 << 3) /* Miscellaneous Interrupt */
  187. /* tosbmailboxdata */
  188. #define SMB_DATA_VERSION_SHIFT 16 /* host protocol version */
  189. /*
  190. * Software allocation of To Host Mailbox resources
  191. */
  192. /* intstatus bits */
  193. #define I_HMB_FC_STATE I_HMB_SW0 /* Flow Control State */
  194. #define I_HMB_FC_CHANGE I_HMB_SW1 /* Flow Control State Changed */
  195. #define I_HMB_FRAME_IND I_HMB_SW2 /* Frame Indication */
  196. #define I_HMB_HOST_INT I_HMB_SW3 /* Miscellaneous Interrupt */
  197. /* tohostmailboxdata */
  198. #define HMB_DATA_NAKHANDLED 1 /* retransmit NAK'd frame */
  199. #define HMB_DATA_DEVREADY 2 /* talk to host after enable */
  200. #define HMB_DATA_FC 4 /* per prio flowcontrol update flag */
  201. #define HMB_DATA_FWREADY 8 /* fw ready for protocol activity */
  202. #define HMB_DATA_FCDATA_MASK 0xff000000
  203. #define HMB_DATA_FCDATA_SHIFT 24
  204. #define HMB_DATA_VERSION_MASK 0x00ff0000
  205. #define HMB_DATA_VERSION_SHIFT 16
  206. /*
  207. * Software-defined protocol header
  208. */
  209. /* Current protocol version */
  210. #define SDPCM_PROT_VERSION 4
  211. /* SW frame header */
  212. #define SDPCM_PACKET_SEQUENCE(p) (((u8 *)p)[0] & 0xff)
  213. #define SDPCM_CHANNEL_MASK 0x00000f00
  214. #define SDPCM_CHANNEL_SHIFT 8
  215. #define SDPCM_PACKET_CHANNEL(p) (((u8 *)p)[1] & 0x0f)
  216. #define SDPCM_NEXTLEN_OFFSET 2
  217. /* Data Offset from SOF (HW Tag, SW Tag, Pad) */
  218. #define SDPCM_DOFFSET_OFFSET 3 /* Data Offset */
  219. #define SDPCM_DOFFSET_VALUE(p) (((u8 *)p)[SDPCM_DOFFSET_OFFSET] & 0xff)
  220. #define SDPCM_DOFFSET_MASK 0xff000000
  221. #define SDPCM_DOFFSET_SHIFT 24
  222. #define SDPCM_FCMASK_OFFSET 4 /* Flow control */
  223. #define SDPCM_FCMASK_VALUE(p) (((u8 *)p)[SDPCM_FCMASK_OFFSET] & 0xff)
  224. #define SDPCM_WINDOW_OFFSET 5 /* Credit based fc */
  225. #define SDPCM_WINDOW_VALUE(p) (((u8 *)p)[SDPCM_WINDOW_OFFSET] & 0xff)
  226. #define SDPCM_SWHEADER_LEN 8 /* SW header is 64 bits */
  227. /* logical channel numbers */
  228. #define SDPCM_CONTROL_CHANNEL 0 /* Control channel Id */
  229. #define SDPCM_EVENT_CHANNEL 1 /* Asyc Event Indication Channel Id */
  230. #define SDPCM_DATA_CHANNEL 2 /* Data Xmit/Recv Channel Id */
  231. #define SDPCM_GLOM_CHANNEL 3 /* For coalesced packets */
  232. #define SDPCM_TEST_CHANNEL 15 /* Reserved for test/debug packets */
  233. #define SDPCM_SEQUENCE_WRAP 256 /* wrap-around val for 8bit frame seq */
  234. #define SDPCM_GLOMDESC(p) (((u8 *)p)[1] & 0x80)
  235. /*
  236. * Shared structure between dongle and the host.
  237. * The structure contains pointers to trap or assert information.
  238. */
  239. #define SDPCM_SHARED_VERSION 0x0003
  240. #define SDPCM_SHARED_VERSION_MASK 0x00FF
  241. #define SDPCM_SHARED_ASSERT_BUILT 0x0100
  242. #define SDPCM_SHARED_ASSERT 0x0200
  243. #define SDPCM_SHARED_TRAP 0x0400
  244. /* Space for header read, limit for data packets */
  245. #define MAX_HDR_READ (1 << 6)
  246. #define MAX_RX_DATASZ 2048
  247. /* Maximum milliseconds to wait for F2 to come up */
  248. #define BRCMF_WAIT_F2RDY 3000
  249. /* Bump up limit on waiting for HT to account for first startup;
  250. * if the image is doing a CRC calculation before programming the PMU
  251. * for HT availability, it could take a couple hundred ms more, so
  252. * max out at a 1 second (1000000us).
  253. */
  254. #undef PMU_MAX_TRANSITION_DLY
  255. #define PMU_MAX_TRANSITION_DLY 1000000
  256. /* Value for ChipClockCSR during initial setup */
  257. #define BRCMF_INIT_CLKCTL1 (SBSDIO_FORCE_HW_CLKREQ_OFF | \
  258. SBSDIO_ALP_AVAIL_REQ)
  259. /* Flags for SDH calls */
  260. #define F2SYNC (SDIO_REQ_4BYTE | SDIO_REQ_FIXED)
  261. #define BRCMF_SDIO_FW_NAME "brcm/brcmfmac-sdio.bin"
  262. #define BRCMF_SDIO_NV_NAME "brcm/brcmfmac-sdio.txt"
  263. MODULE_FIRMWARE(BRCMF_SDIO_FW_NAME);
  264. MODULE_FIRMWARE(BRCMF_SDIO_NV_NAME);
  265. #define BRCMF_IDLE_IMMEDIATE (-1) /* Enter idle immediately */
  266. #define BRCMF_IDLE_ACTIVE 0 /* Do not request any SD clock change
  267. * when idle
  268. */
  269. #define BRCMF_IDLE_INTERVAL 1
  270. /*
  271. * Conversion of 802.1D priority to precedence level
  272. */
  273. static uint prio2prec(u32 prio)
  274. {
  275. return (prio == PRIO_8021D_NONE || prio == PRIO_8021D_BE) ?
  276. (prio^2) : prio;
  277. }
  278. /* core registers */
  279. struct sdpcmd_regs {
  280. u32 corecontrol; /* 0x00, rev8 */
  281. u32 corestatus; /* rev8 */
  282. u32 PAD[1];
  283. u32 biststatus; /* rev8 */
  284. /* PCMCIA access */
  285. u16 pcmciamesportaladdr; /* 0x010, rev8 */
  286. u16 PAD[1];
  287. u16 pcmciamesportalmask; /* rev8 */
  288. u16 PAD[1];
  289. u16 pcmciawrframebc; /* rev8 */
  290. u16 PAD[1];
  291. u16 pcmciaunderflowtimer; /* rev8 */
  292. u16 PAD[1];
  293. /* interrupt */
  294. u32 intstatus; /* 0x020, rev8 */
  295. u32 hostintmask; /* rev8 */
  296. u32 intmask; /* rev8 */
  297. u32 sbintstatus; /* rev8 */
  298. u32 sbintmask; /* rev8 */
  299. u32 funcintmask; /* rev4 */
  300. u32 PAD[2];
  301. u32 tosbmailbox; /* 0x040, rev8 */
  302. u32 tohostmailbox; /* rev8 */
  303. u32 tosbmailboxdata; /* rev8 */
  304. u32 tohostmailboxdata; /* rev8 */
  305. /* synchronized access to registers in SDIO clock domain */
  306. u32 sdioaccess; /* 0x050, rev8 */
  307. u32 PAD[3];
  308. /* PCMCIA frame control */
  309. u8 pcmciaframectrl; /* 0x060, rev8 */
  310. u8 PAD[3];
  311. u8 pcmciawatermark; /* rev8 */
  312. u8 PAD[155];
  313. /* interrupt batching control */
  314. u32 intrcvlazy; /* 0x100, rev8 */
  315. u32 PAD[3];
  316. /* counters */
  317. u32 cmd52rd; /* 0x110, rev8 */
  318. u32 cmd52wr; /* rev8 */
  319. u32 cmd53rd; /* rev8 */
  320. u32 cmd53wr; /* rev8 */
  321. u32 abort; /* rev8 */
  322. u32 datacrcerror; /* rev8 */
  323. u32 rdoutofsync; /* rev8 */
  324. u32 wroutofsync; /* rev8 */
  325. u32 writebusy; /* rev8 */
  326. u32 readwait; /* rev8 */
  327. u32 readterm; /* rev8 */
  328. u32 writeterm; /* rev8 */
  329. u32 PAD[40];
  330. u32 clockctlstatus; /* rev8 */
  331. u32 PAD[7];
  332. u32 PAD[128]; /* DMA engines */
  333. /* SDIO/PCMCIA CIS region */
  334. char cis[512]; /* 0x400-0x5ff, rev6 */
  335. /* PCMCIA function control registers */
  336. char pcmciafcr[256]; /* 0x600-6ff, rev6 */
  337. u16 PAD[55];
  338. /* PCMCIA backplane access */
  339. u16 backplanecsr; /* 0x76E, rev6 */
  340. u16 backplaneaddr0; /* rev6 */
  341. u16 backplaneaddr1; /* rev6 */
  342. u16 backplaneaddr2; /* rev6 */
  343. u16 backplaneaddr3; /* rev6 */
  344. u16 backplanedata0; /* rev6 */
  345. u16 backplanedata1; /* rev6 */
  346. u16 backplanedata2; /* rev6 */
  347. u16 backplanedata3; /* rev6 */
  348. u16 PAD[31];
  349. /* sprom "size" & "blank" info */
  350. u16 spromstatus; /* 0x7BE, rev2 */
  351. u32 PAD[464];
  352. u16 PAD[0x80];
  353. };
  354. #ifdef DEBUG
  355. /* Device console log buffer state */
  356. struct brcmf_console {
  357. uint count; /* Poll interval msec counter */
  358. uint log_addr; /* Log struct address (fixed) */
  359. struct rte_log_le log_le; /* Log struct (host copy) */
  360. uint bufsize; /* Size of log buffer */
  361. u8 *buf; /* Log buffer (host copy) */
  362. uint last; /* Last buffer read index */
  363. };
  364. struct brcmf_trap_info {
  365. __le32 type;
  366. __le32 epc;
  367. __le32 cpsr;
  368. __le32 spsr;
  369. __le32 r0; /* a1 */
  370. __le32 r1; /* a2 */
  371. __le32 r2; /* a3 */
  372. __le32 r3; /* a4 */
  373. __le32 r4; /* v1 */
  374. __le32 r5; /* v2 */
  375. __le32 r6; /* v3 */
  376. __le32 r7; /* v4 */
  377. __le32 r8; /* v5 */
  378. __le32 r9; /* sb/v6 */
  379. __le32 r10; /* sl/v7 */
  380. __le32 r11; /* fp/v8 */
  381. __le32 r12; /* ip */
  382. __le32 r13; /* sp */
  383. __le32 r14; /* lr */
  384. __le32 pc; /* r15 */
  385. };
  386. #endif /* DEBUG */
  387. struct sdpcm_shared {
  388. u32 flags;
  389. u32 trap_addr;
  390. u32 assert_exp_addr;
  391. u32 assert_file_addr;
  392. u32 assert_line;
  393. u32 console_addr; /* Address of struct rte_console */
  394. u32 msgtrace_addr;
  395. u8 tag[32];
  396. u32 brpt_addr;
  397. };
  398. struct sdpcm_shared_le {
  399. __le32 flags;
  400. __le32 trap_addr;
  401. __le32 assert_exp_addr;
  402. __le32 assert_file_addr;
  403. __le32 assert_line;
  404. __le32 console_addr; /* Address of struct rte_console */
  405. __le32 msgtrace_addr;
  406. u8 tag[32];
  407. __le32 brpt_addr;
  408. };
  409. /* misc chip info needed by some of the routines */
  410. /* Private data for SDIO bus interaction */
  411. struct brcmf_sdio {
  412. struct brcmf_sdio_dev *sdiodev; /* sdio device handler */
  413. struct chip_info *ci; /* Chip info struct */
  414. char *vars; /* Variables (from CIS and/or other) */
  415. uint varsz; /* Size of variables buffer */
  416. u32 ramsize; /* Size of RAM in SOCRAM (bytes) */
  417. u32 hostintmask; /* Copy of Host Interrupt Mask */
  418. u32 intstatus; /* Intstatus bits (events) pending */
  419. bool dpc_sched; /* Indicates DPC schedule (intrpt rcvd) */
  420. bool fcstate; /* State of dongle flow-control */
  421. uint blocksize; /* Block size of SDIO transfers */
  422. uint roundup; /* Max roundup limit */
  423. struct pktq txq; /* Queue length used for flow-control */
  424. u8 flowcontrol; /* per prio flow control bitmask */
  425. u8 tx_seq; /* Transmit sequence number (next) */
  426. u8 tx_max; /* Maximum transmit sequence allowed */
  427. u8 hdrbuf[MAX_HDR_READ + BRCMF_SDALIGN];
  428. u8 *rxhdr; /* Header of current rx frame (in hdrbuf) */
  429. u16 nextlen; /* Next Read Len from last header */
  430. u8 rx_seq; /* Receive sequence number (expected) */
  431. bool rxskip; /* Skip receive (awaiting NAK ACK) */
  432. uint rxbound; /* Rx frames to read before resched */
  433. uint txbound; /* Tx frames to send before resched */
  434. uint txminmax;
  435. struct sk_buff *glomd; /* Packet containing glomming descriptor */
  436. struct sk_buff_head glom; /* Packet list for glommed superframe */
  437. uint glomerr; /* Glom packet read errors */
  438. u8 *rxbuf; /* Buffer for receiving control packets */
  439. uint rxblen; /* Allocated length of rxbuf */
  440. u8 *rxctl; /* Aligned pointer into rxbuf */
  441. u8 *databuf; /* Buffer for receiving big glom packet */
  442. u8 *dataptr; /* Aligned pointer into databuf */
  443. uint rxlen; /* Length of valid data in buffer */
  444. u8 sdpcm_ver; /* Bus protocol reported by dongle */
  445. bool intr; /* Use interrupts */
  446. bool poll; /* Use polling */
  447. bool ipend; /* Device interrupt is pending */
  448. uint spurious; /* Count of spurious interrupts */
  449. uint pollrate; /* Ticks between device polls */
  450. uint polltick; /* Tick counter */
  451. #ifdef DEBUG
  452. uint console_interval;
  453. struct brcmf_console console; /* Console output polling support */
  454. uint console_addr; /* Console address from shared struct */
  455. #endif /* DEBUG */
  456. uint clkstate; /* State of sd and backplane clock(s) */
  457. bool activity; /* Activity flag for clock down */
  458. s32 idletime; /* Control for activity timeout */
  459. s32 idlecount; /* Activity timeout counter */
  460. s32 idleclock; /* How to set bus driver when idle */
  461. s32 sd_rxchain;
  462. bool use_rxchain; /* If brcmf should use PKT chains */
  463. bool rxflow_mode; /* Rx flow control mode */
  464. bool rxflow; /* Is rx flow control on */
  465. bool alp_only; /* Don't use HT clock (ALP only) */
  466. /* Field to decide if rx of control frames happen in rxbuf or lb-pool */
  467. bool usebufpool;
  468. u8 *ctrl_frame_buf;
  469. u32 ctrl_frame_len;
  470. bool ctrl_frame_stat;
  471. spinlock_t txqlock;
  472. wait_queue_head_t ctrl_wait;
  473. wait_queue_head_t dcmd_resp_wait;
  474. struct timer_list timer;
  475. struct completion watchdog_wait;
  476. struct task_struct *watchdog_tsk;
  477. bool wd_timer_valid;
  478. uint save_ms;
  479. struct task_struct *dpc_tsk;
  480. struct completion dpc_wait;
  481. struct list_head dpc_tsklst;
  482. spinlock_t dpc_tl_lock;
  483. struct semaphore sdsem;
  484. const struct firmware *firmware;
  485. u32 fw_ptr;
  486. bool txoff; /* Transmit flow-controlled */
  487. struct brcmf_sdio_count sdcnt;
  488. };
  489. /* clkstate */
  490. #define CLK_NONE 0
  491. #define CLK_SDONLY 1
  492. #define CLK_PENDING 2 /* Not used yet */
  493. #define CLK_AVAIL 3
  494. #ifdef DEBUG
  495. static int qcount[NUMPRIO];
  496. static int tx_packets[NUMPRIO];
  497. #endif /* DEBUG */
  498. #define SDIO_DRIVE_STRENGTH 6 /* in milliamps */
  499. #define RETRYCHAN(chan) ((chan) == SDPCM_EVENT_CHANNEL)
  500. /* Retry count for register access failures */
  501. static const uint retry_limit = 2;
  502. /* Limit on rounding up frames */
  503. static const uint max_roundup = 512;
  504. #define ALIGNMENT 4
  505. static void pkt_align(struct sk_buff *p, int len, int align)
  506. {
  507. uint datalign;
  508. datalign = (unsigned long)(p->data);
  509. datalign = roundup(datalign, (align)) - datalign;
  510. if (datalign)
  511. skb_pull(p, datalign);
  512. __skb_trim(p, len);
  513. }
  514. /* To check if there's window offered */
  515. static bool data_ok(struct brcmf_sdio *bus)
  516. {
  517. return (u8)(bus->tx_max - bus->tx_seq) != 0 &&
  518. ((u8)(bus->tx_max - bus->tx_seq) & 0x80) == 0;
  519. }
  520. /*
  521. * Reads a register in the SDIO hardware block. This block occupies a series of
  522. * adresses on the 32 bit backplane bus.
  523. */
  524. static int
  525. r_sdreg32(struct brcmf_sdio *bus, u32 *regvar, u32 offset)
  526. {
  527. u8 idx = brcmf_sdio_chip_getinfidx(bus->ci, BCMA_CORE_SDIO_DEV);
  528. int ret;
  529. *regvar = brcmf_sdio_regrl(bus->sdiodev,
  530. bus->ci->c_inf[idx].base + offset, &ret);
  531. return ret;
  532. }
  533. static int
  534. w_sdreg32(struct brcmf_sdio *bus, u32 regval, u32 reg_offset)
  535. {
  536. u8 idx = brcmf_sdio_chip_getinfidx(bus->ci, BCMA_CORE_SDIO_DEV);
  537. int ret;
  538. brcmf_sdio_regwl(bus->sdiodev,
  539. bus->ci->c_inf[idx].base + reg_offset,
  540. regval, &ret);
  541. return ret;
  542. }
  543. #define PKT_AVAILABLE() (intstatus & I_HMB_FRAME_IND)
  544. #define HOSTINTMASK (I_HMB_SW_MASK | I_CHIPACTIVE)
  545. /* Packet free applicable unconditionally for sdio and sdspi.
  546. * Conditional if bufpool was present for gspi bus.
  547. */
  548. static void brcmf_sdbrcm_pktfree2(struct brcmf_sdio *bus, struct sk_buff *pkt)
  549. {
  550. if (bus->usebufpool)
  551. brcmu_pkt_buf_free_skb(pkt);
  552. }
  553. /* Turn backplane clock on or off */
  554. static int brcmf_sdbrcm_htclk(struct brcmf_sdio *bus, bool on, bool pendok)
  555. {
  556. int err;
  557. u8 clkctl, clkreq, devctl;
  558. unsigned long timeout;
  559. brcmf_dbg(TRACE, "Enter\n");
  560. clkctl = 0;
  561. if (on) {
  562. /* Request HT Avail */
  563. clkreq =
  564. bus->alp_only ? SBSDIO_ALP_AVAIL_REQ : SBSDIO_HT_AVAIL_REQ;
  565. brcmf_sdio_regwb(bus->sdiodev, SBSDIO_FUNC1_CHIPCLKCSR,
  566. clkreq, &err);
  567. if (err) {
  568. brcmf_dbg(ERROR, "HT Avail request error: %d\n", err);
  569. return -EBADE;
  570. }
  571. /* Check current status */
  572. clkctl = brcmf_sdio_regrb(bus->sdiodev,
  573. SBSDIO_FUNC1_CHIPCLKCSR, &err);
  574. if (err) {
  575. brcmf_dbg(ERROR, "HT Avail read error: %d\n", err);
  576. return -EBADE;
  577. }
  578. /* Go to pending and await interrupt if appropriate */
  579. if (!SBSDIO_CLKAV(clkctl, bus->alp_only) && pendok) {
  580. /* Allow only clock-available interrupt */
  581. devctl = brcmf_sdio_regrb(bus->sdiodev,
  582. SBSDIO_DEVICE_CTL, &err);
  583. if (err) {
  584. brcmf_dbg(ERROR, "Devctl error setting CA: %d\n",
  585. err);
  586. return -EBADE;
  587. }
  588. devctl |= SBSDIO_DEVCTL_CA_INT_ONLY;
  589. brcmf_sdio_regwb(bus->sdiodev, SBSDIO_DEVICE_CTL,
  590. devctl, &err);
  591. brcmf_dbg(INFO, "CLKCTL: set PENDING\n");
  592. bus->clkstate = CLK_PENDING;
  593. return 0;
  594. } else if (bus->clkstate == CLK_PENDING) {
  595. /* Cancel CA-only interrupt filter */
  596. devctl = brcmf_sdio_regrb(bus->sdiodev,
  597. SBSDIO_DEVICE_CTL, &err);
  598. devctl &= ~SBSDIO_DEVCTL_CA_INT_ONLY;
  599. brcmf_sdio_regwb(bus->sdiodev, SBSDIO_DEVICE_CTL,
  600. devctl, &err);
  601. }
  602. /* Otherwise, wait here (polling) for HT Avail */
  603. timeout = jiffies +
  604. msecs_to_jiffies(PMU_MAX_TRANSITION_DLY/1000);
  605. while (!SBSDIO_CLKAV(clkctl, bus->alp_only)) {
  606. clkctl = brcmf_sdio_regrb(bus->sdiodev,
  607. SBSDIO_FUNC1_CHIPCLKCSR,
  608. &err);
  609. if (time_after(jiffies, timeout))
  610. break;
  611. else
  612. usleep_range(5000, 10000);
  613. }
  614. if (err) {
  615. brcmf_dbg(ERROR, "HT Avail request error: %d\n", err);
  616. return -EBADE;
  617. }
  618. if (!SBSDIO_CLKAV(clkctl, bus->alp_only)) {
  619. brcmf_dbg(ERROR, "HT Avail timeout (%d): clkctl 0x%02x\n",
  620. PMU_MAX_TRANSITION_DLY, clkctl);
  621. return -EBADE;
  622. }
  623. /* Mark clock available */
  624. bus->clkstate = CLK_AVAIL;
  625. brcmf_dbg(INFO, "CLKCTL: turned ON\n");
  626. #if defined(DEBUG)
  627. if (!bus->alp_only) {
  628. if (SBSDIO_ALPONLY(clkctl))
  629. brcmf_dbg(ERROR, "HT Clock should be on\n");
  630. }
  631. #endif /* defined (DEBUG) */
  632. bus->activity = true;
  633. } else {
  634. clkreq = 0;
  635. if (bus->clkstate == CLK_PENDING) {
  636. /* Cancel CA-only interrupt filter */
  637. devctl = brcmf_sdio_regrb(bus->sdiodev,
  638. SBSDIO_DEVICE_CTL, &err);
  639. devctl &= ~SBSDIO_DEVCTL_CA_INT_ONLY;
  640. brcmf_sdio_regwb(bus->sdiodev, SBSDIO_DEVICE_CTL,
  641. devctl, &err);
  642. }
  643. bus->clkstate = CLK_SDONLY;
  644. brcmf_sdio_regwb(bus->sdiodev, SBSDIO_FUNC1_CHIPCLKCSR,
  645. clkreq, &err);
  646. brcmf_dbg(INFO, "CLKCTL: turned OFF\n");
  647. if (err) {
  648. brcmf_dbg(ERROR, "Failed access turning clock off: %d\n",
  649. err);
  650. return -EBADE;
  651. }
  652. }
  653. return 0;
  654. }
  655. /* Change idle/active SD state */
  656. static int brcmf_sdbrcm_sdclk(struct brcmf_sdio *bus, bool on)
  657. {
  658. brcmf_dbg(TRACE, "Enter\n");
  659. if (on)
  660. bus->clkstate = CLK_SDONLY;
  661. else
  662. bus->clkstate = CLK_NONE;
  663. return 0;
  664. }
  665. /* Transition SD and backplane clock readiness */
  666. static int brcmf_sdbrcm_clkctl(struct brcmf_sdio *bus, uint target, bool pendok)
  667. {
  668. #ifdef DEBUG
  669. uint oldstate = bus->clkstate;
  670. #endif /* DEBUG */
  671. brcmf_dbg(TRACE, "Enter\n");
  672. /* Early exit if we're already there */
  673. if (bus->clkstate == target) {
  674. if (target == CLK_AVAIL) {
  675. brcmf_sdbrcm_wd_timer(bus, BRCMF_WD_POLL_MS);
  676. bus->activity = true;
  677. }
  678. return 0;
  679. }
  680. switch (target) {
  681. case CLK_AVAIL:
  682. /* Make sure SD clock is available */
  683. if (bus->clkstate == CLK_NONE)
  684. brcmf_sdbrcm_sdclk(bus, true);
  685. /* Now request HT Avail on the backplane */
  686. brcmf_sdbrcm_htclk(bus, true, pendok);
  687. brcmf_sdbrcm_wd_timer(bus, BRCMF_WD_POLL_MS);
  688. bus->activity = true;
  689. break;
  690. case CLK_SDONLY:
  691. /* Remove HT request, or bring up SD clock */
  692. if (bus->clkstate == CLK_NONE)
  693. brcmf_sdbrcm_sdclk(bus, true);
  694. else if (bus->clkstate == CLK_AVAIL)
  695. brcmf_sdbrcm_htclk(bus, false, false);
  696. else
  697. brcmf_dbg(ERROR, "request for %d -> %d\n",
  698. bus->clkstate, target);
  699. brcmf_sdbrcm_wd_timer(bus, BRCMF_WD_POLL_MS);
  700. break;
  701. case CLK_NONE:
  702. /* Make sure to remove HT request */
  703. if (bus->clkstate == CLK_AVAIL)
  704. brcmf_sdbrcm_htclk(bus, false, false);
  705. /* Now remove the SD clock */
  706. brcmf_sdbrcm_sdclk(bus, false);
  707. brcmf_sdbrcm_wd_timer(bus, 0);
  708. break;
  709. }
  710. #ifdef DEBUG
  711. brcmf_dbg(INFO, "%d -> %d\n", oldstate, bus->clkstate);
  712. #endif /* DEBUG */
  713. return 0;
  714. }
  715. static u32 brcmf_sdbrcm_hostmail(struct brcmf_sdio *bus)
  716. {
  717. u32 intstatus = 0;
  718. u32 hmb_data;
  719. u8 fcbits;
  720. int ret;
  721. brcmf_dbg(TRACE, "Enter\n");
  722. /* Read mailbox data and ack that we did so */
  723. ret = r_sdreg32(bus, &hmb_data,
  724. offsetof(struct sdpcmd_regs, tohostmailboxdata));
  725. if (ret == 0)
  726. w_sdreg32(bus, SMB_INT_ACK,
  727. offsetof(struct sdpcmd_regs, tosbmailbox));
  728. bus->sdcnt.f1regdata += 2;
  729. /* Dongle recomposed rx frames, accept them again */
  730. if (hmb_data & HMB_DATA_NAKHANDLED) {
  731. brcmf_dbg(INFO, "Dongle reports NAK handled, expect rtx of %d\n",
  732. bus->rx_seq);
  733. if (!bus->rxskip)
  734. brcmf_dbg(ERROR, "unexpected NAKHANDLED!\n");
  735. bus->rxskip = false;
  736. intstatus |= I_HMB_FRAME_IND;
  737. }
  738. /*
  739. * DEVREADY does not occur with gSPI.
  740. */
  741. if (hmb_data & (HMB_DATA_DEVREADY | HMB_DATA_FWREADY)) {
  742. bus->sdpcm_ver =
  743. (hmb_data & HMB_DATA_VERSION_MASK) >>
  744. HMB_DATA_VERSION_SHIFT;
  745. if (bus->sdpcm_ver != SDPCM_PROT_VERSION)
  746. brcmf_dbg(ERROR, "Version mismatch, dongle reports %d, "
  747. "expecting %d\n",
  748. bus->sdpcm_ver, SDPCM_PROT_VERSION);
  749. else
  750. brcmf_dbg(INFO, "Dongle ready, protocol version %d\n",
  751. bus->sdpcm_ver);
  752. }
  753. /*
  754. * Flow Control has been moved into the RX headers and this out of band
  755. * method isn't used any more.
  756. * remaining backward compatible with older dongles.
  757. */
  758. if (hmb_data & HMB_DATA_FC) {
  759. fcbits = (hmb_data & HMB_DATA_FCDATA_MASK) >>
  760. HMB_DATA_FCDATA_SHIFT;
  761. if (fcbits & ~bus->flowcontrol)
  762. bus->sdcnt.fc_xoff++;
  763. if (bus->flowcontrol & ~fcbits)
  764. bus->sdcnt.fc_xon++;
  765. bus->sdcnt.fc_rcvd++;
  766. bus->flowcontrol = fcbits;
  767. }
  768. /* Shouldn't be any others */
  769. if (hmb_data & ~(HMB_DATA_DEVREADY |
  770. HMB_DATA_NAKHANDLED |
  771. HMB_DATA_FC |
  772. HMB_DATA_FWREADY |
  773. HMB_DATA_FCDATA_MASK | HMB_DATA_VERSION_MASK))
  774. brcmf_dbg(ERROR, "Unknown mailbox data content: 0x%02x\n",
  775. hmb_data);
  776. return intstatus;
  777. }
  778. static void brcmf_sdbrcm_rxfail(struct brcmf_sdio *bus, bool abort, bool rtx)
  779. {
  780. uint retries = 0;
  781. u16 lastrbc;
  782. u8 hi, lo;
  783. int err;
  784. brcmf_dbg(ERROR, "%sterminate frame%s\n",
  785. abort ? "abort command, " : "",
  786. rtx ? ", send NAK" : "");
  787. if (abort)
  788. brcmf_sdcard_abort(bus->sdiodev, SDIO_FUNC_2);
  789. brcmf_sdio_regwb(bus->sdiodev, SBSDIO_FUNC1_FRAMECTRL,
  790. SFC_RF_TERM, &err);
  791. bus->sdcnt.f1regdata++;
  792. /* Wait until the packet has been flushed (device/FIFO stable) */
  793. for (lastrbc = retries = 0xffff; retries > 0; retries--) {
  794. hi = brcmf_sdio_regrb(bus->sdiodev,
  795. SBSDIO_FUNC1_RFRAMEBCHI, &err);
  796. lo = brcmf_sdio_regrb(bus->sdiodev,
  797. SBSDIO_FUNC1_RFRAMEBCLO, &err);
  798. bus->sdcnt.f1regdata += 2;
  799. if ((hi == 0) && (lo == 0))
  800. break;
  801. if ((hi > (lastrbc >> 8)) && (lo > (lastrbc & 0x00ff))) {
  802. brcmf_dbg(ERROR, "count growing: last 0x%04x now 0x%04x\n",
  803. lastrbc, (hi << 8) + lo);
  804. }
  805. lastrbc = (hi << 8) + lo;
  806. }
  807. if (!retries)
  808. brcmf_dbg(ERROR, "count never zeroed: last 0x%04x\n", lastrbc);
  809. else
  810. brcmf_dbg(INFO, "flush took %d iterations\n", 0xffff - retries);
  811. if (rtx) {
  812. bus->sdcnt.rxrtx++;
  813. err = w_sdreg32(bus, SMB_NAK,
  814. offsetof(struct sdpcmd_regs, tosbmailbox));
  815. bus->sdcnt.f1regdata++;
  816. if (err == 0)
  817. bus->rxskip = true;
  818. }
  819. /* Clear partial in any case */
  820. bus->nextlen = 0;
  821. /* If we can't reach the device, signal failure */
  822. if (err)
  823. bus->sdiodev->bus_if->state = BRCMF_BUS_DOWN;
  824. }
  825. /* copy a buffer into a pkt buffer chain */
  826. static uint brcmf_sdbrcm_glom_from_buf(struct brcmf_sdio *bus, uint len)
  827. {
  828. uint n, ret = 0;
  829. struct sk_buff *p;
  830. u8 *buf;
  831. buf = bus->dataptr;
  832. /* copy the data */
  833. skb_queue_walk(&bus->glom, p) {
  834. n = min_t(uint, p->len, len);
  835. memcpy(p->data, buf, n);
  836. buf += n;
  837. len -= n;
  838. ret += n;
  839. if (!len)
  840. break;
  841. }
  842. return ret;
  843. }
  844. /* return total length of buffer chain */
  845. static uint brcmf_sdbrcm_glom_len(struct brcmf_sdio *bus)
  846. {
  847. struct sk_buff *p;
  848. uint total;
  849. total = 0;
  850. skb_queue_walk(&bus->glom, p)
  851. total += p->len;
  852. return total;
  853. }
  854. static void brcmf_sdbrcm_free_glom(struct brcmf_sdio *bus)
  855. {
  856. struct sk_buff *cur, *next;
  857. skb_queue_walk_safe(&bus->glom, cur, next) {
  858. skb_unlink(cur, &bus->glom);
  859. brcmu_pkt_buf_free_skb(cur);
  860. }
  861. }
  862. static u8 brcmf_sdbrcm_rxglom(struct brcmf_sdio *bus, u8 rxseq)
  863. {
  864. u16 dlen, totlen;
  865. u8 *dptr, num = 0;
  866. u16 sublen, check;
  867. struct sk_buff *pfirst, *pnext;
  868. int errcode;
  869. u8 chan, seq, doff, sfdoff;
  870. u8 txmax;
  871. int ifidx = 0;
  872. bool usechain = bus->use_rxchain;
  873. /* If packets, issue read(s) and send up packet chain */
  874. /* Return sequence numbers consumed? */
  875. brcmf_dbg(TRACE, "start: glomd %p glom %p\n",
  876. bus->glomd, skb_peek(&bus->glom));
  877. /* If there's a descriptor, generate the packet chain */
  878. if (bus->glomd) {
  879. pfirst = pnext = NULL;
  880. dlen = (u16) (bus->glomd->len);
  881. dptr = bus->glomd->data;
  882. if (!dlen || (dlen & 1)) {
  883. brcmf_dbg(ERROR, "bad glomd len(%d), ignore descriptor\n",
  884. dlen);
  885. dlen = 0;
  886. }
  887. for (totlen = num = 0; dlen; num++) {
  888. /* Get (and move past) next length */
  889. sublen = get_unaligned_le16(dptr);
  890. dlen -= sizeof(u16);
  891. dptr += sizeof(u16);
  892. if ((sublen < SDPCM_HDRLEN) ||
  893. ((num == 0) && (sublen < (2 * SDPCM_HDRLEN)))) {
  894. brcmf_dbg(ERROR, "descriptor len %d bad: %d\n",
  895. num, sublen);
  896. pnext = NULL;
  897. break;
  898. }
  899. if (sublen % BRCMF_SDALIGN) {
  900. brcmf_dbg(ERROR, "sublen %d not multiple of %d\n",
  901. sublen, BRCMF_SDALIGN);
  902. usechain = false;
  903. }
  904. totlen += sublen;
  905. /* For last frame, adjust read len so total
  906. is a block multiple */
  907. if (!dlen) {
  908. sublen +=
  909. (roundup(totlen, bus->blocksize) - totlen);
  910. totlen = roundup(totlen, bus->blocksize);
  911. }
  912. /* Allocate/chain packet for next subframe */
  913. pnext = brcmu_pkt_buf_get_skb(sublen + BRCMF_SDALIGN);
  914. if (pnext == NULL) {
  915. brcmf_dbg(ERROR, "bcm_pkt_buf_get_skb failed, num %d len %d\n",
  916. num, sublen);
  917. break;
  918. }
  919. skb_queue_tail(&bus->glom, pnext);
  920. /* Adhere to start alignment requirements */
  921. pkt_align(pnext, sublen, BRCMF_SDALIGN);
  922. }
  923. /* If all allocations succeeded, save packet chain
  924. in bus structure */
  925. if (pnext) {
  926. brcmf_dbg(GLOM, "allocated %d-byte packet chain for %d subframes\n",
  927. totlen, num);
  928. if (BRCMF_GLOM_ON() && bus->nextlen &&
  929. totlen != bus->nextlen) {
  930. brcmf_dbg(GLOM, "glomdesc mismatch: nextlen %d glomdesc %d rxseq %d\n",
  931. bus->nextlen, totlen, rxseq);
  932. }
  933. pfirst = pnext = NULL;
  934. } else {
  935. brcmf_sdbrcm_free_glom(bus);
  936. num = 0;
  937. }
  938. /* Done with descriptor packet */
  939. brcmu_pkt_buf_free_skb(bus->glomd);
  940. bus->glomd = NULL;
  941. bus->nextlen = 0;
  942. }
  943. /* Ok -- either we just generated a packet chain,
  944. or had one from before */
  945. if (!skb_queue_empty(&bus->glom)) {
  946. if (BRCMF_GLOM_ON()) {
  947. brcmf_dbg(GLOM, "try superframe read, packet chain:\n");
  948. skb_queue_walk(&bus->glom, pnext) {
  949. brcmf_dbg(GLOM, " %p: %p len 0x%04x (%d)\n",
  950. pnext, (u8 *) (pnext->data),
  951. pnext->len, pnext->len);
  952. }
  953. }
  954. pfirst = skb_peek(&bus->glom);
  955. dlen = (u16) brcmf_sdbrcm_glom_len(bus);
  956. /* Do an SDIO read for the superframe. Configurable iovar to
  957. * read directly into the chained packet, or allocate a large
  958. * packet and and copy into the chain.
  959. */
  960. if (usechain) {
  961. errcode = brcmf_sdcard_recv_chain(bus->sdiodev,
  962. bus->sdiodev->sbwad,
  963. SDIO_FUNC_2, F2SYNC, &bus->glom);
  964. } else if (bus->dataptr) {
  965. errcode = brcmf_sdcard_recv_buf(bus->sdiodev,
  966. bus->sdiodev->sbwad,
  967. SDIO_FUNC_2, F2SYNC,
  968. bus->dataptr, dlen);
  969. sublen = (u16) brcmf_sdbrcm_glom_from_buf(bus, dlen);
  970. if (sublen != dlen) {
  971. brcmf_dbg(ERROR, "FAILED TO COPY, dlen %d sublen %d\n",
  972. dlen, sublen);
  973. errcode = -1;
  974. }
  975. pnext = NULL;
  976. } else {
  977. brcmf_dbg(ERROR, "COULDN'T ALLOC %d-BYTE GLOM, FORCE FAILURE\n",
  978. dlen);
  979. errcode = -1;
  980. }
  981. bus->sdcnt.f2rxdata++;
  982. /* On failure, kill the superframe, allow a couple retries */
  983. if (errcode < 0) {
  984. brcmf_dbg(ERROR, "glom read of %d bytes failed: %d\n",
  985. dlen, errcode);
  986. bus->sdiodev->bus_if->dstats.rx_errors++;
  987. if (bus->glomerr++ < 3) {
  988. brcmf_sdbrcm_rxfail(bus, true, true);
  989. } else {
  990. bus->glomerr = 0;
  991. brcmf_sdbrcm_rxfail(bus, true, false);
  992. bus->sdcnt.rxglomfail++;
  993. brcmf_sdbrcm_free_glom(bus);
  994. }
  995. return 0;
  996. }
  997. brcmf_dbg_hex_dump(BRCMF_GLOM_ON(),
  998. pfirst->data, min_t(int, pfirst->len, 48),
  999. "SUPERFRAME:\n");
  1000. /* Validate the superframe header */
  1001. dptr = (u8 *) (pfirst->data);
  1002. sublen = get_unaligned_le16(dptr);
  1003. check = get_unaligned_le16(dptr + sizeof(u16));
  1004. chan = SDPCM_PACKET_CHANNEL(&dptr[SDPCM_FRAMETAG_LEN]);
  1005. seq = SDPCM_PACKET_SEQUENCE(&dptr[SDPCM_FRAMETAG_LEN]);
  1006. bus->nextlen = dptr[SDPCM_FRAMETAG_LEN + SDPCM_NEXTLEN_OFFSET];
  1007. if ((bus->nextlen << 4) > MAX_RX_DATASZ) {
  1008. brcmf_dbg(INFO, "nextlen too large (%d) seq %d\n",
  1009. bus->nextlen, seq);
  1010. bus->nextlen = 0;
  1011. }
  1012. doff = SDPCM_DOFFSET_VALUE(&dptr[SDPCM_FRAMETAG_LEN]);
  1013. txmax = SDPCM_WINDOW_VALUE(&dptr[SDPCM_FRAMETAG_LEN]);
  1014. errcode = 0;
  1015. if ((u16)~(sublen ^ check)) {
  1016. brcmf_dbg(ERROR, "(superframe): HW hdr error: len/check 0x%04x/0x%04x\n",
  1017. sublen, check);
  1018. errcode = -1;
  1019. } else if (roundup(sublen, bus->blocksize) != dlen) {
  1020. brcmf_dbg(ERROR, "(superframe): len 0x%04x, rounded 0x%04x, expect 0x%04x\n",
  1021. sublen, roundup(sublen, bus->blocksize),
  1022. dlen);
  1023. errcode = -1;
  1024. } else if (SDPCM_PACKET_CHANNEL(&dptr[SDPCM_FRAMETAG_LEN]) !=
  1025. SDPCM_GLOM_CHANNEL) {
  1026. brcmf_dbg(ERROR, "(superframe): bad channel %d\n",
  1027. SDPCM_PACKET_CHANNEL(
  1028. &dptr[SDPCM_FRAMETAG_LEN]));
  1029. errcode = -1;
  1030. } else if (SDPCM_GLOMDESC(&dptr[SDPCM_FRAMETAG_LEN])) {
  1031. brcmf_dbg(ERROR, "(superframe): got 2nd descriptor?\n");
  1032. errcode = -1;
  1033. } else if ((doff < SDPCM_HDRLEN) ||
  1034. (doff > (pfirst->len - SDPCM_HDRLEN))) {
  1035. brcmf_dbg(ERROR, "(superframe): Bad data offset %d: HW %d pkt %d min %d\n",
  1036. doff, sublen, pfirst->len, SDPCM_HDRLEN);
  1037. errcode = -1;
  1038. }
  1039. /* Check sequence number of superframe SW header */
  1040. if (rxseq != seq) {
  1041. brcmf_dbg(INFO, "(superframe) rx_seq %d, expected %d\n",
  1042. seq, rxseq);
  1043. bus->sdcnt.rx_badseq++;
  1044. rxseq = seq;
  1045. }
  1046. /* Check window for sanity */
  1047. if ((u8) (txmax - bus->tx_seq) > 0x40) {
  1048. brcmf_dbg(ERROR, "unlikely tx max %d with tx_seq %d\n",
  1049. txmax, bus->tx_seq);
  1050. txmax = bus->tx_seq + 2;
  1051. }
  1052. bus->tx_max = txmax;
  1053. /* Remove superframe header, remember offset */
  1054. skb_pull(pfirst, doff);
  1055. sfdoff = doff;
  1056. num = 0;
  1057. /* Validate all the subframe headers */
  1058. skb_queue_walk(&bus->glom, pnext) {
  1059. /* leave when invalid subframe is found */
  1060. if (errcode)
  1061. break;
  1062. dptr = (u8 *) (pnext->data);
  1063. dlen = (u16) (pnext->len);
  1064. sublen = get_unaligned_le16(dptr);
  1065. check = get_unaligned_le16(dptr + sizeof(u16));
  1066. chan = SDPCM_PACKET_CHANNEL(&dptr[SDPCM_FRAMETAG_LEN]);
  1067. doff = SDPCM_DOFFSET_VALUE(&dptr[SDPCM_FRAMETAG_LEN]);
  1068. brcmf_dbg_hex_dump(BRCMF_GLOM_ON(),
  1069. dptr, 32, "subframe:\n");
  1070. if ((u16)~(sublen ^ check)) {
  1071. brcmf_dbg(ERROR, "(subframe %d): HW hdr error: len/check 0x%04x/0x%04x\n",
  1072. num, sublen, check);
  1073. errcode = -1;
  1074. } else if ((sublen > dlen) || (sublen < SDPCM_HDRLEN)) {
  1075. brcmf_dbg(ERROR, "(subframe %d): length mismatch: len 0x%04x, expect 0x%04x\n",
  1076. num, sublen, dlen);
  1077. errcode = -1;
  1078. } else if ((chan != SDPCM_DATA_CHANNEL) &&
  1079. (chan != SDPCM_EVENT_CHANNEL)) {
  1080. brcmf_dbg(ERROR, "(subframe %d): bad channel %d\n",
  1081. num, chan);
  1082. errcode = -1;
  1083. } else if ((doff < SDPCM_HDRLEN) || (doff > sublen)) {
  1084. brcmf_dbg(ERROR, "(subframe %d): Bad data offset %d: HW %d min %d\n",
  1085. num, doff, sublen, SDPCM_HDRLEN);
  1086. errcode = -1;
  1087. }
  1088. /* increase the subframe count */
  1089. num++;
  1090. }
  1091. if (errcode) {
  1092. /* Terminate frame on error, request
  1093. a couple retries */
  1094. if (bus->glomerr++ < 3) {
  1095. /* Restore superframe header space */
  1096. skb_push(pfirst, sfdoff);
  1097. brcmf_sdbrcm_rxfail(bus, true, true);
  1098. } else {
  1099. bus->glomerr = 0;
  1100. brcmf_sdbrcm_rxfail(bus, true, false);
  1101. bus->sdcnt.rxglomfail++;
  1102. brcmf_sdbrcm_free_glom(bus);
  1103. }
  1104. bus->nextlen = 0;
  1105. return 0;
  1106. }
  1107. /* Basic SD framing looks ok - process each packet (header) */
  1108. skb_queue_walk_safe(&bus->glom, pfirst, pnext) {
  1109. dptr = (u8 *) (pfirst->data);
  1110. sublen = get_unaligned_le16(dptr);
  1111. chan = SDPCM_PACKET_CHANNEL(&dptr[SDPCM_FRAMETAG_LEN]);
  1112. seq = SDPCM_PACKET_SEQUENCE(&dptr[SDPCM_FRAMETAG_LEN]);
  1113. doff = SDPCM_DOFFSET_VALUE(&dptr[SDPCM_FRAMETAG_LEN]);
  1114. brcmf_dbg(GLOM, "Get subframe %d, %p(%p/%d), sublen %d chan %d seq %d\n",
  1115. num, pfirst, pfirst->data,
  1116. pfirst->len, sublen, chan, seq);
  1117. /* precondition: chan == SDPCM_DATA_CHANNEL ||
  1118. chan == SDPCM_EVENT_CHANNEL */
  1119. if (rxseq != seq) {
  1120. brcmf_dbg(GLOM, "rx_seq %d, expected %d\n",
  1121. seq, rxseq);
  1122. bus->sdcnt.rx_badseq++;
  1123. rxseq = seq;
  1124. }
  1125. rxseq++;
  1126. brcmf_dbg_hex_dump(BRCMF_BYTES_ON() && BRCMF_DATA_ON(),
  1127. dptr, dlen, "Rx Subframe Data:\n");
  1128. __skb_trim(pfirst, sublen);
  1129. skb_pull(pfirst, doff);
  1130. if (pfirst->len == 0) {
  1131. skb_unlink(pfirst, &bus->glom);
  1132. brcmu_pkt_buf_free_skb(pfirst);
  1133. continue;
  1134. } else if (brcmf_proto_hdrpull(bus->sdiodev->dev,
  1135. &ifidx, pfirst) != 0) {
  1136. brcmf_dbg(ERROR, "rx protocol error\n");
  1137. bus->sdiodev->bus_if->dstats.rx_errors++;
  1138. skb_unlink(pfirst, &bus->glom);
  1139. brcmu_pkt_buf_free_skb(pfirst);
  1140. continue;
  1141. }
  1142. brcmf_dbg_hex_dump(BRCMF_GLOM_ON(),
  1143. pfirst->data,
  1144. min_t(int, pfirst->len, 32),
  1145. "subframe %d to stack, %p (%p/%d) nxt/lnk %p/%p\n",
  1146. bus->glom.qlen, pfirst, pfirst->data,
  1147. pfirst->len, pfirst->next,
  1148. pfirst->prev);
  1149. }
  1150. /* sent any remaining packets up */
  1151. if (bus->glom.qlen) {
  1152. up(&bus->sdsem);
  1153. brcmf_rx_frame(bus->sdiodev->dev, ifidx, &bus->glom);
  1154. down(&bus->sdsem);
  1155. }
  1156. bus->sdcnt.rxglomframes++;
  1157. bus->sdcnt.rxglompkts += bus->glom.qlen;
  1158. }
  1159. return num;
  1160. }
  1161. static int brcmf_sdbrcm_dcmd_resp_wait(struct brcmf_sdio *bus, uint *condition,
  1162. bool *pending)
  1163. {
  1164. DECLARE_WAITQUEUE(wait, current);
  1165. int timeout = msecs_to_jiffies(DCMD_RESP_TIMEOUT);
  1166. /* Wait until control frame is available */
  1167. add_wait_queue(&bus->dcmd_resp_wait, &wait);
  1168. set_current_state(TASK_INTERRUPTIBLE);
  1169. while (!(*condition) && (!signal_pending(current) && timeout))
  1170. timeout = schedule_timeout(timeout);
  1171. if (signal_pending(current))
  1172. *pending = true;
  1173. set_current_state(TASK_RUNNING);
  1174. remove_wait_queue(&bus->dcmd_resp_wait, &wait);
  1175. return timeout;
  1176. }
  1177. static int brcmf_sdbrcm_dcmd_resp_wake(struct brcmf_sdio *bus)
  1178. {
  1179. if (waitqueue_active(&bus->dcmd_resp_wait))
  1180. wake_up_interruptible(&bus->dcmd_resp_wait);
  1181. return 0;
  1182. }
  1183. static void
  1184. brcmf_sdbrcm_read_control(struct brcmf_sdio *bus, u8 *hdr, uint len, uint doff)
  1185. {
  1186. uint rdlen, pad;
  1187. int sdret;
  1188. brcmf_dbg(TRACE, "Enter\n");
  1189. /* Set rxctl for frame (w/optional alignment) */
  1190. bus->rxctl = bus->rxbuf;
  1191. bus->rxctl += BRCMF_FIRSTREAD;
  1192. pad = ((unsigned long)bus->rxctl % BRCMF_SDALIGN);
  1193. if (pad)
  1194. bus->rxctl += (BRCMF_SDALIGN - pad);
  1195. bus->rxctl -= BRCMF_FIRSTREAD;
  1196. /* Copy the already-read portion over */
  1197. memcpy(bus->rxctl, hdr, BRCMF_FIRSTREAD);
  1198. if (len <= BRCMF_FIRSTREAD)
  1199. goto gotpkt;
  1200. /* Raise rdlen to next SDIO block to avoid tail command */
  1201. rdlen = len - BRCMF_FIRSTREAD;
  1202. if (bus->roundup && bus->blocksize && (rdlen > bus->blocksize)) {
  1203. pad = bus->blocksize - (rdlen % bus->blocksize);
  1204. if ((pad <= bus->roundup) && (pad < bus->blocksize) &&
  1205. ((len + pad) < bus->sdiodev->bus_if->maxctl))
  1206. rdlen += pad;
  1207. } else if (rdlen % BRCMF_SDALIGN) {
  1208. rdlen += BRCMF_SDALIGN - (rdlen % BRCMF_SDALIGN);
  1209. }
  1210. /* Satisfy length-alignment requirements */
  1211. if (rdlen & (ALIGNMENT - 1))
  1212. rdlen = roundup(rdlen, ALIGNMENT);
  1213. /* Drop if the read is too big or it exceeds our maximum */
  1214. if ((rdlen + BRCMF_FIRSTREAD) > bus->sdiodev->bus_if->maxctl) {
  1215. brcmf_dbg(ERROR, "%d-byte control read exceeds %d-byte buffer\n",
  1216. rdlen, bus->sdiodev->bus_if->maxctl);
  1217. bus->sdiodev->bus_if->dstats.rx_errors++;
  1218. brcmf_sdbrcm_rxfail(bus, false, false);
  1219. goto done;
  1220. }
  1221. if ((len - doff) > bus->sdiodev->bus_if->maxctl) {
  1222. brcmf_dbg(ERROR, "%d-byte ctl frame (%d-byte ctl data) exceeds %d-byte limit\n",
  1223. len, len - doff, bus->sdiodev->bus_if->maxctl);
  1224. bus->sdiodev->bus_if->dstats.rx_errors++;
  1225. bus->sdcnt.rx_toolong++;
  1226. brcmf_sdbrcm_rxfail(bus, false, false);
  1227. goto done;
  1228. }
  1229. /* Read remainder of frame body into the rxctl buffer */
  1230. sdret = brcmf_sdcard_recv_buf(bus->sdiodev,
  1231. bus->sdiodev->sbwad,
  1232. SDIO_FUNC_2,
  1233. F2SYNC, (bus->rxctl + BRCMF_FIRSTREAD), rdlen);
  1234. bus->sdcnt.f2rxdata++;
  1235. /* Control frame failures need retransmission */
  1236. if (sdret < 0) {
  1237. brcmf_dbg(ERROR, "read %d control bytes failed: %d\n",
  1238. rdlen, sdret);
  1239. bus->sdcnt.rxc_errors++;
  1240. brcmf_sdbrcm_rxfail(bus, true, true);
  1241. goto done;
  1242. }
  1243. gotpkt:
  1244. brcmf_dbg_hex_dump(BRCMF_BYTES_ON() && BRCMF_CTL_ON(),
  1245. bus->rxctl, len, "RxCtrl:\n");
  1246. /* Point to valid data and indicate its length */
  1247. bus->rxctl += doff;
  1248. bus->rxlen = len - doff;
  1249. done:
  1250. /* Awake any waiters */
  1251. brcmf_sdbrcm_dcmd_resp_wake(bus);
  1252. }
  1253. /* Pad read to blocksize for efficiency */
  1254. static void brcmf_pad(struct brcmf_sdio *bus, u16 *pad, u16 *rdlen)
  1255. {
  1256. if (bus->roundup && bus->blocksize && *rdlen > bus->blocksize) {
  1257. *pad = bus->blocksize - (*rdlen % bus->blocksize);
  1258. if (*pad <= bus->roundup && *pad < bus->blocksize &&
  1259. *rdlen + *pad + BRCMF_FIRSTREAD < MAX_RX_DATASZ)
  1260. *rdlen += *pad;
  1261. } else if (*rdlen % BRCMF_SDALIGN) {
  1262. *rdlen += BRCMF_SDALIGN - (*rdlen % BRCMF_SDALIGN);
  1263. }
  1264. }
  1265. static void
  1266. brcmf_alloc_pkt_and_read(struct brcmf_sdio *bus, u16 rdlen,
  1267. struct sk_buff **pkt, u8 **rxbuf)
  1268. {
  1269. int sdret; /* Return code from calls */
  1270. *pkt = brcmu_pkt_buf_get_skb(rdlen + BRCMF_SDALIGN);
  1271. if (*pkt == NULL)
  1272. return;
  1273. pkt_align(*pkt, rdlen, BRCMF_SDALIGN);
  1274. *rxbuf = (u8 *) ((*pkt)->data);
  1275. /* Read the entire frame */
  1276. sdret = brcmf_sdcard_recv_pkt(bus->sdiodev, bus->sdiodev->sbwad,
  1277. SDIO_FUNC_2, F2SYNC, *pkt);
  1278. bus->sdcnt.f2rxdata++;
  1279. if (sdret < 0) {
  1280. brcmf_dbg(ERROR, "(nextlen): read %d bytes failed: %d\n",
  1281. rdlen, sdret);
  1282. brcmu_pkt_buf_free_skb(*pkt);
  1283. bus->sdiodev->bus_if->dstats.rx_errors++;
  1284. /* Force retry w/normal header read.
  1285. * Don't attempt NAK for
  1286. * gSPI
  1287. */
  1288. brcmf_sdbrcm_rxfail(bus, true, true);
  1289. *pkt = NULL;
  1290. }
  1291. }
  1292. /* Checks the header */
  1293. static int
  1294. brcmf_check_rxbuf(struct brcmf_sdio *bus, struct sk_buff *pkt, u8 *rxbuf,
  1295. u8 rxseq, u16 nextlen, u16 *len)
  1296. {
  1297. u16 check;
  1298. bool len_consistent; /* Result of comparing readahead len and
  1299. len from hw-hdr */
  1300. memcpy(bus->rxhdr, rxbuf, SDPCM_HDRLEN);
  1301. /* Extract hardware header fields */
  1302. *len = get_unaligned_le16(bus->rxhdr);
  1303. check = get_unaligned_le16(bus->rxhdr + sizeof(u16));
  1304. /* All zeros means readahead info was bad */
  1305. if (!(*len | check)) {
  1306. brcmf_dbg(INFO, "(nextlen): read zeros in HW header???\n");
  1307. goto fail;
  1308. }
  1309. /* Validate check bytes */
  1310. if ((u16)~(*len ^ check)) {
  1311. brcmf_dbg(ERROR, "(nextlen): HW hdr error: nextlen/len/check 0x%04x/0x%04x/0x%04x\n",
  1312. nextlen, *len, check);
  1313. bus->sdcnt.rx_badhdr++;
  1314. brcmf_sdbrcm_rxfail(bus, false, false);
  1315. goto fail;
  1316. }
  1317. /* Validate frame length */
  1318. if (*len < SDPCM_HDRLEN) {
  1319. brcmf_dbg(ERROR, "(nextlen): HW hdr length invalid: %d\n",
  1320. *len);
  1321. goto fail;
  1322. }
  1323. /* Check for consistency with readahead info */
  1324. len_consistent = (nextlen != (roundup(*len, 16) >> 4));
  1325. if (len_consistent) {
  1326. /* Mismatch, force retry w/normal
  1327. header (may be >4K) */
  1328. brcmf_dbg(ERROR, "(nextlen): mismatch, nextlen %d len %d rnd %d; expected rxseq %d\n",
  1329. nextlen, *len, roundup(*len, 16),
  1330. rxseq);
  1331. brcmf_sdbrcm_rxfail(bus, true, true);
  1332. goto fail;
  1333. }
  1334. return 0;
  1335. fail:
  1336. brcmf_sdbrcm_pktfree2(bus, pkt);
  1337. return -EINVAL;
  1338. }
  1339. /* Return true if there may be more frames to read */
  1340. static uint
  1341. brcmf_sdbrcm_readframes(struct brcmf_sdio *bus, uint maxframes, bool *finished)
  1342. {
  1343. u16 len, check; /* Extracted hardware header fields */
  1344. u8 chan, seq, doff; /* Extracted software header fields */
  1345. u8 fcbits; /* Extracted fcbits from software header */
  1346. struct sk_buff *pkt; /* Packet for event or data frames */
  1347. u16 pad; /* Number of pad bytes to read */
  1348. u16 rdlen; /* Total number of bytes to read */
  1349. u8 rxseq; /* Next sequence number to expect */
  1350. uint rxleft = 0; /* Remaining number of frames allowed */
  1351. int sdret; /* Return code from calls */
  1352. u8 txmax; /* Maximum tx sequence offered */
  1353. u8 *rxbuf;
  1354. int ifidx = 0;
  1355. uint rxcount = 0; /* Total frames read */
  1356. brcmf_dbg(TRACE, "Enter\n");
  1357. /* Not finished unless we encounter no more frames indication */
  1358. *finished = false;
  1359. for (rxseq = bus->rx_seq, rxleft = maxframes;
  1360. !bus->rxskip && rxleft &&
  1361. bus->sdiodev->bus_if->state != BRCMF_BUS_DOWN;
  1362. rxseq++, rxleft--) {
  1363. /* Handle glomming separately */
  1364. if (bus->glomd || !skb_queue_empty(&bus->glom)) {
  1365. u8 cnt;
  1366. brcmf_dbg(GLOM, "calling rxglom: glomd %p, glom %p\n",
  1367. bus->glomd, skb_peek(&bus->glom));
  1368. cnt = brcmf_sdbrcm_rxglom(bus, rxseq);
  1369. brcmf_dbg(GLOM, "rxglom returned %d\n", cnt);
  1370. rxseq += cnt - 1;
  1371. rxleft = (rxleft > cnt) ? (rxleft - cnt) : 1;
  1372. continue;
  1373. }
  1374. /* Try doing single read if we can */
  1375. if (bus->nextlen) {
  1376. u16 nextlen = bus->nextlen;
  1377. bus->nextlen = 0;
  1378. rdlen = len = nextlen << 4;
  1379. brcmf_pad(bus, &pad, &rdlen);
  1380. /*
  1381. * After the frame is received we have to
  1382. * distinguish whether it is data
  1383. * or non-data frame.
  1384. */
  1385. brcmf_alloc_pkt_and_read(bus, rdlen, &pkt, &rxbuf);
  1386. if (pkt == NULL) {
  1387. /* Give up on data, request rtx of events */
  1388. brcmf_dbg(ERROR, "(nextlen): brcmf_alloc_pkt_and_read failed: len %d rdlen %d expected rxseq %d\n",
  1389. len, rdlen, rxseq);
  1390. continue;
  1391. }
  1392. if (brcmf_check_rxbuf(bus, pkt, rxbuf, rxseq, nextlen,
  1393. &len) < 0)
  1394. continue;
  1395. /* Extract software header fields */
  1396. chan = SDPCM_PACKET_CHANNEL(
  1397. &bus->rxhdr[SDPCM_FRAMETAG_LEN]);
  1398. seq = SDPCM_PACKET_SEQUENCE(
  1399. &bus->rxhdr[SDPCM_FRAMETAG_LEN]);
  1400. doff = SDPCM_DOFFSET_VALUE(
  1401. &bus->rxhdr[SDPCM_FRAMETAG_LEN]);
  1402. txmax = SDPCM_WINDOW_VALUE(
  1403. &bus->rxhdr[SDPCM_FRAMETAG_LEN]);
  1404. bus->nextlen =
  1405. bus->rxhdr[SDPCM_FRAMETAG_LEN +
  1406. SDPCM_NEXTLEN_OFFSET];
  1407. if ((bus->nextlen << 4) > MAX_RX_DATASZ) {
  1408. brcmf_dbg(INFO, "(nextlen): got frame w/nextlen too large (%d), seq %d\n",
  1409. bus->nextlen, seq);
  1410. bus->nextlen = 0;
  1411. }
  1412. bus->sdcnt.rx_readahead_cnt++;
  1413. /* Handle Flow Control */
  1414. fcbits = SDPCM_FCMASK_VALUE(
  1415. &bus->rxhdr[SDPCM_FRAMETAG_LEN]);
  1416. if (bus->flowcontrol != fcbits) {
  1417. if (~bus->flowcontrol & fcbits)
  1418. bus->sdcnt.fc_xoff++;
  1419. if (bus->flowcontrol & ~fcbits)
  1420. bus->sdcnt.fc_xon++;
  1421. bus->sdcnt.fc_rcvd++;
  1422. bus->flowcontrol = fcbits;
  1423. }
  1424. /* Check and update sequence number */
  1425. if (rxseq != seq) {
  1426. brcmf_dbg(INFO, "(nextlen): rx_seq %d, expected %d\n",
  1427. seq, rxseq);
  1428. bus->sdcnt.rx_badseq++;
  1429. rxseq = seq;
  1430. }
  1431. /* Check window for sanity */
  1432. if ((u8) (txmax - bus->tx_seq) > 0x40) {
  1433. brcmf_dbg(ERROR, "got unlikely tx max %d with tx_seq %d\n",
  1434. txmax, bus->tx_seq);
  1435. txmax = bus->tx_seq + 2;
  1436. }
  1437. bus->tx_max = txmax;
  1438. brcmf_dbg_hex_dump(BRCMF_BYTES_ON() && BRCMF_DATA_ON(),
  1439. rxbuf, len, "Rx Data:\n");
  1440. brcmf_dbg_hex_dump(!(BRCMF_BYTES_ON() &&
  1441. BRCMF_DATA_ON()) &&
  1442. BRCMF_HDRS_ON(),
  1443. bus->rxhdr, SDPCM_HDRLEN,
  1444. "RxHdr:\n");
  1445. if (chan == SDPCM_CONTROL_CHANNEL) {
  1446. brcmf_dbg(ERROR, "(nextlen): readahead on control packet %d?\n",
  1447. seq);
  1448. /* Force retry w/normal header read */
  1449. bus->nextlen = 0;
  1450. brcmf_sdbrcm_rxfail(bus, false, true);
  1451. brcmf_sdbrcm_pktfree2(bus, pkt);
  1452. continue;
  1453. }
  1454. /* Validate data offset */
  1455. if ((doff < SDPCM_HDRLEN) || (doff > len)) {
  1456. brcmf_dbg(ERROR, "(nextlen): bad data offset %d: HW len %d min %d\n",
  1457. doff, len, SDPCM_HDRLEN);
  1458. brcmf_sdbrcm_rxfail(bus, false, false);
  1459. brcmf_sdbrcm_pktfree2(bus, pkt);
  1460. continue;
  1461. }
  1462. /* All done with this one -- now deliver the packet */
  1463. goto deliver;
  1464. }
  1465. /* Read frame header (hardware and software) */
  1466. sdret = brcmf_sdcard_recv_buf(bus->sdiodev, bus->sdiodev->sbwad,
  1467. SDIO_FUNC_2, F2SYNC, bus->rxhdr,
  1468. BRCMF_FIRSTREAD);
  1469. bus->sdcnt.f2rxhdrs++;
  1470. if (sdret < 0) {
  1471. brcmf_dbg(ERROR, "RXHEADER FAILED: %d\n", sdret);
  1472. bus->sdcnt.rx_hdrfail++;
  1473. brcmf_sdbrcm_rxfail(bus, true, true);
  1474. continue;
  1475. }
  1476. brcmf_dbg_hex_dump(BRCMF_BYTES_ON() || BRCMF_HDRS_ON(),
  1477. bus->rxhdr, SDPCM_HDRLEN, "RxHdr:\n");
  1478. /* Extract hardware header fields */
  1479. len = get_unaligned_le16(bus->rxhdr);
  1480. check = get_unaligned_le16(bus->rxhdr + sizeof(u16));
  1481. /* All zeros means no more frames */
  1482. if (!(len | check)) {
  1483. *finished = true;
  1484. break;
  1485. }
  1486. /* Validate check bytes */
  1487. if ((u16) ~(len ^ check)) {
  1488. brcmf_dbg(ERROR, "HW hdr err: len/check 0x%04x/0x%04x\n",
  1489. len, check);
  1490. bus->sdcnt.rx_badhdr++;
  1491. brcmf_sdbrcm_rxfail(bus, false, false);
  1492. continue;
  1493. }
  1494. /* Validate frame length */
  1495. if (len < SDPCM_HDRLEN) {
  1496. brcmf_dbg(ERROR, "HW hdr length invalid: %d\n", len);
  1497. continue;
  1498. }
  1499. /* Extract software header fields */
  1500. chan = SDPCM_PACKET_CHANNEL(&bus->rxhdr[SDPCM_FRAMETAG_LEN]);
  1501. seq = SDPCM_PACKET_SEQUENCE(&bus->rxhdr[SDPCM_FRAMETAG_LEN]);
  1502. doff = SDPCM_DOFFSET_VALUE(&bus->rxhdr[SDPCM_FRAMETAG_LEN]);
  1503. txmax = SDPCM_WINDOW_VALUE(&bus->rxhdr[SDPCM_FRAMETAG_LEN]);
  1504. /* Validate data offset */
  1505. if ((doff < SDPCM_HDRLEN) || (doff > len)) {
  1506. brcmf_dbg(ERROR, "Bad data offset %d: HW len %d, min %d seq %d\n",
  1507. doff, len, SDPCM_HDRLEN, seq);
  1508. bus->sdcnt.rx_badhdr++;
  1509. brcmf_sdbrcm_rxfail(bus, false, false);
  1510. continue;
  1511. }
  1512. /* Save the readahead length if there is one */
  1513. bus->nextlen =
  1514. bus->rxhdr[SDPCM_FRAMETAG_LEN + SDPCM_NEXTLEN_OFFSET];
  1515. if ((bus->nextlen << 4) > MAX_RX_DATASZ) {
  1516. brcmf_dbg(INFO, "(nextlen): got frame w/nextlen too large (%d), seq %d\n",
  1517. bus->nextlen, seq);
  1518. bus->nextlen = 0;
  1519. }
  1520. /* Handle Flow Control */
  1521. fcbits = SDPCM_FCMASK_VALUE(&bus->rxhdr[SDPCM_FRAMETAG_LEN]);
  1522. if (bus->flowcontrol != fcbits) {
  1523. if (~bus->flowcontrol & fcbits)
  1524. bus->sdcnt.fc_xoff++;
  1525. if (bus->flowcontrol & ~fcbits)
  1526. bus->sdcnt.fc_xon++;
  1527. bus->sdcnt.fc_rcvd++;
  1528. bus->flowcontrol = fcbits;
  1529. }
  1530. /* Check and update sequence number */
  1531. if (rxseq != seq) {
  1532. brcmf_dbg(INFO, "rx_seq %d, expected %d\n", seq, rxseq);
  1533. bus->sdcnt.rx_badseq++;
  1534. rxseq = seq;
  1535. }
  1536. /* Check window for sanity */
  1537. if ((u8) (txmax - bus->tx_seq) > 0x40) {
  1538. brcmf_dbg(ERROR, "unlikely tx max %d with tx_seq %d\n",
  1539. txmax, bus->tx_seq);
  1540. txmax = bus->tx_seq + 2;
  1541. }
  1542. bus->tx_max = txmax;
  1543. /* Call a separate function for control frames */
  1544. if (chan == SDPCM_CONTROL_CHANNEL) {
  1545. brcmf_sdbrcm_read_control(bus, bus->rxhdr, len, doff);
  1546. continue;
  1547. }
  1548. /* precondition: chan is either SDPCM_DATA_CHANNEL,
  1549. SDPCM_EVENT_CHANNEL, SDPCM_TEST_CHANNEL or
  1550. SDPCM_GLOM_CHANNEL */
  1551. /* Length to read */
  1552. rdlen = (len > BRCMF_FIRSTREAD) ? (len - BRCMF_FIRSTREAD) : 0;
  1553. /* May pad read to blocksize for efficiency */
  1554. if (bus->roundup && bus->blocksize &&
  1555. (rdlen > bus->blocksize)) {
  1556. pad = bus->blocksize - (rdlen % bus->blocksize);
  1557. if ((pad <= bus->roundup) && (pad < bus->blocksize) &&
  1558. ((rdlen + pad + BRCMF_FIRSTREAD) < MAX_RX_DATASZ))
  1559. rdlen += pad;
  1560. } else if (rdlen % BRCMF_SDALIGN) {
  1561. rdlen += BRCMF_SDALIGN - (rdlen % BRCMF_SDALIGN);
  1562. }
  1563. /* Satisfy length-alignment requirements */
  1564. if (rdlen & (ALIGNMENT - 1))
  1565. rdlen = roundup(rdlen, ALIGNMENT);
  1566. if ((rdlen + BRCMF_FIRSTREAD) > MAX_RX_DATASZ) {
  1567. /* Too long -- skip this frame */
  1568. brcmf_dbg(ERROR, "too long: len %d rdlen %d\n",
  1569. len, rdlen);
  1570. bus->sdiodev->bus_if->dstats.rx_errors++;
  1571. bus->sdcnt.rx_toolong++;
  1572. brcmf_sdbrcm_rxfail(bus, false, false);
  1573. continue;
  1574. }
  1575. pkt = brcmu_pkt_buf_get_skb(rdlen +
  1576. BRCMF_FIRSTREAD + BRCMF_SDALIGN);
  1577. if (!pkt) {
  1578. /* Give up on data, request rtx of events */
  1579. brcmf_dbg(ERROR, "brcmu_pkt_buf_get_skb failed: rdlen %d chan %d\n",
  1580. rdlen, chan);
  1581. bus->sdiodev->bus_if->dstats.rx_dropped++;
  1582. brcmf_sdbrcm_rxfail(bus, false, RETRYCHAN(chan));
  1583. continue;
  1584. }
  1585. /* Leave room for what we already read, and align remainder */
  1586. skb_pull(pkt, BRCMF_FIRSTREAD);
  1587. pkt_align(pkt, rdlen, BRCMF_SDALIGN);
  1588. /* Read the remaining frame data */
  1589. sdret = brcmf_sdcard_recv_pkt(bus->sdiodev, bus->sdiodev->sbwad,
  1590. SDIO_FUNC_2, F2SYNC, pkt);
  1591. bus->sdcnt.f2rxdata++;
  1592. if (sdret < 0) {
  1593. brcmf_dbg(ERROR, "read %d %s bytes failed: %d\n", rdlen,
  1594. ((chan == SDPCM_EVENT_CHANNEL) ? "event"
  1595. : ((chan == SDPCM_DATA_CHANNEL) ? "data"
  1596. : "test")), sdret);
  1597. brcmu_pkt_buf_free_skb(pkt);
  1598. bus->sdiodev->bus_if->dstats.rx_errors++;
  1599. brcmf_sdbrcm_rxfail(bus, true, RETRYCHAN(chan));
  1600. continue;
  1601. }
  1602. /* Copy the already-read portion */
  1603. skb_push(pkt, BRCMF_FIRSTREAD);
  1604. memcpy(pkt->data, bus->rxhdr, BRCMF_FIRSTREAD);
  1605. brcmf_dbg_hex_dump(BRCMF_BYTES_ON() && BRCMF_DATA_ON(),
  1606. pkt->data, len, "Rx Data:\n");
  1607. deliver:
  1608. /* Save superframe descriptor and allocate packet frame */
  1609. if (chan == SDPCM_GLOM_CHANNEL) {
  1610. if (SDPCM_GLOMDESC(&bus->rxhdr[SDPCM_FRAMETAG_LEN])) {
  1611. brcmf_dbg(GLOM, "glom descriptor, %d bytes:\n",
  1612. len);
  1613. brcmf_dbg_hex_dump(BRCMF_GLOM_ON(),
  1614. pkt->data, len,
  1615. "Glom Data:\n");
  1616. __skb_trim(pkt, len);
  1617. skb_pull(pkt, SDPCM_HDRLEN);
  1618. bus->glomd = pkt;
  1619. } else {
  1620. brcmf_dbg(ERROR, "%s: glom superframe w/o "
  1621. "descriptor!\n", __func__);
  1622. brcmf_sdbrcm_rxfail(bus, false, false);
  1623. }
  1624. continue;
  1625. }
  1626. /* Fill in packet len and prio, deliver upward */
  1627. __skb_trim(pkt, len);
  1628. skb_pull(pkt, doff);
  1629. if (pkt->len == 0) {
  1630. brcmu_pkt_buf_free_skb(pkt);
  1631. continue;
  1632. } else if (brcmf_proto_hdrpull(bus->sdiodev->dev, &ifidx,
  1633. pkt) != 0) {
  1634. brcmf_dbg(ERROR, "rx protocol error\n");
  1635. brcmu_pkt_buf_free_skb(pkt);
  1636. bus->sdiodev->bus_if->dstats.rx_errors++;
  1637. continue;
  1638. }
  1639. /* Unlock during rx call */
  1640. up(&bus->sdsem);
  1641. brcmf_rx_packet(bus->sdiodev->dev, ifidx, pkt);
  1642. down(&bus->sdsem);
  1643. }
  1644. rxcount = maxframes - rxleft;
  1645. /* Message if we hit the limit */
  1646. if (!rxleft)
  1647. brcmf_dbg(DATA, "hit rx limit of %d frames\n",
  1648. maxframes);
  1649. else
  1650. brcmf_dbg(DATA, "processed %d frames\n", rxcount);
  1651. /* Back off rxseq if awaiting rtx, update rx_seq */
  1652. if (bus->rxskip)
  1653. rxseq--;
  1654. bus->rx_seq = rxseq;
  1655. return rxcount;
  1656. }
  1657. static void
  1658. brcmf_sdbrcm_wait_for_event(struct brcmf_sdio *bus, bool *lockvar)
  1659. {
  1660. up(&bus->sdsem);
  1661. wait_event_interruptible_timeout(bus->ctrl_wait, !*lockvar, HZ * 2);
  1662. down(&bus->sdsem);
  1663. return;
  1664. }
  1665. static void
  1666. brcmf_sdbrcm_wait_event_wakeup(struct brcmf_sdio *bus)
  1667. {
  1668. if (waitqueue_active(&bus->ctrl_wait))
  1669. wake_up_interruptible(&bus->ctrl_wait);
  1670. return;
  1671. }
  1672. /* Writes a HW/SW header into the packet and sends it. */
  1673. /* Assumes: (a) header space already there, (b) caller holds lock */
  1674. static int brcmf_sdbrcm_txpkt(struct brcmf_sdio *bus, struct sk_buff *pkt,
  1675. uint chan, bool free_pkt)
  1676. {
  1677. int ret;
  1678. u8 *frame;
  1679. u16 len, pad = 0;
  1680. u32 swheader;
  1681. struct sk_buff *new;
  1682. int i;
  1683. brcmf_dbg(TRACE, "Enter\n");
  1684. frame = (u8 *) (pkt->data);
  1685. /* Add alignment padding, allocate new packet if needed */
  1686. pad = ((unsigned long)frame % BRCMF_SDALIGN);
  1687. if (pad) {
  1688. if (skb_headroom(pkt) < pad) {
  1689. brcmf_dbg(INFO, "insufficient headroom %d for %d pad\n",
  1690. skb_headroom(pkt), pad);
  1691. bus->sdiodev->bus_if->tx_realloc++;
  1692. new = brcmu_pkt_buf_get_skb(pkt->len + BRCMF_SDALIGN);
  1693. if (!new) {
  1694. brcmf_dbg(ERROR, "couldn't allocate new %d-byte packet\n",
  1695. pkt->len + BRCMF_SDALIGN);
  1696. ret = -ENOMEM;
  1697. goto done;
  1698. }
  1699. pkt_align(new, pkt->len, BRCMF_SDALIGN);
  1700. memcpy(new->data, pkt->data, pkt->len);
  1701. if (free_pkt)
  1702. brcmu_pkt_buf_free_skb(pkt);
  1703. /* free the pkt if canned one is not used */
  1704. free_pkt = true;
  1705. pkt = new;
  1706. frame = (u8 *) (pkt->data);
  1707. /* precondition: (frame % BRCMF_SDALIGN) == 0) */
  1708. pad = 0;
  1709. } else {
  1710. skb_push(pkt, pad);
  1711. frame = (u8 *) (pkt->data);
  1712. /* precondition: pad + SDPCM_HDRLEN <= pkt->len */
  1713. memset(frame, 0, pad + SDPCM_HDRLEN);
  1714. }
  1715. }
  1716. /* precondition: pad < BRCMF_SDALIGN */
  1717. /* Hardware tag: 2 byte len followed by 2 byte ~len check (all LE) */
  1718. len = (u16) (pkt->len);
  1719. *(__le16 *) frame = cpu_to_le16(len);
  1720. *(((__le16 *) frame) + 1) = cpu_to_le16(~len);
  1721. /* Software tag: channel, sequence number, data offset */
  1722. swheader =
  1723. ((chan << SDPCM_CHANNEL_SHIFT) & SDPCM_CHANNEL_MASK) | bus->tx_seq |
  1724. (((pad +
  1725. SDPCM_HDRLEN) << SDPCM_DOFFSET_SHIFT) & SDPCM_DOFFSET_MASK);
  1726. put_unaligned_le32(swheader, frame + SDPCM_FRAMETAG_LEN);
  1727. put_unaligned_le32(0, frame + SDPCM_FRAMETAG_LEN + sizeof(swheader));
  1728. #ifdef DEBUG
  1729. tx_packets[pkt->priority]++;
  1730. #endif
  1731. brcmf_dbg_hex_dump(BRCMF_BYTES_ON() &&
  1732. ((BRCMF_CTL_ON() && chan == SDPCM_CONTROL_CHANNEL) ||
  1733. (BRCMF_DATA_ON() && chan != SDPCM_CONTROL_CHANNEL)),
  1734. frame, len, "Tx Frame:\n");
  1735. brcmf_dbg_hex_dump(!(BRCMF_BYTES_ON() &&
  1736. ((BRCMF_CTL_ON() &&
  1737. chan == SDPCM_CONTROL_CHANNEL) ||
  1738. (BRCMF_DATA_ON() &&
  1739. chan != SDPCM_CONTROL_CHANNEL))) &&
  1740. BRCMF_HDRS_ON(),
  1741. frame, min_t(u16, len, 16), "TxHdr:\n");
  1742. /* Raise len to next SDIO block to eliminate tail command */
  1743. if (bus->roundup && bus->blocksize && (len > bus->blocksize)) {
  1744. u16 pad = bus->blocksize - (len % bus->blocksize);
  1745. if ((pad <= bus->roundup) && (pad < bus->blocksize))
  1746. len += pad;
  1747. } else if (len % BRCMF_SDALIGN) {
  1748. len += BRCMF_SDALIGN - (len % BRCMF_SDALIGN);
  1749. }
  1750. /* Some controllers have trouble with odd bytes -- round to even */
  1751. if (len & (ALIGNMENT - 1))
  1752. len = roundup(len, ALIGNMENT);
  1753. ret = brcmf_sdcard_send_pkt(bus->sdiodev, bus->sdiodev->sbwad,
  1754. SDIO_FUNC_2, F2SYNC, pkt);
  1755. bus->sdcnt.f2txdata++;
  1756. if (ret < 0) {
  1757. /* On failure, abort the command and terminate the frame */
  1758. brcmf_dbg(INFO, "sdio error %d, abort command and terminate frame\n",
  1759. ret);
  1760. bus->sdcnt.tx_sderrs++;
  1761. brcmf_sdcard_abort(bus->sdiodev, SDIO_FUNC_2);
  1762. brcmf_sdio_regwb(bus->sdiodev, SBSDIO_FUNC1_FRAMECTRL,
  1763. SFC_WF_TERM, NULL);
  1764. bus->sdcnt.f1regdata++;
  1765. for (i = 0; i < 3; i++) {
  1766. u8 hi, lo;
  1767. hi = brcmf_sdio_regrb(bus->sdiodev,
  1768. SBSDIO_FUNC1_WFRAMEBCHI, NULL);
  1769. lo = brcmf_sdio_regrb(bus->sdiodev,
  1770. SBSDIO_FUNC1_WFRAMEBCLO, NULL);
  1771. bus->sdcnt.f1regdata += 2;
  1772. if ((hi == 0) && (lo == 0))
  1773. break;
  1774. }
  1775. }
  1776. if (ret == 0)
  1777. bus->tx_seq = (bus->tx_seq + 1) % SDPCM_SEQUENCE_WRAP;
  1778. done:
  1779. /* restore pkt buffer pointer before calling tx complete routine */
  1780. skb_pull(pkt, SDPCM_HDRLEN + pad);
  1781. up(&bus->sdsem);
  1782. brcmf_txcomplete(bus->sdiodev->dev, pkt, ret != 0);
  1783. down(&bus->sdsem);
  1784. if (free_pkt)
  1785. brcmu_pkt_buf_free_skb(pkt);
  1786. return ret;
  1787. }
  1788. static uint brcmf_sdbrcm_sendfromq(struct brcmf_sdio *bus, uint maxframes)
  1789. {
  1790. struct sk_buff *pkt;
  1791. u32 intstatus = 0;
  1792. int ret = 0, prec_out;
  1793. uint cnt = 0;
  1794. uint datalen;
  1795. u8 tx_prec_map;
  1796. brcmf_dbg(TRACE, "Enter\n");
  1797. tx_prec_map = ~bus->flowcontrol;
  1798. /* Send frames until the limit or some other event */
  1799. for (cnt = 0; (cnt < maxframes) && data_ok(bus); cnt++) {
  1800. spin_lock_bh(&bus->txqlock);
  1801. pkt = brcmu_pktq_mdeq(&bus->txq, tx_prec_map, &prec_out);
  1802. if (pkt == NULL) {
  1803. spin_unlock_bh(&bus->txqlock);
  1804. break;
  1805. }
  1806. spin_unlock_bh(&bus->txqlock);
  1807. datalen = pkt->len - SDPCM_HDRLEN;
  1808. ret = brcmf_sdbrcm_txpkt(bus, pkt, SDPCM_DATA_CHANNEL, true);
  1809. if (ret)
  1810. bus->sdiodev->bus_if->dstats.tx_errors++;
  1811. else
  1812. bus->sdiodev->bus_if->dstats.tx_bytes += datalen;
  1813. /* In poll mode, need to check for other events */
  1814. if (!bus->intr && cnt) {
  1815. /* Check device status, signal pending interrupt */
  1816. ret = r_sdreg32(bus, &intstatus,
  1817. offsetof(struct sdpcmd_regs,
  1818. intstatus));
  1819. bus->sdcnt.f2txdata++;
  1820. if (ret != 0)
  1821. break;
  1822. if (intstatus & bus->hostintmask)
  1823. bus->ipend = true;
  1824. }
  1825. }
  1826. /* Deflow-control stack if needed */
  1827. if (bus->sdiodev->bus_if->drvr_up &&
  1828. (bus->sdiodev->bus_if->state == BRCMF_BUS_DATA) &&
  1829. bus->txoff && (pktq_len(&bus->txq) < TXLOW)) {
  1830. bus->txoff = false;
  1831. brcmf_txflowblock(bus->sdiodev->dev, false);
  1832. }
  1833. return cnt;
  1834. }
  1835. static void brcmf_sdbrcm_bus_stop(struct device *dev)
  1836. {
  1837. u32 local_hostintmask;
  1838. u8 saveclk;
  1839. int err;
  1840. struct brcmf_bus *bus_if = dev_get_drvdata(dev);
  1841. struct brcmf_sdio_dev *sdiodev = bus_if->bus_priv.sdio;
  1842. struct brcmf_sdio *bus = sdiodev->bus;
  1843. brcmf_dbg(TRACE, "Enter\n");
  1844. if (bus->watchdog_tsk) {
  1845. send_sig(SIGTERM, bus->watchdog_tsk, 1);
  1846. kthread_stop(bus->watchdog_tsk);
  1847. bus->watchdog_tsk = NULL;
  1848. }
  1849. if (bus->dpc_tsk && bus->dpc_tsk != current) {
  1850. send_sig(SIGTERM, bus->dpc_tsk, 1);
  1851. kthread_stop(bus->dpc_tsk);
  1852. bus->dpc_tsk = NULL;
  1853. }
  1854. down(&bus->sdsem);
  1855. /* Enable clock for device interrupts */
  1856. brcmf_sdbrcm_clkctl(bus, CLK_AVAIL, false);
  1857. /* Disable and clear interrupts at the chip level also */
  1858. w_sdreg32(bus, 0, offsetof(struct sdpcmd_regs, hostintmask));
  1859. local_hostintmask = bus->hostintmask;
  1860. bus->hostintmask = 0;
  1861. /* Change our idea of bus state */
  1862. bus->sdiodev->bus_if->state = BRCMF_BUS_DOWN;
  1863. /* Force clocks on backplane to be sure F2 interrupt propagates */
  1864. saveclk = brcmf_sdio_regrb(bus->sdiodev,
  1865. SBSDIO_FUNC1_CHIPCLKCSR, &err);
  1866. if (!err) {
  1867. brcmf_sdio_regwb(bus->sdiodev, SBSDIO_FUNC1_CHIPCLKCSR,
  1868. (saveclk | SBSDIO_FORCE_HT), &err);
  1869. }
  1870. if (err)
  1871. brcmf_dbg(ERROR, "Failed to force clock for F2: err %d\n", err);
  1872. /* Turn off the bus (F2), free any pending packets */
  1873. brcmf_dbg(INTR, "disable SDIO interrupts\n");
  1874. brcmf_sdio_regwb(bus->sdiodev, SDIO_CCCR_IOEx, SDIO_FUNC_ENABLE_1,
  1875. NULL);
  1876. /* Clear any pending interrupts now that F2 is disabled */
  1877. w_sdreg32(bus, local_hostintmask,
  1878. offsetof(struct sdpcmd_regs, intstatus));
  1879. /* Turn off the backplane clock (only) */
  1880. brcmf_sdbrcm_clkctl(bus, CLK_SDONLY, false);
  1881. /* Clear the data packet queues */
  1882. brcmu_pktq_flush(&bus->txq, true, NULL, NULL);
  1883. /* Clear any held glomming stuff */
  1884. if (bus->glomd)
  1885. brcmu_pkt_buf_free_skb(bus->glomd);
  1886. brcmf_sdbrcm_free_glom(bus);
  1887. /* Clear rx control and wake any waiters */
  1888. bus->rxlen = 0;
  1889. brcmf_sdbrcm_dcmd_resp_wake(bus);
  1890. /* Reset some F2 state stuff */
  1891. bus->rxskip = false;
  1892. bus->tx_seq = bus->rx_seq = 0;
  1893. up(&bus->sdsem);
  1894. }
  1895. #ifdef CONFIG_BRCMFMAC_SDIO_OOB
  1896. static inline void brcmf_sdbrcm_clrintr(struct brcmf_sdio *bus)
  1897. {
  1898. unsigned long flags;
  1899. spin_lock_irqsave(&bus->sdiodev->irq_en_lock, flags);
  1900. if (!bus->sdiodev->irq_en && !bus->ipend) {
  1901. enable_irq(bus->sdiodev->irq);
  1902. bus->sdiodev->irq_en = true;
  1903. }
  1904. spin_unlock_irqrestore(&bus->sdiodev->irq_en_lock, flags);
  1905. }
  1906. #else
  1907. static inline void brcmf_sdbrcm_clrintr(struct brcmf_sdio *bus)
  1908. {
  1909. }
  1910. #endif /* CONFIG_BRCMFMAC_SDIO_OOB */
  1911. static bool brcmf_sdbrcm_dpc(struct brcmf_sdio *bus)
  1912. {
  1913. u32 intstatus, newstatus = 0;
  1914. uint rxlimit = bus->rxbound; /* Rx frames to read before resched */
  1915. uint txlimit = bus->txbound; /* Tx frames to send before resched */
  1916. uint framecnt = 0; /* Temporary counter of tx/rx frames */
  1917. bool rxdone = true; /* Flag for no more read data */
  1918. bool resched = false; /* Flag indicating resched wanted */
  1919. int err;
  1920. brcmf_dbg(TRACE, "Enter\n");
  1921. /* Start with leftover status bits */
  1922. intstatus = bus->intstatus;
  1923. down(&bus->sdsem);
  1924. /* If waiting for HTAVAIL, check status */
  1925. if (bus->clkstate == CLK_PENDING) {
  1926. u8 clkctl, devctl = 0;
  1927. #ifdef DEBUG
  1928. /* Check for inconsistent device control */
  1929. devctl = brcmf_sdio_regrb(bus->sdiodev,
  1930. SBSDIO_DEVICE_CTL, &err);
  1931. if (err) {
  1932. brcmf_dbg(ERROR, "error reading DEVCTL: %d\n", err);
  1933. bus->sdiodev->bus_if->state = BRCMF_BUS_DOWN;
  1934. }
  1935. #endif /* DEBUG */
  1936. /* Read CSR, if clock on switch to AVAIL, else ignore */
  1937. clkctl = brcmf_sdio_regrb(bus->sdiodev,
  1938. SBSDIO_FUNC1_CHIPCLKCSR, &err);
  1939. if (err) {
  1940. brcmf_dbg(ERROR, "error reading CSR: %d\n",
  1941. err);
  1942. bus->sdiodev->bus_if->state = BRCMF_BUS_DOWN;
  1943. }
  1944. brcmf_dbg(INFO, "DPC: PENDING, devctl 0x%02x clkctl 0x%02x\n",
  1945. devctl, clkctl);
  1946. if (SBSDIO_HTAV(clkctl)) {
  1947. devctl = brcmf_sdio_regrb(bus->sdiodev,
  1948. SBSDIO_DEVICE_CTL, &err);
  1949. if (err) {
  1950. brcmf_dbg(ERROR, "error reading DEVCTL: %d\n",
  1951. err);
  1952. bus->sdiodev->bus_if->state = BRCMF_BUS_DOWN;
  1953. }
  1954. devctl &= ~SBSDIO_DEVCTL_CA_INT_ONLY;
  1955. brcmf_sdio_regwb(bus->sdiodev, SBSDIO_DEVICE_CTL,
  1956. devctl, &err);
  1957. if (err) {
  1958. brcmf_dbg(ERROR, "error writing DEVCTL: %d\n",
  1959. err);
  1960. bus->sdiodev->bus_if->state = BRCMF_BUS_DOWN;
  1961. }
  1962. bus->clkstate = CLK_AVAIL;
  1963. } else {
  1964. goto clkwait;
  1965. }
  1966. }
  1967. /* Make sure backplane clock is on */
  1968. brcmf_sdbrcm_clkctl(bus, CLK_AVAIL, true);
  1969. if (bus->clkstate == CLK_PENDING)
  1970. goto clkwait;
  1971. /* Pending interrupt indicates new device status */
  1972. if (bus->ipend) {
  1973. bus->ipend = false;
  1974. err = r_sdreg32(bus, &newstatus,
  1975. offsetof(struct sdpcmd_regs, intstatus));
  1976. bus->sdcnt.f1regdata++;
  1977. if (err != 0)
  1978. newstatus = 0;
  1979. newstatus &= bus->hostintmask;
  1980. bus->fcstate = !!(newstatus & I_HMB_FC_STATE);
  1981. if (newstatus) {
  1982. err = w_sdreg32(bus, newstatus,
  1983. offsetof(struct sdpcmd_regs,
  1984. intstatus));
  1985. bus->sdcnt.f1regdata++;
  1986. }
  1987. }
  1988. /* Merge new bits with previous */
  1989. intstatus |= newstatus;
  1990. bus->intstatus = 0;
  1991. /* Handle flow-control change: read new state in case our ack
  1992. * crossed another change interrupt. If change still set, assume
  1993. * FC ON for safety, let next loop through do the debounce.
  1994. */
  1995. if (intstatus & I_HMB_FC_CHANGE) {
  1996. intstatus &= ~I_HMB_FC_CHANGE;
  1997. err = w_sdreg32(bus, I_HMB_FC_CHANGE,
  1998. offsetof(struct sdpcmd_regs, intstatus));
  1999. err = r_sdreg32(bus, &newstatus,
  2000. offsetof(struct sdpcmd_regs, intstatus));
  2001. bus->sdcnt.f1regdata += 2;
  2002. bus->fcstate =
  2003. !!(newstatus & (I_HMB_FC_STATE | I_HMB_FC_CHANGE));
  2004. intstatus |= (newstatus & bus->hostintmask);
  2005. }
  2006. /* Handle host mailbox indication */
  2007. if (intstatus & I_HMB_HOST_INT) {
  2008. intstatus &= ~I_HMB_HOST_INT;
  2009. intstatus |= brcmf_sdbrcm_hostmail(bus);
  2010. }
  2011. /* Generally don't ask for these, can get CRC errors... */
  2012. if (intstatus & I_WR_OOSYNC) {
  2013. brcmf_dbg(ERROR, "Dongle reports WR_OOSYNC\n");
  2014. intstatus &= ~I_WR_OOSYNC;
  2015. }
  2016. if (intstatus & I_RD_OOSYNC) {
  2017. brcmf_dbg(ERROR, "Dongle reports RD_OOSYNC\n");
  2018. intstatus &= ~I_RD_OOSYNC;
  2019. }
  2020. if (intstatus & I_SBINT) {
  2021. brcmf_dbg(ERROR, "Dongle reports SBINT\n");
  2022. intstatus &= ~I_SBINT;
  2023. }
  2024. /* Would be active due to wake-wlan in gSPI */
  2025. if (intstatus & I_CHIPACTIVE) {
  2026. brcmf_dbg(INFO, "Dongle reports CHIPACTIVE\n");
  2027. intstatus &= ~I_CHIPACTIVE;
  2028. }
  2029. /* Ignore frame indications if rxskip is set */
  2030. if (bus->rxskip)
  2031. intstatus &= ~I_HMB_FRAME_IND;
  2032. /* On frame indication, read available frames */
  2033. if (PKT_AVAILABLE()) {
  2034. framecnt = brcmf_sdbrcm_readframes(bus, rxlimit, &rxdone);
  2035. if (rxdone || bus->rxskip)
  2036. intstatus &= ~I_HMB_FRAME_IND;
  2037. rxlimit -= min(framecnt, rxlimit);
  2038. }
  2039. /* Keep still-pending events for next scheduling */
  2040. bus->intstatus = intstatus;
  2041. clkwait:
  2042. brcmf_sdbrcm_clrintr(bus);
  2043. if (data_ok(bus) && bus->ctrl_frame_stat &&
  2044. (bus->clkstate == CLK_AVAIL)) {
  2045. int ret, i;
  2046. ret = brcmf_sdcard_send_buf(bus->sdiodev, bus->sdiodev->sbwad,
  2047. SDIO_FUNC_2, F2SYNC, bus->ctrl_frame_buf,
  2048. (u32) bus->ctrl_frame_len);
  2049. if (ret < 0) {
  2050. /* On failure, abort the command and
  2051. terminate the frame */
  2052. brcmf_dbg(INFO, "sdio error %d, abort command and terminate frame\n",
  2053. ret);
  2054. bus->sdcnt.tx_sderrs++;
  2055. brcmf_sdcard_abort(bus->sdiodev, SDIO_FUNC_2);
  2056. brcmf_sdio_regwb(bus->sdiodev, SBSDIO_FUNC1_FRAMECTRL,
  2057. SFC_WF_TERM, &err);
  2058. bus->sdcnt.f1regdata++;
  2059. for (i = 0; i < 3; i++) {
  2060. u8 hi, lo;
  2061. hi = brcmf_sdio_regrb(bus->sdiodev,
  2062. SBSDIO_FUNC1_WFRAMEBCHI,
  2063. &err);
  2064. lo = brcmf_sdio_regrb(bus->sdiodev,
  2065. SBSDIO_FUNC1_WFRAMEBCLO,
  2066. &err);
  2067. bus->sdcnt.f1regdata += 2;
  2068. if ((hi == 0) && (lo == 0))
  2069. break;
  2070. }
  2071. }
  2072. if (ret == 0)
  2073. bus->tx_seq = (bus->tx_seq + 1) % SDPCM_SEQUENCE_WRAP;
  2074. brcmf_dbg(INFO, "Return_dpc value is : %d\n", ret);
  2075. bus->ctrl_frame_stat = false;
  2076. brcmf_sdbrcm_wait_event_wakeup(bus);
  2077. }
  2078. /* Send queued frames (limit 1 if rx may still be pending) */
  2079. else if ((bus->clkstate == CLK_AVAIL) && !bus->fcstate &&
  2080. brcmu_pktq_mlen(&bus->txq, ~bus->flowcontrol) && txlimit
  2081. && data_ok(bus)) {
  2082. framecnt = rxdone ? txlimit : min(txlimit, bus->txminmax);
  2083. framecnt = brcmf_sdbrcm_sendfromq(bus, framecnt);
  2084. txlimit -= framecnt;
  2085. }
  2086. /* Resched if events or tx frames are pending,
  2087. else await next interrupt */
  2088. /* On failed register access, all bets are off:
  2089. no resched or interrupts */
  2090. if ((bus->sdiodev->bus_if->state == BRCMF_BUS_DOWN) || (err != 0)) {
  2091. brcmf_dbg(ERROR, "failed backplane access over SDIO, halting operation\n");
  2092. bus->sdiodev->bus_if->state = BRCMF_BUS_DOWN;
  2093. bus->intstatus = 0;
  2094. } else if (bus->clkstate == CLK_PENDING) {
  2095. brcmf_dbg(INFO, "rescheduled due to CLK_PENDING awaiting I_CHIPACTIVE interrupt\n");
  2096. resched = true;
  2097. } else if (bus->intstatus || bus->ipend ||
  2098. (!bus->fcstate && brcmu_pktq_mlen(&bus->txq, ~bus->flowcontrol)
  2099. && data_ok(bus)) || PKT_AVAILABLE()) {
  2100. resched = true;
  2101. }
  2102. bus->dpc_sched = resched;
  2103. /* If we're done for now, turn off clock request. */
  2104. if ((bus->clkstate != CLK_PENDING)
  2105. && bus->idletime == BRCMF_IDLE_IMMEDIATE) {
  2106. bus->activity = false;
  2107. brcmf_sdbrcm_clkctl(bus, CLK_NONE, false);
  2108. }
  2109. up(&bus->sdsem);
  2110. return resched;
  2111. }
  2112. static inline void brcmf_sdbrcm_adddpctsk(struct brcmf_sdio *bus)
  2113. {
  2114. struct list_head *new_hd;
  2115. unsigned long flags;
  2116. if (in_interrupt())
  2117. new_hd = kzalloc(sizeof(struct list_head), GFP_ATOMIC);
  2118. else
  2119. new_hd = kzalloc(sizeof(struct list_head), GFP_KERNEL);
  2120. if (new_hd == NULL)
  2121. return;
  2122. spin_lock_irqsave(&bus->dpc_tl_lock, flags);
  2123. list_add_tail(new_hd, &bus->dpc_tsklst);
  2124. spin_unlock_irqrestore(&bus->dpc_tl_lock, flags);
  2125. }
  2126. static int brcmf_sdbrcm_dpc_thread(void *data)
  2127. {
  2128. struct brcmf_sdio *bus = (struct brcmf_sdio *) data;
  2129. struct list_head *cur_hd, *tmp_hd;
  2130. unsigned long flags;
  2131. allow_signal(SIGTERM);
  2132. /* Run until signal received */
  2133. while (1) {
  2134. if (kthread_should_stop())
  2135. break;
  2136. if (list_empty(&bus->dpc_tsklst))
  2137. if (wait_for_completion_interruptible(&bus->dpc_wait))
  2138. break;
  2139. spin_lock_irqsave(&bus->dpc_tl_lock, flags);
  2140. list_for_each_safe(cur_hd, tmp_hd, &bus->dpc_tsklst) {
  2141. spin_unlock_irqrestore(&bus->dpc_tl_lock, flags);
  2142. if (bus->sdiodev->bus_if->state == BRCMF_BUS_DOWN) {
  2143. /* after stopping the bus, exit thread */
  2144. brcmf_sdbrcm_bus_stop(bus->sdiodev->dev);
  2145. bus->dpc_tsk = NULL;
  2146. spin_lock_irqsave(&bus->dpc_tl_lock, flags);
  2147. break;
  2148. }
  2149. if (brcmf_sdbrcm_dpc(bus))
  2150. brcmf_sdbrcm_adddpctsk(bus);
  2151. spin_lock_irqsave(&bus->dpc_tl_lock, flags);
  2152. list_del(cur_hd);
  2153. kfree(cur_hd);
  2154. }
  2155. spin_unlock_irqrestore(&bus->dpc_tl_lock, flags);
  2156. }
  2157. return 0;
  2158. }
  2159. static int brcmf_sdbrcm_bus_txdata(struct device *dev, struct sk_buff *pkt)
  2160. {
  2161. int ret = -EBADE;
  2162. uint datalen, prec;
  2163. struct brcmf_bus *bus_if = dev_get_drvdata(dev);
  2164. struct brcmf_sdio_dev *sdiodev = bus_if->bus_priv.sdio;
  2165. struct brcmf_sdio *bus = sdiodev->bus;
  2166. brcmf_dbg(TRACE, "Enter\n");
  2167. datalen = pkt->len;
  2168. /* Add space for the header */
  2169. skb_push(pkt, SDPCM_HDRLEN);
  2170. /* precondition: IS_ALIGNED((unsigned long)(pkt->data), 2) */
  2171. prec = prio2prec((pkt->priority & PRIOMASK));
  2172. /* Check for existing queue, current flow-control,
  2173. pending event, or pending clock */
  2174. brcmf_dbg(TRACE, "deferring pktq len %d\n", pktq_len(&bus->txq));
  2175. bus->sdcnt.fcqueued++;
  2176. /* Priority based enq */
  2177. spin_lock_bh(&bus->txqlock);
  2178. if (!brcmf_c_prec_enq(bus->sdiodev->dev, &bus->txq, pkt, prec)) {
  2179. skb_pull(pkt, SDPCM_HDRLEN);
  2180. brcmf_txcomplete(bus->sdiodev->dev, pkt, false);
  2181. brcmu_pkt_buf_free_skb(pkt);
  2182. brcmf_dbg(ERROR, "out of bus->txq !!!\n");
  2183. ret = -ENOSR;
  2184. } else {
  2185. ret = 0;
  2186. }
  2187. spin_unlock_bh(&bus->txqlock);
  2188. if (pktq_len(&bus->txq) >= TXHI) {
  2189. bus->txoff = true;
  2190. brcmf_txflowblock(bus->sdiodev->dev, true);
  2191. }
  2192. #ifdef DEBUG
  2193. if (pktq_plen(&bus->txq, prec) > qcount[prec])
  2194. qcount[prec] = pktq_plen(&bus->txq, prec);
  2195. #endif
  2196. /* Schedule DPC if needed to send queued packet(s) */
  2197. if (!bus->dpc_sched) {
  2198. bus->dpc_sched = true;
  2199. if (bus->dpc_tsk) {
  2200. brcmf_sdbrcm_adddpctsk(bus);
  2201. complete(&bus->dpc_wait);
  2202. }
  2203. }
  2204. return ret;
  2205. }
  2206. static int
  2207. brcmf_sdbrcm_membytes(struct brcmf_sdio *bus, bool write, u32 address, u8 *data,
  2208. uint size)
  2209. {
  2210. int bcmerror = 0;
  2211. u32 sdaddr;
  2212. uint dsize;
  2213. /* Determine initial transfer parameters */
  2214. sdaddr = address & SBSDIO_SB_OFT_ADDR_MASK;
  2215. if ((sdaddr + size) & SBSDIO_SBWINDOW_MASK)
  2216. dsize = (SBSDIO_SB_OFT_ADDR_LIMIT - sdaddr);
  2217. else
  2218. dsize = size;
  2219. /* Set the backplane window to include the start address */
  2220. bcmerror = brcmf_sdcard_set_sbaddr_window(bus->sdiodev, address);
  2221. if (bcmerror) {
  2222. brcmf_dbg(ERROR, "window change failed\n");
  2223. goto xfer_done;
  2224. }
  2225. /* Do the transfer(s) */
  2226. while (size) {
  2227. brcmf_dbg(INFO, "%s %d bytes at offset 0x%08x in window 0x%08x\n",
  2228. write ? "write" : "read", dsize,
  2229. sdaddr, address & SBSDIO_SBWINDOW_MASK);
  2230. bcmerror = brcmf_sdcard_rwdata(bus->sdiodev, write,
  2231. sdaddr, data, dsize);
  2232. if (bcmerror) {
  2233. brcmf_dbg(ERROR, "membytes transfer failed\n");
  2234. break;
  2235. }
  2236. /* Adjust for next transfer (if any) */
  2237. size -= dsize;
  2238. if (size) {
  2239. data += dsize;
  2240. address += dsize;
  2241. bcmerror = brcmf_sdcard_set_sbaddr_window(bus->sdiodev,
  2242. address);
  2243. if (bcmerror) {
  2244. brcmf_dbg(ERROR, "window change failed\n");
  2245. break;
  2246. }
  2247. sdaddr = 0;
  2248. dsize = min_t(uint, SBSDIO_SB_OFT_ADDR_LIMIT, size);
  2249. }
  2250. }
  2251. xfer_done:
  2252. /* Return the window to backplane enumeration space for core access */
  2253. if (brcmf_sdcard_set_sbaddr_window(bus->sdiodev, bus->sdiodev->sbwad))
  2254. brcmf_dbg(ERROR, "FAILED to set window back to 0x%x\n",
  2255. bus->sdiodev->sbwad);
  2256. return bcmerror;
  2257. }
  2258. #ifdef DEBUG
  2259. #define CONSOLE_LINE_MAX 192
  2260. static int brcmf_sdbrcm_readconsole(struct brcmf_sdio *bus)
  2261. {
  2262. struct brcmf_console *c = &bus->console;
  2263. u8 line[CONSOLE_LINE_MAX], ch;
  2264. u32 n, idx, addr;
  2265. int rv;
  2266. /* Don't do anything until FWREADY updates console address */
  2267. if (bus->console_addr == 0)
  2268. return 0;
  2269. /* Read console log struct */
  2270. addr = bus->console_addr + offsetof(struct rte_console, log_le);
  2271. rv = brcmf_sdbrcm_membytes(bus, false, addr, (u8 *)&c->log_le,
  2272. sizeof(c->log_le));
  2273. if (rv < 0)
  2274. return rv;
  2275. /* Allocate console buffer (one time only) */
  2276. if (c->buf == NULL) {
  2277. c->bufsize = le32_to_cpu(c->log_le.buf_size);
  2278. c->buf = kmalloc(c->bufsize, GFP_ATOMIC);
  2279. if (c->buf == NULL)
  2280. return -ENOMEM;
  2281. }
  2282. idx = le32_to_cpu(c->log_le.idx);
  2283. /* Protect against corrupt value */
  2284. if (idx > c->bufsize)
  2285. return -EBADE;
  2286. /* Skip reading the console buffer if the index pointer
  2287. has not moved */
  2288. if (idx == c->last)
  2289. return 0;
  2290. /* Read the console buffer */
  2291. addr = le32_to_cpu(c->log_le.buf);
  2292. rv = brcmf_sdbrcm_membytes(bus, false, addr, c->buf, c->bufsize);
  2293. if (rv < 0)
  2294. return rv;
  2295. while (c->last != idx) {
  2296. for (n = 0; n < CONSOLE_LINE_MAX - 2; n++) {
  2297. if (c->last == idx) {
  2298. /* This would output a partial line.
  2299. * Instead, back up
  2300. * the buffer pointer and output this
  2301. * line next time around.
  2302. */
  2303. if (c->last >= n)
  2304. c->last -= n;
  2305. else
  2306. c->last = c->bufsize - n;
  2307. goto break2;
  2308. }
  2309. ch = c->buf[c->last];
  2310. c->last = (c->last + 1) % c->bufsize;
  2311. if (ch == '\n')
  2312. break;
  2313. line[n] = ch;
  2314. }
  2315. if (n > 0) {
  2316. if (line[n - 1] == '\r')
  2317. n--;
  2318. line[n] = 0;
  2319. pr_debug("CONSOLE: %s\n", line);
  2320. }
  2321. }
  2322. break2:
  2323. return 0;
  2324. }
  2325. #endif /* DEBUG */
  2326. static int brcmf_tx_frame(struct brcmf_sdio *bus, u8 *frame, u16 len)
  2327. {
  2328. int i;
  2329. int ret;
  2330. bus->ctrl_frame_stat = false;
  2331. ret = brcmf_sdcard_send_buf(bus->sdiodev, bus->sdiodev->sbwad,
  2332. SDIO_FUNC_2, F2SYNC, frame, len);
  2333. if (ret < 0) {
  2334. /* On failure, abort the command and terminate the frame */
  2335. brcmf_dbg(INFO, "sdio error %d, abort command and terminate frame\n",
  2336. ret);
  2337. bus->sdcnt.tx_sderrs++;
  2338. brcmf_sdcard_abort(bus->sdiodev, SDIO_FUNC_2);
  2339. brcmf_sdio_regwb(bus->sdiodev, SBSDIO_FUNC1_FRAMECTRL,
  2340. SFC_WF_TERM, NULL);
  2341. bus->sdcnt.f1regdata++;
  2342. for (i = 0; i < 3; i++) {
  2343. u8 hi, lo;
  2344. hi = brcmf_sdio_regrb(bus->sdiodev,
  2345. SBSDIO_FUNC1_WFRAMEBCHI, NULL);
  2346. lo = brcmf_sdio_regrb(bus->sdiodev,
  2347. SBSDIO_FUNC1_WFRAMEBCLO, NULL);
  2348. bus->sdcnt.f1regdata += 2;
  2349. if (hi == 0 && lo == 0)
  2350. break;
  2351. }
  2352. return ret;
  2353. }
  2354. bus->tx_seq = (bus->tx_seq + 1) % SDPCM_SEQUENCE_WRAP;
  2355. return ret;
  2356. }
  2357. static int
  2358. brcmf_sdbrcm_bus_txctl(struct device *dev, unsigned char *msg, uint msglen)
  2359. {
  2360. u8 *frame;
  2361. u16 len;
  2362. u32 swheader;
  2363. uint retries = 0;
  2364. u8 doff = 0;
  2365. int ret = -1;
  2366. struct brcmf_bus *bus_if = dev_get_drvdata(dev);
  2367. struct brcmf_sdio_dev *sdiodev = bus_if->bus_priv.sdio;
  2368. struct brcmf_sdio *bus = sdiodev->bus;
  2369. brcmf_dbg(TRACE, "Enter\n");
  2370. /* Back the pointer to make a room for bus header */
  2371. frame = msg - SDPCM_HDRLEN;
  2372. len = (msglen += SDPCM_HDRLEN);
  2373. /* Add alignment padding (optional for ctl frames) */
  2374. doff = ((unsigned long)frame % BRCMF_SDALIGN);
  2375. if (doff) {
  2376. frame -= doff;
  2377. len += doff;
  2378. msglen += doff;
  2379. memset(frame, 0, doff + SDPCM_HDRLEN);
  2380. }
  2381. /* precondition: doff < BRCMF_SDALIGN */
  2382. doff += SDPCM_HDRLEN;
  2383. /* Round send length to next SDIO block */
  2384. if (bus->roundup && bus->blocksize && (len > bus->blocksize)) {
  2385. u16 pad = bus->blocksize - (len % bus->blocksize);
  2386. if ((pad <= bus->roundup) && (pad < bus->blocksize))
  2387. len += pad;
  2388. } else if (len % BRCMF_SDALIGN) {
  2389. len += BRCMF_SDALIGN - (len % BRCMF_SDALIGN);
  2390. }
  2391. /* Satisfy length-alignment requirements */
  2392. if (len & (ALIGNMENT - 1))
  2393. len = roundup(len, ALIGNMENT);
  2394. /* precondition: IS_ALIGNED((unsigned long)frame, 2) */
  2395. /* Need to lock here to protect txseq and SDIO tx calls */
  2396. down(&bus->sdsem);
  2397. /* Make sure backplane clock is on */
  2398. brcmf_sdbrcm_clkctl(bus, CLK_AVAIL, false);
  2399. /* Hardware tag: 2 byte len followed by 2 byte ~len check (all LE) */
  2400. *(__le16 *) frame = cpu_to_le16((u16) msglen);
  2401. *(((__le16 *) frame) + 1) = cpu_to_le16(~msglen);
  2402. /* Software tag: channel, sequence number, data offset */
  2403. swheader =
  2404. ((SDPCM_CONTROL_CHANNEL << SDPCM_CHANNEL_SHIFT) &
  2405. SDPCM_CHANNEL_MASK)
  2406. | bus->tx_seq | ((doff << SDPCM_DOFFSET_SHIFT) &
  2407. SDPCM_DOFFSET_MASK);
  2408. put_unaligned_le32(swheader, frame + SDPCM_FRAMETAG_LEN);
  2409. put_unaligned_le32(0, frame + SDPCM_FRAMETAG_LEN + sizeof(swheader));
  2410. if (!data_ok(bus)) {
  2411. brcmf_dbg(INFO, "No bus credit bus->tx_max %d, bus->tx_seq %d\n",
  2412. bus->tx_max, bus->tx_seq);
  2413. bus->ctrl_frame_stat = true;
  2414. /* Send from dpc */
  2415. bus->ctrl_frame_buf = frame;
  2416. bus->ctrl_frame_len = len;
  2417. brcmf_sdbrcm_wait_for_event(bus, &bus->ctrl_frame_stat);
  2418. if (!bus->ctrl_frame_stat) {
  2419. brcmf_dbg(INFO, "ctrl_frame_stat == false\n");
  2420. ret = 0;
  2421. } else {
  2422. brcmf_dbg(INFO, "ctrl_frame_stat == true\n");
  2423. ret = -1;
  2424. }
  2425. }
  2426. if (ret == -1) {
  2427. brcmf_dbg_hex_dump(BRCMF_BYTES_ON() && BRCMF_CTL_ON(),
  2428. frame, len, "Tx Frame:\n");
  2429. brcmf_dbg_hex_dump(!(BRCMF_BYTES_ON() && BRCMF_CTL_ON()) &&
  2430. BRCMF_HDRS_ON(),
  2431. frame, min_t(u16, len, 16), "TxHdr:\n");
  2432. do {
  2433. ret = brcmf_tx_frame(bus, frame, len);
  2434. } while (ret < 0 && retries++ < TXRETRIES);
  2435. }
  2436. if ((bus->idletime == BRCMF_IDLE_IMMEDIATE) && !bus->dpc_sched) {
  2437. bus->activity = false;
  2438. brcmf_sdbrcm_clkctl(bus, CLK_NONE, true);
  2439. }
  2440. up(&bus->sdsem);
  2441. if (ret)
  2442. bus->sdcnt.tx_ctlerrs++;
  2443. else
  2444. bus->sdcnt.tx_ctlpkts++;
  2445. return ret ? -EIO : 0;
  2446. }
  2447. #ifdef DEBUG
  2448. static inline bool brcmf_sdio_valid_shared_address(u32 addr)
  2449. {
  2450. return !(addr == 0 || ((~addr >> 16) & 0xffff) == (addr & 0xffff));
  2451. }
  2452. static int brcmf_sdio_readshared(struct brcmf_sdio *bus,
  2453. struct sdpcm_shared *sh)
  2454. {
  2455. u32 addr;
  2456. int rv;
  2457. u32 shaddr = 0;
  2458. struct sdpcm_shared_le sh_le;
  2459. __le32 addr_le;
  2460. shaddr = bus->ramsize - 4;
  2461. /*
  2462. * Read last word in socram to determine
  2463. * address of sdpcm_shared structure
  2464. */
  2465. rv = brcmf_sdbrcm_membytes(bus, false, shaddr,
  2466. (u8 *)&addr_le, 4);
  2467. if (rv < 0)
  2468. return rv;
  2469. addr = le32_to_cpu(addr_le);
  2470. brcmf_dbg(INFO, "sdpcm_shared address 0x%08X\n", addr);
  2471. /*
  2472. * Check if addr is valid.
  2473. * NVRAM length at the end of memory should have been overwritten.
  2474. */
  2475. if (!brcmf_sdio_valid_shared_address(addr)) {
  2476. brcmf_dbg(ERROR, "invalid sdpcm_shared address 0x%08X\n",
  2477. addr);
  2478. return -EINVAL;
  2479. }
  2480. /* Read hndrte_shared structure */
  2481. rv = brcmf_sdbrcm_membytes(bus, false, addr, (u8 *)&sh_le,
  2482. sizeof(struct sdpcm_shared_le));
  2483. if (rv < 0)
  2484. return rv;
  2485. /* Endianness */
  2486. sh->flags = le32_to_cpu(sh_le.flags);
  2487. sh->trap_addr = le32_to_cpu(sh_le.trap_addr);
  2488. sh->assert_exp_addr = le32_to_cpu(sh_le.assert_exp_addr);
  2489. sh->assert_file_addr = le32_to_cpu(sh_le.assert_file_addr);
  2490. sh->assert_line = le32_to_cpu(sh_le.assert_line);
  2491. sh->console_addr = le32_to_cpu(sh_le.console_addr);
  2492. sh->msgtrace_addr = le32_to_cpu(sh_le.msgtrace_addr);
  2493. if ((sh->flags & SDPCM_SHARED_VERSION_MASK) != SDPCM_SHARED_VERSION) {
  2494. brcmf_dbg(ERROR,
  2495. "sdpcm_shared version mismatch: dhd %d dongle %d\n",
  2496. SDPCM_SHARED_VERSION,
  2497. sh->flags & SDPCM_SHARED_VERSION_MASK);
  2498. return -EPROTO;
  2499. }
  2500. return 0;
  2501. }
  2502. static int brcmf_sdio_dump_console(struct brcmf_sdio *bus,
  2503. struct sdpcm_shared *sh, char __user *data,
  2504. size_t count)
  2505. {
  2506. u32 addr, console_ptr, console_size, console_index;
  2507. char *conbuf = NULL;
  2508. __le32 sh_val;
  2509. int rv;
  2510. loff_t pos = 0;
  2511. int nbytes = 0;
  2512. /* obtain console information from device memory */
  2513. addr = sh->console_addr + offsetof(struct rte_console, log_le);
  2514. rv = brcmf_sdbrcm_membytes(bus, false, addr,
  2515. (u8 *)&sh_val, sizeof(u32));
  2516. if (rv < 0)
  2517. return rv;
  2518. console_ptr = le32_to_cpu(sh_val);
  2519. addr = sh->console_addr + offsetof(struct rte_console, log_le.buf_size);
  2520. rv = brcmf_sdbrcm_membytes(bus, false, addr,
  2521. (u8 *)&sh_val, sizeof(u32));
  2522. if (rv < 0)
  2523. return rv;
  2524. console_size = le32_to_cpu(sh_val);
  2525. addr = sh->console_addr + offsetof(struct rte_console, log_le.idx);
  2526. rv = brcmf_sdbrcm_membytes(bus, false, addr,
  2527. (u8 *)&sh_val, sizeof(u32));
  2528. if (rv < 0)
  2529. return rv;
  2530. console_index = le32_to_cpu(sh_val);
  2531. /* allocate buffer for console data */
  2532. if (console_size <= CONSOLE_BUFFER_MAX)
  2533. conbuf = vzalloc(console_size+1);
  2534. if (!conbuf)
  2535. return -ENOMEM;
  2536. /* obtain the console data from device */
  2537. conbuf[console_size] = '\0';
  2538. rv = brcmf_sdbrcm_membytes(bus, false, console_ptr, (u8 *)conbuf,
  2539. console_size);
  2540. if (rv < 0)
  2541. goto done;
  2542. rv = simple_read_from_buffer(data, count, &pos,
  2543. conbuf + console_index,
  2544. console_size - console_index);
  2545. if (rv < 0)
  2546. goto done;
  2547. nbytes = rv;
  2548. if (console_index > 0) {
  2549. pos = 0;
  2550. rv = simple_read_from_buffer(data+nbytes, count, &pos,
  2551. conbuf, console_index - 1);
  2552. if (rv < 0)
  2553. goto done;
  2554. rv += nbytes;
  2555. }
  2556. done:
  2557. vfree(conbuf);
  2558. return rv;
  2559. }
  2560. static int brcmf_sdio_trap_info(struct brcmf_sdio *bus, struct sdpcm_shared *sh,
  2561. char __user *data, size_t count)
  2562. {
  2563. int error, res;
  2564. char buf[350];
  2565. struct brcmf_trap_info tr;
  2566. int nbytes;
  2567. loff_t pos = 0;
  2568. if ((sh->flags & SDPCM_SHARED_TRAP) == 0)
  2569. return 0;
  2570. error = brcmf_sdbrcm_membytes(bus, false, sh->trap_addr, (u8 *)&tr,
  2571. sizeof(struct brcmf_trap_info));
  2572. if (error < 0)
  2573. return error;
  2574. nbytes = brcmf_sdio_dump_console(bus, sh, data, count);
  2575. if (nbytes < 0)
  2576. return nbytes;
  2577. res = scnprintf(buf, sizeof(buf),
  2578. "dongle trap info: type 0x%x @ epc 0x%08x\n"
  2579. " cpsr 0x%08x spsr 0x%08x sp 0x%08x\n"
  2580. " lr 0x%08x pc 0x%08x offset 0x%x\n"
  2581. " r0 0x%08x r1 0x%08x r2 0x%08x r3 0x%08x\n"
  2582. " r4 0x%08x r5 0x%08x r6 0x%08x r7 0x%08x\n",
  2583. le32_to_cpu(tr.type), le32_to_cpu(tr.epc),
  2584. le32_to_cpu(tr.cpsr), le32_to_cpu(tr.spsr),
  2585. le32_to_cpu(tr.r13), le32_to_cpu(tr.r14),
  2586. le32_to_cpu(tr.pc), sh->trap_addr,
  2587. le32_to_cpu(tr.r0), le32_to_cpu(tr.r1),
  2588. le32_to_cpu(tr.r2), le32_to_cpu(tr.r3),
  2589. le32_to_cpu(tr.r4), le32_to_cpu(tr.r5),
  2590. le32_to_cpu(tr.r6), le32_to_cpu(tr.r7));
  2591. error = simple_read_from_buffer(data+nbytes, count, &pos, buf, res);
  2592. if (error < 0)
  2593. return error;
  2594. nbytes += error;
  2595. return nbytes;
  2596. }
  2597. static int brcmf_sdio_assert_info(struct brcmf_sdio *bus,
  2598. struct sdpcm_shared *sh, char __user *data,
  2599. size_t count)
  2600. {
  2601. int error = 0;
  2602. char buf[200];
  2603. char file[80] = "?";
  2604. char expr[80] = "<???>";
  2605. int res;
  2606. loff_t pos = 0;
  2607. if ((sh->flags & SDPCM_SHARED_ASSERT_BUILT) == 0) {
  2608. brcmf_dbg(INFO, "firmware not built with -assert\n");
  2609. return 0;
  2610. } else if ((sh->flags & SDPCM_SHARED_ASSERT) == 0) {
  2611. brcmf_dbg(INFO, "no assert in dongle\n");
  2612. return 0;
  2613. }
  2614. if (sh->assert_file_addr != 0) {
  2615. error = brcmf_sdbrcm_membytes(bus, false, sh->assert_file_addr,
  2616. (u8 *)file, 80);
  2617. if (error < 0)
  2618. return error;
  2619. }
  2620. if (sh->assert_exp_addr != 0) {
  2621. error = brcmf_sdbrcm_membytes(bus, false, sh->assert_exp_addr,
  2622. (u8 *)expr, 80);
  2623. if (error < 0)
  2624. return error;
  2625. }
  2626. res = scnprintf(buf, sizeof(buf),
  2627. "dongle assert: %s:%d: assert(%s)\n",
  2628. file, sh->assert_line, expr);
  2629. return simple_read_from_buffer(data, count, &pos, buf, res);
  2630. }
  2631. static int brcmf_sdbrcm_checkdied(struct brcmf_sdio *bus)
  2632. {
  2633. int error;
  2634. struct sdpcm_shared sh;
  2635. down(&bus->sdsem);
  2636. error = brcmf_sdio_readshared(bus, &sh);
  2637. up(&bus->sdsem);
  2638. if (error < 0)
  2639. return error;
  2640. if ((sh.flags & SDPCM_SHARED_ASSERT_BUILT) == 0)
  2641. brcmf_dbg(INFO, "firmware not built with -assert\n");
  2642. else if (sh.flags & SDPCM_SHARED_ASSERT)
  2643. brcmf_dbg(ERROR, "assertion in dongle\n");
  2644. if (sh.flags & SDPCM_SHARED_TRAP)
  2645. brcmf_dbg(ERROR, "firmware trap in dongle\n");
  2646. return 0;
  2647. }
  2648. static int brcmf_sdbrcm_died_dump(struct brcmf_sdio *bus, char __user *data,
  2649. size_t count, loff_t *ppos)
  2650. {
  2651. int error = 0;
  2652. struct sdpcm_shared sh;
  2653. int nbytes = 0;
  2654. loff_t pos = *ppos;
  2655. if (pos != 0)
  2656. return 0;
  2657. down(&bus->sdsem);
  2658. error = brcmf_sdio_readshared(bus, &sh);
  2659. if (error < 0)
  2660. goto done;
  2661. error = brcmf_sdio_assert_info(bus, &sh, data, count);
  2662. if (error < 0)
  2663. goto done;
  2664. nbytes = error;
  2665. error = brcmf_sdio_trap_info(bus, &sh, data, count);
  2666. if (error < 0)
  2667. goto done;
  2668. error += nbytes;
  2669. *ppos += error;
  2670. done:
  2671. up(&bus->sdsem);
  2672. return error;
  2673. }
  2674. static ssize_t brcmf_sdio_forensic_read(struct file *f, char __user *data,
  2675. size_t count, loff_t *ppos)
  2676. {
  2677. struct brcmf_sdio *bus = f->private_data;
  2678. int res;
  2679. res = brcmf_sdbrcm_died_dump(bus, data, count, ppos);
  2680. if (res > 0)
  2681. *ppos += res;
  2682. return (ssize_t)res;
  2683. }
  2684. static const struct file_operations brcmf_sdio_forensic_ops = {
  2685. .owner = THIS_MODULE,
  2686. .open = simple_open,
  2687. .read = brcmf_sdio_forensic_read
  2688. };
  2689. static void brcmf_sdio_debugfs_create(struct brcmf_sdio *bus)
  2690. {
  2691. struct brcmf_pub *drvr = bus->sdiodev->bus_if->drvr;
  2692. struct dentry *dentry = brcmf_debugfs_get_devdir(drvr);
  2693. if (IS_ERR_OR_NULL(dentry))
  2694. return;
  2695. debugfs_create_file("forensics", S_IRUGO, dentry, bus,
  2696. &brcmf_sdio_forensic_ops);
  2697. brcmf_debugfs_create_sdio_count(drvr, &bus->sdcnt);
  2698. }
  2699. #else
  2700. static int brcmf_sdbrcm_checkdied(struct brcmf_sdio *bus)
  2701. {
  2702. return 0;
  2703. }
  2704. static void brcmf_sdio_debugfs_create(struct brcmf_sdio *bus)
  2705. {
  2706. }
  2707. #endif /* DEBUG */
  2708. static int
  2709. brcmf_sdbrcm_bus_rxctl(struct device *dev, unsigned char *msg, uint msglen)
  2710. {
  2711. int timeleft;
  2712. uint rxlen = 0;
  2713. bool pending;
  2714. struct brcmf_bus *bus_if = dev_get_drvdata(dev);
  2715. struct brcmf_sdio_dev *sdiodev = bus_if->bus_priv.sdio;
  2716. struct brcmf_sdio *bus = sdiodev->bus;
  2717. brcmf_dbg(TRACE, "Enter\n");
  2718. /* Wait until control frame is available */
  2719. timeleft = brcmf_sdbrcm_dcmd_resp_wait(bus, &bus->rxlen, &pending);
  2720. down(&bus->sdsem);
  2721. rxlen = bus->rxlen;
  2722. memcpy(msg, bus->rxctl, min(msglen, rxlen));
  2723. bus->rxlen = 0;
  2724. up(&bus->sdsem);
  2725. if (rxlen) {
  2726. brcmf_dbg(CTL, "resumed on rxctl frame, got %d expected %d\n",
  2727. rxlen, msglen);
  2728. } else if (timeleft == 0) {
  2729. brcmf_dbg(ERROR, "resumed on timeout\n");
  2730. brcmf_sdbrcm_checkdied(bus);
  2731. } else if (pending) {
  2732. brcmf_dbg(CTL, "cancelled\n");
  2733. return -ERESTARTSYS;
  2734. } else {
  2735. brcmf_dbg(CTL, "resumed for unknown reason?\n");
  2736. brcmf_sdbrcm_checkdied(bus);
  2737. }
  2738. if (rxlen)
  2739. bus->sdcnt.rx_ctlpkts++;
  2740. else
  2741. bus->sdcnt.rx_ctlerrs++;
  2742. return rxlen ? (int)rxlen : -ETIMEDOUT;
  2743. }
  2744. static int brcmf_sdbrcm_write_vars(struct brcmf_sdio *bus)
  2745. {
  2746. int bcmerror = 0;
  2747. u32 varaddr;
  2748. u32 varsizew;
  2749. __le32 varsizew_le;
  2750. #ifdef DEBUG
  2751. char *nvram_ularray;
  2752. #endif /* DEBUG */
  2753. /* Even if there are no vars are to be written, we still
  2754. need to set the ramsize. */
  2755. varaddr = (bus->ramsize - 4) - bus->varsz;
  2756. if (bus->vars) {
  2757. /* Write the vars list */
  2758. bcmerror = brcmf_sdbrcm_membytes(bus, true, varaddr,
  2759. bus->vars, bus->varsz);
  2760. #ifdef DEBUG
  2761. /* Verify NVRAM bytes */
  2762. brcmf_dbg(INFO, "Compare NVRAM dl & ul; varsize=%d\n",
  2763. bus->varsz);
  2764. nvram_ularray = kmalloc(bus->varsz, GFP_ATOMIC);
  2765. if (!nvram_ularray)
  2766. return -ENOMEM;
  2767. /* Upload image to verify downloaded contents. */
  2768. memset(nvram_ularray, 0xaa, bus->varsz);
  2769. /* Read the vars list to temp buffer for comparison */
  2770. bcmerror = brcmf_sdbrcm_membytes(bus, false, varaddr,
  2771. nvram_ularray, bus->varsz);
  2772. if (bcmerror) {
  2773. brcmf_dbg(ERROR, "error %d on reading %d nvram bytes at 0x%08x\n",
  2774. bcmerror, bus->varsz, varaddr);
  2775. }
  2776. /* Compare the org NVRAM with the one read from RAM */
  2777. if (memcmp(bus->vars, nvram_ularray, bus->varsz))
  2778. brcmf_dbg(ERROR, "Downloaded NVRAM image is corrupted\n");
  2779. else
  2780. brcmf_dbg(ERROR, "Download/Upload/Compare of NVRAM ok\n");
  2781. kfree(nvram_ularray);
  2782. #endif /* DEBUG */
  2783. }
  2784. /* adjust to the user specified RAM */
  2785. brcmf_dbg(INFO, "Physical memory size: %d\n", bus->ramsize);
  2786. brcmf_dbg(INFO, "Vars are at %d, orig varsize is %d\n",
  2787. varaddr, bus->varsz);
  2788. /*
  2789. * Determine the length token:
  2790. * Varsize, converted to words, in lower 16-bits, checksum
  2791. * in upper 16-bits.
  2792. */
  2793. if (bcmerror) {
  2794. varsizew = 0;
  2795. varsizew_le = cpu_to_le32(0);
  2796. } else {
  2797. varsizew = bus->varsz / 4;
  2798. varsizew = (~varsizew << 16) | (varsizew & 0x0000FFFF);
  2799. varsizew_le = cpu_to_le32(varsizew);
  2800. }
  2801. brcmf_dbg(INFO, "New varsize is %d, length token=0x%08x\n",
  2802. bus->varsz, varsizew);
  2803. /* Write the length token to the last word */
  2804. bcmerror = brcmf_sdbrcm_membytes(bus, true, (bus->ramsize - 4),
  2805. (u8 *)&varsizew_le, 4);
  2806. return bcmerror;
  2807. }
  2808. static int brcmf_sdbrcm_download_state(struct brcmf_sdio *bus, bool enter)
  2809. {
  2810. int bcmerror = 0;
  2811. struct chip_info *ci = bus->ci;
  2812. /* To enter download state, disable ARM and reset SOCRAM.
  2813. * To exit download state, simply reset ARM (default is RAM boot).
  2814. */
  2815. if (enter) {
  2816. bus->alp_only = true;
  2817. ci->coredisable(bus->sdiodev, ci, BCMA_CORE_ARM_CM3);
  2818. ci->resetcore(bus->sdiodev, ci, BCMA_CORE_INTERNAL_MEM);
  2819. /* Clear the top bit of memory */
  2820. if (bus->ramsize) {
  2821. u32 zeros = 0;
  2822. brcmf_sdbrcm_membytes(bus, true, bus->ramsize - 4,
  2823. (u8 *)&zeros, 4);
  2824. }
  2825. } else {
  2826. if (!ci->iscoreup(bus->sdiodev, ci, BCMA_CORE_INTERNAL_MEM)) {
  2827. brcmf_dbg(ERROR, "SOCRAM core is down after reset?\n");
  2828. bcmerror = -EBADE;
  2829. goto fail;
  2830. }
  2831. bcmerror = brcmf_sdbrcm_write_vars(bus);
  2832. if (bcmerror) {
  2833. brcmf_dbg(ERROR, "no vars written to RAM\n");
  2834. bcmerror = 0;
  2835. }
  2836. w_sdreg32(bus, 0xFFFFFFFF,
  2837. offsetof(struct sdpcmd_regs, intstatus));
  2838. ci->resetcore(bus->sdiodev, ci, BCMA_CORE_ARM_CM3);
  2839. /* Allow HT Clock now that the ARM is running. */
  2840. bus->alp_only = false;
  2841. bus->sdiodev->bus_if->state = BRCMF_BUS_LOAD;
  2842. }
  2843. fail:
  2844. return bcmerror;
  2845. }
  2846. static int brcmf_sdbrcm_get_image(char *buf, int len, struct brcmf_sdio *bus)
  2847. {
  2848. if (bus->firmware->size < bus->fw_ptr + len)
  2849. len = bus->firmware->size - bus->fw_ptr;
  2850. memcpy(buf, &bus->firmware->data[bus->fw_ptr], len);
  2851. bus->fw_ptr += len;
  2852. return len;
  2853. }
  2854. static int brcmf_sdbrcm_download_code_file(struct brcmf_sdio *bus)
  2855. {
  2856. int offset = 0;
  2857. uint len;
  2858. u8 *memblock = NULL, *memptr;
  2859. int ret;
  2860. brcmf_dbg(INFO, "Enter\n");
  2861. ret = request_firmware(&bus->firmware, BRCMF_SDIO_FW_NAME,
  2862. &bus->sdiodev->func[2]->dev);
  2863. if (ret) {
  2864. brcmf_dbg(ERROR, "Fail to request firmware %d\n", ret);
  2865. return ret;
  2866. }
  2867. bus->fw_ptr = 0;
  2868. memptr = memblock = kmalloc(MEMBLOCK + BRCMF_SDALIGN, GFP_ATOMIC);
  2869. if (memblock == NULL) {
  2870. ret = -ENOMEM;
  2871. goto err;
  2872. }
  2873. if ((u32)(unsigned long)memblock % BRCMF_SDALIGN)
  2874. memptr += (BRCMF_SDALIGN -
  2875. ((u32)(unsigned long)memblock % BRCMF_SDALIGN));
  2876. /* Download image */
  2877. while ((len =
  2878. brcmf_sdbrcm_get_image((char *)memptr, MEMBLOCK, bus))) {
  2879. ret = brcmf_sdbrcm_membytes(bus, true, offset, memptr, len);
  2880. if (ret) {
  2881. brcmf_dbg(ERROR, "error %d on writing %d membytes at 0x%08x\n",
  2882. ret, MEMBLOCK, offset);
  2883. goto err;
  2884. }
  2885. offset += MEMBLOCK;
  2886. }
  2887. err:
  2888. kfree(memblock);
  2889. release_firmware(bus->firmware);
  2890. bus->fw_ptr = 0;
  2891. return ret;
  2892. }
  2893. /*
  2894. * ProcessVars:Takes a buffer of "<var>=<value>\n" lines read from a file
  2895. * and ending in a NUL.
  2896. * Removes carriage returns, empty lines, comment lines, and converts
  2897. * newlines to NULs.
  2898. * Shortens buffer as needed and pads with NULs. End of buffer is marked
  2899. * by two NULs.
  2900. */
  2901. static int brcmf_process_nvram_vars(struct brcmf_sdio *bus)
  2902. {
  2903. char *varbuf;
  2904. char *dp;
  2905. bool findNewline;
  2906. int column;
  2907. int ret = 0;
  2908. uint buf_len, n, len;
  2909. len = bus->firmware->size;
  2910. varbuf = vmalloc(len);
  2911. if (!varbuf)
  2912. return -ENOMEM;
  2913. memcpy(varbuf, bus->firmware->data, len);
  2914. dp = varbuf;
  2915. findNewline = false;
  2916. column = 0;
  2917. for (n = 0; n < len; n++) {
  2918. if (varbuf[n] == 0)
  2919. break;
  2920. if (varbuf[n] == '\r')
  2921. continue;
  2922. if (findNewline && varbuf[n] != '\n')
  2923. continue;
  2924. findNewline = false;
  2925. if (varbuf[n] == '#') {
  2926. findNewline = true;
  2927. continue;
  2928. }
  2929. if (varbuf[n] == '\n') {
  2930. if (column == 0)
  2931. continue;
  2932. *dp++ = 0;
  2933. column = 0;
  2934. continue;
  2935. }
  2936. *dp++ = varbuf[n];
  2937. column++;
  2938. }
  2939. buf_len = dp - varbuf;
  2940. while (dp < varbuf + n)
  2941. *dp++ = 0;
  2942. kfree(bus->vars);
  2943. /* roundup needed for download to device */
  2944. bus->varsz = roundup(buf_len + 1, 4);
  2945. bus->vars = kmalloc(bus->varsz, GFP_KERNEL);
  2946. if (bus->vars == NULL) {
  2947. bus->varsz = 0;
  2948. ret = -ENOMEM;
  2949. goto err;
  2950. }
  2951. /* copy the processed variables and add null termination */
  2952. memcpy(bus->vars, varbuf, buf_len);
  2953. bus->vars[buf_len] = 0;
  2954. err:
  2955. vfree(varbuf);
  2956. return ret;
  2957. }
  2958. static int brcmf_sdbrcm_download_nvram(struct brcmf_sdio *bus)
  2959. {
  2960. int ret;
  2961. if (bus->sdiodev->bus_if->drvr_up)
  2962. return -EISCONN;
  2963. ret = request_firmware(&bus->firmware, BRCMF_SDIO_NV_NAME,
  2964. &bus->sdiodev->func[2]->dev);
  2965. if (ret) {
  2966. brcmf_dbg(ERROR, "Fail to request nvram %d\n", ret);
  2967. return ret;
  2968. }
  2969. ret = brcmf_process_nvram_vars(bus);
  2970. release_firmware(bus->firmware);
  2971. return ret;
  2972. }
  2973. static int _brcmf_sdbrcm_download_firmware(struct brcmf_sdio *bus)
  2974. {
  2975. int bcmerror = -1;
  2976. /* Keep arm in reset */
  2977. if (brcmf_sdbrcm_download_state(bus, true)) {
  2978. brcmf_dbg(ERROR, "error placing ARM core in reset\n");
  2979. goto err;
  2980. }
  2981. /* External image takes precedence if specified */
  2982. if (brcmf_sdbrcm_download_code_file(bus)) {
  2983. brcmf_dbg(ERROR, "dongle image file download failed\n");
  2984. goto err;
  2985. }
  2986. /* External nvram takes precedence if specified */
  2987. if (brcmf_sdbrcm_download_nvram(bus))
  2988. brcmf_dbg(ERROR, "dongle nvram file download failed\n");
  2989. /* Take arm out of reset */
  2990. if (brcmf_sdbrcm_download_state(bus, false)) {
  2991. brcmf_dbg(ERROR, "error getting out of ARM core reset\n");
  2992. goto err;
  2993. }
  2994. bcmerror = 0;
  2995. err:
  2996. return bcmerror;
  2997. }
  2998. static bool
  2999. brcmf_sdbrcm_download_firmware(struct brcmf_sdio *bus)
  3000. {
  3001. bool ret;
  3002. /* Download the firmware */
  3003. brcmf_sdbrcm_clkctl(bus, CLK_AVAIL, false);
  3004. ret = _brcmf_sdbrcm_download_firmware(bus) == 0;
  3005. brcmf_sdbrcm_clkctl(bus, CLK_SDONLY, false);
  3006. return ret;
  3007. }
  3008. static int brcmf_sdbrcm_bus_init(struct device *dev)
  3009. {
  3010. struct brcmf_bus *bus_if = dev_get_drvdata(dev);
  3011. struct brcmf_sdio_dev *sdiodev = bus_if->bus_priv.sdio;
  3012. struct brcmf_sdio *bus = sdiodev->bus;
  3013. unsigned long timeout;
  3014. u8 ready, enable;
  3015. int err, ret = 0;
  3016. u8 saveclk;
  3017. brcmf_dbg(TRACE, "Enter\n");
  3018. /* try to download image and nvram to the dongle */
  3019. if (bus_if->state == BRCMF_BUS_DOWN) {
  3020. if (!(brcmf_sdbrcm_download_firmware(bus)))
  3021. return -1;
  3022. }
  3023. if (!bus->sdiodev->bus_if->drvr)
  3024. return 0;
  3025. /* Start the watchdog timer */
  3026. bus->sdcnt.tickcnt = 0;
  3027. brcmf_sdbrcm_wd_timer(bus, BRCMF_WD_POLL_MS);
  3028. down(&bus->sdsem);
  3029. /* Make sure backplane clock is on, needed to generate F2 interrupt */
  3030. brcmf_sdbrcm_clkctl(bus, CLK_AVAIL, false);
  3031. if (bus->clkstate != CLK_AVAIL)
  3032. goto exit;
  3033. /* Force clocks on backplane to be sure F2 interrupt propagates */
  3034. saveclk = brcmf_sdio_regrb(bus->sdiodev,
  3035. SBSDIO_FUNC1_CHIPCLKCSR, &err);
  3036. if (!err) {
  3037. brcmf_sdio_regwb(bus->sdiodev, SBSDIO_FUNC1_CHIPCLKCSR,
  3038. (saveclk | SBSDIO_FORCE_HT), &err);
  3039. }
  3040. if (err) {
  3041. brcmf_dbg(ERROR, "Failed to force clock for F2: err %d\n", err);
  3042. goto exit;
  3043. }
  3044. /* Enable function 2 (frame transfers) */
  3045. w_sdreg32(bus, SDPCM_PROT_VERSION << SMB_DATA_VERSION_SHIFT,
  3046. offsetof(struct sdpcmd_regs, tosbmailboxdata));
  3047. enable = (SDIO_FUNC_ENABLE_1 | SDIO_FUNC_ENABLE_2);
  3048. brcmf_sdio_regwb(bus->sdiodev, SDIO_CCCR_IOEx, enable, NULL);
  3049. timeout = jiffies + msecs_to_jiffies(BRCMF_WAIT_F2RDY);
  3050. ready = 0;
  3051. while (enable != ready) {
  3052. ready = brcmf_sdio_regrb(bus->sdiodev,
  3053. SDIO_CCCR_IORx, NULL);
  3054. if (time_after(jiffies, timeout))
  3055. break;
  3056. else if (time_after(jiffies, timeout - BRCMF_WAIT_F2RDY + 50))
  3057. /* prevent busy waiting if it takes too long */
  3058. msleep_interruptible(20);
  3059. }
  3060. brcmf_dbg(INFO, "enable 0x%02x, ready 0x%02x\n", enable, ready);
  3061. /* If F2 successfully enabled, set core and enable interrupts */
  3062. if (ready == enable) {
  3063. /* Set up the interrupt mask and enable interrupts */
  3064. bus->hostintmask = HOSTINTMASK;
  3065. w_sdreg32(bus, bus->hostintmask,
  3066. offsetof(struct sdpcmd_regs, hostintmask));
  3067. brcmf_sdio_regwb(bus->sdiodev, SBSDIO_WATERMARK, 8, &err);
  3068. } else {
  3069. /* Disable F2 again */
  3070. enable = SDIO_FUNC_ENABLE_1;
  3071. brcmf_sdio_regwb(bus->sdiodev, SDIO_CCCR_IOEx, enable, NULL);
  3072. ret = -ENODEV;
  3073. }
  3074. /* Restore previous clock setting */
  3075. brcmf_sdio_regwb(bus->sdiodev, SBSDIO_FUNC1_CHIPCLKCSR, saveclk, &err);
  3076. if (ret == 0) {
  3077. ret = brcmf_sdio_intr_register(bus->sdiodev);
  3078. if (ret != 0)
  3079. brcmf_dbg(ERROR, "intr register failed:%d\n", ret);
  3080. }
  3081. /* If we didn't come up, turn off backplane clock */
  3082. if (bus_if->state != BRCMF_BUS_DATA)
  3083. brcmf_sdbrcm_clkctl(bus, CLK_NONE, false);
  3084. exit:
  3085. up(&bus->sdsem);
  3086. return ret;
  3087. }
  3088. void brcmf_sdbrcm_isr(void *arg)
  3089. {
  3090. struct brcmf_sdio *bus = (struct brcmf_sdio *) arg;
  3091. brcmf_dbg(TRACE, "Enter\n");
  3092. if (!bus) {
  3093. brcmf_dbg(ERROR, "bus is null pointer, exiting\n");
  3094. return;
  3095. }
  3096. if (bus->sdiodev->bus_if->state == BRCMF_BUS_DOWN) {
  3097. brcmf_dbg(ERROR, "bus is down. we have nothing to do\n");
  3098. return;
  3099. }
  3100. /* Count the interrupt call */
  3101. bus->sdcnt.intrcount++;
  3102. bus->ipend = true;
  3103. /* Disable additional interrupts (is this needed now)? */
  3104. if (!bus->intr)
  3105. brcmf_dbg(ERROR, "isr w/o interrupt configured!\n");
  3106. bus->dpc_sched = true;
  3107. if (bus->dpc_tsk) {
  3108. brcmf_sdbrcm_adddpctsk(bus);
  3109. complete(&bus->dpc_wait);
  3110. }
  3111. }
  3112. static bool brcmf_sdbrcm_bus_watchdog(struct brcmf_sdio *bus)
  3113. {
  3114. #ifdef DEBUG
  3115. struct brcmf_bus *bus_if = dev_get_drvdata(bus->sdiodev->dev);
  3116. #endif /* DEBUG */
  3117. brcmf_dbg(TIMER, "Enter\n");
  3118. down(&bus->sdsem);
  3119. /* Poll period: check device if appropriate. */
  3120. if (bus->poll && (++bus->polltick >= bus->pollrate)) {
  3121. u32 intstatus = 0;
  3122. /* Reset poll tick */
  3123. bus->polltick = 0;
  3124. /* Check device if no interrupts */
  3125. if (!bus->intr ||
  3126. (bus->sdcnt.intrcount == bus->sdcnt.lastintrs)) {
  3127. if (!bus->dpc_sched) {
  3128. u8 devpend;
  3129. devpend = brcmf_sdio_regrb(bus->sdiodev,
  3130. SDIO_CCCR_INTx,
  3131. NULL);
  3132. intstatus =
  3133. devpend & (INTR_STATUS_FUNC1 |
  3134. INTR_STATUS_FUNC2);
  3135. }
  3136. /* If there is something, make like the ISR and
  3137. schedule the DPC */
  3138. if (intstatus) {
  3139. bus->sdcnt.pollcnt++;
  3140. bus->ipend = true;
  3141. bus->dpc_sched = true;
  3142. if (bus->dpc_tsk) {
  3143. brcmf_sdbrcm_adddpctsk(bus);
  3144. complete(&bus->dpc_wait);
  3145. }
  3146. }
  3147. }
  3148. /* Update interrupt tracking */
  3149. bus->sdcnt.lastintrs = bus->sdcnt.intrcount;
  3150. }
  3151. #ifdef DEBUG
  3152. /* Poll for console output periodically */
  3153. if (bus_if->state == BRCMF_BUS_DATA &&
  3154. bus->console_interval != 0) {
  3155. bus->console.count += BRCMF_WD_POLL_MS;
  3156. if (bus->console.count >= bus->console_interval) {
  3157. bus->console.count -= bus->console_interval;
  3158. /* Make sure backplane clock is on */
  3159. brcmf_sdbrcm_clkctl(bus, CLK_AVAIL, false);
  3160. if (brcmf_sdbrcm_readconsole(bus) < 0)
  3161. /* stop on error */
  3162. bus->console_interval = 0;
  3163. }
  3164. }
  3165. #endif /* DEBUG */
  3166. /* On idle timeout clear activity flag and/or turn off clock */
  3167. if ((bus->idletime > 0) && (bus->clkstate == CLK_AVAIL)) {
  3168. if (++bus->idlecount >= bus->idletime) {
  3169. bus->idlecount = 0;
  3170. if (bus->activity) {
  3171. bus->activity = false;
  3172. brcmf_sdbrcm_wd_timer(bus, BRCMF_WD_POLL_MS);
  3173. } else {
  3174. brcmf_sdbrcm_clkctl(bus, CLK_NONE, false);
  3175. }
  3176. }
  3177. }
  3178. up(&bus->sdsem);
  3179. return bus->ipend;
  3180. }
  3181. static bool brcmf_sdbrcm_chipmatch(u16 chipid)
  3182. {
  3183. if (chipid == BCM43241_CHIP_ID)
  3184. return true;
  3185. if (chipid == BCM4329_CHIP_ID)
  3186. return true;
  3187. if (chipid == BCM4330_CHIP_ID)
  3188. return true;
  3189. if (chipid == BCM4334_CHIP_ID)
  3190. return true;
  3191. return false;
  3192. }
  3193. static void brcmf_sdbrcm_release_malloc(struct brcmf_sdio *bus)
  3194. {
  3195. brcmf_dbg(TRACE, "Enter\n");
  3196. kfree(bus->rxbuf);
  3197. bus->rxctl = bus->rxbuf = NULL;
  3198. bus->rxlen = 0;
  3199. kfree(bus->databuf);
  3200. bus->databuf = NULL;
  3201. }
  3202. static bool brcmf_sdbrcm_probe_malloc(struct brcmf_sdio *bus)
  3203. {
  3204. brcmf_dbg(TRACE, "Enter\n");
  3205. if (bus->sdiodev->bus_if->maxctl) {
  3206. bus->rxblen =
  3207. roundup((bus->sdiodev->bus_if->maxctl + SDPCM_HDRLEN),
  3208. ALIGNMENT) + BRCMF_SDALIGN;
  3209. bus->rxbuf = kmalloc(bus->rxblen, GFP_ATOMIC);
  3210. if (!(bus->rxbuf))
  3211. goto fail;
  3212. }
  3213. /* Allocate buffer to receive glomed packet */
  3214. bus->databuf = kmalloc(MAX_DATA_BUF, GFP_ATOMIC);
  3215. if (!(bus->databuf)) {
  3216. /* release rxbuf which was already located as above */
  3217. if (!bus->rxblen)
  3218. kfree(bus->rxbuf);
  3219. goto fail;
  3220. }
  3221. /* Align the buffer */
  3222. if ((unsigned long)bus->databuf % BRCMF_SDALIGN)
  3223. bus->dataptr = bus->databuf + (BRCMF_SDALIGN -
  3224. ((unsigned long)bus->databuf % BRCMF_SDALIGN));
  3225. else
  3226. bus->dataptr = bus->databuf;
  3227. return true;
  3228. fail:
  3229. return false;
  3230. }
  3231. static bool
  3232. brcmf_sdbrcm_probe_attach(struct brcmf_sdio *bus, u32 regsva)
  3233. {
  3234. u8 clkctl = 0;
  3235. int err = 0;
  3236. int reg_addr;
  3237. u32 reg_val;
  3238. u8 idx;
  3239. bus->alp_only = true;
  3240. pr_debug("F1 signature read @0x18000000=0x%4x\n",
  3241. brcmf_sdio_regrl(bus->sdiodev, SI_ENUM_BASE, NULL));
  3242. /*
  3243. * Force PLL off until brcmf_sdio_chip_attach()
  3244. * programs PLL control regs
  3245. */
  3246. brcmf_sdio_regwb(bus->sdiodev, SBSDIO_FUNC1_CHIPCLKCSR,
  3247. BRCMF_INIT_CLKCTL1, &err);
  3248. if (!err)
  3249. clkctl = brcmf_sdio_regrb(bus->sdiodev,
  3250. SBSDIO_FUNC1_CHIPCLKCSR, &err);
  3251. if (err || ((clkctl & ~SBSDIO_AVBITS) != BRCMF_INIT_CLKCTL1)) {
  3252. brcmf_dbg(ERROR, "ChipClkCSR access: err %d wrote 0x%02x read 0x%02x\n",
  3253. err, BRCMF_INIT_CLKCTL1, clkctl);
  3254. goto fail;
  3255. }
  3256. if (brcmf_sdio_chip_attach(bus->sdiodev, &bus->ci, regsva)) {
  3257. brcmf_dbg(ERROR, "brcmf_sdio_chip_attach failed!\n");
  3258. goto fail;
  3259. }
  3260. if (!brcmf_sdbrcm_chipmatch((u16) bus->ci->chip)) {
  3261. brcmf_dbg(ERROR, "unsupported chip: 0x%04x\n", bus->ci->chip);
  3262. goto fail;
  3263. }
  3264. brcmf_sdio_chip_drivestrengthinit(bus->sdiodev, bus->ci,
  3265. SDIO_DRIVE_STRENGTH);
  3266. /* Get info on the SOCRAM cores... */
  3267. bus->ramsize = bus->ci->ramsize;
  3268. if (!(bus->ramsize)) {
  3269. brcmf_dbg(ERROR, "failed to find SOCRAM memory!\n");
  3270. goto fail;
  3271. }
  3272. /* Set core control so an SDIO reset does a backplane reset */
  3273. idx = brcmf_sdio_chip_getinfidx(bus->ci, BCMA_CORE_SDIO_DEV);
  3274. reg_addr = bus->ci->c_inf[idx].base +
  3275. offsetof(struct sdpcmd_regs, corecontrol);
  3276. reg_val = brcmf_sdio_regrl(bus->sdiodev, reg_addr, NULL);
  3277. brcmf_sdio_regwl(bus->sdiodev, reg_addr, reg_val | CC_BPRESEN, NULL);
  3278. brcmu_pktq_init(&bus->txq, (PRIOMASK + 1), TXQLEN);
  3279. /* Locate an appropriately-aligned portion of hdrbuf */
  3280. bus->rxhdr = (u8 *) roundup((unsigned long)&bus->hdrbuf[0],
  3281. BRCMF_SDALIGN);
  3282. /* Set the poll and/or interrupt flags */
  3283. bus->intr = true;
  3284. bus->poll = false;
  3285. if (bus->poll)
  3286. bus->pollrate = 1;
  3287. return true;
  3288. fail:
  3289. return false;
  3290. }
  3291. static bool brcmf_sdbrcm_probe_init(struct brcmf_sdio *bus)
  3292. {
  3293. brcmf_dbg(TRACE, "Enter\n");
  3294. /* Disable F2 to clear any intermediate frame state on the dongle */
  3295. brcmf_sdio_regwb(bus->sdiodev, SDIO_CCCR_IOEx,
  3296. SDIO_FUNC_ENABLE_1, NULL);
  3297. bus->sdiodev->bus_if->state = BRCMF_BUS_DOWN;
  3298. bus->rxflow = false;
  3299. /* Done with backplane-dependent accesses, can drop clock... */
  3300. brcmf_sdio_regwb(bus->sdiodev, SBSDIO_FUNC1_CHIPCLKCSR, 0, NULL);
  3301. /* ...and initialize clock/power states */
  3302. bus->clkstate = CLK_SDONLY;
  3303. bus->idletime = BRCMF_IDLE_INTERVAL;
  3304. bus->idleclock = BRCMF_IDLE_ACTIVE;
  3305. /* Query the F2 block size, set roundup accordingly */
  3306. bus->blocksize = bus->sdiodev->func[2]->cur_blksize;
  3307. bus->roundup = min(max_roundup, bus->blocksize);
  3308. /* bus module does not support packet chaining */
  3309. bus->use_rxchain = false;
  3310. bus->sd_rxchain = false;
  3311. return true;
  3312. }
  3313. static int
  3314. brcmf_sdbrcm_watchdog_thread(void *data)
  3315. {
  3316. struct brcmf_sdio *bus = (struct brcmf_sdio *)data;
  3317. allow_signal(SIGTERM);
  3318. /* Run until signal received */
  3319. while (1) {
  3320. if (kthread_should_stop())
  3321. break;
  3322. if (!wait_for_completion_interruptible(&bus->watchdog_wait)) {
  3323. brcmf_sdbrcm_bus_watchdog(bus);
  3324. /* Count the tick for reference */
  3325. bus->sdcnt.tickcnt++;
  3326. } else
  3327. break;
  3328. }
  3329. return 0;
  3330. }
  3331. static void
  3332. brcmf_sdbrcm_watchdog(unsigned long data)
  3333. {
  3334. struct brcmf_sdio *bus = (struct brcmf_sdio *)data;
  3335. if (bus->watchdog_tsk) {
  3336. complete(&bus->watchdog_wait);
  3337. /* Reschedule the watchdog */
  3338. if (bus->wd_timer_valid)
  3339. mod_timer(&bus->timer,
  3340. jiffies + BRCMF_WD_POLL_MS * HZ / 1000);
  3341. }
  3342. }
  3343. static void brcmf_sdbrcm_release_dongle(struct brcmf_sdio *bus)
  3344. {
  3345. brcmf_dbg(TRACE, "Enter\n");
  3346. if (bus->ci) {
  3347. brcmf_sdbrcm_clkctl(bus, CLK_AVAIL, false);
  3348. brcmf_sdbrcm_clkctl(bus, CLK_NONE, false);
  3349. brcmf_sdio_chip_detach(&bus->ci);
  3350. if (bus->vars && bus->varsz)
  3351. kfree(bus->vars);
  3352. bus->vars = NULL;
  3353. }
  3354. brcmf_dbg(TRACE, "Disconnected\n");
  3355. }
  3356. /* Detach and free everything */
  3357. static void brcmf_sdbrcm_release(struct brcmf_sdio *bus)
  3358. {
  3359. brcmf_dbg(TRACE, "Enter\n");
  3360. if (bus) {
  3361. /* De-register interrupt handler */
  3362. brcmf_sdio_intr_unregister(bus->sdiodev);
  3363. if (bus->sdiodev->bus_if->drvr) {
  3364. brcmf_detach(bus->sdiodev->dev);
  3365. brcmf_sdbrcm_release_dongle(bus);
  3366. }
  3367. brcmf_sdbrcm_release_malloc(bus);
  3368. kfree(bus);
  3369. }
  3370. brcmf_dbg(TRACE, "Disconnected\n");
  3371. }
  3372. void *brcmf_sdbrcm_probe(u32 regsva, struct brcmf_sdio_dev *sdiodev)
  3373. {
  3374. int ret;
  3375. struct brcmf_sdio *bus;
  3376. struct brcmf_bus_dcmd *dlst;
  3377. u32 dngl_txglom;
  3378. u32 dngl_txglomalign;
  3379. u8 idx;
  3380. brcmf_dbg(TRACE, "Enter\n");
  3381. /* We make an assumption about address window mappings:
  3382. * regsva == SI_ENUM_BASE*/
  3383. /* Allocate private bus interface state */
  3384. bus = kzalloc(sizeof(struct brcmf_sdio), GFP_ATOMIC);
  3385. if (!bus)
  3386. goto fail;
  3387. bus->sdiodev = sdiodev;
  3388. sdiodev->bus = bus;
  3389. skb_queue_head_init(&bus->glom);
  3390. bus->txbound = BRCMF_TXBOUND;
  3391. bus->rxbound = BRCMF_RXBOUND;
  3392. bus->txminmax = BRCMF_TXMINMAX;
  3393. bus->tx_seq = SDPCM_SEQUENCE_WRAP - 1;
  3394. bus->usebufpool = false; /* Use bufpool if allocated,
  3395. else use locally malloced rxbuf */
  3396. /* attempt to attach to the dongle */
  3397. if (!(brcmf_sdbrcm_probe_attach(bus, regsva))) {
  3398. brcmf_dbg(ERROR, "brcmf_sdbrcm_probe_attach failed\n");
  3399. goto fail;
  3400. }
  3401. spin_lock_init(&bus->txqlock);
  3402. init_waitqueue_head(&bus->ctrl_wait);
  3403. init_waitqueue_head(&bus->dcmd_resp_wait);
  3404. /* Set up the watchdog timer */
  3405. init_timer(&bus->timer);
  3406. bus->timer.data = (unsigned long)bus;
  3407. bus->timer.function = brcmf_sdbrcm_watchdog;
  3408. /* Initialize thread based operation and lock */
  3409. sema_init(&bus->sdsem, 1);
  3410. /* Initialize watchdog thread */
  3411. init_completion(&bus->watchdog_wait);
  3412. bus->watchdog_tsk = kthread_run(brcmf_sdbrcm_watchdog_thread,
  3413. bus, "brcmf_watchdog");
  3414. if (IS_ERR(bus->watchdog_tsk)) {
  3415. pr_warn("brcmf_watchdog thread failed to start\n");
  3416. bus->watchdog_tsk = NULL;
  3417. }
  3418. /* Initialize DPC thread */
  3419. init_completion(&bus->dpc_wait);
  3420. INIT_LIST_HEAD(&bus->dpc_tsklst);
  3421. spin_lock_init(&bus->dpc_tl_lock);
  3422. bus->dpc_tsk = kthread_run(brcmf_sdbrcm_dpc_thread,
  3423. bus, "brcmf_dpc");
  3424. if (IS_ERR(bus->dpc_tsk)) {
  3425. pr_warn("brcmf_dpc thread failed to start\n");
  3426. bus->dpc_tsk = NULL;
  3427. }
  3428. /* Assign bus interface call back */
  3429. bus->sdiodev->bus_if->brcmf_bus_stop = brcmf_sdbrcm_bus_stop;
  3430. bus->sdiodev->bus_if->brcmf_bus_init = brcmf_sdbrcm_bus_init;
  3431. bus->sdiodev->bus_if->brcmf_bus_txdata = brcmf_sdbrcm_bus_txdata;
  3432. bus->sdiodev->bus_if->brcmf_bus_txctl = brcmf_sdbrcm_bus_txctl;
  3433. bus->sdiodev->bus_if->brcmf_bus_rxctl = brcmf_sdbrcm_bus_rxctl;
  3434. /* Attach to the brcmf/OS/network interface */
  3435. ret = brcmf_attach(SDPCM_RESERVE, bus->sdiodev->dev);
  3436. if (ret != 0) {
  3437. brcmf_dbg(ERROR, "brcmf_attach failed\n");
  3438. goto fail;
  3439. }
  3440. /* Allocate buffers */
  3441. if (!(brcmf_sdbrcm_probe_malloc(bus))) {
  3442. brcmf_dbg(ERROR, "brcmf_sdbrcm_probe_malloc failed\n");
  3443. goto fail;
  3444. }
  3445. if (!(brcmf_sdbrcm_probe_init(bus))) {
  3446. brcmf_dbg(ERROR, "brcmf_sdbrcm_probe_init failed\n");
  3447. goto fail;
  3448. }
  3449. brcmf_sdio_debugfs_create(bus);
  3450. brcmf_dbg(INFO, "completed!!\n");
  3451. /* sdio bus core specific dcmd */
  3452. idx = brcmf_sdio_chip_getinfidx(bus->ci, BCMA_CORE_SDIO_DEV);
  3453. dlst = kzalloc(sizeof(struct brcmf_bus_dcmd), GFP_KERNEL);
  3454. if (dlst) {
  3455. if (bus->ci->c_inf[idx].rev < 12) {
  3456. /* for sdio core rev < 12, disable txgloming */
  3457. dngl_txglom = 0;
  3458. dlst->name = "bus:txglom";
  3459. dlst->param = (char *)&dngl_txglom;
  3460. dlst->param_len = sizeof(u32);
  3461. } else {
  3462. /* otherwise, set txglomalign */
  3463. dngl_txglomalign = bus->sdiodev->bus_if->align;
  3464. dlst->name = "bus:txglomalign";
  3465. dlst->param = (char *)&dngl_txglomalign;
  3466. dlst->param_len = sizeof(u32);
  3467. }
  3468. list_add(&dlst->list, &bus->sdiodev->bus_if->dcmd_list);
  3469. }
  3470. /* if firmware path present try to download and bring up bus */
  3471. ret = brcmf_bus_start(bus->sdiodev->dev);
  3472. if (ret != 0) {
  3473. if (ret == -ENOLINK) {
  3474. brcmf_dbg(ERROR, "dongle is not responding\n");
  3475. goto fail;
  3476. }
  3477. }
  3478. return bus;
  3479. fail:
  3480. brcmf_sdbrcm_release(bus);
  3481. return NULL;
  3482. }
  3483. void brcmf_sdbrcm_disconnect(void *ptr)
  3484. {
  3485. struct brcmf_sdio *bus = (struct brcmf_sdio *)ptr;
  3486. brcmf_dbg(TRACE, "Enter\n");
  3487. if (bus)
  3488. brcmf_sdbrcm_release(bus);
  3489. brcmf_dbg(TRACE, "Disconnected\n");
  3490. }
  3491. void
  3492. brcmf_sdbrcm_wd_timer(struct brcmf_sdio *bus, uint wdtick)
  3493. {
  3494. /* Totally stop the timer */
  3495. if (!wdtick && bus->wd_timer_valid) {
  3496. del_timer_sync(&bus->timer);
  3497. bus->wd_timer_valid = false;
  3498. bus->save_ms = wdtick;
  3499. return;
  3500. }
  3501. /* don't start the wd until fw is loaded */
  3502. if (bus->sdiodev->bus_if->state == BRCMF_BUS_DOWN)
  3503. return;
  3504. if (wdtick) {
  3505. if (bus->save_ms != BRCMF_WD_POLL_MS) {
  3506. if (bus->wd_timer_valid)
  3507. /* Stop timer and restart at new value */
  3508. del_timer_sync(&bus->timer);
  3509. /* Create timer again when watchdog period is
  3510. dynamically changed or in the first instance
  3511. */
  3512. bus->timer.expires =
  3513. jiffies + BRCMF_WD_POLL_MS * HZ / 1000;
  3514. add_timer(&bus->timer);
  3515. } else {
  3516. /* Re arm the timer, at last watchdog period */
  3517. mod_timer(&bus->timer,
  3518. jiffies + BRCMF_WD_POLL_MS * HZ / 1000);
  3519. }
  3520. bus->wd_timer_valid = true;
  3521. bus->save_ms = wdtick;
  3522. }
  3523. }