r8169.c 79 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152
  1. /*
  2. * r8169.c: RealTek 8169/8168/8101 ethernet driver.
  3. *
  4. * Copyright (c) 2002 ShuChen <shuchen@realtek.com.tw>
  5. * Copyright (c) 2003 - 2007 Francois Romieu <romieu@fr.zoreil.com>
  6. * Copyright (c) a lot of people too. Please respect their work.
  7. *
  8. * See MAINTAINERS file for support contact information.
  9. */
  10. #include <linux/module.h>
  11. #include <linux/moduleparam.h>
  12. #include <linux/pci.h>
  13. #include <linux/netdevice.h>
  14. #include <linux/etherdevice.h>
  15. #include <linux/delay.h>
  16. #include <linux/ethtool.h>
  17. #include <linux/mii.h>
  18. #include <linux/if_vlan.h>
  19. #include <linux/crc32.h>
  20. #include <linux/in.h>
  21. #include <linux/ip.h>
  22. #include <linux/tcp.h>
  23. #include <linux/init.h>
  24. #include <linux/dma-mapping.h>
  25. #include <asm/system.h>
  26. #include <asm/io.h>
  27. #include <asm/irq.h>
  28. #define RTL8169_VERSION "2.3LK-NAPI"
  29. #define MODULENAME "r8169"
  30. #define PFX MODULENAME ": "
  31. #ifdef RTL8169_DEBUG
  32. #define assert(expr) \
  33. if (!(expr)) { \
  34. printk( "Assertion failed! %s,%s,%s,line=%d\n", \
  35. #expr,__FILE__,__FUNCTION__,__LINE__); \
  36. }
  37. #define dprintk(fmt, args...) \
  38. do { printk(KERN_DEBUG PFX fmt, ## args); } while (0)
  39. #else
  40. #define assert(expr) do {} while (0)
  41. #define dprintk(fmt, args...) do {} while (0)
  42. #endif /* RTL8169_DEBUG */
  43. #define R8169_MSG_DEFAULT \
  44. (NETIF_MSG_DRV | NETIF_MSG_PROBE | NETIF_MSG_IFUP | NETIF_MSG_IFDOWN)
  45. #define TX_BUFFS_AVAIL(tp) \
  46. (tp->dirty_tx + NUM_TX_DESC - tp->cur_tx - 1)
  47. /* Maximum events (Rx packets, etc.) to handle at each interrupt. */
  48. static const int max_interrupt_work = 20;
  49. /* Maximum number of multicast addresses to filter (vs. Rx-all-multicast).
  50. The RTL chips use a 64 element hash table based on the Ethernet CRC. */
  51. static const int multicast_filter_limit = 32;
  52. /* MAC address length */
  53. #define MAC_ADDR_LEN 6
  54. #define RX_FIFO_THRESH 7 /* 7 means NO threshold, Rx buffer level before first PCI xfer. */
  55. #define RX_DMA_BURST 6 /* Maximum PCI burst, '6' is 1024 */
  56. #define TX_DMA_BURST 6 /* Maximum PCI burst, '6' is 1024 */
  57. #define EarlyTxThld 0x3F /* 0x3F means NO early transmit */
  58. #define RxPacketMaxSize 0x3FE8 /* 16K - 1 - ETH_HLEN - VLAN - CRC... */
  59. #define SafeMtu 0x1c20 /* ... actually life sucks beyond ~7k */
  60. #define InterFrameGap 0x03 /* 3 means InterFrameGap = the shortest one */
  61. #define R8169_REGS_SIZE 256
  62. #define R8169_NAPI_WEIGHT 64
  63. #define NUM_TX_DESC 64 /* Number of Tx descriptor registers */
  64. #define NUM_RX_DESC 256 /* Number of Rx descriptor registers */
  65. #define RX_BUF_SIZE 1536 /* Rx Buffer size */
  66. #define R8169_TX_RING_BYTES (NUM_TX_DESC * sizeof(struct TxDesc))
  67. #define R8169_RX_RING_BYTES (NUM_RX_DESC * sizeof(struct RxDesc))
  68. #define RTL8169_TX_TIMEOUT (6*HZ)
  69. #define RTL8169_PHY_TIMEOUT (10*HZ)
  70. /* write/read MMIO register */
  71. #define RTL_W8(reg, val8) writeb ((val8), ioaddr + (reg))
  72. #define RTL_W16(reg, val16) writew ((val16), ioaddr + (reg))
  73. #define RTL_W32(reg, val32) writel ((val32), ioaddr + (reg))
  74. #define RTL_R8(reg) readb (ioaddr + (reg))
  75. #define RTL_R16(reg) readw (ioaddr + (reg))
  76. #define RTL_R32(reg) ((unsigned long) readl (ioaddr + (reg)))
  77. enum mac_version {
  78. RTL_GIGA_MAC_VER_01 = 0x01, // 8169
  79. RTL_GIGA_MAC_VER_02 = 0x02, // 8169S
  80. RTL_GIGA_MAC_VER_03 = 0x03, // 8110S
  81. RTL_GIGA_MAC_VER_04 = 0x04, // 8169SB
  82. RTL_GIGA_MAC_VER_05 = 0x05, // 8110SCd
  83. RTL_GIGA_MAC_VER_06 = 0x06, // 8110SCe
  84. RTL_GIGA_MAC_VER_11 = 0x0b, // 8168Bb
  85. RTL_GIGA_MAC_VER_12 = 0x0c, // 8168Be
  86. RTL_GIGA_MAC_VER_13 = 0x0d, // 8101Eb
  87. RTL_GIGA_MAC_VER_14 = 0x0e, // 8101 ?
  88. RTL_GIGA_MAC_VER_15 = 0x0f, // 8101 ?
  89. RTL_GIGA_MAC_VER_16 = 0x11, // 8101Ec
  90. RTL_GIGA_MAC_VER_17 = 0x10, // 8168Bf
  91. RTL_GIGA_MAC_VER_18 = 0x12, // 8168CP
  92. RTL_GIGA_MAC_VER_19 = 0x13, // 8168C
  93. RTL_GIGA_MAC_VER_20 = 0x14 // 8168C
  94. };
  95. #define _R(NAME,MAC,MASK) \
  96. { .name = NAME, .mac_version = MAC, .RxConfigMask = MASK }
  97. static const struct {
  98. const char *name;
  99. u8 mac_version;
  100. u32 RxConfigMask; /* Clears the bits supported by this chip */
  101. } rtl_chip_info[] = {
  102. _R("RTL8169", RTL_GIGA_MAC_VER_01, 0xff7e1880), // 8169
  103. _R("RTL8169s", RTL_GIGA_MAC_VER_02, 0xff7e1880), // 8169S
  104. _R("RTL8110s", RTL_GIGA_MAC_VER_03, 0xff7e1880), // 8110S
  105. _R("RTL8169sb/8110sb", RTL_GIGA_MAC_VER_04, 0xff7e1880), // 8169SB
  106. _R("RTL8169sc/8110sc", RTL_GIGA_MAC_VER_05, 0xff7e1880), // 8110SCd
  107. _R("RTL8169sc/8110sc", RTL_GIGA_MAC_VER_06, 0xff7e1880), // 8110SCe
  108. _R("RTL8168b/8111b", RTL_GIGA_MAC_VER_11, 0xff7e1880), // PCI-E
  109. _R("RTL8168b/8111b", RTL_GIGA_MAC_VER_12, 0xff7e1880), // PCI-E
  110. _R("RTL8101e", RTL_GIGA_MAC_VER_13, 0xff7e1880), // PCI-E 8139
  111. _R("RTL8100e", RTL_GIGA_MAC_VER_14, 0xff7e1880), // PCI-E 8139
  112. _R("RTL8100e", RTL_GIGA_MAC_VER_15, 0xff7e1880), // PCI-E 8139
  113. _R("RTL8168b/8111b", RTL_GIGA_MAC_VER_17, 0xff7e1880), // PCI-E
  114. _R("RTL8101e", RTL_GIGA_MAC_VER_16, 0xff7e1880), // PCI-E
  115. _R("RTL8168cp/8111cp", RTL_GIGA_MAC_VER_18, 0xff7e1880), // PCI-E
  116. _R("RTL8168c/8111c", RTL_GIGA_MAC_VER_19, 0xff7e1880), // PCI-E
  117. _R("RTL8168c/8111c", RTL_GIGA_MAC_VER_20, 0xff7e1880) // PCI-E
  118. };
  119. #undef _R
  120. enum cfg_version {
  121. RTL_CFG_0 = 0x00,
  122. RTL_CFG_1,
  123. RTL_CFG_2
  124. };
  125. static void rtl_hw_start_8169(struct net_device *);
  126. static void rtl_hw_start_8168(struct net_device *);
  127. static void rtl_hw_start_8101(struct net_device *);
  128. static struct pci_device_id rtl8169_pci_tbl[] = {
  129. { PCI_DEVICE(PCI_VENDOR_ID_REALTEK, 0x8129), 0, 0, RTL_CFG_0 },
  130. { PCI_DEVICE(PCI_VENDOR_ID_REALTEK, 0x8136), 0, 0, RTL_CFG_2 },
  131. { PCI_DEVICE(PCI_VENDOR_ID_REALTEK, 0x8167), 0, 0, RTL_CFG_0 },
  132. { PCI_DEVICE(PCI_VENDOR_ID_REALTEK, 0x8168), 0, 0, RTL_CFG_1 },
  133. { PCI_DEVICE(PCI_VENDOR_ID_REALTEK, 0x8169), 0, 0, RTL_CFG_0 },
  134. { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4300), 0, 0, RTL_CFG_0 },
  135. { PCI_DEVICE(PCI_VENDOR_ID_AT, 0xc107), 0, 0, RTL_CFG_0 },
  136. { PCI_DEVICE(0x16ec, 0x0116), 0, 0, RTL_CFG_0 },
  137. { PCI_VENDOR_ID_LINKSYS, 0x1032,
  138. PCI_ANY_ID, 0x0024, 0, 0, RTL_CFG_0 },
  139. { 0x0001, 0x8168,
  140. PCI_ANY_ID, 0x2410, 0, 0, RTL_CFG_2 },
  141. {0,},
  142. };
  143. MODULE_DEVICE_TABLE(pci, rtl8169_pci_tbl);
  144. static int rx_copybreak = 200;
  145. static int use_dac;
  146. static struct {
  147. u32 msg_enable;
  148. } debug = { -1 };
  149. enum rtl_registers {
  150. MAC0 = 0, /* Ethernet hardware address. */
  151. MAC4 = 4,
  152. MAR0 = 8, /* Multicast filter. */
  153. CounterAddrLow = 0x10,
  154. CounterAddrHigh = 0x14,
  155. TxDescStartAddrLow = 0x20,
  156. TxDescStartAddrHigh = 0x24,
  157. TxHDescStartAddrLow = 0x28,
  158. TxHDescStartAddrHigh = 0x2c,
  159. FLASH = 0x30,
  160. ERSR = 0x36,
  161. ChipCmd = 0x37,
  162. TxPoll = 0x38,
  163. IntrMask = 0x3c,
  164. IntrStatus = 0x3e,
  165. TxConfig = 0x40,
  166. RxConfig = 0x44,
  167. RxMissed = 0x4c,
  168. Cfg9346 = 0x50,
  169. Config0 = 0x51,
  170. Config1 = 0x52,
  171. Config2 = 0x53,
  172. Config3 = 0x54,
  173. Config4 = 0x55,
  174. Config5 = 0x56,
  175. MultiIntr = 0x5c,
  176. PHYAR = 0x60,
  177. TBICSR = 0x64,
  178. TBI_ANAR = 0x68,
  179. TBI_LPAR = 0x6a,
  180. PHYstatus = 0x6c,
  181. RxMaxSize = 0xda,
  182. CPlusCmd = 0xe0,
  183. IntrMitigate = 0xe2,
  184. RxDescAddrLow = 0xe4,
  185. RxDescAddrHigh = 0xe8,
  186. EarlyTxThres = 0xec,
  187. FuncEvent = 0xf0,
  188. FuncEventMask = 0xf4,
  189. FuncPresetState = 0xf8,
  190. FuncForceEvent = 0xfc,
  191. };
  192. enum rtl_register_content {
  193. /* InterruptStatusBits */
  194. SYSErr = 0x8000,
  195. PCSTimeout = 0x4000,
  196. SWInt = 0x0100,
  197. TxDescUnavail = 0x0080,
  198. RxFIFOOver = 0x0040,
  199. LinkChg = 0x0020,
  200. RxOverflow = 0x0010,
  201. TxErr = 0x0008,
  202. TxOK = 0x0004,
  203. RxErr = 0x0002,
  204. RxOK = 0x0001,
  205. /* RxStatusDesc */
  206. RxFOVF = (1 << 23),
  207. RxRWT = (1 << 22),
  208. RxRES = (1 << 21),
  209. RxRUNT = (1 << 20),
  210. RxCRC = (1 << 19),
  211. /* ChipCmdBits */
  212. CmdReset = 0x10,
  213. CmdRxEnb = 0x08,
  214. CmdTxEnb = 0x04,
  215. RxBufEmpty = 0x01,
  216. /* TXPoll register p.5 */
  217. HPQ = 0x80, /* Poll cmd on the high prio queue */
  218. NPQ = 0x40, /* Poll cmd on the low prio queue */
  219. FSWInt = 0x01, /* Forced software interrupt */
  220. /* Cfg9346Bits */
  221. Cfg9346_Lock = 0x00,
  222. Cfg9346_Unlock = 0xc0,
  223. /* rx_mode_bits */
  224. AcceptErr = 0x20,
  225. AcceptRunt = 0x10,
  226. AcceptBroadcast = 0x08,
  227. AcceptMulticast = 0x04,
  228. AcceptMyPhys = 0x02,
  229. AcceptAllPhys = 0x01,
  230. /* RxConfigBits */
  231. RxCfgFIFOShift = 13,
  232. RxCfgDMAShift = 8,
  233. /* TxConfigBits */
  234. TxInterFrameGapShift = 24,
  235. TxDMAShift = 8, /* DMA burst value (0-7) is shift this many bits */
  236. /* Config1 register p.24 */
  237. MSIEnable = (1 << 5), /* Enable Message Signaled Interrupt */
  238. PMEnable = (1 << 0), /* Power Management Enable */
  239. /* Config2 register p. 25 */
  240. PCI_Clock_66MHz = 0x01,
  241. PCI_Clock_33MHz = 0x00,
  242. /* Config3 register p.25 */
  243. MagicPacket = (1 << 5), /* Wake up when receives a Magic Packet */
  244. LinkUp = (1 << 4), /* Wake up when the cable connection is re-established */
  245. /* Config5 register p.27 */
  246. BWF = (1 << 6), /* Accept Broadcast wakeup frame */
  247. MWF = (1 << 5), /* Accept Multicast wakeup frame */
  248. UWF = (1 << 4), /* Accept Unicast wakeup frame */
  249. LanWake = (1 << 1), /* LanWake enable/disable */
  250. PMEStatus = (1 << 0), /* PME status can be reset by PCI RST# */
  251. /* TBICSR p.28 */
  252. TBIReset = 0x80000000,
  253. TBILoopback = 0x40000000,
  254. TBINwEnable = 0x20000000,
  255. TBINwRestart = 0x10000000,
  256. TBILinkOk = 0x02000000,
  257. TBINwComplete = 0x01000000,
  258. /* CPlusCmd p.31 */
  259. PktCntrDisable = (1 << 7), // 8168
  260. RxVlan = (1 << 6),
  261. RxChkSum = (1 << 5),
  262. PCIDAC = (1 << 4),
  263. PCIMulRW = (1 << 3),
  264. INTT_0 = 0x0000, // 8168
  265. INTT_1 = 0x0001, // 8168
  266. INTT_2 = 0x0002, // 8168
  267. INTT_3 = 0x0003, // 8168
  268. /* rtl8169_PHYstatus */
  269. TBI_Enable = 0x80,
  270. TxFlowCtrl = 0x40,
  271. RxFlowCtrl = 0x20,
  272. _1000bpsF = 0x10,
  273. _100bps = 0x08,
  274. _10bps = 0x04,
  275. LinkStatus = 0x02,
  276. FullDup = 0x01,
  277. /* _TBICSRBit */
  278. TBILinkOK = 0x02000000,
  279. /* DumpCounterCommand */
  280. CounterDump = 0x8,
  281. };
  282. enum desc_status_bit {
  283. DescOwn = (1 << 31), /* Descriptor is owned by NIC */
  284. RingEnd = (1 << 30), /* End of descriptor ring */
  285. FirstFrag = (1 << 29), /* First segment of a packet */
  286. LastFrag = (1 << 28), /* Final segment of a packet */
  287. /* Tx private */
  288. LargeSend = (1 << 27), /* TCP Large Send Offload (TSO) */
  289. MSSShift = 16, /* MSS value position */
  290. MSSMask = 0xfff, /* MSS value + LargeSend bit: 12 bits */
  291. IPCS = (1 << 18), /* Calculate IP checksum */
  292. UDPCS = (1 << 17), /* Calculate UDP/IP checksum */
  293. TCPCS = (1 << 16), /* Calculate TCP/IP checksum */
  294. TxVlanTag = (1 << 17), /* Add VLAN tag */
  295. /* Rx private */
  296. PID1 = (1 << 18), /* Protocol ID bit 1/2 */
  297. PID0 = (1 << 17), /* Protocol ID bit 2/2 */
  298. #define RxProtoUDP (PID1)
  299. #define RxProtoTCP (PID0)
  300. #define RxProtoIP (PID1 | PID0)
  301. #define RxProtoMask RxProtoIP
  302. IPFail = (1 << 16), /* IP checksum failed */
  303. UDPFail = (1 << 15), /* UDP/IP checksum failed */
  304. TCPFail = (1 << 14), /* TCP/IP checksum failed */
  305. RxVlanTag = (1 << 16), /* VLAN tag available */
  306. };
  307. #define RsvdMask 0x3fffc000
  308. struct TxDesc {
  309. __le32 opts1;
  310. __le32 opts2;
  311. __le64 addr;
  312. };
  313. struct RxDesc {
  314. __le32 opts1;
  315. __le32 opts2;
  316. __le64 addr;
  317. };
  318. struct ring_info {
  319. struct sk_buff *skb;
  320. u32 len;
  321. u8 __pad[sizeof(void *) - sizeof(u32)];
  322. };
  323. enum features {
  324. RTL_FEATURE_WOL = (1 << 0),
  325. RTL_FEATURE_MSI = (1 << 1),
  326. };
  327. struct rtl8169_private {
  328. void __iomem *mmio_addr; /* memory map physical address */
  329. struct pci_dev *pci_dev; /* Index of PCI device */
  330. struct net_device *dev;
  331. struct napi_struct napi;
  332. spinlock_t lock; /* spin lock flag */
  333. u32 msg_enable;
  334. int chipset;
  335. int mac_version;
  336. u32 cur_rx; /* Index into the Rx descriptor buffer of next Rx pkt. */
  337. u32 cur_tx; /* Index into the Tx descriptor buffer of next Rx pkt. */
  338. u32 dirty_rx;
  339. u32 dirty_tx;
  340. struct TxDesc *TxDescArray; /* 256-aligned Tx descriptor ring */
  341. struct RxDesc *RxDescArray; /* 256-aligned Rx descriptor ring */
  342. dma_addr_t TxPhyAddr;
  343. dma_addr_t RxPhyAddr;
  344. struct sk_buff *Rx_skbuff[NUM_RX_DESC]; /* Rx data buffers */
  345. struct ring_info tx_skb[NUM_TX_DESC]; /* Tx data buffers */
  346. unsigned align;
  347. unsigned rx_buf_sz;
  348. struct timer_list timer;
  349. u16 cp_cmd;
  350. u16 intr_event;
  351. u16 napi_event;
  352. u16 intr_mask;
  353. int phy_auto_nego_reg;
  354. int phy_1000_ctrl_reg;
  355. #ifdef CONFIG_R8169_VLAN
  356. struct vlan_group *vlgrp;
  357. #endif
  358. int (*set_speed)(struct net_device *, u8 autoneg, u16 speed, u8 duplex);
  359. void (*get_settings)(struct net_device *, struct ethtool_cmd *);
  360. void (*phy_reset_enable)(void __iomem *);
  361. void (*hw_start)(struct net_device *);
  362. unsigned int (*phy_reset_pending)(void __iomem *);
  363. unsigned int (*link_ok)(void __iomem *);
  364. struct delayed_work task;
  365. unsigned features;
  366. };
  367. MODULE_AUTHOR("Realtek and the Linux r8169 crew <netdev@vger.kernel.org>");
  368. MODULE_DESCRIPTION("RealTek RTL-8169 Gigabit Ethernet driver");
  369. module_param(rx_copybreak, int, 0);
  370. MODULE_PARM_DESC(rx_copybreak, "Copy breakpoint for copy-only-tiny-frames");
  371. module_param(use_dac, int, 0);
  372. MODULE_PARM_DESC(use_dac, "Enable PCI DAC. Unsafe on 32 bit PCI slot.");
  373. module_param_named(debug, debug.msg_enable, int, 0);
  374. MODULE_PARM_DESC(debug, "Debug verbosity level (0=none, ..., 16=all)");
  375. MODULE_LICENSE("GPL");
  376. MODULE_VERSION(RTL8169_VERSION);
  377. static int rtl8169_open(struct net_device *dev);
  378. static int rtl8169_start_xmit(struct sk_buff *skb, struct net_device *dev);
  379. static irqreturn_t rtl8169_interrupt(int irq, void *dev_instance);
  380. static int rtl8169_init_ring(struct net_device *dev);
  381. static void rtl_hw_start(struct net_device *dev);
  382. static int rtl8169_close(struct net_device *dev);
  383. static void rtl_set_rx_mode(struct net_device *dev);
  384. static void rtl8169_tx_timeout(struct net_device *dev);
  385. static struct net_device_stats *rtl8169_get_stats(struct net_device *dev);
  386. static int rtl8169_rx_interrupt(struct net_device *, struct rtl8169_private *,
  387. void __iomem *, u32 budget);
  388. static int rtl8169_change_mtu(struct net_device *dev, int new_mtu);
  389. static void rtl8169_down(struct net_device *dev);
  390. static void rtl8169_rx_clear(struct rtl8169_private *tp);
  391. static int rtl8169_poll(struct napi_struct *napi, int budget);
  392. static const unsigned int rtl8169_rx_config =
  393. (RX_FIFO_THRESH << RxCfgFIFOShift) | (RX_DMA_BURST << RxCfgDMAShift);
  394. static void mdio_write(void __iomem *ioaddr, int reg_addr, int value)
  395. {
  396. int i;
  397. RTL_W32(PHYAR, 0x80000000 | (reg_addr & 0x1f) << 16 | (value & 0xffff));
  398. for (i = 20; i > 0; i--) {
  399. /*
  400. * Check if the RTL8169 has completed writing to the specified
  401. * MII register.
  402. */
  403. if (!(RTL_R32(PHYAR) & 0x80000000))
  404. break;
  405. udelay(25);
  406. }
  407. }
  408. static int mdio_read(void __iomem *ioaddr, int reg_addr)
  409. {
  410. int i, value = -1;
  411. RTL_W32(PHYAR, 0x0 | (reg_addr & 0x1f) << 16);
  412. for (i = 20; i > 0; i--) {
  413. /*
  414. * Check if the RTL8169 has completed retrieving data from
  415. * the specified MII register.
  416. */
  417. if (RTL_R32(PHYAR) & 0x80000000) {
  418. value = RTL_R32(PHYAR) & 0xffff;
  419. break;
  420. }
  421. udelay(25);
  422. }
  423. return value;
  424. }
  425. static void rtl8169_irq_mask_and_ack(void __iomem *ioaddr)
  426. {
  427. RTL_W16(IntrMask, 0x0000);
  428. RTL_W16(IntrStatus, 0xffff);
  429. }
  430. static void rtl8169_asic_down(void __iomem *ioaddr)
  431. {
  432. RTL_W8(ChipCmd, 0x00);
  433. rtl8169_irq_mask_and_ack(ioaddr);
  434. RTL_R16(CPlusCmd);
  435. }
  436. static unsigned int rtl8169_tbi_reset_pending(void __iomem *ioaddr)
  437. {
  438. return RTL_R32(TBICSR) & TBIReset;
  439. }
  440. static unsigned int rtl8169_xmii_reset_pending(void __iomem *ioaddr)
  441. {
  442. return mdio_read(ioaddr, MII_BMCR) & BMCR_RESET;
  443. }
  444. static unsigned int rtl8169_tbi_link_ok(void __iomem *ioaddr)
  445. {
  446. return RTL_R32(TBICSR) & TBILinkOk;
  447. }
  448. static unsigned int rtl8169_xmii_link_ok(void __iomem *ioaddr)
  449. {
  450. return RTL_R8(PHYstatus) & LinkStatus;
  451. }
  452. static void rtl8169_tbi_reset_enable(void __iomem *ioaddr)
  453. {
  454. RTL_W32(TBICSR, RTL_R32(TBICSR) | TBIReset);
  455. }
  456. static void rtl8169_xmii_reset_enable(void __iomem *ioaddr)
  457. {
  458. unsigned int val;
  459. val = mdio_read(ioaddr, MII_BMCR) | BMCR_RESET;
  460. mdio_write(ioaddr, MII_BMCR, val & 0xffff);
  461. }
  462. static void rtl8169_check_link_status(struct net_device *dev,
  463. struct rtl8169_private *tp,
  464. void __iomem *ioaddr)
  465. {
  466. unsigned long flags;
  467. spin_lock_irqsave(&tp->lock, flags);
  468. if (tp->link_ok(ioaddr)) {
  469. netif_carrier_on(dev);
  470. if (netif_msg_ifup(tp))
  471. printk(KERN_INFO PFX "%s: link up\n", dev->name);
  472. } else {
  473. if (netif_msg_ifdown(tp))
  474. printk(KERN_INFO PFX "%s: link down\n", dev->name);
  475. netif_carrier_off(dev);
  476. }
  477. spin_unlock_irqrestore(&tp->lock, flags);
  478. }
  479. static void rtl8169_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  480. {
  481. struct rtl8169_private *tp = netdev_priv(dev);
  482. void __iomem *ioaddr = tp->mmio_addr;
  483. u8 options;
  484. wol->wolopts = 0;
  485. #define WAKE_ANY (WAKE_PHY | WAKE_MAGIC | WAKE_UCAST | WAKE_BCAST | WAKE_MCAST)
  486. wol->supported = WAKE_ANY;
  487. spin_lock_irq(&tp->lock);
  488. options = RTL_R8(Config1);
  489. if (!(options & PMEnable))
  490. goto out_unlock;
  491. options = RTL_R8(Config3);
  492. if (options & LinkUp)
  493. wol->wolopts |= WAKE_PHY;
  494. if (options & MagicPacket)
  495. wol->wolopts |= WAKE_MAGIC;
  496. options = RTL_R8(Config5);
  497. if (options & UWF)
  498. wol->wolopts |= WAKE_UCAST;
  499. if (options & BWF)
  500. wol->wolopts |= WAKE_BCAST;
  501. if (options & MWF)
  502. wol->wolopts |= WAKE_MCAST;
  503. out_unlock:
  504. spin_unlock_irq(&tp->lock);
  505. }
  506. static int rtl8169_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  507. {
  508. struct rtl8169_private *tp = netdev_priv(dev);
  509. void __iomem *ioaddr = tp->mmio_addr;
  510. unsigned int i;
  511. static struct {
  512. u32 opt;
  513. u16 reg;
  514. u8 mask;
  515. } cfg[] = {
  516. { WAKE_ANY, Config1, PMEnable },
  517. { WAKE_PHY, Config3, LinkUp },
  518. { WAKE_MAGIC, Config3, MagicPacket },
  519. { WAKE_UCAST, Config5, UWF },
  520. { WAKE_BCAST, Config5, BWF },
  521. { WAKE_MCAST, Config5, MWF },
  522. { WAKE_ANY, Config5, LanWake }
  523. };
  524. spin_lock_irq(&tp->lock);
  525. RTL_W8(Cfg9346, Cfg9346_Unlock);
  526. for (i = 0; i < ARRAY_SIZE(cfg); i++) {
  527. u8 options = RTL_R8(cfg[i].reg) & ~cfg[i].mask;
  528. if (wol->wolopts & cfg[i].opt)
  529. options |= cfg[i].mask;
  530. RTL_W8(cfg[i].reg, options);
  531. }
  532. RTL_W8(Cfg9346, Cfg9346_Lock);
  533. if (wol->wolopts)
  534. tp->features |= RTL_FEATURE_WOL;
  535. else
  536. tp->features &= ~RTL_FEATURE_WOL;
  537. spin_unlock_irq(&tp->lock);
  538. return 0;
  539. }
  540. static void rtl8169_get_drvinfo(struct net_device *dev,
  541. struct ethtool_drvinfo *info)
  542. {
  543. struct rtl8169_private *tp = netdev_priv(dev);
  544. strcpy(info->driver, MODULENAME);
  545. strcpy(info->version, RTL8169_VERSION);
  546. strcpy(info->bus_info, pci_name(tp->pci_dev));
  547. }
  548. static int rtl8169_get_regs_len(struct net_device *dev)
  549. {
  550. return R8169_REGS_SIZE;
  551. }
  552. static int rtl8169_set_speed_tbi(struct net_device *dev,
  553. u8 autoneg, u16 speed, u8 duplex)
  554. {
  555. struct rtl8169_private *tp = netdev_priv(dev);
  556. void __iomem *ioaddr = tp->mmio_addr;
  557. int ret = 0;
  558. u32 reg;
  559. reg = RTL_R32(TBICSR);
  560. if ((autoneg == AUTONEG_DISABLE) && (speed == SPEED_1000) &&
  561. (duplex == DUPLEX_FULL)) {
  562. RTL_W32(TBICSR, reg & ~(TBINwEnable | TBINwRestart));
  563. } else if (autoneg == AUTONEG_ENABLE)
  564. RTL_W32(TBICSR, reg | TBINwEnable | TBINwRestart);
  565. else {
  566. if (netif_msg_link(tp)) {
  567. printk(KERN_WARNING "%s: "
  568. "incorrect speed setting refused in TBI mode\n",
  569. dev->name);
  570. }
  571. ret = -EOPNOTSUPP;
  572. }
  573. return ret;
  574. }
  575. static int rtl8169_set_speed_xmii(struct net_device *dev,
  576. u8 autoneg, u16 speed, u8 duplex)
  577. {
  578. struct rtl8169_private *tp = netdev_priv(dev);
  579. void __iomem *ioaddr = tp->mmio_addr;
  580. int auto_nego, giga_ctrl;
  581. auto_nego = mdio_read(ioaddr, MII_ADVERTISE);
  582. auto_nego &= ~(ADVERTISE_10HALF | ADVERTISE_10FULL |
  583. ADVERTISE_100HALF | ADVERTISE_100FULL);
  584. giga_ctrl = mdio_read(ioaddr, MII_CTRL1000);
  585. giga_ctrl &= ~(ADVERTISE_1000FULL | ADVERTISE_1000HALF);
  586. if (autoneg == AUTONEG_ENABLE) {
  587. auto_nego |= (ADVERTISE_10HALF | ADVERTISE_10FULL |
  588. ADVERTISE_100HALF | ADVERTISE_100FULL);
  589. giga_ctrl |= ADVERTISE_1000FULL | ADVERTISE_1000HALF;
  590. } else {
  591. if (speed == SPEED_10)
  592. auto_nego |= ADVERTISE_10HALF | ADVERTISE_10FULL;
  593. else if (speed == SPEED_100)
  594. auto_nego |= ADVERTISE_100HALF | ADVERTISE_100FULL;
  595. else if (speed == SPEED_1000)
  596. giga_ctrl |= ADVERTISE_1000FULL | ADVERTISE_1000HALF;
  597. if (duplex == DUPLEX_HALF)
  598. auto_nego &= ~(ADVERTISE_10FULL | ADVERTISE_100FULL);
  599. if (duplex == DUPLEX_FULL)
  600. auto_nego &= ~(ADVERTISE_10HALF | ADVERTISE_100HALF);
  601. /* This tweak comes straight from Realtek's driver. */
  602. if ((speed == SPEED_100) && (duplex == DUPLEX_HALF) &&
  603. ((tp->mac_version == RTL_GIGA_MAC_VER_13) ||
  604. (tp->mac_version == RTL_GIGA_MAC_VER_16))) {
  605. auto_nego = ADVERTISE_100HALF | ADVERTISE_CSMA;
  606. }
  607. }
  608. /* The 8100e/8101e do Fast Ethernet only. */
  609. if ((tp->mac_version == RTL_GIGA_MAC_VER_13) ||
  610. (tp->mac_version == RTL_GIGA_MAC_VER_14) ||
  611. (tp->mac_version == RTL_GIGA_MAC_VER_15) ||
  612. (tp->mac_version == RTL_GIGA_MAC_VER_16)) {
  613. if ((giga_ctrl & (ADVERTISE_1000FULL | ADVERTISE_1000HALF)) &&
  614. netif_msg_link(tp)) {
  615. printk(KERN_INFO "%s: PHY does not support 1000Mbps.\n",
  616. dev->name);
  617. }
  618. giga_ctrl &= ~(ADVERTISE_1000FULL | ADVERTISE_1000HALF);
  619. }
  620. auto_nego |= ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM;
  621. if ((tp->mac_version == RTL_GIGA_MAC_VER_12) ||
  622. (tp->mac_version == RTL_GIGA_MAC_VER_17)) {
  623. /* Vendor specific (0x1f) and reserved (0x0e) MII registers. */
  624. mdio_write(ioaddr, 0x1f, 0x0000);
  625. mdio_write(ioaddr, 0x0e, 0x0000);
  626. }
  627. tp->phy_auto_nego_reg = auto_nego;
  628. tp->phy_1000_ctrl_reg = giga_ctrl;
  629. mdio_write(ioaddr, MII_ADVERTISE, auto_nego);
  630. mdio_write(ioaddr, MII_CTRL1000, giga_ctrl);
  631. mdio_write(ioaddr, MII_BMCR, BMCR_ANENABLE | BMCR_ANRESTART);
  632. return 0;
  633. }
  634. static int rtl8169_set_speed(struct net_device *dev,
  635. u8 autoneg, u16 speed, u8 duplex)
  636. {
  637. struct rtl8169_private *tp = netdev_priv(dev);
  638. int ret;
  639. ret = tp->set_speed(dev, autoneg, speed, duplex);
  640. if (netif_running(dev) && (tp->phy_1000_ctrl_reg & ADVERTISE_1000FULL))
  641. mod_timer(&tp->timer, jiffies + RTL8169_PHY_TIMEOUT);
  642. return ret;
  643. }
  644. static int rtl8169_set_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  645. {
  646. struct rtl8169_private *tp = netdev_priv(dev);
  647. unsigned long flags;
  648. int ret;
  649. spin_lock_irqsave(&tp->lock, flags);
  650. ret = rtl8169_set_speed(dev, cmd->autoneg, cmd->speed, cmd->duplex);
  651. spin_unlock_irqrestore(&tp->lock, flags);
  652. return ret;
  653. }
  654. static u32 rtl8169_get_rx_csum(struct net_device *dev)
  655. {
  656. struct rtl8169_private *tp = netdev_priv(dev);
  657. return tp->cp_cmd & RxChkSum;
  658. }
  659. static int rtl8169_set_rx_csum(struct net_device *dev, u32 data)
  660. {
  661. struct rtl8169_private *tp = netdev_priv(dev);
  662. void __iomem *ioaddr = tp->mmio_addr;
  663. unsigned long flags;
  664. spin_lock_irqsave(&tp->lock, flags);
  665. if (data)
  666. tp->cp_cmd |= RxChkSum;
  667. else
  668. tp->cp_cmd &= ~RxChkSum;
  669. RTL_W16(CPlusCmd, tp->cp_cmd);
  670. RTL_R16(CPlusCmd);
  671. spin_unlock_irqrestore(&tp->lock, flags);
  672. return 0;
  673. }
  674. #ifdef CONFIG_R8169_VLAN
  675. static inline u32 rtl8169_tx_vlan_tag(struct rtl8169_private *tp,
  676. struct sk_buff *skb)
  677. {
  678. return (tp->vlgrp && vlan_tx_tag_present(skb)) ?
  679. TxVlanTag | swab16(vlan_tx_tag_get(skb)) : 0x00;
  680. }
  681. static void rtl8169_vlan_rx_register(struct net_device *dev,
  682. struct vlan_group *grp)
  683. {
  684. struct rtl8169_private *tp = netdev_priv(dev);
  685. void __iomem *ioaddr = tp->mmio_addr;
  686. unsigned long flags;
  687. spin_lock_irqsave(&tp->lock, flags);
  688. tp->vlgrp = grp;
  689. if (tp->vlgrp)
  690. tp->cp_cmd |= RxVlan;
  691. else
  692. tp->cp_cmd &= ~RxVlan;
  693. RTL_W16(CPlusCmd, tp->cp_cmd);
  694. RTL_R16(CPlusCmd);
  695. spin_unlock_irqrestore(&tp->lock, flags);
  696. }
  697. static int rtl8169_rx_vlan_skb(struct rtl8169_private *tp, struct RxDesc *desc,
  698. struct sk_buff *skb)
  699. {
  700. u32 opts2 = le32_to_cpu(desc->opts2);
  701. struct vlan_group *vlgrp = tp->vlgrp;
  702. int ret;
  703. if (vlgrp && (opts2 & RxVlanTag)) {
  704. vlan_hwaccel_receive_skb(skb, vlgrp, swab16(opts2 & 0xffff));
  705. ret = 0;
  706. } else
  707. ret = -1;
  708. desc->opts2 = 0;
  709. return ret;
  710. }
  711. #else /* !CONFIG_R8169_VLAN */
  712. static inline u32 rtl8169_tx_vlan_tag(struct rtl8169_private *tp,
  713. struct sk_buff *skb)
  714. {
  715. return 0;
  716. }
  717. static int rtl8169_rx_vlan_skb(struct rtl8169_private *tp, struct RxDesc *desc,
  718. struct sk_buff *skb)
  719. {
  720. return -1;
  721. }
  722. #endif
  723. static void rtl8169_gset_tbi(struct net_device *dev, struct ethtool_cmd *cmd)
  724. {
  725. struct rtl8169_private *tp = netdev_priv(dev);
  726. void __iomem *ioaddr = tp->mmio_addr;
  727. u32 status;
  728. cmd->supported =
  729. SUPPORTED_1000baseT_Full | SUPPORTED_Autoneg | SUPPORTED_FIBRE;
  730. cmd->port = PORT_FIBRE;
  731. cmd->transceiver = XCVR_INTERNAL;
  732. status = RTL_R32(TBICSR);
  733. cmd->advertising = (status & TBINwEnable) ? ADVERTISED_Autoneg : 0;
  734. cmd->autoneg = !!(status & TBINwEnable);
  735. cmd->speed = SPEED_1000;
  736. cmd->duplex = DUPLEX_FULL; /* Always set */
  737. }
  738. static void rtl8169_gset_xmii(struct net_device *dev, struct ethtool_cmd *cmd)
  739. {
  740. struct rtl8169_private *tp = netdev_priv(dev);
  741. void __iomem *ioaddr = tp->mmio_addr;
  742. u8 status;
  743. cmd->supported = SUPPORTED_10baseT_Half |
  744. SUPPORTED_10baseT_Full |
  745. SUPPORTED_100baseT_Half |
  746. SUPPORTED_100baseT_Full |
  747. SUPPORTED_1000baseT_Full |
  748. SUPPORTED_Autoneg |
  749. SUPPORTED_TP;
  750. cmd->autoneg = 1;
  751. cmd->advertising = ADVERTISED_TP | ADVERTISED_Autoneg;
  752. if (tp->phy_auto_nego_reg & ADVERTISE_10HALF)
  753. cmd->advertising |= ADVERTISED_10baseT_Half;
  754. if (tp->phy_auto_nego_reg & ADVERTISE_10FULL)
  755. cmd->advertising |= ADVERTISED_10baseT_Full;
  756. if (tp->phy_auto_nego_reg & ADVERTISE_100HALF)
  757. cmd->advertising |= ADVERTISED_100baseT_Half;
  758. if (tp->phy_auto_nego_reg & ADVERTISE_100FULL)
  759. cmd->advertising |= ADVERTISED_100baseT_Full;
  760. if (tp->phy_1000_ctrl_reg & ADVERTISE_1000FULL)
  761. cmd->advertising |= ADVERTISED_1000baseT_Full;
  762. status = RTL_R8(PHYstatus);
  763. if (status & _1000bpsF)
  764. cmd->speed = SPEED_1000;
  765. else if (status & _100bps)
  766. cmd->speed = SPEED_100;
  767. else if (status & _10bps)
  768. cmd->speed = SPEED_10;
  769. if (status & TxFlowCtrl)
  770. cmd->advertising |= ADVERTISED_Asym_Pause;
  771. if (status & RxFlowCtrl)
  772. cmd->advertising |= ADVERTISED_Pause;
  773. cmd->duplex = ((status & _1000bpsF) || (status & FullDup)) ?
  774. DUPLEX_FULL : DUPLEX_HALF;
  775. }
  776. static int rtl8169_get_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  777. {
  778. struct rtl8169_private *tp = netdev_priv(dev);
  779. unsigned long flags;
  780. spin_lock_irqsave(&tp->lock, flags);
  781. tp->get_settings(dev, cmd);
  782. spin_unlock_irqrestore(&tp->lock, flags);
  783. return 0;
  784. }
  785. static void rtl8169_get_regs(struct net_device *dev, struct ethtool_regs *regs,
  786. void *p)
  787. {
  788. struct rtl8169_private *tp = netdev_priv(dev);
  789. unsigned long flags;
  790. if (regs->len > R8169_REGS_SIZE)
  791. regs->len = R8169_REGS_SIZE;
  792. spin_lock_irqsave(&tp->lock, flags);
  793. memcpy_fromio(p, tp->mmio_addr, regs->len);
  794. spin_unlock_irqrestore(&tp->lock, flags);
  795. }
  796. static u32 rtl8169_get_msglevel(struct net_device *dev)
  797. {
  798. struct rtl8169_private *tp = netdev_priv(dev);
  799. return tp->msg_enable;
  800. }
  801. static void rtl8169_set_msglevel(struct net_device *dev, u32 value)
  802. {
  803. struct rtl8169_private *tp = netdev_priv(dev);
  804. tp->msg_enable = value;
  805. }
  806. static const char rtl8169_gstrings[][ETH_GSTRING_LEN] = {
  807. "tx_packets",
  808. "rx_packets",
  809. "tx_errors",
  810. "rx_errors",
  811. "rx_missed",
  812. "align_errors",
  813. "tx_single_collisions",
  814. "tx_multi_collisions",
  815. "unicast",
  816. "broadcast",
  817. "multicast",
  818. "tx_aborted",
  819. "tx_underrun",
  820. };
  821. struct rtl8169_counters {
  822. __le64 tx_packets;
  823. __le64 rx_packets;
  824. __le64 tx_errors;
  825. __le32 rx_errors;
  826. __le16 rx_missed;
  827. __le16 align_errors;
  828. __le32 tx_one_collision;
  829. __le32 tx_multi_collision;
  830. __le64 rx_unicast;
  831. __le64 rx_broadcast;
  832. __le32 rx_multicast;
  833. __le16 tx_aborted;
  834. __le16 tx_underun;
  835. };
  836. static int rtl8169_get_sset_count(struct net_device *dev, int sset)
  837. {
  838. switch (sset) {
  839. case ETH_SS_STATS:
  840. return ARRAY_SIZE(rtl8169_gstrings);
  841. default:
  842. return -EOPNOTSUPP;
  843. }
  844. }
  845. static void rtl8169_get_ethtool_stats(struct net_device *dev,
  846. struct ethtool_stats *stats, u64 *data)
  847. {
  848. struct rtl8169_private *tp = netdev_priv(dev);
  849. void __iomem *ioaddr = tp->mmio_addr;
  850. struct rtl8169_counters *counters;
  851. dma_addr_t paddr;
  852. u32 cmd;
  853. ASSERT_RTNL();
  854. counters = pci_alloc_consistent(tp->pci_dev, sizeof(*counters), &paddr);
  855. if (!counters)
  856. return;
  857. RTL_W32(CounterAddrHigh, (u64)paddr >> 32);
  858. cmd = (u64)paddr & DMA_32BIT_MASK;
  859. RTL_W32(CounterAddrLow, cmd);
  860. RTL_W32(CounterAddrLow, cmd | CounterDump);
  861. while (RTL_R32(CounterAddrLow) & CounterDump) {
  862. if (msleep_interruptible(1))
  863. break;
  864. }
  865. RTL_W32(CounterAddrLow, 0);
  866. RTL_W32(CounterAddrHigh, 0);
  867. data[0] = le64_to_cpu(counters->tx_packets);
  868. data[1] = le64_to_cpu(counters->rx_packets);
  869. data[2] = le64_to_cpu(counters->tx_errors);
  870. data[3] = le32_to_cpu(counters->rx_errors);
  871. data[4] = le16_to_cpu(counters->rx_missed);
  872. data[5] = le16_to_cpu(counters->align_errors);
  873. data[6] = le32_to_cpu(counters->tx_one_collision);
  874. data[7] = le32_to_cpu(counters->tx_multi_collision);
  875. data[8] = le64_to_cpu(counters->rx_unicast);
  876. data[9] = le64_to_cpu(counters->rx_broadcast);
  877. data[10] = le32_to_cpu(counters->rx_multicast);
  878. data[11] = le16_to_cpu(counters->tx_aborted);
  879. data[12] = le16_to_cpu(counters->tx_underun);
  880. pci_free_consistent(tp->pci_dev, sizeof(*counters), counters, paddr);
  881. }
  882. static void rtl8169_get_strings(struct net_device *dev, u32 stringset, u8 *data)
  883. {
  884. switch(stringset) {
  885. case ETH_SS_STATS:
  886. memcpy(data, *rtl8169_gstrings, sizeof(rtl8169_gstrings));
  887. break;
  888. }
  889. }
  890. static const struct ethtool_ops rtl8169_ethtool_ops = {
  891. .get_drvinfo = rtl8169_get_drvinfo,
  892. .get_regs_len = rtl8169_get_regs_len,
  893. .get_link = ethtool_op_get_link,
  894. .get_settings = rtl8169_get_settings,
  895. .set_settings = rtl8169_set_settings,
  896. .get_msglevel = rtl8169_get_msglevel,
  897. .set_msglevel = rtl8169_set_msglevel,
  898. .get_rx_csum = rtl8169_get_rx_csum,
  899. .set_rx_csum = rtl8169_set_rx_csum,
  900. .set_tx_csum = ethtool_op_set_tx_csum,
  901. .set_sg = ethtool_op_set_sg,
  902. .set_tso = ethtool_op_set_tso,
  903. .get_regs = rtl8169_get_regs,
  904. .get_wol = rtl8169_get_wol,
  905. .set_wol = rtl8169_set_wol,
  906. .get_strings = rtl8169_get_strings,
  907. .get_sset_count = rtl8169_get_sset_count,
  908. .get_ethtool_stats = rtl8169_get_ethtool_stats,
  909. };
  910. static void rtl8169_write_gmii_reg_bit(void __iomem *ioaddr, int reg,
  911. int bitnum, int bitval)
  912. {
  913. int val;
  914. val = mdio_read(ioaddr, reg);
  915. val = (bitval == 1) ?
  916. val | (bitval << bitnum) : val & ~(0x0001 << bitnum);
  917. mdio_write(ioaddr, reg, val & 0xffff);
  918. }
  919. static void rtl8169_get_mac_version(struct rtl8169_private *tp,
  920. void __iomem *ioaddr)
  921. {
  922. /*
  923. * The driver currently handles the 8168Bf and the 8168Be identically
  924. * but they can be identified more specifically through the test below
  925. * if needed:
  926. *
  927. * (RTL_R32(TxConfig) & 0x700000) == 0x500000 ? 8168Bf : 8168Be
  928. *
  929. * Same thing for the 8101Eb and the 8101Ec:
  930. *
  931. * (RTL_R32(TxConfig) & 0x700000) == 0x200000 ? 8101Eb : 8101Ec
  932. */
  933. const struct {
  934. u32 mask;
  935. u32 val;
  936. int mac_version;
  937. } mac_info[] = {
  938. /* 8168B family. */
  939. { 0x7c800000, 0x3c800000, RTL_GIGA_MAC_VER_18 },
  940. { 0x7cf00000, 0x3c000000, RTL_GIGA_MAC_VER_19 },
  941. { 0x7cf00000, 0x3c200000, RTL_GIGA_MAC_VER_20 },
  942. { 0x7c800000, 0x3c000000, RTL_GIGA_MAC_VER_20 },
  943. /* 8168B family. */
  944. { 0x7cf00000, 0x38000000, RTL_GIGA_MAC_VER_12 },
  945. { 0x7cf00000, 0x38500000, RTL_GIGA_MAC_VER_17 },
  946. { 0x7c800000, 0x38000000, RTL_GIGA_MAC_VER_17 },
  947. { 0x7c800000, 0x30000000, RTL_GIGA_MAC_VER_11 },
  948. /* 8101 family. */
  949. { 0x7cf00000, 0x34000000, RTL_GIGA_MAC_VER_13 },
  950. { 0x7cf00000, 0x34200000, RTL_GIGA_MAC_VER_16 },
  951. { 0x7c800000, 0x34000000, RTL_GIGA_MAC_VER_16 },
  952. /* FIXME: where did these entries come from ? -- FR */
  953. { 0xfc800000, 0x38800000, RTL_GIGA_MAC_VER_15 },
  954. { 0xfc800000, 0x30800000, RTL_GIGA_MAC_VER_14 },
  955. /* 8110 family. */
  956. { 0xfc800000, 0x98000000, RTL_GIGA_MAC_VER_06 },
  957. { 0xfc800000, 0x18000000, RTL_GIGA_MAC_VER_05 },
  958. { 0xfc800000, 0x10000000, RTL_GIGA_MAC_VER_04 },
  959. { 0xfc800000, 0x04000000, RTL_GIGA_MAC_VER_03 },
  960. { 0xfc800000, 0x00800000, RTL_GIGA_MAC_VER_02 },
  961. { 0xfc800000, 0x00000000, RTL_GIGA_MAC_VER_01 },
  962. { 0x00000000, 0x00000000, RTL_GIGA_MAC_VER_01 } /* Catch-all */
  963. }, *p = mac_info;
  964. u32 reg;
  965. reg = RTL_R32(TxConfig);
  966. while ((reg & p->mask) != p->val)
  967. p++;
  968. tp->mac_version = p->mac_version;
  969. if (p->mask == 0x00000000) {
  970. struct pci_dev *pdev = tp->pci_dev;
  971. dev_info(&pdev->dev, "unknown MAC (%08x)\n", reg);
  972. }
  973. }
  974. static void rtl8169_print_mac_version(struct rtl8169_private *tp)
  975. {
  976. dprintk("mac_version = 0x%02x\n", tp->mac_version);
  977. }
  978. struct phy_reg {
  979. u16 reg;
  980. u16 val;
  981. };
  982. static void rtl_phy_write(void __iomem *ioaddr, struct phy_reg *regs, int len)
  983. {
  984. while (len-- > 0) {
  985. mdio_write(ioaddr, regs->reg, regs->val);
  986. regs++;
  987. }
  988. }
  989. static void rtl8169s_hw_phy_config(void __iomem *ioaddr)
  990. {
  991. struct {
  992. u16 regs[5]; /* Beware of bit-sign propagation */
  993. } phy_magic[5] = { {
  994. { 0x0000, //w 4 15 12 0
  995. 0x00a1, //w 3 15 0 00a1
  996. 0x0008, //w 2 15 0 0008
  997. 0x1020, //w 1 15 0 1020
  998. 0x1000 } },{ //w 0 15 0 1000
  999. { 0x7000, //w 4 15 12 7
  1000. 0xff41, //w 3 15 0 ff41
  1001. 0xde60, //w 2 15 0 de60
  1002. 0x0140, //w 1 15 0 0140
  1003. 0x0077 } },{ //w 0 15 0 0077
  1004. { 0xa000, //w 4 15 12 a
  1005. 0xdf01, //w 3 15 0 df01
  1006. 0xdf20, //w 2 15 0 df20
  1007. 0xff95, //w 1 15 0 ff95
  1008. 0xfa00 } },{ //w 0 15 0 fa00
  1009. { 0xb000, //w 4 15 12 b
  1010. 0xff41, //w 3 15 0 ff41
  1011. 0xde20, //w 2 15 0 de20
  1012. 0x0140, //w 1 15 0 0140
  1013. 0x00bb } },{ //w 0 15 0 00bb
  1014. { 0xf000, //w 4 15 12 f
  1015. 0xdf01, //w 3 15 0 df01
  1016. 0xdf20, //w 2 15 0 df20
  1017. 0xff95, //w 1 15 0 ff95
  1018. 0xbf00 } //w 0 15 0 bf00
  1019. }
  1020. }, *p = phy_magic;
  1021. unsigned int i;
  1022. mdio_write(ioaddr, 0x1f, 0x0001); //w 31 2 0 1
  1023. mdio_write(ioaddr, 0x15, 0x1000); //w 21 15 0 1000
  1024. mdio_write(ioaddr, 0x18, 0x65c7); //w 24 15 0 65c7
  1025. rtl8169_write_gmii_reg_bit(ioaddr, 4, 11, 0); //w 4 11 11 0
  1026. for (i = 0; i < ARRAY_SIZE(phy_magic); i++, p++) {
  1027. int val, pos = 4;
  1028. val = (mdio_read(ioaddr, pos) & 0x0fff) | (p->regs[0] & 0xffff);
  1029. mdio_write(ioaddr, pos, val);
  1030. while (--pos >= 0)
  1031. mdio_write(ioaddr, pos, p->regs[4 - pos] & 0xffff);
  1032. rtl8169_write_gmii_reg_bit(ioaddr, 4, 11, 1); //w 4 11 11 1
  1033. rtl8169_write_gmii_reg_bit(ioaddr, 4, 11, 0); //w 4 11 11 0
  1034. }
  1035. mdio_write(ioaddr, 0x1f, 0x0000); //w 31 2 0 0
  1036. }
  1037. static void rtl8169sb_hw_phy_config(void __iomem *ioaddr)
  1038. {
  1039. struct phy_reg phy_reg_init[] = {
  1040. { 0x1f, 0x0002 },
  1041. { 0x01, 0x90d0 },
  1042. { 0x1f, 0x0000 }
  1043. };
  1044. rtl_phy_write(ioaddr, phy_reg_init, ARRAY_SIZE(phy_reg_init));
  1045. }
  1046. static void rtl8168cp_hw_phy_config(void __iomem *ioaddr)
  1047. {
  1048. struct phy_reg phy_reg_init[] = {
  1049. { 0x1f, 0x0000 },
  1050. { 0x1d, 0x0f00 },
  1051. { 0x1f, 0x0002 },
  1052. { 0x0c, 0x1ec8 },
  1053. { 0x1f, 0x0000 }
  1054. };
  1055. rtl_phy_write(ioaddr, phy_reg_init, ARRAY_SIZE(phy_reg_init));
  1056. }
  1057. static void rtl8168c_hw_phy_config(void __iomem *ioaddr)
  1058. {
  1059. struct phy_reg phy_reg_init[] = {
  1060. { 0x1f, 0x0001 },
  1061. { 0x12, 0x2300 },
  1062. { 0x1f, 0x0002 },
  1063. { 0x00, 0x88d4 },
  1064. { 0x01, 0x82b1 },
  1065. { 0x03, 0x7002 },
  1066. { 0x08, 0x9e30 },
  1067. { 0x09, 0x01f0 },
  1068. { 0x0a, 0x5500 },
  1069. { 0x0c, 0x00c8 },
  1070. { 0x1f, 0x0003 },
  1071. { 0x12, 0xc096 },
  1072. { 0x16, 0x000a },
  1073. { 0x1f, 0x0000 }
  1074. };
  1075. rtl_phy_write(ioaddr, phy_reg_init, ARRAY_SIZE(phy_reg_init));
  1076. }
  1077. static void rtl8168cx_hw_phy_config(void __iomem *ioaddr)
  1078. {
  1079. struct phy_reg phy_reg_init[] = {
  1080. { 0x1f, 0x0000 },
  1081. { 0x12, 0x2300 },
  1082. { 0x1f, 0x0003 },
  1083. { 0x16, 0x0f0a },
  1084. { 0x1f, 0x0000 },
  1085. { 0x1f, 0x0002 },
  1086. { 0x0c, 0x7eb8 },
  1087. { 0x1f, 0x0000 }
  1088. };
  1089. rtl_phy_write(ioaddr, phy_reg_init, ARRAY_SIZE(phy_reg_init));
  1090. }
  1091. static void rtl_hw_phy_config(struct net_device *dev)
  1092. {
  1093. struct rtl8169_private *tp = netdev_priv(dev);
  1094. void __iomem *ioaddr = tp->mmio_addr;
  1095. rtl8169_print_mac_version(tp);
  1096. switch (tp->mac_version) {
  1097. case RTL_GIGA_MAC_VER_01:
  1098. break;
  1099. case RTL_GIGA_MAC_VER_02:
  1100. case RTL_GIGA_MAC_VER_03:
  1101. rtl8169s_hw_phy_config(ioaddr);
  1102. break;
  1103. case RTL_GIGA_MAC_VER_04:
  1104. rtl8169sb_hw_phy_config(ioaddr);
  1105. break;
  1106. case RTL_GIGA_MAC_VER_18:
  1107. rtl8168cp_hw_phy_config(ioaddr);
  1108. break;
  1109. case RTL_GIGA_MAC_VER_19:
  1110. rtl8168c_hw_phy_config(ioaddr);
  1111. break;
  1112. case RTL_GIGA_MAC_VER_20:
  1113. rtl8168cx_hw_phy_config(ioaddr);
  1114. break;
  1115. default:
  1116. break;
  1117. }
  1118. }
  1119. static void rtl8169_phy_timer(unsigned long __opaque)
  1120. {
  1121. struct net_device *dev = (struct net_device *)__opaque;
  1122. struct rtl8169_private *tp = netdev_priv(dev);
  1123. struct timer_list *timer = &tp->timer;
  1124. void __iomem *ioaddr = tp->mmio_addr;
  1125. unsigned long timeout = RTL8169_PHY_TIMEOUT;
  1126. assert(tp->mac_version > RTL_GIGA_MAC_VER_01);
  1127. if (!(tp->phy_1000_ctrl_reg & ADVERTISE_1000FULL))
  1128. return;
  1129. spin_lock_irq(&tp->lock);
  1130. if (tp->phy_reset_pending(ioaddr)) {
  1131. /*
  1132. * A busy loop could burn quite a few cycles on nowadays CPU.
  1133. * Let's delay the execution of the timer for a few ticks.
  1134. */
  1135. timeout = HZ/10;
  1136. goto out_mod_timer;
  1137. }
  1138. if (tp->link_ok(ioaddr))
  1139. goto out_unlock;
  1140. if (netif_msg_link(tp))
  1141. printk(KERN_WARNING "%s: PHY reset until link up\n", dev->name);
  1142. tp->phy_reset_enable(ioaddr);
  1143. out_mod_timer:
  1144. mod_timer(timer, jiffies + timeout);
  1145. out_unlock:
  1146. spin_unlock_irq(&tp->lock);
  1147. }
  1148. static inline void rtl8169_delete_timer(struct net_device *dev)
  1149. {
  1150. struct rtl8169_private *tp = netdev_priv(dev);
  1151. struct timer_list *timer = &tp->timer;
  1152. if (tp->mac_version <= RTL_GIGA_MAC_VER_01)
  1153. return;
  1154. del_timer_sync(timer);
  1155. }
  1156. static inline void rtl8169_request_timer(struct net_device *dev)
  1157. {
  1158. struct rtl8169_private *tp = netdev_priv(dev);
  1159. struct timer_list *timer = &tp->timer;
  1160. if (tp->mac_version <= RTL_GIGA_MAC_VER_01)
  1161. return;
  1162. mod_timer(timer, jiffies + RTL8169_PHY_TIMEOUT);
  1163. }
  1164. #ifdef CONFIG_NET_POLL_CONTROLLER
  1165. /*
  1166. * Polling 'interrupt' - used by things like netconsole to send skbs
  1167. * without having to re-enable interrupts. It's not called while
  1168. * the interrupt routine is executing.
  1169. */
  1170. static void rtl8169_netpoll(struct net_device *dev)
  1171. {
  1172. struct rtl8169_private *tp = netdev_priv(dev);
  1173. struct pci_dev *pdev = tp->pci_dev;
  1174. disable_irq(pdev->irq);
  1175. rtl8169_interrupt(pdev->irq, dev);
  1176. enable_irq(pdev->irq);
  1177. }
  1178. #endif
  1179. static void rtl8169_release_board(struct pci_dev *pdev, struct net_device *dev,
  1180. void __iomem *ioaddr)
  1181. {
  1182. iounmap(ioaddr);
  1183. pci_release_regions(pdev);
  1184. pci_disable_device(pdev);
  1185. free_netdev(dev);
  1186. }
  1187. static void rtl8169_phy_reset(struct net_device *dev,
  1188. struct rtl8169_private *tp)
  1189. {
  1190. void __iomem *ioaddr = tp->mmio_addr;
  1191. unsigned int i;
  1192. tp->phy_reset_enable(ioaddr);
  1193. for (i = 0; i < 100; i++) {
  1194. if (!tp->phy_reset_pending(ioaddr))
  1195. return;
  1196. msleep(1);
  1197. }
  1198. if (netif_msg_link(tp))
  1199. printk(KERN_ERR "%s: PHY reset failed.\n", dev->name);
  1200. }
  1201. static void rtl8169_init_phy(struct net_device *dev, struct rtl8169_private *tp)
  1202. {
  1203. void __iomem *ioaddr = tp->mmio_addr;
  1204. rtl_hw_phy_config(dev);
  1205. dprintk("Set MAC Reg C+CR Offset 0x82h = 0x01h\n");
  1206. RTL_W8(0x82, 0x01);
  1207. pci_write_config_byte(tp->pci_dev, PCI_LATENCY_TIMER, 0x40);
  1208. if (tp->mac_version <= RTL_GIGA_MAC_VER_06)
  1209. pci_write_config_byte(tp->pci_dev, PCI_CACHE_LINE_SIZE, 0x08);
  1210. if (tp->mac_version == RTL_GIGA_MAC_VER_02) {
  1211. dprintk("Set MAC Reg C+CR Offset 0x82h = 0x01h\n");
  1212. RTL_W8(0x82, 0x01);
  1213. dprintk("Set PHY Reg 0x0bh = 0x00h\n");
  1214. mdio_write(ioaddr, 0x0b, 0x0000); //w 0x0b 15 0 0
  1215. }
  1216. rtl8169_phy_reset(dev, tp);
  1217. /*
  1218. * rtl8169_set_speed_xmii takes good care of the Fast Ethernet
  1219. * only 8101. Don't panic.
  1220. */
  1221. rtl8169_set_speed(dev, AUTONEG_ENABLE, SPEED_1000, DUPLEX_FULL);
  1222. if ((RTL_R8(PHYstatus) & TBI_Enable) && netif_msg_link(tp))
  1223. printk(KERN_INFO PFX "%s: TBI auto-negotiating\n", dev->name);
  1224. }
  1225. static void rtl_rar_set(struct rtl8169_private *tp, u8 *addr)
  1226. {
  1227. void __iomem *ioaddr = tp->mmio_addr;
  1228. u32 high;
  1229. u32 low;
  1230. low = addr[0] | (addr[1] << 8) | (addr[2] << 16) | (addr[3] << 24);
  1231. high = addr[4] | (addr[5] << 8);
  1232. spin_lock_irq(&tp->lock);
  1233. RTL_W8(Cfg9346, Cfg9346_Unlock);
  1234. RTL_W32(MAC0, low);
  1235. RTL_W32(MAC4, high);
  1236. RTL_W8(Cfg9346, Cfg9346_Lock);
  1237. spin_unlock_irq(&tp->lock);
  1238. }
  1239. static int rtl_set_mac_address(struct net_device *dev, void *p)
  1240. {
  1241. struct rtl8169_private *tp = netdev_priv(dev);
  1242. struct sockaddr *addr = p;
  1243. if (!is_valid_ether_addr(addr->sa_data))
  1244. return -EADDRNOTAVAIL;
  1245. memcpy(dev->dev_addr, addr->sa_data, dev->addr_len);
  1246. rtl_rar_set(tp, dev->dev_addr);
  1247. return 0;
  1248. }
  1249. static int rtl8169_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
  1250. {
  1251. struct rtl8169_private *tp = netdev_priv(dev);
  1252. struct mii_ioctl_data *data = if_mii(ifr);
  1253. if (!netif_running(dev))
  1254. return -ENODEV;
  1255. switch (cmd) {
  1256. case SIOCGMIIPHY:
  1257. data->phy_id = 32; /* Internal PHY */
  1258. return 0;
  1259. case SIOCGMIIREG:
  1260. data->val_out = mdio_read(tp->mmio_addr, data->reg_num & 0x1f);
  1261. return 0;
  1262. case SIOCSMIIREG:
  1263. if (!capable(CAP_NET_ADMIN))
  1264. return -EPERM;
  1265. mdio_write(tp->mmio_addr, data->reg_num & 0x1f, data->val_in);
  1266. return 0;
  1267. }
  1268. return -EOPNOTSUPP;
  1269. }
  1270. static const struct rtl_cfg_info {
  1271. void (*hw_start)(struct net_device *);
  1272. unsigned int region;
  1273. unsigned int align;
  1274. u16 intr_event;
  1275. u16 napi_event;
  1276. unsigned msi;
  1277. } rtl_cfg_infos [] = {
  1278. [RTL_CFG_0] = {
  1279. .hw_start = rtl_hw_start_8169,
  1280. .region = 1,
  1281. .align = 0,
  1282. .intr_event = SYSErr | LinkChg | RxOverflow |
  1283. RxFIFOOver | TxErr | TxOK | RxOK | RxErr,
  1284. .napi_event = RxFIFOOver | TxErr | TxOK | RxOK | RxOverflow,
  1285. .msi = 0
  1286. },
  1287. [RTL_CFG_1] = {
  1288. .hw_start = rtl_hw_start_8168,
  1289. .region = 2,
  1290. .align = 8,
  1291. .intr_event = SYSErr | LinkChg | RxOverflow |
  1292. TxErr | TxOK | RxOK | RxErr,
  1293. .napi_event = TxErr | TxOK | RxOK | RxOverflow,
  1294. .msi = RTL_FEATURE_MSI
  1295. },
  1296. [RTL_CFG_2] = {
  1297. .hw_start = rtl_hw_start_8101,
  1298. .region = 2,
  1299. .align = 8,
  1300. .intr_event = SYSErr | LinkChg | RxOverflow | PCSTimeout |
  1301. RxFIFOOver | TxErr | TxOK | RxOK | RxErr,
  1302. .napi_event = RxFIFOOver | TxErr | TxOK | RxOK | RxOverflow,
  1303. .msi = RTL_FEATURE_MSI
  1304. }
  1305. };
  1306. /* Cfg9346_Unlock assumed. */
  1307. static unsigned rtl_try_msi(struct pci_dev *pdev, void __iomem *ioaddr,
  1308. const struct rtl_cfg_info *cfg)
  1309. {
  1310. unsigned msi = 0;
  1311. u8 cfg2;
  1312. cfg2 = RTL_R8(Config2) & ~MSIEnable;
  1313. if (cfg->msi) {
  1314. if (pci_enable_msi(pdev)) {
  1315. dev_info(&pdev->dev, "no MSI. Back to INTx.\n");
  1316. } else {
  1317. cfg2 |= MSIEnable;
  1318. msi = RTL_FEATURE_MSI;
  1319. }
  1320. }
  1321. RTL_W8(Config2, cfg2);
  1322. return msi;
  1323. }
  1324. static void rtl_disable_msi(struct pci_dev *pdev, struct rtl8169_private *tp)
  1325. {
  1326. if (tp->features & RTL_FEATURE_MSI) {
  1327. pci_disable_msi(pdev);
  1328. tp->features &= ~RTL_FEATURE_MSI;
  1329. }
  1330. }
  1331. static int __devinit
  1332. rtl8169_init_one(struct pci_dev *pdev, const struct pci_device_id *ent)
  1333. {
  1334. const struct rtl_cfg_info *cfg = rtl_cfg_infos + ent->driver_data;
  1335. const unsigned int region = cfg->region;
  1336. struct rtl8169_private *tp;
  1337. struct net_device *dev;
  1338. void __iomem *ioaddr;
  1339. unsigned int i;
  1340. int rc;
  1341. if (netif_msg_drv(&debug)) {
  1342. printk(KERN_INFO "%s Gigabit Ethernet driver %s loaded\n",
  1343. MODULENAME, RTL8169_VERSION);
  1344. }
  1345. dev = alloc_etherdev(sizeof (*tp));
  1346. if (!dev) {
  1347. if (netif_msg_drv(&debug))
  1348. dev_err(&pdev->dev, "unable to alloc new ethernet\n");
  1349. rc = -ENOMEM;
  1350. goto out;
  1351. }
  1352. SET_NETDEV_DEV(dev, &pdev->dev);
  1353. tp = netdev_priv(dev);
  1354. tp->dev = dev;
  1355. tp->pci_dev = pdev;
  1356. tp->msg_enable = netif_msg_init(debug.msg_enable, R8169_MSG_DEFAULT);
  1357. /* enable device (incl. PCI PM wakeup and hotplug setup) */
  1358. rc = pci_enable_device(pdev);
  1359. if (rc < 0) {
  1360. if (netif_msg_probe(tp))
  1361. dev_err(&pdev->dev, "enable failure\n");
  1362. goto err_out_free_dev_1;
  1363. }
  1364. rc = pci_set_mwi(pdev);
  1365. if (rc < 0)
  1366. goto err_out_disable_2;
  1367. /* make sure PCI base addr 1 is MMIO */
  1368. if (!(pci_resource_flags(pdev, region) & IORESOURCE_MEM)) {
  1369. if (netif_msg_probe(tp)) {
  1370. dev_err(&pdev->dev,
  1371. "region #%d not an MMIO resource, aborting\n",
  1372. region);
  1373. }
  1374. rc = -ENODEV;
  1375. goto err_out_mwi_3;
  1376. }
  1377. /* check for weird/broken PCI region reporting */
  1378. if (pci_resource_len(pdev, region) < R8169_REGS_SIZE) {
  1379. if (netif_msg_probe(tp)) {
  1380. dev_err(&pdev->dev,
  1381. "Invalid PCI region size(s), aborting\n");
  1382. }
  1383. rc = -ENODEV;
  1384. goto err_out_mwi_3;
  1385. }
  1386. rc = pci_request_regions(pdev, MODULENAME);
  1387. if (rc < 0) {
  1388. if (netif_msg_probe(tp))
  1389. dev_err(&pdev->dev, "could not request regions.\n");
  1390. goto err_out_mwi_3;
  1391. }
  1392. tp->cp_cmd = PCIMulRW | RxChkSum;
  1393. if ((sizeof(dma_addr_t) > 4) &&
  1394. !pci_set_dma_mask(pdev, DMA_64BIT_MASK) && use_dac) {
  1395. tp->cp_cmd |= PCIDAC;
  1396. dev->features |= NETIF_F_HIGHDMA;
  1397. } else {
  1398. rc = pci_set_dma_mask(pdev, DMA_32BIT_MASK);
  1399. if (rc < 0) {
  1400. if (netif_msg_probe(tp)) {
  1401. dev_err(&pdev->dev,
  1402. "DMA configuration failed.\n");
  1403. }
  1404. goto err_out_free_res_4;
  1405. }
  1406. }
  1407. pci_set_master(pdev);
  1408. /* ioremap MMIO region */
  1409. ioaddr = ioremap(pci_resource_start(pdev, region), R8169_REGS_SIZE);
  1410. if (!ioaddr) {
  1411. if (netif_msg_probe(tp))
  1412. dev_err(&pdev->dev, "cannot remap MMIO, aborting\n");
  1413. rc = -EIO;
  1414. goto err_out_free_res_4;
  1415. }
  1416. /* Unneeded ? Don't mess with Mrs. Murphy. */
  1417. rtl8169_irq_mask_and_ack(ioaddr);
  1418. /* Soft reset the chip. */
  1419. RTL_W8(ChipCmd, CmdReset);
  1420. /* Check that the chip has finished the reset. */
  1421. for (i = 0; i < 100; i++) {
  1422. if ((RTL_R8(ChipCmd) & CmdReset) == 0)
  1423. break;
  1424. msleep_interruptible(1);
  1425. }
  1426. /* Identify chip attached to board */
  1427. rtl8169_get_mac_version(tp, ioaddr);
  1428. rtl8169_print_mac_version(tp);
  1429. for (i = 0; i < ARRAY_SIZE(rtl_chip_info); i++) {
  1430. if (tp->mac_version == rtl_chip_info[i].mac_version)
  1431. break;
  1432. }
  1433. if (i == ARRAY_SIZE(rtl_chip_info)) {
  1434. /* Unknown chip: assume array element #0, original RTL-8169 */
  1435. if (netif_msg_probe(tp)) {
  1436. dev_printk(KERN_DEBUG, &pdev->dev,
  1437. "unknown chip version, assuming %s\n",
  1438. rtl_chip_info[0].name);
  1439. }
  1440. i = 0;
  1441. }
  1442. tp->chipset = i;
  1443. RTL_W8(Cfg9346, Cfg9346_Unlock);
  1444. RTL_W8(Config1, RTL_R8(Config1) | PMEnable);
  1445. RTL_W8(Config5, RTL_R8(Config5) & PMEStatus);
  1446. tp->features |= rtl_try_msi(pdev, ioaddr, cfg);
  1447. RTL_W8(Cfg9346, Cfg9346_Lock);
  1448. if ((tp->mac_version <= RTL_GIGA_MAC_VER_06) &&
  1449. (RTL_R8(PHYstatus) & TBI_Enable)) {
  1450. tp->set_speed = rtl8169_set_speed_tbi;
  1451. tp->get_settings = rtl8169_gset_tbi;
  1452. tp->phy_reset_enable = rtl8169_tbi_reset_enable;
  1453. tp->phy_reset_pending = rtl8169_tbi_reset_pending;
  1454. tp->link_ok = rtl8169_tbi_link_ok;
  1455. tp->phy_1000_ctrl_reg = ADVERTISE_1000FULL; /* Implied by TBI */
  1456. } else {
  1457. tp->set_speed = rtl8169_set_speed_xmii;
  1458. tp->get_settings = rtl8169_gset_xmii;
  1459. tp->phy_reset_enable = rtl8169_xmii_reset_enable;
  1460. tp->phy_reset_pending = rtl8169_xmii_reset_pending;
  1461. tp->link_ok = rtl8169_xmii_link_ok;
  1462. dev->do_ioctl = rtl8169_ioctl;
  1463. }
  1464. /* Get MAC address. FIXME: read EEPROM */
  1465. for (i = 0; i < MAC_ADDR_LEN; i++)
  1466. dev->dev_addr[i] = RTL_R8(MAC0 + i);
  1467. memcpy(dev->perm_addr, dev->dev_addr, dev->addr_len);
  1468. dev->open = rtl8169_open;
  1469. dev->hard_start_xmit = rtl8169_start_xmit;
  1470. dev->get_stats = rtl8169_get_stats;
  1471. SET_ETHTOOL_OPS(dev, &rtl8169_ethtool_ops);
  1472. dev->stop = rtl8169_close;
  1473. dev->tx_timeout = rtl8169_tx_timeout;
  1474. dev->set_multicast_list = rtl_set_rx_mode;
  1475. dev->watchdog_timeo = RTL8169_TX_TIMEOUT;
  1476. dev->irq = pdev->irq;
  1477. dev->base_addr = (unsigned long) ioaddr;
  1478. dev->change_mtu = rtl8169_change_mtu;
  1479. dev->set_mac_address = rtl_set_mac_address;
  1480. netif_napi_add(dev, &tp->napi, rtl8169_poll, R8169_NAPI_WEIGHT);
  1481. #ifdef CONFIG_R8169_VLAN
  1482. dev->features |= NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX;
  1483. dev->vlan_rx_register = rtl8169_vlan_rx_register;
  1484. #endif
  1485. #ifdef CONFIG_NET_POLL_CONTROLLER
  1486. dev->poll_controller = rtl8169_netpoll;
  1487. #endif
  1488. tp->intr_mask = 0xffff;
  1489. tp->mmio_addr = ioaddr;
  1490. tp->align = cfg->align;
  1491. tp->hw_start = cfg->hw_start;
  1492. tp->intr_event = cfg->intr_event;
  1493. tp->napi_event = cfg->napi_event;
  1494. init_timer(&tp->timer);
  1495. tp->timer.data = (unsigned long) dev;
  1496. tp->timer.function = rtl8169_phy_timer;
  1497. spin_lock_init(&tp->lock);
  1498. rc = register_netdev(dev);
  1499. if (rc < 0)
  1500. goto err_out_msi_5;
  1501. pci_set_drvdata(pdev, dev);
  1502. if (netif_msg_probe(tp)) {
  1503. u32 xid = RTL_R32(TxConfig) & 0x7cf0f8ff;
  1504. printk(KERN_INFO "%s: %s at 0x%lx, "
  1505. "%2.2x:%2.2x:%2.2x:%2.2x:%2.2x:%2.2x, "
  1506. "XID %08x IRQ %d\n",
  1507. dev->name,
  1508. rtl_chip_info[tp->chipset].name,
  1509. dev->base_addr,
  1510. dev->dev_addr[0], dev->dev_addr[1],
  1511. dev->dev_addr[2], dev->dev_addr[3],
  1512. dev->dev_addr[4], dev->dev_addr[5], xid, dev->irq);
  1513. }
  1514. rtl8169_init_phy(dev, tp);
  1515. out:
  1516. return rc;
  1517. err_out_msi_5:
  1518. rtl_disable_msi(pdev, tp);
  1519. iounmap(ioaddr);
  1520. err_out_free_res_4:
  1521. pci_release_regions(pdev);
  1522. err_out_mwi_3:
  1523. pci_clear_mwi(pdev);
  1524. err_out_disable_2:
  1525. pci_disable_device(pdev);
  1526. err_out_free_dev_1:
  1527. free_netdev(dev);
  1528. goto out;
  1529. }
  1530. static void __devexit rtl8169_remove_one(struct pci_dev *pdev)
  1531. {
  1532. struct net_device *dev = pci_get_drvdata(pdev);
  1533. struct rtl8169_private *tp = netdev_priv(dev);
  1534. flush_scheduled_work();
  1535. unregister_netdev(dev);
  1536. rtl_disable_msi(pdev, tp);
  1537. rtl8169_release_board(pdev, dev, tp->mmio_addr);
  1538. pci_set_drvdata(pdev, NULL);
  1539. }
  1540. static void rtl8169_set_rxbufsize(struct rtl8169_private *tp,
  1541. struct net_device *dev)
  1542. {
  1543. unsigned int mtu = dev->mtu;
  1544. tp->rx_buf_sz = (mtu > RX_BUF_SIZE) ? mtu + ETH_HLEN + 8 : RX_BUF_SIZE;
  1545. }
  1546. static int rtl8169_open(struct net_device *dev)
  1547. {
  1548. struct rtl8169_private *tp = netdev_priv(dev);
  1549. struct pci_dev *pdev = tp->pci_dev;
  1550. int retval = -ENOMEM;
  1551. rtl8169_set_rxbufsize(tp, dev);
  1552. /*
  1553. * Rx and Tx desscriptors needs 256 bytes alignment.
  1554. * pci_alloc_consistent provides more.
  1555. */
  1556. tp->TxDescArray = pci_alloc_consistent(pdev, R8169_TX_RING_BYTES,
  1557. &tp->TxPhyAddr);
  1558. if (!tp->TxDescArray)
  1559. goto out;
  1560. tp->RxDescArray = pci_alloc_consistent(pdev, R8169_RX_RING_BYTES,
  1561. &tp->RxPhyAddr);
  1562. if (!tp->RxDescArray)
  1563. goto err_free_tx_0;
  1564. retval = rtl8169_init_ring(dev);
  1565. if (retval < 0)
  1566. goto err_free_rx_1;
  1567. INIT_DELAYED_WORK(&tp->task, NULL);
  1568. smp_mb();
  1569. retval = request_irq(dev->irq, rtl8169_interrupt,
  1570. (tp->features & RTL_FEATURE_MSI) ? 0 : IRQF_SHARED,
  1571. dev->name, dev);
  1572. if (retval < 0)
  1573. goto err_release_ring_2;
  1574. napi_enable(&tp->napi);
  1575. rtl_hw_start(dev);
  1576. rtl8169_request_timer(dev);
  1577. rtl8169_check_link_status(dev, tp, tp->mmio_addr);
  1578. out:
  1579. return retval;
  1580. err_release_ring_2:
  1581. rtl8169_rx_clear(tp);
  1582. err_free_rx_1:
  1583. pci_free_consistent(pdev, R8169_RX_RING_BYTES, tp->RxDescArray,
  1584. tp->RxPhyAddr);
  1585. err_free_tx_0:
  1586. pci_free_consistent(pdev, R8169_TX_RING_BYTES, tp->TxDescArray,
  1587. tp->TxPhyAddr);
  1588. goto out;
  1589. }
  1590. static void rtl8169_hw_reset(void __iomem *ioaddr)
  1591. {
  1592. /* Disable interrupts */
  1593. rtl8169_irq_mask_and_ack(ioaddr);
  1594. /* Reset the chipset */
  1595. RTL_W8(ChipCmd, CmdReset);
  1596. /* PCI commit */
  1597. RTL_R8(ChipCmd);
  1598. }
  1599. static void rtl_set_rx_tx_config_registers(struct rtl8169_private *tp)
  1600. {
  1601. void __iomem *ioaddr = tp->mmio_addr;
  1602. u32 cfg = rtl8169_rx_config;
  1603. cfg |= (RTL_R32(RxConfig) & rtl_chip_info[tp->chipset].RxConfigMask);
  1604. RTL_W32(RxConfig, cfg);
  1605. /* Set DMA burst size and Interframe Gap Time */
  1606. RTL_W32(TxConfig, (TX_DMA_BURST << TxDMAShift) |
  1607. (InterFrameGap << TxInterFrameGapShift));
  1608. }
  1609. static void rtl_hw_start(struct net_device *dev)
  1610. {
  1611. struct rtl8169_private *tp = netdev_priv(dev);
  1612. void __iomem *ioaddr = tp->mmio_addr;
  1613. unsigned int i;
  1614. /* Soft reset the chip. */
  1615. RTL_W8(ChipCmd, CmdReset);
  1616. /* Check that the chip has finished the reset. */
  1617. for (i = 0; i < 100; i++) {
  1618. if ((RTL_R8(ChipCmd) & CmdReset) == 0)
  1619. break;
  1620. msleep_interruptible(1);
  1621. }
  1622. tp->hw_start(dev);
  1623. netif_start_queue(dev);
  1624. }
  1625. static void rtl_set_rx_tx_desc_registers(struct rtl8169_private *tp,
  1626. void __iomem *ioaddr)
  1627. {
  1628. /*
  1629. * Magic spell: some iop3xx ARM board needs the TxDescAddrHigh
  1630. * register to be written before TxDescAddrLow to work.
  1631. * Switching from MMIO to I/O access fixes the issue as well.
  1632. */
  1633. RTL_W32(TxDescStartAddrHigh, ((u64) tp->TxPhyAddr) >> 32);
  1634. RTL_W32(TxDescStartAddrLow, ((u64) tp->TxPhyAddr) & DMA_32BIT_MASK);
  1635. RTL_W32(RxDescAddrHigh, ((u64) tp->RxPhyAddr) >> 32);
  1636. RTL_W32(RxDescAddrLow, ((u64) tp->RxPhyAddr) & DMA_32BIT_MASK);
  1637. }
  1638. static u16 rtl_rw_cpluscmd(void __iomem *ioaddr)
  1639. {
  1640. u16 cmd;
  1641. cmd = RTL_R16(CPlusCmd);
  1642. RTL_W16(CPlusCmd, cmd);
  1643. return cmd;
  1644. }
  1645. static void rtl_set_rx_max_size(void __iomem *ioaddr)
  1646. {
  1647. /* Low hurts. Let's disable the filtering. */
  1648. RTL_W16(RxMaxSize, 16383);
  1649. }
  1650. static void rtl8169_set_magic_reg(void __iomem *ioaddr, unsigned mac_version)
  1651. {
  1652. struct {
  1653. u32 mac_version;
  1654. u32 clk;
  1655. u32 val;
  1656. } cfg2_info [] = {
  1657. { RTL_GIGA_MAC_VER_05, PCI_Clock_33MHz, 0x000fff00 }, // 8110SCd
  1658. { RTL_GIGA_MAC_VER_05, PCI_Clock_66MHz, 0x000fffff },
  1659. { RTL_GIGA_MAC_VER_06, PCI_Clock_33MHz, 0x00ffff00 }, // 8110SCe
  1660. { RTL_GIGA_MAC_VER_06, PCI_Clock_66MHz, 0x00ffffff }
  1661. }, *p = cfg2_info;
  1662. unsigned int i;
  1663. u32 clk;
  1664. clk = RTL_R8(Config2) & PCI_Clock_66MHz;
  1665. for (i = 0; i < ARRAY_SIZE(cfg2_info); i++, p++) {
  1666. if ((p->mac_version == mac_version) && (p->clk == clk)) {
  1667. RTL_W32(0x7c, p->val);
  1668. break;
  1669. }
  1670. }
  1671. }
  1672. static void rtl_hw_start_8169(struct net_device *dev)
  1673. {
  1674. struct rtl8169_private *tp = netdev_priv(dev);
  1675. void __iomem *ioaddr = tp->mmio_addr;
  1676. struct pci_dev *pdev = tp->pci_dev;
  1677. if (tp->mac_version == RTL_GIGA_MAC_VER_05) {
  1678. RTL_W16(CPlusCmd, RTL_R16(CPlusCmd) | PCIMulRW);
  1679. pci_write_config_byte(pdev, PCI_CACHE_LINE_SIZE, 0x08);
  1680. }
  1681. RTL_W8(Cfg9346, Cfg9346_Unlock);
  1682. if ((tp->mac_version == RTL_GIGA_MAC_VER_01) ||
  1683. (tp->mac_version == RTL_GIGA_MAC_VER_02) ||
  1684. (tp->mac_version == RTL_GIGA_MAC_VER_03) ||
  1685. (tp->mac_version == RTL_GIGA_MAC_VER_04))
  1686. RTL_W8(ChipCmd, CmdTxEnb | CmdRxEnb);
  1687. RTL_W8(EarlyTxThres, EarlyTxThld);
  1688. rtl_set_rx_max_size(ioaddr);
  1689. if ((tp->mac_version == RTL_GIGA_MAC_VER_01) ||
  1690. (tp->mac_version == RTL_GIGA_MAC_VER_02) ||
  1691. (tp->mac_version == RTL_GIGA_MAC_VER_03) ||
  1692. (tp->mac_version == RTL_GIGA_MAC_VER_04))
  1693. rtl_set_rx_tx_config_registers(tp);
  1694. tp->cp_cmd |= rtl_rw_cpluscmd(ioaddr) | PCIMulRW;
  1695. if ((tp->mac_version == RTL_GIGA_MAC_VER_02) ||
  1696. (tp->mac_version == RTL_GIGA_MAC_VER_03)) {
  1697. dprintk("Set MAC Reg C+CR Offset 0xE0. "
  1698. "Bit-3 and bit-14 MUST be 1\n");
  1699. tp->cp_cmd |= (1 << 14);
  1700. }
  1701. RTL_W16(CPlusCmd, tp->cp_cmd);
  1702. rtl8169_set_magic_reg(ioaddr, tp->mac_version);
  1703. /*
  1704. * Undocumented corner. Supposedly:
  1705. * (TxTimer << 12) | (TxPackets << 8) | (RxTimer << 4) | RxPackets
  1706. */
  1707. RTL_W16(IntrMitigate, 0x0000);
  1708. rtl_set_rx_tx_desc_registers(tp, ioaddr);
  1709. if ((tp->mac_version != RTL_GIGA_MAC_VER_01) &&
  1710. (tp->mac_version != RTL_GIGA_MAC_VER_02) &&
  1711. (tp->mac_version != RTL_GIGA_MAC_VER_03) &&
  1712. (tp->mac_version != RTL_GIGA_MAC_VER_04)) {
  1713. RTL_W8(ChipCmd, CmdTxEnb | CmdRxEnb);
  1714. rtl_set_rx_tx_config_registers(tp);
  1715. }
  1716. RTL_W8(Cfg9346, Cfg9346_Lock);
  1717. /* Initially a 10 us delay. Turned it into a PCI commit. - FR */
  1718. RTL_R8(IntrMask);
  1719. RTL_W32(RxMissed, 0);
  1720. rtl_set_rx_mode(dev);
  1721. /* no early-rx interrupts */
  1722. RTL_W16(MultiIntr, RTL_R16(MultiIntr) & 0xF000);
  1723. /* Enable all known interrupts by setting the interrupt mask. */
  1724. RTL_W16(IntrMask, tp->intr_event);
  1725. }
  1726. static void rtl_hw_start_8168(struct net_device *dev)
  1727. {
  1728. struct rtl8169_private *tp = netdev_priv(dev);
  1729. void __iomem *ioaddr = tp->mmio_addr;
  1730. struct pci_dev *pdev = tp->pci_dev;
  1731. u8 ctl;
  1732. RTL_W8(Cfg9346, Cfg9346_Unlock);
  1733. RTL_W8(EarlyTxThres, EarlyTxThld);
  1734. rtl_set_rx_max_size(ioaddr);
  1735. rtl_set_rx_tx_config_registers(tp);
  1736. tp->cp_cmd |= RTL_R16(CPlusCmd) | PktCntrDisable | INTT_1;
  1737. RTL_W16(CPlusCmd, tp->cp_cmd);
  1738. /* Tx performance tweak. */
  1739. pci_read_config_byte(pdev, 0x69, &ctl);
  1740. ctl = (ctl & ~0x70) | 0x50;
  1741. pci_write_config_byte(pdev, 0x69, ctl);
  1742. RTL_W16(IntrMitigate, 0x5151);
  1743. /* Work around for RxFIFO overflow. */
  1744. if (tp->mac_version == RTL_GIGA_MAC_VER_11) {
  1745. tp->intr_event |= RxFIFOOver | PCSTimeout;
  1746. tp->intr_event &= ~RxOverflow;
  1747. }
  1748. rtl_set_rx_tx_desc_registers(tp, ioaddr);
  1749. RTL_W8(Cfg9346, Cfg9346_Lock);
  1750. RTL_R8(IntrMask);
  1751. RTL_W32(RxMissed, 0);
  1752. rtl_set_rx_mode(dev);
  1753. RTL_W8(ChipCmd, CmdTxEnb | CmdRxEnb);
  1754. RTL_W16(MultiIntr, RTL_R16(MultiIntr) & 0xF000);
  1755. RTL_W16(IntrMask, tp->intr_event);
  1756. }
  1757. static void rtl_hw_start_8101(struct net_device *dev)
  1758. {
  1759. struct rtl8169_private *tp = netdev_priv(dev);
  1760. void __iomem *ioaddr = tp->mmio_addr;
  1761. struct pci_dev *pdev = tp->pci_dev;
  1762. if ((tp->mac_version == RTL_GIGA_MAC_VER_13) ||
  1763. (tp->mac_version == RTL_GIGA_MAC_VER_16)) {
  1764. pci_write_config_word(pdev, 0x68, 0x00);
  1765. pci_write_config_word(pdev, 0x69, 0x08);
  1766. }
  1767. RTL_W8(Cfg9346, Cfg9346_Unlock);
  1768. RTL_W8(EarlyTxThres, EarlyTxThld);
  1769. rtl_set_rx_max_size(ioaddr);
  1770. tp->cp_cmd |= rtl_rw_cpluscmd(ioaddr) | PCIMulRW;
  1771. RTL_W16(CPlusCmd, tp->cp_cmd);
  1772. RTL_W16(IntrMitigate, 0x0000);
  1773. rtl_set_rx_tx_desc_registers(tp, ioaddr);
  1774. RTL_W8(ChipCmd, CmdTxEnb | CmdRxEnb);
  1775. rtl_set_rx_tx_config_registers(tp);
  1776. RTL_W8(Cfg9346, Cfg9346_Lock);
  1777. RTL_R8(IntrMask);
  1778. RTL_W32(RxMissed, 0);
  1779. rtl_set_rx_mode(dev);
  1780. RTL_W8(ChipCmd, CmdTxEnb | CmdRxEnb);
  1781. RTL_W16(MultiIntr, RTL_R16(MultiIntr) & 0xf000);
  1782. RTL_W16(IntrMask, tp->intr_event);
  1783. }
  1784. static int rtl8169_change_mtu(struct net_device *dev, int new_mtu)
  1785. {
  1786. struct rtl8169_private *tp = netdev_priv(dev);
  1787. int ret = 0;
  1788. if (new_mtu < ETH_ZLEN || new_mtu > SafeMtu)
  1789. return -EINVAL;
  1790. dev->mtu = new_mtu;
  1791. if (!netif_running(dev))
  1792. goto out;
  1793. rtl8169_down(dev);
  1794. rtl8169_set_rxbufsize(tp, dev);
  1795. ret = rtl8169_init_ring(dev);
  1796. if (ret < 0)
  1797. goto out;
  1798. napi_enable(&tp->napi);
  1799. rtl_hw_start(dev);
  1800. rtl8169_request_timer(dev);
  1801. out:
  1802. return ret;
  1803. }
  1804. static inline void rtl8169_make_unusable_by_asic(struct RxDesc *desc)
  1805. {
  1806. desc->addr = cpu_to_le64(0x0badbadbadbadbadull);
  1807. desc->opts1 &= ~cpu_to_le32(DescOwn | RsvdMask);
  1808. }
  1809. static void rtl8169_free_rx_skb(struct rtl8169_private *tp,
  1810. struct sk_buff **sk_buff, struct RxDesc *desc)
  1811. {
  1812. struct pci_dev *pdev = tp->pci_dev;
  1813. pci_unmap_single(pdev, le64_to_cpu(desc->addr), tp->rx_buf_sz,
  1814. PCI_DMA_FROMDEVICE);
  1815. dev_kfree_skb(*sk_buff);
  1816. *sk_buff = NULL;
  1817. rtl8169_make_unusable_by_asic(desc);
  1818. }
  1819. static inline void rtl8169_mark_to_asic(struct RxDesc *desc, u32 rx_buf_sz)
  1820. {
  1821. u32 eor = le32_to_cpu(desc->opts1) & RingEnd;
  1822. desc->opts1 = cpu_to_le32(DescOwn | eor | rx_buf_sz);
  1823. }
  1824. static inline void rtl8169_map_to_asic(struct RxDesc *desc, dma_addr_t mapping,
  1825. u32 rx_buf_sz)
  1826. {
  1827. desc->addr = cpu_to_le64(mapping);
  1828. wmb();
  1829. rtl8169_mark_to_asic(desc, rx_buf_sz);
  1830. }
  1831. static struct sk_buff *rtl8169_alloc_rx_skb(struct pci_dev *pdev,
  1832. struct net_device *dev,
  1833. struct RxDesc *desc, int rx_buf_sz,
  1834. unsigned int align)
  1835. {
  1836. struct sk_buff *skb;
  1837. dma_addr_t mapping;
  1838. unsigned int pad;
  1839. pad = align ? align : NET_IP_ALIGN;
  1840. skb = netdev_alloc_skb(dev, rx_buf_sz + pad);
  1841. if (!skb)
  1842. goto err_out;
  1843. skb_reserve(skb, align ? ((pad - 1) & (unsigned long)skb->data) : pad);
  1844. mapping = pci_map_single(pdev, skb->data, rx_buf_sz,
  1845. PCI_DMA_FROMDEVICE);
  1846. rtl8169_map_to_asic(desc, mapping, rx_buf_sz);
  1847. out:
  1848. return skb;
  1849. err_out:
  1850. rtl8169_make_unusable_by_asic(desc);
  1851. goto out;
  1852. }
  1853. static void rtl8169_rx_clear(struct rtl8169_private *tp)
  1854. {
  1855. unsigned int i;
  1856. for (i = 0; i < NUM_RX_DESC; i++) {
  1857. if (tp->Rx_skbuff[i]) {
  1858. rtl8169_free_rx_skb(tp, tp->Rx_skbuff + i,
  1859. tp->RxDescArray + i);
  1860. }
  1861. }
  1862. }
  1863. static u32 rtl8169_rx_fill(struct rtl8169_private *tp, struct net_device *dev,
  1864. u32 start, u32 end)
  1865. {
  1866. u32 cur;
  1867. for (cur = start; end - cur != 0; cur++) {
  1868. struct sk_buff *skb;
  1869. unsigned int i = cur % NUM_RX_DESC;
  1870. WARN_ON((s32)(end - cur) < 0);
  1871. if (tp->Rx_skbuff[i])
  1872. continue;
  1873. skb = rtl8169_alloc_rx_skb(tp->pci_dev, dev,
  1874. tp->RxDescArray + i,
  1875. tp->rx_buf_sz, tp->align);
  1876. if (!skb)
  1877. break;
  1878. tp->Rx_skbuff[i] = skb;
  1879. }
  1880. return cur - start;
  1881. }
  1882. static inline void rtl8169_mark_as_last_descriptor(struct RxDesc *desc)
  1883. {
  1884. desc->opts1 |= cpu_to_le32(RingEnd);
  1885. }
  1886. static void rtl8169_init_ring_indexes(struct rtl8169_private *tp)
  1887. {
  1888. tp->dirty_tx = tp->dirty_rx = tp->cur_tx = tp->cur_rx = 0;
  1889. }
  1890. static int rtl8169_init_ring(struct net_device *dev)
  1891. {
  1892. struct rtl8169_private *tp = netdev_priv(dev);
  1893. rtl8169_init_ring_indexes(tp);
  1894. memset(tp->tx_skb, 0x0, NUM_TX_DESC * sizeof(struct ring_info));
  1895. memset(tp->Rx_skbuff, 0x0, NUM_RX_DESC * sizeof(struct sk_buff *));
  1896. if (rtl8169_rx_fill(tp, dev, 0, NUM_RX_DESC) != NUM_RX_DESC)
  1897. goto err_out;
  1898. rtl8169_mark_as_last_descriptor(tp->RxDescArray + NUM_RX_DESC - 1);
  1899. return 0;
  1900. err_out:
  1901. rtl8169_rx_clear(tp);
  1902. return -ENOMEM;
  1903. }
  1904. static void rtl8169_unmap_tx_skb(struct pci_dev *pdev, struct ring_info *tx_skb,
  1905. struct TxDesc *desc)
  1906. {
  1907. unsigned int len = tx_skb->len;
  1908. pci_unmap_single(pdev, le64_to_cpu(desc->addr), len, PCI_DMA_TODEVICE);
  1909. desc->opts1 = 0x00;
  1910. desc->opts2 = 0x00;
  1911. desc->addr = 0x00;
  1912. tx_skb->len = 0;
  1913. }
  1914. static void rtl8169_tx_clear(struct rtl8169_private *tp)
  1915. {
  1916. unsigned int i;
  1917. for (i = tp->dirty_tx; i < tp->dirty_tx + NUM_TX_DESC; i++) {
  1918. unsigned int entry = i % NUM_TX_DESC;
  1919. struct ring_info *tx_skb = tp->tx_skb + entry;
  1920. unsigned int len = tx_skb->len;
  1921. if (len) {
  1922. struct sk_buff *skb = tx_skb->skb;
  1923. rtl8169_unmap_tx_skb(tp->pci_dev, tx_skb,
  1924. tp->TxDescArray + entry);
  1925. if (skb) {
  1926. dev_kfree_skb(skb);
  1927. tx_skb->skb = NULL;
  1928. }
  1929. tp->dev->stats.tx_dropped++;
  1930. }
  1931. }
  1932. tp->cur_tx = tp->dirty_tx = 0;
  1933. }
  1934. static void rtl8169_schedule_work(struct net_device *dev, work_func_t task)
  1935. {
  1936. struct rtl8169_private *tp = netdev_priv(dev);
  1937. PREPARE_DELAYED_WORK(&tp->task, task);
  1938. schedule_delayed_work(&tp->task, 4);
  1939. }
  1940. static void rtl8169_wait_for_quiescence(struct net_device *dev)
  1941. {
  1942. struct rtl8169_private *tp = netdev_priv(dev);
  1943. void __iomem *ioaddr = tp->mmio_addr;
  1944. synchronize_irq(dev->irq);
  1945. /* Wait for any pending NAPI task to complete */
  1946. napi_disable(&tp->napi);
  1947. rtl8169_irq_mask_and_ack(ioaddr);
  1948. tp->intr_mask = 0xffff;
  1949. RTL_W16(IntrMask, tp->intr_event);
  1950. napi_enable(&tp->napi);
  1951. }
  1952. static void rtl8169_reinit_task(struct work_struct *work)
  1953. {
  1954. struct rtl8169_private *tp =
  1955. container_of(work, struct rtl8169_private, task.work);
  1956. struct net_device *dev = tp->dev;
  1957. int ret;
  1958. rtnl_lock();
  1959. if (!netif_running(dev))
  1960. goto out_unlock;
  1961. rtl8169_wait_for_quiescence(dev);
  1962. rtl8169_close(dev);
  1963. ret = rtl8169_open(dev);
  1964. if (unlikely(ret < 0)) {
  1965. if (net_ratelimit() && netif_msg_drv(tp)) {
  1966. printk(KERN_ERR PFX "%s: reinit failure (status = %d)."
  1967. " Rescheduling.\n", dev->name, ret);
  1968. }
  1969. rtl8169_schedule_work(dev, rtl8169_reinit_task);
  1970. }
  1971. out_unlock:
  1972. rtnl_unlock();
  1973. }
  1974. static void rtl8169_reset_task(struct work_struct *work)
  1975. {
  1976. struct rtl8169_private *tp =
  1977. container_of(work, struct rtl8169_private, task.work);
  1978. struct net_device *dev = tp->dev;
  1979. rtnl_lock();
  1980. if (!netif_running(dev))
  1981. goto out_unlock;
  1982. rtl8169_wait_for_quiescence(dev);
  1983. rtl8169_rx_interrupt(dev, tp, tp->mmio_addr, ~(u32)0);
  1984. rtl8169_tx_clear(tp);
  1985. if (tp->dirty_rx == tp->cur_rx) {
  1986. rtl8169_init_ring_indexes(tp);
  1987. rtl_hw_start(dev);
  1988. netif_wake_queue(dev);
  1989. rtl8169_check_link_status(dev, tp, tp->mmio_addr);
  1990. } else {
  1991. if (net_ratelimit() && netif_msg_intr(tp)) {
  1992. printk(KERN_EMERG PFX "%s: Rx buffers shortage\n",
  1993. dev->name);
  1994. }
  1995. rtl8169_schedule_work(dev, rtl8169_reset_task);
  1996. }
  1997. out_unlock:
  1998. rtnl_unlock();
  1999. }
  2000. static void rtl8169_tx_timeout(struct net_device *dev)
  2001. {
  2002. struct rtl8169_private *tp = netdev_priv(dev);
  2003. rtl8169_hw_reset(tp->mmio_addr);
  2004. /* Let's wait a bit while any (async) irq lands on */
  2005. rtl8169_schedule_work(dev, rtl8169_reset_task);
  2006. }
  2007. static int rtl8169_xmit_frags(struct rtl8169_private *tp, struct sk_buff *skb,
  2008. u32 opts1)
  2009. {
  2010. struct skb_shared_info *info = skb_shinfo(skb);
  2011. unsigned int cur_frag, entry;
  2012. struct TxDesc * uninitialized_var(txd);
  2013. entry = tp->cur_tx;
  2014. for (cur_frag = 0; cur_frag < info->nr_frags; cur_frag++) {
  2015. skb_frag_t *frag = info->frags + cur_frag;
  2016. dma_addr_t mapping;
  2017. u32 status, len;
  2018. void *addr;
  2019. entry = (entry + 1) % NUM_TX_DESC;
  2020. txd = tp->TxDescArray + entry;
  2021. len = frag->size;
  2022. addr = ((void *) page_address(frag->page)) + frag->page_offset;
  2023. mapping = pci_map_single(tp->pci_dev, addr, len, PCI_DMA_TODEVICE);
  2024. /* anti gcc 2.95.3 bugware (sic) */
  2025. status = opts1 | len | (RingEnd * !((entry + 1) % NUM_TX_DESC));
  2026. txd->opts1 = cpu_to_le32(status);
  2027. txd->addr = cpu_to_le64(mapping);
  2028. tp->tx_skb[entry].len = len;
  2029. }
  2030. if (cur_frag) {
  2031. tp->tx_skb[entry].skb = skb;
  2032. txd->opts1 |= cpu_to_le32(LastFrag);
  2033. }
  2034. return cur_frag;
  2035. }
  2036. static inline u32 rtl8169_tso_csum(struct sk_buff *skb, struct net_device *dev)
  2037. {
  2038. if (dev->features & NETIF_F_TSO) {
  2039. u32 mss = skb_shinfo(skb)->gso_size;
  2040. if (mss)
  2041. return LargeSend | ((mss & MSSMask) << MSSShift);
  2042. }
  2043. if (skb->ip_summed == CHECKSUM_PARTIAL) {
  2044. const struct iphdr *ip = ip_hdr(skb);
  2045. if (ip->protocol == IPPROTO_TCP)
  2046. return IPCS | TCPCS;
  2047. else if (ip->protocol == IPPROTO_UDP)
  2048. return IPCS | UDPCS;
  2049. WARN_ON(1); /* we need a WARN() */
  2050. }
  2051. return 0;
  2052. }
  2053. static int rtl8169_start_xmit(struct sk_buff *skb, struct net_device *dev)
  2054. {
  2055. struct rtl8169_private *tp = netdev_priv(dev);
  2056. unsigned int frags, entry = tp->cur_tx % NUM_TX_DESC;
  2057. struct TxDesc *txd = tp->TxDescArray + entry;
  2058. void __iomem *ioaddr = tp->mmio_addr;
  2059. dma_addr_t mapping;
  2060. u32 status, len;
  2061. u32 opts1;
  2062. int ret = NETDEV_TX_OK;
  2063. if (unlikely(TX_BUFFS_AVAIL(tp) < skb_shinfo(skb)->nr_frags)) {
  2064. if (netif_msg_drv(tp)) {
  2065. printk(KERN_ERR
  2066. "%s: BUG! Tx Ring full when queue awake!\n",
  2067. dev->name);
  2068. }
  2069. goto err_stop;
  2070. }
  2071. if (unlikely(le32_to_cpu(txd->opts1) & DescOwn))
  2072. goto err_stop;
  2073. opts1 = DescOwn | rtl8169_tso_csum(skb, dev);
  2074. frags = rtl8169_xmit_frags(tp, skb, opts1);
  2075. if (frags) {
  2076. len = skb_headlen(skb);
  2077. opts1 |= FirstFrag;
  2078. } else {
  2079. len = skb->len;
  2080. if (unlikely(len < ETH_ZLEN)) {
  2081. if (skb_padto(skb, ETH_ZLEN))
  2082. goto err_update_stats;
  2083. len = ETH_ZLEN;
  2084. }
  2085. opts1 |= FirstFrag | LastFrag;
  2086. tp->tx_skb[entry].skb = skb;
  2087. }
  2088. mapping = pci_map_single(tp->pci_dev, skb->data, len, PCI_DMA_TODEVICE);
  2089. tp->tx_skb[entry].len = len;
  2090. txd->addr = cpu_to_le64(mapping);
  2091. txd->opts2 = cpu_to_le32(rtl8169_tx_vlan_tag(tp, skb));
  2092. wmb();
  2093. /* anti gcc 2.95.3 bugware (sic) */
  2094. status = opts1 | len | (RingEnd * !((entry + 1) % NUM_TX_DESC));
  2095. txd->opts1 = cpu_to_le32(status);
  2096. dev->trans_start = jiffies;
  2097. tp->cur_tx += frags + 1;
  2098. smp_wmb();
  2099. RTL_W8(TxPoll, NPQ); /* set polling bit */
  2100. if (TX_BUFFS_AVAIL(tp) < MAX_SKB_FRAGS) {
  2101. netif_stop_queue(dev);
  2102. smp_rmb();
  2103. if (TX_BUFFS_AVAIL(tp) >= MAX_SKB_FRAGS)
  2104. netif_wake_queue(dev);
  2105. }
  2106. out:
  2107. return ret;
  2108. err_stop:
  2109. netif_stop_queue(dev);
  2110. ret = NETDEV_TX_BUSY;
  2111. err_update_stats:
  2112. dev->stats.tx_dropped++;
  2113. goto out;
  2114. }
  2115. static void rtl8169_pcierr_interrupt(struct net_device *dev)
  2116. {
  2117. struct rtl8169_private *tp = netdev_priv(dev);
  2118. struct pci_dev *pdev = tp->pci_dev;
  2119. void __iomem *ioaddr = tp->mmio_addr;
  2120. u16 pci_status, pci_cmd;
  2121. pci_read_config_word(pdev, PCI_COMMAND, &pci_cmd);
  2122. pci_read_config_word(pdev, PCI_STATUS, &pci_status);
  2123. if (netif_msg_intr(tp)) {
  2124. printk(KERN_ERR
  2125. "%s: PCI error (cmd = 0x%04x, status = 0x%04x).\n",
  2126. dev->name, pci_cmd, pci_status);
  2127. }
  2128. /*
  2129. * The recovery sequence below admits a very elaborated explanation:
  2130. * - it seems to work;
  2131. * - I did not see what else could be done;
  2132. * - it makes iop3xx happy.
  2133. *
  2134. * Feel free to adjust to your needs.
  2135. */
  2136. if (pdev->broken_parity_status)
  2137. pci_cmd &= ~PCI_COMMAND_PARITY;
  2138. else
  2139. pci_cmd |= PCI_COMMAND_SERR | PCI_COMMAND_PARITY;
  2140. pci_write_config_word(pdev, PCI_COMMAND, pci_cmd);
  2141. pci_write_config_word(pdev, PCI_STATUS,
  2142. pci_status & (PCI_STATUS_DETECTED_PARITY |
  2143. PCI_STATUS_SIG_SYSTEM_ERROR | PCI_STATUS_REC_MASTER_ABORT |
  2144. PCI_STATUS_REC_TARGET_ABORT | PCI_STATUS_SIG_TARGET_ABORT));
  2145. /* The infamous DAC f*ckup only happens at boot time */
  2146. if ((tp->cp_cmd & PCIDAC) && !tp->dirty_rx && !tp->cur_rx) {
  2147. if (netif_msg_intr(tp))
  2148. printk(KERN_INFO "%s: disabling PCI DAC.\n", dev->name);
  2149. tp->cp_cmd &= ~PCIDAC;
  2150. RTL_W16(CPlusCmd, tp->cp_cmd);
  2151. dev->features &= ~NETIF_F_HIGHDMA;
  2152. }
  2153. rtl8169_hw_reset(ioaddr);
  2154. rtl8169_schedule_work(dev, rtl8169_reinit_task);
  2155. }
  2156. static void rtl8169_tx_interrupt(struct net_device *dev,
  2157. struct rtl8169_private *tp,
  2158. void __iomem *ioaddr)
  2159. {
  2160. unsigned int dirty_tx, tx_left;
  2161. dirty_tx = tp->dirty_tx;
  2162. smp_rmb();
  2163. tx_left = tp->cur_tx - dirty_tx;
  2164. while (tx_left > 0) {
  2165. unsigned int entry = dirty_tx % NUM_TX_DESC;
  2166. struct ring_info *tx_skb = tp->tx_skb + entry;
  2167. u32 len = tx_skb->len;
  2168. u32 status;
  2169. rmb();
  2170. status = le32_to_cpu(tp->TxDescArray[entry].opts1);
  2171. if (status & DescOwn)
  2172. break;
  2173. dev->stats.tx_bytes += len;
  2174. dev->stats.tx_packets++;
  2175. rtl8169_unmap_tx_skb(tp->pci_dev, tx_skb, tp->TxDescArray + entry);
  2176. if (status & LastFrag) {
  2177. dev_kfree_skb_irq(tx_skb->skb);
  2178. tx_skb->skb = NULL;
  2179. }
  2180. dirty_tx++;
  2181. tx_left--;
  2182. }
  2183. if (tp->dirty_tx != dirty_tx) {
  2184. tp->dirty_tx = dirty_tx;
  2185. smp_wmb();
  2186. if (netif_queue_stopped(dev) &&
  2187. (TX_BUFFS_AVAIL(tp) >= MAX_SKB_FRAGS)) {
  2188. netif_wake_queue(dev);
  2189. }
  2190. /*
  2191. * 8168 hack: TxPoll requests are lost when the Tx packets are
  2192. * too close. Let's kick an extra TxPoll request when a burst
  2193. * of start_xmit activity is detected (if it is not detected,
  2194. * it is slow enough). -- FR
  2195. */
  2196. smp_rmb();
  2197. if (tp->cur_tx != dirty_tx)
  2198. RTL_W8(TxPoll, NPQ);
  2199. }
  2200. }
  2201. static inline int rtl8169_fragmented_frame(u32 status)
  2202. {
  2203. return (status & (FirstFrag | LastFrag)) != (FirstFrag | LastFrag);
  2204. }
  2205. static inline void rtl8169_rx_csum(struct sk_buff *skb, struct RxDesc *desc)
  2206. {
  2207. u32 opts1 = le32_to_cpu(desc->opts1);
  2208. u32 status = opts1 & RxProtoMask;
  2209. if (((status == RxProtoTCP) && !(opts1 & TCPFail)) ||
  2210. ((status == RxProtoUDP) && !(opts1 & UDPFail)) ||
  2211. ((status == RxProtoIP) && !(opts1 & IPFail)))
  2212. skb->ip_summed = CHECKSUM_UNNECESSARY;
  2213. else
  2214. skb->ip_summed = CHECKSUM_NONE;
  2215. }
  2216. static inline bool rtl8169_try_rx_copy(struct sk_buff **sk_buff,
  2217. struct rtl8169_private *tp, int pkt_size,
  2218. dma_addr_t addr)
  2219. {
  2220. struct sk_buff *skb;
  2221. bool done = false;
  2222. if (pkt_size >= rx_copybreak)
  2223. goto out;
  2224. skb = netdev_alloc_skb(tp->dev, pkt_size + NET_IP_ALIGN);
  2225. if (!skb)
  2226. goto out;
  2227. pci_dma_sync_single_for_cpu(tp->pci_dev, addr, pkt_size,
  2228. PCI_DMA_FROMDEVICE);
  2229. skb_reserve(skb, NET_IP_ALIGN);
  2230. skb_copy_from_linear_data(*sk_buff, skb->data, pkt_size);
  2231. *sk_buff = skb;
  2232. done = true;
  2233. out:
  2234. return done;
  2235. }
  2236. static int rtl8169_rx_interrupt(struct net_device *dev,
  2237. struct rtl8169_private *tp,
  2238. void __iomem *ioaddr, u32 budget)
  2239. {
  2240. unsigned int cur_rx, rx_left;
  2241. unsigned int delta, count;
  2242. cur_rx = tp->cur_rx;
  2243. rx_left = NUM_RX_DESC + tp->dirty_rx - cur_rx;
  2244. rx_left = min(rx_left, budget);
  2245. for (; rx_left > 0; rx_left--, cur_rx++) {
  2246. unsigned int entry = cur_rx % NUM_RX_DESC;
  2247. struct RxDesc *desc = tp->RxDescArray + entry;
  2248. u32 status;
  2249. rmb();
  2250. status = le32_to_cpu(desc->opts1);
  2251. if (status & DescOwn)
  2252. break;
  2253. if (unlikely(status & RxRES)) {
  2254. if (netif_msg_rx_err(tp)) {
  2255. printk(KERN_INFO
  2256. "%s: Rx ERROR. status = %08x\n",
  2257. dev->name, status);
  2258. }
  2259. dev->stats.rx_errors++;
  2260. if (status & (RxRWT | RxRUNT))
  2261. dev->stats.rx_length_errors++;
  2262. if (status & RxCRC)
  2263. dev->stats.rx_crc_errors++;
  2264. if (status & RxFOVF) {
  2265. rtl8169_schedule_work(dev, rtl8169_reset_task);
  2266. dev->stats.rx_fifo_errors++;
  2267. }
  2268. rtl8169_mark_to_asic(desc, tp->rx_buf_sz);
  2269. } else {
  2270. struct sk_buff *skb = tp->Rx_skbuff[entry];
  2271. dma_addr_t addr = le64_to_cpu(desc->addr);
  2272. int pkt_size = (status & 0x00001FFF) - 4;
  2273. struct pci_dev *pdev = tp->pci_dev;
  2274. /*
  2275. * The driver does not support incoming fragmented
  2276. * frames. They are seen as a symptom of over-mtu
  2277. * sized frames.
  2278. */
  2279. if (unlikely(rtl8169_fragmented_frame(status))) {
  2280. dev->stats.rx_dropped++;
  2281. dev->stats.rx_length_errors++;
  2282. rtl8169_mark_to_asic(desc, tp->rx_buf_sz);
  2283. continue;
  2284. }
  2285. rtl8169_rx_csum(skb, desc);
  2286. if (rtl8169_try_rx_copy(&skb, tp, pkt_size, addr)) {
  2287. pci_dma_sync_single_for_device(pdev, addr,
  2288. pkt_size, PCI_DMA_FROMDEVICE);
  2289. rtl8169_mark_to_asic(desc, tp->rx_buf_sz);
  2290. } else {
  2291. pci_unmap_single(pdev, addr, pkt_size,
  2292. PCI_DMA_FROMDEVICE);
  2293. tp->Rx_skbuff[entry] = NULL;
  2294. }
  2295. skb_put(skb, pkt_size);
  2296. skb->protocol = eth_type_trans(skb, dev);
  2297. if (rtl8169_rx_vlan_skb(tp, desc, skb) < 0)
  2298. netif_receive_skb(skb);
  2299. dev->last_rx = jiffies;
  2300. dev->stats.rx_bytes += pkt_size;
  2301. dev->stats.rx_packets++;
  2302. }
  2303. /* Work around for AMD plateform. */
  2304. if ((desc->opts2 & cpu_to_le32(0xfffe000)) &&
  2305. (tp->mac_version == RTL_GIGA_MAC_VER_05)) {
  2306. desc->opts2 = 0;
  2307. cur_rx++;
  2308. }
  2309. }
  2310. count = cur_rx - tp->cur_rx;
  2311. tp->cur_rx = cur_rx;
  2312. delta = rtl8169_rx_fill(tp, dev, tp->dirty_rx, tp->cur_rx);
  2313. if (!delta && count && netif_msg_intr(tp))
  2314. printk(KERN_INFO "%s: no Rx buffer allocated\n", dev->name);
  2315. tp->dirty_rx += delta;
  2316. /*
  2317. * FIXME: until there is periodic timer to try and refill the ring,
  2318. * a temporary shortage may definitely kill the Rx process.
  2319. * - disable the asic to try and avoid an overflow and kick it again
  2320. * after refill ?
  2321. * - how do others driver handle this condition (Uh oh...).
  2322. */
  2323. if ((tp->dirty_rx + NUM_RX_DESC == tp->cur_rx) && netif_msg_intr(tp))
  2324. printk(KERN_EMERG "%s: Rx buffers exhausted\n", dev->name);
  2325. return count;
  2326. }
  2327. static irqreturn_t rtl8169_interrupt(int irq, void *dev_instance)
  2328. {
  2329. struct net_device *dev = dev_instance;
  2330. struct rtl8169_private *tp = netdev_priv(dev);
  2331. void __iomem *ioaddr = tp->mmio_addr;
  2332. int handled = 0;
  2333. int status;
  2334. status = RTL_R16(IntrStatus);
  2335. /* hotplug/major error/no more work/shared irq */
  2336. if ((status == 0xffff) || !status)
  2337. goto out;
  2338. handled = 1;
  2339. if (unlikely(!netif_running(dev))) {
  2340. rtl8169_asic_down(ioaddr);
  2341. goto out;
  2342. }
  2343. status &= tp->intr_mask;
  2344. RTL_W16(IntrStatus,
  2345. (status & RxFIFOOver) ? (status | RxOverflow) : status);
  2346. if (!(status & tp->intr_event))
  2347. goto out;
  2348. /* Work around for rx fifo overflow */
  2349. if (unlikely(status & RxFIFOOver) &&
  2350. (tp->mac_version == RTL_GIGA_MAC_VER_11)) {
  2351. netif_stop_queue(dev);
  2352. rtl8169_tx_timeout(dev);
  2353. goto out;
  2354. }
  2355. if (unlikely(status & SYSErr)) {
  2356. rtl8169_pcierr_interrupt(dev);
  2357. goto out;
  2358. }
  2359. if (status & LinkChg)
  2360. rtl8169_check_link_status(dev, tp, ioaddr);
  2361. if (status & tp->napi_event) {
  2362. RTL_W16(IntrMask, tp->intr_event & ~tp->napi_event);
  2363. tp->intr_mask = ~tp->napi_event;
  2364. if (likely(netif_rx_schedule_prep(dev, &tp->napi)))
  2365. __netif_rx_schedule(dev, &tp->napi);
  2366. else if (netif_msg_intr(tp)) {
  2367. printk(KERN_INFO "%s: interrupt %04x in poll\n",
  2368. dev->name, status);
  2369. }
  2370. }
  2371. out:
  2372. return IRQ_RETVAL(handled);
  2373. }
  2374. static int rtl8169_poll(struct napi_struct *napi, int budget)
  2375. {
  2376. struct rtl8169_private *tp = container_of(napi, struct rtl8169_private, napi);
  2377. struct net_device *dev = tp->dev;
  2378. void __iomem *ioaddr = tp->mmio_addr;
  2379. int work_done;
  2380. work_done = rtl8169_rx_interrupt(dev, tp, ioaddr, (u32) budget);
  2381. rtl8169_tx_interrupt(dev, tp, ioaddr);
  2382. if (work_done < budget) {
  2383. netif_rx_complete(dev, napi);
  2384. tp->intr_mask = 0xffff;
  2385. /*
  2386. * 20040426: the barrier is not strictly required but the
  2387. * behavior of the irq handler could be less predictable
  2388. * without it. Btw, the lack of flush for the posted pci
  2389. * write is safe - FR
  2390. */
  2391. smp_wmb();
  2392. RTL_W16(IntrMask, tp->intr_event);
  2393. }
  2394. return work_done;
  2395. }
  2396. static void rtl8169_down(struct net_device *dev)
  2397. {
  2398. struct rtl8169_private *tp = netdev_priv(dev);
  2399. void __iomem *ioaddr = tp->mmio_addr;
  2400. unsigned int intrmask;
  2401. rtl8169_delete_timer(dev);
  2402. netif_stop_queue(dev);
  2403. napi_disable(&tp->napi);
  2404. core_down:
  2405. spin_lock_irq(&tp->lock);
  2406. rtl8169_asic_down(ioaddr);
  2407. /* Update the error counts. */
  2408. dev->stats.rx_missed_errors += RTL_R32(RxMissed);
  2409. RTL_W32(RxMissed, 0);
  2410. spin_unlock_irq(&tp->lock);
  2411. synchronize_irq(dev->irq);
  2412. /* Give a racing hard_start_xmit a few cycles to complete. */
  2413. synchronize_sched(); /* FIXME: should this be synchronize_irq()? */
  2414. /*
  2415. * And now for the 50k$ question: are IRQ disabled or not ?
  2416. *
  2417. * Two paths lead here:
  2418. * 1) dev->close
  2419. * -> netif_running() is available to sync the current code and the
  2420. * IRQ handler. See rtl8169_interrupt for details.
  2421. * 2) dev->change_mtu
  2422. * -> rtl8169_poll can not be issued again and re-enable the
  2423. * interruptions. Let's simply issue the IRQ down sequence again.
  2424. *
  2425. * No loop if hotpluged or major error (0xffff).
  2426. */
  2427. intrmask = RTL_R16(IntrMask);
  2428. if (intrmask && (intrmask != 0xffff))
  2429. goto core_down;
  2430. rtl8169_tx_clear(tp);
  2431. rtl8169_rx_clear(tp);
  2432. }
  2433. static int rtl8169_close(struct net_device *dev)
  2434. {
  2435. struct rtl8169_private *tp = netdev_priv(dev);
  2436. struct pci_dev *pdev = tp->pci_dev;
  2437. rtl8169_down(dev);
  2438. free_irq(dev->irq, dev);
  2439. pci_free_consistent(pdev, R8169_RX_RING_BYTES, tp->RxDescArray,
  2440. tp->RxPhyAddr);
  2441. pci_free_consistent(pdev, R8169_TX_RING_BYTES, tp->TxDescArray,
  2442. tp->TxPhyAddr);
  2443. tp->TxDescArray = NULL;
  2444. tp->RxDescArray = NULL;
  2445. return 0;
  2446. }
  2447. static void rtl_set_rx_mode(struct net_device *dev)
  2448. {
  2449. struct rtl8169_private *tp = netdev_priv(dev);
  2450. void __iomem *ioaddr = tp->mmio_addr;
  2451. unsigned long flags;
  2452. u32 mc_filter[2]; /* Multicast hash filter */
  2453. int rx_mode;
  2454. u32 tmp = 0;
  2455. if (dev->flags & IFF_PROMISC) {
  2456. /* Unconditionally log net taps. */
  2457. if (netif_msg_link(tp)) {
  2458. printk(KERN_NOTICE "%s: Promiscuous mode enabled.\n",
  2459. dev->name);
  2460. }
  2461. rx_mode =
  2462. AcceptBroadcast | AcceptMulticast | AcceptMyPhys |
  2463. AcceptAllPhys;
  2464. mc_filter[1] = mc_filter[0] = 0xffffffff;
  2465. } else if ((dev->mc_count > multicast_filter_limit)
  2466. || (dev->flags & IFF_ALLMULTI)) {
  2467. /* Too many to filter perfectly -- accept all multicasts. */
  2468. rx_mode = AcceptBroadcast | AcceptMulticast | AcceptMyPhys;
  2469. mc_filter[1] = mc_filter[0] = 0xffffffff;
  2470. } else {
  2471. struct dev_mc_list *mclist;
  2472. unsigned int i;
  2473. rx_mode = AcceptBroadcast | AcceptMyPhys;
  2474. mc_filter[1] = mc_filter[0] = 0;
  2475. for (i = 0, mclist = dev->mc_list; mclist && i < dev->mc_count;
  2476. i++, mclist = mclist->next) {
  2477. int bit_nr = ether_crc(ETH_ALEN, mclist->dmi_addr) >> 26;
  2478. mc_filter[bit_nr >> 5] |= 1 << (bit_nr & 31);
  2479. rx_mode |= AcceptMulticast;
  2480. }
  2481. }
  2482. spin_lock_irqsave(&tp->lock, flags);
  2483. tmp = rtl8169_rx_config | rx_mode |
  2484. (RTL_R32(RxConfig) & rtl_chip_info[tp->chipset].RxConfigMask);
  2485. if ((tp->mac_version == RTL_GIGA_MAC_VER_11) ||
  2486. (tp->mac_version == RTL_GIGA_MAC_VER_12) ||
  2487. (tp->mac_version == RTL_GIGA_MAC_VER_13) ||
  2488. (tp->mac_version == RTL_GIGA_MAC_VER_14) ||
  2489. (tp->mac_version == RTL_GIGA_MAC_VER_15) ||
  2490. (tp->mac_version == RTL_GIGA_MAC_VER_16) ||
  2491. (tp->mac_version == RTL_GIGA_MAC_VER_17)) {
  2492. u32 data = mc_filter[0];
  2493. mc_filter[0] = swab32(mc_filter[1]);
  2494. mc_filter[1] = swab32(data);
  2495. }
  2496. RTL_W32(MAR0 + 0, mc_filter[0]);
  2497. RTL_W32(MAR0 + 4, mc_filter[1]);
  2498. RTL_W32(RxConfig, tmp);
  2499. spin_unlock_irqrestore(&tp->lock, flags);
  2500. }
  2501. /**
  2502. * rtl8169_get_stats - Get rtl8169 read/write statistics
  2503. * @dev: The Ethernet Device to get statistics for
  2504. *
  2505. * Get TX/RX statistics for rtl8169
  2506. */
  2507. static struct net_device_stats *rtl8169_get_stats(struct net_device *dev)
  2508. {
  2509. struct rtl8169_private *tp = netdev_priv(dev);
  2510. void __iomem *ioaddr = tp->mmio_addr;
  2511. unsigned long flags;
  2512. if (netif_running(dev)) {
  2513. spin_lock_irqsave(&tp->lock, flags);
  2514. dev->stats.rx_missed_errors += RTL_R32(RxMissed);
  2515. RTL_W32(RxMissed, 0);
  2516. spin_unlock_irqrestore(&tp->lock, flags);
  2517. }
  2518. return &dev->stats;
  2519. }
  2520. #ifdef CONFIG_PM
  2521. static int rtl8169_suspend(struct pci_dev *pdev, pm_message_t state)
  2522. {
  2523. struct net_device *dev = pci_get_drvdata(pdev);
  2524. struct rtl8169_private *tp = netdev_priv(dev);
  2525. void __iomem *ioaddr = tp->mmio_addr;
  2526. if (!netif_running(dev))
  2527. goto out_pci_suspend;
  2528. netif_device_detach(dev);
  2529. netif_stop_queue(dev);
  2530. spin_lock_irq(&tp->lock);
  2531. rtl8169_asic_down(ioaddr);
  2532. dev->stats.rx_missed_errors += RTL_R32(RxMissed);
  2533. RTL_W32(RxMissed, 0);
  2534. spin_unlock_irq(&tp->lock);
  2535. out_pci_suspend:
  2536. pci_save_state(pdev);
  2537. pci_enable_wake(pdev, pci_choose_state(pdev, state),
  2538. (tp->features & RTL_FEATURE_WOL) ? 1 : 0);
  2539. pci_set_power_state(pdev, pci_choose_state(pdev, state));
  2540. return 0;
  2541. }
  2542. static int rtl8169_resume(struct pci_dev *pdev)
  2543. {
  2544. struct net_device *dev = pci_get_drvdata(pdev);
  2545. pci_set_power_state(pdev, PCI_D0);
  2546. pci_restore_state(pdev);
  2547. pci_enable_wake(pdev, PCI_D0, 0);
  2548. if (!netif_running(dev))
  2549. goto out;
  2550. netif_device_attach(dev);
  2551. rtl8169_schedule_work(dev, rtl8169_reset_task);
  2552. out:
  2553. return 0;
  2554. }
  2555. #endif /* CONFIG_PM */
  2556. static struct pci_driver rtl8169_pci_driver = {
  2557. .name = MODULENAME,
  2558. .id_table = rtl8169_pci_tbl,
  2559. .probe = rtl8169_init_one,
  2560. .remove = __devexit_p(rtl8169_remove_one),
  2561. #ifdef CONFIG_PM
  2562. .suspend = rtl8169_suspend,
  2563. .resume = rtl8169_resume,
  2564. #endif
  2565. };
  2566. static int __init rtl8169_init_module(void)
  2567. {
  2568. return pci_register_driver(&rtl8169_pci_driver);
  2569. }
  2570. static void __exit rtl8169_cleanup_module(void)
  2571. {
  2572. pci_unregister_driver(&rtl8169_pci_driver);
  2573. }
  2574. module_init(rtl8169_init_module);
  2575. module_exit(rtl8169_cleanup_module);