exynos_drm_fimd.c 23 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954
  1. /* exynos_drm_fimd.c
  2. *
  3. * Copyright (C) 2011 Samsung Electronics Co.Ltd
  4. * Authors:
  5. * Joonyoung Shim <jy0922.shim@samsung.com>
  6. * Inki Dae <inki.dae@samsung.com>
  7. *
  8. * This program is free software; you can redistribute it and/or modify it
  9. * under the terms of the GNU General Public License as published by the
  10. * Free Software Foundation; either version 2 of the License, or (at your
  11. * option) any later version.
  12. *
  13. */
  14. #include "drmP.h"
  15. #include <linux/kernel.h>
  16. #include <linux/module.h>
  17. #include <linux/platform_device.h>
  18. #include <linux/clk.h>
  19. #include <linux/pm_runtime.h>
  20. #include <drm/exynos_drm.h>
  21. #include <plat/regs-fb-v4.h>
  22. #include "exynos_drm_drv.h"
  23. #include "exynos_drm_fbdev.h"
  24. #include "exynos_drm_crtc.h"
  25. /*
  26. * FIMD is stand for Fully Interactive Mobile Display and
  27. * as a display controller, it transfers contents drawn on memory
  28. * to a LCD Panel through Display Interfaces such as RGB or
  29. * CPU Interface.
  30. */
  31. /* position control register for hardware window 0, 2 ~ 4.*/
  32. #define VIDOSD_A(win) (VIDOSD_BASE + 0x00 + (win) * 16)
  33. #define VIDOSD_B(win) (VIDOSD_BASE + 0x04 + (win) * 16)
  34. /* size control register for hardware window 0. */
  35. #define VIDOSD_C_SIZE_W0 (VIDOSD_BASE + 0x08)
  36. /* alpha control register for hardware window 1 ~ 4. */
  37. #define VIDOSD_C(win) (VIDOSD_BASE + 0x18 + (win) * 16)
  38. /* size control register for hardware window 1 ~ 4. */
  39. #define VIDOSD_D(win) (VIDOSD_BASE + 0x0C + (win) * 16)
  40. #define VIDWx_BUF_START(win, buf) (VIDW_BUF_START(buf) + (win) * 8)
  41. #define VIDWx_BUF_END(win, buf) (VIDW_BUF_END(buf) + (win) * 8)
  42. #define VIDWx_BUF_SIZE(win, buf) (VIDW_BUF_SIZE(buf) + (win) * 4)
  43. /* color key control register for hardware window 1 ~ 4. */
  44. #define WKEYCON0_BASE(x) ((WKEYCON0 + 0x140) + (x * 8))
  45. /* color key value register for hardware window 1 ~ 4. */
  46. #define WKEYCON1_BASE(x) ((WKEYCON1 + 0x140) + (x * 8))
  47. /* FIMD has totally five hardware windows. */
  48. #define WINDOWS_NR 5
  49. #define get_fimd_context(dev) platform_get_drvdata(to_platform_device(dev))
  50. struct fimd_win_data {
  51. unsigned int offset_x;
  52. unsigned int offset_y;
  53. unsigned int ovl_width;
  54. unsigned int ovl_height;
  55. unsigned int fb_width;
  56. unsigned int fb_height;
  57. unsigned int bpp;
  58. dma_addr_t dma_addr;
  59. void __iomem *vaddr;
  60. unsigned int buf_offsize;
  61. unsigned int line_size; /* bytes */
  62. bool enabled;
  63. };
  64. struct fimd_context {
  65. struct exynos_drm_subdrv subdrv;
  66. int irq;
  67. struct drm_crtc *crtc;
  68. struct clk *bus_clk;
  69. struct clk *lcd_clk;
  70. struct resource *regs_res;
  71. void __iomem *regs;
  72. struct fimd_win_data win_data[WINDOWS_NR];
  73. unsigned int clkdiv;
  74. unsigned int default_win;
  75. unsigned long irq_flags;
  76. u32 vidcon0;
  77. u32 vidcon1;
  78. bool suspended;
  79. struct fb_videomode *timing;
  80. };
  81. static bool fimd_display_is_connected(struct device *dev)
  82. {
  83. DRM_DEBUG_KMS("%s\n", __FILE__);
  84. /* TODO. */
  85. return true;
  86. }
  87. static void *fimd_get_timing(struct device *dev)
  88. {
  89. struct fimd_context *ctx = get_fimd_context(dev);
  90. DRM_DEBUG_KMS("%s\n", __FILE__);
  91. return ctx->timing;
  92. }
  93. static int fimd_check_timing(struct device *dev, void *timing)
  94. {
  95. DRM_DEBUG_KMS("%s\n", __FILE__);
  96. /* TODO. */
  97. return 0;
  98. }
  99. static int fimd_display_power_on(struct device *dev, int mode)
  100. {
  101. DRM_DEBUG_KMS("%s\n", __FILE__);
  102. /* TODO */
  103. return 0;
  104. }
  105. static struct exynos_drm_display_ops fimd_display_ops = {
  106. .type = EXYNOS_DISPLAY_TYPE_LCD,
  107. .is_connected = fimd_display_is_connected,
  108. .get_timing = fimd_get_timing,
  109. .check_timing = fimd_check_timing,
  110. .power_on = fimd_display_power_on,
  111. };
  112. static void fimd_dpms(struct device *subdrv_dev, int mode)
  113. {
  114. DRM_DEBUG_KMS("%s, %d\n", __FILE__, mode);
  115. switch (mode) {
  116. case DRM_MODE_DPMS_ON:
  117. pm_runtime_get_sync(subdrv_dev);
  118. break;
  119. case DRM_MODE_DPMS_STANDBY:
  120. case DRM_MODE_DPMS_SUSPEND:
  121. case DRM_MODE_DPMS_OFF:
  122. pm_runtime_put_sync(subdrv_dev);
  123. break;
  124. default:
  125. DRM_DEBUG_KMS("unspecified mode %d\n", mode);
  126. break;
  127. }
  128. }
  129. static void fimd_apply(struct device *subdrv_dev)
  130. {
  131. struct fimd_context *ctx = get_fimd_context(subdrv_dev);
  132. struct exynos_drm_manager *mgr = &ctx->subdrv.manager;
  133. struct exynos_drm_manager_ops *mgr_ops = mgr->ops;
  134. struct exynos_drm_overlay_ops *ovl_ops = mgr->overlay_ops;
  135. struct fimd_win_data *win_data;
  136. int i;
  137. DRM_DEBUG_KMS("%s\n", __FILE__);
  138. for (i = 0; i < WINDOWS_NR; i++) {
  139. win_data = &ctx->win_data[i];
  140. if (win_data->enabled && (ovl_ops && ovl_ops->commit))
  141. ovl_ops->commit(subdrv_dev, i);
  142. }
  143. if (mgr_ops && mgr_ops->commit)
  144. mgr_ops->commit(subdrv_dev);
  145. }
  146. static void fimd_commit(struct device *dev)
  147. {
  148. struct fimd_context *ctx = get_fimd_context(dev);
  149. struct fb_videomode *timing = ctx->timing;
  150. u32 val;
  151. DRM_DEBUG_KMS("%s\n", __FILE__);
  152. /* setup polarity values from machine code. */
  153. writel(ctx->vidcon1, ctx->regs + VIDCON1);
  154. /* setup vertical timing values. */
  155. val = VIDTCON0_VBPD(timing->upper_margin - 1) |
  156. VIDTCON0_VFPD(timing->lower_margin - 1) |
  157. VIDTCON0_VSPW(timing->vsync_len - 1);
  158. writel(val, ctx->regs + VIDTCON0);
  159. /* setup horizontal timing values. */
  160. val = VIDTCON1_HBPD(timing->left_margin - 1) |
  161. VIDTCON1_HFPD(timing->right_margin - 1) |
  162. VIDTCON1_HSPW(timing->hsync_len - 1);
  163. writel(val, ctx->regs + VIDTCON1);
  164. /* setup horizontal and vertical display size. */
  165. val = VIDTCON2_LINEVAL(timing->yres - 1) |
  166. VIDTCON2_HOZVAL(timing->xres - 1);
  167. writel(val, ctx->regs + VIDTCON2);
  168. /* setup clock source, clock divider, enable dma. */
  169. val = ctx->vidcon0;
  170. val &= ~(VIDCON0_CLKVAL_F_MASK | VIDCON0_CLKDIR);
  171. if (ctx->clkdiv > 1)
  172. val |= VIDCON0_CLKVAL_F(ctx->clkdiv - 1) | VIDCON0_CLKDIR;
  173. else
  174. val &= ~VIDCON0_CLKDIR; /* 1:1 clock */
  175. /*
  176. * fields of register with prefix '_F' would be updated
  177. * at vsync(same as dma start)
  178. */
  179. val |= VIDCON0_ENVID | VIDCON0_ENVID_F;
  180. writel(val, ctx->regs + VIDCON0);
  181. }
  182. static int fimd_enable_vblank(struct device *dev)
  183. {
  184. struct fimd_context *ctx = get_fimd_context(dev);
  185. u32 val;
  186. DRM_DEBUG_KMS("%s\n", __FILE__);
  187. if (ctx->suspended)
  188. return -EPERM;
  189. if (!test_and_set_bit(0, &ctx->irq_flags)) {
  190. val = readl(ctx->regs + VIDINTCON0);
  191. val |= VIDINTCON0_INT_ENABLE;
  192. val |= VIDINTCON0_INT_FRAME;
  193. val &= ~VIDINTCON0_FRAMESEL0_MASK;
  194. val |= VIDINTCON0_FRAMESEL0_VSYNC;
  195. val &= ~VIDINTCON0_FRAMESEL1_MASK;
  196. val |= VIDINTCON0_FRAMESEL1_NONE;
  197. writel(val, ctx->regs + VIDINTCON0);
  198. }
  199. return 0;
  200. }
  201. static void fimd_disable_vblank(struct device *dev)
  202. {
  203. struct fimd_context *ctx = get_fimd_context(dev);
  204. u32 val;
  205. DRM_DEBUG_KMS("%s\n", __FILE__);
  206. if (ctx->suspended)
  207. return;
  208. if (test_and_clear_bit(0, &ctx->irq_flags)) {
  209. val = readl(ctx->regs + VIDINTCON0);
  210. val &= ~VIDINTCON0_INT_FRAME;
  211. val &= ~VIDINTCON0_INT_ENABLE;
  212. writel(val, ctx->regs + VIDINTCON0);
  213. }
  214. }
  215. static struct exynos_drm_manager_ops fimd_manager_ops = {
  216. .dpms = fimd_dpms,
  217. .apply = fimd_apply,
  218. .commit = fimd_commit,
  219. .enable_vblank = fimd_enable_vblank,
  220. .disable_vblank = fimd_disable_vblank,
  221. };
  222. static void fimd_win_mode_set(struct device *dev,
  223. struct exynos_drm_overlay *overlay)
  224. {
  225. struct fimd_context *ctx = get_fimd_context(dev);
  226. struct fimd_win_data *win_data;
  227. int win;
  228. unsigned long offset;
  229. DRM_DEBUG_KMS("%s\n", __FILE__);
  230. if (!overlay) {
  231. dev_err(dev, "overlay is NULL\n");
  232. return;
  233. }
  234. win = overlay->zpos;
  235. if (win == DEFAULT_ZPOS)
  236. win = ctx->default_win;
  237. if (win < 0 || win > WINDOWS_NR)
  238. return;
  239. offset = overlay->fb_x * (overlay->bpp >> 3);
  240. offset += overlay->fb_y * overlay->pitch;
  241. DRM_DEBUG_KMS("offset = 0x%lx, pitch = %x\n", offset, overlay->pitch);
  242. win_data = &ctx->win_data[win];
  243. win_data->offset_x = overlay->crtc_x;
  244. win_data->offset_y = overlay->crtc_y;
  245. win_data->ovl_width = overlay->crtc_width;
  246. win_data->ovl_height = overlay->crtc_height;
  247. win_data->fb_width = overlay->fb_width;
  248. win_data->fb_height = overlay->fb_height;
  249. win_data->dma_addr = overlay->dma_addr + offset;
  250. win_data->vaddr = overlay->vaddr + offset;
  251. win_data->bpp = overlay->bpp;
  252. win_data->buf_offsize = (overlay->fb_width - overlay->crtc_width) *
  253. (overlay->bpp >> 3);
  254. win_data->line_size = overlay->crtc_width * (overlay->bpp >> 3);
  255. DRM_DEBUG_KMS("offset_x = %d, offset_y = %d\n",
  256. win_data->offset_x, win_data->offset_y);
  257. DRM_DEBUG_KMS("ovl_width = %d, ovl_height = %d\n",
  258. win_data->ovl_width, win_data->ovl_height);
  259. DRM_DEBUG_KMS("paddr = 0x%lx, vaddr = 0x%lx\n",
  260. (unsigned long)win_data->dma_addr,
  261. (unsigned long)win_data->vaddr);
  262. DRM_DEBUG_KMS("fb_width = %d, crtc_width = %d\n",
  263. overlay->fb_width, overlay->crtc_width);
  264. }
  265. static void fimd_win_set_pixfmt(struct device *dev, unsigned int win)
  266. {
  267. struct fimd_context *ctx = get_fimd_context(dev);
  268. struct fimd_win_data *win_data = &ctx->win_data[win];
  269. unsigned long val;
  270. DRM_DEBUG_KMS("%s\n", __FILE__);
  271. val = WINCONx_ENWIN;
  272. switch (win_data->bpp) {
  273. case 1:
  274. val |= WINCON0_BPPMODE_1BPP;
  275. val |= WINCONx_BITSWP;
  276. val |= WINCONx_BURSTLEN_4WORD;
  277. break;
  278. case 2:
  279. val |= WINCON0_BPPMODE_2BPP;
  280. val |= WINCONx_BITSWP;
  281. val |= WINCONx_BURSTLEN_8WORD;
  282. break;
  283. case 4:
  284. val |= WINCON0_BPPMODE_4BPP;
  285. val |= WINCONx_BITSWP;
  286. val |= WINCONx_BURSTLEN_8WORD;
  287. break;
  288. case 8:
  289. val |= WINCON0_BPPMODE_8BPP_PALETTE;
  290. val |= WINCONx_BURSTLEN_8WORD;
  291. val |= WINCONx_BYTSWP;
  292. break;
  293. case 16:
  294. val |= WINCON0_BPPMODE_16BPP_565;
  295. val |= WINCONx_HAWSWP;
  296. val |= WINCONx_BURSTLEN_16WORD;
  297. break;
  298. case 24:
  299. val |= WINCON0_BPPMODE_24BPP_888;
  300. val |= WINCONx_WSWP;
  301. val |= WINCONx_BURSTLEN_16WORD;
  302. break;
  303. case 32:
  304. val |= WINCON1_BPPMODE_28BPP_A4888
  305. | WINCON1_BLD_PIX | WINCON1_ALPHA_SEL;
  306. val |= WINCONx_WSWP;
  307. val |= WINCONx_BURSTLEN_16WORD;
  308. break;
  309. default:
  310. DRM_DEBUG_KMS("invalid pixel size so using unpacked 24bpp.\n");
  311. val |= WINCON0_BPPMODE_24BPP_888;
  312. val |= WINCONx_WSWP;
  313. val |= WINCONx_BURSTLEN_16WORD;
  314. break;
  315. }
  316. DRM_DEBUG_KMS("bpp = %d\n", win_data->bpp);
  317. writel(val, ctx->regs + WINCON(win));
  318. }
  319. static void fimd_win_set_colkey(struct device *dev, unsigned int win)
  320. {
  321. struct fimd_context *ctx = get_fimd_context(dev);
  322. unsigned int keycon0 = 0, keycon1 = 0;
  323. DRM_DEBUG_KMS("%s\n", __FILE__);
  324. keycon0 = ~(WxKEYCON0_KEYBL_EN | WxKEYCON0_KEYEN_F |
  325. WxKEYCON0_DIRCON) | WxKEYCON0_COMPKEY(0);
  326. keycon1 = WxKEYCON1_COLVAL(0xffffffff);
  327. writel(keycon0, ctx->regs + WKEYCON0_BASE(win));
  328. writel(keycon1, ctx->regs + WKEYCON1_BASE(win));
  329. }
  330. static void fimd_win_commit(struct device *dev, int zpos)
  331. {
  332. struct fimd_context *ctx = get_fimd_context(dev);
  333. struct fimd_win_data *win_data;
  334. int win = zpos;
  335. unsigned long val, alpha, size;
  336. DRM_DEBUG_KMS("%s\n", __FILE__);
  337. if (win == DEFAULT_ZPOS)
  338. win = ctx->default_win;
  339. if (win < 0 || win > WINDOWS_NR)
  340. return;
  341. win_data = &ctx->win_data[win];
  342. /*
  343. * SHADOWCON register is used for enabling timing.
  344. *
  345. * for example, once only width value of a register is set,
  346. * if the dma is started then fimd hardware could malfunction so
  347. * with protect window setting, the register fields with prefix '_F'
  348. * wouldn't be updated at vsync also but updated once unprotect window
  349. * is set.
  350. */
  351. /* protect windows */
  352. val = readl(ctx->regs + SHADOWCON);
  353. val |= SHADOWCON_WINx_PROTECT(win);
  354. writel(val, ctx->regs + SHADOWCON);
  355. /* buffer start address */
  356. val = (unsigned long)win_data->dma_addr;
  357. writel(val, ctx->regs + VIDWx_BUF_START(win, 0));
  358. /* buffer end address */
  359. size = win_data->fb_width * win_data->ovl_height * (win_data->bpp >> 3);
  360. val = (unsigned long)(win_data->dma_addr + size);
  361. writel(val, ctx->regs + VIDWx_BUF_END(win, 0));
  362. DRM_DEBUG_KMS("start addr = 0x%lx, end addr = 0x%lx, size = 0x%lx\n",
  363. (unsigned long)win_data->dma_addr, val, size);
  364. DRM_DEBUG_KMS("ovl_width = %d, ovl_height = %d\n",
  365. win_data->ovl_width, win_data->ovl_height);
  366. /* buffer size */
  367. val = VIDW_BUF_SIZE_OFFSET(win_data->buf_offsize) |
  368. VIDW_BUF_SIZE_PAGEWIDTH(win_data->line_size);
  369. writel(val, ctx->regs + VIDWx_BUF_SIZE(win, 0));
  370. /* OSD position */
  371. val = VIDOSDxA_TOPLEFT_X(win_data->offset_x) |
  372. VIDOSDxA_TOPLEFT_Y(win_data->offset_y);
  373. writel(val, ctx->regs + VIDOSD_A(win));
  374. val = VIDOSDxB_BOTRIGHT_X(win_data->offset_x +
  375. win_data->ovl_width - 1) |
  376. VIDOSDxB_BOTRIGHT_Y(win_data->offset_y +
  377. win_data->ovl_height - 1);
  378. writel(val, ctx->regs + VIDOSD_B(win));
  379. DRM_DEBUG_KMS("osd pos: tx = %d, ty = %d, bx = %d, by = %d\n",
  380. win_data->offset_x, win_data->offset_y,
  381. win_data->offset_x + win_data->ovl_width - 1,
  382. win_data->offset_y + win_data->ovl_height - 1);
  383. /* hardware window 0 doesn't support alpha channel. */
  384. if (win != 0) {
  385. /* OSD alpha */
  386. alpha = VIDISD14C_ALPHA1_R(0xf) |
  387. VIDISD14C_ALPHA1_G(0xf) |
  388. VIDISD14C_ALPHA1_B(0xf);
  389. writel(alpha, ctx->regs + VIDOSD_C(win));
  390. }
  391. /* OSD size */
  392. if (win != 3 && win != 4) {
  393. u32 offset = VIDOSD_D(win);
  394. if (win == 0)
  395. offset = VIDOSD_C_SIZE_W0;
  396. val = win_data->ovl_width * win_data->ovl_height;
  397. writel(val, ctx->regs + offset);
  398. DRM_DEBUG_KMS("osd size = 0x%x\n", (unsigned int)val);
  399. }
  400. fimd_win_set_pixfmt(dev, win);
  401. /* hardware window 0 doesn't support color key. */
  402. if (win != 0)
  403. fimd_win_set_colkey(dev, win);
  404. /* wincon */
  405. val = readl(ctx->regs + WINCON(win));
  406. val |= WINCONx_ENWIN;
  407. writel(val, ctx->regs + WINCON(win));
  408. /* Enable DMA channel and unprotect windows */
  409. val = readl(ctx->regs + SHADOWCON);
  410. val |= SHADOWCON_CHx_ENABLE(win);
  411. val &= ~SHADOWCON_WINx_PROTECT(win);
  412. writel(val, ctx->regs + SHADOWCON);
  413. win_data->enabled = true;
  414. }
  415. static void fimd_win_disable(struct device *dev, int zpos)
  416. {
  417. struct fimd_context *ctx = get_fimd_context(dev);
  418. struct fimd_win_data *win_data;
  419. int win = zpos;
  420. u32 val;
  421. DRM_DEBUG_KMS("%s\n", __FILE__);
  422. if (win == DEFAULT_ZPOS)
  423. win = ctx->default_win;
  424. if (win < 0 || win > WINDOWS_NR)
  425. return;
  426. win_data = &ctx->win_data[win];
  427. /* protect windows */
  428. val = readl(ctx->regs + SHADOWCON);
  429. val |= SHADOWCON_WINx_PROTECT(win);
  430. writel(val, ctx->regs + SHADOWCON);
  431. /* wincon */
  432. val = readl(ctx->regs + WINCON(win));
  433. val &= ~WINCONx_ENWIN;
  434. writel(val, ctx->regs + WINCON(win));
  435. /* unprotect windows */
  436. val = readl(ctx->regs + SHADOWCON);
  437. val &= ~SHADOWCON_CHx_ENABLE(win);
  438. val &= ~SHADOWCON_WINx_PROTECT(win);
  439. writel(val, ctx->regs + SHADOWCON);
  440. win_data->enabled = false;
  441. }
  442. static struct exynos_drm_overlay_ops fimd_overlay_ops = {
  443. .mode_set = fimd_win_mode_set,
  444. .commit = fimd_win_commit,
  445. .disable = fimd_win_disable,
  446. };
  447. static void fimd_finish_pageflip(struct drm_device *drm_dev, int crtc)
  448. {
  449. struct exynos_drm_private *dev_priv = drm_dev->dev_private;
  450. struct drm_pending_vblank_event *e, *t;
  451. struct timeval now;
  452. unsigned long flags;
  453. bool is_checked = false;
  454. spin_lock_irqsave(&drm_dev->event_lock, flags);
  455. list_for_each_entry_safe(e, t, &dev_priv->pageflip_event_list,
  456. base.link) {
  457. /* if event's pipe isn't same as crtc then ignore it. */
  458. if (crtc != e->pipe)
  459. continue;
  460. is_checked = true;
  461. do_gettimeofday(&now);
  462. e->event.sequence = 0;
  463. e->event.tv_sec = now.tv_sec;
  464. e->event.tv_usec = now.tv_usec;
  465. list_move_tail(&e->base.link, &e->base.file_priv->event_list);
  466. wake_up_interruptible(&e->base.file_priv->event_wait);
  467. }
  468. if (is_checked) {
  469. drm_vblank_put(drm_dev, crtc);
  470. /*
  471. * don't off vblank if vblank_disable_allowed is 1,
  472. * because vblank would be off by timer handler.
  473. */
  474. if (!drm_dev->vblank_disable_allowed)
  475. drm_vblank_off(drm_dev, crtc);
  476. }
  477. spin_unlock_irqrestore(&drm_dev->event_lock, flags);
  478. }
  479. static irqreturn_t fimd_irq_handler(int irq, void *dev_id)
  480. {
  481. struct fimd_context *ctx = (struct fimd_context *)dev_id;
  482. struct exynos_drm_subdrv *subdrv = &ctx->subdrv;
  483. struct drm_device *drm_dev = subdrv->drm_dev;
  484. struct exynos_drm_manager *manager = &subdrv->manager;
  485. u32 val;
  486. val = readl(ctx->regs + VIDINTCON1);
  487. if (val & VIDINTCON1_INT_FRAME)
  488. /* VSYNC interrupt */
  489. writel(VIDINTCON1_INT_FRAME, ctx->regs + VIDINTCON1);
  490. /* check the crtc is detached already from encoder */
  491. if (manager->pipe < 0)
  492. goto out;
  493. drm_handle_vblank(drm_dev, manager->pipe);
  494. fimd_finish_pageflip(drm_dev, manager->pipe);
  495. out:
  496. return IRQ_HANDLED;
  497. }
  498. static int fimd_subdrv_probe(struct drm_device *drm_dev, struct device *dev)
  499. {
  500. DRM_DEBUG_KMS("%s\n", __FILE__);
  501. /*
  502. * enable drm irq mode.
  503. * - with irq_enabled = 1, we can use the vblank feature.
  504. *
  505. * P.S. note that we wouldn't use drm irq handler but
  506. * just specific driver own one instead because
  507. * drm framework supports only one irq handler.
  508. */
  509. drm_dev->irq_enabled = 1;
  510. /*
  511. * with vblank_disable_allowed = 1, vblank interrupt will be disabled
  512. * by drm timer once a current process gives up ownership of
  513. * vblank event.(after drm_vblank_put function is called)
  514. */
  515. drm_dev->vblank_disable_allowed = 1;
  516. return 0;
  517. }
  518. static void fimd_subdrv_remove(struct drm_device *drm_dev)
  519. {
  520. DRM_DEBUG_KMS("%s\n", __FILE__);
  521. /* TODO. */
  522. }
  523. static int fimd_calc_clkdiv(struct fimd_context *ctx,
  524. struct fb_videomode *timing)
  525. {
  526. unsigned long clk = clk_get_rate(ctx->lcd_clk);
  527. u32 retrace;
  528. u32 clkdiv;
  529. u32 best_framerate = 0;
  530. u32 framerate;
  531. DRM_DEBUG_KMS("%s\n", __FILE__);
  532. retrace = timing->left_margin + timing->hsync_len +
  533. timing->right_margin + timing->xres;
  534. retrace *= timing->upper_margin + timing->vsync_len +
  535. timing->lower_margin + timing->yres;
  536. /* default framerate is 60Hz */
  537. if (!timing->refresh)
  538. timing->refresh = 60;
  539. clk /= retrace;
  540. for (clkdiv = 1; clkdiv < 0x100; clkdiv++) {
  541. int tmp;
  542. /* get best framerate */
  543. framerate = clk / clkdiv;
  544. tmp = timing->refresh - framerate;
  545. if (tmp < 0) {
  546. best_framerate = framerate;
  547. continue;
  548. } else {
  549. if (!best_framerate)
  550. best_framerate = framerate;
  551. else if (tmp < (best_framerate - framerate))
  552. best_framerate = framerate;
  553. break;
  554. }
  555. }
  556. return clkdiv;
  557. }
  558. static void fimd_clear_win(struct fimd_context *ctx, int win)
  559. {
  560. u32 val;
  561. DRM_DEBUG_KMS("%s\n", __FILE__);
  562. writel(0, ctx->regs + WINCON(win));
  563. writel(0, ctx->regs + VIDOSD_A(win));
  564. writel(0, ctx->regs + VIDOSD_B(win));
  565. writel(0, ctx->regs + VIDOSD_C(win));
  566. if (win == 1 || win == 2)
  567. writel(0, ctx->regs + VIDOSD_D(win));
  568. val = readl(ctx->regs + SHADOWCON);
  569. val &= ~SHADOWCON_WINx_PROTECT(win);
  570. writel(val, ctx->regs + SHADOWCON);
  571. }
  572. static int __devinit fimd_probe(struct platform_device *pdev)
  573. {
  574. struct device *dev = &pdev->dev;
  575. struct fimd_context *ctx;
  576. struct exynos_drm_subdrv *subdrv;
  577. struct exynos_drm_fimd_pdata *pdata;
  578. struct fb_videomode *timing;
  579. struct resource *res;
  580. int win;
  581. int ret = -EINVAL;
  582. DRM_DEBUG_KMS("%s\n", __FILE__);
  583. pdata = pdev->dev.platform_data;
  584. if (!pdata) {
  585. dev_err(dev, "no platform data specified\n");
  586. return -EINVAL;
  587. }
  588. timing = &pdata->timing;
  589. if (!timing) {
  590. dev_err(dev, "timing is null.\n");
  591. return -EINVAL;
  592. }
  593. ctx = kzalloc(sizeof(*ctx), GFP_KERNEL);
  594. if (!ctx)
  595. return -ENOMEM;
  596. ctx->bus_clk = clk_get(dev, "fimd");
  597. if (IS_ERR(ctx->bus_clk)) {
  598. dev_err(dev, "failed to get bus clock\n");
  599. ret = PTR_ERR(ctx->bus_clk);
  600. goto err_clk_get;
  601. }
  602. clk_enable(ctx->bus_clk);
  603. ctx->lcd_clk = clk_get(dev, "sclk_fimd");
  604. if (IS_ERR(ctx->lcd_clk)) {
  605. dev_err(dev, "failed to get lcd clock\n");
  606. ret = PTR_ERR(ctx->lcd_clk);
  607. goto err_bus_clk;
  608. }
  609. clk_enable(ctx->lcd_clk);
  610. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  611. if (!res) {
  612. dev_err(dev, "failed to find registers\n");
  613. ret = -ENOENT;
  614. goto err_clk;
  615. }
  616. ctx->regs_res = request_mem_region(res->start, resource_size(res),
  617. dev_name(dev));
  618. if (!ctx->regs_res) {
  619. dev_err(dev, "failed to claim register region\n");
  620. ret = -ENOENT;
  621. goto err_clk;
  622. }
  623. ctx->regs = ioremap(res->start, resource_size(res));
  624. if (!ctx->regs) {
  625. dev_err(dev, "failed to map registers\n");
  626. ret = -ENXIO;
  627. goto err_req_region_io;
  628. }
  629. res = platform_get_resource(pdev, IORESOURCE_IRQ, 0);
  630. if (!res) {
  631. dev_err(dev, "irq request failed.\n");
  632. goto err_req_region_irq;
  633. }
  634. ctx->irq = res->start;
  635. ret = request_irq(ctx->irq, fimd_irq_handler, 0, "drm_fimd", ctx);
  636. if (ret < 0) {
  637. dev_err(dev, "irq request failed.\n");
  638. goto err_req_irq;
  639. }
  640. pm_runtime_set_active(dev);
  641. pm_runtime_enable(dev);
  642. pm_runtime_get_sync(dev);
  643. for (win = 0; win < WINDOWS_NR; win++)
  644. fimd_clear_win(ctx, win);
  645. ctx->clkdiv = fimd_calc_clkdiv(ctx, timing);
  646. ctx->vidcon0 = pdata->vidcon0;
  647. ctx->vidcon1 = pdata->vidcon1;
  648. ctx->default_win = pdata->default_win;
  649. ctx->timing = timing;
  650. timing->pixclock = clk_get_rate(ctx->lcd_clk) / ctx->clkdiv;
  651. DRM_DEBUG_KMS("pixel clock = %d, clkdiv = %d\n",
  652. timing->pixclock, ctx->clkdiv);
  653. subdrv = &ctx->subdrv;
  654. subdrv->probe = fimd_subdrv_probe;
  655. subdrv->remove = fimd_subdrv_remove;
  656. subdrv->manager.pipe = -1;
  657. subdrv->manager.ops = &fimd_manager_ops;
  658. subdrv->manager.overlay_ops = &fimd_overlay_ops;
  659. subdrv->manager.display_ops = &fimd_display_ops;
  660. subdrv->manager.dev = dev;
  661. platform_set_drvdata(pdev, ctx);
  662. exynos_drm_subdrv_register(subdrv);
  663. return 0;
  664. err_req_irq:
  665. err_req_region_irq:
  666. iounmap(ctx->regs);
  667. err_req_region_io:
  668. release_resource(ctx->regs_res);
  669. kfree(ctx->regs_res);
  670. err_clk:
  671. clk_disable(ctx->lcd_clk);
  672. clk_put(ctx->lcd_clk);
  673. err_bus_clk:
  674. clk_disable(ctx->bus_clk);
  675. clk_put(ctx->bus_clk);
  676. err_clk_get:
  677. kfree(ctx);
  678. return ret;
  679. }
  680. static int __devexit fimd_remove(struct platform_device *pdev)
  681. {
  682. struct device *dev = &pdev->dev;
  683. struct fimd_context *ctx = platform_get_drvdata(pdev);
  684. DRM_DEBUG_KMS("%s\n", __FILE__);
  685. exynos_drm_subdrv_unregister(&ctx->subdrv);
  686. if (ctx->suspended)
  687. goto out;
  688. clk_disable(ctx->lcd_clk);
  689. clk_disable(ctx->bus_clk);
  690. pm_runtime_set_suspended(dev);
  691. pm_runtime_put_sync(dev);
  692. out:
  693. pm_runtime_disable(dev);
  694. clk_put(ctx->lcd_clk);
  695. clk_put(ctx->bus_clk);
  696. iounmap(ctx->regs);
  697. release_resource(ctx->regs_res);
  698. kfree(ctx->regs_res);
  699. free_irq(ctx->irq, ctx);
  700. kfree(ctx);
  701. return 0;
  702. }
  703. #ifdef CONFIG_PM_RUNTIME
  704. static int fimd_runtime_suspend(struct device *dev)
  705. {
  706. struct fimd_context *ctx = get_fimd_context(dev);
  707. DRM_DEBUG_KMS("%s\n", __FILE__);
  708. clk_disable(ctx->lcd_clk);
  709. clk_disable(ctx->bus_clk);
  710. ctx->suspended = true;
  711. return 0;
  712. }
  713. static int fimd_runtime_resume(struct device *dev)
  714. {
  715. struct fimd_context *ctx = get_fimd_context(dev);
  716. int ret;
  717. DRM_DEBUG_KMS("%s\n", __FILE__);
  718. ret = clk_enable(ctx->bus_clk);
  719. if (ret < 0)
  720. return ret;
  721. ret = clk_enable(ctx->lcd_clk);
  722. if (ret < 0) {
  723. clk_disable(ctx->bus_clk);
  724. return ret;
  725. }
  726. ctx->suspended = false;
  727. return 0;
  728. }
  729. #endif
  730. static const struct dev_pm_ops fimd_pm_ops = {
  731. SET_RUNTIME_PM_OPS(fimd_runtime_suspend, fimd_runtime_resume, NULL)
  732. };
  733. static struct platform_driver fimd_driver = {
  734. .probe = fimd_probe,
  735. .remove = __devexit_p(fimd_remove),
  736. .driver = {
  737. .name = "exynos4-fb",
  738. .owner = THIS_MODULE,
  739. .pm = &fimd_pm_ops,
  740. },
  741. };
  742. static int __init fimd_init(void)
  743. {
  744. return platform_driver_register(&fimd_driver);
  745. }
  746. static void __exit fimd_exit(void)
  747. {
  748. platform_driver_unregister(&fimd_driver);
  749. }
  750. module_init(fimd_init);
  751. module_exit(fimd_exit);
  752. MODULE_AUTHOR("Joonyoung Shim <jy0922.shim@samsung.com>");
  753. MODULE_AUTHOR("Inki Dae <inki.dae@samsung.com>");
  754. MODULE_DESCRIPTION("Samsung DRM FIMD Driver");
  755. MODULE_LICENSE("GPL");