prm3xxx.c 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403
  1. /*
  2. * OMAP3xxx PRM module functions
  3. *
  4. * Copyright (C) 2010-2012 Texas Instruments, Inc.
  5. * Copyright (C) 2010 Nokia Corporation
  6. * Benoît Cousson
  7. * Paul Walmsley
  8. * Rajendra Nayak <rnayak@ti.com>
  9. *
  10. * This program is free software; you can redistribute it and/or modify
  11. * it under the terms of the GNU General Public License version 2 as
  12. * published by the Free Software Foundation.
  13. */
  14. #include <linux/kernel.h>
  15. #include <linux/errno.h>
  16. #include <linux/err.h>
  17. #include <linux/io.h>
  18. #include <linux/irq.h>
  19. #include "common.h"
  20. #include <plat/cpu.h>
  21. #include <plat/prcm.h>
  22. #include "vp.h"
  23. #include "powerdomain.h"
  24. #include "prm3xxx.h"
  25. #include "prm2xxx_3xxx.h"
  26. #include "cm2xxx_3xxx.h"
  27. #include "prm-regbits-34xx.h"
  28. static const struct omap_prcm_irq omap3_prcm_irqs[] = {
  29. OMAP_PRCM_IRQ("wkup", 0, 0),
  30. OMAP_PRCM_IRQ("io", 9, 1),
  31. };
  32. static struct omap_prcm_irq_setup omap3_prcm_irq_setup = {
  33. .ack = OMAP3_PRM_IRQSTATUS_MPU_OFFSET,
  34. .mask = OMAP3_PRM_IRQENABLE_MPU_OFFSET,
  35. .nr_regs = 1,
  36. .irqs = omap3_prcm_irqs,
  37. .nr_irqs = ARRAY_SIZE(omap3_prcm_irqs),
  38. .irq = 11 + OMAP_INTC_START,
  39. .read_pending_irqs = &omap3xxx_prm_read_pending_irqs,
  40. .ocp_barrier = &omap3xxx_prm_ocp_barrier,
  41. .save_and_clear_irqen = &omap3xxx_prm_save_and_clear_irqen,
  42. .restore_irqen = &omap3xxx_prm_restore_irqen,
  43. };
  44. /*
  45. * omap3_prm_reset_src_map - map from bits in the PRM_RSTST hardware
  46. * register (which are specific to OMAP3xxx SoCs) to reset source ID
  47. * bit shifts (which is an OMAP SoC-independent enumeration)
  48. */
  49. static struct prm_reset_src_map omap3xxx_prm_reset_src_map[] = {
  50. { OMAP3430_GLOBAL_COLD_RST_SHIFT, OMAP_GLOBAL_COLD_RST_SRC_ID_SHIFT },
  51. { OMAP3430_GLOBAL_SW_RST_SHIFT, OMAP_GLOBAL_WARM_RST_SRC_ID_SHIFT },
  52. { OMAP3430_SECURITY_VIOL_RST_SHIFT, OMAP_SECU_VIOL_RST_SRC_ID_SHIFT },
  53. { OMAP3430_MPU_WD_RST_SHIFT, OMAP_MPU_WD_RST_SRC_ID_SHIFT },
  54. { OMAP3430_SECURE_WD_RST_SHIFT, OMAP_MPU_WD_RST_SRC_ID_SHIFT },
  55. { OMAP3430_EXTERNAL_WARM_RST_SHIFT, OMAP_EXTWARM_RST_SRC_ID_SHIFT },
  56. { OMAP3430_VDD1_VOLTAGE_MANAGER_RST_SHIFT,
  57. OMAP_VDD_MPU_VM_RST_SRC_ID_SHIFT },
  58. { OMAP3430_VDD2_VOLTAGE_MANAGER_RST_SHIFT,
  59. OMAP_VDD_CORE_VM_RST_SRC_ID_SHIFT },
  60. { OMAP3430_ICEPICK_RST_SHIFT, OMAP_ICEPICK_RST_SRC_ID_SHIFT },
  61. { OMAP3430_ICECRUSHER_RST_SHIFT, OMAP_ICECRUSHER_RST_SRC_ID_SHIFT },
  62. { -1, -1 },
  63. };
  64. /* PRM VP */
  65. /*
  66. * struct omap3_vp - OMAP3 VP register access description.
  67. * @tranxdone_status: VP_TRANXDONE_ST bitmask in PRM_IRQSTATUS_MPU reg
  68. */
  69. struct omap3_vp {
  70. u32 tranxdone_status;
  71. };
  72. static struct omap3_vp omap3_vp[] = {
  73. [OMAP3_VP_VDD_MPU_ID] = {
  74. .tranxdone_status = OMAP3430_VP1_TRANXDONE_ST_MASK,
  75. },
  76. [OMAP3_VP_VDD_CORE_ID] = {
  77. .tranxdone_status = OMAP3430_VP2_TRANXDONE_ST_MASK,
  78. },
  79. };
  80. #define MAX_VP_ID ARRAY_SIZE(omap3_vp);
  81. u32 omap3_prm_vp_check_txdone(u8 vp_id)
  82. {
  83. struct omap3_vp *vp = &omap3_vp[vp_id];
  84. u32 irqstatus;
  85. irqstatus = omap2_prm_read_mod_reg(OCP_MOD,
  86. OMAP3_PRM_IRQSTATUS_MPU_OFFSET);
  87. return irqstatus & vp->tranxdone_status;
  88. }
  89. void omap3_prm_vp_clear_txdone(u8 vp_id)
  90. {
  91. struct omap3_vp *vp = &omap3_vp[vp_id];
  92. omap2_prm_write_mod_reg(vp->tranxdone_status,
  93. OCP_MOD, OMAP3_PRM_IRQSTATUS_MPU_OFFSET);
  94. }
  95. u32 omap3_prm_vcvp_read(u8 offset)
  96. {
  97. return omap2_prm_read_mod_reg(OMAP3430_GR_MOD, offset);
  98. }
  99. void omap3_prm_vcvp_write(u32 val, u8 offset)
  100. {
  101. omap2_prm_write_mod_reg(val, OMAP3430_GR_MOD, offset);
  102. }
  103. u32 omap3_prm_vcvp_rmw(u32 mask, u32 bits, u8 offset)
  104. {
  105. return omap2_prm_rmw_mod_reg_bits(mask, bits, OMAP3430_GR_MOD, offset);
  106. }
  107. /**
  108. * omap3xxx_prm_read_pending_irqs - read pending PRM MPU IRQs into @events
  109. * @events: ptr to a u32, preallocated by caller
  110. *
  111. * Read PRM_IRQSTATUS_MPU bits, AND'ed with the currently-enabled PRM
  112. * MPU IRQs, and store the result into the u32 pointed to by @events.
  113. * No return value.
  114. */
  115. void omap3xxx_prm_read_pending_irqs(unsigned long *events)
  116. {
  117. u32 mask, st;
  118. /* XXX Can the mask read be avoided (e.g., can it come from RAM?) */
  119. mask = omap2_prm_read_mod_reg(OCP_MOD, OMAP3_PRM_IRQENABLE_MPU_OFFSET);
  120. st = omap2_prm_read_mod_reg(OCP_MOD, OMAP3_PRM_IRQSTATUS_MPU_OFFSET);
  121. events[0] = mask & st;
  122. }
  123. /**
  124. * omap3xxx_prm_ocp_barrier - force buffered MPU writes to the PRM to complete
  125. *
  126. * Force any buffered writes to the PRM IP block to complete. Needed
  127. * by the PRM IRQ handler, which reads and writes directly to the IP
  128. * block, to avoid race conditions after acknowledging or clearing IRQ
  129. * bits. No return value.
  130. */
  131. void omap3xxx_prm_ocp_barrier(void)
  132. {
  133. omap2_prm_read_mod_reg(OCP_MOD, OMAP3_PRM_REVISION_OFFSET);
  134. }
  135. /**
  136. * omap3xxx_prm_save_and_clear_irqen - save/clear PRM_IRQENABLE_MPU reg
  137. * @saved_mask: ptr to a u32 array to save IRQENABLE bits
  138. *
  139. * Save the PRM_IRQENABLE_MPU register to @saved_mask. @saved_mask
  140. * must be allocated by the caller. Intended to be used in the PRM
  141. * interrupt handler suspend callback. The OCP barrier is needed to
  142. * ensure the write to disable PRM interrupts reaches the PRM before
  143. * returning; otherwise, spurious interrupts might occur. No return
  144. * value.
  145. */
  146. void omap3xxx_prm_save_and_clear_irqen(u32 *saved_mask)
  147. {
  148. saved_mask[0] = omap2_prm_read_mod_reg(OCP_MOD,
  149. OMAP3_PRM_IRQENABLE_MPU_OFFSET);
  150. omap2_prm_write_mod_reg(0, OCP_MOD, OMAP3_PRM_IRQENABLE_MPU_OFFSET);
  151. /* OCP barrier */
  152. omap2_prm_read_mod_reg(OCP_MOD, OMAP3_PRM_REVISION_OFFSET);
  153. }
  154. /**
  155. * omap3xxx_prm_restore_irqen - set PRM_IRQENABLE_MPU register from args
  156. * @saved_mask: ptr to a u32 array of IRQENABLE bits saved previously
  157. *
  158. * Restore the PRM_IRQENABLE_MPU register from @saved_mask. Intended
  159. * to be used in the PRM interrupt handler resume callback to restore
  160. * values saved by omap3xxx_prm_save_and_clear_irqen(). No OCP
  161. * barrier should be needed here; any pending PRM interrupts will fire
  162. * once the writes reach the PRM. No return value.
  163. */
  164. void omap3xxx_prm_restore_irqen(u32 *saved_mask)
  165. {
  166. omap2_prm_write_mod_reg(saved_mask[0], OCP_MOD,
  167. OMAP3_PRM_IRQENABLE_MPU_OFFSET);
  168. }
  169. /**
  170. * omap3xxx_prm_reconfigure_io_chain - clear latches and reconfigure I/O chain
  171. *
  172. * Clear any previously-latched I/O wakeup events and ensure that the
  173. * I/O wakeup gates are aligned with the current mux settings. Works
  174. * by asserting WUCLKIN, waiting for WUCLKOUT to be asserted, and then
  175. * deasserting WUCLKIN and clearing the ST_IO_CHAIN WKST bit. No
  176. * return value.
  177. */
  178. void omap3xxx_prm_reconfigure_io_chain(void)
  179. {
  180. int i = 0;
  181. omap2_prm_set_mod_reg_bits(OMAP3430_EN_IO_CHAIN_MASK, WKUP_MOD,
  182. PM_WKEN);
  183. omap_test_timeout(omap2_prm_read_mod_reg(WKUP_MOD, PM_WKST) &
  184. OMAP3430_ST_IO_CHAIN_MASK,
  185. MAX_IOPAD_LATCH_TIME, i);
  186. if (i == MAX_IOPAD_LATCH_TIME)
  187. pr_warn("PRM: I/O chain clock line assertion timed out\n");
  188. omap2_prm_clear_mod_reg_bits(OMAP3430_EN_IO_CHAIN_MASK, WKUP_MOD,
  189. PM_WKEN);
  190. omap2_prm_set_mod_reg_bits(OMAP3430_ST_IO_CHAIN_MASK, WKUP_MOD,
  191. PM_WKST);
  192. omap2_prm_read_mod_reg(WKUP_MOD, PM_WKST);
  193. }
  194. /**
  195. * omap3xxx_prm_enable_io_wakeup - enable wakeup events from I/O wakeup latches
  196. *
  197. * Activates the I/O wakeup event latches and allows events logged by
  198. * those latches to signal a wakeup event to the PRCM. For I/O
  199. * wakeups to occur, WAKEUPENABLE bits must be set in the pad mux
  200. * registers, and omap3xxx_prm_reconfigure_io_chain() must be called.
  201. * No return value.
  202. */
  203. static void __init omap3xxx_prm_enable_io_wakeup(void)
  204. {
  205. if (omap3_has_io_wakeup())
  206. omap2_prm_set_mod_reg_bits(OMAP3430_EN_IO_MASK, WKUP_MOD,
  207. PM_WKEN);
  208. }
  209. /**
  210. * omap3xxx_prm_read_reset_sources - return the last SoC reset source
  211. *
  212. * Return a u32 representing the last reset sources of the SoC. The
  213. * returned reset source bits are standardized across OMAP SoCs.
  214. */
  215. static u32 omap3xxx_prm_read_reset_sources(void)
  216. {
  217. struct prm_reset_src_map *p;
  218. u32 r = 0;
  219. u32 v;
  220. v = omap2_prm_read_mod_reg(WKUP_MOD, OMAP2_RM_RSTST);
  221. p = omap3xxx_prm_reset_src_map;
  222. while (p->reg_shift >= 0 && p->std_shift >= 0) {
  223. if (v & (1 << p->reg_shift))
  224. r |= 1 << p->std_shift;
  225. p++;
  226. }
  227. return r;
  228. }
  229. /* Powerdomain low-level functions */
  230. /* Applicable only for OMAP3. Not supported on OMAP2 */
  231. static int omap3_pwrdm_read_prev_pwrst(struct powerdomain *pwrdm)
  232. {
  233. return omap2_prm_read_mod_bits_shift(pwrdm->prcm_offs,
  234. OMAP3430_PM_PREPWSTST,
  235. OMAP3430_LASTPOWERSTATEENTERED_MASK);
  236. }
  237. static int omap3_pwrdm_read_logic_pwrst(struct powerdomain *pwrdm)
  238. {
  239. return omap2_prm_read_mod_bits_shift(pwrdm->prcm_offs,
  240. OMAP2_PM_PWSTST,
  241. OMAP3430_LOGICSTATEST_MASK);
  242. }
  243. static int omap3_pwrdm_read_logic_retst(struct powerdomain *pwrdm)
  244. {
  245. return omap2_prm_read_mod_bits_shift(pwrdm->prcm_offs,
  246. OMAP2_PM_PWSTCTRL,
  247. OMAP3430_LOGICSTATEST_MASK);
  248. }
  249. static int omap3_pwrdm_read_prev_logic_pwrst(struct powerdomain *pwrdm)
  250. {
  251. return omap2_prm_read_mod_bits_shift(pwrdm->prcm_offs,
  252. OMAP3430_PM_PREPWSTST,
  253. OMAP3430_LASTLOGICSTATEENTERED_MASK);
  254. }
  255. static int omap3_get_mem_bank_lastmemst_mask(u8 bank)
  256. {
  257. switch (bank) {
  258. case 0:
  259. return OMAP3430_LASTMEM1STATEENTERED_MASK;
  260. case 1:
  261. return OMAP3430_LASTMEM2STATEENTERED_MASK;
  262. case 2:
  263. return OMAP3430_LASTSHAREDL2CACHEFLATSTATEENTERED_MASK;
  264. case 3:
  265. return OMAP3430_LASTL2FLATMEMSTATEENTERED_MASK;
  266. default:
  267. WARN_ON(1); /* should never happen */
  268. return -EEXIST;
  269. }
  270. return 0;
  271. }
  272. static int omap3_pwrdm_read_prev_mem_pwrst(struct powerdomain *pwrdm, u8 bank)
  273. {
  274. u32 m;
  275. m = omap3_get_mem_bank_lastmemst_mask(bank);
  276. return omap2_prm_read_mod_bits_shift(pwrdm->prcm_offs,
  277. OMAP3430_PM_PREPWSTST, m);
  278. }
  279. static int omap3_pwrdm_clear_all_prev_pwrst(struct powerdomain *pwrdm)
  280. {
  281. omap2_prm_write_mod_reg(0, pwrdm->prcm_offs, OMAP3430_PM_PREPWSTST);
  282. return 0;
  283. }
  284. static int omap3_pwrdm_enable_hdwr_sar(struct powerdomain *pwrdm)
  285. {
  286. return omap2_prm_rmw_mod_reg_bits(0,
  287. 1 << OMAP3430ES2_SAVEANDRESTORE_SHIFT,
  288. pwrdm->prcm_offs, OMAP2_PM_PWSTCTRL);
  289. }
  290. static int omap3_pwrdm_disable_hdwr_sar(struct powerdomain *pwrdm)
  291. {
  292. return omap2_prm_rmw_mod_reg_bits(1 << OMAP3430ES2_SAVEANDRESTORE_SHIFT,
  293. 0, pwrdm->prcm_offs,
  294. OMAP2_PM_PWSTCTRL);
  295. }
  296. struct pwrdm_ops omap3_pwrdm_operations = {
  297. .pwrdm_set_next_pwrst = omap2_pwrdm_set_next_pwrst,
  298. .pwrdm_read_next_pwrst = omap2_pwrdm_read_next_pwrst,
  299. .pwrdm_read_pwrst = omap2_pwrdm_read_pwrst,
  300. .pwrdm_read_prev_pwrst = omap3_pwrdm_read_prev_pwrst,
  301. .pwrdm_set_logic_retst = omap2_pwrdm_set_logic_retst,
  302. .pwrdm_read_logic_pwrst = omap3_pwrdm_read_logic_pwrst,
  303. .pwrdm_read_logic_retst = omap3_pwrdm_read_logic_retst,
  304. .pwrdm_read_prev_logic_pwrst = omap3_pwrdm_read_prev_logic_pwrst,
  305. .pwrdm_set_mem_onst = omap2_pwrdm_set_mem_onst,
  306. .pwrdm_set_mem_retst = omap2_pwrdm_set_mem_retst,
  307. .pwrdm_read_mem_pwrst = omap2_pwrdm_read_mem_pwrst,
  308. .pwrdm_read_mem_retst = omap2_pwrdm_read_mem_retst,
  309. .pwrdm_read_prev_mem_pwrst = omap3_pwrdm_read_prev_mem_pwrst,
  310. .pwrdm_clear_all_prev_pwrst = omap3_pwrdm_clear_all_prev_pwrst,
  311. .pwrdm_enable_hdwr_sar = omap3_pwrdm_enable_hdwr_sar,
  312. .pwrdm_disable_hdwr_sar = omap3_pwrdm_disable_hdwr_sar,
  313. .pwrdm_wait_transition = omap2_pwrdm_wait_transition,
  314. };
  315. /*
  316. *
  317. */
  318. static struct prm_ll_data omap3xxx_prm_ll_data = {
  319. .read_reset_sources = &omap3xxx_prm_read_reset_sources,
  320. };
  321. static int __init omap3xxx_prm_init(void)
  322. {
  323. int ret;
  324. if (!cpu_is_omap34xx())
  325. return 0;
  326. ret = prm_register(&omap3xxx_prm_ll_data);
  327. if (ret)
  328. return ret;
  329. omap3xxx_prm_enable_io_wakeup();
  330. ret = omap_prcm_register_chain_handler(&omap3_prcm_irq_setup);
  331. if (!ret)
  332. irq_set_status_flags(omap_prcm_event_to_irq("io"),
  333. IRQ_NOAUTOEN);
  334. return ret;
  335. }
  336. subsys_initcall(omap3xxx_prm_init);
  337. static void __exit omap3xxx_prm_exit(void)
  338. {
  339. if (!cpu_is_omap34xx())
  340. return;
  341. /* Should never happen */
  342. WARN(prm_unregister(&omap3xxx_prm_ll_data),
  343. "%s: prm_ll_data function pointer mismatch\n", __func__);
  344. }
  345. __exitcall(omap3xxx_prm_exit);