prm.h 3.1 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109
  1. /*
  2. * OMAP2/3/4 Power/Reset Management (PRM) bitfield definitions
  3. *
  4. * Copyright (C) 2007-2009 Texas Instruments, Inc.
  5. * Copyright (C) 2010 Nokia Corporation
  6. *
  7. * Paul Walmsley
  8. *
  9. * This program is free software; you can redistribute it and/or modify
  10. * it under the terms of the GNU General Public License version 2 as
  11. * published by the Free Software Foundation.
  12. */
  13. #ifndef __ARCH_ARM_MACH_OMAP2_PRM_H
  14. #define __ARCH_ARM_MACH_OMAP2_PRM_H
  15. #include "prcm-common.h"
  16. /*
  17. * 24XX: PM_PWSTST_CORE, PM_PWSTST_GFX, PM_PWSTST_MPU, PM_PWSTST_DSP
  18. *
  19. * 2430: PM_PWSTST_MDM
  20. *
  21. * 3430: PM_PWSTST_IVA2, PM_PWSTST_MPU, PM_PWSTST_CORE, PM_PWSTST_GFX,
  22. * PM_PWSTST_DSS, PM_PWSTST_CAM, PM_PWSTST_PER, PM_PWSTST_EMU,
  23. * PM_PWSTST_NEON
  24. */
  25. #define OMAP_INTRANSITION_MASK (1 << 20)
  26. /*
  27. * 24XX: PM_PWSTST_GFX, PM_PWSTST_DSP
  28. *
  29. * 2430: PM_PWSTST_MDM
  30. *
  31. * 3430: PM_PWSTST_IVA2, PM_PWSTST_MPU, PM_PWSTST_CORE, PM_PWSTST_GFX,
  32. * PM_PWSTST_DSS, PM_PWSTST_CAM, PM_PWSTST_PER, PM_PWSTST_EMU,
  33. * PM_PWSTST_NEON
  34. */
  35. #define OMAP_POWERSTATEST_SHIFT 0
  36. #define OMAP_POWERSTATEST_MASK (0x3 << 0)
  37. /*
  38. * 24XX: PM_PWSTCTRL_MPU, PM_PWSTCTRL_CORE, PM_PWSTCTRL_GFX,
  39. * PM_PWSTCTRL_DSP, PM_PWSTST_MPU
  40. *
  41. * 2430: PM_PWSTCTRL_MDM shared bits
  42. *
  43. * 3430: PM_PWSTCTRL_IVA2, PM_PWSTCTRL_MPU, PM_PWSTCTRL_CORE,
  44. * PM_PWSTCTRL_GFX, PM_PWSTCTRL_DSS, PM_PWSTCTRL_CAM, PM_PWSTCTRL_PER,
  45. * PM_PWSTCTRL_NEON shared bits
  46. */
  47. #define OMAP_POWERSTATE_SHIFT 0
  48. #define OMAP_POWERSTATE_MASK (0x3 << 0)
  49. /*
  50. * Standardized OMAP reset source bits
  51. *
  52. * To the extent these happen to match the hardware register bit
  53. * shifts, it's purely coincidental. Used by omap-wdt.c.
  54. * OMAP_UNKNOWN_RST_SRC_ID_SHIFT is a special value, used whenever
  55. * there are any bits remaining in the global PRM_RSTST register that
  56. * haven't been identified, or when the PRM code for the current SoC
  57. * doesn't know how to interpret the register.
  58. */
  59. #define OMAP_GLOBAL_COLD_RST_SRC_ID_SHIFT 0
  60. #define OMAP_GLOBAL_WARM_RST_SRC_ID_SHIFT 1
  61. #define OMAP_SECU_VIOL_RST_SRC_ID_SHIFT 2
  62. #define OMAP_MPU_WD_RST_SRC_ID_SHIFT 3
  63. #define OMAP_SECU_WD_RST_SRC_ID_SHIFT 4
  64. #define OMAP_EXTWARM_RST_SRC_ID_SHIFT 5
  65. #define OMAP_VDD_MPU_VM_RST_SRC_ID_SHIFT 6
  66. #define OMAP_VDD_IVA_VM_RST_SRC_ID_SHIFT 7
  67. #define OMAP_VDD_CORE_VM_RST_SRC_ID_SHIFT 8
  68. #define OMAP_ICEPICK_RST_SRC_ID_SHIFT 9
  69. #define OMAP_ICECRUSHER_RST_SRC_ID_SHIFT 10
  70. #define OMAP_C2C_RST_SRC_ID_SHIFT 11
  71. #define OMAP_UNKNOWN_RST_SRC_ID_SHIFT 12
  72. #ifndef __ASSEMBLER__
  73. /**
  74. * struct prm_reset_src_map - map register bitshifts to standard bitshifts
  75. * @reg_shift: bitshift in the PRM reset source register
  76. * @std_shift: bitshift equivalent in the standard reset source list
  77. *
  78. * The fields are signed because -1 is used as a terminator.
  79. */
  80. struct prm_reset_src_map {
  81. s8 reg_shift;
  82. s8 std_shift;
  83. };
  84. /**
  85. * struct prm_ll_data - fn ptrs to per-SoC PRM function implementations
  86. * @read_reset_sources: ptr to the Soc PRM-specific get_reset_source impl
  87. */
  88. struct prm_ll_data {
  89. u32 (*read_reset_sources)(void);
  90. };
  91. extern int prm_register(struct prm_ll_data *pld);
  92. extern int prm_unregister(struct prm_ll_data *pld);
  93. extern u32 prm_read_reset_sources(void);
  94. #endif
  95. #endif