irq-renesas-intc-irqpin.c 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466
  1. /*
  2. * Renesas INTC External IRQ Pin Driver
  3. *
  4. * Copyright (C) 2013 Magnus Damm
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License as published by
  8. * the Free Software Foundation; either version 2 of the License
  9. *
  10. * This program is distributed in the hope that it will be useful,
  11. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  12. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  13. * GNU General Public License for more details.
  14. *
  15. * You should have received a copy of the GNU General Public License
  16. * along with this program; if not, write to the Free Software
  17. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
  18. */
  19. #include <linux/init.h>
  20. #include <linux/platform_device.h>
  21. #include <linux/spinlock.h>
  22. #include <linux/interrupt.h>
  23. #include <linux/ioport.h>
  24. #include <linux/io.h>
  25. #include <linux/irq.h>
  26. #include <linux/irqdomain.h>
  27. #include <linux/err.h>
  28. #include <linux/slab.h>
  29. #include <linux/module.h>
  30. #include <linux/platform_data/irq-renesas-intc-irqpin.h>
  31. #define INTC_IRQPIN_MAX 8 /* maximum 8 interrupts per driver instance */
  32. #define INTC_IRQPIN_REG_SENSE 0 /* ICRn */
  33. #define INTC_IRQPIN_REG_PRIO 1 /* INTPRInn */
  34. #define INTC_IRQPIN_REG_SOURCE 2 /* INTREQnn */
  35. #define INTC_IRQPIN_REG_MASK 3 /* INTMSKnn */
  36. #define INTC_IRQPIN_REG_CLEAR 4 /* INTMSKCLRnn */
  37. #define INTC_IRQPIN_REG_NR 5
  38. /* INTC external IRQ PIN hardware register access:
  39. *
  40. * SENSE is read-write 32-bit with 2-bits or 4-bits per IRQ (*)
  41. * PRIO is read-write 32-bit with 4-bits per IRQ (**)
  42. * SOURCE is read-only 32-bit or 8-bit with 1-bit per IRQ (***)
  43. * MASK is write-only 32-bit or 8-bit with 1-bit per IRQ (***)
  44. * CLEAR is write-only 32-bit or 8-bit with 1-bit per IRQ (***)
  45. *
  46. * (*) May be accessed by more than one driver instance - lock needed
  47. * (**) Read-modify-write access by one driver instance - lock needed
  48. * (***) Accessed by one driver instance only - no locking needed
  49. */
  50. struct intc_irqpin_iomem {
  51. void __iomem *iomem;
  52. unsigned long (*read)(void __iomem *iomem);
  53. void (*write)(void __iomem *iomem, unsigned long data);
  54. int width;
  55. };
  56. struct intc_irqpin_irq {
  57. int hw_irq;
  58. int irq;
  59. struct intc_irqpin_priv *p;
  60. };
  61. struct intc_irqpin_priv {
  62. struct intc_irqpin_iomem iomem[INTC_IRQPIN_REG_NR];
  63. struct intc_irqpin_irq irq[INTC_IRQPIN_MAX];
  64. struct renesas_intc_irqpin_config config;
  65. unsigned int number_of_irqs;
  66. struct platform_device *pdev;
  67. struct irq_chip irq_chip;
  68. struct irq_domain *irq_domain;
  69. };
  70. static unsigned long intc_irqpin_read32(void __iomem *iomem)
  71. {
  72. return ioread32(iomem);
  73. }
  74. static unsigned long intc_irqpin_read8(void __iomem *iomem)
  75. {
  76. return ioread8(iomem);
  77. }
  78. static void intc_irqpin_write32(void __iomem *iomem, unsigned long data)
  79. {
  80. iowrite32(data, iomem);
  81. }
  82. static void intc_irqpin_write8(void __iomem *iomem, unsigned long data)
  83. {
  84. iowrite8(data, iomem);
  85. }
  86. static inline unsigned long intc_irqpin_read(struct intc_irqpin_priv *p,
  87. int reg)
  88. {
  89. struct intc_irqpin_iomem *i = &p->iomem[reg];
  90. return i->read(i->iomem);
  91. }
  92. static inline void intc_irqpin_write(struct intc_irqpin_priv *p,
  93. int reg, unsigned long data)
  94. {
  95. struct intc_irqpin_iomem *i = &p->iomem[reg];
  96. i->write(i->iomem, data);
  97. }
  98. static inline unsigned long intc_irqpin_hwirq_mask(struct intc_irqpin_priv *p,
  99. int reg, int hw_irq)
  100. {
  101. return BIT((p->iomem[reg].width - 1) - hw_irq);
  102. }
  103. static inline void intc_irqpin_irq_write_hwirq(struct intc_irqpin_priv *p,
  104. int reg, int hw_irq)
  105. {
  106. intc_irqpin_write(p, reg, intc_irqpin_hwirq_mask(p, reg, hw_irq));
  107. }
  108. static DEFINE_RAW_SPINLOCK(intc_irqpin_lock); /* only used by slow path */
  109. static void intc_irqpin_read_modify_write(struct intc_irqpin_priv *p,
  110. int reg, int shift,
  111. int width, int value)
  112. {
  113. unsigned long flags;
  114. unsigned long tmp;
  115. raw_spin_lock_irqsave(&intc_irqpin_lock, flags);
  116. tmp = intc_irqpin_read(p, reg);
  117. tmp &= ~(((1 << width) - 1) << shift);
  118. tmp |= value << shift;
  119. intc_irqpin_write(p, reg, tmp);
  120. raw_spin_unlock_irqrestore(&intc_irqpin_lock, flags);
  121. }
  122. static void intc_irqpin_mask_unmask_prio(struct intc_irqpin_priv *p,
  123. int irq, int do_mask)
  124. {
  125. int bitfield_width = 4; /* PRIO assumed to have fixed bitfield width */
  126. int shift = (7 - irq) * bitfield_width; /* PRIO assumed to be 32-bit */
  127. intc_irqpin_read_modify_write(p, INTC_IRQPIN_REG_PRIO,
  128. shift, bitfield_width,
  129. do_mask ? 0 : (1 << bitfield_width) - 1);
  130. }
  131. static int intc_irqpin_set_sense(struct intc_irqpin_priv *p, int irq, int value)
  132. {
  133. int bitfield_width = p->config.sense_bitfield_width;
  134. int shift = (7 - irq) * bitfield_width; /* SENSE assumed to be 32-bit */
  135. dev_dbg(&p->pdev->dev, "sense irq = %d, mode = %d\n", irq, value);
  136. if (value >= (1 << bitfield_width))
  137. return -EINVAL;
  138. intc_irqpin_read_modify_write(p, INTC_IRQPIN_REG_SENSE, shift,
  139. bitfield_width, value);
  140. return 0;
  141. }
  142. static void intc_irqpin_dbg(struct intc_irqpin_irq *i, char *str)
  143. {
  144. dev_dbg(&i->p->pdev->dev, "%s (%d:%d:%d)\n",
  145. str, i->irq, i->hw_irq,
  146. irq_find_mapping(i->p->irq_domain, i->hw_irq));
  147. }
  148. static void intc_irqpin_irq_enable(struct irq_data *d)
  149. {
  150. struct intc_irqpin_priv *p = irq_data_get_irq_chip_data(d);
  151. int hw_irq = irqd_to_hwirq(d);
  152. intc_irqpin_dbg(&p->irq[hw_irq], "enable");
  153. intc_irqpin_irq_write_hwirq(p, INTC_IRQPIN_REG_CLEAR, hw_irq);
  154. }
  155. static void intc_irqpin_irq_disable(struct irq_data *d)
  156. {
  157. struct intc_irqpin_priv *p = irq_data_get_irq_chip_data(d);
  158. int hw_irq = irqd_to_hwirq(d);
  159. intc_irqpin_dbg(&p->irq[hw_irq], "disable");
  160. intc_irqpin_irq_write_hwirq(p, INTC_IRQPIN_REG_MASK, hw_irq);
  161. }
  162. static void intc_irqpin_irq_enable_force(struct irq_data *d)
  163. {
  164. struct intc_irqpin_priv *p = irq_data_get_irq_chip_data(d);
  165. int irq = p->irq[irqd_to_hwirq(d)].irq;
  166. intc_irqpin_irq_enable(d);
  167. irq_get_chip(irq)->irq_unmask(irq_get_irq_data(irq));
  168. }
  169. static void intc_irqpin_irq_disable_force(struct irq_data *d)
  170. {
  171. struct intc_irqpin_priv *p = irq_data_get_irq_chip_data(d);
  172. int irq = p->irq[irqd_to_hwirq(d)].irq;
  173. irq_get_chip(irq)->irq_mask(irq_get_irq_data(irq));
  174. intc_irqpin_irq_disable(d);
  175. }
  176. #define INTC_IRQ_SENSE_VALID 0x10
  177. #define INTC_IRQ_SENSE(x) (x + INTC_IRQ_SENSE_VALID)
  178. static unsigned char intc_irqpin_sense[IRQ_TYPE_SENSE_MASK + 1] = {
  179. [IRQ_TYPE_EDGE_FALLING] = INTC_IRQ_SENSE(0x00),
  180. [IRQ_TYPE_EDGE_RISING] = INTC_IRQ_SENSE(0x01),
  181. [IRQ_TYPE_LEVEL_LOW] = INTC_IRQ_SENSE(0x02),
  182. [IRQ_TYPE_LEVEL_HIGH] = INTC_IRQ_SENSE(0x03),
  183. [IRQ_TYPE_EDGE_BOTH] = INTC_IRQ_SENSE(0x04),
  184. };
  185. static int intc_irqpin_irq_set_type(struct irq_data *d, unsigned int type)
  186. {
  187. unsigned char value = intc_irqpin_sense[type & IRQ_TYPE_SENSE_MASK];
  188. struct intc_irqpin_priv *p = irq_data_get_irq_chip_data(d);
  189. if (!(value & INTC_IRQ_SENSE_VALID))
  190. return -EINVAL;
  191. return intc_irqpin_set_sense(p, irqd_to_hwirq(d),
  192. value ^ INTC_IRQ_SENSE_VALID);
  193. }
  194. static irqreturn_t intc_irqpin_irq_handler(int irq, void *dev_id)
  195. {
  196. struct intc_irqpin_irq *i = dev_id;
  197. struct intc_irqpin_priv *p = i->p;
  198. unsigned long bit;
  199. intc_irqpin_dbg(i, "demux1");
  200. bit = intc_irqpin_hwirq_mask(p, INTC_IRQPIN_REG_SOURCE, i->hw_irq);
  201. if (intc_irqpin_read(p, INTC_IRQPIN_REG_SOURCE) & bit) {
  202. intc_irqpin_write(p, INTC_IRQPIN_REG_SOURCE, ~bit);
  203. intc_irqpin_dbg(i, "demux2");
  204. generic_handle_irq(irq_find_mapping(p->irq_domain, i->hw_irq));
  205. return IRQ_HANDLED;
  206. }
  207. return IRQ_NONE;
  208. }
  209. static int intc_irqpin_irq_domain_map(struct irq_domain *h, unsigned int virq,
  210. irq_hw_number_t hw)
  211. {
  212. struct intc_irqpin_priv *p = h->host_data;
  213. intc_irqpin_dbg(&p->irq[hw], "map");
  214. irq_set_chip_data(virq, h->host_data);
  215. irq_set_chip_and_handler(virq, &p->irq_chip, handle_level_irq);
  216. set_irq_flags(virq, IRQF_VALID); /* kill me now */
  217. return 0;
  218. }
  219. static struct irq_domain_ops intc_irqpin_irq_domain_ops = {
  220. .map = intc_irqpin_irq_domain_map,
  221. };
  222. static int intc_irqpin_probe(struct platform_device *pdev)
  223. {
  224. struct renesas_intc_irqpin_config *pdata = pdev->dev.platform_data;
  225. struct intc_irqpin_priv *p;
  226. struct intc_irqpin_iomem *i;
  227. struct resource *io[INTC_IRQPIN_REG_NR];
  228. struct resource *irq;
  229. struct irq_chip *irq_chip;
  230. void (*enable_fn)(struct irq_data *d);
  231. void (*disable_fn)(struct irq_data *d);
  232. const char *name = dev_name(&pdev->dev);
  233. int ret;
  234. int k;
  235. p = kzalloc(sizeof(*p), GFP_KERNEL);
  236. if (!p) {
  237. dev_err(&pdev->dev, "failed to allocate driver data\n");
  238. ret = -ENOMEM;
  239. goto err0;
  240. }
  241. /* deal with driver instance configuration */
  242. if (pdata)
  243. memcpy(&p->config, pdata, sizeof(*pdata));
  244. if (!p->config.sense_bitfield_width)
  245. p->config.sense_bitfield_width = 4; /* default to 4 bits */
  246. p->pdev = pdev;
  247. platform_set_drvdata(pdev, p);
  248. /* get hold of manadatory IOMEM */
  249. for (k = 0; k < INTC_IRQPIN_REG_NR; k++) {
  250. io[k] = platform_get_resource(pdev, IORESOURCE_MEM, k);
  251. if (!io[k]) {
  252. dev_err(&pdev->dev, "not enough IOMEM resources\n");
  253. ret = -EINVAL;
  254. goto err1;
  255. }
  256. }
  257. /* allow any number of IRQs between 1 and INTC_IRQPIN_MAX */
  258. for (k = 0; k < INTC_IRQPIN_MAX; k++) {
  259. irq = platform_get_resource(pdev, IORESOURCE_IRQ, k);
  260. if (!irq)
  261. break;
  262. p->irq[k].hw_irq = k;
  263. p->irq[k].p = p;
  264. p->irq[k].irq = irq->start;
  265. }
  266. p->number_of_irqs = k;
  267. if (p->number_of_irqs < 1) {
  268. dev_err(&pdev->dev, "not enough IRQ resources\n");
  269. ret = -EINVAL;
  270. goto err1;
  271. }
  272. /* ioremap IOMEM and setup read/write callbacks */
  273. for (k = 0; k < INTC_IRQPIN_REG_NR; k++) {
  274. i = &p->iomem[k];
  275. switch (resource_size(io[k])) {
  276. case 1:
  277. i->width = 8;
  278. i->read = intc_irqpin_read8;
  279. i->write = intc_irqpin_write8;
  280. break;
  281. case 4:
  282. i->width = 32;
  283. i->read = intc_irqpin_read32;
  284. i->write = intc_irqpin_write32;
  285. break;
  286. default:
  287. dev_err(&pdev->dev, "IOMEM size mismatch\n");
  288. ret = -EINVAL;
  289. goto err2;
  290. }
  291. i->iomem = ioremap_nocache(io[k]->start, resource_size(io[k]));
  292. if (!i->iomem) {
  293. dev_err(&pdev->dev, "failed to remap IOMEM\n");
  294. ret = -ENXIO;
  295. goto err2;
  296. }
  297. }
  298. /* mask all interrupts using priority */
  299. for (k = 0; k < p->number_of_irqs; k++)
  300. intc_irqpin_mask_unmask_prio(p, k, 1);
  301. /* use more severe masking method if requested */
  302. if (p->config.control_parent) {
  303. enable_fn = intc_irqpin_irq_enable_force;
  304. disable_fn = intc_irqpin_irq_disable_force;
  305. } else {
  306. enable_fn = intc_irqpin_irq_enable;
  307. disable_fn = intc_irqpin_irq_disable;
  308. }
  309. irq_chip = &p->irq_chip;
  310. irq_chip->name = name;
  311. irq_chip->irq_mask = disable_fn;
  312. irq_chip->irq_unmask = enable_fn;
  313. irq_chip->irq_enable = enable_fn;
  314. irq_chip->irq_disable = disable_fn;
  315. irq_chip->irq_set_type = intc_irqpin_irq_set_type;
  316. irq_chip->flags = IRQCHIP_SKIP_SET_WAKE;
  317. p->irq_domain = irq_domain_add_simple(pdev->dev.of_node,
  318. p->number_of_irqs,
  319. p->config.irq_base,
  320. &intc_irqpin_irq_domain_ops, p);
  321. if (!p->irq_domain) {
  322. ret = -ENXIO;
  323. dev_err(&pdev->dev, "cannot initialize irq domain\n");
  324. goto err2;
  325. }
  326. /* request and set priority on interrupts one by one */
  327. for (k = 0; k < p->number_of_irqs; k++) {
  328. if (request_irq(p->irq[k].irq, intc_irqpin_irq_handler,
  329. 0, name, &p->irq[k])) {
  330. dev_err(&pdev->dev, "failed to request low IRQ\n");
  331. ret = -ENOENT;
  332. goto err3;
  333. }
  334. intc_irqpin_mask_unmask_prio(p, k, 0);
  335. }
  336. dev_info(&pdev->dev, "driving %d irqs\n", p->number_of_irqs);
  337. /* warn in case of mismatch if irq base is specified */
  338. if (p->config.irq_base) {
  339. k = irq_find_mapping(p->irq_domain, 0);
  340. if (p->config.irq_base != k)
  341. dev_warn(&pdev->dev, "irq base mismatch (%d/%d)\n",
  342. p->config.irq_base, k);
  343. }
  344. return 0;
  345. err3:
  346. for (; k >= 0; k--)
  347. free_irq(p->irq[k - 1].irq, &p->irq[k - 1]);
  348. irq_domain_remove(p->irq_domain);
  349. err2:
  350. for (k = 0; k < INTC_IRQPIN_REG_NR; k++)
  351. iounmap(p->iomem[k].iomem);
  352. err1:
  353. kfree(p);
  354. err0:
  355. return ret;
  356. }
  357. static int intc_irqpin_remove(struct platform_device *pdev)
  358. {
  359. struct intc_irqpin_priv *p = platform_get_drvdata(pdev);
  360. int k;
  361. for (k = 0; k < p->number_of_irqs; k++)
  362. free_irq(p->irq[k].irq, &p->irq[k]);
  363. irq_domain_remove(p->irq_domain);
  364. for (k = 0; k < INTC_IRQPIN_REG_NR; k++)
  365. iounmap(p->iomem[k].iomem);
  366. kfree(p);
  367. return 0;
  368. }
  369. static struct platform_driver intc_irqpin_device_driver = {
  370. .probe = intc_irqpin_probe,
  371. .remove = intc_irqpin_remove,
  372. .driver = {
  373. .name = "renesas_intc_irqpin",
  374. }
  375. };
  376. static int __init intc_irqpin_init(void)
  377. {
  378. return platform_driver_register(&intc_irqpin_device_driver);
  379. }
  380. postcore_initcall(intc_irqpin_init);
  381. static void __exit intc_irqpin_exit(void)
  382. {
  383. platform_driver_unregister(&intc_irqpin_device_driver);
  384. }
  385. module_exit(intc_irqpin_exit);
  386. MODULE_AUTHOR("Magnus Damm");
  387. MODULE_DESCRIPTION("Renesas INTC External IRQ Pin Driver");
  388. MODULE_LICENSE("GPL v2");