Kconfig 26 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130
  1. #
  2. # For a description of the syntax of this configuration file,
  3. # see Documentation/kbuild/kconfig-language.txt.
  4. #
  5. mainmenu "Blackfin Kernel Configuration"
  6. config MMU
  7. bool
  8. default n
  9. config FPU
  10. bool
  11. default n
  12. config RWSEM_GENERIC_SPINLOCK
  13. bool
  14. default y
  15. config RWSEM_XCHGADD_ALGORITHM
  16. bool
  17. default n
  18. config BLACKFIN
  19. bool
  20. default y
  21. select HAVE_IDE
  22. select HAVE_OPROFILE
  23. select ARCH_WANT_OPTIONAL_GPIOLIB
  24. config ZONE_DMA
  25. bool
  26. default y
  27. config GENERIC_FIND_NEXT_BIT
  28. bool
  29. default y
  30. config GENERIC_HWEIGHT
  31. bool
  32. default y
  33. config GENERIC_HARDIRQS
  34. bool
  35. default y
  36. config GENERIC_IRQ_PROBE
  37. bool
  38. default y
  39. config GENERIC_GPIO
  40. bool
  41. default y
  42. config FORCE_MAX_ZONEORDER
  43. int
  44. default "14"
  45. config GENERIC_CALIBRATE_DELAY
  46. bool
  47. default y
  48. config HARDWARE_PM
  49. def_bool y
  50. depends on OPROFILE
  51. source "init/Kconfig"
  52. source "kernel/Kconfig.preempt"
  53. source "kernel/Kconfig.freezer"
  54. menu "Blackfin Processor Options"
  55. comment "Processor and Board Settings"
  56. choice
  57. prompt "CPU"
  58. default BF533
  59. config BF512
  60. bool "BF512"
  61. help
  62. BF512 Processor Support.
  63. config BF514
  64. bool "BF514"
  65. help
  66. BF514 Processor Support.
  67. config BF516
  68. bool "BF516"
  69. help
  70. BF516 Processor Support.
  71. config BF518
  72. bool "BF518"
  73. help
  74. BF518 Processor Support.
  75. config BF522
  76. bool "BF522"
  77. help
  78. BF522 Processor Support.
  79. config BF523
  80. bool "BF523"
  81. help
  82. BF523 Processor Support.
  83. config BF524
  84. bool "BF524"
  85. help
  86. BF524 Processor Support.
  87. config BF525
  88. bool "BF525"
  89. help
  90. BF525 Processor Support.
  91. config BF526
  92. bool "BF526"
  93. help
  94. BF526 Processor Support.
  95. config BF527
  96. bool "BF527"
  97. help
  98. BF527 Processor Support.
  99. config BF531
  100. bool "BF531"
  101. help
  102. BF531 Processor Support.
  103. config BF532
  104. bool "BF532"
  105. help
  106. BF532 Processor Support.
  107. config BF533
  108. bool "BF533"
  109. help
  110. BF533 Processor Support.
  111. config BF534
  112. bool "BF534"
  113. help
  114. BF534 Processor Support.
  115. config BF536
  116. bool "BF536"
  117. help
  118. BF536 Processor Support.
  119. config BF537
  120. bool "BF537"
  121. help
  122. BF537 Processor Support.
  123. config BF538
  124. bool "BF538"
  125. help
  126. BF538 Processor Support.
  127. config BF539
  128. bool "BF539"
  129. help
  130. BF539 Processor Support.
  131. config BF542
  132. bool "BF542"
  133. help
  134. BF542 Processor Support.
  135. config BF544
  136. bool "BF544"
  137. help
  138. BF544 Processor Support.
  139. config BF547
  140. bool "BF547"
  141. help
  142. BF547 Processor Support.
  143. config BF548
  144. bool "BF548"
  145. help
  146. BF548 Processor Support.
  147. config BF549
  148. bool "BF549"
  149. help
  150. BF549 Processor Support.
  151. config BF561
  152. bool "BF561"
  153. help
  154. BF561 Processor Support.
  155. endchoice
  156. config SMP
  157. depends on BF561
  158. bool "Symmetric multi-processing support"
  159. ---help---
  160. This enables support for systems with more than one CPU,
  161. like the dual core BF561. If you have a system with only one
  162. CPU, say N. If you have a system with more than one CPU, say Y.
  163. If you don't know what to do here, say N.
  164. config NR_CPUS
  165. int
  166. depends on SMP
  167. default 2 if BF561
  168. config IRQ_PER_CPU
  169. bool
  170. depends on SMP
  171. default y
  172. config TICK_SOURCE_SYSTMR0
  173. bool
  174. select BFIN_GPTIMERS
  175. depends on SMP
  176. default y
  177. config BF_REV_MIN
  178. int
  179. default 0 if (BF51x || BF52x || BF54x)
  180. default 2 if (BF537 || BF536 || BF534)
  181. default 3 if (BF561 ||BF533 || BF532 || BF531)
  182. default 4 if (BF538 || BF539)
  183. config BF_REV_MAX
  184. int
  185. default 2 if (BF51x || BF52x || BF54x)
  186. default 3 if (BF537 || BF536 || BF534)
  187. default 5 if (BF561 || BF538 || BF539)
  188. default 6 if (BF533 || BF532 || BF531)
  189. choice
  190. prompt "Silicon Rev"
  191. default BF_REV_0_1 if (BF51x || BF52x || BF54x)
  192. default BF_REV_0_2 if (BF534 || BF536 || BF537)
  193. default BF_REV_0_3 if (BF531 || BF532 || BF533 || BF561)
  194. config BF_REV_0_0
  195. bool "0.0"
  196. depends on (BF51x || BF52x || BF54x)
  197. config BF_REV_0_1
  198. bool "0.1"
  199. depends on (BF52x || BF54x)
  200. config BF_REV_0_2
  201. bool "0.2"
  202. depends on (BF52x || BF537 || BF536 || BF534 || BF54x)
  203. config BF_REV_0_3
  204. bool "0.3"
  205. depends on (BF561 || BF537 || BF536 || BF534 || BF533 || BF532 || BF531)
  206. config BF_REV_0_4
  207. bool "0.4"
  208. depends on (BF561 || BF533 || BF532 || BF531 || BF538 || BF539)
  209. config BF_REV_0_5
  210. bool "0.5"
  211. depends on (BF561 || BF533 || BF532 || BF531 || BF538 || BF539)
  212. config BF_REV_0_6
  213. bool "0.6"
  214. depends on (BF533 || BF532 || BF531)
  215. config BF_REV_ANY
  216. bool "any"
  217. config BF_REV_NONE
  218. bool "none"
  219. endchoice
  220. config BF51x
  221. bool
  222. depends on (BF512 || BF514 || BF516 || BF518)
  223. default y
  224. config BF52x
  225. bool
  226. depends on (BF522 || BF523 || BF524 || BF525 || BF526 || BF527)
  227. default y
  228. config BF53x
  229. bool
  230. depends on (BF531 || BF532 || BF533 || BF534 || BF536 || BF537)
  231. default y
  232. config BF54x
  233. bool
  234. depends on (BF542 || BF544 || BF547 || BF548 || BF549)
  235. default y
  236. config MEM_GENERIC_BOARD
  237. bool
  238. depends on GENERIC_BOARD
  239. default y
  240. config MEM_MT48LC64M4A2FB_7E
  241. bool
  242. depends on (BFIN533_STAMP)
  243. default y
  244. config MEM_MT48LC16M16A2TG_75
  245. bool
  246. depends on (BFIN533_EZKIT || BFIN561_EZKIT \
  247. || BFIN533_BLUETECHNIX_CM || BFIN537_BLUETECHNIX_CM \
  248. || H8606_HVSISTEMAS || BFIN527_BLUETECHNIX_CM)
  249. default y
  250. config MEM_MT48LC32M8A2_75
  251. bool
  252. depends on (BFIN537_STAMP || PNAV10 || BFIN538_EZKIT)
  253. default y
  254. config MEM_MT48LC8M32B2B5_7
  255. bool
  256. depends on (BFIN561_BLUETECHNIX_CM)
  257. default y
  258. config MEM_MT48LC32M16A2TG_75
  259. bool
  260. depends on (BFIN527_EZKIT || BFIN532_IP0X || BLACKSTAMP || BFIN526_EZBRD)
  261. default y
  262. source "arch/blackfin/mach-bf518/Kconfig"
  263. source "arch/blackfin/mach-bf527/Kconfig"
  264. source "arch/blackfin/mach-bf533/Kconfig"
  265. source "arch/blackfin/mach-bf561/Kconfig"
  266. source "arch/blackfin/mach-bf537/Kconfig"
  267. source "arch/blackfin/mach-bf538/Kconfig"
  268. source "arch/blackfin/mach-bf548/Kconfig"
  269. menu "Board customizations"
  270. config CMDLINE_BOOL
  271. bool "Default bootloader kernel arguments"
  272. config CMDLINE
  273. string "Initial kernel command string"
  274. depends on CMDLINE_BOOL
  275. default "console=ttyBF0,57600"
  276. help
  277. If you don't have a boot loader capable of passing a command line string
  278. to the kernel, you may specify one here. As a minimum, you should specify
  279. the memory size and the root device (e.g., mem=8M, root=/dev/nfs).
  280. config BOOT_LOAD
  281. hex "Kernel load address for booting"
  282. default "0x1000"
  283. range 0x1000 0x20000000
  284. help
  285. This option allows you to set the load address of the kernel.
  286. This can be useful if you are on a board which has a small amount
  287. of memory or you wish to reserve some memory at the beginning of
  288. the address space.
  289. Note that you need to keep this value above 4k (0x1000) as this
  290. memory region is used to capture NULL pointer references as well
  291. as some core kernel functions.
  292. config ROM_BASE
  293. hex "Kernel ROM Base"
  294. depends on ROMKERNEL
  295. default "0x20040000"
  296. range 0x20000000 0x20400000 if !(BF54x || BF561)
  297. range 0x20000000 0x30000000 if (BF54x || BF561)
  298. help
  299. comment "Clock/PLL Setup"
  300. config CLKIN_HZ
  301. int "Frequency of the crystal on the board in Hz"
  302. default "11059200" if BFIN533_STAMP
  303. default "27000000" if BFIN533_EZKIT
  304. default "25000000" if (BFIN537_STAMP || BFIN527_EZKIT || H8606_HVSISTEMAS || BLACKSTAMP || BFIN526_EZBRD || BFIN538_EZKIT || BFIN518F-EZBRD)
  305. default "30000000" if BFIN561_EZKIT
  306. default "24576000" if PNAV10
  307. default "10000000" if BFIN532_IP0X
  308. help
  309. The frequency of CLKIN crystal oscillator on the board in Hz.
  310. Warning: This value should match the crystal on the board. Otherwise,
  311. peripherals won't work properly.
  312. config BFIN_KERNEL_CLOCK
  313. bool "Re-program Clocks while Kernel boots?"
  314. default n
  315. help
  316. This option decides if kernel clocks are re-programed from the
  317. bootloader settings. If the clocks are not set, the SDRAM settings
  318. are also not changed, and the Bootloader does 100% of the hardware
  319. configuration.
  320. config PLL_BYPASS
  321. bool "Bypass PLL"
  322. depends on BFIN_KERNEL_CLOCK
  323. default n
  324. config CLKIN_HALF
  325. bool "Half Clock In"
  326. depends on BFIN_KERNEL_CLOCK && (! PLL_BYPASS)
  327. default n
  328. help
  329. If this is set the clock will be divided by 2, before it goes to the PLL.
  330. config VCO_MULT
  331. int "VCO Multiplier"
  332. depends on BFIN_KERNEL_CLOCK && (! PLL_BYPASS)
  333. range 1 64
  334. default "22" if BFIN533_EZKIT
  335. default "45" if BFIN533_STAMP
  336. default "20" if (BFIN537_STAMP || BFIN527_EZKIT || BFIN548_EZKIT || BFIN548_BLUETECHNIX_CM || BFIN538_EZKIT)
  337. default "22" if BFIN533_BLUETECHNIX_CM
  338. default "20" if (BFIN537_BLUETECHNIX_CM || BFIN527_BLUETECHNIX_CM || BFIN561_BLUETECHNIX_CM)
  339. default "20" if BFIN561_EZKIT
  340. default "16" if (H8606_HVSISTEMAS || BLACKSTAMP || BFIN526_EZBRD || BFIN518F_EZBRD)
  341. help
  342. This controls the frequency of the on-chip PLL. This can be between 1 and 64.
  343. PLL Frequency = (Crystal Frequency) * (this setting)
  344. choice
  345. prompt "Core Clock Divider"
  346. depends on BFIN_KERNEL_CLOCK
  347. default CCLK_DIV_1
  348. help
  349. This sets the frequency of the core. It can be 1, 2, 4 or 8
  350. Core Frequency = (PLL frequency) / (this setting)
  351. config CCLK_DIV_1
  352. bool "1"
  353. config CCLK_DIV_2
  354. bool "2"
  355. config CCLK_DIV_4
  356. bool "4"
  357. config CCLK_DIV_8
  358. bool "8"
  359. endchoice
  360. config SCLK_DIV
  361. int "System Clock Divider"
  362. depends on BFIN_KERNEL_CLOCK
  363. range 1 15
  364. default 5
  365. help
  366. This sets the frequency of the system clock (including SDRAM or DDR).
  367. This can be between 1 and 15
  368. System Clock = (PLL frequency) / (this setting)
  369. choice
  370. prompt "DDR SDRAM Chip Type"
  371. depends on BFIN_KERNEL_CLOCK
  372. depends on BF54x
  373. default MEM_MT46V32M16_5B
  374. config MEM_MT46V32M16_6T
  375. bool "MT46V32M16_6T"
  376. config MEM_MT46V32M16_5B
  377. bool "MT46V32M16_5B"
  378. endchoice
  379. config MAX_MEM_SIZE
  380. int "Max SDRAM Memory Size in MBytes"
  381. depends on !MPU
  382. default 512
  383. help
  384. This is the max memory size that the kernel will create CPLB
  385. tables for. Your system will not be able to handle any more.
  386. #
  387. # Max & Min Speeds for various Chips
  388. #
  389. config MAX_VCO_HZ
  390. int
  391. default 400000000 if BF512
  392. default 400000000 if BF514
  393. default 400000000 if BF516
  394. default 400000000 if BF518
  395. default 600000000 if BF522
  396. default 400000000 if BF523
  397. default 400000000 if BF524
  398. default 600000000 if BF525
  399. default 400000000 if BF526
  400. default 600000000 if BF527
  401. default 400000000 if BF531
  402. default 400000000 if BF532
  403. default 750000000 if BF533
  404. default 500000000 if BF534
  405. default 400000000 if BF536
  406. default 600000000 if BF537
  407. default 533333333 if BF538
  408. default 533333333 if BF539
  409. default 600000000 if BF542
  410. default 533333333 if BF544
  411. default 600000000 if BF547
  412. default 600000000 if BF548
  413. default 533333333 if BF549
  414. default 600000000 if BF561
  415. config MIN_VCO_HZ
  416. int
  417. default 50000000
  418. config MAX_SCLK_HZ
  419. int
  420. default 133333333
  421. config MIN_SCLK_HZ
  422. int
  423. default 27000000
  424. comment "Kernel Timer/Scheduler"
  425. source kernel/Kconfig.hz
  426. config GENERIC_TIME
  427. bool "Generic time"
  428. depends on !SMP
  429. default y
  430. config GENERIC_CLOCKEVENTS
  431. bool "Generic clock events"
  432. depends on GENERIC_TIME
  433. default y
  434. config CYCLES_CLOCKSOURCE
  435. bool "Use 'CYCLES' as a clocksource (EXPERIMENTAL)"
  436. depends on EXPERIMENTAL
  437. depends on GENERIC_CLOCKEVENTS
  438. depends on !BFIN_SCRATCH_REG_CYCLES
  439. default n
  440. help
  441. If you say Y here, you will enable support for using the 'cycles'
  442. registers as a clock source. Doing so means you will be unable to
  443. safely write to the 'cycles' register during runtime. You will
  444. still be able to read it (such as for performance monitoring), but
  445. writing the registers will most likely crash the kernel.
  446. source kernel/time/Kconfig
  447. comment "Misc"
  448. choice
  449. prompt "Blackfin Exception Scratch Register"
  450. default BFIN_SCRATCH_REG_RETN
  451. help
  452. Select the resource to reserve for the Exception handler:
  453. - RETN: Non-Maskable Interrupt (NMI)
  454. - RETE: Exception Return (JTAG/ICE)
  455. - CYCLES: Performance counter
  456. If you are unsure, please select "RETN".
  457. config BFIN_SCRATCH_REG_RETN
  458. bool "RETN"
  459. help
  460. Use the RETN register in the Blackfin exception handler
  461. as a stack scratch register. This means you cannot
  462. safely use NMI on the Blackfin while running Linux, but
  463. you can debug the system with a JTAG ICE and use the
  464. CYCLES performance registers.
  465. If you are unsure, please select "RETN".
  466. config BFIN_SCRATCH_REG_RETE
  467. bool "RETE"
  468. help
  469. Use the RETE register in the Blackfin exception handler
  470. as a stack scratch register. This means you cannot
  471. safely use a JTAG ICE while debugging a Blackfin board,
  472. but you can safely use the CYCLES performance registers
  473. and the NMI.
  474. If you are unsure, please select "RETN".
  475. config BFIN_SCRATCH_REG_CYCLES
  476. bool "CYCLES"
  477. help
  478. Use the CYCLES register in the Blackfin exception handler
  479. as a stack scratch register. This means you cannot
  480. safely use the CYCLES performance registers on a Blackfin
  481. board at anytime, but you can debug the system with a JTAG
  482. ICE and use the NMI.
  483. If you are unsure, please select "RETN".
  484. endchoice
  485. endmenu
  486. menu "Blackfin Kernel Optimizations"
  487. depends on !SMP
  488. comment "Memory Optimizations"
  489. config I_ENTRY_L1
  490. bool "Locate interrupt entry code in L1 Memory"
  491. default y
  492. help
  493. If enabled, interrupt entry code (STORE/RESTORE CONTEXT) is linked
  494. into L1 instruction memory. (less latency)
  495. config EXCPT_IRQ_SYSC_L1
  496. bool "Locate entire ASM lowlevel exception / interrupt - Syscall and CPLB handler code in L1 Memory"
  497. default y
  498. help
  499. If enabled, the entire ASM lowlevel exception and interrupt entry code
  500. (STORE/RESTORE CONTEXT) is linked into L1 instruction memory.
  501. (less latency)
  502. config DO_IRQ_L1
  503. bool "Locate frequently called do_irq dispatcher function in L1 Memory"
  504. default y
  505. help
  506. If enabled, the frequently called do_irq dispatcher function is linked
  507. into L1 instruction memory. (less latency)
  508. config CORE_TIMER_IRQ_L1
  509. bool "Locate frequently called timer_interrupt() function in L1 Memory"
  510. default y
  511. help
  512. If enabled, the frequently called timer_interrupt() function is linked
  513. into L1 instruction memory. (less latency)
  514. config IDLE_L1
  515. bool "Locate frequently idle function in L1 Memory"
  516. default y
  517. help
  518. If enabled, the frequently called idle function is linked
  519. into L1 instruction memory. (less latency)
  520. config SCHEDULE_L1
  521. bool "Locate kernel schedule function in L1 Memory"
  522. default y
  523. help
  524. If enabled, the frequently called kernel schedule is linked
  525. into L1 instruction memory. (less latency)
  526. config ARITHMETIC_OPS_L1
  527. bool "Locate kernel owned arithmetic functions in L1 Memory"
  528. default y
  529. help
  530. If enabled, arithmetic functions are linked
  531. into L1 instruction memory. (less latency)
  532. config ACCESS_OK_L1
  533. bool "Locate access_ok function in L1 Memory"
  534. default y
  535. help
  536. If enabled, the access_ok function is linked
  537. into L1 instruction memory. (less latency)
  538. config MEMSET_L1
  539. bool "Locate memset function in L1 Memory"
  540. default y
  541. help
  542. If enabled, the memset function is linked
  543. into L1 instruction memory. (less latency)
  544. config MEMCPY_L1
  545. bool "Locate memcpy function in L1 Memory"
  546. default y
  547. help
  548. If enabled, the memcpy function is linked
  549. into L1 instruction memory. (less latency)
  550. config SYS_BFIN_SPINLOCK_L1
  551. bool "Locate sys_bfin_spinlock function in L1 Memory"
  552. default y
  553. help
  554. If enabled, sys_bfin_spinlock function is linked
  555. into L1 instruction memory. (less latency)
  556. config IP_CHECKSUM_L1
  557. bool "Locate IP Checksum function in L1 Memory"
  558. default n
  559. help
  560. If enabled, the IP Checksum function is linked
  561. into L1 instruction memory. (less latency)
  562. config CACHELINE_ALIGNED_L1
  563. bool "Locate cacheline_aligned data to L1 Data Memory"
  564. default y if !BF54x
  565. default n if BF54x
  566. depends on !BF531
  567. help
  568. If enabled, cacheline_anligned data is linked
  569. into L1 data memory. (less latency)
  570. config SYSCALL_TAB_L1
  571. bool "Locate Syscall Table L1 Data Memory"
  572. default n
  573. depends on !BF531
  574. help
  575. If enabled, the Syscall LUT is linked
  576. into L1 data memory. (less latency)
  577. config CPLB_SWITCH_TAB_L1
  578. bool "Locate CPLB Switch Tables L1 Data Memory"
  579. default n
  580. depends on !BF531
  581. help
  582. If enabled, the CPLB Switch Tables are linked
  583. into L1 data memory. (less latency)
  584. config APP_STACK_L1
  585. bool "Support locating application stack in L1 Scratch Memory"
  586. default y
  587. help
  588. If enabled the application stack can be located in L1
  589. scratch memory (less latency).
  590. Currently only works with FLAT binaries.
  591. config EXCEPTION_L1_SCRATCH
  592. bool "Locate exception stack in L1 Scratch Memory"
  593. default n
  594. depends on !APP_STACK_L1 && !SYSCALL_TAB_L1
  595. help
  596. Whenever an exception occurs, use the L1 Scratch memory for
  597. stack storage. You cannot place the stacks of FLAT binaries
  598. in L1 when using this option.
  599. If you don't use L1 Scratch, then you should say Y here.
  600. comment "Speed Optimizations"
  601. config BFIN_INS_LOWOVERHEAD
  602. bool "ins[bwl] low overhead, higher interrupt latency"
  603. default y
  604. help
  605. Reads on the Blackfin are speculative. In Blackfin terms, this means
  606. they can be interrupted at any time (even after they have been issued
  607. on to the external bus), and re-issued after the interrupt occurs.
  608. For memory - this is not a big deal, since memory does not change if
  609. it sees a read.
  610. If a FIFO is sitting on the end of the read, it will see two reads,
  611. when the core only sees one since the FIFO receives both the read
  612. which is cancelled (and not delivered to the core) and the one which
  613. is re-issued (which is delivered to the core).
  614. To solve this, interrupts are turned off before reads occur to
  615. I/O space. This option controls which the overhead/latency of
  616. controlling interrupts during this time
  617. "n" turns interrupts off every read
  618. (higher overhead, but lower interrupt latency)
  619. "y" turns interrupts off every loop
  620. (low overhead, but longer interrupt latency)
  621. default behavior is to leave this set to on (type "Y"). If you are experiencing
  622. interrupt latency issues, it is safe and OK to turn this off.
  623. endmenu
  624. choice
  625. prompt "Kernel executes from"
  626. help
  627. Choose the memory type that the kernel will be running in.
  628. config RAMKERNEL
  629. bool "RAM"
  630. help
  631. The kernel will be resident in RAM when running.
  632. config ROMKERNEL
  633. bool "ROM"
  634. help
  635. The kernel will be resident in FLASH/ROM when running.
  636. endchoice
  637. source "mm/Kconfig"
  638. config BFIN_GPTIMERS
  639. tristate "Enable Blackfin General Purpose Timers API"
  640. default n
  641. help
  642. Enable support for the General Purpose Timers API. If you
  643. are unsure, say N.
  644. To compile this driver as a module, choose M here: the module
  645. will be called gptimers.ko.
  646. choice
  647. prompt "Uncached DMA region"
  648. default DMA_UNCACHED_1M
  649. config DMA_UNCACHED_4M
  650. bool "Enable 4M DMA region"
  651. config DMA_UNCACHED_2M
  652. bool "Enable 2M DMA region"
  653. config DMA_UNCACHED_1M
  654. bool "Enable 1M DMA region"
  655. config DMA_UNCACHED_NONE
  656. bool "Disable DMA region"
  657. endchoice
  658. comment "Cache Support"
  659. config BFIN_ICACHE
  660. bool "Enable ICACHE"
  661. config BFIN_DCACHE
  662. bool "Enable DCACHE"
  663. config BFIN_DCACHE_BANKA
  664. bool "Enable only 16k BankA DCACHE - BankB is SRAM"
  665. depends on BFIN_DCACHE && !BF531
  666. default n
  667. config BFIN_ICACHE_LOCK
  668. bool "Enable Instruction Cache Locking"
  669. choice
  670. prompt "Policy"
  671. depends on BFIN_DCACHE
  672. default BFIN_WB if !SMP
  673. default BFIN_WT if SMP
  674. config BFIN_WB
  675. bool "Write back"
  676. depends on !SMP
  677. help
  678. Write Back Policy:
  679. Cached data will be written back to SDRAM only when needed.
  680. This can give a nice increase in performance, but beware of
  681. broken drivers that do not properly invalidate/flush their
  682. cache.
  683. Write Through Policy:
  684. Cached data will always be written back to SDRAM when the
  685. cache is updated. This is a completely safe setting, but
  686. performance is worse than Write Back.
  687. If you are unsure of the options and you want to be safe,
  688. then go with Write Through.
  689. config BFIN_WT
  690. bool "Write through"
  691. help
  692. Write Back Policy:
  693. Cached data will be written back to SDRAM only when needed.
  694. This can give a nice increase in performance, but beware of
  695. broken drivers that do not properly invalidate/flush their
  696. cache.
  697. Write Through Policy:
  698. Cached data will always be written back to SDRAM when the
  699. cache is updated. This is a completely safe setting, but
  700. performance is worse than Write Back.
  701. If you are unsure of the options and you want to be safe,
  702. then go with Write Through.
  703. endchoice
  704. config BFIN_L2_CACHEABLE
  705. bool "Cache L2 SRAM"
  706. depends on (BFIN_DCACHE || BFIN_ICACHE) && (BF54x || BF561)
  707. default n
  708. help
  709. Select to make L2 SRAM cacheable in L1 data and instruction cache.
  710. config MPU
  711. bool "Enable the memory protection unit (EXPERIMENTAL)"
  712. default n
  713. help
  714. Use the processor's MPU to protect applications from accessing
  715. memory they do not own. This comes at a performance penalty
  716. and is recommended only for debugging.
  717. comment "Asynchonous Memory Configuration"
  718. menu "EBIU_AMGCTL Global Control"
  719. config C_AMCKEN
  720. bool "Enable CLKOUT"
  721. default y
  722. config C_CDPRIO
  723. bool "DMA has priority over core for ext. accesses"
  724. default n
  725. config C_B0PEN
  726. depends on BF561
  727. bool "Bank 0 16 bit packing enable"
  728. default y
  729. config C_B1PEN
  730. depends on BF561
  731. bool "Bank 1 16 bit packing enable"
  732. default y
  733. config C_B2PEN
  734. depends on BF561
  735. bool "Bank 2 16 bit packing enable"
  736. default y
  737. config C_B3PEN
  738. depends on BF561
  739. bool "Bank 3 16 bit packing enable"
  740. default n
  741. choice
  742. prompt"Enable Asynchonous Memory Banks"
  743. default C_AMBEN_ALL
  744. config C_AMBEN
  745. bool "Disable All Banks"
  746. config C_AMBEN_B0
  747. bool "Enable Bank 0"
  748. config C_AMBEN_B0_B1
  749. bool "Enable Bank 0 & 1"
  750. config C_AMBEN_B0_B1_B2
  751. bool "Enable Bank 0 & 1 & 2"
  752. config C_AMBEN_ALL
  753. bool "Enable All Banks"
  754. endchoice
  755. endmenu
  756. menu "EBIU_AMBCTL Control"
  757. config BANK_0
  758. hex "Bank 0"
  759. default 0x7BB0
  760. config BANK_1
  761. hex "Bank 1"
  762. default 0x7BB0
  763. default 0x5558 if BF54x
  764. config BANK_2
  765. hex "Bank 2"
  766. default 0x7BB0
  767. config BANK_3
  768. hex "Bank 3"
  769. default 0x99B3
  770. endmenu
  771. config EBIU_MBSCTLVAL
  772. hex "EBIU Bank Select Control Register"
  773. depends on BF54x
  774. default 0
  775. config EBIU_MODEVAL
  776. hex "Flash Memory Mode Control Register"
  777. depends on BF54x
  778. default 1
  779. config EBIU_FCTLVAL
  780. hex "Flash Memory Bank Control Register"
  781. depends on BF54x
  782. default 6
  783. endmenu
  784. #############################################################################
  785. menu "Bus options (PCI, PCMCIA, EISA, MCA, ISA)"
  786. config PCI
  787. bool "PCI support"
  788. depends on BROKEN
  789. help
  790. Support for PCI bus.
  791. source "drivers/pci/Kconfig"
  792. config HOTPLUG
  793. bool "Support for hot-pluggable device"
  794. help
  795. Say Y here if you want to plug devices into your computer while
  796. the system is running, and be able to use them quickly. In many
  797. cases, the devices can likewise be unplugged at any time too.
  798. One well known example of this is PCMCIA- or PC-cards, credit-card
  799. size devices such as network cards, modems or hard drives which are
  800. plugged into slots found on all modern laptop computers. Another
  801. example, used on modern desktops as well as laptops, is USB.
  802. Enable HOTPLUG and build a modular kernel. Get agent software
  803. (from <http://linux-hotplug.sourceforge.net/>) and install it.
  804. Then your kernel will automatically call out to a user mode "policy
  805. agent" (/sbin/hotplug) to load modules and set up software needed
  806. to use devices as you hotplug them.
  807. source "drivers/pcmcia/Kconfig"
  808. source "drivers/pci/hotplug/Kconfig"
  809. endmenu
  810. menu "Executable file formats"
  811. source "fs/Kconfig.binfmt"
  812. endmenu
  813. menu "Power management options"
  814. source "kernel/power/Kconfig"
  815. config ARCH_SUSPEND_POSSIBLE
  816. def_bool y
  817. depends on !SMP
  818. choice
  819. prompt "Standby Power Saving Mode"
  820. depends on PM
  821. default PM_BFIN_SLEEP_DEEPER
  822. config PM_BFIN_SLEEP_DEEPER
  823. bool "Sleep Deeper"
  824. help
  825. Sleep "Deeper" Mode (High Power Savings) - This mode reduces dynamic
  826. power dissipation by disabling the clock to the processor core (CCLK).
  827. Furthermore, Standby sets the internal power supply voltage (VDDINT)
  828. to 0.85 V to provide the greatest power savings, while preserving the
  829. processor state.
  830. The PLL and system clock (SCLK) continue to operate at a very low
  831. frequency of about 3.3 MHz. To preserve data integrity in the SDRAM,
  832. the SDRAM is put into Self Refresh Mode. Typically an external event
  833. such as GPIO interrupt or RTC activity wakes up the processor.
  834. Various Peripherals such as UART, SPORT, PPI may not function as
  835. normal during Sleep Deeper, due to the reduced SCLK frequency.
  836. When in the sleep mode, system DMA access to L1 memory is not supported.
  837. If unsure, select "Sleep Deeper".
  838. config PM_BFIN_SLEEP
  839. bool "Sleep"
  840. help
  841. Sleep Mode (High Power Savings) - The sleep mode reduces power
  842. dissipation by disabling the clock to the processor core (CCLK).
  843. The PLL and system clock (SCLK), however, continue to operate in
  844. this mode. Typically an external event or RTC activity will wake
  845. up the processor. When in the sleep mode, system DMA access to L1
  846. memory is not supported.
  847. If unsure, select "Sleep Deeper".
  848. endchoice
  849. config PM_WAKEUP_BY_GPIO
  850. bool "Allow Wakeup from Standby by GPIO"
  851. config PM_WAKEUP_GPIO_NUMBER
  852. int "GPIO number"
  853. range 0 47
  854. depends on PM_WAKEUP_BY_GPIO
  855. default 2
  856. choice
  857. prompt "GPIO Polarity"
  858. depends on PM_WAKEUP_BY_GPIO
  859. default PM_WAKEUP_GPIO_POLAR_H
  860. config PM_WAKEUP_GPIO_POLAR_H
  861. bool "Active High"
  862. config PM_WAKEUP_GPIO_POLAR_L
  863. bool "Active Low"
  864. config PM_WAKEUP_GPIO_POLAR_EDGE_F
  865. bool "Falling EDGE"
  866. config PM_WAKEUP_GPIO_POLAR_EDGE_R
  867. bool "Rising EDGE"
  868. config PM_WAKEUP_GPIO_POLAR_EDGE_B
  869. bool "Both EDGE"
  870. endchoice
  871. comment "Possible Suspend Mem / Hibernate Wake-Up Sources"
  872. depends on PM
  873. config PM_BFIN_WAKE_PH6
  874. bool "Allow Wake-Up from on-chip PHY or PH6 GP"
  875. depends on PM && (BF51x || BF52x || BF534 || BF536 || BF537)
  876. default n
  877. help
  878. Enable PHY and PH6 GP Wake-Up (Voltage Regulator Power-Up)
  879. config PM_BFIN_WAKE_GP
  880. bool "Allow Wake-Up from GPIOs"
  881. depends on PM && BF54x
  882. default n
  883. help
  884. Enable General-Purpose Wake-Up (Voltage Regulator Power-Up)
  885. endmenu
  886. menu "CPU Frequency scaling"
  887. source "drivers/cpufreq/Kconfig"
  888. config BFIN_CPU_FREQ
  889. bool
  890. depends on CPU_FREQ
  891. select CPU_FREQ_TABLE
  892. default y
  893. config CPU_VOLTAGE
  894. bool "CPU Voltage scaling"
  895. depends on EXPERIMENTAL
  896. depends on CPU_FREQ
  897. default n
  898. help
  899. Say Y here if you want CPU voltage scaling according to the CPU frequency.
  900. This option violates the PLL BYPASS recommendation in the Blackfin Processor
  901. manuals. There is a theoretical risk that during VDDINT transitions
  902. the PLL may unlock.
  903. endmenu
  904. source "net/Kconfig"
  905. source "drivers/Kconfig"
  906. source "fs/Kconfig"
  907. source "arch/blackfin/Kconfig.debug"
  908. source "security/Kconfig"
  909. source "crypto/Kconfig"
  910. source "lib/Kconfig"