intel_ringbuffer.c 37 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475
  1. /*
  2. * Copyright © 2008-2010 Intel Corporation
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice (including the next
  12. * paragraph) shall be included in all copies or substantial portions of the
  13. * Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  19. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
  20. * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
  21. * IN THE SOFTWARE.
  22. *
  23. * Authors:
  24. * Eric Anholt <eric@anholt.net>
  25. * Zou Nan hai <nanhai.zou@intel.com>
  26. * Xiang Hai hao<haihao.xiang@intel.com>
  27. *
  28. */
  29. #include "drmP.h"
  30. #include "drm.h"
  31. #include "i915_drv.h"
  32. #include "i915_drm.h"
  33. #include "i915_trace.h"
  34. #include "intel_drv.h"
  35. /*
  36. * 965+ support PIPE_CONTROL commands, which provide finer grained control
  37. * over cache flushing.
  38. */
  39. struct pipe_control {
  40. struct drm_i915_gem_object *obj;
  41. volatile u32 *cpu_page;
  42. u32 gtt_offset;
  43. };
  44. static inline int ring_space(struct intel_ring_buffer *ring)
  45. {
  46. int space = (ring->head & HEAD_ADDR) - (ring->tail + 8);
  47. if (space < 0)
  48. space += ring->size;
  49. return space;
  50. }
  51. static int
  52. render_ring_flush(struct intel_ring_buffer *ring,
  53. u32 invalidate_domains,
  54. u32 flush_domains)
  55. {
  56. struct drm_device *dev = ring->dev;
  57. u32 cmd;
  58. int ret;
  59. /*
  60. * read/write caches:
  61. *
  62. * I915_GEM_DOMAIN_RENDER is always invalidated, but is
  63. * only flushed if MI_NO_WRITE_FLUSH is unset. On 965, it is
  64. * also flushed at 2d versus 3d pipeline switches.
  65. *
  66. * read-only caches:
  67. *
  68. * I915_GEM_DOMAIN_SAMPLER is flushed on pre-965 if
  69. * MI_READ_FLUSH is set, and is always flushed on 965.
  70. *
  71. * I915_GEM_DOMAIN_COMMAND may not exist?
  72. *
  73. * I915_GEM_DOMAIN_INSTRUCTION, which exists on 965, is
  74. * invalidated when MI_EXE_FLUSH is set.
  75. *
  76. * I915_GEM_DOMAIN_VERTEX, which exists on 965, is
  77. * invalidated with every MI_FLUSH.
  78. *
  79. * TLBs:
  80. *
  81. * On 965, TLBs associated with I915_GEM_DOMAIN_COMMAND
  82. * and I915_GEM_DOMAIN_CPU in are invalidated at PTE write and
  83. * I915_GEM_DOMAIN_RENDER and I915_GEM_DOMAIN_SAMPLER
  84. * are flushed at any MI_FLUSH.
  85. */
  86. cmd = MI_FLUSH | MI_NO_WRITE_FLUSH;
  87. if ((invalidate_domains|flush_domains) &
  88. I915_GEM_DOMAIN_RENDER)
  89. cmd &= ~MI_NO_WRITE_FLUSH;
  90. if (INTEL_INFO(dev)->gen < 4) {
  91. /*
  92. * On the 965, the sampler cache always gets flushed
  93. * and this bit is reserved.
  94. */
  95. if (invalidate_domains & I915_GEM_DOMAIN_SAMPLER)
  96. cmd |= MI_READ_FLUSH;
  97. }
  98. if (invalidate_domains & I915_GEM_DOMAIN_INSTRUCTION)
  99. cmd |= MI_EXE_FLUSH;
  100. if (invalidate_domains & I915_GEM_DOMAIN_COMMAND &&
  101. (IS_G4X(dev) || IS_GEN5(dev)))
  102. cmd |= MI_INVALIDATE_ISP;
  103. ret = intel_ring_begin(ring, 2);
  104. if (ret)
  105. return ret;
  106. intel_ring_emit(ring, cmd);
  107. intel_ring_emit(ring, MI_NOOP);
  108. intel_ring_advance(ring);
  109. return 0;
  110. }
  111. /**
  112. * Emits a PIPE_CONTROL with a non-zero post-sync operation, for
  113. * implementing two workarounds on gen6. From section 1.4.7.1
  114. * "PIPE_CONTROL" of the Sandy Bridge PRM volume 2 part 1:
  115. *
  116. * [DevSNB-C+{W/A}] Before any depth stall flush (including those
  117. * produced by non-pipelined state commands), software needs to first
  118. * send a PIPE_CONTROL with no bits set except Post-Sync Operation !=
  119. * 0.
  120. *
  121. * [Dev-SNB{W/A}]: Before a PIPE_CONTROL with Write Cache Flush Enable
  122. * =1, a PIPE_CONTROL with any non-zero post-sync-op is required.
  123. *
  124. * And the workaround for these two requires this workaround first:
  125. *
  126. * [Dev-SNB{W/A}]: Pipe-control with CS-stall bit set must be sent
  127. * BEFORE the pipe-control with a post-sync op and no write-cache
  128. * flushes.
  129. *
  130. * And this last workaround is tricky because of the requirements on
  131. * that bit. From section 1.4.7.2.3 "Stall" of the Sandy Bridge PRM
  132. * volume 2 part 1:
  133. *
  134. * "1 of the following must also be set:
  135. * - Render Target Cache Flush Enable ([12] of DW1)
  136. * - Depth Cache Flush Enable ([0] of DW1)
  137. * - Stall at Pixel Scoreboard ([1] of DW1)
  138. * - Depth Stall ([13] of DW1)
  139. * - Post-Sync Operation ([13] of DW1)
  140. * - Notify Enable ([8] of DW1)"
  141. *
  142. * The cache flushes require the workaround flush that triggered this
  143. * one, so we can't use it. Depth stall would trigger the same.
  144. * Post-sync nonzero is what triggered this second workaround, so we
  145. * can't use that one either. Notify enable is IRQs, which aren't
  146. * really our business. That leaves only stall at scoreboard.
  147. */
  148. static int
  149. intel_emit_post_sync_nonzero_flush(struct intel_ring_buffer *ring)
  150. {
  151. struct pipe_control *pc = ring->private;
  152. u32 scratch_addr = pc->gtt_offset + 128;
  153. int ret;
  154. ret = intel_ring_begin(ring, 6);
  155. if (ret)
  156. return ret;
  157. intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(5));
  158. intel_ring_emit(ring, PIPE_CONTROL_CS_STALL |
  159. PIPE_CONTROL_STALL_AT_SCOREBOARD);
  160. intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT); /* address */
  161. intel_ring_emit(ring, 0); /* low dword */
  162. intel_ring_emit(ring, 0); /* high dword */
  163. intel_ring_emit(ring, MI_NOOP);
  164. intel_ring_advance(ring);
  165. ret = intel_ring_begin(ring, 6);
  166. if (ret)
  167. return ret;
  168. intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(5));
  169. intel_ring_emit(ring, PIPE_CONTROL_QW_WRITE);
  170. intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT); /* address */
  171. intel_ring_emit(ring, 0);
  172. intel_ring_emit(ring, 0);
  173. intel_ring_emit(ring, MI_NOOP);
  174. intel_ring_advance(ring);
  175. return 0;
  176. }
  177. static int
  178. gen6_render_ring_flush(struct intel_ring_buffer *ring,
  179. u32 invalidate_domains, u32 flush_domains)
  180. {
  181. u32 flags = 0;
  182. struct pipe_control *pc = ring->private;
  183. u32 scratch_addr = pc->gtt_offset + 128;
  184. int ret;
  185. /* Force SNB workarounds for PIPE_CONTROL flushes */
  186. intel_emit_post_sync_nonzero_flush(ring);
  187. /* Just flush everything. Experiments have shown that reducing the
  188. * number of bits based on the write domains has little performance
  189. * impact.
  190. */
  191. flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
  192. flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
  193. flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
  194. flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
  195. flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
  196. flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
  197. flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
  198. ret = intel_ring_begin(ring, 6);
  199. if (ret)
  200. return ret;
  201. intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(5));
  202. intel_ring_emit(ring, flags);
  203. intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT);
  204. intel_ring_emit(ring, 0); /* lower dword */
  205. intel_ring_emit(ring, 0); /* uppwer dword */
  206. intel_ring_emit(ring, MI_NOOP);
  207. intel_ring_advance(ring);
  208. return 0;
  209. }
  210. static void ring_write_tail(struct intel_ring_buffer *ring,
  211. u32 value)
  212. {
  213. drm_i915_private_t *dev_priv = ring->dev->dev_private;
  214. I915_WRITE_TAIL(ring, value);
  215. }
  216. u32 intel_ring_get_active_head(struct intel_ring_buffer *ring)
  217. {
  218. drm_i915_private_t *dev_priv = ring->dev->dev_private;
  219. u32 acthd_reg = INTEL_INFO(ring->dev)->gen >= 4 ?
  220. RING_ACTHD(ring->mmio_base) : ACTHD;
  221. return I915_READ(acthd_reg);
  222. }
  223. static int init_ring_common(struct intel_ring_buffer *ring)
  224. {
  225. drm_i915_private_t *dev_priv = ring->dev->dev_private;
  226. struct drm_i915_gem_object *obj = ring->obj;
  227. u32 head;
  228. /* Stop the ring if it's running. */
  229. I915_WRITE_CTL(ring, 0);
  230. I915_WRITE_HEAD(ring, 0);
  231. ring->write_tail(ring, 0);
  232. /* Initialize the ring. */
  233. I915_WRITE_START(ring, obj->gtt_offset);
  234. head = I915_READ_HEAD(ring) & HEAD_ADDR;
  235. /* G45 ring initialization fails to reset head to zero */
  236. if (head != 0) {
  237. DRM_DEBUG_KMS("%s head not reset to zero "
  238. "ctl %08x head %08x tail %08x start %08x\n",
  239. ring->name,
  240. I915_READ_CTL(ring),
  241. I915_READ_HEAD(ring),
  242. I915_READ_TAIL(ring),
  243. I915_READ_START(ring));
  244. I915_WRITE_HEAD(ring, 0);
  245. if (I915_READ_HEAD(ring) & HEAD_ADDR) {
  246. DRM_ERROR("failed to set %s head to zero "
  247. "ctl %08x head %08x tail %08x start %08x\n",
  248. ring->name,
  249. I915_READ_CTL(ring),
  250. I915_READ_HEAD(ring),
  251. I915_READ_TAIL(ring),
  252. I915_READ_START(ring));
  253. }
  254. }
  255. I915_WRITE_CTL(ring,
  256. ((ring->size - PAGE_SIZE) & RING_NR_PAGES)
  257. | RING_VALID);
  258. /* If the head is still not zero, the ring is dead */
  259. if (wait_for((I915_READ_CTL(ring) & RING_VALID) != 0 &&
  260. I915_READ_START(ring) == obj->gtt_offset &&
  261. (I915_READ_HEAD(ring) & HEAD_ADDR) == 0, 50)) {
  262. DRM_ERROR("%s initialization failed "
  263. "ctl %08x head %08x tail %08x start %08x\n",
  264. ring->name,
  265. I915_READ_CTL(ring),
  266. I915_READ_HEAD(ring),
  267. I915_READ_TAIL(ring),
  268. I915_READ_START(ring));
  269. return -EIO;
  270. }
  271. if (!drm_core_check_feature(ring->dev, DRIVER_MODESET))
  272. i915_kernel_lost_context(ring->dev);
  273. else {
  274. ring->head = I915_READ_HEAD(ring);
  275. ring->tail = I915_READ_TAIL(ring) & TAIL_ADDR;
  276. ring->space = ring_space(ring);
  277. }
  278. return 0;
  279. }
  280. static int
  281. init_pipe_control(struct intel_ring_buffer *ring)
  282. {
  283. struct pipe_control *pc;
  284. struct drm_i915_gem_object *obj;
  285. int ret;
  286. if (ring->private)
  287. return 0;
  288. pc = kmalloc(sizeof(*pc), GFP_KERNEL);
  289. if (!pc)
  290. return -ENOMEM;
  291. obj = i915_gem_alloc_object(ring->dev, 4096);
  292. if (obj == NULL) {
  293. DRM_ERROR("Failed to allocate seqno page\n");
  294. ret = -ENOMEM;
  295. goto err;
  296. }
  297. i915_gem_object_set_cache_level(obj, I915_CACHE_LLC);
  298. ret = i915_gem_object_pin(obj, 4096, true);
  299. if (ret)
  300. goto err_unref;
  301. pc->gtt_offset = obj->gtt_offset;
  302. pc->cpu_page = kmap(obj->pages[0]);
  303. if (pc->cpu_page == NULL)
  304. goto err_unpin;
  305. pc->obj = obj;
  306. ring->private = pc;
  307. return 0;
  308. err_unpin:
  309. i915_gem_object_unpin(obj);
  310. err_unref:
  311. drm_gem_object_unreference(&obj->base);
  312. err:
  313. kfree(pc);
  314. return ret;
  315. }
  316. static void
  317. cleanup_pipe_control(struct intel_ring_buffer *ring)
  318. {
  319. struct pipe_control *pc = ring->private;
  320. struct drm_i915_gem_object *obj;
  321. if (!ring->private)
  322. return;
  323. obj = pc->obj;
  324. kunmap(obj->pages[0]);
  325. i915_gem_object_unpin(obj);
  326. drm_gem_object_unreference(&obj->base);
  327. kfree(pc);
  328. ring->private = NULL;
  329. }
  330. static int init_render_ring(struct intel_ring_buffer *ring)
  331. {
  332. struct drm_device *dev = ring->dev;
  333. struct drm_i915_private *dev_priv = dev->dev_private;
  334. int ret = init_ring_common(ring);
  335. if (INTEL_INFO(dev)->gen > 3) {
  336. int mode = VS_TIMER_DISPATCH << 16 | VS_TIMER_DISPATCH;
  337. I915_WRITE(MI_MODE, mode);
  338. if (IS_GEN7(dev))
  339. I915_WRITE(GFX_MODE_GEN7,
  340. GFX_MODE_DISABLE(GFX_TLB_INVALIDATE_ALWAYS) |
  341. GFX_MODE_ENABLE(GFX_REPLAY_MODE));
  342. }
  343. if (INTEL_INFO(dev)->gen >= 5) {
  344. ret = init_pipe_control(ring);
  345. if (ret)
  346. return ret;
  347. }
  348. if (INTEL_INFO(dev)->gen >= 6) {
  349. I915_WRITE(INSTPM,
  350. INSTPM_FORCE_ORDERING << 16 | INSTPM_FORCE_ORDERING);
  351. }
  352. return ret;
  353. }
  354. static void render_ring_cleanup(struct intel_ring_buffer *ring)
  355. {
  356. if (!ring->private)
  357. return;
  358. cleanup_pipe_control(ring);
  359. }
  360. static void
  361. update_mboxes(struct intel_ring_buffer *ring,
  362. u32 seqno,
  363. u32 mmio_offset)
  364. {
  365. intel_ring_emit(ring, MI_SEMAPHORE_MBOX |
  366. MI_SEMAPHORE_GLOBAL_GTT |
  367. MI_SEMAPHORE_REGISTER |
  368. MI_SEMAPHORE_UPDATE);
  369. intel_ring_emit(ring, seqno);
  370. intel_ring_emit(ring, mmio_offset);
  371. }
  372. /**
  373. * gen6_add_request - Update the semaphore mailbox registers
  374. *
  375. * @ring - ring that is adding a request
  376. * @seqno - return seqno stuck into the ring
  377. *
  378. * Update the mailbox registers in the *other* rings with the current seqno.
  379. * This acts like a signal in the canonical semaphore.
  380. */
  381. static int
  382. gen6_add_request(struct intel_ring_buffer *ring,
  383. u32 *seqno)
  384. {
  385. u32 mbox1_reg;
  386. u32 mbox2_reg;
  387. int ret;
  388. ret = intel_ring_begin(ring, 10);
  389. if (ret)
  390. return ret;
  391. mbox1_reg = ring->signal_mbox[0];
  392. mbox2_reg = ring->signal_mbox[1];
  393. *seqno = i915_gem_next_request_seqno(ring);
  394. update_mboxes(ring, *seqno, mbox1_reg);
  395. update_mboxes(ring, *seqno, mbox2_reg);
  396. intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
  397. intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
  398. intel_ring_emit(ring, *seqno);
  399. intel_ring_emit(ring, MI_USER_INTERRUPT);
  400. intel_ring_advance(ring);
  401. return 0;
  402. }
  403. /**
  404. * intel_ring_sync - sync the waiter to the signaller on seqno
  405. *
  406. * @waiter - ring that is waiting
  407. * @signaller - ring which has, or will signal
  408. * @seqno - seqno which the waiter will block on
  409. */
  410. static int
  411. gen6_ring_sync(struct intel_ring_buffer *waiter,
  412. struct intel_ring_buffer *signaller,
  413. u32 seqno)
  414. {
  415. int ret;
  416. u32 dw1 = MI_SEMAPHORE_MBOX |
  417. MI_SEMAPHORE_COMPARE |
  418. MI_SEMAPHORE_REGISTER;
  419. /* Throughout all of the GEM code, seqno passed implies our current
  420. * seqno is >= the last seqno executed. However for hardware the
  421. * comparison is strictly greater than.
  422. */
  423. seqno -= 1;
  424. WARN_ON(signaller->semaphore_register[waiter->id] ==
  425. MI_SEMAPHORE_SYNC_INVALID);
  426. ret = intel_ring_begin(waiter, 4);
  427. if (ret)
  428. return ret;
  429. intel_ring_emit(waiter,
  430. dw1 | signaller->semaphore_register[waiter->id]);
  431. intel_ring_emit(waiter, seqno);
  432. intel_ring_emit(waiter, 0);
  433. intel_ring_emit(waiter, MI_NOOP);
  434. intel_ring_advance(waiter);
  435. return 0;
  436. }
  437. #define PIPE_CONTROL_FLUSH(ring__, addr__) \
  438. do { \
  439. intel_ring_emit(ring__, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE | \
  440. PIPE_CONTROL_DEPTH_STALL); \
  441. intel_ring_emit(ring__, (addr__) | PIPE_CONTROL_GLOBAL_GTT); \
  442. intel_ring_emit(ring__, 0); \
  443. intel_ring_emit(ring__, 0); \
  444. } while (0)
  445. static int
  446. pc_render_add_request(struct intel_ring_buffer *ring,
  447. u32 *result)
  448. {
  449. u32 seqno = i915_gem_next_request_seqno(ring);
  450. struct pipe_control *pc = ring->private;
  451. u32 scratch_addr = pc->gtt_offset + 128;
  452. int ret;
  453. /* For Ironlake, MI_USER_INTERRUPT was deprecated and apparently
  454. * incoherent with writes to memory, i.e. completely fubar,
  455. * so we need to use PIPE_NOTIFY instead.
  456. *
  457. * However, we also need to workaround the qword write
  458. * incoherence by flushing the 6 PIPE_NOTIFY buffers out to
  459. * memory before requesting an interrupt.
  460. */
  461. ret = intel_ring_begin(ring, 32);
  462. if (ret)
  463. return ret;
  464. intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |
  465. PIPE_CONTROL_WRITE_FLUSH |
  466. PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE);
  467. intel_ring_emit(ring, pc->gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
  468. intel_ring_emit(ring, seqno);
  469. intel_ring_emit(ring, 0);
  470. PIPE_CONTROL_FLUSH(ring, scratch_addr);
  471. scratch_addr += 128; /* write to separate cachelines */
  472. PIPE_CONTROL_FLUSH(ring, scratch_addr);
  473. scratch_addr += 128;
  474. PIPE_CONTROL_FLUSH(ring, scratch_addr);
  475. scratch_addr += 128;
  476. PIPE_CONTROL_FLUSH(ring, scratch_addr);
  477. scratch_addr += 128;
  478. PIPE_CONTROL_FLUSH(ring, scratch_addr);
  479. scratch_addr += 128;
  480. PIPE_CONTROL_FLUSH(ring, scratch_addr);
  481. intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |
  482. PIPE_CONTROL_WRITE_FLUSH |
  483. PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE |
  484. PIPE_CONTROL_NOTIFY);
  485. intel_ring_emit(ring, pc->gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
  486. intel_ring_emit(ring, seqno);
  487. intel_ring_emit(ring, 0);
  488. intel_ring_advance(ring);
  489. *result = seqno;
  490. return 0;
  491. }
  492. static u32
  493. gen6_ring_get_seqno(struct intel_ring_buffer *ring)
  494. {
  495. struct drm_device *dev = ring->dev;
  496. /* Workaround to force correct ordering between irq and seqno writes on
  497. * ivb (and maybe also on snb) by reading from a CS register (like
  498. * ACTHD) before reading the status page. */
  499. if (IS_GEN6(dev) || IS_GEN7(dev))
  500. intel_ring_get_active_head(ring);
  501. return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
  502. }
  503. static u32
  504. ring_get_seqno(struct intel_ring_buffer *ring)
  505. {
  506. return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
  507. }
  508. static u32
  509. pc_render_get_seqno(struct intel_ring_buffer *ring)
  510. {
  511. struct pipe_control *pc = ring->private;
  512. return pc->cpu_page[0];
  513. }
  514. static void
  515. ironlake_enable_irq(drm_i915_private_t *dev_priv, u32 mask)
  516. {
  517. dev_priv->gt_irq_mask &= ~mask;
  518. I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
  519. POSTING_READ(GTIMR);
  520. }
  521. static void
  522. ironlake_disable_irq(drm_i915_private_t *dev_priv, u32 mask)
  523. {
  524. dev_priv->gt_irq_mask |= mask;
  525. I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
  526. POSTING_READ(GTIMR);
  527. }
  528. static void
  529. i915_enable_irq(drm_i915_private_t *dev_priv, u32 mask)
  530. {
  531. dev_priv->irq_mask &= ~mask;
  532. I915_WRITE(IMR, dev_priv->irq_mask);
  533. POSTING_READ(IMR);
  534. }
  535. static void
  536. i915_disable_irq(drm_i915_private_t *dev_priv, u32 mask)
  537. {
  538. dev_priv->irq_mask |= mask;
  539. I915_WRITE(IMR, dev_priv->irq_mask);
  540. POSTING_READ(IMR);
  541. }
  542. static bool
  543. gen5_ring_get_irq(struct intel_ring_buffer *ring)
  544. {
  545. struct drm_device *dev = ring->dev;
  546. drm_i915_private_t *dev_priv = dev->dev_private;
  547. if (!dev->irq_enabled)
  548. return false;
  549. spin_lock(&ring->irq_lock);
  550. if (ring->irq_refcount++ == 0)
  551. ironlake_enable_irq(dev_priv, ring->irq_enable_mask);
  552. spin_unlock(&ring->irq_lock);
  553. return true;
  554. }
  555. static void
  556. gen5_ring_put_irq(struct intel_ring_buffer *ring)
  557. {
  558. struct drm_device *dev = ring->dev;
  559. drm_i915_private_t *dev_priv = dev->dev_private;
  560. spin_lock(&ring->irq_lock);
  561. if (--ring->irq_refcount == 0)
  562. ironlake_disable_irq(dev_priv, ring->irq_enable_mask);
  563. spin_unlock(&ring->irq_lock);
  564. }
  565. static bool
  566. i9xx_ring_get_irq(struct intel_ring_buffer *ring)
  567. {
  568. struct drm_device *dev = ring->dev;
  569. drm_i915_private_t *dev_priv = dev->dev_private;
  570. if (!dev->irq_enabled)
  571. return false;
  572. spin_lock(&ring->irq_lock);
  573. if (ring->irq_refcount++ == 0)
  574. i915_enable_irq(dev_priv, ring->irq_enable_mask);
  575. spin_unlock(&ring->irq_lock);
  576. return true;
  577. }
  578. static void
  579. i9xx_ring_put_irq(struct intel_ring_buffer *ring)
  580. {
  581. struct drm_device *dev = ring->dev;
  582. drm_i915_private_t *dev_priv = dev->dev_private;
  583. spin_lock(&ring->irq_lock);
  584. if (--ring->irq_refcount == 0)
  585. i915_disable_irq(dev_priv, ring->irq_enable_mask);
  586. spin_unlock(&ring->irq_lock);
  587. }
  588. void intel_ring_setup_status_page(struct intel_ring_buffer *ring)
  589. {
  590. struct drm_device *dev = ring->dev;
  591. drm_i915_private_t *dev_priv = ring->dev->dev_private;
  592. u32 mmio = 0;
  593. /* The ring status page addresses are no longer next to the rest of
  594. * the ring registers as of gen7.
  595. */
  596. if (IS_GEN7(dev)) {
  597. switch (ring->id) {
  598. case RCS:
  599. mmio = RENDER_HWS_PGA_GEN7;
  600. break;
  601. case BCS:
  602. mmio = BLT_HWS_PGA_GEN7;
  603. break;
  604. case VCS:
  605. mmio = BSD_HWS_PGA_GEN7;
  606. break;
  607. }
  608. } else if (IS_GEN6(ring->dev)) {
  609. mmio = RING_HWS_PGA_GEN6(ring->mmio_base);
  610. } else {
  611. mmio = RING_HWS_PGA(ring->mmio_base);
  612. }
  613. I915_WRITE(mmio, (u32)ring->status_page.gfx_addr);
  614. POSTING_READ(mmio);
  615. }
  616. static int
  617. bsd_ring_flush(struct intel_ring_buffer *ring,
  618. u32 invalidate_domains,
  619. u32 flush_domains)
  620. {
  621. int ret;
  622. ret = intel_ring_begin(ring, 2);
  623. if (ret)
  624. return ret;
  625. intel_ring_emit(ring, MI_FLUSH);
  626. intel_ring_emit(ring, MI_NOOP);
  627. intel_ring_advance(ring);
  628. return 0;
  629. }
  630. static int
  631. i9xx_add_request(struct intel_ring_buffer *ring,
  632. u32 *result)
  633. {
  634. u32 seqno;
  635. int ret;
  636. ret = intel_ring_begin(ring, 4);
  637. if (ret)
  638. return ret;
  639. seqno = i915_gem_next_request_seqno(ring);
  640. intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
  641. intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
  642. intel_ring_emit(ring, seqno);
  643. intel_ring_emit(ring, MI_USER_INTERRUPT);
  644. intel_ring_advance(ring);
  645. *result = seqno;
  646. return 0;
  647. }
  648. static bool
  649. gen6_ring_get_irq(struct intel_ring_buffer *ring)
  650. {
  651. struct drm_device *dev = ring->dev;
  652. drm_i915_private_t *dev_priv = dev->dev_private;
  653. if (!dev->irq_enabled)
  654. return false;
  655. /* It looks like we need to prevent the gt from suspending while waiting
  656. * for an notifiy irq, otherwise irqs seem to get lost on at least the
  657. * blt/bsd rings on ivb. */
  658. gen6_gt_force_wake_get(dev_priv);
  659. spin_lock(&ring->irq_lock);
  660. if (ring->irq_refcount++ == 0) {
  661. I915_WRITE_IMR(ring, ~ring->irq_enable_mask);
  662. ironlake_enable_irq(dev_priv, ring->irq_enable_mask);
  663. }
  664. spin_unlock(&ring->irq_lock);
  665. return true;
  666. }
  667. static void
  668. gen6_ring_put_irq(struct intel_ring_buffer *ring)
  669. {
  670. struct drm_device *dev = ring->dev;
  671. drm_i915_private_t *dev_priv = dev->dev_private;
  672. spin_lock(&ring->irq_lock);
  673. if (--ring->irq_refcount == 0) {
  674. I915_WRITE_IMR(ring, ~0);
  675. ironlake_disable_irq(dev_priv, ring->irq_enable_mask);
  676. }
  677. spin_unlock(&ring->irq_lock);
  678. gen6_gt_force_wake_put(dev_priv);
  679. }
  680. static int
  681. i965_dispatch_execbuffer(struct intel_ring_buffer *ring, u32 offset, u32 length)
  682. {
  683. int ret;
  684. ret = intel_ring_begin(ring, 2);
  685. if (ret)
  686. return ret;
  687. intel_ring_emit(ring,
  688. MI_BATCH_BUFFER_START | (2 << 6) |
  689. MI_BATCH_NON_SECURE_I965);
  690. intel_ring_emit(ring, offset);
  691. intel_ring_advance(ring);
  692. return 0;
  693. }
  694. static int
  695. i830_dispatch_execbuffer(struct intel_ring_buffer *ring,
  696. u32 offset, u32 len)
  697. {
  698. int ret;
  699. ret = intel_ring_begin(ring, 4);
  700. if (ret)
  701. return ret;
  702. intel_ring_emit(ring, MI_BATCH_BUFFER);
  703. intel_ring_emit(ring, offset | MI_BATCH_NON_SECURE);
  704. intel_ring_emit(ring, offset + len - 8);
  705. intel_ring_emit(ring, 0);
  706. intel_ring_advance(ring);
  707. return 0;
  708. }
  709. static int
  710. i915_dispatch_execbuffer(struct intel_ring_buffer *ring,
  711. u32 offset, u32 len)
  712. {
  713. int ret;
  714. ret = intel_ring_begin(ring, 2);
  715. if (ret)
  716. return ret;
  717. intel_ring_emit(ring, MI_BATCH_BUFFER_START | (2 << 6));
  718. intel_ring_emit(ring, offset | MI_BATCH_NON_SECURE);
  719. intel_ring_advance(ring);
  720. return 0;
  721. }
  722. static void cleanup_status_page(struct intel_ring_buffer *ring)
  723. {
  724. drm_i915_private_t *dev_priv = ring->dev->dev_private;
  725. struct drm_i915_gem_object *obj;
  726. obj = ring->status_page.obj;
  727. if (obj == NULL)
  728. return;
  729. kunmap(obj->pages[0]);
  730. i915_gem_object_unpin(obj);
  731. drm_gem_object_unreference(&obj->base);
  732. ring->status_page.obj = NULL;
  733. memset(&dev_priv->hws_map, 0, sizeof(dev_priv->hws_map));
  734. }
  735. static int init_status_page(struct intel_ring_buffer *ring)
  736. {
  737. struct drm_device *dev = ring->dev;
  738. drm_i915_private_t *dev_priv = dev->dev_private;
  739. struct drm_i915_gem_object *obj;
  740. int ret;
  741. obj = i915_gem_alloc_object(dev, 4096);
  742. if (obj == NULL) {
  743. DRM_ERROR("Failed to allocate status page\n");
  744. ret = -ENOMEM;
  745. goto err;
  746. }
  747. i915_gem_object_set_cache_level(obj, I915_CACHE_LLC);
  748. ret = i915_gem_object_pin(obj, 4096, true);
  749. if (ret != 0) {
  750. goto err_unref;
  751. }
  752. ring->status_page.gfx_addr = obj->gtt_offset;
  753. ring->status_page.page_addr = kmap(obj->pages[0]);
  754. if (ring->status_page.page_addr == NULL) {
  755. memset(&dev_priv->hws_map, 0, sizeof(dev_priv->hws_map));
  756. goto err_unpin;
  757. }
  758. ring->status_page.obj = obj;
  759. memset(ring->status_page.page_addr, 0, PAGE_SIZE);
  760. intel_ring_setup_status_page(ring);
  761. DRM_DEBUG_DRIVER("%s hws offset: 0x%08x\n",
  762. ring->name, ring->status_page.gfx_addr);
  763. return 0;
  764. err_unpin:
  765. i915_gem_object_unpin(obj);
  766. err_unref:
  767. drm_gem_object_unreference(&obj->base);
  768. err:
  769. return ret;
  770. }
  771. int intel_init_ring_buffer(struct drm_device *dev,
  772. struct intel_ring_buffer *ring)
  773. {
  774. struct drm_i915_gem_object *obj;
  775. int ret;
  776. ring->dev = dev;
  777. INIT_LIST_HEAD(&ring->active_list);
  778. INIT_LIST_HEAD(&ring->request_list);
  779. INIT_LIST_HEAD(&ring->gpu_write_list);
  780. ring->size = 32 * PAGE_SIZE;
  781. init_waitqueue_head(&ring->irq_queue);
  782. spin_lock_init(&ring->irq_lock);
  783. if (I915_NEED_GFX_HWS(dev)) {
  784. ret = init_status_page(ring);
  785. if (ret)
  786. return ret;
  787. }
  788. obj = i915_gem_alloc_object(dev, ring->size);
  789. if (obj == NULL) {
  790. DRM_ERROR("Failed to allocate ringbuffer\n");
  791. ret = -ENOMEM;
  792. goto err_hws;
  793. }
  794. ring->obj = obj;
  795. ret = i915_gem_object_pin(obj, PAGE_SIZE, true);
  796. if (ret)
  797. goto err_unref;
  798. ring->map.size = ring->size;
  799. ring->map.offset = dev->agp->base + obj->gtt_offset;
  800. ring->map.type = 0;
  801. ring->map.flags = 0;
  802. ring->map.mtrr = 0;
  803. drm_core_ioremap_wc(&ring->map, dev);
  804. if (ring->map.handle == NULL) {
  805. DRM_ERROR("Failed to map ringbuffer.\n");
  806. ret = -EINVAL;
  807. goto err_unpin;
  808. }
  809. ring->virtual_start = ring->map.handle;
  810. ret = ring->init(ring);
  811. if (ret)
  812. goto err_unmap;
  813. /* Workaround an erratum on the i830 which causes a hang if
  814. * the TAIL pointer points to within the last 2 cachelines
  815. * of the buffer.
  816. */
  817. ring->effective_size = ring->size;
  818. if (IS_I830(ring->dev))
  819. ring->effective_size -= 128;
  820. return 0;
  821. err_unmap:
  822. drm_core_ioremapfree(&ring->map, dev);
  823. err_unpin:
  824. i915_gem_object_unpin(obj);
  825. err_unref:
  826. drm_gem_object_unreference(&obj->base);
  827. ring->obj = NULL;
  828. err_hws:
  829. cleanup_status_page(ring);
  830. return ret;
  831. }
  832. void intel_cleanup_ring_buffer(struct intel_ring_buffer *ring)
  833. {
  834. struct drm_i915_private *dev_priv;
  835. int ret;
  836. if (ring->obj == NULL)
  837. return;
  838. /* Disable the ring buffer. The ring must be idle at this point */
  839. dev_priv = ring->dev->dev_private;
  840. ret = intel_wait_ring_idle(ring);
  841. if (ret)
  842. DRM_ERROR("failed to quiesce %s whilst cleaning up: %d\n",
  843. ring->name, ret);
  844. I915_WRITE_CTL(ring, 0);
  845. drm_core_ioremapfree(&ring->map, ring->dev);
  846. i915_gem_object_unpin(ring->obj);
  847. drm_gem_object_unreference(&ring->obj->base);
  848. ring->obj = NULL;
  849. if (ring->cleanup)
  850. ring->cleanup(ring);
  851. cleanup_status_page(ring);
  852. }
  853. static int intel_wrap_ring_buffer(struct intel_ring_buffer *ring)
  854. {
  855. unsigned int *virt;
  856. int rem = ring->size - ring->tail;
  857. if (ring->space < rem) {
  858. int ret = intel_wait_ring_buffer(ring, rem);
  859. if (ret)
  860. return ret;
  861. }
  862. virt = (unsigned int *)(ring->virtual_start + ring->tail);
  863. rem /= 8;
  864. while (rem--) {
  865. *virt++ = MI_NOOP;
  866. *virt++ = MI_NOOP;
  867. }
  868. ring->tail = 0;
  869. ring->space = ring_space(ring);
  870. return 0;
  871. }
  872. static int intel_ring_wait_seqno(struct intel_ring_buffer *ring, u32 seqno)
  873. {
  874. struct drm_i915_private *dev_priv = ring->dev->dev_private;
  875. bool was_interruptible;
  876. int ret;
  877. /* XXX As we have not yet audited all the paths to check that
  878. * they are ready for ERESTARTSYS from intel_ring_begin, do not
  879. * allow us to be interruptible by a signal.
  880. */
  881. was_interruptible = dev_priv->mm.interruptible;
  882. dev_priv->mm.interruptible = false;
  883. ret = i915_wait_request(ring, seqno, true);
  884. dev_priv->mm.interruptible = was_interruptible;
  885. return ret;
  886. }
  887. static int intel_ring_wait_request(struct intel_ring_buffer *ring, int n)
  888. {
  889. struct drm_i915_gem_request *request;
  890. u32 seqno = 0;
  891. int ret;
  892. i915_gem_retire_requests_ring(ring);
  893. if (ring->last_retired_head != -1) {
  894. ring->head = ring->last_retired_head;
  895. ring->last_retired_head = -1;
  896. ring->space = ring_space(ring);
  897. if (ring->space >= n)
  898. return 0;
  899. }
  900. list_for_each_entry(request, &ring->request_list, list) {
  901. int space;
  902. if (request->tail == -1)
  903. continue;
  904. space = request->tail - (ring->tail + 8);
  905. if (space < 0)
  906. space += ring->size;
  907. if (space >= n) {
  908. seqno = request->seqno;
  909. break;
  910. }
  911. /* Consume this request in case we need more space than
  912. * is available and so need to prevent a race between
  913. * updating last_retired_head and direct reads of
  914. * I915_RING_HEAD. It also provides a nice sanity check.
  915. */
  916. request->tail = -1;
  917. }
  918. if (seqno == 0)
  919. return -ENOSPC;
  920. ret = intel_ring_wait_seqno(ring, seqno);
  921. if (ret)
  922. return ret;
  923. if (WARN_ON(ring->last_retired_head == -1))
  924. return -ENOSPC;
  925. ring->head = ring->last_retired_head;
  926. ring->last_retired_head = -1;
  927. ring->space = ring_space(ring);
  928. if (WARN_ON(ring->space < n))
  929. return -ENOSPC;
  930. return 0;
  931. }
  932. int intel_wait_ring_buffer(struct intel_ring_buffer *ring, int n)
  933. {
  934. struct drm_device *dev = ring->dev;
  935. struct drm_i915_private *dev_priv = dev->dev_private;
  936. unsigned long end;
  937. int ret;
  938. ret = intel_ring_wait_request(ring, n);
  939. if (ret != -ENOSPC)
  940. return ret;
  941. trace_i915_ring_wait_begin(ring);
  942. if (drm_core_check_feature(dev, DRIVER_GEM))
  943. /* With GEM the hangcheck timer should kick us out of the loop,
  944. * leaving it early runs the risk of corrupting GEM state (due
  945. * to running on almost untested codepaths). But on resume
  946. * timers don't work yet, so prevent a complete hang in that
  947. * case by choosing an insanely large timeout. */
  948. end = jiffies + 60 * HZ;
  949. else
  950. end = jiffies + 3 * HZ;
  951. do {
  952. ring->head = I915_READ_HEAD(ring);
  953. ring->space = ring_space(ring);
  954. if (ring->space >= n) {
  955. trace_i915_ring_wait_end(ring);
  956. return 0;
  957. }
  958. if (dev->primary->master) {
  959. struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
  960. if (master_priv->sarea_priv)
  961. master_priv->sarea_priv->perf_boxes |= I915_BOX_WAIT;
  962. }
  963. msleep(1);
  964. if (atomic_read(&dev_priv->mm.wedged))
  965. return -EAGAIN;
  966. } while (!time_after(jiffies, end));
  967. trace_i915_ring_wait_end(ring);
  968. return -EBUSY;
  969. }
  970. int intel_ring_begin(struct intel_ring_buffer *ring,
  971. int num_dwords)
  972. {
  973. struct drm_i915_private *dev_priv = ring->dev->dev_private;
  974. int n = 4*num_dwords;
  975. int ret;
  976. if (unlikely(atomic_read(&dev_priv->mm.wedged)))
  977. return -EIO;
  978. if (unlikely(ring->tail + n > ring->effective_size)) {
  979. ret = intel_wrap_ring_buffer(ring);
  980. if (unlikely(ret))
  981. return ret;
  982. }
  983. if (unlikely(ring->space < n)) {
  984. ret = intel_wait_ring_buffer(ring, n);
  985. if (unlikely(ret))
  986. return ret;
  987. }
  988. ring->space -= n;
  989. return 0;
  990. }
  991. void intel_ring_advance(struct intel_ring_buffer *ring)
  992. {
  993. ring->tail &= ring->size - 1;
  994. ring->write_tail(ring, ring->tail);
  995. }
  996. static void gen6_bsd_ring_write_tail(struct intel_ring_buffer *ring,
  997. u32 value)
  998. {
  999. drm_i915_private_t *dev_priv = ring->dev->dev_private;
  1000. /* Every tail move must follow the sequence below */
  1001. I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
  1002. GEN6_BSD_SLEEP_PSMI_CONTROL_RC_ILDL_MESSAGE_MODIFY_MASK |
  1003. GEN6_BSD_SLEEP_PSMI_CONTROL_RC_ILDL_MESSAGE_DISABLE);
  1004. I915_WRITE(GEN6_BSD_RNCID, 0x0);
  1005. if (wait_for((I915_READ(GEN6_BSD_SLEEP_PSMI_CONTROL) &
  1006. GEN6_BSD_SLEEP_PSMI_CONTROL_IDLE_INDICATOR) == 0,
  1007. 50))
  1008. DRM_ERROR("timed out waiting for IDLE Indicator\n");
  1009. I915_WRITE_TAIL(ring, value);
  1010. I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
  1011. GEN6_BSD_SLEEP_PSMI_CONTROL_RC_ILDL_MESSAGE_MODIFY_MASK |
  1012. GEN6_BSD_SLEEP_PSMI_CONTROL_RC_ILDL_MESSAGE_ENABLE);
  1013. }
  1014. static int gen6_ring_flush(struct intel_ring_buffer *ring,
  1015. u32 invalidate, u32 flush)
  1016. {
  1017. uint32_t cmd;
  1018. int ret;
  1019. ret = intel_ring_begin(ring, 4);
  1020. if (ret)
  1021. return ret;
  1022. cmd = MI_FLUSH_DW;
  1023. if (invalidate & I915_GEM_GPU_DOMAINS)
  1024. cmd |= MI_INVALIDATE_TLB | MI_INVALIDATE_BSD;
  1025. intel_ring_emit(ring, cmd);
  1026. intel_ring_emit(ring, 0);
  1027. intel_ring_emit(ring, 0);
  1028. intel_ring_emit(ring, MI_NOOP);
  1029. intel_ring_advance(ring);
  1030. return 0;
  1031. }
  1032. static int
  1033. gen6_ring_dispatch_execbuffer(struct intel_ring_buffer *ring,
  1034. u32 offset, u32 len)
  1035. {
  1036. int ret;
  1037. ret = intel_ring_begin(ring, 2);
  1038. if (ret)
  1039. return ret;
  1040. intel_ring_emit(ring, MI_BATCH_BUFFER_START | MI_BATCH_NON_SECURE_I965);
  1041. /* bit0-7 is the length on GEN6+ */
  1042. intel_ring_emit(ring, offset);
  1043. intel_ring_advance(ring);
  1044. return 0;
  1045. }
  1046. /* Blitter support (SandyBridge+) */
  1047. static int blt_ring_flush(struct intel_ring_buffer *ring,
  1048. u32 invalidate, u32 flush)
  1049. {
  1050. uint32_t cmd;
  1051. int ret;
  1052. ret = intel_ring_begin(ring, 4);
  1053. if (ret)
  1054. return ret;
  1055. cmd = MI_FLUSH_DW;
  1056. if (invalidate & I915_GEM_DOMAIN_RENDER)
  1057. cmd |= MI_INVALIDATE_TLB;
  1058. intel_ring_emit(ring, cmd);
  1059. intel_ring_emit(ring, 0);
  1060. intel_ring_emit(ring, 0);
  1061. intel_ring_emit(ring, MI_NOOP);
  1062. intel_ring_advance(ring);
  1063. return 0;
  1064. }
  1065. int intel_init_render_ring_buffer(struct drm_device *dev)
  1066. {
  1067. drm_i915_private_t *dev_priv = dev->dev_private;
  1068. struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
  1069. ring->name = "render ring";
  1070. ring->id = RCS;
  1071. ring->mmio_base = RENDER_RING_BASE;
  1072. if (INTEL_INFO(dev)->gen >= 6) {
  1073. ring->add_request = gen6_add_request;
  1074. ring->flush = gen6_render_ring_flush;
  1075. ring->irq_get = gen6_ring_get_irq;
  1076. ring->irq_put = gen6_ring_put_irq;
  1077. ring->irq_enable_mask = GT_USER_INTERRUPT;
  1078. ring->get_seqno = gen6_ring_get_seqno;
  1079. ring->sync_to = gen6_ring_sync;
  1080. ring->semaphore_register[0] = MI_SEMAPHORE_SYNC_INVALID;
  1081. ring->semaphore_register[1] = MI_SEMAPHORE_SYNC_RV;
  1082. ring->semaphore_register[2] = MI_SEMAPHORE_SYNC_RB;
  1083. ring->signal_mbox[0] = GEN6_VRSYNC;
  1084. ring->signal_mbox[1] = GEN6_BRSYNC;
  1085. } else if (IS_GEN5(dev)) {
  1086. ring->add_request = pc_render_add_request;
  1087. ring->flush = render_ring_flush;
  1088. ring->get_seqno = pc_render_get_seqno;
  1089. ring->irq_get = gen5_ring_get_irq;
  1090. ring->irq_put = gen5_ring_put_irq;
  1091. ring->irq_enable_mask = GT_USER_INTERRUPT | GT_PIPE_NOTIFY;
  1092. } else {
  1093. ring->add_request = i9xx_add_request;
  1094. ring->flush = render_ring_flush;
  1095. ring->get_seqno = ring_get_seqno;
  1096. ring->irq_get = i9xx_ring_get_irq;
  1097. ring->irq_put = i9xx_ring_put_irq;
  1098. ring->irq_enable_mask = I915_USER_INTERRUPT;
  1099. }
  1100. ring->write_tail = ring_write_tail;
  1101. if (INTEL_INFO(dev)->gen >= 6)
  1102. ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
  1103. else if (INTEL_INFO(dev)->gen >= 4)
  1104. ring->dispatch_execbuffer = i965_dispatch_execbuffer;
  1105. else if (IS_I830(dev) || IS_845G(dev))
  1106. ring->dispatch_execbuffer = i830_dispatch_execbuffer;
  1107. else
  1108. ring->dispatch_execbuffer = i915_dispatch_execbuffer;
  1109. ring->init = init_render_ring;
  1110. ring->cleanup = render_ring_cleanup;
  1111. if (!I915_NEED_GFX_HWS(dev)) {
  1112. ring->status_page.page_addr = dev_priv->status_page_dmah->vaddr;
  1113. memset(ring->status_page.page_addr, 0, PAGE_SIZE);
  1114. }
  1115. return intel_init_ring_buffer(dev, ring);
  1116. }
  1117. int intel_render_ring_init_dri(struct drm_device *dev, u64 start, u32 size)
  1118. {
  1119. drm_i915_private_t *dev_priv = dev->dev_private;
  1120. struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
  1121. ring->name = "render ring";
  1122. ring->id = RCS;
  1123. ring->mmio_base = RENDER_RING_BASE;
  1124. if (INTEL_INFO(dev)->gen >= 6) {
  1125. /* non-kms not supported on gen6+ */
  1126. return -ENODEV;
  1127. } else if (IS_GEN5(dev)) {
  1128. ring->add_request = pc_render_add_request;
  1129. ring->flush = render_ring_flush;
  1130. ring->get_seqno = pc_render_get_seqno;
  1131. ring->irq_get = gen5_ring_get_irq;
  1132. ring->irq_put = gen5_ring_put_irq;
  1133. ring->irq_enable_mask = GT_USER_INTERRUPT | GT_PIPE_NOTIFY;
  1134. } else {
  1135. ring->add_request = i9xx_add_request;
  1136. ring->flush = render_ring_flush;
  1137. ring->get_seqno = ring_get_seqno;
  1138. ring->irq_get = i9xx_ring_get_irq;
  1139. ring->irq_put = i9xx_ring_put_irq;
  1140. ring->irq_enable_mask = I915_USER_INTERRUPT;
  1141. }
  1142. ring->write_tail = ring_write_tail;
  1143. if (INTEL_INFO(dev)->gen >= 4)
  1144. ring->dispatch_execbuffer = i965_dispatch_execbuffer;
  1145. else if (IS_I830(dev) || IS_845G(dev))
  1146. ring->dispatch_execbuffer = i830_dispatch_execbuffer;
  1147. else
  1148. ring->dispatch_execbuffer = i915_dispatch_execbuffer;
  1149. ring->init = init_render_ring;
  1150. ring->cleanup = render_ring_cleanup;
  1151. if (!I915_NEED_GFX_HWS(dev))
  1152. ring->status_page.page_addr = dev_priv->status_page_dmah->vaddr;
  1153. ring->dev = dev;
  1154. INIT_LIST_HEAD(&ring->active_list);
  1155. INIT_LIST_HEAD(&ring->request_list);
  1156. INIT_LIST_HEAD(&ring->gpu_write_list);
  1157. ring->size = size;
  1158. ring->effective_size = ring->size;
  1159. if (IS_I830(ring->dev))
  1160. ring->effective_size -= 128;
  1161. ring->map.offset = start;
  1162. ring->map.size = size;
  1163. ring->map.type = 0;
  1164. ring->map.flags = 0;
  1165. ring->map.mtrr = 0;
  1166. drm_core_ioremap_wc(&ring->map, dev);
  1167. if (ring->map.handle == NULL) {
  1168. DRM_ERROR("can not ioremap virtual address for"
  1169. " ring buffer\n");
  1170. return -ENOMEM;
  1171. }
  1172. ring->virtual_start = (void __force __iomem *)ring->map.handle;
  1173. return 0;
  1174. }
  1175. int intel_init_bsd_ring_buffer(struct drm_device *dev)
  1176. {
  1177. drm_i915_private_t *dev_priv = dev->dev_private;
  1178. struct intel_ring_buffer *ring = &dev_priv->ring[VCS];
  1179. ring->name = "bsd ring";
  1180. ring->id = VCS;
  1181. ring->write_tail = ring_write_tail;
  1182. if (IS_GEN6(dev) || IS_GEN7(dev)) {
  1183. ring->mmio_base = GEN6_BSD_RING_BASE;
  1184. /* gen6 bsd needs a special wa for tail updates */
  1185. if (IS_GEN6(dev))
  1186. ring->write_tail = gen6_bsd_ring_write_tail;
  1187. ring->flush = gen6_ring_flush;
  1188. ring->add_request = gen6_add_request;
  1189. ring->get_seqno = gen6_ring_get_seqno;
  1190. ring->irq_enable_mask = GEN6_BSD_USER_INTERRUPT;
  1191. ring->irq_get = gen6_ring_get_irq;
  1192. ring->irq_put = gen6_ring_put_irq;
  1193. ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
  1194. ring->sync_to = gen6_ring_sync;
  1195. ring->semaphore_register[0] = MI_SEMAPHORE_SYNC_VR;
  1196. ring->semaphore_register[1] = MI_SEMAPHORE_SYNC_INVALID;
  1197. ring->semaphore_register[2] = MI_SEMAPHORE_SYNC_VB;
  1198. ring->signal_mbox[0] = GEN6_RVSYNC;
  1199. ring->signal_mbox[1] = GEN6_BVSYNC;
  1200. } else {
  1201. ring->mmio_base = BSD_RING_BASE;
  1202. ring->flush = bsd_ring_flush;
  1203. ring->add_request = i9xx_add_request;
  1204. ring->get_seqno = ring_get_seqno;
  1205. if (IS_GEN5(dev)) {
  1206. ring->irq_enable_mask = GT_BSD_USER_INTERRUPT;
  1207. ring->irq_get = gen5_ring_get_irq;
  1208. ring->irq_put = gen5_ring_put_irq;
  1209. } else {
  1210. ring->irq_enable_mask = I915_BSD_USER_INTERRUPT;
  1211. ring->irq_get = i9xx_ring_get_irq;
  1212. ring->irq_put = i9xx_ring_put_irq;
  1213. }
  1214. ring->dispatch_execbuffer = i965_dispatch_execbuffer;
  1215. }
  1216. ring->init = init_ring_common;
  1217. return intel_init_ring_buffer(dev, ring);
  1218. }
  1219. int intel_init_blt_ring_buffer(struct drm_device *dev)
  1220. {
  1221. drm_i915_private_t *dev_priv = dev->dev_private;
  1222. struct intel_ring_buffer *ring = &dev_priv->ring[BCS];
  1223. ring->name = "blitter ring";
  1224. ring->id = BCS;
  1225. ring->mmio_base = BLT_RING_BASE;
  1226. ring->write_tail = ring_write_tail;
  1227. ring->flush = blt_ring_flush;
  1228. ring->add_request = gen6_add_request;
  1229. ring->get_seqno = gen6_ring_get_seqno;
  1230. ring->irq_enable_mask = GEN6_BLITTER_USER_INTERRUPT;
  1231. ring->irq_get = gen6_ring_get_irq;
  1232. ring->irq_put = gen6_ring_put_irq;
  1233. ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
  1234. ring->sync_to = gen6_ring_sync;
  1235. ring->semaphore_register[0] = MI_SEMAPHORE_SYNC_BR;
  1236. ring->semaphore_register[1] = MI_SEMAPHORE_SYNC_BV;
  1237. ring->semaphore_register[2] = MI_SEMAPHORE_SYNC_INVALID;
  1238. ring->signal_mbox[0] = GEN6_RBSYNC;
  1239. ring->signal_mbox[1] = GEN6_VBSYNC;
  1240. ring->init = init_ring_common;
  1241. return intel_init_ring_buffer(dev, ring);
  1242. }