pfc-sh73a0.c 132 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195419641974198419942004201420242034204420542064207420842094210421142124213421442154216421742184219422042214222422342244225422642274228422942304231423242334234423542364237423842394240424142424243424442454246424742484249425042514252425342544255425642574258425942604261426242634264426542664267426842694270427142724273427442754276427742784279428042814282428342844285428642874288428942904291429242934294429542964297429842994300430143024303430443054306430743084309431043114312431343144315431643174318431943204321432243234324432543264327432843294330433143324333433443354336433743384339434043414342434343444345434643474348434943504351435243534354435543564357435843594360436143624363436443654366436743684369437043714372437343744375437643774378437943804381438243834384438543864387438843894390439143924393439443954396439743984399440044014402440344044405440644074408440944104411441244134414441544164417441844194420442144224423442444254426442744284429443044314432443344344435443644374438443944404441444244434444444544464447444844494450445144524453445444554456445744584459446044614462446344644465446644674468446944704471447244734474447544764477447844794480448144824483448444854486448744884489
  1. /*
  2. * sh73a0 processor support - PFC hardware block
  3. *
  4. * Copyright (C) 2010 Renesas Solutions Corp.
  5. * Copyright (C) 2010 NISHIMOTO Hiroki
  6. *
  7. * This program is free software; you can redistribute it and/or
  8. * modify it under the terms of the GNU General Public License as
  9. * published by the Free Software Foundation; version 2 of the
  10. * License.
  11. *
  12. * This program is distributed in the hope that it will be useful,
  13. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  14. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  15. * GNU General Public License for more details.
  16. *
  17. * You should have received a copy of the GNU General Public License
  18. * along with this program; if not, write to the Free Software
  19. * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
  20. */
  21. #include <linux/io.h>
  22. #include <linux/kernel.h>
  23. #include <linux/pinctrl/pinconf-generic.h>
  24. #include <mach/sh73a0.h>
  25. #include <mach/irqs.h>
  26. #include "core.h"
  27. #include "sh_pfc.h"
  28. #define CPU_ALL_PORT(fn, pfx, sfx) \
  29. PORT_10(fn, pfx, sfx), PORT_90(fn, pfx, sfx), \
  30. PORT_10(fn, pfx##10, sfx), \
  31. PORT_1(fn, pfx##110, sfx), PORT_1(fn, pfx##111, sfx), \
  32. PORT_1(fn, pfx##112, sfx), PORT_1(fn, pfx##113, sfx), \
  33. PORT_1(fn, pfx##114, sfx), PORT_1(fn, pfx##115, sfx), \
  34. PORT_1(fn, pfx##116, sfx), PORT_1(fn, pfx##117, sfx), \
  35. PORT_1(fn, pfx##118, sfx), \
  36. PORT_1(fn, pfx##128, sfx), PORT_1(fn, pfx##129, sfx), \
  37. PORT_10(fn, pfx##13, sfx), PORT_10(fn, pfx##14, sfx), \
  38. PORT_10(fn, pfx##15, sfx), \
  39. PORT_1(fn, pfx##160, sfx), PORT_1(fn, pfx##161, sfx), \
  40. PORT_1(fn, pfx##162, sfx), PORT_1(fn, pfx##163, sfx), \
  41. PORT_1(fn, pfx##164, sfx), \
  42. PORT_1(fn, pfx##192, sfx), PORT_1(fn, pfx##193, sfx), \
  43. PORT_1(fn, pfx##194, sfx), PORT_1(fn, pfx##195, sfx), \
  44. PORT_1(fn, pfx##196, sfx), PORT_1(fn, pfx##197, sfx), \
  45. PORT_1(fn, pfx##198, sfx), PORT_1(fn, pfx##199, sfx), \
  46. PORT_10(fn, pfx##20, sfx), PORT_10(fn, pfx##21, sfx), \
  47. PORT_10(fn, pfx##22, sfx), PORT_10(fn, pfx##23, sfx), \
  48. PORT_10(fn, pfx##24, sfx), PORT_10(fn, pfx##25, sfx), \
  49. PORT_10(fn, pfx##26, sfx), PORT_10(fn, pfx##27, sfx), \
  50. PORT_1(fn, pfx##280, sfx), PORT_1(fn, pfx##281, sfx), \
  51. PORT_1(fn, pfx##282, sfx), \
  52. PORT_1(fn, pfx##288, sfx), PORT_1(fn, pfx##289, sfx), \
  53. PORT_10(fn, pfx##29, sfx), PORT_10(fn, pfx##30, sfx)
  54. enum {
  55. PINMUX_RESERVED = 0,
  56. PINMUX_DATA_BEGIN,
  57. PORT_ALL(DATA), /* PORT0_DATA -> PORT309_DATA */
  58. PINMUX_DATA_END,
  59. PINMUX_INPUT_BEGIN,
  60. PORT_ALL(IN), /* PORT0_IN -> PORT309_IN */
  61. PINMUX_INPUT_END,
  62. PINMUX_INPUT_PULLUP_BEGIN,
  63. PORT_ALL(IN_PU), /* PORT0_IN_PU -> PORT309_IN_PU */
  64. PINMUX_INPUT_PULLUP_END,
  65. PINMUX_INPUT_PULLDOWN_BEGIN,
  66. PORT_ALL(IN_PD), /* PORT0_IN_PD -> PORT309_IN_PD */
  67. PINMUX_INPUT_PULLDOWN_END,
  68. PINMUX_OUTPUT_BEGIN,
  69. PORT_ALL(OUT), /* PORT0_OUT -> PORT309_OUT */
  70. PINMUX_OUTPUT_END,
  71. PINMUX_FUNCTION_BEGIN,
  72. PORT_ALL(FN_IN), /* PORT0_FN_IN -> PORT309_FN_IN */
  73. PORT_ALL(FN_OUT), /* PORT0_FN_OUT -> PORT309_FN_OUT */
  74. PORT_ALL(FN0), /* PORT0_FN0 -> PORT309_FN0 */
  75. PORT_ALL(FN1), /* PORT0_FN1 -> PORT309_FN1 */
  76. PORT_ALL(FN2), /* PORT0_FN2 -> PORT309_FN2 */
  77. PORT_ALL(FN3), /* PORT0_FN3 -> PORT309_FN3 */
  78. PORT_ALL(FN4), /* PORT0_FN4 -> PORT309_FN4 */
  79. PORT_ALL(FN5), /* PORT0_FN5 -> PORT309_FN5 */
  80. PORT_ALL(FN6), /* PORT0_FN6 -> PORT309_FN6 */
  81. PORT_ALL(FN7), /* PORT0_FN7 -> PORT309_FN7 */
  82. MSEL2CR_MSEL19_0, MSEL2CR_MSEL19_1,
  83. MSEL2CR_MSEL18_0, MSEL2CR_MSEL18_1,
  84. MSEL2CR_MSEL17_0, MSEL2CR_MSEL17_1,
  85. MSEL2CR_MSEL16_0, MSEL2CR_MSEL16_1,
  86. MSEL2CR_MSEL14_0, MSEL2CR_MSEL14_1,
  87. MSEL2CR_MSEL13_0, MSEL2CR_MSEL13_1,
  88. MSEL2CR_MSEL12_0, MSEL2CR_MSEL12_1,
  89. MSEL2CR_MSEL11_0, MSEL2CR_MSEL11_1,
  90. MSEL2CR_MSEL10_0, MSEL2CR_MSEL10_1,
  91. MSEL2CR_MSEL9_0, MSEL2CR_MSEL9_1,
  92. MSEL2CR_MSEL8_0, MSEL2CR_MSEL8_1,
  93. MSEL2CR_MSEL7_0, MSEL2CR_MSEL7_1,
  94. MSEL2CR_MSEL6_0, MSEL2CR_MSEL6_1,
  95. MSEL2CR_MSEL4_0, MSEL2CR_MSEL4_1,
  96. MSEL2CR_MSEL5_0, MSEL2CR_MSEL5_1,
  97. MSEL2CR_MSEL3_0, MSEL2CR_MSEL3_1,
  98. MSEL2CR_MSEL2_0, MSEL2CR_MSEL2_1,
  99. MSEL2CR_MSEL1_0, MSEL2CR_MSEL1_1,
  100. MSEL2CR_MSEL0_0, MSEL2CR_MSEL0_1,
  101. MSEL3CR_MSEL28_0, MSEL3CR_MSEL28_1,
  102. MSEL3CR_MSEL15_0, MSEL3CR_MSEL15_1,
  103. MSEL3CR_MSEL11_0, MSEL3CR_MSEL11_1,
  104. MSEL3CR_MSEL9_0, MSEL3CR_MSEL9_1,
  105. MSEL3CR_MSEL6_0, MSEL3CR_MSEL6_1,
  106. MSEL3CR_MSEL2_0, MSEL3CR_MSEL2_1,
  107. MSEL4CR_MSEL29_0, MSEL4CR_MSEL29_1,
  108. MSEL4CR_MSEL27_0, MSEL4CR_MSEL27_1,
  109. MSEL4CR_MSEL26_0, MSEL4CR_MSEL26_1,
  110. MSEL4CR_MSEL22_0, MSEL4CR_MSEL22_1,
  111. MSEL4CR_MSEL21_0, MSEL4CR_MSEL21_1,
  112. MSEL4CR_MSEL20_0, MSEL4CR_MSEL20_1,
  113. MSEL4CR_MSEL19_0, MSEL4CR_MSEL19_1,
  114. MSEL4CR_MSEL15_0, MSEL4CR_MSEL15_1,
  115. MSEL4CR_MSEL13_0, MSEL4CR_MSEL13_1,
  116. MSEL4CR_MSEL12_0, MSEL4CR_MSEL12_1,
  117. MSEL4CR_MSEL11_0, MSEL4CR_MSEL11_1,
  118. MSEL4CR_MSEL10_0, MSEL4CR_MSEL10_1,
  119. MSEL4CR_MSEL9_0, MSEL4CR_MSEL9_1,
  120. MSEL4CR_MSEL8_0, MSEL4CR_MSEL8_1,
  121. MSEL4CR_MSEL7_0, MSEL4CR_MSEL7_1,
  122. MSEL4CR_MSEL4_0, MSEL4CR_MSEL4_1,
  123. MSEL4CR_MSEL1_0, MSEL4CR_MSEL1_1,
  124. PINMUX_FUNCTION_END,
  125. PINMUX_MARK_BEGIN,
  126. /* Hardware manual Table 25-1 (Function 0-7) */
  127. VBUS_0_MARK,
  128. GPI0_MARK,
  129. GPI1_MARK,
  130. GPI2_MARK,
  131. GPI3_MARK,
  132. GPI4_MARK,
  133. GPI5_MARK,
  134. GPI6_MARK,
  135. GPI7_MARK,
  136. SCIFA7_RXD_MARK,
  137. SCIFA7_CTS__MARK,
  138. GPO7_MARK, MFG0_OUT2_MARK,
  139. GPO6_MARK, MFG1_OUT2_MARK,
  140. GPO5_MARK, SCIFA0_SCK_MARK, FSICOSLDT3_MARK, PORT16_VIO_CKOR_MARK,
  141. SCIFA0_TXD_MARK,
  142. SCIFA7_TXD_MARK,
  143. SCIFA7_RTS__MARK, PORT19_VIO_CKO2_MARK,
  144. GPO0_MARK,
  145. GPO1_MARK,
  146. GPO2_MARK, STATUS0_MARK,
  147. GPO3_MARK, STATUS1_MARK,
  148. GPO4_MARK, STATUS2_MARK,
  149. VINT_MARK,
  150. TCKON_MARK,
  151. XDVFS1_MARK, PORT27_I2C_SCL2_MARK, PORT27_I2C_SCL3_MARK, \
  152. MFG0_OUT1_MARK, PORT27_IROUT_MARK,
  153. XDVFS2_MARK, PORT28_I2C_SDA2_MARK, PORT28_I2C_SDA3_MARK, \
  154. PORT28_TPU1TO1_MARK,
  155. SIM_RST_MARK, PORT29_TPU1TO1_MARK,
  156. SIM_CLK_MARK, PORT30_VIO_CKOR_MARK,
  157. SIM_D_MARK, PORT31_IROUT_MARK,
  158. SCIFA4_TXD_MARK,
  159. SCIFA4_RXD_MARK, XWUP_MARK,
  160. SCIFA4_RTS__MARK,
  161. SCIFA4_CTS__MARK,
  162. FSIBOBT_MARK, FSIBIBT_MARK,
  163. FSIBOLR_MARK, FSIBILR_MARK,
  164. FSIBOSLD_MARK,
  165. FSIBISLD_MARK,
  166. VACK_MARK,
  167. XTAL1L_MARK,
  168. SCIFA0_RTS__MARK, FSICOSLDT2_MARK,
  169. SCIFA0_RXD_MARK,
  170. SCIFA0_CTS__MARK, FSICOSLDT1_MARK,
  171. FSICOBT_MARK, FSICIBT_MARK, FSIDOBT_MARK, FSIDIBT_MARK,
  172. FSICOLR_MARK, FSICILR_MARK, FSIDOLR_MARK, FSIDILR_MARK,
  173. FSICOSLD_MARK, PORT47_FSICSPDIF_MARK,
  174. FSICISLD_MARK, FSIDISLD_MARK,
  175. FSIACK_MARK, PORT49_IRDA_OUT_MARK, PORT49_IROUT_MARK, FSIAOMC_MARK,
  176. FSIAOLR_MARK, BBIF2_TSYNC2_MARK, TPU2TO2_MARK, FSIAILR_MARK,
  177. FSIAOBT_MARK, BBIF2_TSCK2_MARK, TPU2TO3_MARK, FSIAIBT_MARK,
  178. FSIAOSLD_MARK, BBIF2_TXD2_MARK,
  179. FSIASPDIF_MARK, PORT53_IRDA_IN_MARK, TPU3TO3_MARK, FSIBSPDIF_MARK, \
  180. PORT53_FSICSPDIF_MARK,
  181. FSIBCK_MARK, PORT54_IRDA_FIRSEL_MARK, TPU3TO2_MARK, FSIBOMC_MARK, \
  182. FSICCK_MARK, FSICOMC_MARK,
  183. FSIAISLD_MARK, TPU0TO0_MARK,
  184. A0_MARK, BS__MARK,
  185. A12_MARK, PORT58_KEYOUT7_MARK, TPU4TO2_MARK,
  186. A13_MARK, PORT59_KEYOUT6_MARK, TPU0TO1_MARK,
  187. A14_MARK, KEYOUT5_MARK,
  188. A15_MARK, KEYOUT4_MARK,
  189. A16_MARK, KEYOUT3_MARK, MSIOF0_SS1_MARK,
  190. A17_MARK, KEYOUT2_MARK, MSIOF0_TSYNC_MARK,
  191. A18_MARK, KEYOUT1_MARK, MSIOF0_TSCK_MARK,
  192. A19_MARK, KEYOUT0_MARK, MSIOF0_TXD_MARK,
  193. A20_MARK, KEYIN0_MARK, MSIOF0_RSCK_MARK,
  194. A21_MARK, KEYIN1_MARK, MSIOF0_RSYNC_MARK,
  195. A22_MARK, KEYIN2_MARK, MSIOF0_MCK0_MARK,
  196. A23_MARK, KEYIN3_MARK, MSIOF0_MCK1_MARK,
  197. A24_MARK, KEYIN4_MARK, MSIOF0_RXD_MARK,
  198. A25_MARK, KEYIN5_MARK, MSIOF0_SS2_MARK,
  199. A26_MARK, KEYIN6_MARK,
  200. KEYIN7_MARK,
  201. D0_NAF0_MARK,
  202. D1_NAF1_MARK,
  203. D2_NAF2_MARK,
  204. D3_NAF3_MARK,
  205. D4_NAF4_MARK,
  206. D5_NAF5_MARK,
  207. D6_NAF6_MARK,
  208. D7_NAF7_MARK,
  209. D8_NAF8_MARK,
  210. D9_NAF9_MARK,
  211. D10_NAF10_MARK,
  212. D11_NAF11_MARK,
  213. D12_NAF12_MARK,
  214. D13_NAF13_MARK,
  215. D14_NAF14_MARK,
  216. D15_NAF15_MARK,
  217. CS4__MARK,
  218. CS5A__MARK, PORT91_RDWR_MARK,
  219. CS5B__MARK, FCE1__MARK,
  220. CS6B__MARK, DACK0_MARK,
  221. FCE0__MARK, CS6A__MARK,
  222. WAIT__MARK, DREQ0_MARK,
  223. RD__FSC_MARK,
  224. WE0__FWE_MARK, RDWR_FWE_MARK,
  225. WE1__MARK,
  226. FRB_MARK,
  227. CKO_MARK,
  228. NBRSTOUT__MARK,
  229. NBRST__MARK,
  230. BBIF2_TXD_MARK,
  231. BBIF2_RXD_MARK,
  232. BBIF2_SYNC_MARK,
  233. BBIF2_SCK_MARK,
  234. SCIFA3_CTS__MARK, MFG3_IN2_MARK,
  235. SCIFA3_RXD_MARK, MFG3_IN1_MARK,
  236. BBIF1_SS2_MARK, SCIFA3_RTS__MARK, MFG3_OUT1_MARK,
  237. SCIFA3_TXD_MARK,
  238. HSI_RX_DATA_MARK, BBIF1_RXD_MARK,
  239. HSI_TX_WAKE_MARK, BBIF1_TSCK_MARK,
  240. HSI_TX_DATA_MARK, BBIF1_TSYNC_MARK,
  241. HSI_TX_READY_MARK, BBIF1_TXD_MARK,
  242. HSI_RX_READY_MARK, BBIF1_RSCK_MARK, PORT115_I2C_SCL2_MARK, \
  243. PORT115_I2C_SCL3_MARK,
  244. HSI_RX_WAKE_MARK, BBIF1_RSYNC_MARK, PORT116_I2C_SDA2_MARK, \
  245. PORT116_I2C_SDA3_MARK,
  246. HSI_RX_FLAG_MARK, BBIF1_SS1_MARK, BBIF1_FLOW_MARK,
  247. HSI_TX_FLAG_MARK,
  248. VIO_VD_MARK, PORT128_LCD2VSYN_MARK, VIO2_VD_MARK, LCD2D0_MARK,
  249. VIO_HD_MARK, PORT129_LCD2HSYN_MARK, PORT129_LCD2CS__MARK, \
  250. VIO2_HD_MARK, LCD2D1_MARK,
  251. VIO_D0_MARK, PORT130_MSIOF2_RXD_MARK, LCD2D10_MARK,
  252. VIO_D1_MARK, PORT131_KEYOUT6_MARK, PORT131_MSIOF2_SS1_MARK, \
  253. PORT131_KEYOUT11_MARK, LCD2D11_MARK,
  254. VIO_D2_MARK, PORT132_KEYOUT7_MARK, PORT132_MSIOF2_SS2_MARK, \
  255. PORT132_KEYOUT10_MARK, LCD2D12_MARK,
  256. VIO_D3_MARK, MSIOF2_TSYNC_MARK, LCD2D13_MARK,
  257. VIO_D4_MARK, MSIOF2_TXD_MARK, LCD2D14_MARK,
  258. VIO_D5_MARK, MSIOF2_TSCK_MARK, LCD2D15_MARK,
  259. VIO_D6_MARK, PORT136_KEYOUT8_MARK, LCD2D16_MARK,
  260. VIO_D7_MARK, PORT137_KEYOUT9_MARK, LCD2D17_MARK,
  261. VIO_D8_MARK, PORT138_KEYOUT8_MARK, VIO2_D0_MARK, LCD2D6_MARK,
  262. VIO_D9_MARK, PORT139_KEYOUT9_MARK, VIO2_D1_MARK, LCD2D7_MARK,
  263. VIO_D10_MARK, TPU0TO2_MARK, VIO2_D2_MARK, LCD2D8_MARK,
  264. VIO_D11_MARK, TPU0TO3_MARK, VIO2_D3_MARK, LCD2D9_MARK,
  265. VIO_D12_MARK, PORT142_KEYOUT10_MARK, VIO2_D4_MARK, LCD2D2_MARK,
  266. VIO_D13_MARK, PORT143_KEYOUT11_MARK, PORT143_KEYOUT6_MARK, \
  267. VIO2_D5_MARK, LCD2D3_MARK,
  268. VIO_D14_MARK, PORT144_KEYOUT7_MARK, VIO2_D6_MARK, LCD2D4_MARK,
  269. VIO_D15_MARK, TPU1TO3_MARK, PORT145_LCD2DISP_MARK, \
  270. PORT145_LCD2RS_MARK, VIO2_D7_MARK, LCD2D5_MARK,
  271. VIO_CLK_MARK, LCD2DCK_MARK, PORT146_LCD2WR__MARK, VIO2_CLK_MARK, \
  272. LCD2D18_MARK,
  273. VIO_FIELD_MARK, LCD2RD__MARK, VIO2_FIELD_MARK, LCD2D19_MARK,
  274. VIO_CKO_MARK,
  275. A27_MARK, PORT149_RDWR_MARK, MFG0_IN1_MARK, PORT149_KEYOUT9_MARK,
  276. MFG0_IN2_MARK,
  277. TS_SPSYNC3_MARK, MSIOF2_RSCK_MARK,
  278. TS_SDAT3_MARK, MSIOF2_RSYNC_MARK,
  279. TPU1TO2_MARK, TS_SDEN3_MARK, PORT153_MSIOF2_SS1_MARK,
  280. SCIFA2_TXD1_MARK, MSIOF2_MCK0_MARK,
  281. SCIFA2_RXD1_MARK, MSIOF2_MCK1_MARK,
  282. SCIFA2_RTS1__MARK, PORT156_MSIOF2_SS2_MARK,
  283. SCIFA2_CTS1__MARK, PORT157_MSIOF2_RXD_MARK,
  284. DINT__MARK, SCIFA2_SCK1_MARK, TS_SCK3_MARK,
  285. PORT159_SCIFB_SCK_MARK, PORT159_SCIFA5_SCK_MARK, NMI_MARK,
  286. PORT160_SCIFB_TXD_MARK, PORT160_SCIFA5_TXD_MARK,
  287. PORT161_SCIFB_CTS__MARK, PORT161_SCIFA5_CTS__MARK,
  288. PORT162_SCIFB_RXD_MARK, PORT162_SCIFA5_RXD_MARK,
  289. PORT163_SCIFB_RTS__MARK, PORT163_SCIFA5_RTS__MARK, TPU3TO0_MARK,
  290. LCDD0_MARK,
  291. LCDD1_MARK, PORT193_SCIFA5_CTS__MARK, BBIF2_TSYNC1_MARK,
  292. LCDD2_MARK, PORT194_SCIFA5_RTS__MARK, BBIF2_TSCK1_MARK,
  293. LCDD3_MARK, PORT195_SCIFA5_RXD_MARK, BBIF2_TXD1_MARK,
  294. LCDD4_MARK, PORT196_SCIFA5_TXD_MARK,
  295. LCDD5_MARK, PORT197_SCIFA5_SCK_MARK, MFG2_OUT2_MARK, TPU2TO1_MARK,
  296. LCDD6_MARK,
  297. LCDD7_MARK, TPU4TO1_MARK, MFG4_OUT2_MARK,
  298. LCDD8_MARK, D16_MARK,
  299. LCDD9_MARK, D17_MARK,
  300. LCDD10_MARK, D18_MARK,
  301. LCDD11_MARK, D19_MARK,
  302. LCDD12_MARK, D20_MARK,
  303. LCDD13_MARK, D21_MARK,
  304. LCDD14_MARK, D22_MARK,
  305. LCDD15_MARK, PORT207_MSIOF0L_SS1_MARK, D23_MARK,
  306. LCDD16_MARK, PORT208_MSIOF0L_SS2_MARK, D24_MARK,
  307. LCDD17_MARK, D25_MARK,
  308. LCDD18_MARK, DREQ2_MARK, PORT210_MSIOF0L_SS1_MARK, D26_MARK,
  309. LCDD19_MARK, PORT211_MSIOF0L_SS2_MARK, D27_MARK,
  310. LCDD20_MARK, TS_SPSYNC1_MARK, MSIOF0L_MCK0_MARK, D28_MARK,
  311. LCDD21_MARK, TS_SDAT1_MARK, MSIOF0L_MCK1_MARK, D29_MARK,
  312. LCDD22_MARK, TS_SDEN1_MARK, MSIOF0L_RSCK_MARK, D30_MARK,
  313. LCDD23_MARK, TS_SCK1_MARK, MSIOF0L_RSYNC_MARK, D31_MARK,
  314. LCDDCK_MARK, LCDWR__MARK,
  315. LCDRD__MARK, DACK2_MARK, PORT217_LCD2RS_MARK, MSIOF0L_TSYNC_MARK, \
  316. VIO2_FIELD3_MARK, PORT217_LCD2DISP_MARK,
  317. LCDHSYN_MARK, LCDCS__MARK, LCDCS2__MARK, DACK3_MARK, \
  318. PORT218_VIO_CKOR_MARK,
  319. LCDDISP_MARK, LCDRS_MARK, PORT219_LCD2WR__MARK, DREQ3_MARK, \
  320. MSIOF0L_TSCK_MARK, VIO2_CLK3_MARK, LCD2DCK_2_MARK,
  321. LCDVSYN_MARK, LCDVSYN2_MARK,
  322. LCDLCLK_MARK, DREQ1_MARK, PORT221_LCD2CS__MARK, PWEN_MARK, \
  323. MSIOF0L_RXD_MARK, VIO2_HD3_MARK, PORT221_LCD2HSYN_MARK,
  324. LCDDON_MARK, LCDDON2_MARK, DACK1_MARK, OVCN_MARK, MSIOF0L_TXD_MARK, \
  325. VIO2_VD3_MARK, PORT222_LCD2VSYN_MARK,
  326. SCIFA1_TXD_MARK, OVCN2_MARK,
  327. EXTLP_MARK, SCIFA1_SCK_MARK, PORT226_VIO_CKO2_MARK,
  328. SCIFA1_RTS__MARK, IDIN_MARK,
  329. SCIFA1_RXD_MARK,
  330. SCIFA1_CTS__MARK, MFG1_IN1_MARK,
  331. MSIOF1_TXD_MARK, SCIFA2_TXD2_MARK,
  332. MSIOF1_TSYNC_MARK, SCIFA2_CTS2__MARK,
  333. MSIOF1_TSCK_MARK, SCIFA2_SCK2_MARK,
  334. MSIOF1_RXD_MARK, SCIFA2_RXD2_MARK,
  335. MSIOF1_RSCK_MARK, SCIFA2_RTS2__MARK, VIO2_CLK2_MARK, LCD2D20_MARK,
  336. MSIOF1_RSYNC_MARK, MFG1_IN2_MARK, VIO2_VD2_MARK, LCD2D21_MARK,
  337. MSIOF1_MCK0_MARK, PORT236_I2C_SDA2_MARK,
  338. MSIOF1_MCK1_MARK, PORT237_I2C_SCL2_MARK,
  339. MSIOF1_SS1_MARK, VIO2_FIELD2_MARK, LCD2D22_MARK,
  340. MSIOF1_SS2_MARK, VIO2_HD2_MARK, LCD2D23_MARK,
  341. SCIFA6_TXD_MARK,
  342. PORT241_IRDA_OUT_MARK, PORT241_IROUT_MARK, MFG4_OUT1_MARK, TPU4TO0_MARK,
  343. PORT242_IRDA_IN_MARK, MFG4_IN2_MARK,
  344. PORT243_IRDA_FIRSEL_MARK, PORT243_VIO_CKO2_MARK,
  345. PORT244_SCIFA5_CTS__MARK, MFG2_IN1_MARK, PORT244_SCIFB_CTS__MARK, \
  346. MSIOF2R_RXD_MARK,
  347. PORT245_SCIFA5_RTS__MARK, MFG2_IN2_MARK, PORT245_SCIFB_RTS__MARK, \
  348. MSIOF2R_TXD_MARK,
  349. PORT246_SCIFA5_RXD_MARK, MFG1_OUT1_MARK, PORT246_SCIFB_RXD_MARK, \
  350. TPU1TO0_MARK,
  351. PORT247_SCIFA5_TXD_MARK, MFG3_OUT2_MARK, PORT247_SCIFB_TXD_MARK, \
  352. TPU3TO1_MARK,
  353. PORT248_SCIFA5_SCK_MARK, MFG2_OUT1_MARK, PORT248_SCIFB_SCK_MARK, \
  354. TPU2TO0_MARK, PORT248_I2C_SCL3_MARK, MSIOF2R_TSCK_MARK,
  355. PORT249_IROUT_MARK, MFG4_IN1_MARK, PORT249_I2C_SDA3_MARK, \
  356. MSIOF2R_TSYNC_MARK,
  357. SDHICLK0_MARK,
  358. SDHICD0_MARK,
  359. SDHID0_0_MARK,
  360. SDHID0_1_MARK,
  361. SDHID0_2_MARK,
  362. SDHID0_3_MARK,
  363. SDHICMD0_MARK,
  364. SDHIWP0_MARK,
  365. SDHICLK1_MARK,
  366. SDHID1_0_MARK, TS_SPSYNC2_MARK,
  367. SDHID1_1_MARK, TS_SDAT2_MARK,
  368. SDHID1_2_MARK, TS_SDEN2_MARK,
  369. SDHID1_3_MARK, TS_SCK2_MARK,
  370. SDHICMD1_MARK,
  371. SDHICLK2_MARK,
  372. SDHID2_0_MARK, TS_SPSYNC4_MARK,
  373. SDHID2_1_MARK, TS_SDAT4_MARK,
  374. SDHID2_2_MARK, TS_SDEN4_MARK,
  375. SDHID2_3_MARK, TS_SCK4_MARK,
  376. SDHICMD2_MARK,
  377. MMCCLK0_MARK,
  378. MMCD0_0_MARK,
  379. MMCD0_1_MARK,
  380. MMCD0_2_MARK,
  381. MMCD0_3_MARK,
  382. MMCD0_4_MARK, TS_SPSYNC5_MARK,
  383. MMCD0_5_MARK, TS_SDAT5_MARK,
  384. MMCD0_6_MARK, TS_SDEN5_MARK,
  385. MMCD0_7_MARK, TS_SCK5_MARK,
  386. MMCCMD0_MARK,
  387. RESETOUTS__MARK, EXTAL2OUT_MARK,
  388. MCP_WAIT__MCP_FRB_MARK,
  389. MCP_CKO_MARK, MMCCLK1_MARK,
  390. MCP_D15_MCP_NAF15_MARK,
  391. MCP_D14_MCP_NAF14_MARK,
  392. MCP_D13_MCP_NAF13_MARK,
  393. MCP_D12_MCP_NAF12_MARK,
  394. MCP_D11_MCP_NAF11_MARK,
  395. MCP_D10_MCP_NAF10_MARK,
  396. MCP_D9_MCP_NAF9_MARK,
  397. MCP_D8_MCP_NAF8_MARK, MMCCMD1_MARK,
  398. MCP_D7_MCP_NAF7_MARK, MMCD1_7_MARK,
  399. MCP_D6_MCP_NAF6_MARK, MMCD1_6_MARK,
  400. MCP_D5_MCP_NAF5_MARK, MMCD1_5_MARK,
  401. MCP_D4_MCP_NAF4_MARK, MMCD1_4_MARK,
  402. MCP_D3_MCP_NAF3_MARK, MMCD1_3_MARK,
  403. MCP_D2_MCP_NAF2_MARK, MMCD1_2_MARK,
  404. MCP_D1_MCP_NAF1_MARK, MMCD1_1_MARK,
  405. MCP_D0_MCP_NAF0_MARK, MMCD1_0_MARK,
  406. MCP_NBRSTOUT__MARK,
  407. MCP_WE0__MCP_FWE_MARK, MCP_RDWR_MCP_FWE_MARK,
  408. /* MSEL2 special cases */
  409. TSIF2_TS_XX1_MARK,
  410. TSIF2_TS_XX2_MARK,
  411. TSIF2_TS_XX3_MARK,
  412. TSIF2_TS_XX4_MARK,
  413. TSIF2_TS_XX5_MARK,
  414. TSIF1_TS_XX1_MARK,
  415. TSIF1_TS_XX2_MARK,
  416. TSIF1_TS_XX3_MARK,
  417. TSIF1_TS_XX4_MARK,
  418. TSIF1_TS_XX5_MARK,
  419. TSIF0_TS_XX1_MARK,
  420. TSIF0_TS_XX2_MARK,
  421. TSIF0_TS_XX3_MARK,
  422. TSIF0_TS_XX4_MARK,
  423. TSIF0_TS_XX5_MARK,
  424. MST1_TS_XX1_MARK,
  425. MST1_TS_XX2_MARK,
  426. MST1_TS_XX3_MARK,
  427. MST1_TS_XX4_MARK,
  428. MST1_TS_XX5_MARK,
  429. MST0_TS_XX1_MARK,
  430. MST0_TS_XX2_MARK,
  431. MST0_TS_XX3_MARK,
  432. MST0_TS_XX4_MARK,
  433. MST0_TS_XX5_MARK,
  434. /* MSEL3 special cases */
  435. SDHI0_VCCQ_MC0_ON_MARK,
  436. SDHI0_VCCQ_MC0_OFF_MARK,
  437. DEBUG_MON_VIO_MARK,
  438. DEBUG_MON_LCDD_MARK,
  439. LCDC_LCDC0_MARK,
  440. LCDC_LCDC1_MARK,
  441. /* MSEL4 special cases */
  442. IRQ9_MEM_INT_MARK,
  443. IRQ9_MCP_INT_MARK,
  444. A11_MARK,
  445. KEYOUT8_MARK,
  446. TPU4TO3_MARK,
  447. RESETA_N_PU_ON_MARK,
  448. RESETA_N_PU_OFF_MARK,
  449. EDBGREQ_PD_MARK,
  450. EDBGREQ_PU_MARK,
  451. /* Functions with pull-ups */
  452. KEYIN0_PU_MARK,
  453. KEYIN1_PU_MARK,
  454. KEYIN2_PU_MARK,
  455. KEYIN3_PU_MARK,
  456. KEYIN4_PU_MARK,
  457. KEYIN5_PU_MARK,
  458. KEYIN6_PU_MARK,
  459. KEYIN7_PU_MARK,
  460. SDHICD0_PU_MARK,
  461. SDHID0_0_PU_MARK,
  462. SDHID0_1_PU_MARK,
  463. SDHID0_2_PU_MARK,
  464. SDHID0_3_PU_MARK,
  465. SDHICMD0_PU_MARK,
  466. SDHIWP0_PU_MARK,
  467. SDHID1_0_PU_MARK,
  468. SDHID1_1_PU_MARK,
  469. SDHID1_2_PU_MARK,
  470. SDHID1_3_PU_MARK,
  471. SDHICMD1_PU_MARK,
  472. SDHID2_0_PU_MARK,
  473. SDHID2_1_PU_MARK,
  474. SDHID2_2_PU_MARK,
  475. SDHID2_3_PU_MARK,
  476. SDHICMD2_PU_MARK,
  477. MMCCMD0_PU_MARK,
  478. MMCCMD1_PU_MARK,
  479. MMCD0_0_PU_MARK,
  480. MMCD0_1_PU_MARK,
  481. MMCD0_2_PU_MARK,
  482. MMCD0_3_PU_MARK,
  483. MMCD0_4_PU_MARK,
  484. MMCD0_5_PU_MARK,
  485. MMCD0_6_PU_MARK,
  486. MMCD0_7_PU_MARK,
  487. FSIBISLD_PU_MARK,
  488. FSIACK_PU_MARK,
  489. FSIAILR_PU_MARK,
  490. FSIAIBT_PU_MARK,
  491. FSIAISLD_PU_MARK,
  492. PINMUX_MARK_END,
  493. };
  494. static const pinmux_enum_t pinmux_data[] = {
  495. /* specify valid pin states for each pin in GPIO mode */
  496. /* Table 25-1 (I/O and Pull U/D) */
  497. PORT_DATA_I_PD(0),
  498. PORT_DATA_I_PU(1),
  499. PORT_DATA_I_PU(2),
  500. PORT_DATA_I_PU(3),
  501. PORT_DATA_I_PU(4),
  502. PORT_DATA_I_PU(5),
  503. PORT_DATA_I_PU(6),
  504. PORT_DATA_I_PU(7),
  505. PORT_DATA_I_PU(8),
  506. PORT_DATA_I_PD(9),
  507. PORT_DATA_I_PD(10),
  508. PORT_DATA_I_PU_PD(11),
  509. PORT_DATA_IO_PU_PD(12),
  510. PORT_DATA_IO_PU_PD(13),
  511. PORT_DATA_IO_PU_PD(14),
  512. PORT_DATA_IO_PU_PD(15),
  513. PORT_DATA_IO_PD(16),
  514. PORT_DATA_IO_PD(17),
  515. PORT_DATA_IO_PU(18),
  516. PORT_DATA_IO_PU(19),
  517. PORT_DATA_O(20),
  518. PORT_DATA_O(21),
  519. PORT_DATA_O(22),
  520. PORT_DATA_O(23),
  521. PORT_DATA_O(24),
  522. PORT_DATA_I_PD(25),
  523. PORT_DATA_I_PD(26),
  524. PORT_DATA_IO_PU(27),
  525. PORT_DATA_IO_PU(28),
  526. PORT_DATA_IO_PD(29),
  527. PORT_DATA_IO_PD(30),
  528. PORT_DATA_IO_PU(31),
  529. PORT_DATA_IO_PD(32),
  530. PORT_DATA_I_PU_PD(33),
  531. PORT_DATA_IO_PD(34),
  532. PORT_DATA_I_PU_PD(35),
  533. PORT_DATA_IO_PD(36),
  534. PORT_DATA_IO(37),
  535. PORT_DATA_O(38),
  536. PORT_DATA_I_PU(39),
  537. PORT_DATA_I_PU_PD(40),
  538. PORT_DATA_O(41),
  539. PORT_DATA_IO_PD(42),
  540. PORT_DATA_IO_PU_PD(43),
  541. PORT_DATA_IO_PU_PD(44),
  542. PORT_DATA_IO_PD(45),
  543. PORT_DATA_IO_PD(46),
  544. PORT_DATA_IO_PD(47),
  545. PORT_DATA_I_PD(48),
  546. PORT_DATA_IO_PU_PD(49),
  547. PORT_DATA_IO_PD(50),
  548. PORT_DATA_IO_PD(51),
  549. PORT_DATA_O(52),
  550. PORT_DATA_IO_PU_PD(53),
  551. PORT_DATA_IO_PU_PD(54),
  552. PORT_DATA_IO_PD(55),
  553. PORT_DATA_I_PU_PD(56),
  554. PORT_DATA_IO(57),
  555. PORT_DATA_IO(58),
  556. PORT_DATA_IO(59),
  557. PORT_DATA_IO(60),
  558. PORT_DATA_IO(61),
  559. PORT_DATA_IO_PD(62),
  560. PORT_DATA_IO_PD(63),
  561. PORT_DATA_IO_PU_PD(64),
  562. PORT_DATA_IO_PD(65),
  563. PORT_DATA_IO_PU_PD(66),
  564. PORT_DATA_IO_PU_PD(67),
  565. PORT_DATA_IO_PU_PD(68),
  566. PORT_DATA_IO_PU_PD(69),
  567. PORT_DATA_IO_PU_PD(70),
  568. PORT_DATA_IO_PU_PD(71),
  569. PORT_DATA_IO_PU_PD(72),
  570. PORT_DATA_I_PU_PD(73),
  571. PORT_DATA_IO_PU(74),
  572. PORT_DATA_IO_PU(75),
  573. PORT_DATA_IO_PU(76),
  574. PORT_DATA_IO_PU(77),
  575. PORT_DATA_IO_PU(78),
  576. PORT_DATA_IO_PU(79),
  577. PORT_DATA_IO_PU(80),
  578. PORT_DATA_IO_PU(81),
  579. PORT_DATA_IO_PU(82),
  580. PORT_DATA_IO_PU(83),
  581. PORT_DATA_IO_PU(84),
  582. PORT_DATA_IO_PU(85),
  583. PORT_DATA_IO_PU(86),
  584. PORT_DATA_IO_PU(87),
  585. PORT_DATA_IO_PU(88),
  586. PORT_DATA_IO_PU(89),
  587. PORT_DATA_O(90),
  588. PORT_DATA_IO_PU(91),
  589. PORT_DATA_O(92),
  590. PORT_DATA_IO_PU(93),
  591. PORT_DATA_O(94),
  592. PORT_DATA_I_PU_PD(95),
  593. PORT_DATA_IO(96),
  594. PORT_DATA_IO(97),
  595. PORT_DATA_IO(98),
  596. PORT_DATA_I_PU(99),
  597. PORT_DATA_O(100),
  598. PORT_DATA_O(101),
  599. PORT_DATA_I_PU(102),
  600. PORT_DATA_IO_PD(103),
  601. PORT_DATA_I_PU_PD(104),
  602. PORT_DATA_I_PD(105),
  603. PORT_DATA_I_PD(106),
  604. PORT_DATA_I_PU_PD(107),
  605. PORT_DATA_I_PU_PD(108),
  606. PORT_DATA_IO_PD(109),
  607. PORT_DATA_IO_PD(110),
  608. PORT_DATA_IO_PU_PD(111),
  609. PORT_DATA_IO_PU_PD(112),
  610. PORT_DATA_IO_PU_PD(113),
  611. PORT_DATA_IO_PD(114),
  612. PORT_DATA_IO_PU(115),
  613. PORT_DATA_IO_PU(116),
  614. PORT_DATA_IO_PU_PD(117),
  615. PORT_DATA_IO_PU_PD(118),
  616. PORT_DATA_IO_PD(128),
  617. PORT_DATA_IO_PD(129),
  618. PORT_DATA_IO_PU_PD(130),
  619. PORT_DATA_IO_PD(131),
  620. PORT_DATA_IO_PD(132),
  621. PORT_DATA_IO_PD(133),
  622. PORT_DATA_IO_PU_PD(134),
  623. PORT_DATA_IO_PU_PD(135),
  624. PORT_DATA_IO_PU_PD(136),
  625. PORT_DATA_IO_PU_PD(137),
  626. PORT_DATA_IO_PD(138),
  627. PORT_DATA_IO_PD(139),
  628. PORT_DATA_IO_PD(140),
  629. PORT_DATA_IO_PD(141),
  630. PORT_DATA_IO_PD(142),
  631. PORT_DATA_IO_PD(143),
  632. PORT_DATA_IO_PU_PD(144),
  633. PORT_DATA_IO_PD(145),
  634. PORT_DATA_IO_PU_PD(146),
  635. PORT_DATA_IO_PU_PD(147),
  636. PORT_DATA_IO_PU_PD(148),
  637. PORT_DATA_IO_PU_PD(149),
  638. PORT_DATA_I_PU_PD(150),
  639. PORT_DATA_IO_PU_PD(151),
  640. PORT_DATA_IO_PU_PD(152),
  641. PORT_DATA_IO_PD(153),
  642. PORT_DATA_IO_PD(154),
  643. PORT_DATA_I_PU_PD(155),
  644. PORT_DATA_IO_PU_PD(156),
  645. PORT_DATA_I_PD(157),
  646. PORT_DATA_IO_PD(158),
  647. PORT_DATA_IO_PU_PD(159),
  648. PORT_DATA_IO_PU_PD(160),
  649. PORT_DATA_I_PU_PD(161),
  650. PORT_DATA_I_PU_PD(162),
  651. PORT_DATA_IO_PU_PD(163),
  652. PORT_DATA_I_PU_PD(164),
  653. PORT_DATA_IO_PD(192),
  654. PORT_DATA_IO_PU_PD(193),
  655. PORT_DATA_IO_PD(194),
  656. PORT_DATA_IO_PU_PD(195),
  657. PORT_DATA_IO_PD(196),
  658. PORT_DATA_IO_PD(197),
  659. PORT_DATA_IO_PD(198),
  660. PORT_DATA_IO_PD(199),
  661. PORT_DATA_IO_PU_PD(200),
  662. PORT_DATA_IO_PU_PD(201),
  663. PORT_DATA_IO_PU_PD(202),
  664. PORT_DATA_IO_PU_PD(203),
  665. PORT_DATA_IO_PU_PD(204),
  666. PORT_DATA_IO_PU_PD(205),
  667. PORT_DATA_IO_PU_PD(206),
  668. PORT_DATA_IO_PD(207),
  669. PORT_DATA_IO_PD(208),
  670. PORT_DATA_IO_PD(209),
  671. PORT_DATA_IO_PD(210),
  672. PORT_DATA_IO_PD(211),
  673. PORT_DATA_IO_PD(212),
  674. PORT_DATA_IO_PD(213),
  675. PORT_DATA_IO_PU_PD(214),
  676. PORT_DATA_IO_PU_PD(215),
  677. PORT_DATA_IO_PD(216),
  678. PORT_DATA_IO_PD(217),
  679. PORT_DATA_O(218),
  680. PORT_DATA_IO_PD(219),
  681. PORT_DATA_IO_PD(220),
  682. PORT_DATA_IO_PU_PD(221),
  683. PORT_DATA_IO_PU_PD(222),
  684. PORT_DATA_I_PU_PD(223),
  685. PORT_DATA_I_PU_PD(224),
  686. PORT_DATA_IO_PU_PD(225),
  687. PORT_DATA_O(226),
  688. PORT_DATA_IO_PU_PD(227),
  689. PORT_DATA_I_PU_PD(228),
  690. PORT_DATA_I_PD(229),
  691. PORT_DATA_IO(230),
  692. PORT_DATA_IO_PU_PD(231),
  693. PORT_DATA_IO_PU_PD(232),
  694. PORT_DATA_I_PU_PD(233),
  695. PORT_DATA_IO_PU_PD(234),
  696. PORT_DATA_IO_PU_PD(235),
  697. PORT_DATA_IO_PU_PD(236),
  698. PORT_DATA_IO_PD(237),
  699. PORT_DATA_IO_PU_PD(238),
  700. PORT_DATA_IO_PU_PD(239),
  701. PORT_DATA_IO_PU_PD(240),
  702. PORT_DATA_O(241),
  703. PORT_DATA_I_PD(242),
  704. PORT_DATA_IO_PU_PD(243),
  705. PORT_DATA_IO_PU_PD(244),
  706. PORT_DATA_IO_PU_PD(245),
  707. PORT_DATA_IO_PU_PD(246),
  708. PORT_DATA_IO_PU_PD(247),
  709. PORT_DATA_IO_PU_PD(248),
  710. PORT_DATA_IO_PU_PD(249),
  711. PORT_DATA_IO_PU_PD(250),
  712. PORT_DATA_IO_PU_PD(251),
  713. PORT_DATA_IO_PU_PD(252),
  714. PORT_DATA_IO_PU_PD(253),
  715. PORT_DATA_IO_PU_PD(254),
  716. PORT_DATA_IO_PU_PD(255),
  717. PORT_DATA_IO_PU_PD(256),
  718. PORT_DATA_IO_PU_PD(257),
  719. PORT_DATA_IO_PU_PD(258),
  720. PORT_DATA_IO_PU_PD(259),
  721. PORT_DATA_IO_PU_PD(260),
  722. PORT_DATA_IO_PU_PD(261),
  723. PORT_DATA_IO_PU_PD(262),
  724. PORT_DATA_IO_PU_PD(263),
  725. PORT_DATA_IO_PU_PD(264),
  726. PORT_DATA_IO_PU_PD(265),
  727. PORT_DATA_IO_PU_PD(266),
  728. PORT_DATA_IO_PU_PD(267),
  729. PORT_DATA_IO_PU_PD(268),
  730. PORT_DATA_IO_PU_PD(269),
  731. PORT_DATA_IO_PU_PD(270),
  732. PORT_DATA_IO_PU_PD(271),
  733. PORT_DATA_IO_PU_PD(272),
  734. PORT_DATA_IO_PU_PD(273),
  735. PORT_DATA_IO_PU_PD(274),
  736. PORT_DATA_IO_PU_PD(275),
  737. PORT_DATA_IO_PU_PD(276),
  738. PORT_DATA_IO_PU_PD(277),
  739. PORT_DATA_IO_PU_PD(278),
  740. PORT_DATA_IO_PU_PD(279),
  741. PORT_DATA_IO_PU_PD(280),
  742. PORT_DATA_O(281),
  743. PORT_DATA_O(282),
  744. PORT_DATA_I_PU(288),
  745. PORT_DATA_IO_PU_PD(289),
  746. PORT_DATA_IO_PU_PD(290),
  747. PORT_DATA_IO_PU_PD(291),
  748. PORT_DATA_IO_PU_PD(292),
  749. PORT_DATA_IO_PU_PD(293),
  750. PORT_DATA_IO_PU_PD(294),
  751. PORT_DATA_IO_PU_PD(295),
  752. PORT_DATA_IO_PU_PD(296),
  753. PORT_DATA_IO_PU_PD(297),
  754. PORT_DATA_IO_PU_PD(298),
  755. PORT_DATA_IO_PU_PD(299),
  756. PORT_DATA_IO_PU_PD(300),
  757. PORT_DATA_IO_PU_PD(301),
  758. PORT_DATA_IO_PU_PD(302),
  759. PORT_DATA_IO_PU_PD(303),
  760. PORT_DATA_IO_PU_PD(304),
  761. PORT_DATA_IO_PU_PD(305),
  762. PORT_DATA_O(306),
  763. PORT_DATA_O(307),
  764. PORT_DATA_I_PU(308),
  765. PORT_DATA_O(309),
  766. /* Table 25-1 (Function 0-7) */
  767. PINMUX_DATA(VBUS_0_MARK, PORT0_FN1),
  768. PINMUX_DATA(GPI0_MARK, PORT1_FN1),
  769. PINMUX_DATA(GPI1_MARK, PORT2_FN1),
  770. PINMUX_DATA(GPI2_MARK, PORT3_FN1),
  771. PINMUX_DATA(GPI3_MARK, PORT4_FN1),
  772. PINMUX_DATA(GPI4_MARK, PORT5_FN1),
  773. PINMUX_DATA(GPI5_MARK, PORT6_FN1),
  774. PINMUX_DATA(GPI6_MARK, PORT7_FN1),
  775. PINMUX_DATA(GPI7_MARK, PORT8_FN1),
  776. PINMUX_DATA(SCIFA7_RXD_MARK, PORT12_FN2),
  777. PINMUX_DATA(SCIFA7_CTS__MARK, PORT13_FN2),
  778. PINMUX_DATA(GPO7_MARK, PORT14_FN1), \
  779. PINMUX_DATA(MFG0_OUT2_MARK, PORT14_FN4),
  780. PINMUX_DATA(GPO6_MARK, PORT15_FN1), \
  781. PINMUX_DATA(MFG1_OUT2_MARK, PORT15_FN4),
  782. PINMUX_DATA(GPO5_MARK, PORT16_FN1), \
  783. PINMUX_DATA(SCIFA0_SCK_MARK, PORT16_FN2), \
  784. PINMUX_DATA(FSICOSLDT3_MARK, PORT16_FN3), \
  785. PINMUX_DATA(PORT16_VIO_CKOR_MARK, PORT16_FN4),
  786. PINMUX_DATA(SCIFA0_TXD_MARK, PORT17_FN2),
  787. PINMUX_DATA(SCIFA7_TXD_MARK, PORT18_FN2),
  788. PINMUX_DATA(SCIFA7_RTS__MARK, PORT19_FN2), \
  789. PINMUX_DATA(PORT19_VIO_CKO2_MARK, PORT19_FN3),
  790. PINMUX_DATA(GPO0_MARK, PORT20_FN1),
  791. PINMUX_DATA(GPO1_MARK, PORT21_FN1),
  792. PINMUX_DATA(GPO2_MARK, PORT22_FN1), \
  793. PINMUX_DATA(STATUS0_MARK, PORT22_FN2),
  794. PINMUX_DATA(GPO3_MARK, PORT23_FN1), \
  795. PINMUX_DATA(STATUS1_MARK, PORT23_FN2),
  796. PINMUX_DATA(GPO4_MARK, PORT24_FN1), \
  797. PINMUX_DATA(STATUS2_MARK, PORT24_FN2),
  798. PINMUX_DATA(VINT_MARK, PORT25_FN1),
  799. PINMUX_DATA(TCKON_MARK, PORT26_FN1),
  800. PINMUX_DATA(XDVFS1_MARK, PORT27_FN1), \
  801. PINMUX_DATA(PORT27_I2C_SCL2_MARK, PORT27_FN2, MSEL2CR_MSEL17_0,
  802. MSEL2CR_MSEL16_1), \
  803. PINMUX_DATA(PORT27_I2C_SCL3_MARK, PORT27_FN3, MSEL2CR_MSEL19_0,
  804. MSEL2CR_MSEL18_1), \
  805. PINMUX_DATA(MFG0_OUT1_MARK, PORT27_FN4), \
  806. PINMUX_DATA(PORT27_IROUT_MARK, PORT27_FN7),
  807. PINMUX_DATA(XDVFS2_MARK, PORT28_FN1), \
  808. PINMUX_DATA(PORT28_I2C_SDA2_MARK, PORT28_FN2, MSEL2CR_MSEL17_0,
  809. MSEL2CR_MSEL16_1), \
  810. PINMUX_DATA(PORT28_I2C_SDA3_MARK, PORT28_FN3, MSEL2CR_MSEL19_0,
  811. MSEL2CR_MSEL18_1), \
  812. PINMUX_DATA(PORT28_TPU1TO1_MARK, PORT28_FN7),
  813. PINMUX_DATA(SIM_RST_MARK, PORT29_FN1), \
  814. PINMUX_DATA(PORT29_TPU1TO1_MARK, PORT29_FN4),
  815. PINMUX_DATA(SIM_CLK_MARK, PORT30_FN1), \
  816. PINMUX_DATA(PORT30_VIO_CKOR_MARK, PORT30_FN4),
  817. PINMUX_DATA(SIM_D_MARK, PORT31_FN1), \
  818. PINMUX_DATA(PORT31_IROUT_MARK, PORT31_FN4),
  819. PINMUX_DATA(SCIFA4_TXD_MARK, PORT32_FN2),
  820. PINMUX_DATA(SCIFA4_RXD_MARK, PORT33_FN2), \
  821. PINMUX_DATA(XWUP_MARK, PORT33_FN3),
  822. PINMUX_DATA(SCIFA4_RTS__MARK, PORT34_FN2),
  823. PINMUX_DATA(SCIFA4_CTS__MARK, PORT35_FN2),
  824. PINMUX_DATA(FSIBOBT_MARK, PORT36_FN1), \
  825. PINMUX_DATA(FSIBIBT_MARK, PORT36_FN2),
  826. PINMUX_DATA(FSIBOLR_MARK, PORT37_FN1), \
  827. PINMUX_DATA(FSIBILR_MARK, PORT37_FN2),
  828. PINMUX_DATA(FSIBOSLD_MARK, PORT38_FN1),
  829. PINMUX_DATA(FSIBISLD_MARK, PORT39_FN1),
  830. PINMUX_DATA(VACK_MARK, PORT40_FN1),
  831. PINMUX_DATA(XTAL1L_MARK, PORT41_FN1),
  832. PINMUX_DATA(SCIFA0_RTS__MARK, PORT42_FN2), \
  833. PINMUX_DATA(FSICOSLDT2_MARK, PORT42_FN3),
  834. PINMUX_DATA(SCIFA0_RXD_MARK, PORT43_FN2),
  835. PINMUX_DATA(SCIFA0_CTS__MARK, PORT44_FN2), \
  836. PINMUX_DATA(FSICOSLDT1_MARK, PORT44_FN3),
  837. PINMUX_DATA(FSICOBT_MARK, PORT45_FN1), \
  838. PINMUX_DATA(FSICIBT_MARK, PORT45_FN2), \
  839. PINMUX_DATA(FSIDOBT_MARK, PORT45_FN3), \
  840. PINMUX_DATA(FSIDIBT_MARK, PORT45_FN4),
  841. PINMUX_DATA(FSICOLR_MARK, PORT46_FN1), \
  842. PINMUX_DATA(FSICILR_MARK, PORT46_FN2), \
  843. PINMUX_DATA(FSIDOLR_MARK, PORT46_FN3), \
  844. PINMUX_DATA(FSIDILR_MARK, PORT46_FN4),
  845. PINMUX_DATA(FSICOSLD_MARK, PORT47_FN1), \
  846. PINMUX_DATA(PORT47_FSICSPDIF_MARK, PORT47_FN2),
  847. PINMUX_DATA(FSICISLD_MARK, PORT48_FN1), \
  848. PINMUX_DATA(FSIDISLD_MARK, PORT48_FN3),
  849. PINMUX_DATA(FSIACK_MARK, PORT49_FN1), \
  850. PINMUX_DATA(PORT49_IRDA_OUT_MARK, PORT49_FN2, MSEL4CR_MSEL19_1), \
  851. PINMUX_DATA(PORT49_IROUT_MARK, PORT49_FN4), \
  852. PINMUX_DATA(FSIAOMC_MARK, PORT49_FN5),
  853. PINMUX_DATA(FSIAOLR_MARK, PORT50_FN1), \
  854. PINMUX_DATA(BBIF2_TSYNC2_MARK, PORT50_FN2), \
  855. PINMUX_DATA(TPU2TO2_MARK, PORT50_FN3), \
  856. PINMUX_DATA(FSIAILR_MARK, PORT50_FN5),
  857. PINMUX_DATA(FSIAOBT_MARK, PORT51_FN1), \
  858. PINMUX_DATA(BBIF2_TSCK2_MARK, PORT51_FN2), \
  859. PINMUX_DATA(TPU2TO3_MARK, PORT51_FN3), \
  860. PINMUX_DATA(FSIAIBT_MARK, PORT51_FN5),
  861. PINMUX_DATA(FSIAOSLD_MARK, PORT52_FN1), \
  862. PINMUX_DATA(BBIF2_TXD2_MARK, PORT52_FN2),
  863. PINMUX_DATA(FSIASPDIF_MARK, PORT53_FN1), \
  864. PINMUX_DATA(PORT53_IRDA_IN_MARK, PORT53_FN2, MSEL4CR_MSEL19_1), \
  865. PINMUX_DATA(TPU3TO3_MARK, PORT53_FN3), \
  866. PINMUX_DATA(FSIBSPDIF_MARK, PORT53_FN5), \
  867. PINMUX_DATA(PORT53_FSICSPDIF_MARK, PORT53_FN6),
  868. PINMUX_DATA(FSIBCK_MARK, PORT54_FN1), \
  869. PINMUX_DATA(PORT54_IRDA_FIRSEL_MARK, PORT54_FN2, MSEL4CR_MSEL19_1), \
  870. PINMUX_DATA(TPU3TO2_MARK, PORT54_FN3), \
  871. PINMUX_DATA(FSIBOMC_MARK, PORT54_FN5), \
  872. PINMUX_DATA(FSICCK_MARK, PORT54_FN6), \
  873. PINMUX_DATA(FSICOMC_MARK, PORT54_FN7),
  874. PINMUX_DATA(FSIAISLD_MARK, PORT55_FN1), \
  875. PINMUX_DATA(TPU0TO0_MARK, PORT55_FN3),
  876. PINMUX_DATA(A0_MARK, PORT57_FN1), \
  877. PINMUX_DATA(BS__MARK, PORT57_FN2),
  878. PINMUX_DATA(A12_MARK, PORT58_FN1), \
  879. PINMUX_DATA(PORT58_KEYOUT7_MARK, PORT58_FN2), \
  880. PINMUX_DATA(TPU4TO2_MARK, PORT58_FN4),
  881. PINMUX_DATA(A13_MARK, PORT59_FN1), \
  882. PINMUX_DATA(PORT59_KEYOUT6_MARK, PORT59_FN2), \
  883. PINMUX_DATA(TPU0TO1_MARK, PORT59_FN4),
  884. PINMUX_DATA(A14_MARK, PORT60_FN1), \
  885. PINMUX_DATA(KEYOUT5_MARK, PORT60_FN2),
  886. PINMUX_DATA(A15_MARK, PORT61_FN1), \
  887. PINMUX_DATA(KEYOUT4_MARK, PORT61_FN2),
  888. PINMUX_DATA(A16_MARK, PORT62_FN1), \
  889. PINMUX_DATA(KEYOUT3_MARK, PORT62_FN2), \
  890. PINMUX_DATA(MSIOF0_SS1_MARK, PORT62_FN4, MSEL3CR_MSEL11_0),
  891. PINMUX_DATA(A17_MARK, PORT63_FN1), \
  892. PINMUX_DATA(KEYOUT2_MARK, PORT63_FN2), \
  893. PINMUX_DATA(MSIOF0_TSYNC_MARK, PORT63_FN4, MSEL3CR_MSEL11_0),
  894. PINMUX_DATA(A18_MARK, PORT64_FN1), \
  895. PINMUX_DATA(KEYOUT1_MARK, PORT64_FN2), \
  896. PINMUX_DATA(MSIOF0_TSCK_MARK, PORT64_FN4, MSEL3CR_MSEL11_0),
  897. PINMUX_DATA(A19_MARK, PORT65_FN1), \
  898. PINMUX_DATA(KEYOUT0_MARK, PORT65_FN2), \
  899. PINMUX_DATA(MSIOF0_TXD_MARK, PORT65_FN4, MSEL3CR_MSEL11_0),
  900. PINMUX_DATA(A20_MARK, PORT66_FN1), \
  901. PINMUX_DATA(KEYIN0_MARK, PORT66_FN2), \
  902. PINMUX_DATA(MSIOF0_RSCK_MARK, PORT66_FN4, MSEL3CR_MSEL11_0),
  903. PINMUX_DATA(A21_MARK, PORT67_FN1), \
  904. PINMUX_DATA(KEYIN1_MARK, PORT67_FN2), \
  905. PINMUX_DATA(MSIOF0_RSYNC_MARK, PORT67_FN4, MSEL3CR_MSEL11_0),
  906. PINMUX_DATA(A22_MARK, PORT68_FN1), \
  907. PINMUX_DATA(KEYIN2_MARK, PORT68_FN2), \
  908. PINMUX_DATA(MSIOF0_MCK0_MARK, PORT68_FN4, MSEL3CR_MSEL11_0),
  909. PINMUX_DATA(A23_MARK, PORT69_FN1), \
  910. PINMUX_DATA(KEYIN3_MARK, PORT69_FN2), \
  911. PINMUX_DATA(MSIOF0_MCK1_MARK, PORT69_FN4, MSEL3CR_MSEL11_0),
  912. PINMUX_DATA(A24_MARK, PORT70_FN1), \
  913. PINMUX_DATA(KEYIN4_MARK, PORT70_FN2), \
  914. PINMUX_DATA(MSIOF0_RXD_MARK, PORT70_FN4, MSEL3CR_MSEL11_0),
  915. PINMUX_DATA(A25_MARK, PORT71_FN1), \
  916. PINMUX_DATA(KEYIN5_MARK, PORT71_FN2), \
  917. PINMUX_DATA(MSIOF0_SS2_MARK, PORT71_FN4, MSEL3CR_MSEL11_0),
  918. PINMUX_DATA(A26_MARK, PORT72_FN1), \
  919. PINMUX_DATA(KEYIN6_MARK, PORT72_FN2),
  920. PINMUX_DATA(KEYIN7_MARK, PORT73_FN2),
  921. PINMUX_DATA(D0_NAF0_MARK, PORT74_FN1),
  922. PINMUX_DATA(D1_NAF1_MARK, PORT75_FN1),
  923. PINMUX_DATA(D2_NAF2_MARK, PORT76_FN1),
  924. PINMUX_DATA(D3_NAF3_MARK, PORT77_FN1),
  925. PINMUX_DATA(D4_NAF4_MARK, PORT78_FN1),
  926. PINMUX_DATA(D5_NAF5_MARK, PORT79_FN1),
  927. PINMUX_DATA(D6_NAF6_MARK, PORT80_FN1),
  928. PINMUX_DATA(D7_NAF7_MARK, PORT81_FN1),
  929. PINMUX_DATA(D8_NAF8_MARK, PORT82_FN1),
  930. PINMUX_DATA(D9_NAF9_MARK, PORT83_FN1),
  931. PINMUX_DATA(D10_NAF10_MARK, PORT84_FN1),
  932. PINMUX_DATA(D11_NAF11_MARK, PORT85_FN1),
  933. PINMUX_DATA(D12_NAF12_MARK, PORT86_FN1),
  934. PINMUX_DATA(D13_NAF13_MARK, PORT87_FN1),
  935. PINMUX_DATA(D14_NAF14_MARK, PORT88_FN1),
  936. PINMUX_DATA(D15_NAF15_MARK, PORT89_FN1),
  937. PINMUX_DATA(CS4__MARK, PORT90_FN1),
  938. PINMUX_DATA(CS5A__MARK, PORT91_FN1), \
  939. PINMUX_DATA(PORT91_RDWR_MARK, PORT91_FN2),
  940. PINMUX_DATA(CS5B__MARK, PORT92_FN1), \
  941. PINMUX_DATA(FCE1__MARK, PORT92_FN2),
  942. PINMUX_DATA(CS6B__MARK, PORT93_FN1), \
  943. PINMUX_DATA(DACK0_MARK, PORT93_FN4),
  944. PINMUX_DATA(FCE0__MARK, PORT94_FN1), \
  945. PINMUX_DATA(CS6A__MARK, PORT94_FN2),
  946. PINMUX_DATA(WAIT__MARK, PORT95_FN1), \
  947. PINMUX_DATA(DREQ0_MARK, PORT95_FN2),
  948. PINMUX_DATA(RD__FSC_MARK, PORT96_FN1),
  949. PINMUX_DATA(WE0__FWE_MARK, PORT97_FN1), \
  950. PINMUX_DATA(RDWR_FWE_MARK, PORT97_FN2),
  951. PINMUX_DATA(WE1__MARK, PORT98_FN1),
  952. PINMUX_DATA(FRB_MARK, PORT99_FN1),
  953. PINMUX_DATA(CKO_MARK, PORT100_FN1),
  954. PINMUX_DATA(NBRSTOUT__MARK, PORT101_FN1),
  955. PINMUX_DATA(NBRST__MARK, PORT102_FN1),
  956. PINMUX_DATA(BBIF2_TXD_MARK, PORT103_FN3),
  957. PINMUX_DATA(BBIF2_RXD_MARK, PORT104_FN3),
  958. PINMUX_DATA(BBIF2_SYNC_MARK, PORT105_FN3),
  959. PINMUX_DATA(BBIF2_SCK_MARK, PORT106_FN3),
  960. PINMUX_DATA(SCIFA3_CTS__MARK, PORT107_FN3), \
  961. PINMUX_DATA(MFG3_IN2_MARK, PORT107_FN4),
  962. PINMUX_DATA(SCIFA3_RXD_MARK, PORT108_FN3), \
  963. PINMUX_DATA(MFG3_IN1_MARK, PORT108_FN4),
  964. PINMUX_DATA(BBIF1_SS2_MARK, PORT109_FN2), \
  965. PINMUX_DATA(SCIFA3_RTS__MARK, PORT109_FN3), \
  966. PINMUX_DATA(MFG3_OUT1_MARK, PORT109_FN4),
  967. PINMUX_DATA(SCIFA3_TXD_MARK, PORT110_FN3),
  968. PINMUX_DATA(HSI_RX_DATA_MARK, PORT111_FN1), \
  969. PINMUX_DATA(BBIF1_RXD_MARK, PORT111_FN3),
  970. PINMUX_DATA(HSI_TX_WAKE_MARK, PORT112_FN1), \
  971. PINMUX_DATA(BBIF1_TSCK_MARK, PORT112_FN3),
  972. PINMUX_DATA(HSI_TX_DATA_MARK, PORT113_FN1), \
  973. PINMUX_DATA(BBIF1_TSYNC_MARK, PORT113_FN3),
  974. PINMUX_DATA(HSI_TX_READY_MARK, PORT114_FN1), \
  975. PINMUX_DATA(BBIF1_TXD_MARK, PORT114_FN3),
  976. PINMUX_DATA(HSI_RX_READY_MARK, PORT115_FN1), \
  977. PINMUX_DATA(BBIF1_RSCK_MARK, PORT115_FN3), \
  978. PINMUX_DATA(PORT115_I2C_SCL2_MARK, PORT115_FN5, MSEL2CR_MSEL17_1), \
  979. PINMUX_DATA(PORT115_I2C_SCL3_MARK, PORT115_FN6, MSEL2CR_MSEL19_1),
  980. PINMUX_DATA(HSI_RX_WAKE_MARK, PORT116_FN1), \
  981. PINMUX_DATA(BBIF1_RSYNC_MARK, PORT116_FN3), \
  982. PINMUX_DATA(PORT116_I2C_SDA2_MARK, PORT116_FN5, MSEL2CR_MSEL17_1), \
  983. PINMUX_DATA(PORT116_I2C_SDA3_MARK, PORT116_FN6, MSEL2CR_MSEL19_1),
  984. PINMUX_DATA(HSI_RX_FLAG_MARK, PORT117_FN1), \
  985. PINMUX_DATA(BBIF1_SS1_MARK, PORT117_FN2), \
  986. PINMUX_DATA(BBIF1_FLOW_MARK, PORT117_FN3),
  987. PINMUX_DATA(HSI_TX_FLAG_MARK, PORT118_FN1),
  988. PINMUX_DATA(VIO_VD_MARK, PORT128_FN1), \
  989. PINMUX_DATA(PORT128_LCD2VSYN_MARK, PORT128_FN4, MSEL3CR_MSEL2_0), \
  990. PINMUX_DATA(VIO2_VD_MARK, PORT128_FN6, MSEL4CR_MSEL27_0), \
  991. PINMUX_DATA(LCD2D0_MARK, PORT128_FN7),
  992. PINMUX_DATA(VIO_HD_MARK, PORT129_FN1), \
  993. PINMUX_DATA(PORT129_LCD2HSYN_MARK, PORT129_FN4), \
  994. PINMUX_DATA(PORT129_LCD2CS__MARK, PORT129_FN5), \
  995. PINMUX_DATA(VIO2_HD_MARK, PORT129_FN6, MSEL4CR_MSEL27_0), \
  996. PINMUX_DATA(LCD2D1_MARK, PORT129_FN7),
  997. PINMUX_DATA(VIO_D0_MARK, PORT130_FN1), \
  998. PINMUX_DATA(PORT130_MSIOF2_RXD_MARK, PORT130_FN3, MSEL4CR_MSEL11_0,
  999. MSEL4CR_MSEL10_1), \
  1000. PINMUX_DATA(LCD2D10_MARK, PORT130_FN7),
  1001. PINMUX_DATA(VIO_D1_MARK, PORT131_FN1), \
  1002. PINMUX_DATA(PORT131_KEYOUT6_MARK, PORT131_FN2), \
  1003. PINMUX_DATA(PORT131_MSIOF2_SS1_MARK, PORT131_FN3), \
  1004. PINMUX_DATA(PORT131_KEYOUT11_MARK, PORT131_FN4), \
  1005. PINMUX_DATA(LCD2D11_MARK, PORT131_FN7),
  1006. PINMUX_DATA(VIO_D2_MARK, PORT132_FN1), \
  1007. PINMUX_DATA(PORT132_KEYOUT7_MARK, PORT132_FN2), \
  1008. PINMUX_DATA(PORT132_MSIOF2_SS2_MARK, PORT132_FN3), \
  1009. PINMUX_DATA(PORT132_KEYOUT10_MARK, PORT132_FN4), \
  1010. PINMUX_DATA(LCD2D12_MARK, PORT132_FN7),
  1011. PINMUX_DATA(VIO_D3_MARK, PORT133_FN1), \
  1012. PINMUX_DATA(MSIOF2_TSYNC_MARK, PORT133_FN3, MSEL4CR_MSEL11_0), \
  1013. PINMUX_DATA(LCD2D13_MARK, PORT133_FN7),
  1014. PINMUX_DATA(VIO_D4_MARK, PORT134_FN1), \
  1015. PINMUX_DATA(MSIOF2_TXD_MARK, PORT134_FN3, MSEL4CR_MSEL11_0), \
  1016. PINMUX_DATA(LCD2D14_MARK, PORT134_FN7),
  1017. PINMUX_DATA(VIO_D5_MARK, PORT135_FN1), \
  1018. PINMUX_DATA(MSIOF2_TSCK_MARK, PORT135_FN3, MSEL4CR_MSEL11_0), \
  1019. PINMUX_DATA(LCD2D15_MARK, PORT135_FN7),
  1020. PINMUX_DATA(VIO_D6_MARK, PORT136_FN1), \
  1021. PINMUX_DATA(PORT136_KEYOUT8_MARK, PORT136_FN2), \
  1022. PINMUX_DATA(LCD2D16_MARK, PORT136_FN7),
  1023. PINMUX_DATA(VIO_D7_MARK, PORT137_FN1), \
  1024. PINMUX_DATA(PORT137_KEYOUT9_MARK, PORT137_FN2), \
  1025. PINMUX_DATA(LCD2D17_MARK, PORT137_FN7),
  1026. PINMUX_DATA(VIO_D8_MARK, PORT138_FN1), \
  1027. PINMUX_DATA(PORT138_KEYOUT8_MARK, PORT138_FN2), \
  1028. PINMUX_DATA(VIO2_D0_MARK, PORT138_FN6), \
  1029. PINMUX_DATA(LCD2D6_MARK, PORT138_FN7),
  1030. PINMUX_DATA(VIO_D9_MARK, PORT139_FN1), \
  1031. PINMUX_DATA(PORT139_KEYOUT9_MARK, PORT139_FN2), \
  1032. PINMUX_DATA(VIO2_D1_MARK, PORT139_FN6), \
  1033. PINMUX_DATA(LCD2D7_MARK, PORT139_FN7),
  1034. PINMUX_DATA(VIO_D10_MARK, PORT140_FN1), \
  1035. PINMUX_DATA(TPU0TO2_MARK, PORT140_FN4), \
  1036. PINMUX_DATA(VIO2_D2_MARK, PORT140_FN6), \
  1037. PINMUX_DATA(LCD2D8_MARK, PORT140_FN7),
  1038. PINMUX_DATA(VIO_D11_MARK, PORT141_FN1), \
  1039. PINMUX_DATA(TPU0TO3_MARK, PORT141_FN4), \
  1040. PINMUX_DATA(VIO2_D3_MARK, PORT141_FN6), \
  1041. PINMUX_DATA(LCD2D9_MARK, PORT141_FN7),
  1042. PINMUX_DATA(VIO_D12_MARK, PORT142_FN1), \
  1043. PINMUX_DATA(PORT142_KEYOUT10_MARK, PORT142_FN2), \
  1044. PINMUX_DATA(VIO2_D4_MARK, PORT142_FN6), \
  1045. PINMUX_DATA(LCD2D2_MARK, PORT142_FN7),
  1046. PINMUX_DATA(VIO_D13_MARK, PORT143_FN1), \
  1047. PINMUX_DATA(PORT143_KEYOUT11_MARK, PORT143_FN2), \
  1048. PINMUX_DATA(PORT143_KEYOUT6_MARK, PORT143_FN3), \
  1049. PINMUX_DATA(VIO2_D5_MARK, PORT143_FN6), \
  1050. PINMUX_DATA(LCD2D3_MARK, PORT143_FN7),
  1051. PINMUX_DATA(VIO_D14_MARK, PORT144_FN1), \
  1052. PINMUX_DATA(PORT144_KEYOUT7_MARK, PORT144_FN2), \
  1053. PINMUX_DATA(VIO2_D6_MARK, PORT144_FN6), \
  1054. PINMUX_DATA(LCD2D4_MARK, PORT144_FN7),
  1055. PINMUX_DATA(VIO_D15_MARK, PORT145_FN1), \
  1056. PINMUX_DATA(TPU1TO3_MARK, PORT145_FN3), \
  1057. PINMUX_DATA(PORT145_LCD2DISP_MARK, PORT145_FN4), \
  1058. PINMUX_DATA(PORT145_LCD2RS_MARK, PORT145_FN5), \
  1059. PINMUX_DATA(VIO2_D7_MARK, PORT145_FN6), \
  1060. PINMUX_DATA(LCD2D5_MARK, PORT145_FN7),
  1061. PINMUX_DATA(VIO_CLK_MARK, PORT146_FN1), \
  1062. PINMUX_DATA(LCD2DCK_MARK, PORT146_FN4), \
  1063. PINMUX_DATA(PORT146_LCD2WR__MARK, PORT146_FN5), \
  1064. PINMUX_DATA(VIO2_CLK_MARK, PORT146_FN6, MSEL4CR_MSEL27_0), \
  1065. PINMUX_DATA(LCD2D18_MARK, PORT146_FN7),
  1066. PINMUX_DATA(VIO_FIELD_MARK, PORT147_FN1), \
  1067. PINMUX_DATA(LCD2RD__MARK, PORT147_FN4), \
  1068. PINMUX_DATA(VIO2_FIELD_MARK, PORT147_FN6, MSEL4CR_MSEL27_0), \
  1069. PINMUX_DATA(LCD2D19_MARK, PORT147_FN7),
  1070. PINMUX_DATA(VIO_CKO_MARK, PORT148_FN1),
  1071. PINMUX_DATA(A27_MARK, PORT149_FN1), \
  1072. PINMUX_DATA(PORT149_RDWR_MARK, PORT149_FN2), \
  1073. PINMUX_DATA(MFG0_IN1_MARK, PORT149_FN3), \
  1074. PINMUX_DATA(PORT149_KEYOUT9_MARK, PORT149_FN4),
  1075. PINMUX_DATA(MFG0_IN2_MARK, PORT150_FN3),
  1076. PINMUX_DATA(TS_SPSYNC3_MARK, PORT151_FN4), \
  1077. PINMUX_DATA(MSIOF2_RSCK_MARK, PORT151_FN5),
  1078. PINMUX_DATA(TS_SDAT3_MARK, PORT152_FN4), \
  1079. PINMUX_DATA(MSIOF2_RSYNC_MARK, PORT152_FN5),
  1080. PINMUX_DATA(TPU1TO2_MARK, PORT153_FN3), \
  1081. PINMUX_DATA(TS_SDEN3_MARK, PORT153_FN4), \
  1082. PINMUX_DATA(PORT153_MSIOF2_SS1_MARK, PORT153_FN5),
  1083. PINMUX_DATA(SCIFA2_TXD1_MARK, PORT154_FN2, MSEL3CR_MSEL9_0), \
  1084. PINMUX_DATA(MSIOF2_MCK0_MARK, PORT154_FN5),
  1085. PINMUX_DATA(SCIFA2_RXD1_MARK, PORT155_FN2, MSEL3CR_MSEL9_0), \
  1086. PINMUX_DATA(MSIOF2_MCK1_MARK, PORT155_FN5),
  1087. PINMUX_DATA(SCIFA2_RTS1__MARK, PORT156_FN2, MSEL3CR_MSEL9_0), \
  1088. PINMUX_DATA(PORT156_MSIOF2_SS2_MARK, PORT156_FN5),
  1089. PINMUX_DATA(SCIFA2_CTS1__MARK, PORT157_FN2, MSEL3CR_MSEL9_0), \
  1090. PINMUX_DATA(PORT157_MSIOF2_RXD_MARK, PORT157_FN5, MSEL4CR_MSEL11_0,
  1091. MSEL4CR_MSEL10_0),
  1092. PINMUX_DATA(DINT__MARK, PORT158_FN1), \
  1093. PINMUX_DATA(SCIFA2_SCK1_MARK, PORT158_FN2, MSEL3CR_MSEL9_0), \
  1094. PINMUX_DATA(TS_SCK3_MARK, PORT158_FN4),
  1095. PINMUX_DATA(PORT159_SCIFB_SCK_MARK, PORT159_FN1, MSEL4CR_MSEL22_0), \
  1096. PINMUX_DATA(PORT159_SCIFA5_SCK_MARK, PORT159_FN2, MSEL4CR_MSEL21_1), \
  1097. PINMUX_DATA(NMI_MARK, PORT159_FN3),
  1098. PINMUX_DATA(PORT160_SCIFB_TXD_MARK, PORT160_FN1, MSEL4CR_MSEL22_0), \
  1099. PINMUX_DATA(PORT160_SCIFA5_TXD_MARK, PORT160_FN2, MSEL4CR_MSEL21_1),
  1100. PINMUX_DATA(PORT161_SCIFB_CTS__MARK, PORT161_FN1, MSEL4CR_MSEL22_0), \
  1101. PINMUX_DATA(PORT161_SCIFA5_CTS__MARK, PORT161_FN2, MSEL4CR_MSEL21_1),
  1102. PINMUX_DATA(PORT162_SCIFB_RXD_MARK, PORT162_FN1, MSEL4CR_MSEL22_0), \
  1103. PINMUX_DATA(PORT162_SCIFA5_RXD_MARK, PORT162_FN2, MSEL4CR_MSEL21_1),
  1104. PINMUX_DATA(PORT163_SCIFB_RTS__MARK, PORT163_FN1, MSEL4CR_MSEL22_0), \
  1105. PINMUX_DATA(PORT163_SCIFA5_RTS__MARK, PORT163_FN2, MSEL4CR_MSEL21_1), \
  1106. PINMUX_DATA(TPU3TO0_MARK, PORT163_FN5),
  1107. PINMUX_DATA(LCDD0_MARK, PORT192_FN1),
  1108. PINMUX_DATA(LCDD1_MARK, PORT193_FN1), \
  1109. PINMUX_DATA(PORT193_SCIFA5_CTS__MARK, PORT193_FN3, MSEL4CR_MSEL21_0,
  1110. MSEL4CR_MSEL20_1), \
  1111. PINMUX_DATA(BBIF2_TSYNC1_MARK, PORT193_FN5),
  1112. PINMUX_DATA(LCDD2_MARK, PORT194_FN1), \
  1113. PINMUX_DATA(PORT194_SCIFA5_RTS__MARK, PORT194_FN3, MSEL4CR_MSEL21_0,
  1114. MSEL4CR_MSEL20_1), \
  1115. PINMUX_DATA(BBIF2_TSCK1_MARK, PORT194_FN5),
  1116. PINMUX_DATA(LCDD3_MARK, PORT195_FN1), \
  1117. PINMUX_DATA(PORT195_SCIFA5_RXD_MARK, PORT195_FN3, MSEL4CR_MSEL21_0,
  1118. MSEL4CR_MSEL20_1), \
  1119. PINMUX_DATA(BBIF2_TXD1_MARK, PORT195_FN5),
  1120. PINMUX_DATA(LCDD4_MARK, PORT196_FN1), \
  1121. PINMUX_DATA(PORT196_SCIFA5_TXD_MARK, PORT196_FN3, MSEL4CR_MSEL21_0,
  1122. MSEL4CR_MSEL20_1),
  1123. PINMUX_DATA(LCDD5_MARK, PORT197_FN1), \
  1124. PINMUX_DATA(PORT197_SCIFA5_SCK_MARK, PORT197_FN3, MSEL4CR_MSEL21_0,
  1125. MSEL4CR_MSEL20_1), \
  1126. PINMUX_DATA(MFG2_OUT2_MARK, PORT197_FN5), \
  1127. PINMUX_DATA(TPU2TO1_MARK, PORT197_FN7),
  1128. PINMUX_DATA(LCDD6_MARK, PORT198_FN1),
  1129. PINMUX_DATA(LCDD7_MARK, PORT199_FN1), \
  1130. PINMUX_DATA(TPU4TO1_MARK, PORT199_FN2), \
  1131. PINMUX_DATA(MFG4_OUT2_MARK, PORT199_FN5),
  1132. PINMUX_DATA(LCDD8_MARK, PORT200_FN1), \
  1133. PINMUX_DATA(D16_MARK, PORT200_FN6),
  1134. PINMUX_DATA(LCDD9_MARK, PORT201_FN1), \
  1135. PINMUX_DATA(D17_MARK, PORT201_FN6),
  1136. PINMUX_DATA(LCDD10_MARK, PORT202_FN1), \
  1137. PINMUX_DATA(D18_MARK, PORT202_FN6),
  1138. PINMUX_DATA(LCDD11_MARK, PORT203_FN1), \
  1139. PINMUX_DATA(D19_MARK, PORT203_FN6),
  1140. PINMUX_DATA(LCDD12_MARK, PORT204_FN1), \
  1141. PINMUX_DATA(D20_MARK, PORT204_FN6),
  1142. PINMUX_DATA(LCDD13_MARK, PORT205_FN1), \
  1143. PINMUX_DATA(D21_MARK, PORT205_FN6),
  1144. PINMUX_DATA(LCDD14_MARK, PORT206_FN1), \
  1145. PINMUX_DATA(D22_MARK, PORT206_FN6),
  1146. PINMUX_DATA(LCDD15_MARK, PORT207_FN1), \
  1147. PINMUX_DATA(PORT207_MSIOF0L_SS1_MARK, PORT207_FN2, MSEL3CR_MSEL11_1), \
  1148. PINMUX_DATA(D23_MARK, PORT207_FN6),
  1149. PINMUX_DATA(LCDD16_MARK, PORT208_FN1), \
  1150. PINMUX_DATA(PORT208_MSIOF0L_SS2_MARK, PORT208_FN2, MSEL3CR_MSEL11_1), \
  1151. PINMUX_DATA(D24_MARK, PORT208_FN6),
  1152. PINMUX_DATA(LCDD17_MARK, PORT209_FN1), \
  1153. PINMUX_DATA(D25_MARK, PORT209_FN6),
  1154. PINMUX_DATA(LCDD18_MARK, PORT210_FN1), \
  1155. PINMUX_DATA(DREQ2_MARK, PORT210_FN2), \
  1156. PINMUX_DATA(PORT210_MSIOF0L_SS1_MARK, PORT210_FN5, MSEL3CR_MSEL11_1), \
  1157. PINMUX_DATA(D26_MARK, PORT210_FN6),
  1158. PINMUX_DATA(LCDD19_MARK, PORT211_FN1), \
  1159. PINMUX_DATA(PORT211_MSIOF0L_SS2_MARK, PORT211_FN5, MSEL3CR_MSEL11_1), \
  1160. PINMUX_DATA(D27_MARK, PORT211_FN6),
  1161. PINMUX_DATA(LCDD20_MARK, PORT212_FN1), \
  1162. PINMUX_DATA(TS_SPSYNC1_MARK, PORT212_FN2), \
  1163. PINMUX_DATA(MSIOF0L_MCK0_MARK, PORT212_FN5, MSEL3CR_MSEL11_1), \
  1164. PINMUX_DATA(D28_MARK, PORT212_FN6),
  1165. PINMUX_DATA(LCDD21_MARK, PORT213_FN1), \
  1166. PINMUX_DATA(TS_SDAT1_MARK, PORT213_FN2), \
  1167. PINMUX_DATA(MSIOF0L_MCK1_MARK, PORT213_FN5, MSEL3CR_MSEL11_1), \
  1168. PINMUX_DATA(D29_MARK, PORT213_FN6),
  1169. PINMUX_DATA(LCDD22_MARK, PORT214_FN1), \
  1170. PINMUX_DATA(TS_SDEN1_MARK, PORT214_FN2), \
  1171. PINMUX_DATA(MSIOF0L_RSCK_MARK, PORT214_FN5, MSEL3CR_MSEL11_1), \
  1172. PINMUX_DATA(D30_MARK, PORT214_FN6),
  1173. PINMUX_DATA(LCDD23_MARK, PORT215_FN1), \
  1174. PINMUX_DATA(TS_SCK1_MARK, PORT215_FN2), \
  1175. PINMUX_DATA(MSIOF0L_RSYNC_MARK, PORT215_FN5, MSEL3CR_MSEL11_1), \
  1176. PINMUX_DATA(D31_MARK, PORT215_FN6),
  1177. PINMUX_DATA(LCDDCK_MARK, PORT216_FN1), \
  1178. PINMUX_DATA(LCDWR__MARK, PORT216_FN2),
  1179. PINMUX_DATA(LCDRD__MARK, PORT217_FN1), \
  1180. PINMUX_DATA(DACK2_MARK, PORT217_FN2), \
  1181. PINMUX_DATA(PORT217_LCD2RS_MARK, PORT217_FN3), \
  1182. PINMUX_DATA(MSIOF0L_TSYNC_MARK, PORT217_FN5, MSEL3CR_MSEL11_1), \
  1183. PINMUX_DATA(VIO2_FIELD3_MARK, PORT217_FN6, MSEL4CR_MSEL27_1,
  1184. MSEL4CR_MSEL26_1), \
  1185. PINMUX_DATA(PORT217_LCD2DISP_MARK, PORT217_FN7),
  1186. PINMUX_DATA(LCDHSYN_MARK, PORT218_FN1), \
  1187. PINMUX_DATA(LCDCS__MARK, PORT218_FN2), \
  1188. PINMUX_DATA(LCDCS2__MARK, PORT218_FN3), \
  1189. PINMUX_DATA(DACK3_MARK, PORT218_FN4), \
  1190. PINMUX_DATA(PORT218_VIO_CKOR_MARK, PORT218_FN5),
  1191. PINMUX_DATA(LCDDISP_MARK, PORT219_FN1), \
  1192. PINMUX_DATA(LCDRS_MARK, PORT219_FN2), \
  1193. PINMUX_DATA(PORT219_LCD2WR__MARK, PORT219_FN3), \
  1194. PINMUX_DATA(DREQ3_MARK, PORT219_FN4), \
  1195. PINMUX_DATA(MSIOF0L_TSCK_MARK, PORT219_FN5, MSEL3CR_MSEL11_1), \
  1196. PINMUX_DATA(VIO2_CLK3_MARK, PORT219_FN6, MSEL4CR_MSEL27_1,
  1197. MSEL4CR_MSEL26_1), \
  1198. PINMUX_DATA(LCD2DCK_2_MARK, PORT219_FN7),
  1199. PINMUX_DATA(LCDVSYN_MARK, PORT220_FN1), \
  1200. PINMUX_DATA(LCDVSYN2_MARK, PORT220_FN2),
  1201. PINMUX_DATA(LCDLCLK_MARK, PORT221_FN1), \
  1202. PINMUX_DATA(DREQ1_MARK, PORT221_FN2), \
  1203. PINMUX_DATA(PORT221_LCD2CS__MARK, PORT221_FN3), \
  1204. PINMUX_DATA(PWEN_MARK, PORT221_FN4), \
  1205. PINMUX_DATA(MSIOF0L_RXD_MARK, PORT221_FN5, MSEL3CR_MSEL11_1), \
  1206. PINMUX_DATA(VIO2_HD3_MARK, PORT221_FN6, MSEL4CR_MSEL27_1,
  1207. MSEL4CR_MSEL26_1), \
  1208. PINMUX_DATA(PORT221_LCD2HSYN_MARK, PORT221_FN7),
  1209. PINMUX_DATA(LCDDON_MARK, PORT222_FN1), \
  1210. PINMUX_DATA(LCDDON2_MARK, PORT222_FN2), \
  1211. PINMUX_DATA(DACK1_MARK, PORT222_FN3), \
  1212. PINMUX_DATA(OVCN_MARK, PORT222_FN4), \
  1213. PINMUX_DATA(MSIOF0L_TXD_MARK, PORT222_FN5, MSEL3CR_MSEL11_1), \
  1214. PINMUX_DATA(VIO2_VD3_MARK, PORT222_FN6, MSEL4CR_MSEL27_1,
  1215. MSEL4CR_MSEL26_1), \
  1216. PINMUX_DATA(PORT222_LCD2VSYN_MARK, PORT222_FN7, MSEL3CR_MSEL2_1),
  1217. PINMUX_DATA(SCIFA1_TXD_MARK, PORT225_FN2), \
  1218. PINMUX_DATA(OVCN2_MARK, PORT225_FN4),
  1219. PINMUX_DATA(EXTLP_MARK, PORT226_FN1), \
  1220. PINMUX_DATA(SCIFA1_SCK_MARK, PORT226_FN2), \
  1221. PINMUX_DATA(PORT226_VIO_CKO2_MARK, PORT226_FN5),
  1222. PINMUX_DATA(SCIFA1_RTS__MARK, PORT227_FN2), \
  1223. PINMUX_DATA(IDIN_MARK, PORT227_FN4),
  1224. PINMUX_DATA(SCIFA1_RXD_MARK, PORT228_FN2),
  1225. PINMUX_DATA(SCIFA1_CTS__MARK, PORT229_FN2), \
  1226. PINMUX_DATA(MFG1_IN1_MARK, PORT229_FN3),
  1227. PINMUX_DATA(MSIOF1_TXD_MARK, PORT230_FN1), \
  1228. PINMUX_DATA(SCIFA2_TXD2_MARK, PORT230_FN2, MSEL3CR_MSEL9_1),
  1229. PINMUX_DATA(MSIOF1_TSYNC_MARK, PORT231_FN1), \
  1230. PINMUX_DATA(SCIFA2_CTS2__MARK, PORT231_FN2, MSEL3CR_MSEL9_1),
  1231. PINMUX_DATA(MSIOF1_TSCK_MARK, PORT232_FN1), \
  1232. PINMUX_DATA(SCIFA2_SCK2_MARK, PORT232_FN2, MSEL3CR_MSEL9_1),
  1233. PINMUX_DATA(MSIOF1_RXD_MARK, PORT233_FN1), \
  1234. PINMUX_DATA(SCIFA2_RXD2_MARK, PORT233_FN2, MSEL3CR_MSEL9_1),
  1235. PINMUX_DATA(MSIOF1_RSCK_MARK, PORT234_FN1), \
  1236. PINMUX_DATA(SCIFA2_RTS2__MARK, PORT234_FN2, MSEL3CR_MSEL9_1), \
  1237. PINMUX_DATA(VIO2_CLK2_MARK, PORT234_FN6, MSEL4CR_MSEL27_1,
  1238. MSEL4CR_MSEL26_0), \
  1239. PINMUX_DATA(LCD2D20_MARK, PORT234_FN7),
  1240. PINMUX_DATA(MSIOF1_RSYNC_MARK, PORT235_FN1), \
  1241. PINMUX_DATA(MFG1_IN2_MARK, PORT235_FN3), \
  1242. PINMUX_DATA(VIO2_VD2_MARK, PORT235_FN6, MSEL4CR_MSEL27_1,
  1243. MSEL4CR_MSEL26_0), \
  1244. PINMUX_DATA(LCD2D21_MARK, PORT235_FN7),
  1245. PINMUX_DATA(MSIOF1_MCK0_MARK, PORT236_FN1), \
  1246. PINMUX_DATA(PORT236_I2C_SDA2_MARK, PORT236_FN2, MSEL2CR_MSEL17_0,
  1247. MSEL2CR_MSEL16_0),
  1248. PINMUX_DATA(MSIOF1_MCK1_MARK, PORT237_FN1), \
  1249. PINMUX_DATA(PORT237_I2C_SCL2_MARK, PORT237_FN2, MSEL2CR_MSEL17_0,
  1250. MSEL2CR_MSEL16_0),
  1251. PINMUX_DATA(MSIOF1_SS1_MARK, PORT238_FN1), \
  1252. PINMUX_DATA(VIO2_FIELD2_MARK, PORT238_FN6, MSEL4CR_MSEL27_1,
  1253. MSEL4CR_MSEL26_0), \
  1254. PINMUX_DATA(LCD2D22_MARK, PORT238_FN7),
  1255. PINMUX_DATA(MSIOF1_SS2_MARK, PORT239_FN1), \
  1256. PINMUX_DATA(VIO2_HD2_MARK, PORT239_FN6, MSEL4CR_MSEL27_1,
  1257. MSEL4CR_MSEL26_0), \
  1258. PINMUX_DATA(LCD2D23_MARK, PORT239_FN7),
  1259. PINMUX_DATA(SCIFA6_TXD_MARK, PORT240_FN1),
  1260. PINMUX_DATA(PORT241_IRDA_OUT_MARK, PORT241_FN1, MSEL4CR_MSEL19_0), \
  1261. PINMUX_DATA(PORT241_IROUT_MARK, PORT241_FN2), \
  1262. PINMUX_DATA(MFG4_OUT1_MARK, PORT241_FN3), \
  1263. PINMUX_DATA(TPU4TO0_MARK, PORT241_FN4),
  1264. PINMUX_DATA(PORT242_IRDA_IN_MARK, PORT242_FN1, MSEL4CR_MSEL19_0), \
  1265. PINMUX_DATA(MFG4_IN2_MARK, PORT242_FN3),
  1266. PINMUX_DATA(PORT243_IRDA_FIRSEL_MARK, PORT243_FN1, MSEL4CR_MSEL19_0), \
  1267. PINMUX_DATA(PORT243_VIO_CKO2_MARK, PORT243_FN2),
  1268. PINMUX_DATA(PORT244_SCIFA5_CTS__MARK, PORT244_FN1, MSEL4CR_MSEL21_0,
  1269. MSEL4CR_MSEL20_0), \
  1270. PINMUX_DATA(MFG2_IN1_MARK, PORT244_FN2), \
  1271. PINMUX_DATA(PORT244_SCIFB_CTS__MARK, PORT244_FN3, MSEL4CR_MSEL22_1), \
  1272. PINMUX_DATA(MSIOF2R_RXD_MARK, PORT244_FN7, MSEL4CR_MSEL11_1),
  1273. PINMUX_DATA(PORT245_SCIFA5_RTS__MARK, PORT245_FN1, MSEL4CR_MSEL21_0,
  1274. MSEL4CR_MSEL20_0), \
  1275. PINMUX_DATA(MFG2_IN2_MARK, PORT245_FN2), \
  1276. PINMUX_DATA(PORT245_SCIFB_RTS__MARK, PORT245_FN3, MSEL4CR_MSEL22_1), \
  1277. PINMUX_DATA(MSIOF2R_TXD_MARK, PORT245_FN7, MSEL4CR_MSEL11_1),
  1278. PINMUX_DATA(PORT246_SCIFA5_RXD_MARK, PORT246_FN1, MSEL4CR_MSEL21_0,
  1279. MSEL4CR_MSEL20_0), \
  1280. PINMUX_DATA(MFG1_OUT1_MARK, PORT246_FN2), \
  1281. PINMUX_DATA(PORT246_SCIFB_RXD_MARK, PORT246_FN3, MSEL4CR_MSEL22_1), \
  1282. PINMUX_DATA(TPU1TO0_MARK, PORT246_FN4),
  1283. PINMUX_DATA(PORT247_SCIFA5_TXD_MARK, PORT247_FN1, MSEL4CR_MSEL21_0,
  1284. MSEL4CR_MSEL20_0), \
  1285. PINMUX_DATA(MFG3_OUT2_MARK, PORT247_FN2), \
  1286. PINMUX_DATA(PORT247_SCIFB_TXD_MARK, PORT247_FN3, MSEL4CR_MSEL22_1), \
  1287. PINMUX_DATA(TPU3TO1_MARK, PORT247_FN4),
  1288. PINMUX_DATA(PORT248_SCIFA5_SCK_MARK, PORT248_FN1, MSEL4CR_MSEL21_0,
  1289. MSEL4CR_MSEL20_0), \
  1290. PINMUX_DATA(MFG2_OUT1_MARK, PORT248_FN2), \
  1291. PINMUX_DATA(PORT248_SCIFB_SCK_MARK, PORT248_FN3, MSEL4CR_MSEL22_1), \
  1292. PINMUX_DATA(TPU2TO0_MARK, PORT248_FN4), \
  1293. PINMUX_DATA(PORT248_I2C_SCL3_MARK, PORT248_FN5, MSEL2CR_MSEL19_0,
  1294. MSEL2CR_MSEL18_0), \
  1295. PINMUX_DATA(MSIOF2R_TSCK_MARK, PORT248_FN7, MSEL4CR_MSEL11_1),
  1296. PINMUX_DATA(PORT249_IROUT_MARK, PORT249_FN1), \
  1297. PINMUX_DATA(MFG4_IN1_MARK, PORT249_FN2), \
  1298. PINMUX_DATA(PORT249_I2C_SDA3_MARK, PORT249_FN5, MSEL2CR_MSEL19_0,
  1299. MSEL2CR_MSEL18_0), \
  1300. PINMUX_DATA(MSIOF2R_TSYNC_MARK, PORT249_FN7, MSEL4CR_MSEL11_1),
  1301. PINMUX_DATA(SDHICLK0_MARK, PORT250_FN1),
  1302. PINMUX_DATA(SDHICD0_MARK, PORT251_FN1),
  1303. PINMUX_DATA(SDHID0_0_MARK, PORT252_FN1),
  1304. PINMUX_DATA(SDHID0_1_MARK, PORT253_FN1),
  1305. PINMUX_DATA(SDHID0_2_MARK, PORT254_FN1),
  1306. PINMUX_DATA(SDHID0_3_MARK, PORT255_FN1),
  1307. PINMUX_DATA(SDHICMD0_MARK, PORT256_FN1),
  1308. PINMUX_DATA(SDHIWP0_MARK, PORT257_FN1),
  1309. PINMUX_DATA(SDHICLK1_MARK, PORT258_FN1),
  1310. PINMUX_DATA(SDHID1_0_MARK, PORT259_FN1), \
  1311. PINMUX_DATA(TS_SPSYNC2_MARK, PORT259_FN3),
  1312. PINMUX_DATA(SDHID1_1_MARK, PORT260_FN1), \
  1313. PINMUX_DATA(TS_SDAT2_MARK, PORT260_FN3),
  1314. PINMUX_DATA(SDHID1_2_MARK, PORT261_FN1), \
  1315. PINMUX_DATA(TS_SDEN2_MARK, PORT261_FN3),
  1316. PINMUX_DATA(SDHID1_3_MARK, PORT262_FN1), \
  1317. PINMUX_DATA(TS_SCK2_MARK, PORT262_FN3),
  1318. PINMUX_DATA(SDHICMD1_MARK, PORT263_FN1),
  1319. PINMUX_DATA(SDHICLK2_MARK, PORT264_FN1),
  1320. PINMUX_DATA(SDHID2_0_MARK, PORT265_FN1), \
  1321. PINMUX_DATA(TS_SPSYNC4_MARK, PORT265_FN3),
  1322. PINMUX_DATA(SDHID2_1_MARK, PORT266_FN1), \
  1323. PINMUX_DATA(TS_SDAT4_MARK, PORT266_FN3),
  1324. PINMUX_DATA(SDHID2_2_MARK, PORT267_FN1), \
  1325. PINMUX_DATA(TS_SDEN4_MARK, PORT267_FN3),
  1326. PINMUX_DATA(SDHID2_3_MARK, PORT268_FN1), \
  1327. PINMUX_DATA(TS_SCK4_MARK, PORT268_FN3),
  1328. PINMUX_DATA(SDHICMD2_MARK, PORT269_FN1),
  1329. PINMUX_DATA(MMCCLK0_MARK, PORT270_FN1, MSEL4CR_MSEL15_0),
  1330. PINMUX_DATA(MMCD0_0_MARK, PORT271_FN1, PORT271_IN_PU,
  1331. MSEL4CR_MSEL15_0),
  1332. PINMUX_DATA(MMCD0_1_MARK, PORT272_FN1, PORT272_IN_PU,
  1333. MSEL4CR_MSEL15_0),
  1334. PINMUX_DATA(MMCD0_2_MARK, PORT273_FN1, PORT273_IN_PU,
  1335. MSEL4CR_MSEL15_0),
  1336. PINMUX_DATA(MMCD0_3_MARK, PORT274_FN1, PORT274_IN_PU,
  1337. MSEL4CR_MSEL15_0),
  1338. PINMUX_DATA(MMCD0_4_MARK, PORT275_FN1, PORT275_IN_PU,
  1339. MSEL4CR_MSEL15_0), \
  1340. PINMUX_DATA(TS_SPSYNC5_MARK, PORT275_FN3),
  1341. PINMUX_DATA(MMCD0_5_MARK, PORT276_FN1, PORT276_IN_PU,
  1342. MSEL4CR_MSEL15_0), \
  1343. PINMUX_DATA(TS_SDAT5_MARK, PORT276_FN3),
  1344. PINMUX_DATA(MMCD0_6_MARK, PORT277_FN1, PORT277_IN_PU,
  1345. MSEL4CR_MSEL15_0), \
  1346. PINMUX_DATA(TS_SDEN5_MARK, PORT277_FN3),
  1347. PINMUX_DATA(MMCD0_7_MARK, PORT278_FN1, PORT278_IN_PU,
  1348. MSEL4CR_MSEL15_0), \
  1349. PINMUX_DATA(TS_SCK5_MARK, PORT278_FN3),
  1350. PINMUX_DATA(MMCCMD0_MARK, PORT279_FN1, PORT279_IN_PU,
  1351. MSEL4CR_MSEL15_0),
  1352. PINMUX_DATA(RESETOUTS__MARK, PORT281_FN1), \
  1353. PINMUX_DATA(EXTAL2OUT_MARK, PORT281_FN2),
  1354. PINMUX_DATA(MCP_WAIT__MCP_FRB_MARK, PORT288_FN1),
  1355. PINMUX_DATA(MCP_CKO_MARK, PORT289_FN1), \
  1356. PINMUX_DATA(MMCCLK1_MARK, PORT289_FN2, MSEL4CR_MSEL15_1),
  1357. PINMUX_DATA(MCP_D15_MCP_NAF15_MARK, PORT290_FN1),
  1358. PINMUX_DATA(MCP_D14_MCP_NAF14_MARK, PORT291_FN1),
  1359. PINMUX_DATA(MCP_D13_MCP_NAF13_MARK, PORT292_FN1),
  1360. PINMUX_DATA(MCP_D12_MCP_NAF12_MARK, PORT293_FN1),
  1361. PINMUX_DATA(MCP_D11_MCP_NAF11_MARK, PORT294_FN1),
  1362. PINMUX_DATA(MCP_D10_MCP_NAF10_MARK, PORT295_FN1),
  1363. PINMUX_DATA(MCP_D9_MCP_NAF9_MARK, PORT296_FN1),
  1364. PINMUX_DATA(MCP_D8_MCP_NAF8_MARK, PORT297_FN1), \
  1365. PINMUX_DATA(MMCCMD1_MARK, PORT297_FN2, MSEL4CR_MSEL15_1),
  1366. PINMUX_DATA(MCP_D7_MCP_NAF7_MARK, PORT298_FN1), \
  1367. PINMUX_DATA(MMCD1_7_MARK, PORT298_FN2, MSEL4CR_MSEL15_1),
  1368. PINMUX_DATA(MCP_D6_MCP_NAF6_MARK, PORT299_FN1), \
  1369. PINMUX_DATA(MMCD1_6_MARK, PORT299_FN2, MSEL4CR_MSEL15_1),
  1370. PINMUX_DATA(MCP_D5_MCP_NAF5_MARK, PORT300_FN1), \
  1371. PINMUX_DATA(MMCD1_5_MARK, PORT300_FN2, MSEL4CR_MSEL15_1),
  1372. PINMUX_DATA(MCP_D4_MCP_NAF4_MARK, PORT301_FN1), \
  1373. PINMUX_DATA(MMCD1_4_MARK, PORT301_FN2, MSEL4CR_MSEL15_1),
  1374. PINMUX_DATA(MCP_D3_MCP_NAF3_MARK, PORT302_FN1), \
  1375. PINMUX_DATA(MMCD1_3_MARK, PORT302_FN2, MSEL4CR_MSEL15_1),
  1376. PINMUX_DATA(MCP_D2_MCP_NAF2_MARK, PORT303_FN1), \
  1377. PINMUX_DATA(MMCD1_2_MARK, PORT303_FN2, MSEL4CR_MSEL15_1),
  1378. PINMUX_DATA(MCP_D1_MCP_NAF1_MARK, PORT304_FN1), \
  1379. PINMUX_DATA(MMCD1_1_MARK, PORT304_FN2, MSEL4CR_MSEL15_1),
  1380. PINMUX_DATA(MCP_D0_MCP_NAF0_MARK, PORT305_FN1), \
  1381. PINMUX_DATA(MMCD1_0_MARK, PORT305_FN2, MSEL4CR_MSEL15_1),
  1382. PINMUX_DATA(MCP_NBRSTOUT__MARK, PORT306_FN1),
  1383. PINMUX_DATA(MCP_WE0__MCP_FWE_MARK, PORT309_FN1), \
  1384. PINMUX_DATA(MCP_RDWR_MCP_FWE_MARK, PORT309_FN2),
  1385. /* MSEL2 special cases */
  1386. PINMUX_DATA(TSIF2_TS_XX1_MARK, MSEL2CR_MSEL14_0, MSEL2CR_MSEL13_0,
  1387. MSEL2CR_MSEL12_0),
  1388. PINMUX_DATA(TSIF2_TS_XX2_MARK, MSEL2CR_MSEL14_0, MSEL2CR_MSEL13_0,
  1389. MSEL2CR_MSEL12_1),
  1390. PINMUX_DATA(TSIF2_TS_XX3_MARK, MSEL2CR_MSEL14_0, MSEL2CR_MSEL13_1,
  1391. MSEL2CR_MSEL12_0),
  1392. PINMUX_DATA(TSIF2_TS_XX4_MARK, MSEL2CR_MSEL14_0, MSEL2CR_MSEL13_1,
  1393. MSEL2CR_MSEL12_1),
  1394. PINMUX_DATA(TSIF2_TS_XX5_MARK, MSEL2CR_MSEL14_1, MSEL2CR_MSEL13_0,
  1395. MSEL2CR_MSEL12_0),
  1396. PINMUX_DATA(TSIF1_TS_XX1_MARK, MSEL2CR_MSEL11_0, MSEL2CR_MSEL10_0,
  1397. MSEL2CR_MSEL9_0),
  1398. PINMUX_DATA(TSIF1_TS_XX2_MARK, MSEL2CR_MSEL11_0, MSEL2CR_MSEL10_0,
  1399. MSEL2CR_MSEL9_1),
  1400. PINMUX_DATA(TSIF1_TS_XX3_MARK, MSEL2CR_MSEL11_0, MSEL2CR_MSEL10_1,
  1401. MSEL2CR_MSEL9_0),
  1402. PINMUX_DATA(TSIF1_TS_XX4_MARK, MSEL2CR_MSEL11_0, MSEL2CR_MSEL10_1,
  1403. MSEL2CR_MSEL9_1),
  1404. PINMUX_DATA(TSIF1_TS_XX5_MARK, MSEL2CR_MSEL11_1, MSEL2CR_MSEL10_0,
  1405. MSEL2CR_MSEL9_0),
  1406. PINMUX_DATA(TSIF0_TS_XX1_MARK, MSEL2CR_MSEL8_0, MSEL2CR_MSEL7_0,
  1407. MSEL2CR_MSEL6_0),
  1408. PINMUX_DATA(TSIF0_TS_XX2_MARK, MSEL2CR_MSEL8_0, MSEL2CR_MSEL7_0,
  1409. MSEL2CR_MSEL6_1),
  1410. PINMUX_DATA(TSIF0_TS_XX3_MARK, MSEL2CR_MSEL8_0, MSEL2CR_MSEL7_1,
  1411. MSEL2CR_MSEL6_0),
  1412. PINMUX_DATA(TSIF0_TS_XX4_MARK, MSEL2CR_MSEL8_0, MSEL2CR_MSEL7_1,
  1413. MSEL2CR_MSEL6_1),
  1414. PINMUX_DATA(TSIF0_TS_XX5_MARK, MSEL2CR_MSEL8_1, MSEL2CR_MSEL7_0,
  1415. MSEL2CR_MSEL6_0),
  1416. PINMUX_DATA(MST1_TS_XX1_MARK, MSEL2CR_MSEL5_0, MSEL2CR_MSEL4_0,
  1417. MSEL2CR_MSEL3_0),
  1418. PINMUX_DATA(MST1_TS_XX2_MARK, MSEL2CR_MSEL5_0, MSEL2CR_MSEL4_0,
  1419. MSEL2CR_MSEL3_1),
  1420. PINMUX_DATA(MST1_TS_XX3_MARK, MSEL2CR_MSEL5_0, MSEL2CR_MSEL4_1,
  1421. MSEL2CR_MSEL3_0),
  1422. PINMUX_DATA(MST1_TS_XX4_MARK, MSEL2CR_MSEL5_0, MSEL2CR_MSEL4_1,
  1423. MSEL2CR_MSEL3_1),
  1424. PINMUX_DATA(MST1_TS_XX5_MARK, MSEL2CR_MSEL5_1, MSEL2CR_MSEL4_0,
  1425. MSEL2CR_MSEL3_0),
  1426. PINMUX_DATA(MST0_TS_XX1_MARK, MSEL2CR_MSEL2_0, MSEL2CR_MSEL1_0,
  1427. MSEL2CR_MSEL0_0),
  1428. PINMUX_DATA(MST0_TS_XX2_MARK, MSEL2CR_MSEL2_0, MSEL2CR_MSEL1_0,
  1429. MSEL2CR_MSEL0_1),
  1430. PINMUX_DATA(MST0_TS_XX3_MARK, MSEL2CR_MSEL2_0, MSEL2CR_MSEL1_1,
  1431. MSEL2CR_MSEL0_0),
  1432. PINMUX_DATA(MST0_TS_XX4_MARK, MSEL2CR_MSEL2_0, MSEL2CR_MSEL1_1,
  1433. MSEL2CR_MSEL0_1),
  1434. PINMUX_DATA(MST0_TS_XX5_MARK, MSEL2CR_MSEL2_1, MSEL2CR_MSEL1_0,
  1435. MSEL2CR_MSEL0_0),
  1436. /* MSEL3 special cases */
  1437. PINMUX_DATA(SDHI0_VCCQ_MC0_ON_MARK, MSEL3CR_MSEL28_1),
  1438. PINMUX_DATA(SDHI0_VCCQ_MC0_OFF_MARK, MSEL3CR_MSEL28_0),
  1439. PINMUX_DATA(DEBUG_MON_VIO_MARK, MSEL3CR_MSEL15_0),
  1440. PINMUX_DATA(DEBUG_MON_LCDD_MARK, MSEL3CR_MSEL15_1),
  1441. PINMUX_DATA(LCDC_LCDC0_MARK, MSEL3CR_MSEL6_0),
  1442. PINMUX_DATA(LCDC_LCDC1_MARK, MSEL3CR_MSEL6_1),
  1443. /* MSEL4 special cases */
  1444. PINMUX_DATA(IRQ9_MEM_INT_MARK, MSEL4CR_MSEL29_0),
  1445. PINMUX_DATA(IRQ9_MCP_INT_MARK, MSEL4CR_MSEL29_1),
  1446. PINMUX_DATA(A11_MARK, MSEL4CR_MSEL13_0, MSEL4CR_MSEL12_0),
  1447. PINMUX_DATA(KEYOUT8_MARK, MSEL4CR_MSEL13_0, MSEL4CR_MSEL12_1),
  1448. PINMUX_DATA(TPU4TO3_MARK, MSEL4CR_MSEL13_1, MSEL4CR_MSEL12_0),
  1449. PINMUX_DATA(RESETA_N_PU_ON_MARK, MSEL4CR_MSEL4_0),
  1450. PINMUX_DATA(RESETA_N_PU_OFF_MARK, MSEL4CR_MSEL4_1),
  1451. PINMUX_DATA(EDBGREQ_PD_MARK, MSEL4CR_MSEL1_0),
  1452. PINMUX_DATA(EDBGREQ_PU_MARK, MSEL4CR_MSEL1_1),
  1453. /* Functions with pull-ups */
  1454. PINMUX_DATA(KEYIN0_PU_MARK, PORT66_FN2, PORT66_IN_PU),
  1455. PINMUX_DATA(KEYIN1_PU_MARK, PORT67_FN2, PORT67_IN_PU),
  1456. PINMUX_DATA(KEYIN2_PU_MARK, PORT68_FN2, PORT68_IN_PU),
  1457. PINMUX_DATA(KEYIN3_PU_MARK, PORT69_FN2, PORT69_IN_PU),
  1458. PINMUX_DATA(KEYIN4_PU_MARK, PORT70_FN2, PORT70_IN_PU),
  1459. PINMUX_DATA(KEYIN5_PU_MARK, PORT71_FN2, PORT71_IN_PU),
  1460. PINMUX_DATA(KEYIN6_PU_MARK, PORT72_FN2, PORT72_IN_PU),
  1461. PINMUX_DATA(KEYIN7_PU_MARK, PORT73_FN2, PORT73_IN_PU),
  1462. PINMUX_DATA(SDHICD0_PU_MARK, PORT251_FN1, PORT251_IN_PU),
  1463. PINMUX_DATA(SDHID0_0_PU_MARK, PORT252_FN1, PORT252_IN_PU),
  1464. PINMUX_DATA(SDHID0_1_PU_MARK, PORT253_FN1, PORT253_IN_PU),
  1465. PINMUX_DATA(SDHID0_2_PU_MARK, PORT254_FN1, PORT254_IN_PU),
  1466. PINMUX_DATA(SDHID0_3_PU_MARK, PORT255_FN1, PORT255_IN_PU),
  1467. PINMUX_DATA(SDHICMD0_PU_MARK, PORT256_FN1, PORT256_IN_PU),
  1468. PINMUX_DATA(SDHIWP0_PU_MARK, PORT257_FN1, PORT257_IN_PU),
  1469. PINMUX_DATA(SDHID1_0_PU_MARK, PORT259_FN1, PORT259_IN_PU),
  1470. PINMUX_DATA(SDHID1_1_PU_MARK, PORT260_FN1, PORT260_IN_PU),
  1471. PINMUX_DATA(SDHID1_2_PU_MARK, PORT261_FN1, PORT261_IN_PU),
  1472. PINMUX_DATA(SDHID1_3_PU_MARK, PORT262_FN1, PORT262_IN_PU),
  1473. PINMUX_DATA(SDHICMD1_PU_MARK, PORT263_FN1, PORT263_IN_PU),
  1474. PINMUX_DATA(SDHID2_0_PU_MARK, PORT265_FN1, PORT265_IN_PU),
  1475. PINMUX_DATA(SDHID2_1_PU_MARK, PORT266_FN1, PORT266_IN_PU),
  1476. PINMUX_DATA(SDHID2_2_PU_MARK, PORT267_FN1, PORT267_IN_PU),
  1477. PINMUX_DATA(SDHID2_3_PU_MARK, PORT268_FN1, PORT268_IN_PU),
  1478. PINMUX_DATA(SDHICMD2_PU_MARK, PORT269_FN1, PORT269_IN_PU),
  1479. PINMUX_DATA(MMCCMD0_PU_MARK, PORT279_FN1, PORT279_IN_PU,
  1480. MSEL4CR_MSEL15_0),
  1481. PINMUX_DATA(MMCCMD1_PU_MARK, PORT297_FN2, PORT297_IN_PU,
  1482. MSEL4CR_MSEL15_1),
  1483. PINMUX_DATA(MMCD0_0_PU_MARK,
  1484. PORT271_FN1, PORT271_IN_PU, MSEL4CR_MSEL15_0),
  1485. PINMUX_DATA(MMCD0_1_PU_MARK,
  1486. PORT272_FN1, PORT272_IN_PU, MSEL4CR_MSEL15_0),
  1487. PINMUX_DATA(MMCD0_2_PU_MARK,
  1488. PORT273_FN1, PORT273_IN_PU, MSEL4CR_MSEL15_0),
  1489. PINMUX_DATA(MMCD0_3_PU_MARK,
  1490. PORT274_FN1, PORT274_IN_PU, MSEL4CR_MSEL15_0),
  1491. PINMUX_DATA(MMCD0_4_PU_MARK,
  1492. PORT275_FN1, PORT275_IN_PU, MSEL4CR_MSEL15_0),
  1493. PINMUX_DATA(MMCD0_5_PU_MARK,
  1494. PORT276_FN1, PORT276_IN_PU, MSEL4CR_MSEL15_0),
  1495. PINMUX_DATA(MMCD0_6_PU_MARK,
  1496. PORT277_FN1, PORT277_IN_PU, MSEL4CR_MSEL15_0),
  1497. PINMUX_DATA(MMCD0_7_PU_MARK,
  1498. PORT278_FN1, PORT278_IN_PU, MSEL4CR_MSEL15_0),
  1499. PINMUX_DATA(FSIBISLD_PU_MARK, PORT39_FN1, PORT39_IN_PU),
  1500. PINMUX_DATA(FSIACK_PU_MARK, PORT49_FN1, PORT49_IN_PU),
  1501. PINMUX_DATA(FSIAILR_PU_MARK, PORT50_FN5, PORT50_IN_PU),
  1502. PINMUX_DATA(FSIAIBT_PU_MARK, PORT51_FN5, PORT51_IN_PU),
  1503. PINMUX_DATA(FSIAISLD_PU_MARK, PORT55_FN1, PORT55_IN_PU),
  1504. };
  1505. #define SH73A0_PIN(pin, cfgs) \
  1506. { \
  1507. .name = __stringify(PORT##pin), \
  1508. .enum_id = PORT##pin##_DATA, \
  1509. .configs = cfgs, \
  1510. }
  1511. #define __I (SH_PFC_PIN_CFG_INPUT)
  1512. #define __O (SH_PFC_PIN_CFG_OUTPUT)
  1513. #define __IO (SH_PFC_PIN_CFG_INPUT | SH_PFC_PIN_CFG_OUTPUT)
  1514. #define __PD (SH_PFC_PIN_CFG_PULL_DOWN)
  1515. #define __PU (SH_PFC_PIN_CFG_PULL_UP)
  1516. #define __PUD (SH_PFC_PIN_CFG_PULL_DOWN | SH_PFC_PIN_CFG_PULL_UP)
  1517. #define SH73A0_PIN_I_PD(pin) SH73A0_PIN(pin, __I | __PD)
  1518. #define SH73A0_PIN_I_PU(pin) SH73A0_PIN(pin, __I | __PU)
  1519. #define SH73A0_PIN_I_PU_PD(pin) SH73A0_PIN(pin, __I | __PUD)
  1520. #define SH73A0_PIN_IO(pin) SH73A0_PIN(pin, __IO)
  1521. #define SH73A0_PIN_IO_PD(pin) SH73A0_PIN(pin, __IO | __PD)
  1522. #define SH73A0_PIN_IO_PU(pin) SH73A0_PIN(pin, __IO | __PU)
  1523. #define SH73A0_PIN_IO_PU_PD(pin) SH73A0_PIN(pin, __IO | __PUD)
  1524. #define SH73A0_PIN_O(pin) SH73A0_PIN(pin, __O)
  1525. static struct sh_pfc_pin pinmux_pins[] = {
  1526. /* Table 25-1 (I/O and Pull U/D) */
  1527. SH73A0_PIN_I_PD(0),
  1528. SH73A0_PIN_I_PU(1),
  1529. SH73A0_PIN_I_PU(2),
  1530. SH73A0_PIN_I_PU(3),
  1531. SH73A0_PIN_I_PU(4),
  1532. SH73A0_PIN_I_PU(5),
  1533. SH73A0_PIN_I_PU(6),
  1534. SH73A0_PIN_I_PU(7),
  1535. SH73A0_PIN_I_PU(8),
  1536. SH73A0_PIN_I_PD(9),
  1537. SH73A0_PIN_I_PD(10),
  1538. SH73A0_PIN_I_PU_PD(11),
  1539. SH73A0_PIN_IO_PU_PD(12),
  1540. SH73A0_PIN_IO_PU_PD(13),
  1541. SH73A0_PIN_IO_PU_PD(14),
  1542. SH73A0_PIN_IO_PU_PD(15),
  1543. SH73A0_PIN_IO_PD(16),
  1544. SH73A0_PIN_IO_PD(17),
  1545. SH73A0_PIN_IO_PU(18),
  1546. SH73A0_PIN_IO_PU(19),
  1547. SH73A0_PIN_O(20),
  1548. SH73A0_PIN_O(21),
  1549. SH73A0_PIN_O(22),
  1550. SH73A0_PIN_O(23),
  1551. SH73A0_PIN_O(24),
  1552. SH73A0_PIN_I_PD(25),
  1553. SH73A0_PIN_I_PD(26),
  1554. SH73A0_PIN_IO_PU(27),
  1555. SH73A0_PIN_IO_PU(28),
  1556. SH73A0_PIN_IO_PD(29),
  1557. SH73A0_PIN_IO_PD(30),
  1558. SH73A0_PIN_IO_PU(31),
  1559. SH73A0_PIN_IO_PD(32),
  1560. SH73A0_PIN_I_PU_PD(33),
  1561. SH73A0_PIN_IO_PD(34),
  1562. SH73A0_PIN_I_PU_PD(35),
  1563. SH73A0_PIN_IO_PD(36),
  1564. SH73A0_PIN_IO(37),
  1565. SH73A0_PIN_O(38),
  1566. SH73A0_PIN_I_PU(39),
  1567. SH73A0_PIN_I_PU_PD(40),
  1568. SH73A0_PIN_O(41),
  1569. SH73A0_PIN_IO_PD(42),
  1570. SH73A0_PIN_IO_PU_PD(43),
  1571. SH73A0_PIN_IO_PU_PD(44),
  1572. SH73A0_PIN_IO_PD(45),
  1573. SH73A0_PIN_IO_PD(46),
  1574. SH73A0_PIN_IO_PD(47),
  1575. SH73A0_PIN_I_PD(48),
  1576. SH73A0_PIN_IO_PU_PD(49),
  1577. SH73A0_PIN_IO_PD(50),
  1578. SH73A0_PIN_IO_PD(51),
  1579. SH73A0_PIN_O(52),
  1580. SH73A0_PIN_IO_PU_PD(53),
  1581. SH73A0_PIN_IO_PU_PD(54),
  1582. SH73A0_PIN_IO_PD(55),
  1583. SH73A0_PIN_I_PU_PD(56),
  1584. SH73A0_PIN_IO(57),
  1585. SH73A0_PIN_IO(58),
  1586. SH73A0_PIN_IO(59),
  1587. SH73A0_PIN_IO(60),
  1588. SH73A0_PIN_IO(61),
  1589. SH73A0_PIN_IO_PD(62),
  1590. SH73A0_PIN_IO_PD(63),
  1591. SH73A0_PIN_IO_PU_PD(64),
  1592. SH73A0_PIN_IO_PD(65),
  1593. SH73A0_PIN_IO_PU_PD(66),
  1594. SH73A0_PIN_IO_PU_PD(67),
  1595. SH73A0_PIN_IO_PU_PD(68),
  1596. SH73A0_PIN_IO_PU_PD(69),
  1597. SH73A0_PIN_IO_PU_PD(70),
  1598. SH73A0_PIN_IO_PU_PD(71),
  1599. SH73A0_PIN_IO_PU_PD(72),
  1600. SH73A0_PIN_I_PU_PD(73),
  1601. SH73A0_PIN_IO_PU(74),
  1602. SH73A0_PIN_IO_PU(75),
  1603. SH73A0_PIN_IO_PU(76),
  1604. SH73A0_PIN_IO_PU(77),
  1605. SH73A0_PIN_IO_PU(78),
  1606. SH73A0_PIN_IO_PU(79),
  1607. SH73A0_PIN_IO_PU(80),
  1608. SH73A0_PIN_IO_PU(81),
  1609. SH73A0_PIN_IO_PU(82),
  1610. SH73A0_PIN_IO_PU(83),
  1611. SH73A0_PIN_IO_PU(84),
  1612. SH73A0_PIN_IO_PU(85),
  1613. SH73A0_PIN_IO_PU(86),
  1614. SH73A0_PIN_IO_PU(87),
  1615. SH73A0_PIN_IO_PU(88),
  1616. SH73A0_PIN_IO_PU(89),
  1617. SH73A0_PIN_O(90),
  1618. SH73A0_PIN_IO_PU(91),
  1619. SH73A0_PIN_O(92),
  1620. SH73A0_PIN_IO_PU(93),
  1621. SH73A0_PIN_O(94),
  1622. SH73A0_PIN_I_PU_PD(95),
  1623. SH73A0_PIN_IO(96),
  1624. SH73A0_PIN_IO(97),
  1625. SH73A0_PIN_IO(98),
  1626. SH73A0_PIN_I_PU(99),
  1627. SH73A0_PIN_O(100),
  1628. SH73A0_PIN_O(101),
  1629. SH73A0_PIN_I_PU(102),
  1630. SH73A0_PIN_IO_PD(103),
  1631. SH73A0_PIN_I_PU_PD(104),
  1632. SH73A0_PIN_I_PD(105),
  1633. SH73A0_PIN_I_PD(106),
  1634. SH73A0_PIN_I_PU_PD(107),
  1635. SH73A0_PIN_I_PU_PD(108),
  1636. SH73A0_PIN_IO_PD(109),
  1637. SH73A0_PIN_IO_PD(110),
  1638. SH73A0_PIN_IO_PU_PD(111),
  1639. SH73A0_PIN_IO_PU_PD(112),
  1640. SH73A0_PIN_IO_PU_PD(113),
  1641. SH73A0_PIN_IO_PD(114),
  1642. SH73A0_PIN_IO_PU(115),
  1643. SH73A0_PIN_IO_PU(116),
  1644. SH73A0_PIN_IO_PU_PD(117),
  1645. SH73A0_PIN_IO_PU_PD(118),
  1646. SH73A0_PIN_IO_PD(128),
  1647. SH73A0_PIN_IO_PD(129),
  1648. SH73A0_PIN_IO_PU_PD(130),
  1649. SH73A0_PIN_IO_PD(131),
  1650. SH73A0_PIN_IO_PD(132),
  1651. SH73A0_PIN_IO_PD(133),
  1652. SH73A0_PIN_IO_PU_PD(134),
  1653. SH73A0_PIN_IO_PU_PD(135),
  1654. SH73A0_PIN_IO_PU_PD(136),
  1655. SH73A0_PIN_IO_PU_PD(137),
  1656. SH73A0_PIN_IO_PD(138),
  1657. SH73A0_PIN_IO_PD(139),
  1658. SH73A0_PIN_IO_PD(140),
  1659. SH73A0_PIN_IO_PD(141),
  1660. SH73A0_PIN_IO_PD(142),
  1661. SH73A0_PIN_IO_PD(143),
  1662. SH73A0_PIN_IO_PU_PD(144),
  1663. SH73A0_PIN_IO_PD(145),
  1664. SH73A0_PIN_IO_PU_PD(146),
  1665. SH73A0_PIN_IO_PU_PD(147),
  1666. SH73A0_PIN_IO_PU_PD(148),
  1667. SH73A0_PIN_IO_PU_PD(149),
  1668. SH73A0_PIN_I_PU_PD(150),
  1669. SH73A0_PIN_IO_PU_PD(151),
  1670. SH73A0_PIN_IO_PU_PD(152),
  1671. SH73A0_PIN_IO_PD(153),
  1672. SH73A0_PIN_IO_PD(154),
  1673. SH73A0_PIN_I_PU_PD(155),
  1674. SH73A0_PIN_IO_PU_PD(156),
  1675. SH73A0_PIN_I_PD(157),
  1676. SH73A0_PIN_IO_PD(158),
  1677. SH73A0_PIN_IO_PU_PD(159),
  1678. SH73A0_PIN_IO_PU_PD(160),
  1679. SH73A0_PIN_I_PU_PD(161),
  1680. SH73A0_PIN_I_PU_PD(162),
  1681. SH73A0_PIN_IO_PU_PD(163),
  1682. SH73A0_PIN_I_PU_PD(164),
  1683. SH73A0_PIN_IO_PD(192),
  1684. SH73A0_PIN_IO_PU_PD(193),
  1685. SH73A0_PIN_IO_PD(194),
  1686. SH73A0_PIN_IO_PU_PD(195),
  1687. SH73A0_PIN_IO_PD(196),
  1688. SH73A0_PIN_IO_PD(197),
  1689. SH73A0_PIN_IO_PD(198),
  1690. SH73A0_PIN_IO_PD(199),
  1691. SH73A0_PIN_IO_PU_PD(200),
  1692. SH73A0_PIN_IO_PU_PD(201),
  1693. SH73A0_PIN_IO_PU_PD(202),
  1694. SH73A0_PIN_IO_PU_PD(203),
  1695. SH73A0_PIN_IO_PU_PD(204),
  1696. SH73A0_PIN_IO_PU_PD(205),
  1697. SH73A0_PIN_IO_PU_PD(206),
  1698. SH73A0_PIN_IO_PD(207),
  1699. SH73A0_PIN_IO_PD(208),
  1700. SH73A0_PIN_IO_PD(209),
  1701. SH73A0_PIN_IO_PD(210),
  1702. SH73A0_PIN_IO_PD(211),
  1703. SH73A0_PIN_IO_PD(212),
  1704. SH73A0_PIN_IO_PD(213),
  1705. SH73A0_PIN_IO_PU_PD(214),
  1706. SH73A0_PIN_IO_PU_PD(215),
  1707. SH73A0_PIN_IO_PD(216),
  1708. SH73A0_PIN_IO_PD(217),
  1709. SH73A0_PIN_O(218),
  1710. SH73A0_PIN_IO_PD(219),
  1711. SH73A0_PIN_IO_PD(220),
  1712. SH73A0_PIN_IO_PU_PD(221),
  1713. SH73A0_PIN_IO_PU_PD(222),
  1714. SH73A0_PIN_I_PU_PD(223),
  1715. SH73A0_PIN_I_PU_PD(224),
  1716. SH73A0_PIN_IO_PU_PD(225),
  1717. SH73A0_PIN_O(226),
  1718. SH73A0_PIN_IO_PU_PD(227),
  1719. SH73A0_PIN_I_PU_PD(228),
  1720. SH73A0_PIN_I_PD(229),
  1721. SH73A0_PIN_IO(230),
  1722. SH73A0_PIN_IO_PU_PD(231),
  1723. SH73A0_PIN_IO_PU_PD(232),
  1724. SH73A0_PIN_I_PU_PD(233),
  1725. SH73A0_PIN_IO_PU_PD(234),
  1726. SH73A0_PIN_IO_PU_PD(235),
  1727. SH73A0_PIN_IO_PU_PD(236),
  1728. SH73A0_PIN_IO_PD(237),
  1729. SH73A0_PIN_IO_PU_PD(238),
  1730. SH73A0_PIN_IO_PU_PD(239),
  1731. SH73A0_PIN_IO_PU_PD(240),
  1732. SH73A0_PIN_O(241),
  1733. SH73A0_PIN_I_PD(242),
  1734. SH73A0_PIN_IO_PU_PD(243),
  1735. SH73A0_PIN_IO_PU_PD(244),
  1736. SH73A0_PIN_IO_PU_PD(245),
  1737. SH73A0_PIN_IO_PU_PD(246),
  1738. SH73A0_PIN_IO_PU_PD(247),
  1739. SH73A0_PIN_IO_PU_PD(248),
  1740. SH73A0_PIN_IO_PU_PD(249),
  1741. SH73A0_PIN_IO_PU_PD(250),
  1742. SH73A0_PIN_IO_PU_PD(251),
  1743. SH73A0_PIN_IO_PU_PD(252),
  1744. SH73A0_PIN_IO_PU_PD(253),
  1745. SH73A0_PIN_IO_PU_PD(254),
  1746. SH73A0_PIN_IO_PU_PD(255),
  1747. SH73A0_PIN_IO_PU_PD(256),
  1748. SH73A0_PIN_IO_PU_PD(257),
  1749. SH73A0_PIN_IO_PU_PD(258),
  1750. SH73A0_PIN_IO_PU_PD(259),
  1751. SH73A0_PIN_IO_PU_PD(260),
  1752. SH73A0_PIN_IO_PU_PD(261),
  1753. SH73A0_PIN_IO_PU_PD(262),
  1754. SH73A0_PIN_IO_PU_PD(263),
  1755. SH73A0_PIN_IO_PU_PD(264),
  1756. SH73A0_PIN_IO_PU_PD(265),
  1757. SH73A0_PIN_IO_PU_PD(266),
  1758. SH73A0_PIN_IO_PU_PD(267),
  1759. SH73A0_PIN_IO_PU_PD(268),
  1760. SH73A0_PIN_IO_PU_PD(269),
  1761. SH73A0_PIN_IO_PU_PD(270),
  1762. SH73A0_PIN_IO_PU_PD(271),
  1763. SH73A0_PIN_IO_PU_PD(272),
  1764. SH73A0_PIN_IO_PU_PD(273),
  1765. SH73A0_PIN_IO_PU_PD(274),
  1766. SH73A0_PIN_IO_PU_PD(275),
  1767. SH73A0_PIN_IO_PU_PD(276),
  1768. SH73A0_PIN_IO_PU_PD(277),
  1769. SH73A0_PIN_IO_PU_PD(278),
  1770. SH73A0_PIN_IO_PU_PD(279),
  1771. SH73A0_PIN_IO_PU_PD(280),
  1772. SH73A0_PIN_O(281),
  1773. SH73A0_PIN_O(282),
  1774. SH73A0_PIN_I_PU(288),
  1775. SH73A0_PIN_IO_PU_PD(289),
  1776. SH73A0_PIN_IO_PU_PD(290),
  1777. SH73A0_PIN_IO_PU_PD(291),
  1778. SH73A0_PIN_IO_PU_PD(292),
  1779. SH73A0_PIN_IO_PU_PD(293),
  1780. SH73A0_PIN_IO_PU_PD(294),
  1781. SH73A0_PIN_IO_PU_PD(295),
  1782. SH73A0_PIN_IO_PU_PD(296),
  1783. SH73A0_PIN_IO_PU_PD(297),
  1784. SH73A0_PIN_IO_PU_PD(298),
  1785. SH73A0_PIN_IO_PU_PD(299),
  1786. SH73A0_PIN_IO_PU_PD(300),
  1787. SH73A0_PIN_IO_PU_PD(301),
  1788. SH73A0_PIN_IO_PU_PD(302),
  1789. SH73A0_PIN_IO_PU_PD(303),
  1790. SH73A0_PIN_IO_PU_PD(304),
  1791. SH73A0_PIN_IO_PU_PD(305),
  1792. SH73A0_PIN_O(306),
  1793. SH73A0_PIN_O(307),
  1794. SH73A0_PIN_I_PU(308),
  1795. SH73A0_PIN_O(309),
  1796. };
  1797. static const struct pinmux_range pinmux_ranges[] = {
  1798. {.begin = 0, .end = 118,},
  1799. {.begin = 128, .end = 164,},
  1800. {.begin = 192, .end = 282,},
  1801. {.begin = 288, .end = 309,},
  1802. };
  1803. /* Pin numbers for pins without a corresponding GPIO port number are computed
  1804. * from the row and column numbers with a 1000 offset to avoid collisions with
  1805. * GPIO port numbers.
  1806. */
  1807. #define PIN_NUMBER(row, col) (1000+((row)-1)*34+(col)-1)
  1808. /* - BSC -------------------------------------------------------------------- */
  1809. static const unsigned int bsc_data_0_7_pins[] = {
  1810. /* D[0:7] */
  1811. 74, 75, 76, 77, 78, 79, 80, 81,
  1812. };
  1813. static const unsigned int bsc_data_0_7_mux[] = {
  1814. D0_NAF0_MARK, D1_NAF1_MARK, D2_NAF2_MARK, D3_NAF3_MARK,
  1815. D4_NAF4_MARK, D5_NAF5_MARK, D6_NAF6_MARK, D7_NAF7_MARK,
  1816. };
  1817. static const unsigned int bsc_data_8_15_pins[] = {
  1818. /* D[8:15] */
  1819. 82, 83, 84, 85, 86, 87, 88, 89,
  1820. };
  1821. static const unsigned int bsc_data_8_15_mux[] = {
  1822. D8_NAF8_MARK, D9_NAF9_MARK, D10_NAF10_MARK, D11_NAF11_MARK,
  1823. D12_NAF12_MARK, D13_NAF13_MARK, D14_NAF14_MARK, D15_NAF15_MARK,
  1824. };
  1825. static const unsigned int bsc_cs4_pins[] = {
  1826. /* CS */
  1827. 90,
  1828. };
  1829. static const unsigned int bsc_cs4_mux[] = {
  1830. CS4__MARK,
  1831. };
  1832. static const unsigned int bsc_cs5_a_pins[] = {
  1833. /* CS */
  1834. 91,
  1835. };
  1836. static const unsigned int bsc_cs5_a_mux[] = {
  1837. CS5A__MARK,
  1838. };
  1839. static const unsigned int bsc_cs5_b_pins[] = {
  1840. /* CS */
  1841. 92,
  1842. };
  1843. static const unsigned int bsc_cs5_b_mux[] = {
  1844. CS5B__MARK,
  1845. };
  1846. static const unsigned int bsc_cs6_a_pins[] = {
  1847. /* CS */
  1848. 94,
  1849. };
  1850. static const unsigned int bsc_cs6_a_mux[] = {
  1851. CS6A__MARK,
  1852. };
  1853. static const unsigned int bsc_cs6_b_pins[] = {
  1854. /* CS */
  1855. 93,
  1856. };
  1857. static const unsigned int bsc_cs6_b_mux[] = {
  1858. CS6B__MARK,
  1859. };
  1860. static const unsigned int bsc_rd_pins[] = {
  1861. /* RD */
  1862. 96,
  1863. };
  1864. static const unsigned int bsc_rd_mux[] = {
  1865. RD__FSC_MARK,
  1866. };
  1867. static const unsigned int bsc_rdwr_0_pins[] = {
  1868. /* RDWR */
  1869. 91,
  1870. };
  1871. static const unsigned int bsc_rdwr_0_mux[] = {
  1872. PORT91_RDWR_MARK,
  1873. };
  1874. static const unsigned int bsc_rdwr_1_pins[] = {
  1875. /* RDWR */
  1876. 97,
  1877. };
  1878. static const unsigned int bsc_rdwr_1_mux[] = {
  1879. RDWR_FWE_MARK,
  1880. };
  1881. static const unsigned int bsc_rdwr_2_pins[] = {
  1882. /* RDWR */
  1883. 149,
  1884. };
  1885. static const unsigned int bsc_rdwr_2_mux[] = {
  1886. PORT149_RDWR_MARK,
  1887. };
  1888. static const unsigned int bsc_we0_pins[] = {
  1889. /* WE0 */
  1890. 97,
  1891. };
  1892. static const unsigned int bsc_we0_mux[] = {
  1893. WE0__FWE_MARK,
  1894. };
  1895. static const unsigned int bsc_we1_pins[] = {
  1896. /* WE1 */
  1897. 98,
  1898. };
  1899. static const unsigned int bsc_we1_mux[] = {
  1900. WE1__MARK,
  1901. };
  1902. /* - FSIA ------------------------------------------------------------------- */
  1903. static const unsigned int fsia_mclk_in_pins[] = {
  1904. /* CK */
  1905. 49,
  1906. };
  1907. static const unsigned int fsia_mclk_in_mux[] = {
  1908. FSIACK_MARK,
  1909. };
  1910. static const unsigned int fsia_mclk_out_pins[] = {
  1911. /* OMC */
  1912. 49,
  1913. };
  1914. static const unsigned int fsia_mclk_out_mux[] = {
  1915. FSIAOMC_MARK,
  1916. };
  1917. static const unsigned int fsia_sclk_in_pins[] = {
  1918. /* ILR, IBT */
  1919. 50, 51,
  1920. };
  1921. static const unsigned int fsia_sclk_in_mux[] = {
  1922. FSIAILR_MARK, FSIAIBT_MARK,
  1923. };
  1924. static const unsigned int fsia_sclk_out_pins[] = {
  1925. /* OLR, OBT */
  1926. 50, 51,
  1927. };
  1928. static const unsigned int fsia_sclk_out_mux[] = {
  1929. FSIAOLR_MARK, FSIAOBT_MARK,
  1930. };
  1931. static const unsigned int fsia_data_in_pins[] = {
  1932. /* ISLD */
  1933. 55,
  1934. };
  1935. static const unsigned int fsia_data_in_mux[] = {
  1936. FSIAISLD_MARK,
  1937. };
  1938. static const unsigned int fsia_data_out_pins[] = {
  1939. /* OSLD */
  1940. 52,
  1941. };
  1942. static const unsigned int fsia_data_out_mux[] = {
  1943. FSIAOSLD_MARK,
  1944. };
  1945. static const unsigned int fsia_spdif_pins[] = {
  1946. /* SPDIF */
  1947. 53,
  1948. };
  1949. static const unsigned int fsia_spdif_mux[] = {
  1950. FSIASPDIF_MARK,
  1951. };
  1952. /* - FSIB ------------------------------------------------------------------- */
  1953. static const unsigned int fsib_mclk_in_pins[] = {
  1954. /* CK */
  1955. 54,
  1956. };
  1957. static const unsigned int fsib_mclk_in_mux[] = {
  1958. FSIBCK_MARK,
  1959. };
  1960. static const unsigned int fsib_mclk_out_pins[] = {
  1961. /* OMC */
  1962. 54,
  1963. };
  1964. static const unsigned int fsib_mclk_out_mux[] = {
  1965. FSIBOMC_MARK,
  1966. };
  1967. static const unsigned int fsib_sclk_in_pins[] = {
  1968. /* ILR, IBT */
  1969. 37, 36,
  1970. };
  1971. static const unsigned int fsib_sclk_in_mux[] = {
  1972. FSIBILR_MARK, FSIBIBT_MARK,
  1973. };
  1974. static const unsigned int fsib_sclk_out_pins[] = {
  1975. /* OLR, OBT */
  1976. 37, 36,
  1977. };
  1978. static const unsigned int fsib_sclk_out_mux[] = {
  1979. FSIBOLR_MARK, FSIBOBT_MARK,
  1980. };
  1981. static const unsigned int fsib_data_in_pins[] = {
  1982. /* ISLD */
  1983. 39,
  1984. };
  1985. static const unsigned int fsib_data_in_mux[] = {
  1986. FSIBISLD_MARK,
  1987. };
  1988. static const unsigned int fsib_data_out_pins[] = {
  1989. /* OSLD */
  1990. 38,
  1991. };
  1992. static const unsigned int fsib_data_out_mux[] = {
  1993. FSIBOSLD_MARK,
  1994. };
  1995. static const unsigned int fsib_spdif_pins[] = {
  1996. /* SPDIF */
  1997. 53,
  1998. };
  1999. static const unsigned int fsib_spdif_mux[] = {
  2000. FSIBSPDIF_MARK,
  2001. };
  2002. /* - FSIC ------------------------------------------------------------------- */
  2003. static const unsigned int fsic_mclk_in_pins[] = {
  2004. /* CK */
  2005. 54,
  2006. };
  2007. static const unsigned int fsic_mclk_in_mux[] = {
  2008. FSICCK_MARK,
  2009. };
  2010. static const unsigned int fsic_mclk_out_pins[] = {
  2011. /* OMC */
  2012. 54,
  2013. };
  2014. static const unsigned int fsic_mclk_out_mux[] = {
  2015. FSICOMC_MARK,
  2016. };
  2017. static const unsigned int fsic_sclk_in_pins[] = {
  2018. /* ILR, IBT */
  2019. 46, 45,
  2020. };
  2021. static const unsigned int fsic_sclk_in_mux[] = {
  2022. FSICILR_MARK, FSICIBT_MARK,
  2023. };
  2024. static const unsigned int fsic_sclk_out_pins[] = {
  2025. /* OLR, OBT */
  2026. 46, 45,
  2027. };
  2028. static const unsigned int fsic_sclk_out_mux[] = {
  2029. FSICOLR_MARK, FSICOBT_MARK,
  2030. };
  2031. static const unsigned int fsic_data_in_pins[] = {
  2032. /* ISLD */
  2033. 48,
  2034. };
  2035. static const unsigned int fsic_data_in_mux[] = {
  2036. FSICISLD_MARK,
  2037. };
  2038. static const unsigned int fsic_data_out_pins[] = {
  2039. /* OSLD, OSLDT1, OSLDT2, OSLDT3 */
  2040. 47, 44, 42, 16,
  2041. };
  2042. static const unsigned int fsic_data_out_mux[] = {
  2043. FSICOSLD_MARK, FSICOSLDT1_MARK, FSICOSLDT2_MARK, FSICOSLDT3_MARK,
  2044. };
  2045. static const unsigned int fsic_spdif_0_pins[] = {
  2046. /* SPDIF */
  2047. 53,
  2048. };
  2049. static const unsigned int fsic_spdif_0_mux[] = {
  2050. PORT53_FSICSPDIF_MARK,
  2051. };
  2052. static const unsigned int fsic_spdif_1_pins[] = {
  2053. /* SPDIF */
  2054. 47,
  2055. };
  2056. static const unsigned int fsic_spdif_1_mux[] = {
  2057. PORT47_FSICSPDIF_MARK,
  2058. };
  2059. /* - FSID ------------------------------------------------------------------- */
  2060. static const unsigned int fsid_sclk_in_pins[] = {
  2061. /* ILR, IBT */
  2062. 46, 45,
  2063. };
  2064. static const unsigned int fsid_sclk_in_mux[] = {
  2065. FSIDILR_MARK, FSIDIBT_MARK,
  2066. };
  2067. static const unsigned int fsid_sclk_out_pins[] = {
  2068. /* OLR, OBT */
  2069. 46, 45,
  2070. };
  2071. static const unsigned int fsid_sclk_out_mux[] = {
  2072. FSIDOLR_MARK, FSIDOBT_MARK,
  2073. };
  2074. static const unsigned int fsid_data_in_pins[] = {
  2075. /* ISLD */
  2076. 48,
  2077. };
  2078. static const unsigned int fsid_data_in_mux[] = {
  2079. FSIDISLD_MARK,
  2080. };
  2081. /* - I2C2 ------------------------------------------------------------------- */
  2082. static const unsigned int i2c2_0_pins[] = {
  2083. /* SCL, SDA */
  2084. 237, 236,
  2085. };
  2086. static const unsigned int i2c2_0_mux[] = {
  2087. PORT237_I2C_SCL2_MARK, PORT236_I2C_SDA2_MARK,
  2088. };
  2089. static const unsigned int i2c2_1_pins[] = {
  2090. /* SCL, SDA */
  2091. 27, 28,
  2092. };
  2093. static const unsigned int i2c2_1_mux[] = {
  2094. PORT27_I2C_SCL2_MARK, PORT28_I2C_SDA2_MARK,
  2095. };
  2096. static const unsigned int i2c2_2_pins[] = {
  2097. /* SCL, SDA */
  2098. 115, 116,
  2099. };
  2100. static const unsigned int i2c2_2_mux[] = {
  2101. PORT115_I2C_SCL2_MARK, PORT116_I2C_SDA2_MARK,
  2102. };
  2103. /* - I2C3 ------------------------------------------------------------------- */
  2104. static const unsigned int i2c3_0_pins[] = {
  2105. /* SCL, SDA */
  2106. 248, 249,
  2107. };
  2108. static const unsigned int i2c3_0_mux[] = {
  2109. PORT248_I2C_SCL3_MARK, PORT249_I2C_SDA3_MARK,
  2110. };
  2111. static const unsigned int i2c3_1_pins[] = {
  2112. /* SCL, SDA */
  2113. 27, 28,
  2114. };
  2115. static const unsigned int i2c3_1_mux[] = {
  2116. PORT27_I2C_SCL3_MARK, PORT28_I2C_SDA3_MARK,
  2117. };
  2118. static const unsigned int i2c3_2_pins[] = {
  2119. /* SCL, SDA */
  2120. 115, 116,
  2121. };
  2122. static const unsigned int i2c3_2_mux[] = {
  2123. PORT115_I2C_SCL3_MARK, PORT116_I2C_SDA3_MARK,
  2124. };
  2125. /* - IrDA ------------------------------------------------------------------- */
  2126. static const unsigned int irda_0_pins[] = {
  2127. /* OUT, IN, FIRSEL */
  2128. 241, 242, 243,
  2129. };
  2130. static const unsigned int irda_0_mux[] = {
  2131. PORT241_IRDA_OUT_MARK, PORT242_IRDA_IN_MARK, PORT243_IRDA_FIRSEL_MARK,
  2132. };
  2133. static const unsigned int irda_1_pins[] = {
  2134. /* OUT, IN, FIRSEL */
  2135. 49, 53, 54,
  2136. };
  2137. static const unsigned int irda_1_mux[] = {
  2138. PORT49_IRDA_OUT_MARK, PORT53_IRDA_IN_MARK, PORT54_IRDA_FIRSEL_MARK,
  2139. };
  2140. /* - KEYSC ------------------------------------------------------------------ */
  2141. static const unsigned int keysc_in5_pins[] = {
  2142. /* KEYIN[0:4] */
  2143. 66, 67, 68, 69, 70,
  2144. };
  2145. static const unsigned int keysc_in5_mux[] = {
  2146. KEYIN0_MARK, KEYIN1_MARK, KEYIN2_MARK, KEYIN3_MARK,
  2147. KEYIN4_MARK,
  2148. };
  2149. static const unsigned int keysc_in6_pins[] = {
  2150. /* KEYIN[0:5] */
  2151. 66, 67, 68, 69, 70, 71,
  2152. };
  2153. static const unsigned int keysc_in6_mux[] = {
  2154. KEYIN0_MARK, KEYIN1_MARK, KEYIN2_MARK, KEYIN3_MARK,
  2155. KEYIN4_MARK, KEYIN5_MARK,
  2156. };
  2157. static const unsigned int keysc_in7_pins[] = {
  2158. /* KEYIN[0:6] */
  2159. 66, 67, 68, 69, 70, 71, 72,
  2160. };
  2161. static const unsigned int keysc_in7_mux[] = {
  2162. KEYIN0_MARK, KEYIN1_MARK, KEYIN2_MARK, KEYIN3_MARK,
  2163. KEYIN4_MARK, KEYIN5_MARK, KEYIN6_MARK,
  2164. };
  2165. static const unsigned int keysc_in8_pins[] = {
  2166. /* KEYIN[0:7] */
  2167. 66, 67, 68, 69, 70, 71, 72, 73,
  2168. };
  2169. static const unsigned int keysc_in8_mux[] = {
  2170. KEYIN0_MARK, KEYIN1_MARK, KEYIN2_MARK, KEYIN3_MARK,
  2171. KEYIN4_MARK, KEYIN5_MARK, KEYIN6_MARK, KEYIN7_MARK,
  2172. };
  2173. static const unsigned int keysc_out04_pins[] = {
  2174. /* KEYOUT[0:4] */
  2175. 65, 64, 63, 62, 61,
  2176. };
  2177. static const unsigned int keysc_out04_mux[] = {
  2178. KEYOUT0_MARK, KEYOUT1_MARK, KEYOUT2_MARK, KEYOUT3_MARK, KEYOUT4_MARK,
  2179. };
  2180. static const unsigned int keysc_out5_pins[] = {
  2181. /* KEYOUT5 */
  2182. 60,
  2183. };
  2184. static const unsigned int keysc_out5_mux[] = {
  2185. KEYOUT5_MARK,
  2186. };
  2187. static const unsigned int keysc_out6_0_pins[] = {
  2188. /* KEYOUT6 */
  2189. 59,
  2190. };
  2191. static const unsigned int keysc_out6_0_mux[] = {
  2192. PORT59_KEYOUT6_MARK,
  2193. };
  2194. static const unsigned int keysc_out6_1_pins[] = {
  2195. /* KEYOUT6 */
  2196. 131,
  2197. };
  2198. static const unsigned int keysc_out6_1_mux[] = {
  2199. PORT131_KEYOUT6_MARK,
  2200. };
  2201. static const unsigned int keysc_out6_2_pins[] = {
  2202. /* KEYOUT6 */
  2203. 143,
  2204. };
  2205. static const unsigned int keysc_out6_2_mux[] = {
  2206. PORT143_KEYOUT6_MARK,
  2207. };
  2208. static const unsigned int keysc_out7_0_pins[] = {
  2209. /* KEYOUT7 */
  2210. 58,
  2211. };
  2212. static const unsigned int keysc_out7_0_mux[] = {
  2213. PORT58_KEYOUT7_MARK,
  2214. };
  2215. static const unsigned int keysc_out7_1_pins[] = {
  2216. /* KEYOUT7 */
  2217. 132,
  2218. };
  2219. static const unsigned int keysc_out7_1_mux[] = {
  2220. PORT132_KEYOUT7_MARK,
  2221. };
  2222. static const unsigned int keysc_out7_2_pins[] = {
  2223. /* KEYOUT7 */
  2224. 144,
  2225. };
  2226. static const unsigned int keysc_out7_2_mux[] = {
  2227. PORT144_KEYOUT7_MARK,
  2228. };
  2229. static const unsigned int keysc_out8_0_pins[] = {
  2230. /* KEYOUT8 */
  2231. PIN_NUMBER(6, 26),
  2232. };
  2233. static const unsigned int keysc_out8_0_mux[] = {
  2234. KEYOUT8_MARK,
  2235. };
  2236. static const unsigned int keysc_out8_1_pins[] = {
  2237. /* KEYOUT8 */
  2238. 136,
  2239. };
  2240. static const unsigned int keysc_out8_1_mux[] = {
  2241. PORT136_KEYOUT8_MARK,
  2242. };
  2243. static const unsigned int keysc_out8_2_pins[] = {
  2244. /* KEYOUT8 */
  2245. 138,
  2246. };
  2247. static const unsigned int keysc_out8_2_mux[] = {
  2248. PORT138_KEYOUT8_MARK,
  2249. };
  2250. static const unsigned int keysc_out9_0_pins[] = {
  2251. /* KEYOUT9 */
  2252. 137,
  2253. };
  2254. static const unsigned int keysc_out9_0_mux[] = {
  2255. PORT137_KEYOUT9_MARK,
  2256. };
  2257. static const unsigned int keysc_out9_1_pins[] = {
  2258. /* KEYOUT9 */
  2259. 139,
  2260. };
  2261. static const unsigned int keysc_out9_1_mux[] = {
  2262. PORT139_KEYOUT9_MARK,
  2263. };
  2264. static const unsigned int keysc_out9_2_pins[] = {
  2265. /* KEYOUT9 */
  2266. 149,
  2267. };
  2268. static const unsigned int keysc_out9_2_mux[] = {
  2269. PORT149_KEYOUT9_MARK,
  2270. };
  2271. static const unsigned int keysc_out10_0_pins[] = {
  2272. /* KEYOUT10 */
  2273. 132,
  2274. };
  2275. static const unsigned int keysc_out10_0_mux[] = {
  2276. PORT132_KEYOUT10_MARK,
  2277. };
  2278. static const unsigned int keysc_out10_1_pins[] = {
  2279. /* KEYOUT10 */
  2280. 142,
  2281. };
  2282. static const unsigned int keysc_out10_1_mux[] = {
  2283. PORT142_KEYOUT10_MARK,
  2284. };
  2285. static const unsigned int keysc_out11_0_pins[] = {
  2286. /* KEYOUT11 */
  2287. 131,
  2288. };
  2289. static const unsigned int keysc_out11_0_mux[] = {
  2290. PORT131_KEYOUT11_MARK,
  2291. };
  2292. static const unsigned int keysc_out11_1_pins[] = {
  2293. /* KEYOUT11 */
  2294. 143,
  2295. };
  2296. static const unsigned int keysc_out11_1_mux[] = {
  2297. PORT143_KEYOUT11_MARK,
  2298. };
  2299. /* - LCD -------------------------------------------------------------------- */
  2300. static const unsigned int lcd_data8_pins[] = {
  2301. /* D[0:7] */
  2302. 192, 193, 194, 195, 196, 197, 198, 199,
  2303. };
  2304. static const unsigned int lcd_data8_mux[] = {
  2305. LCDD0_MARK, LCDD1_MARK, LCDD2_MARK, LCDD3_MARK,
  2306. LCDD4_MARK, LCDD5_MARK, LCDD6_MARK, LCDD7_MARK,
  2307. };
  2308. static const unsigned int lcd_data9_pins[] = {
  2309. /* D[0:8] */
  2310. 192, 193, 194, 195, 196, 197, 198, 199,
  2311. 200,
  2312. };
  2313. static const unsigned int lcd_data9_mux[] = {
  2314. LCDD0_MARK, LCDD1_MARK, LCDD2_MARK, LCDD3_MARK,
  2315. LCDD4_MARK, LCDD5_MARK, LCDD6_MARK, LCDD7_MARK,
  2316. LCDD8_MARK,
  2317. };
  2318. static const unsigned int lcd_data12_pins[] = {
  2319. /* D[0:11] */
  2320. 192, 193, 194, 195, 196, 197, 198, 199,
  2321. 200, 201, 202, 203,
  2322. };
  2323. static const unsigned int lcd_data12_mux[] = {
  2324. LCDD0_MARK, LCDD1_MARK, LCDD2_MARK, LCDD3_MARK,
  2325. LCDD4_MARK, LCDD5_MARK, LCDD6_MARK, LCDD7_MARK,
  2326. LCDD8_MARK, LCDD9_MARK, LCDD10_MARK, LCDD11_MARK,
  2327. };
  2328. static const unsigned int lcd_data16_pins[] = {
  2329. /* D[0:15] */
  2330. 192, 193, 194, 195, 196, 197, 198, 199,
  2331. 200, 201, 202, 203, 204, 205, 206, 207,
  2332. };
  2333. static const unsigned int lcd_data16_mux[] = {
  2334. LCDD0_MARK, LCDD1_MARK, LCDD2_MARK, LCDD3_MARK,
  2335. LCDD4_MARK, LCDD5_MARK, LCDD6_MARK, LCDD7_MARK,
  2336. LCDD8_MARK, LCDD9_MARK, LCDD10_MARK, LCDD11_MARK,
  2337. LCDD12_MARK, LCDD13_MARK, LCDD14_MARK, LCDD15_MARK,
  2338. };
  2339. static const unsigned int lcd_data18_pins[] = {
  2340. /* D[0:17] */
  2341. 192, 193, 194, 195, 196, 197, 198, 199,
  2342. 200, 201, 202, 203, 204, 205, 206, 207,
  2343. 208, 209,
  2344. };
  2345. static const unsigned int lcd_data18_mux[] = {
  2346. LCDD0_MARK, LCDD1_MARK, LCDD2_MARK, LCDD3_MARK,
  2347. LCDD4_MARK, LCDD5_MARK, LCDD6_MARK, LCDD7_MARK,
  2348. LCDD8_MARK, LCDD9_MARK, LCDD10_MARK, LCDD11_MARK,
  2349. LCDD12_MARK, LCDD13_MARK, LCDD14_MARK, LCDD15_MARK,
  2350. LCDD16_MARK, LCDD17_MARK,
  2351. };
  2352. static const unsigned int lcd_data24_pins[] = {
  2353. /* D[0:23] */
  2354. 192, 193, 194, 195, 196, 197, 198, 199,
  2355. 200, 201, 202, 203, 204, 205, 206, 207,
  2356. 208, 209, 210, 211, 212, 213, 214, 215
  2357. };
  2358. static const unsigned int lcd_data24_mux[] = {
  2359. LCDD0_MARK, LCDD1_MARK, LCDD2_MARK, LCDD3_MARK,
  2360. LCDD4_MARK, LCDD5_MARK, LCDD6_MARK, LCDD7_MARK,
  2361. LCDD8_MARK, LCDD9_MARK, LCDD10_MARK, LCDD11_MARK,
  2362. LCDD12_MARK, LCDD13_MARK, LCDD14_MARK, LCDD15_MARK,
  2363. LCDD16_MARK, LCDD17_MARK, LCDD18_MARK, LCDD19_MARK,
  2364. LCDD20_MARK, LCDD21_MARK, LCDD22_MARK, LCDD23_MARK,
  2365. };
  2366. static const unsigned int lcd_display_pins[] = {
  2367. /* DON */
  2368. 222,
  2369. };
  2370. static const unsigned int lcd_display_mux[] = {
  2371. LCDDON_MARK,
  2372. };
  2373. static const unsigned int lcd_lclk_pins[] = {
  2374. /* LCLK */
  2375. 221,
  2376. };
  2377. static const unsigned int lcd_lclk_mux[] = {
  2378. LCDLCLK_MARK,
  2379. };
  2380. static const unsigned int lcd_sync_pins[] = {
  2381. /* VSYN, HSYN, DCK, DISP */
  2382. 220, 218, 216, 219,
  2383. };
  2384. static const unsigned int lcd_sync_mux[] = {
  2385. LCDVSYN_MARK, LCDHSYN_MARK, LCDDCK_MARK, LCDDISP_MARK,
  2386. };
  2387. static const unsigned int lcd_sys_pins[] = {
  2388. /* CS, WR, RD, RS */
  2389. 218, 216, 217, 219,
  2390. };
  2391. static const unsigned int lcd_sys_mux[] = {
  2392. LCDCS__MARK, LCDWR__MARK, LCDRD__MARK, LCDRS_MARK,
  2393. };
  2394. /* - LCD2 ------------------------------------------------------------------- */
  2395. static const unsigned int lcd2_data8_pins[] = {
  2396. /* D[0:7] */
  2397. 128, 129, 142, 143, 144, 145, 138, 139,
  2398. };
  2399. static const unsigned int lcd2_data8_mux[] = {
  2400. LCD2D0_MARK, LCD2D1_MARK, LCD2D2_MARK, LCD2D3_MARK,
  2401. LCD2D4_MARK, LCD2D5_MARK, LCD2D6_MARK, LCD2D7_MARK,
  2402. };
  2403. static const unsigned int lcd2_data9_pins[] = {
  2404. /* D[0:8] */
  2405. 128, 129, 142, 143, 144, 145, 138, 139,
  2406. 140,
  2407. };
  2408. static const unsigned int lcd2_data9_mux[] = {
  2409. LCD2D0_MARK, LCD2D1_MARK, LCD2D2_MARK, LCD2D3_MARK,
  2410. LCD2D4_MARK, LCD2D5_MARK, LCD2D6_MARK, LCD2D7_MARK,
  2411. LCD2D8_MARK,
  2412. };
  2413. static const unsigned int lcd2_data12_pins[] = {
  2414. /* D[0:12] */
  2415. 128, 129, 142, 143, 144, 145, 138, 139,
  2416. 140, 141, 130, 131,
  2417. };
  2418. static const unsigned int lcd2_data12_mux[] = {
  2419. LCD2D0_MARK, LCD2D1_MARK, LCD2D2_MARK, LCD2D3_MARK,
  2420. LCD2D4_MARK, LCD2D5_MARK, LCD2D6_MARK, LCD2D7_MARK,
  2421. LCD2D8_MARK, LCD2D9_MARK, LCD2D10_MARK, LCD2D11_MARK,
  2422. };
  2423. static const unsigned int lcd2_data16_pins[] = {
  2424. /* D[0:15] */
  2425. 128, 129, 142, 143, 144, 145, 138, 139,
  2426. 140, 141, 130, 131, 132, 133, 134, 135,
  2427. };
  2428. static const unsigned int lcd2_data16_mux[] = {
  2429. LCD2D0_MARK, LCD2D1_MARK, LCD2D2_MARK, LCD2D3_MARK,
  2430. LCD2D4_MARK, LCD2D5_MARK, LCD2D6_MARK, LCD2D7_MARK,
  2431. LCD2D8_MARK, LCD2D9_MARK, LCD2D10_MARK, LCD2D11_MARK,
  2432. LCD2D12_MARK, LCD2D13_MARK, LCD2D14_MARK, LCD2D15_MARK,
  2433. };
  2434. static const unsigned int lcd2_data18_pins[] = {
  2435. /* D[0:17] */
  2436. 128, 129, 142, 143, 144, 145, 138, 139,
  2437. 140, 141, 130, 131, 132, 133, 134, 135,
  2438. 136, 137,
  2439. };
  2440. static const unsigned int lcd2_data18_mux[] = {
  2441. LCD2D0_MARK, LCD2D1_MARK, LCD2D2_MARK, LCD2D3_MARK,
  2442. LCD2D4_MARK, LCD2D5_MARK, LCD2D6_MARK, LCD2D7_MARK,
  2443. LCD2D8_MARK, LCD2D9_MARK, LCD2D10_MARK, LCD2D11_MARK,
  2444. LCD2D12_MARK, LCD2D13_MARK, LCD2D14_MARK, LCD2D15_MARK,
  2445. LCD2D16_MARK, LCD2D17_MARK,
  2446. };
  2447. static const unsigned int lcd2_data24_pins[] = {
  2448. /* D[0:23] */
  2449. 128, 129, 142, 143, 144, 145, 138, 139,
  2450. 140, 141, 130, 131, 132, 133, 134, 135,
  2451. 136, 137, 146, 147, 234, 235, 238, 239
  2452. };
  2453. static const unsigned int lcd2_data24_mux[] = {
  2454. LCD2D0_MARK, LCD2D1_MARK, LCD2D2_MARK, LCD2D3_MARK,
  2455. LCD2D4_MARK, LCD2D5_MARK, LCD2D6_MARK, LCD2D7_MARK,
  2456. LCD2D8_MARK, LCD2D9_MARK, LCD2D10_MARK, LCD2D11_MARK,
  2457. LCD2D12_MARK, LCD2D13_MARK, LCD2D14_MARK, LCD2D15_MARK,
  2458. LCD2D16_MARK, LCD2D17_MARK, LCD2D18_MARK, LCD2D19_MARK,
  2459. LCD2D20_MARK, LCD2D21_MARK, LCD2D22_MARK, LCD2D23_MARK,
  2460. };
  2461. static const unsigned int lcd2_sync_0_pins[] = {
  2462. /* VSYN, HSYN, DCK, DISP */
  2463. 128, 129, 146, 145,
  2464. };
  2465. static const unsigned int lcd2_sync_0_mux[] = {
  2466. PORT128_LCD2VSYN_MARK, PORT129_LCD2HSYN_MARK,
  2467. LCD2DCK_MARK, PORT145_LCD2DISP_MARK,
  2468. };
  2469. static const unsigned int lcd2_sync_1_pins[] = {
  2470. /* VSYN, HSYN, DCK, DISP */
  2471. 222, 221, 219, 217,
  2472. };
  2473. static const unsigned int lcd2_sync_1_mux[] = {
  2474. PORT222_LCD2VSYN_MARK, PORT221_LCD2HSYN_MARK,
  2475. LCD2DCK_2_MARK, PORT217_LCD2DISP_MARK,
  2476. };
  2477. static const unsigned int lcd2_sys_0_pins[] = {
  2478. /* CS, WR, RD, RS */
  2479. 129, 146, 147, 145,
  2480. };
  2481. static const unsigned int lcd2_sys_0_mux[] = {
  2482. PORT129_LCD2CS__MARK, PORT146_LCD2WR__MARK,
  2483. LCD2RD__MARK, PORT145_LCD2RS_MARK,
  2484. };
  2485. static const unsigned int lcd2_sys_1_pins[] = {
  2486. /* CS, WR, RD, RS */
  2487. 221, 219, 147, 217,
  2488. };
  2489. static const unsigned int lcd2_sys_1_mux[] = {
  2490. PORT221_LCD2CS__MARK, PORT219_LCD2WR__MARK,
  2491. LCD2RD__MARK, PORT217_LCD2RS_MARK,
  2492. };
  2493. /* - MMCIF ------------------------------------------------------------------ */
  2494. static const unsigned int mmc0_data1_0_pins[] = {
  2495. /* D[0] */
  2496. 271,
  2497. };
  2498. static const unsigned int mmc0_data1_0_mux[] = {
  2499. MMCD0_0_MARK,
  2500. };
  2501. static const unsigned int mmc0_data4_0_pins[] = {
  2502. /* D[0:3] */
  2503. 271, 272, 273, 274,
  2504. };
  2505. static const unsigned int mmc0_data4_0_mux[] = {
  2506. MMCD0_0_MARK, MMCD0_1_MARK, MMCD0_2_MARK, MMCD0_3_MARK,
  2507. };
  2508. static const unsigned int mmc0_data8_0_pins[] = {
  2509. /* D[0:7] */
  2510. 271, 272, 273, 274, 275, 276, 277, 278,
  2511. };
  2512. static const unsigned int mmc0_data8_0_mux[] = {
  2513. MMCD0_0_MARK, MMCD0_1_MARK, MMCD0_2_MARK, MMCD0_3_MARK,
  2514. MMCD0_4_MARK, MMCD0_5_MARK, MMCD0_6_MARK, MMCD0_7_MARK,
  2515. };
  2516. static const unsigned int mmc0_ctrl_0_pins[] = {
  2517. /* CMD, CLK */
  2518. 279, 270,
  2519. };
  2520. static const unsigned int mmc0_ctrl_0_mux[] = {
  2521. MMCCMD0_MARK, MMCCLK0_MARK,
  2522. };
  2523. static const unsigned int mmc0_data1_1_pins[] = {
  2524. /* D[0] */
  2525. 305,
  2526. };
  2527. static const unsigned int mmc0_data1_1_mux[] = {
  2528. MMCD1_0_MARK,
  2529. };
  2530. static const unsigned int mmc0_data4_1_pins[] = {
  2531. /* D[0:3] */
  2532. 305, 304, 303, 302,
  2533. };
  2534. static const unsigned int mmc0_data4_1_mux[] = {
  2535. MMCD1_0_MARK, MMCD1_1_MARK, MMCD1_2_MARK, MMCD1_3_MARK,
  2536. };
  2537. static const unsigned int mmc0_data8_1_pins[] = {
  2538. /* D[0:7] */
  2539. 305, 304, 303, 302, 301, 300, 299, 298,
  2540. };
  2541. static const unsigned int mmc0_data8_1_mux[] = {
  2542. MMCD1_0_MARK, MMCD1_1_MARK, MMCD1_2_MARK, MMCD1_3_MARK,
  2543. MMCD1_4_MARK, MMCD1_5_MARK, MMCD1_6_MARK, MMCD1_7_MARK,
  2544. };
  2545. static const unsigned int mmc0_ctrl_1_pins[] = {
  2546. /* CMD, CLK */
  2547. 297, 289,
  2548. };
  2549. static const unsigned int mmc0_ctrl_1_mux[] = {
  2550. MMCCMD1_MARK, MMCCLK1_MARK,
  2551. };
  2552. /* - SCIFA0 ----------------------------------------------------------------- */
  2553. static const unsigned int scifa0_data_pins[] = {
  2554. /* RXD, TXD */
  2555. 43, 17,
  2556. };
  2557. static const unsigned int scifa0_data_mux[] = {
  2558. SCIFA0_RXD_MARK, SCIFA0_TXD_MARK,
  2559. };
  2560. static const unsigned int scifa0_clk_pins[] = {
  2561. /* SCK */
  2562. 16,
  2563. };
  2564. static const unsigned int scifa0_clk_mux[] = {
  2565. SCIFA0_SCK_MARK,
  2566. };
  2567. static const unsigned int scifa0_ctrl_pins[] = {
  2568. /* RTS, CTS */
  2569. 42, 44,
  2570. };
  2571. static const unsigned int scifa0_ctrl_mux[] = {
  2572. SCIFA0_RTS__MARK, SCIFA0_CTS__MARK,
  2573. };
  2574. /* - SCIFA1 ----------------------------------------------------------------- */
  2575. static const unsigned int scifa1_data_pins[] = {
  2576. /* RXD, TXD */
  2577. 228, 225,
  2578. };
  2579. static const unsigned int scifa1_data_mux[] = {
  2580. SCIFA1_RXD_MARK, SCIFA1_TXD_MARK,
  2581. };
  2582. static const unsigned int scifa1_clk_pins[] = {
  2583. /* SCK */
  2584. 226,
  2585. };
  2586. static const unsigned int scifa1_clk_mux[] = {
  2587. SCIFA1_SCK_MARK,
  2588. };
  2589. static const unsigned int scifa1_ctrl_pins[] = {
  2590. /* RTS, CTS */
  2591. 227, 229,
  2592. };
  2593. static const unsigned int scifa1_ctrl_mux[] = {
  2594. SCIFA1_RTS__MARK, SCIFA1_CTS__MARK,
  2595. };
  2596. /* - SCIFA2 ----------------------------------------------------------------- */
  2597. static const unsigned int scifa2_data_0_pins[] = {
  2598. /* RXD, TXD */
  2599. 155, 154,
  2600. };
  2601. static const unsigned int scifa2_data_0_mux[] = {
  2602. SCIFA2_RXD1_MARK, SCIFA2_TXD1_MARK,
  2603. };
  2604. static const unsigned int scifa2_clk_0_pins[] = {
  2605. /* SCK */
  2606. 158,
  2607. };
  2608. static const unsigned int scifa2_clk_0_mux[] = {
  2609. SCIFA2_SCK1_MARK,
  2610. };
  2611. static const unsigned int scifa2_ctrl_0_pins[] = {
  2612. /* RTS, CTS */
  2613. 156, 157,
  2614. };
  2615. static const unsigned int scifa2_ctrl_0_mux[] = {
  2616. SCIFA2_RTS1__MARK, SCIFA2_CTS1__MARK,
  2617. };
  2618. static const unsigned int scifa2_data_1_pins[] = {
  2619. /* RXD, TXD */
  2620. 233, 230,
  2621. };
  2622. static const unsigned int scifa2_data_1_mux[] = {
  2623. SCIFA2_RXD2_MARK, SCIFA2_TXD2_MARK,
  2624. };
  2625. static const unsigned int scifa2_clk_1_pins[] = {
  2626. /* SCK */
  2627. 232,
  2628. };
  2629. static const unsigned int scifa2_clk_1_mux[] = {
  2630. SCIFA2_SCK2_MARK,
  2631. };
  2632. static const unsigned int scifa2_ctrl_1_pins[] = {
  2633. /* RTS, CTS */
  2634. 234, 231,
  2635. };
  2636. static const unsigned int scifa2_ctrl_1_mux[] = {
  2637. SCIFA2_RTS2__MARK, SCIFA2_CTS2__MARK,
  2638. };
  2639. /* - SCIFA3 ----------------------------------------------------------------- */
  2640. static const unsigned int scifa3_data_pins[] = {
  2641. /* RXD, TXD */
  2642. 108, 110,
  2643. };
  2644. static const unsigned int scifa3_data_mux[] = {
  2645. SCIFA3_RXD_MARK, SCIFA3_TXD_MARK,
  2646. };
  2647. static const unsigned int scifa3_ctrl_pins[] = {
  2648. /* RTS, CTS */
  2649. 109, 107,
  2650. };
  2651. static const unsigned int scifa3_ctrl_mux[] = {
  2652. SCIFA3_RTS__MARK, SCIFA3_CTS__MARK,
  2653. };
  2654. /* - SCIFA4 ----------------------------------------------------------------- */
  2655. static const unsigned int scifa4_data_pins[] = {
  2656. /* RXD, TXD */
  2657. 33, 32,
  2658. };
  2659. static const unsigned int scifa4_data_mux[] = {
  2660. SCIFA4_RXD_MARK, SCIFA4_TXD_MARK,
  2661. };
  2662. static const unsigned int scifa4_ctrl_pins[] = {
  2663. /* RTS, CTS */
  2664. 34, 35,
  2665. };
  2666. static const unsigned int scifa4_ctrl_mux[] = {
  2667. SCIFA4_RTS__MARK, SCIFA4_CTS__MARK,
  2668. };
  2669. /* - SCIFA5 ----------------------------------------------------------------- */
  2670. static const unsigned int scifa5_data_0_pins[] = {
  2671. /* RXD, TXD */
  2672. 246, 247,
  2673. };
  2674. static const unsigned int scifa5_data_0_mux[] = {
  2675. PORT246_SCIFA5_RXD_MARK, PORT247_SCIFA5_TXD_MARK,
  2676. };
  2677. static const unsigned int scifa5_clk_0_pins[] = {
  2678. /* SCK */
  2679. 248,
  2680. };
  2681. static const unsigned int scifa5_clk_0_mux[] = {
  2682. PORT248_SCIFA5_SCK_MARK,
  2683. };
  2684. static const unsigned int scifa5_ctrl_0_pins[] = {
  2685. /* RTS, CTS */
  2686. 245, 244,
  2687. };
  2688. static const unsigned int scifa5_ctrl_0_mux[] = {
  2689. PORT245_SCIFA5_RTS__MARK, PORT244_SCIFA5_CTS__MARK,
  2690. };
  2691. static const unsigned int scifa5_data_1_pins[] = {
  2692. /* RXD, TXD */
  2693. 195, 196,
  2694. };
  2695. static const unsigned int scifa5_data_1_mux[] = {
  2696. PORT195_SCIFA5_RXD_MARK, PORT196_SCIFA5_TXD_MARK,
  2697. };
  2698. static const unsigned int scifa5_clk_1_pins[] = {
  2699. /* SCK */
  2700. 197,
  2701. };
  2702. static const unsigned int scifa5_clk_1_mux[] = {
  2703. PORT197_SCIFA5_SCK_MARK,
  2704. };
  2705. static const unsigned int scifa5_ctrl_1_pins[] = {
  2706. /* RTS, CTS */
  2707. 194, 193,
  2708. };
  2709. static const unsigned int scifa5_ctrl_1_mux[] = {
  2710. PORT194_SCIFA5_RTS__MARK, PORT193_SCIFA5_CTS__MARK,
  2711. };
  2712. static const unsigned int scifa5_data_2_pins[] = {
  2713. /* RXD, TXD */
  2714. 162, 160,
  2715. };
  2716. static const unsigned int scifa5_data_2_mux[] = {
  2717. PORT162_SCIFA5_RXD_MARK, PORT160_SCIFA5_TXD_MARK,
  2718. };
  2719. static const unsigned int scifa5_clk_2_pins[] = {
  2720. /* SCK */
  2721. 159,
  2722. };
  2723. static const unsigned int scifa5_clk_2_mux[] = {
  2724. PORT159_SCIFA5_SCK_MARK,
  2725. };
  2726. static const unsigned int scifa5_ctrl_2_pins[] = {
  2727. /* RTS, CTS */
  2728. 163, 161,
  2729. };
  2730. static const unsigned int scifa5_ctrl_2_mux[] = {
  2731. PORT163_SCIFA5_RTS__MARK, PORT161_SCIFA5_CTS__MARK,
  2732. };
  2733. /* - SCIFA6 ----------------------------------------------------------------- */
  2734. static const unsigned int scifa6_pins[] = {
  2735. /* TXD */
  2736. 240,
  2737. };
  2738. static const unsigned int scifa6_mux[] = {
  2739. SCIFA6_TXD_MARK,
  2740. };
  2741. /* - SCIFA7 ----------------------------------------------------------------- */
  2742. static const unsigned int scifa7_data_pins[] = {
  2743. /* RXD, TXD */
  2744. 12, 18,
  2745. };
  2746. static const unsigned int scifa7_data_mux[] = {
  2747. SCIFA7_RXD_MARK, SCIFA7_TXD_MARK,
  2748. };
  2749. static const unsigned int scifa7_ctrl_pins[] = {
  2750. /* RTS, CTS */
  2751. 19, 13,
  2752. };
  2753. static const unsigned int scifa7_ctrl_mux[] = {
  2754. SCIFA7_RTS__MARK, SCIFA7_CTS__MARK,
  2755. };
  2756. /* - SCIFB ------------------------------------------------------------------ */
  2757. static const unsigned int scifb_data_0_pins[] = {
  2758. /* RXD, TXD */
  2759. 162, 160,
  2760. };
  2761. static const unsigned int scifb_data_0_mux[] = {
  2762. PORT162_SCIFB_RXD_MARK, PORT160_SCIFB_TXD_MARK,
  2763. };
  2764. static const unsigned int scifb_clk_0_pins[] = {
  2765. /* SCK */
  2766. 159,
  2767. };
  2768. static const unsigned int scifb_clk_0_mux[] = {
  2769. PORT159_SCIFB_SCK_MARK,
  2770. };
  2771. static const unsigned int scifb_ctrl_0_pins[] = {
  2772. /* RTS, CTS */
  2773. 163, 161,
  2774. };
  2775. static const unsigned int scifb_ctrl_0_mux[] = {
  2776. PORT163_SCIFB_RTS__MARK, PORT161_SCIFB_CTS__MARK,
  2777. };
  2778. static const unsigned int scifb_data_1_pins[] = {
  2779. /* RXD, TXD */
  2780. 246, 247,
  2781. };
  2782. static const unsigned int scifb_data_1_mux[] = {
  2783. PORT246_SCIFB_RXD_MARK, PORT247_SCIFB_TXD_MARK,
  2784. };
  2785. static const unsigned int scifb_clk_1_pins[] = {
  2786. /* SCK */
  2787. 248,
  2788. };
  2789. static const unsigned int scifb_clk_1_mux[] = {
  2790. PORT248_SCIFB_SCK_MARK,
  2791. };
  2792. static const unsigned int scifb_ctrl_1_pins[] = {
  2793. /* RTS, CTS */
  2794. 245, 244,
  2795. };
  2796. static const unsigned int scifb_ctrl_1_mux[] = {
  2797. PORT245_SCIFB_RTS__MARK, PORT244_SCIFB_CTS__MARK,
  2798. };
  2799. /* - SDHI0 ------------------------------------------------------------------ */
  2800. static const unsigned int sdhi0_data1_pins[] = {
  2801. /* D0 */
  2802. 252,
  2803. };
  2804. static const unsigned int sdhi0_data1_mux[] = {
  2805. SDHID0_0_MARK,
  2806. };
  2807. static const unsigned int sdhi0_data4_pins[] = {
  2808. /* D[0:3] */
  2809. 252, 253, 254, 255,
  2810. };
  2811. static const unsigned int sdhi0_data4_mux[] = {
  2812. SDHID0_0_MARK, SDHID0_1_MARK, SDHID0_2_MARK, SDHID0_3_MARK,
  2813. };
  2814. static const unsigned int sdhi0_ctrl_pins[] = {
  2815. /* CMD, CLK */
  2816. 256, 250,
  2817. };
  2818. static const unsigned int sdhi0_ctrl_mux[] = {
  2819. SDHICMD0_MARK, SDHICLK0_MARK,
  2820. };
  2821. static const unsigned int sdhi0_cd_pins[] = {
  2822. /* CD */
  2823. 251,
  2824. };
  2825. static const unsigned int sdhi0_cd_mux[] = {
  2826. SDHICD0_MARK,
  2827. };
  2828. static const unsigned int sdhi0_wp_pins[] = {
  2829. /* WP */
  2830. 257,
  2831. };
  2832. static const unsigned int sdhi0_wp_mux[] = {
  2833. SDHIWP0_MARK,
  2834. };
  2835. /* - SDHI1 ------------------------------------------------------------------ */
  2836. static const unsigned int sdhi1_data1_pins[] = {
  2837. /* D0 */
  2838. 259,
  2839. };
  2840. static const unsigned int sdhi1_data1_mux[] = {
  2841. SDHID1_0_MARK,
  2842. };
  2843. static const unsigned int sdhi1_data4_pins[] = {
  2844. /* D[0:3] */
  2845. 259, 260, 261, 262,
  2846. };
  2847. static const unsigned int sdhi1_data4_mux[] = {
  2848. SDHID1_0_MARK, SDHID1_1_MARK, SDHID1_2_MARK, SDHID1_3_MARK,
  2849. };
  2850. static const unsigned int sdhi1_ctrl_pins[] = {
  2851. /* CMD, CLK */
  2852. 263, 258,
  2853. };
  2854. static const unsigned int sdhi1_ctrl_mux[] = {
  2855. SDHICMD1_MARK, SDHICLK1_MARK,
  2856. };
  2857. /* - SDHI2 ------------------------------------------------------------------ */
  2858. static const unsigned int sdhi2_data1_pins[] = {
  2859. /* D0 */
  2860. 265,
  2861. };
  2862. static const unsigned int sdhi2_data1_mux[] = {
  2863. SDHID2_0_MARK,
  2864. };
  2865. static const unsigned int sdhi2_data4_pins[] = {
  2866. /* D[0:3] */
  2867. 265, 266, 267, 268,
  2868. };
  2869. static const unsigned int sdhi2_data4_mux[] = {
  2870. SDHID2_0_MARK, SDHID2_1_MARK, SDHID2_2_MARK, SDHID2_3_MARK,
  2871. };
  2872. static const unsigned int sdhi2_ctrl_pins[] = {
  2873. /* CMD, CLK */
  2874. 269, 264,
  2875. };
  2876. static const unsigned int sdhi2_ctrl_mux[] = {
  2877. SDHICMD2_MARK, SDHICLK2_MARK,
  2878. };
  2879. /* - USB -------------------------------------------------------------------- */
  2880. static const unsigned int usb_vbus_pins[] = {
  2881. /* VBUS */
  2882. 0,
  2883. };
  2884. static const unsigned int usb_vbus_mux[] = {
  2885. VBUS_0_MARK,
  2886. };
  2887. static const struct sh_pfc_pin_group pinmux_groups[] = {
  2888. SH_PFC_PIN_GROUP(bsc_data_0_7),
  2889. SH_PFC_PIN_GROUP(bsc_data_8_15),
  2890. SH_PFC_PIN_GROUP(bsc_cs4),
  2891. SH_PFC_PIN_GROUP(bsc_cs5_a),
  2892. SH_PFC_PIN_GROUP(bsc_cs5_b),
  2893. SH_PFC_PIN_GROUP(bsc_cs6_a),
  2894. SH_PFC_PIN_GROUP(bsc_cs6_b),
  2895. SH_PFC_PIN_GROUP(bsc_rd),
  2896. SH_PFC_PIN_GROUP(bsc_rdwr_0),
  2897. SH_PFC_PIN_GROUP(bsc_rdwr_1),
  2898. SH_PFC_PIN_GROUP(bsc_rdwr_2),
  2899. SH_PFC_PIN_GROUP(bsc_we0),
  2900. SH_PFC_PIN_GROUP(bsc_we1),
  2901. SH_PFC_PIN_GROUP(fsia_mclk_in),
  2902. SH_PFC_PIN_GROUP(fsia_mclk_out),
  2903. SH_PFC_PIN_GROUP(fsia_sclk_in),
  2904. SH_PFC_PIN_GROUP(fsia_sclk_out),
  2905. SH_PFC_PIN_GROUP(fsia_data_in),
  2906. SH_PFC_PIN_GROUP(fsia_data_out),
  2907. SH_PFC_PIN_GROUP(fsia_spdif),
  2908. SH_PFC_PIN_GROUP(fsib_mclk_in),
  2909. SH_PFC_PIN_GROUP(fsib_mclk_out),
  2910. SH_PFC_PIN_GROUP(fsib_sclk_in),
  2911. SH_PFC_PIN_GROUP(fsib_sclk_out),
  2912. SH_PFC_PIN_GROUP(fsib_data_in),
  2913. SH_PFC_PIN_GROUP(fsib_data_out),
  2914. SH_PFC_PIN_GROUP(fsib_spdif),
  2915. SH_PFC_PIN_GROUP(fsic_mclk_in),
  2916. SH_PFC_PIN_GROUP(fsic_mclk_out),
  2917. SH_PFC_PIN_GROUP(fsic_sclk_in),
  2918. SH_PFC_PIN_GROUP(fsic_sclk_out),
  2919. SH_PFC_PIN_GROUP(fsic_data_in),
  2920. SH_PFC_PIN_GROUP(fsic_data_out),
  2921. SH_PFC_PIN_GROUP(fsic_spdif_0),
  2922. SH_PFC_PIN_GROUP(fsic_spdif_1),
  2923. SH_PFC_PIN_GROUP(fsid_sclk_in),
  2924. SH_PFC_PIN_GROUP(fsid_sclk_out),
  2925. SH_PFC_PIN_GROUP(fsid_data_in),
  2926. SH_PFC_PIN_GROUP(i2c2_0),
  2927. SH_PFC_PIN_GROUP(i2c2_1),
  2928. SH_PFC_PIN_GROUP(i2c2_2),
  2929. SH_PFC_PIN_GROUP(i2c3_0),
  2930. SH_PFC_PIN_GROUP(i2c3_1),
  2931. SH_PFC_PIN_GROUP(i2c3_2),
  2932. SH_PFC_PIN_GROUP(irda_0),
  2933. SH_PFC_PIN_GROUP(irda_1),
  2934. SH_PFC_PIN_GROUP(keysc_in5),
  2935. SH_PFC_PIN_GROUP(keysc_in6),
  2936. SH_PFC_PIN_GROUP(keysc_in7),
  2937. SH_PFC_PIN_GROUP(keysc_in8),
  2938. SH_PFC_PIN_GROUP(keysc_out04),
  2939. SH_PFC_PIN_GROUP(keysc_out5),
  2940. SH_PFC_PIN_GROUP(keysc_out6_0),
  2941. SH_PFC_PIN_GROUP(keysc_out6_1),
  2942. SH_PFC_PIN_GROUP(keysc_out6_2),
  2943. SH_PFC_PIN_GROUP(keysc_out7_0),
  2944. SH_PFC_PIN_GROUP(keysc_out7_1),
  2945. SH_PFC_PIN_GROUP(keysc_out7_2),
  2946. SH_PFC_PIN_GROUP(keysc_out8_0),
  2947. SH_PFC_PIN_GROUP(keysc_out8_1),
  2948. SH_PFC_PIN_GROUP(keysc_out8_2),
  2949. SH_PFC_PIN_GROUP(keysc_out9_0),
  2950. SH_PFC_PIN_GROUP(keysc_out9_1),
  2951. SH_PFC_PIN_GROUP(keysc_out9_2),
  2952. SH_PFC_PIN_GROUP(keysc_out10_0),
  2953. SH_PFC_PIN_GROUP(keysc_out10_1),
  2954. SH_PFC_PIN_GROUP(keysc_out11_0),
  2955. SH_PFC_PIN_GROUP(keysc_out11_1),
  2956. SH_PFC_PIN_GROUP(lcd_data8),
  2957. SH_PFC_PIN_GROUP(lcd_data9),
  2958. SH_PFC_PIN_GROUP(lcd_data12),
  2959. SH_PFC_PIN_GROUP(lcd_data16),
  2960. SH_PFC_PIN_GROUP(lcd_data18),
  2961. SH_PFC_PIN_GROUP(lcd_data24),
  2962. SH_PFC_PIN_GROUP(lcd_display),
  2963. SH_PFC_PIN_GROUP(lcd_lclk),
  2964. SH_PFC_PIN_GROUP(lcd_sync),
  2965. SH_PFC_PIN_GROUP(lcd_sys),
  2966. SH_PFC_PIN_GROUP(lcd2_data8),
  2967. SH_PFC_PIN_GROUP(lcd2_data9),
  2968. SH_PFC_PIN_GROUP(lcd2_data12),
  2969. SH_PFC_PIN_GROUP(lcd2_data16),
  2970. SH_PFC_PIN_GROUP(lcd2_data18),
  2971. SH_PFC_PIN_GROUP(lcd2_data24),
  2972. SH_PFC_PIN_GROUP(lcd2_sync_0),
  2973. SH_PFC_PIN_GROUP(lcd2_sync_1),
  2974. SH_PFC_PIN_GROUP(lcd2_sys_0),
  2975. SH_PFC_PIN_GROUP(lcd2_sys_1),
  2976. SH_PFC_PIN_GROUP(mmc0_data1_0),
  2977. SH_PFC_PIN_GROUP(mmc0_data4_0),
  2978. SH_PFC_PIN_GROUP(mmc0_data8_0),
  2979. SH_PFC_PIN_GROUP(mmc0_ctrl_0),
  2980. SH_PFC_PIN_GROUP(mmc0_data1_1),
  2981. SH_PFC_PIN_GROUP(mmc0_data4_1),
  2982. SH_PFC_PIN_GROUP(mmc0_data8_1),
  2983. SH_PFC_PIN_GROUP(mmc0_ctrl_1),
  2984. SH_PFC_PIN_GROUP(scifa0_data),
  2985. SH_PFC_PIN_GROUP(scifa0_clk),
  2986. SH_PFC_PIN_GROUP(scifa0_ctrl),
  2987. SH_PFC_PIN_GROUP(scifa1_data),
  2988. SH_PFC_PIN_GROUP(scifa1_clk),
  2989. SH_PFC_PIN_GROUP(scifa1_ctrl),
  2990. SH_PFC_PIN_GROUP(scifa2_data_0),
  2991. SH_PFC_PIN_GROUP(scifa2_clk_0),
  2992. SH_PFC_PIN_GROUP(scifa2_ctrl_0),
  2993. SH_PFC_PIN_GROUP(scifa2_data_1),
  2994. SH_PFC_PIN_GROUP(scifa2_clk_1),
  2995. SH_PFC_PIN_GROUP(scifa2_ctrl_1),
  2996. SH_PFC_PIN_GROUP(scifa3_data),
  2997. SH_PFC_PIN_GROUP(scifa3_ctrl),
  2998. SH_PFC_PIN_GROUP(scifa4_data),
  2999. SH_PFC_PIN_GROUP(scifa4_ctrl),
  3000. SH_PFC_PIN_GROUP(scifa5_data_0),
  3001. SH_PFC_PIN_GROUP(scifa5_clk_0),
  3002. SH_PFC_PIN_GROUP(scifa5_ctrl_0),
  3003. SH_PFC_PIN_GROUP(scifa5_data_1),
  3004. SH_PFC_PIN_GROUP(scifa5_clk_1),
  3005. SH_PFC_PIN_GROUP(scifa5_ctrl_1),
  3006. SH_PFC_PIN_GROUP(scifa5_data_2),
  3007. SH_PFC_PIN_GROUP(scifa5_clk_2),
  3008. SH_PFC_PIN_GROUP(scifa5_ctrl_2),
  3009. SH_PFC_PIN_GROUP(scifa6),
  3010. SH_PFC_PIN_GROUP(scifa7_data),
  3011. SH_PFC_PIN_GROUP(scifa7_ctrl),
  3012. SH_PFC_PIN_GROUP(scifb_data_0),
  3013. SH_PFC_PIN_GROUP(scifb_clk_0),
  3014. SH_PFC_PIN_GROUP(scifb_ctrl_0),
  3015. SH_PFC_PIN_GROUP(scifb_data_1),
  3016. SH_PFC_PIN_GROUP(scifb_clk_1),
  3017. SH_PFC_PIN_GROUP(scifb_ctrl_1),
  3018. SH_PFC_PIN_GROUP(sdhi0_data1),
  3019. SH_PFC_PIN_GROUP(sdhi0_data4),
  3020. SH_PFC_PIN_GROUP(sdhi0_ctrl),
  3021. SH_PFC_PIN_GROUP(sdhi0_cd),
  3022. SH_PFC_PIN_GROUP(sdhi0_wp),
  3023. SH_PFC_PIN_GROUP(sdhi1_data1),
  3024. SH_PFC_PIN_GROUP(sdhi1_data4),
  3025. SH_PFC_PIN_GROUP(sdhi1_ctrl),
  3026. SH_PFC_PIN_GROUP(sdhi2_data1),
  3027. SH_PFC_PIN_GROUP(sdhi2_data4),
  3028. SH_PFC_PIN_GROUP(sdhi2_ctrl),
  3029. SH_PFC_PIN_GROUP(usb_vbus),
  3030. };
  3031. static const char * const bsc_groups[] = {
  3032. "bsc_data_0_7",
  3033. "bsc_data_8_15",
  3034. "bsc_cs4",
  3035. "bsc_cs5_a",
  3036. "bsc_cs5_b",
  3037. "bsc_cs6_a",
  3038. "bsc_cs6_b",
  3039. "bsc_rd",
  3040. "bsc_rdwr_0",
  3041. "bsc_rdwr_1",
  3042. "bsc_rdwr_2",
  3043. "bsc_we0",
  3044. "bsc_we1",
  3045. };
  3046. static const char * const fsia_groups[] = {
  3047. "fsia_mclk_in",
  3048. "fsia_mclk_out",
  3049. "fsia_sclk_in",
  3050. "fsia_sclk_out",
  3051. "fsia_data_in",
  3052. "fsia_data_out",
  3053. "fsia_spdif",
  3054. };
  3055. static const char * const fsib_groups[] = {
  3056. "fsib_mclk_in",
  3057. "fsib_mclk_out",
  3058. "fsib_sclk_in",
  3059. "fsib_sclk_out",
  3060. "fsib_data_in",
  3061. "fsib_data_out",
  3062. "fsib_spdif",
  3063. };
  3064. static const char * const fsic_groups[] = {
  3065. "fsic_mclk_in",
  3066. "fsic_mclk_out",
  3067. "fsic_sclk_in",
  3068. "fsic_sclk_out",
  3069. "fsic_data_in",
  3070. "fsic_data_out",
  3071. "fsic_spdif",
  3072. };
  3073. static const char * const fsid_groups[] = {
  3074. "fsid_sclk_in",
  3075. "fsid_sclk_out",
  3076. "fsid_data_in",
  3077. };
  3078. static const char * const i2c2_groups[] = {
  3079. "i2c2_0",
  3080. "i2c2_1",
  3081. "i2c2_2",
  3082. };
  3083. static const char * const i2c3_groups[] = {
  3084. "i2c3_0",
  3085. "i2c3_1",
  3086. "i2c3_2",
  3087. };
  3088. static const char * const irda_groups[] = {
  3089. "irda_0",
  3090. "irda_1",
  3091. };
  3092. static const char * const keysc_groups[] = {
  3093. "keysc_in5",
  3094. "keysc_in6",
  3095. "keysc_in7",
  3096. "keysc_in8",
  3097. "keysc_out04",
  3098. "keysc_out5",
  3099. "keysc_out6_0",
  3100. "keysc_out6_1",
  3101. "keysc_out6_2",
  3102. "keysc_out7_0",
  3103. "keysc_out7_1",
  3104. "keysc_out7_2",
  3105. "keysc_out8_0",
  3106. "keysc_out8_1",
  3107. "keysc_out8_2",
  3108. "keysc_out9_0",
  3109. "keysc_out9_1",
  3110. "keysc_out9_2",
  3111. "keysc_out10_0",
  3112. "keysc_out10_1",
  3113. "keysc_out11_0",
  3114. "keysc_out11_1",
  3115. };
  3116. static const char * const lcd_groups[] = {
  3117. "lcd_data8",
  3118. "lcd_data9",
  3119. "lcd_data12",
  3120. "lcd_data16",
  3121. "lcd_data18",
  3122. "lcd_data24",
  3123. "lcd_display",
  3124. "lcd_lclk",
  3125. "lcd_sync",
  3126. "lcd_sys",
  3127. };
  3128. static const char * const lcd2_groups[] = {
  3129. "lcd2_data8",
  3130. "lcd2_data9",
  3131. "lcd2_data12",
  3132. "lcd2_data16",
  3133. "lcd2_data18",
  3134. "lcd2_data24",
  3135. "lcd2_sync_0",
  3136. "lcd2_sync_1",
  3137. "lcd2_sys_0",
  3138. "lcd2_sys_1",
  3139. };
  3140. static const char * const mmc0_groups[] = {
  3141. "mmc0_data1_0",
  3142. "mmc0_data4_0",
  3143. "mmc0_data8_0",
  3144. "mmc0_ctrl_0",
  3145. "mmc0_data1_1",
  3146. "mmc0_data4_1",
  3147. "mmc0_data8_1",
  3148. "mmc0_ctrl_1",
  3149. };
  3150. static const char * const scifa0_groups[] = {
  3151. "scifa0_data",
  3152. "scifa0_clk",
  3153. "scifa0_ctrl",
  3154. };
  3155. static const char * const scifa1_groups[] = {
  3156. "scifa1_data",
  3157. "scifa1_clk",
  3158. "scifa1_ctrl",
  3159. };
  3160. static const char * const scifa2_groups[] = {
  3161. "scifa2_data_0",
  3162. "scifa2_clk_0",
  3163. "scifa2_ctrl_0",
  3164. "scifa2_data_1",
  3165. "scifa2_clk_1",
  3166. "scifa2_ctrl_1",
  3167. };
  3168. static const char * const scifa3_groups[] = {
  3169. "scifa3_data",
  3170. "scifa3_ctrl",
  3171. };
  3172. static const char * const scifa4_groups[] = {
  3173. "scifa4_data",
  3174. "scifa4_ctrl",
  3175. };
  3176. static const char * const scifa5_groups[] = {
  3177. "scifa5_data_0",
  3178. "scifa5_clk_0",
  3179. "scifa5_ctrl_0",
  3180. "scifa5_data_1",
  3181. "scifa5_clk_1",
  3182. "scifa5_ctrl_1",
  3183. "scifa5_data_2",
  3184. "scifa5_clk_2",
  3185. "scifa5_ctrl_2",
  3186. };
  3187. static const char * const scifa6_groups[] = {
  3188. "scifa6",
  3189. };
  3190. static const char * const scifa7_groups[] = {
  3191. "scifa7_data",
  3192. "scifa7_ctrl",
  3193. };
  3194. static const char * const scifb_groups[] = {
  3195. "scifb_data_0",
  3196. "scifb_clk_0",
  3197. "scifb_ctrl_0",
  3198. "scifb_data_1",
  3199. "scifb_clk_1",
  3200. "scifb_ctrl_1",
  3201. };
  3202. static const char * const sdhi0_groups[] = {
  3203. "sdhi0_data1",
  3204. "sdhi0_data4",
  3205. "sdhi0_ctrl",
  3206. "sdhi0_cd",
  3207. "sdhi0_wp",
  3208. };
  3209. static const char * const sdhi1_groups[] = {
  3210. "sdhi1_data1",
  3211. "sdhi1_data4",
  3212. "sdhi1_ctrl",
  3213. };
  3214. static const char * const sdhi2_groups[] = {
  3215. "sdhi2_data1",
  3216. "sdhi2_data4",
  3217. "sdhi2_ctrl",
  3218. };
  3219. static const char * const usb_groups[] = {
  3220. "usb_vbus",
  3221. };
  3222. static const struct sh_pfc_function pinmux_functions[] = {
  3223. SH_PFC_FUNCTION(bsc),
  3224. SH_PFC_FUNCTION(fsia),
  3225. SH_PFC_FUNCTION(fsib),
  3226. SH_PFC_FUNCTION(fsic),
  3227. SH_PFC_FUNCTION(fsid),
  3228. SH_PFC_FUNCTION(i2c2),
  3229. SH_PFC_FUNCTION(i2c3),
  3230. SH_PFC_FUNCTION(irda),
  3231. SH_PFC_FUNCTION(keysc),
  3232. SH_PFC_FUNCTION(lcd),
  3233. SH_PFC_FUNCTION(lcd2),
  3234. SH_PFC_FUNCTION(mmc0),
  3235. SH_PFC_FUNCTION(scifa0),
  3236. SH_PFC_FUNCTION(scifa1),
  3237. SH_PFC_FUNCTION(scifa2),
  3238. SH_PFC_FUNCTION(scifa3),
  3239. SH_PFC_FUNCTION(scifa4),
  3240. SH_PFC_FUNCTION(scifa5),
  3241. SH_PFC_FUNCTION(scifa6),
  3242. SH_PFC_FUNCTION(scifa7),
  3243. SH_PFC_FUNCTION(scifb),
  3244. SH_PFC_FUNCTION(sdhi0),
  3245. SH_PFC_FUNCTION(sdhi1),
  3246. SH_PFC_FUNCTION(sdhi2),
  3247. SH_PFC_FUNCTION(usb),
  3248. };
  3249. #define PINMUX_FN_BASE GPIO_FN_VBUS_0
  3250. static const struct pinmux_func pinmux_func_gpios[] = {
  3251. /* Table 25-1 (Functions 0-7) */
  3252. GPIO_FN(VBUS_0),
  3253. GPIO_FN(GPI0),
  3254. GPIO_FN(GPI1),
  3255. GPIO_FN(GPI2),
  3256. GPIO_FN(GPI3),
  3257. GPIO_FN(GPI4),
  3258. GPIO_FN(GPI5),
  3259. GPIO_FN(GPI6),
  3260. GPIO_FN(GPI7),
  3261. GPIO_FN(GPO7), \
  3262. GPIO_FN(MFG0_OUT2),
  3263. GPIO_FN(GPO6), \
  3264. GPIO_FN(MFG1_OUT2),
  3265. GPIO_FN(GPO5), \
  3266. GPIO_FN(FSICOSLDT3), \
  3267. GPIO_FN(PORT16_VIO_CKOR),
  3268. GPIO_FN(PORT19_VIO_CKO2),
  3269. GPIO_FN(GPO0),
  3270. GPIO_FN(GPO1),
  3271. GPIO_FN(GPO2), \
  3272. GPIO_FN(STATUS0),
  3273. GPIO_FN(GPO3), \
  3274. GPIO_FN(STATUS1),
  3275. GPIO_FN(GPO4), \
  3276. GPIO_FN(STATUS2),
  3277. GPIO_FN(VINT),
  3278. GPIO_FN(TCKON),
  3279. GPIO_FN(XDVFS1), \
  3280. GPIO_FN(MFG0_OUT1), \
  3281. GPIO_FN(PORT27_IROUT),
  3282. GPIO_FN(XDVFS2), \
  3283. GPIO_FN(PORT28_TPU1TO1),
  3284. GPIO_FN(SIM_RST), \
  3285. GPIO_FN(PORT29_TPU1TO1),
  3286. GPIO_FN(SIM_CLK), \
  3287. GPIO_FN(PORT30_VIO_CKOR),
  3288. GPIO_FN(SIM_D), \
  3289. GPIO_FN(PORT31_IROUT),
  3290. GPIO_FN(XWUP),
  3291. GPIO_FN(FSIBOBT), \
  3292. GPIO_FN(FSIBIBT),
  3293. GPIO_FN(FSIBOLR), \
  3294. GPIO_FN(FSIBILR),
  3295. GPIO_FN(FSIBOSLD),
  3296. GPIO_FN(FSIBISLD),
  3297. GPIO_FN(VACK),
  3298. GPIO_FN(XTAL1L),
  3299. GPIO_FN(FSICOSLDT2),
  3300. GPIO_FN(FSICOSLDT1),
  3301. GPIO_FN(FSICOBT), \
  3302. GPIO_FN(FSICIBT), \
  3303. GPIO_FN(FSIDOBT), \
  3304. GPIO_FN(FSIDIBT),
  3305. GPIO_FN(FSICOLR), \
  3306. GPIO_FN(FSICILR), \
  3307. GPIO_FN(FSIDOLR), \
  3308. GPIO_FN(FSIDILR),
  3309. GPIO_FN(FSICOSLD), \
  3310. GPIO_FN(PORT47_FSICSPDIF),
  3311. GPIO_FN(FSICISLD), \
  3312. GPIO_FN(FSIDISLD),
  3313. GPIO_FN(FSIACK), \
  3314. GPIO_FN(PORT49_IRDA_OUT), \
  3315. GPIO_FN(PORT49_IROUT), \
  3316. GPIO_FN(FSIAOMC),
  3317. GPIO_FN(FSIAOLR), \
  3318. GPIO_FN(BBIF2_TSYNC2), \
  3319. GPIO_FN(TPU2TO2), \
  3320. GPIO_FN(FSIAILR),
  3321. GPIO_FN(FSIAOBT), \
  3322. GPIO_FN(BBIF2_TSCK2), \
  3323. GPIO_FN(TPU2TO3), \
  3324. GPIO_FN(FSIAIBT),
  3325. GPIO_FN(FSIAOSLD), \
  3326. GPIO_FN(BBIF2_TXD2),
  3327. GPIO_FN(FSIASPDIF), \
  3328. GPIO_FN(PORT53_IRDA_IN), \
  3329. GPIO_FN(TPU3TO3), \
  3330. GPIO_FN(FSIBSPDIF), \
  3331. GPIO_FN(PORT53_FSICSPDIF),
  3332. GPIO_FN(FSIBCK), \
  3333. GPIO_FN(PORT54_IRDA_FIRSEL), \
  3334. GPIO_FN(TPU3TO2), \
  3335. GPIO_FN(FSIBOMC), \
  3336. GPIO_FN(FSICCK), \
  3337. GPIO_FN(FSICOMC),
  3338. GPIO_FN(FSIAISLD), \
  3339. GPIO_FN(TPU0TO0),
  3340. GPIO_FN(A0), \
  3341. GPIO_FN(BS_),
  3342. GPIO_FN(A12), \
  3343. GPIO_FN(PORT58_KEYOUT7), \
  3344. GPIO_FN(TPU4TO2),
  3345. GPIO_FN(A13), \
  3346. GPIO_FN(PORT59_KEYOUT6), \
  3347. GPIO_FN(TPU0TO1),
  3348. GPIO_FN(A14), \
  3349. GPIO_FN(KEYOUT5),
  3350. GPIO_FN(A15), \
  3351. GPIO_FN(KEYOUT4),
  3352. GPIO_FN(A16), \
  3353. GPIO_FN(KEYOUT3), \
  3354. GPIO_FN(MSIOF0_SS1),
  3355. GPIO_FN(A17), \
  3356. GPIO_FN(KEYOUT2), \
  3357. GPIO_FN(MSIOF0_TSYNC),
  3358. GPIO_FN(A18), \
  3359. GPIO_FN(KEYOUT1), \
  3360. GPIO_FN(MSIOF0_TSCK),
  3361. GPIO_FN(A19), \
  3362. GPIO_FN(KEYOUT0), \
  3363. GPIO_FN(MSIOF0_TXD),
  3364. GPIO_FN(A20), \
  3365. GPIO_FN(KEYIN0), \
  3366. GPIO_FN(MSIOF0_RSCK),
  3367. GPIO_FN(A21), \
  3368. GPIO_FN(KEYIN1), \
  3369. GPIO_FN(MSIOF0_RSYNC),
  3370. GPIO_FN(A22), \
  3371. GPIO_FN(KEYIN2), \
  3372. GPIO_FN(MSIOF0_MCK0),
  3373. GPIO_FN(A23), \
  3374. GPIO_FN(KEYIN3), \
  3375. GPIO_FN(MSIOF0_MCK1),
  3376. GPIO_FN(A24), \
  3377. GPIO_FN(KEYIN4), \
  3378. GPIO_FN(MSIOF0_RXD),
  3379. GPIO_FN(A25), \
  3380. GPIO_FN(KEYIN5), \
  3381. GPIO_FN(MSIOF0_SS2),
  3382. GPIO_FN(A26), \
  3383. GPIO_FN(KEYIN6),
  3384. GPIO_FN(KEYIN7),
  3385. GPIO_FN(D0_NAF0),
  3386. GPIO_FN(D1_NAF1),
  3387. GPIO_FN(D2_NAF2),
  3388. GPIO_FN(D3_NAF3),
  3389. GPIO_FN(D4_NAF4),
  3390. GPIO_FN(D5_NAF5),
  3391. GPIO_FN(D6_NAF6),
  3392. GPIO_FN(D7_NAF7),
  3393. GPIO_FN(D8_NAF8),
  3394. GPIO_FN(D9_NAF9),
  3395. GPIO_FN(D10_NAF10),
  3396. GPIO_FN(D11_NAF11),
  3397. GPIO_FN(D12_NAF12),
  3398. GPIO_FN(D13_NAF13),
  3399. GPIO_FN(D14_NAF14),
  3400. GPIO_FN(D15_NAF15),
  3401. GPIO_FN(CS4_),
  3402. GPIO_FN(CS5A_), \
  3403. GPIO_FN(PORT91_RDWR),
  3404. GPIO_FN(CS5B_), \
  3405. GPIO_FN(FCE1_),
  3406. GPIO_FN(CS6B_), \
  3407. GPIO_FN(DACK0),
  3408. GPIO_FN(FCE0_), \
  3409. GPIO_FN(CS6A_),
  3410. GPIO_FN(WAIT_), \
  3411. GPIO_FN(DREQ0),
  3412. GPIO_FN(RD__FSC),
  3413. GPIO_FN(WE0__FWE), \
  3414. GPIO_FN(RDWR_FWE),
  3415. GPIO_FN(WE1_),
  3416. GPIO_FN(FRB),
  3417. GPIO_FN(CKO),
  3418. GPIO_FN(NBRSTOUT_),
  3419. GPIO_FN(NBRST_),
  3420. GPIO_FN(BBIF2_TXD),
  3421. GPIO_FN(BBIF2_RXD),
  3422. GPIO_FN(BBIF2_SYNC),
  3423. GPIO_FN(BBIF2_SCK),
  3424. GPIO_FN(MFG3_IN2),
  3425. GPIO_FN(MFG3_IN1),
  3426. GPIO_FN(BBIF1_SS2), \
  3427. GPIO_FN(MFG3_OUT1),
  3428. GPIO_FN(HSI_RX_DATA), \
  3429. GPIO_FN(BBIF1_RXD),
  3430. GPIO_FN(HSI_TX_WAKE), \
  3431. GPIO_FN(BBIF1_TSCK),
  3432. GPIO_FN(HSI_TX_DATA), \
  3433. GPIO_FN(BBIF1_TSYNC),
  3434. GPIO_FN(HSI_TX_READY), \
  3435. GPIO_FN(BBIF1_TXD),
  3436. GPIO_FN(HSI_RX_READY), \
  3437. GPIO_FN(BBIF1_RSCK), \
  3438. GPIO_FN(HSI_RX_WAKE), \
  3439. GPIO_FN(BBIF1_RSYNC), \
  3440. GPIO_FN(HSI_RX_FLAG), \
  3441. GPIO_FN(BBIF1_SS1), \
  3442. GPIO_FN(BBIF1_FLOW),
  3443. GPIO_FN(HSI_TX_FLAG),
  3444. GPIO_FN(VIO_VD), \
  3445. GPIO_FN(VIO2_VD), \
  3446. GPIO_FN(VIO_HD), \
  3447. GPIO_FN(VIO2_HD), \
  3448. GPIO_FN(VIO_D0), \
  3449. GPIO_FN(PORT130_MSIOF2_RXD), \
  3450. GPIO_FN(VIO_D1), \
  3451. GPIO_FN(PORT131_KEYOUT6), \
  3452. GPIO_FN(PORT131_MSIOF2_SS1), \
  3453. GPIO_FN(PORT131_KEYOUT11), \
  3454. GPIO_FN(VIO_D2), \
  3455. GPIO_FN(PORT132_KEYOUT7), \
  3456. GPIO_FN(PORT132_MSIOF2_SS2), \
  3457. GPIO_FN(PORT132_KEYOUT10), \
  3458. GPIO_FN(VIO_D3), \
  3459. GPIO_FN(MSIOF2_TSYNC), \
  3460. GPIO_FN(VIO_D4), \
  3461. GPIO_FN(MSIOF2_TXD), \
  3462. GPIO_FN(VIO_D5), \
  3463. GPIO_FN(MSIOF2_TSCK), \
  3464. GPIO_FN(VIO_D6), \
  3465. GPIO_FN(PORT136_KEYOUT8), \
  3466. GPIO_FN(VIO_D7), \
  3467. GPIO_FN(PORT137_KEYOUT9), \
  3468. GPIO_FN(VIO_D8), \
  3469. GPIO_FN(PORT138_KEYOUT8), \
  3470. GPIO_FN(VIO2_D0), \
  3471. GPIO_FN(VIO_D9), \
  3472. GPIO_FN(PORT139_KEYOUT9), \
  3473. GPIO_FN(VIO2_D1), \
  3474. GPIO_FN(VIO_D10), \
  3475. GPIO_FN(TPU0TO2), \
  3476. GPIO_FN(VIO2_D2), \
  3477. GPIO_FN(VIO_D11), \
  3478. GPIO_FN(TPU0TO3), \
  3479. GPIO_FN(VIO2_D3), \
  3480. GPIO_FN(VIO_D12), \
  3481. GPIO_FN(PORT142_KEYOUT10), \
  3482. GPIO_FN(VIO2_D4), \
  3483. GPIO_FN(VIO_D13), \
  3484. GPIO_FN(PORT143_KEYOUT11), \
  3485. GPIO_FN(PORT143_KEYOUT6), \
  3486. GPIO_FN(VIO2_D5), \
  3487. GPIO_FN(VIO_D14), \
  3488. GPIO_FN(PORT144_KEYOUT7), \
  3489. GPIO_FN(VIO2_D6), \
  3490. GPIO_FN(VIO_D15), \
  3491. GPIO_FN(TPU1TO3), \
  3492. GPIO_FN(VIO2_D7), \
  3493. GPIO_FN(VIO_CLK), \
  3494. GPIO_FN(VIO2_CLK), \
  3495. GPIO_FN(VIO_FIELD), \
  3496. GPIO_FN(VIO2_FIELD), \
  3497. GPIO_FN(VIO_CKO),
  3498. GPIO_FN(A27), \
  3499. GPIO_FN(PORT149_RDWR), \
  3500. GPIO_FN(MFG0_IN1), \
  3501. GPIO_FN(PORT149_KEYOUT9),
  3502. GPIO_FN(MFG0_IN2),
  3503. GPIO_FN(TS_SPSYNC3), \
  3504. GPIO_FN(MSIOF2_RSCK),
  3505. GPIO_FN(TS_SDAT3), \
  3506. GPIO_FN(MSIOF2_RSYNC),
  3507. GPIO_FN(TPU1TO2), \
  3508. GPIO_FN(TS_SDEN3), \
  3509. GPIO_FN(PORT153_MSIOF2_SS1),
  3510. GPIO_FN(MSIOF2_MCK0),
  3511. GPIO_FN(MSIOF2_MCK1),
  3512. GPIO_FN(PORT156_MSIOF2_SS2),
  3513. GPIO_FN(PORT157_MSIOF2_RXD),
  3514. GPIO_FN(DINT_), \
  3515. GPIO_FN(TS_SCK3),
  3516. GPIO_FN(NMI),
  3517. GPIO_FN(TPU3TO0),
  3518. GPIO_FN(BBIF2_TSYNC1),
  3519. GPIO_FN(BBIF2_TSCK1),
  3520. GPIO_FN(BBIF2_TXD1),
  3521. GPIO_FN(MFG2_OUT2), \
  3522. GPIO_FN(TPU2TO1),
  3523. GPIO_FN(TPU4TO1), \
  3524. GPIO_FN(MFG4_OUT2),
  3525. GPIO_FN(D16),
  3526. GPIO_FN(D17),
  3527. GPIO_FN(D18),
  3528. GPIO_FN(D19),
  3529. GPIO_FN(D20),
  3530. GPIO_FN(D21),
  3531. GPIO_FN(D22),
  3532. GPIO_FN(PORT207_MSIOF0L_SS1), \
  3533. GPIO_FN(D23),
  3534. GPIO_FN(PORT208_MSIOF0L_SS2), \
  3535. GPIO_FN(D24),
  3536. GPIO_FN(D25),
  3537. GPIO_FN(DREQ2), \
  3538. GPIO_FN(PORT210_MSIOF0L_SS1), \
  3539. GPIO_FN(D26),
  3540. GPIO_FN(PORT211_MSIOF0L_SS2), \
  3541. GPIO_FN(D27),
  3542. GPIO_FN(TS_SPSYNC1), \
  3543. GPIO_FN(MSIOF0L_MCK0), \
  3544. GPIO_FN(D28),
  3545. GPIO_FN(TS_SDAT1), \
  3546. GPIO_FN(MSIOF0L_MCK1), \
  3547. GPIO_FN(D29),
  3548. GPIO_FN(TS_SDEN1), \
  3549. GPIO_FN(MSIOF0L_RSCK), \
  3550. GPIO_FN(D30),
  3551. GPIO_FN(TS_SCK1), \
  3552. GPIO_FN(MSIOF0L_RSYNC), \
  3553. GPIO_FN(D31),
  3554. GPIO_FN(DACK2), \
  3555. GPIO_FN(MSIOF0L_TSYNC), \
  3556. GPIO_FN(VIO2_FIELD3), \
  3557. GPIO_FN(DACK3), \
  3558. GPIO_FN(PORT218_VIO_CKOR),
  3559. GPIO_FN(DREQ3), \
  3560. GPIO_FN(MSIOF0L_TSCK), \
  3561. GPIO_FN(VIO2_CLK3), \
  3562. GPIO_FN(DREQ1), \
  3563. GPIO_FN(PWEN), \
  3564. GPIO_FN(MSIOF0L_RXD), \
  3565. GPIO_FN(VIO2_HD3), \
  3566. GPIO_FN(DACK1), \
  3567. GPIO_FN(OVCN), \
  3568. GPIO_FN(MSIOF0L_TXD), \
  3569. GPIO_FN(VIO2_VD3), \
  3570. GPIO_FN(OVCN2),
  3571. GPIO_FN(EXTLP), \
  3572. GPIO_FN(PORT226_VIO_CKO2),
  3573. GPIO_FN(IDIN),
  3574. GPIO_FN(MFG1_IN1),
  3575. GPIO_FN(MSIOF1_TXD), \
  3576. GPIO_FN(MSIOF1_TSYNC), \
  3577. GPIO_FN(MSIOF1_TSCK), \
  3578. GPIO_FN(MSIOF1_RXD), \
  3579. GPIO_FN(MSIOF1_RSCK), \
  3580. GPIO_FN(VIO2_CLK2), \
  3581. GPIO_FN(MSIOF1_RSYNC), \
  3582. GPIO_FN(MFG1_IN2), \
  3583. GPIO_FN(VIO2_VD2), \
  3584. GPIO_FN(MSIOF1_MCK0), \
  3585. GPIO_FN(MSIOF1_MCK1), \
  3586. GPIO_FN(MSIOF1_SS1), \
  3587. GPIO_FN(VIO2_FIELD2), \
  3588. GPIO_FN(MSIOF1_SS2), \
  3589. GPIO_FN(VIO2_HD2), \
  3590. GPIO_FN(PORT241_IRDA_OUT), \
  3591. GPIO_FN(PORT241_IROUT), \
  3592. GPIO_FN(MFG4_OUT1), \
  3593. GPIO_FN(TPU4TO0),
  3594. GPIO_FN(PORT242_IRDA_IN), \
  3595. GPIO_FN(MFG4_IN2),
  3596. GPIO_FN(PORT243_IRDA_FIRSEL), \
  3597. GPIO_FN(PORT243_VIO_CKO2),
  3598. GPIO_FN(MFG2_IN1), \
  3599. GPIO_FN(MSIOF2R_RXD),
  3600. GPIO_FN(MFG2_IN2), \
  3601. GPIO_FN(MSIOF2R_TXD),
  3602. GPIO_FN(MFG1_OUT1), \
  3603. GPIO_FN(TPU1TO0),
  3604. GPIO_FN(MFG3_OUT2), \
  3605. GPIO_FN(TPU3TO1),
  3606. GPIO_FN(MFG2_OUT1), \
  3607. GPIO_FN(TPU2TO0), \
  3608. GPIO_FN(MSIOF2R_TSCK),
  3609. GPIO_FN(PORT249_IROUT), \
  3610. GPIO_FN(MFG4_IN1), \
  3611. GPIO_FN(MSIOF2R_TSYNC),
  3612. GPIO_FN(SDHICLK0),
  3613. GPIO_FN(SDHICD0),
  3614. GPIO_FN(SDHID0_0),
  3615. GPIO_FN(SDHID0_1),
  3616. GPIO_FN(SDHID0_2),
  3617. GPIO_FN(SDHID0_3),
  3618. GPIO_FN(SDHICMD0),
  3619. GPIO_FN(SDHIWP0),
  3620. GPIO_FN(SDHICLK1),
  3621. GPIO_FN(SDHID1_0), \
  3622. GPIO_FN(TS_SPSYNC2),
  3623. GPIO_FN(SDHID1_1), \
  3624. GPIO_FN(TS_SDAT2),
  3625. GPIO_FN(SDHID1_2), \
  3626. GPIO_FN(TS_SDEN2),
  3627. GPIO_FN(SDHID1_3), \
  3628. GPIO_FN(TS_SCK2),
  3629. GPIO_FN(SDHICMD1),
  3630. GPIO_FN(SDHICLK2),
  3631. GPIO_FN(SDHID2_0), \
  3632. GPIO_FN(TS_SPSYNC4),
  3633. GPIO_FN(SDHID2_1), \
  3634. GPIO_FN(TS_SDAT4),
  3635. GPIO_FN(SDHID2_2), \
  3636. GPIO_FN(TS_SDEN4),
  3637. GPIO_FN(SDHID2_3), \
  3638. GPIO_FN(TS_SCK4),
  3639. GPIO_FN(SDHICMD2),
  3640. GPIO_FN(MMCCLK0),
  3641. GPIO_FN(MMCD0_0),
  3642. GPIO_FN(MMCD0_1),
  3643. GPIO_FN(MMCD0_2),
  3644. GPIO_FN(MMCD0_3),
  3645. GPIO_FN(MMCD0_4), \
  3646. GPIO_FN(TS_SPSYNC5),
  3647. GPIO_FN(MMCD0_5), \
  3648. GPIO_FN(TS_SDAT5),
  3649. GPIO_FN(MMCD0_6), \
  3650. GPIO_FN(TS_SDEN5),
  3651. GPIO_FN(MMCD0_7), \
  3652. GPIO_FN(TS_SCK5),
  3653. GPIO_FN(MMCCMD0),
  3654. GPIO_FN(RESETOUTS_), \
  3655. GPIO_FN(EXTAL2OUT),
  3656. GPIO_FN(MCP_WAIT__MCP_FRB),
  3657. GPIO_FN(MCP_CKO), \
  3658. GPIO_FN(MMCCLK1),
  3659. GPIO_FN(MCP_D15_MCP_NAF15),
  3660. GPIO_FN(MCP_D14_MCP_NAF14),
  3661. GPIO_FN(MCP_D13_MCP_NAF13),
  3662. GPIO_FN(MCP_D12_MCP_NAF12),
  3663. GPIO_FN(MCP_D11_MCP_NAF11),
  3664. GPIO_FN(MCP_D10_MCP_NAF10),
  3665. GPIO_FN(MCP_D9_MCP_NAF9),
  3666. GPIO_FN(MCP_D8_MCP_NAF8), \
  3667. GPIO_FN(MMCCMD1),
  3668. GPIO_FN(MCP_D7_MCP_NAF7), \
  3669. GPIO_FN(MMCD1_7),
  3670. GPIO_FN(MCP_D6_MCP_NAF6), \
  3671. GPIO_FN(MMCD1_6),
  3672. GPIO_FN(MCP_D5_MCP_NAF5), \
  3673. GPIO_FN(MMCD1_5),
  3674. GPIO_FN(MCP_D4_MCP_NAF4), \
  3675. GPIO_FN(MMCD1_4),
  3676. GPIO_FN(MCP_D3_MCP_NAF3), \
  3677. GPIO_FN(MMCD1_3),
  3678. GPIO_FN(MCP_D2_MCP_NAF2), \
  3679. GPIO_FN(MMCD1_2),
  3680. GPIO_FN(MCP_D1_MCP_NAF1), \
  3681. GPIO_FN(MMCD1_1),
  3682. GPIO_FN(MCP_D0_MCP_NAF0), \
  3683. GPIO_FN(MMCD1_0),
  3684. GPIO_FN(MCP_NBRSTOUT_),
  3685. GPIO_FN(MCP_WE0__MCP_FWE), \
  3686. GPIO_FN(MCP_RDWR_MCP_FWE),
  3687. /* MSEL2 special cases */
  3688. GPIO_FN(TSIF2_TS_XX1),
  3689. GPIO_FN(TSIF2_TS_XX2),
  3690. GPIO_FN(TSIF2_TS_XX3),
  3691. GPIO_FN(TSIF2_TS_XX4),
  3692. GPIO_FN(TSIF2_TS_XX5),
  3693. GPIO_FN(TSIF1_TS_XX1),
  3694. GPIO_FN(TSIF1_TS_XX2),
  3695. GPIO_FN(TSIF1_TS_XX3),
  3696. GPIO_FN(TSIF1_TS_XX4),
  3697. GPIO_FN(TSIF1_TS_XX5),
  3698. GPIO_FN(TSIF0_TS_XX1),
  3699. GPIO_FN(TSIF0_TS_XX2),
  3700. GPIO_FN(TSIF0_TS_XX3),
  3701. GPIO_FN(TSIF0_TS_XX4),
  3702. GPIO_FN(TSIF0_TS_XX5),
  3703. GPIO_FN(MST1_TS_XX1),
  3704. GPIO_FN(MST1_TS_XX2),
  3705. GPIO_FN(MST1_TS_XX3),
  3706. GPIO_FN(MST1_TS_XX4),
  3707. GPIO_FN(MST1_TS_XX5),
  3708. GPIO_FN(MST0_TS_XX1),
  3709. GPIO_FN(MST0_TS_XX2),
  3710. GPIO_FN(MST0_TS_XX3),
  3711. GPIO_FN(MST0_TS_XX4),
  3712. GPIO_FN(MST0_TS_XX5),
  3713. /* MSEL3 special cases */
  3714. GPIO_FN(SDHI0_VCCQ_MC0_ON),
  3715. GPIO_FN(SDHI0_VCCQ_MC0_OFF),
  3716. GPIO_FN(DEBUG_MON_VIO),
  3717. GPIO_FN(DEBUG_MON_LCDD),
  3718. GPIO_FN(LCDC_LCDC0),
  3719. GPIO_FN(LCDC_LCDC1),
  3720. /* MSEL4 special cases */
  3721. GPIO_FN(IRQ9_MEM_INT),
  3722. GPIO_FN(IRQ9_MCP_INT),
  3723. GPIO_FN(A11),
  3724. GPIO_FN(KEYOUT8),
  3725. GPIO_FN(TPU4TO3),
  3726. GPIO_FN(RESETA_N_PU_ON),
  3727. GPIO_FN(RESETA_N_PU_OFF),
  3728. GPIO_FN(EDBGREQ_PD),
  3729. GPIO_FN(EDBGREQ_PU),
  3730. /* Functions with pull-ups */
  3731. GPIO_FN(KEYIN0_PU),
  3732. GPIO_FN(KEYIN1_PU),
  3733. GPIO_FN(KEYIN2_PU),
  3734. GPIO_FN(KEYIN3_PU),
  3735. GPIO_FN(KEYIN4_PU),
  3736. GPIO_FN(KEYIN5_PU),
  3737. GPIO_FN(KEYIN6_PU),
  3738. GPIO_FN(KEYIN7_PU),
  3739. GPIO_FN(SDHICD0_PU),
  3740. GPIO_FN(SDHID0_0_PU),
  3741. GPIO_FN(SDHID0_1_PU),
  3742. GPIO_FN(SDHID0_2_PU),
  3743. GPIO_FN(SDHID0_3_PU),
  3744. GPIO_FN(SDHICMD0_PU),
  3745. GPIO_FN(SDHIWP0_PU),
  3746. GPIO_FN(SDHID1_0_PU),
  3747. GPIO_FN(SDHID1_1_PU),
  3748. GPIO_FN(SDHID1_2_PU),
  3749. GPIO_FN(SDHID1_3_PU),
  3750. GPIO_FN(SDHICMD1_PU),
  3751. GPIO_FN(SDHID2_0_PU),
  3752. GPIO_FN(SDHID2_1_PU),
  3753. GPIO_FN(SDHID2_2_PU),
  3754. GPIO_FN(SDHID2_3_PU),
  3755. GPIO_FN(SDHICMD2_PU),
  3756. GPIO_FN(MMCCMD0_PU),
  3757. GPIO_FN(MMCCMD1_PU),
  3758. GPIO_FN(MMCD0_0_PU),
  3759. GPIO_FN(MMCD0_1_PU),
  3760. GPIO_FN(MMCD0_2_PU),
  3761. GPIO_FN(MMCD0_3_PU),
  3762. GPIO_FN(MMCD0_4_PU),
  3763. GPIO_FN(MMCD0_5_PU),
  3764. GPIO_FN(MMCD0_6_PU),
  3765. GPIO_FN(MMCD0_7_PU),
  3766. GPIO_FN(FSIACK_PU),
  3767. GPIO_FN(FSIAILR_PU),
  3768. GPIO_FN(FSIAIBT_PU),
  3769. GPIO_FN(FSIAISLD_PU),
  3770. };
  3771. static const struct pinmux_cfg_reg pinmux_config_regs[] = {
  3772. PORTCR(0, 0xe6050000), /* PORT0CR */
  3773. PORTCR(1, 0xe6050001), /* PORT1CR */
  3774. PORTCR(2, 0xe6050002), /* PORT2CR */
  3775. PORTCR(3, 0xe6050003), /* PORT3CR */
  3776. PORTCR(4, 0xe6050004), /* PORT4CR */
  3777. PORTCR(5, 0xe6050005), /* PORT5CR */
  3778. PORTCR(6, 0xe6050006), /* PORT6CR */
  3779. PORTCR(7, 0xe6050007), /* PORT7CR */
  3780. PORTCR(8, 0xe6050008), /* PORT8CR */
  3781. PORTCR(9, 0xe6050009), /* PORT9CR */
  3782. PORTCR(10, 0xe605000a), /* PORT10CR */
  3783. PORTCR(11, 0xe605000b), /* PORT11CR */
  3784. PORTCR(12, 0xe605000c), /* PORT12CR */
  3785. PORTCR(13, 0xe605000d), /* PORT13CR */
  3786. PORTCR(14, 0xe605000e), /* PORT14CR */
  3787. PORTCR(15, 0xe605000f), /* PORT15CR */
  3788. PORTCR(16, 0xe6050010), /* PORT16CR */
  3789. PORTCR(17, 0xe6050011), /* PORT17CR */
  3790. PORTCR(18, 0xe6050012), /* PORT18CR */
  3791. PORTCR(19, 0xe6050013), /* PORT19CR */
  3792. PORTCR(20, 0xe6050014), /* PORT20CR */
  3793. PORTCR(21, 0xe6050015), /* PORT21CR */
  3794. PORTCR(22, 0xe6050016), /* PORT22CR */
  3795. PORTCR(23, 0xe6050017), /* PORT23CR */
  3796. PORTCR(24, 0xe6050018), /* PORT24CR */
  3797. PORTCR(25, 0xe6050019), /* PORT25CR */
  3798. PORTCR(26, 0xe605001a), /* PORT26CR */
  3799. PORTCR(27, 0xe605001b), /* PORT27CR */
  3800. PORTCR(28, 0xe605001c), /* PORT28CR */
  3801. PORTCR(29, 0xe605001d), /* PORT29CR */
  3802. PORTCR(30, 0xe605001e), /* PORT30CR */
  3803. PORTCR(31, 0xe605001f), /* PORT31CR */
  3804. PORTCR(32, 0xe6051020), /* PORT32CR */
  3805. PORTCR(33, 0xe6051021), /* PORT33CR */
  3806. PORTCR(34, 0xe6051022), /* PORT34CR */
  3807. PORTCR(35, 0xe6051023), /* PORT35CR */
  3808. PORTCR(36, 0xe6051024), /* PORT36CR */
  3809. PORTCR(37, 0xe6051025), /* PORT37CR */
  3810. PORTCR(38, 0xe6051026), /* PORT38CR */
  3811. PORTCR(39, 0xe6051027), /* PORT39CR */
  3812. PORTCR(40, 0xe6051028), /* PORT40CR */
  3813. PORTCR(41, 0xe6051029), /* PORT41CR */
  3814. PORTCR(42, 0xe605102a), /* PORT42CR */
  3815. PORTCR(43, 0xe605102b), /* PORT43CR */
  3816. PORTCR(44, 0xe605102c), /* PORT44CR */
  3817. PORTCR(45, 0xe605102d), /* PORT45CR */
  3818. PORTCR(46, 0xe605102e), /* PORT46CR */
  3819. PORTCR(47, 0xe605102f), /* PORT47CR */
  3820. PORTCR(48, 0xe6051030), /* PORT48CR */
  3821. PORTCR(49, 0xe6051031), /* PORT49CR */
  3822. PORTCR(50, 0xe6051032), /* PORT50CR */
  3823. PORTCR(51, 0xe6051033), /* PORT51CR */
  3824. PORTCR(52, 0xe6051034), /* PORT52CR */
  3825. PORTCR(53, 0xe6051035), /* PORT53CR */
  3826. PORTCR(54, 0xe6051036), /* PORT54CR */
  3827. PORTCR(55, 0xe6051037), /* PORT55CR */
  3828. PORTCR(56, 0xe6051038), /* PORT56CR */
  3829. PORTCR(57, 0xe6051039), /* PORT57CR */
  3830. PORTCR(58, 0xe605103a), /* PORT58CR */
  3831. PORTCR(59, 0xe605103b), /* PORT59CR */
  3832. PORTCR(60, 0xe605103c), /* PORT60CR */
  3833. PORTCR(61, 0xe605103d), /* PORT61CR */
  3834. PORTCR(62, 0xe605103e), /* PORT62CR */
  3835. PORTCR(63, 0xe605103f), /* PORT63CR */
  3836. PORTCR(64, 0xe6051040), /* PORT64CR */
  3837. PORTCR(65, 0xe6051041), /* PORT65CR */
  3838. PORTCR(66, 0xe6051042), /* PORT66CR */
  3839. PORTCR(67, 0xe6051043), /* PORT67CR */
  3840. PORTCR(68, 0xe6051044), /* PORT68CR */
  3841. PORTCR(69, 0xe6051045), /* PORT69CR */
  3842. PORTCR(70, 0xe6051046), /* PORT70CR */
  3843. PORTCR(71, 0xe6051047), /* PORT71CR */
  3844. PORTCR(72, 0xe6051048), /* PORT72CR */
  3845. PORTCR(73, 0xe6051049), /* PORT73CR */
  3846. PORTCR(74, 0xe605104a), /* PORT74CR */
  3847. PORTCR(75, 0xe605104b), /* PORT75CR */
  3848. PORTCR(76, 0xe605104c), /* PORT76CR */
  3849. PORTCR(77, 0xe605104d), /* PORT77CR */
  3850. PORTCR(78, 0xe605104e), /* PORT78CR */
  3851. PORTCR(79, 0xe605104f), /* PORT79CR */
  3852. PORTCR(80, 0xe6051050), /* PORT80CR */
  3853. PORTCR(81, 0xe6051051), /* PORT81CR */
  3854. PORTCR(82, 0xe6051052), /* PORT82CR */
  3855. PORTCR(83, 0xe6051053), /* PORT83CR */
  3856. PORTCR(84, 0xe6051054), /* PORT84CR */
  3857. PORTCR(85, 0xe6051055), /* PORT85CR */
  3858. PORTCR(86, 0xe6051056), /* PORT86CR */
  3859. PORTCR(87, 0xe6051057), /* PORT87CR */
  3860. PORTCR(88, 0xe6051058), /* PORT88CR */
  3861. PORTCR(89, 0xe6051059), /* PORT89CR */
  3862. PORTCR(90, 0xe605105a), /* PORT90CR */
  3863. PORTCR(91, 0xe605105b), /* PORT91CR */
  3864. PORTCR(92, 0xe605105c), /* PORT92CR */
  3865. PORTCR(93, 0xe605105d), /* PORT93CR */
  3866. PORTCR(94, 0xe605105e), /* PORT94CR */
  3867. PORTCR(95, 0xe605105f), /* PORT95CR */
  3868. PORTCR(96, 0xe6052060), /* PORT96CR */
  3869. PORTCR(97, 0xe6052061), /* PORT97CR */
  3870. PORTCR(98, 0xe6052062), /* PORT98CR */
  3871. PORTCR(99, 0xe6052063), /* PORT99CR */
  3872. PORTCR(100, 0xe6052064), /* PORT100CR */
  3873. PORTCR(101, 0xe6052065), /* PORT101CR */
  3874. PORTCR(102, 0xe6052066), /* PORT102CR */
  3875. PORTCR(103, 0xe6052067), /* PORT103CR */
  3876. PORTCR(104, 0xe6052068), /* PORT104CR */
  3877. PORTCR(105, 0xe6052069), /* PORT105CR */
  3878. PORTCR(106, 0xe605206a), /* PORT106CR */
  3879. PORTCR(107, 0xe605206b), /* PORT107CR */
  3880. PORTCR(108, 0xe605206c), /* PORT108CR */
  3881. PORTCR(109, 0xe605206d), /* PORT109CR */
  3882. PORTCR(110, 0xe605206e), /* PORT110CR */
  3883. PORTCR(111, 0xe605206f), /* PORT111CR */
  3884. PORTCR(112, 0xe6052070), /* PORT112CR */
  3885. PORTCR(113, 0xe6052071), /* PORT113CR */
  3886. PORTCR(114, 0xe6052072), /* PORT114CR */
  3887. PORTCR(115, 0xe6052073), /* PORT115CR */
  3888. PORTCR(116, 0xe6052074), /* PORT116CR */
  3889. PORTCR(117, 0xe6052075), /* PORT117CR */
  3890. PORTCR(118, 0xe6052076), /* PORT118CR */
  3891. PORTCR(128, 0xe6052080), /* PORT128CR */
  3892. PORTCR(129, 0xe6052081), /* PORT129CR */
  3893. PORTCR(130, 0xe6052082), /* PORT130CR */
  3894. PORTCR(131, 0xe6052083), /* PORT131CR */
  3895. PORTCR(132, 0xe6052084), /* PORT132CR */
  3896. PORTCR(133, 0xe6052085), /* PORT133CR */
  3897. PORTCR(134, 0xe6052086), /* PORT134CR */
  3898. PORTCR(135, 0xe6052087), /* PORT135CR */
  3899. PORTCR(136, 0xe6052088), /* PORT136CR */
  3900. PORTCR(137, 0xe6052089), /* PORT137CR */
  3901. PORTCR(138, 0xe605208a), /* PORT138CR */
  3902. PORTCR(139, 0xe605208b), /* PORT139CR */
  3903. PORTCR(140, 0xe605208c), /* PORT140CR */
  3904. PORTCR(141, 0xe605208d), /* PORT141CR */
  3905. PORTCR(142, 0xe605208e), /* PORT142CR */
  3906. PORTCR(143, 0xe605208f), /* PORT143CR */
  3907. PORTCR(144, 0xe6052090), /* PORT144CR */
  3908. PORTCR(145, 0xe6052091), /* PORT145CR */
  3909. PORTCR(146, 0xe6052092), /* PORT146CR */
  3910. PORTCR(147, 0xe6052093), /* PORT147CR */
  3911. PORTCR(148, 0xe6052094), /* PORT148CR */
  3912. PORTCR(149, 0xe6052095), /* PORT149CR */
  3913. PORTCR(150, 0xe6052096), /* PORT150CR */
  3914. PORTCR(151, 0xe6052097), /* PORT151CR */
  3915. PORTCR(152, 0xe6052098), /* PORT152CR */
  3916. PORTCR(153, 0xe6052099), /* PORT153CR */
  3917. PORTCR(154, 0xe605209a), /* PORT154CR */
  3918. PORTCR(155, 0xe605209b), /* PORT155CR */
  3919. PORTCR(156, 0xe605209c), /* PORT156CR */
  3920. PORTCR(157, 0xe605209d), /* PORT157CR */
  3921. PORTCR(158, 0xe605209e), /* PORT158CR */
  3922. PORTCR(159, 0xe605209f), /* PORT159CR */
  3923. PORTCR(160, 0xe60520a0), /* PORT160CR */
  3924. PORTCR(161, 0xe60520a1), /* PORT161CR */
  3925. PORTCR(162, 0xe60520a2), /* PORT162CR */
  3926. PORTCR(163, 0xe60520a3), /* PORT163CR */
  3927. PORTCR(164, 0xe60520a4), /* PORT164CR */
  3928. PORTCR(192, 0xe60520c0), /* PORT192CR */
  3929. PORTCR(193, 0xe60520c1), /* PORT193CR */
  3930. PORTCR(194, 0xe60520c2), /* PORT194CR */
  3931. PORTCR(195, 0xe60520c3), /* PORT195CR */
  3932. PORTCR(196, 0xe60520c4), /* PORT196CR */
  3933. PORTCR(197, 0xe60520c5), /* PORT197CR */
  3934. PORTCR(198, 0xe60520c6), /* PORT198CR */
  3935. PORTCR(199, 0xe60520c7), /* PORT199CR */
  3936. PORTCR(200, 0xe60520c8), /* PORT200CR */
  3937. PORTCR(201, 0xe60520c9), /* PORT201CR */
  3938. PORTCR(202, 0xe60520ca), /* PORT202CR */
  3939. PORTCR(203, 0xe60520cb), /* PORT203CR */
  3940. PORTCR(204, 0xe60520cc), /* PORT204CR */
  3941. PORTCR(205, 0xe60520cd), /* PORT205CR */
  3942. PORTCR(206, 0xe60520ce), /* PORT206CR */
  3943. PORTCR(207, 0xe60520cf), /* PORT207CR */
  3944. PORTCR(208, 0xe60520d0), /* PORT208CR */
  3945. PORTCR(209, 0xe60520d1), /* PORT209CR */
  3946. PORTCR(210, 0xe60520d2), /* PORT210CR */
  3947. PORTCR(211, 0xe60520d3), /* PORT211CR */
  3948. PORTCR(212, 0xe60520d4), /* PORT212CR */
  3949. PORTCR(213, 0xe60520d5), /* PORT213CR */
  3950. PORTCR(214, 0xe60520d6), /* PORT214CR */
  3951. PORTCR(215, 0xe60520d7), /* PORT215CR */
  3952. PORTCR(216, 0xe60520d8), /* PORT216CR */
  3953. PORTCR(217, 0xe60520d9), /* PORT217CR */
  3954. PORTCR(218, 0xe60520da), /* PORT218CR */
  3955. PORTCR(219, 0xe60520db), /* PORT219CR */
  3956. PORTCR(220, 0xe60520dc), /* PORT220CR */
  3957. PORTCR(221, 0xe60520dd), /* PORT221CR */
  3958. PORTCR(222, 0xe60520de), /* PORT222CR */
  3959. PORTCR(223, 0xe60520df), /* PORT223CR */
  3960. PORTCR(224, 0xe60530e0), /* PORT224CR */
  3961. PORTCR(225, 0xe60530e1), /* PORT225CR */
  3962. PORTCR(226, 0xe60530e2), /* PORT226CR */
  3963. PORTCR(227, 0xe60530e3), /* PORT227CR */
  3964. PORTCR(228, 0xe60530e4), /* PORT228CR */
  3965. PORTCR(229, 0xe60530e5), /* PORT229CR */
  3966. PORTCR(230, 0xe60530e6), /* PORT230CR */
  3967. PORTCR(231, 0xe60530e7), /* PORT231CR */
  3968. PORTCR(232, 0xe60530e8), /* PORT232CR */
  3969. PORTCR(233, 0xe60530e9), /* PORT233CR */
  3970. PORTCR(234, 0xe60530ea), /* PORT234CR */
  3971. PORTCR(235, 0xe60530eb), /* PORT235CR */
  3972. PORTCR(236, 0xe60530ec), /* PORT236CR */
  3973. PORTCR(237, 0xe60530ed), /* PORT237CR */
  3974. PORTCR(238, 0xe60530ee), /* PORT238CR */
  3975. PORTCR(239, 0xe60530ef), /* PORT239CR */
  3976. PORTCR(240, 0xe60530f0), /* PORT240CR */
  3977. PORTCR(241, 0xe60530f1), /* PORT241CR */
  3978. PORTCR(242, 0xe60530f2), /* PORT242CR */
  3979. PORTCR(243, 0xe60530f3), /* PORT243CR */
  3980. PORTCR(244, 0xe60530f4), /* PORT244CR */
  3981. PORTCR(245, 0xe60530f5), /* PORT245CR */
  3982. PORTCR(246, 0xe60530f6), /* PORT246CR */
  3983. PORTCR(247, 0xe60530f7), /* PORT247CR */
  3984. PORTCR(248, 0xe60530f8), /* PORT248CR */
  3985. PORTCR(249, 0xe60530f9), /* PORT249CR */
  3986. PORTCR(250, 0xe60530fa), /* PORT250CR */
  3987. PORTCR(251, 0xe60530fb), /* PORT251CR */
  3988. PORTCR(252, 0xe60530fc), /* PORT252CR */
  3989. PORTCR(253, 0xe60530fd), /* PORT253CR */
  3990. PORTCR(254, 0xe60530fe), /* PORT254CR */
  3991. PORTCR(255, 0xe60530ff), /* PORT255CR */
  3992. PORTCR(256, 0xe6053100), /* PORT256CR */
  3993. PORTCR(257, 0xe6053101), /* PORT257CR */
  3994. PORTCR(258, 0xe6053102), /* PORT258CR */
  3995. PORTCR(259, 0xe6053103), /* PORT259CR */
  3996. PORTCR(260, 0xe6053104), /* PORT260CR */
  3997. PORTCR(261, 0xe6053105), /* PORT261CR */
  3998. PORTCR(262, 0xe6053106), /* PORT262CR */
  3999. PORTCR(263, 0xe6053107), /* PORT263CR */
  4000. PORTCR(264, 0xe6053108), /* PORT264CR */
  4001. PORTCR(265, 0xe6053109), /* PORT265CR */
  4002. PORTCR(266, 0xe605310a), /* PORT266CR */
  4003. PORTCR(267, 0xe605310b), /* PORT267CR */
  4004. PORTCR(268, 0xe605310c), /* PORT268CR */
  4005. PORTCR(269, 0xe605310d), /* PORT269CR */
  4006. PORTCR(270, 0xe605310e), /* PORT270CR */
  4007. PORTCR(271, 0xe605310f), /* PORT271CR */
  4008. PORTCR(272, 0xe6053110), /* PORT272CR */
  4009. PORTCR(273, 0xe6053111), /* PORT273CR */
  4010. PORTCR(274, 0xe6053112), /* PORT274CR */
  4011. PORTCR(275, 0xe6053113), /* PORT275CR */
  4012. PORTCR(276, 0xe6053114), /* PORT276CR */
  4013. PORTCR(277, 0xe6053115), /* PORT277CR */
  4014. PORTCR(278, 0xe6053116), /* PORT278CR */
  4015. PORTCR(279, 0xe6053117), /* PORT279CR */
  4016. PORTCR(280, 0xe6053118), /* PORT280CR */
  4017. PORTCR(281, 0xe6053119), /* PORT281CR */
  4018. PORTCR(282, 0xe605311a), /* PORT282CR */
  4019. PORTCR(288, 0xe6052120), /* PORT288CR */
  4020. PORTCR(289, 0xe6052121), /* PORT289CR */
  4021. PORTCR(290, 0xe6052122), /* PORT290CR */
  4022. PORTCR(291, 0xe6052123), /* PORT291CR */
  4023. PORTCR(292, 0xe6052124), /* PORT292CR */
  4024. PORTCR(293, 0xe6052125), /* PORT293CR */
  4025. PORTCR(294, 0xe6052126), /* PORT294CR */
  4026. PORTCR(295, 0xe6052127), /* PORT295CR */
  4027. PORTCR(296, 0xe6052128), /* PORT296CR */
  4028. PORTCR(297, 0xe6052129), /* PORT297CR */
  4029. PORTCR(298, 0xe605212a), /* PORT298CR */
  4030. PORTCR(299, 0xe605212b), /* PORT299CR */
  4031. PORTCR(300, 0xe605212c), /* PORT300CR */
  4032. PORTCR(301, 0xe605212d), /* PORT301CR */
  4033. PORTCR(302, 0xe605212e), /* PORT302CR */
  4034. PORTCR(303, 0xe605212f), /* PORT303CR */
  4035. PORTCR(304, 0xe6052130), /* PORT304CR */
  4036. PORTCR(305, 0xe6052131), /* PORT305CR */
  4037. PORTCR(306, 0xe6052132), /* PORT306CR */
  4038. PORTCR(307, 0xe6052133), /* PORT307CR */
  4039. PORTCR(308, 0xe6052134), /* PORT308CR */
  4040. PORTCR(309, 0xe6052135), /* PORT309CR */
  4041. { PINMUX_CFG_REG("MSEL2CR", 0xe605801c, 32, 1) {
  4042. 0, 0,
  4043. 0, 0,
  4044. 0, 0,
  4045. 0, 0,
  4046. 0, 0,
  4047. 0, 0,
  4048. 0, 0,
  4049. 0, 0,
  4050. 0, 0,
  4051. 0, 0,
  4052. 0, 0,
  4053. 0, 0,
  4054. MSEL2CR_MSEL19_0, MSEL2CR_MSEL19_1,
  4055. MSEL2CR_MSEL18_0, MSEL2CR_MSEL18_1,
  4056. MSEL2CR_MSEL17_0, MSEL2CR_MSEL17_1,
  4057. MSEL2CR_MSEL16_0, MSEL2CR_MSEL16_1,
  4058. 0, 0,
  4059. MSEL2CR_MSEL14_0, MSEL2CR_MSEL14_1,
  4060. MSEL2CR_MSEL13_0, MSEL2CR_MSEL13_1,
  4061. MSEL2CR_MSEL12_0, MSEL2CR_MSEL12_1,
  4062. MSEL2CR_MSEL11_0, MSEL2CR_MSEL11_1,
  4063. MSEL2CR_MSEL10_0, MSEL2CR_MSEL10_1,
  4064. MSEL2CR_MSEL9_0, MSEL2CR_MSEL9_1,
  4065. MSEL2CR_MSEL8_0, MSEL2CR_MSEL8_1,
  4066. MSEL2CR_MSEL7_0, MSEL2CR_MSEL7_1,
  4067. MSEL2CR_MSEL6_0, MSEL2CR_MSEL6_1,
  4068. MSEL2CR_MSEL5_0, MSEL2CR_MSEL5_1,
  4069. MSEL2CR_MSEL4_0, MSEL2CR_MSEL4_1,
  4070. MSEL2CR_MSEL3_0, MSEL2CR_MSEL3_1,
  4071. MSEL2CR_MSEL2_0, MSEL2CR_MSEL2_1,
  4072. MSEL2CR_MSEL1_0, MSEL2CR_MSEL1_1,
  4073. MSEL2CR_MSEL0_0, MSEL2CR_MSEL0_1,
  4074. }
  4075. },
  4076. { PINMUX_CFG_REG("MSEL3CR", 0xe6058020, 32, 1) {
  4077. 0, 0,
  4078. 0, 0,
  4079. 0, 0,
  4080. MSEL3CR_MSEL28_0, MSEL3CR_MSEL28_1,
  4081. 0, 0,
  4082. 0, 0,
  4083. 0, 0,
  4084. 0, 0,
  4085. 0, 0,
  4086. 0, 0,
  4087. 0, 0,
  4088. 0, 0,
  4089. 0, 0,
  4090. 0, 0,
  4091. 0, 0,
  4092. 0, 0,
  4093. MSEL3CR_MSEL15_0, MSEL3CR_MSEL15_1,
  4094. 0, 0,
  4095. 0, 0,
  4096. 0, 0,
  4097. MSEL3CR_MSEL11_0, MSEL3CR_MSEL11_1,
  4098. 0, 0,
  4099. MSEL3CR_MSEL9_0, MSEL3CR_MSEL9_1,
  4100. 0, 0,
  4101. 0, 0,
  4102. MSEL3CR_MSEL6_0, MSEL3CR_MSEL6_1,
  4103. 0, 0,
  4104. 0, 0,
  4105. 0, 0,
  4106. MSEL3CR_MSEL2_0, MSEL3CR_MSEL2_1,
  4107. 0, 0,
  4108. 0, 0,
  4109. }
  4110. },
  4111. { PINMUX_CFG_REG("MSEL4CR", 0xe6058024, 32, 1) {
  4112. 0, 0,
  4113. 0, 0,
  4114. MSEL4CR_MSEL29_0, MSEL4CR_MSEL29_1,
  4115. 0, 0,
  4116. MSEL4CR_MSEL27_0, MSEL4CR_MSEL27_1,
  4117. MSEL4CR_MSEL26_0, MSEL4CR_MSEL26_1,
  4118. 0, 0,
  4119. 0, 0,
  4120. 0, 0,
  4121. MSEL4CR_MSEL22_0, MSEL4CR_MSEL22_1,
  4122. MSEL4CR_MSEL21_0, MSEL4CR_MSEL21_1,
  4123. MSEL4CR_MSEL20_0, MSEL4CR_MSEL20_1,
  4124. MSEL4CR_MSEL19_0, MSEL4CR_MSEL19_1,
  4125. 0, 0,
  4126. 0, 0,
  4127. 0, 0,
  4128. MSEL4CR_MSEL15_0, MSEL4CR_MSEL15_1,
  4129. 0, 0,
  4130. MSEL4CR_MSEL13_0, MSEL4CR_MSEL13_1,
  4131. MSEL4CR_MSEL12_0, MSEL4CR_MSEL12_1,
  4132. MSEL4CR_MSEL11_0, MSEL4CR_MSEL11_1,
  4133. MSEL4CR_MSEL10_0, MSEL4CR_MSEL10_1,
  4134. MSEL4CR_MSEL9_0, MSEL4CR_MSEL9_1,
  4135. MSEL4CR_MSEL8_0, MSEL4CR_MSEL8_1,
  4136. MSEL4CR_MSEL7_0, MSEL4CR_MSEL7_1,
  4137. 0, 0,
  4138. 0, 0,
  4139. MSEL4CR_MSEL4_0, MSEL4CR_MSEL4_1,
  4140. 0, 0,
  4141. 0, 0,
  4142. MSEL4CR_MSEL1_0, MSEL4CR_MSEL1_1,
  4143. 0, 0,
  4144. }
  4145. },
  4146. { },
  4147. };
  4148. static const struct pinmux_data_reg pinmux_data_regs[] = {
  4149. { PINMUX_DATA_REG("PORTL031_000DR", 0xe6054000, 32) {
  4150. PORT31_DATA, PORT30_DATA, PORT29_DATA, PORT28_DATA,
  4151. PORT27_DATA, PORT26_DATA, PORT25_DATA, PORT24_DATA,
  4152. PORT23_DATA, PORT22_DATA, PORT21_DATA, PORT20_DATA,
  4153. PORT19_DATA, PORT18_DATA, PORT17_DATA, PORT16_DATA,
  4154. PORT15_DATA, PORT14_DATA, PORT13_DATA, PORT12_DATA,
  4155. PORT11_DATA, PORT10_DATA, PORT9_DATA, PORT8_DATA,
  4156. PORT7_DATA, PORT6_DATA, PORT5_DATA, PORT4_DATA,
  4157. PORT3_DATA, PORT2_DATA, PORT1_DATA, PORT0_DATA }
  4158. },
  4159. { PINMUX_DATA_REG("PORTD063_032DR", 0xe6055000, 32) {
  4160. PORT63_DATA, PORT62_DATA, PORT61_DATA, PORT60_DATA,
  4161. PORT59_DATA, PORT58_DATA, PORT57_DATA, PORT56_DATA,
  4162. PORT55_DATA, PORT54_DATA, PORT53_DATA, PORT52_DATA,
  4163. PORT51_DATA, PORT50_DATA, PORT49_DATA, PORT48_DATA,
  4164. PORT47_DATA, PORT46_DATA, PORT45_DATA, PORT44_DATA,
  4165. PORT43_DATA, PORT42_DATA, PORT41_DATA, PORT40_DATA,
  4166. PORT39_DATA, PORT38_DATA, PORT37_DATA, PORT36_DATA,
  4167. PORT35_DATA, PORT34_DATA, PORT33_DATA, PORT32_DATA }
  4168. },
  4169. { PINMUX_DATA_REG("PORTD095_064DR", 0xe6055004, 32) {
  4170. PORT95_DATA, PORT94_DATA, PORT93_DATA, PORT92_DATA,
  4171. PORT91_DATA, PORT90_DATA, PORT89_DATA, PORT88_DATA,
  4172. PORT87_DATA, PORT86_DATA, PORT85_DATA, PORT84_DATA,
  4173. PORT83_DATA, PORT82_DATA, PORT81_DATA, PORT80_DATA,
  4174. PORT79_DATA, PORT78_DATA, PORT77_DATA, PORT76_DATA,
  4175. PORT75_DATA, PORT74_DATA, PORT73_DATA, PORT72_DATA,
  4176. PORT71_DATA, PORT70_DATA, PORT69_DATA, PORT68_DATA,
  4177. PORT67_DATA, PORT66_DATA, PORT65_DATA, PORT64_DATA }
  4178. },
  4179. { PINMUX_DATA_REG("PORTR127_096DR", 0xe6056000, 32) {
  4180. 0, 0, 0, 0,
  4181. 0, 0, 0, 0,
  4182. 0, PORT118_DATA, PORT117_DATA, PORT116_DATA,
  4183. PORT115_DATA, PORT114_DATA, PORT113_DATA, PORT112_DATA,
  4184. PORT111_DATA, PORT110_DATA, PORT109_DATA, PORT108_DATA,
  4185. PORT107_DATA, PORT106_DATA, PORT105_DATA, PORT104_DATA,
  4186. PORT103_DATA, PORT102_DATA, PORT101_DATA, PORT100_DATA,
  4187. PORT99_DATA, PORT98_DATA, PORT97_DATA, PORT96_DATA }
  4188. },
  4189. { PINMUX_DATA_REG("PORTR159_128DR", 0xe6056004, 32) {
  4190. PORT159_DATA, PORT158_DATA, PORT157_DATA, PORT156_DATA,
  4191. PORT155_DATA, PORT154_DATA, PORT153_DATA, PORT152_DATA,
  4192. PORT151_DATA, PORT150_DATA, PORT149_DATA, PORT148_DATA,
  4193. PORT147_DATA, PORT146_DATA, PORT145_DATA, PORT144_DATA,
  4194. PORT143_DATA, PORT142_DATA, PORT141_DATA, PORT140_DATA,
  4195. PORT139_DATA, PORT138_DATA, PORT137_DATA, PORT136_DATA,
  4196. PORT135_DATA, PORT134_DATA, PORT133_DATA, PORT132_DATA,
  4197. PORT131_DATA, PORT130_DATA, PORT129_DATA, PORT128_DATA }
  4198. },
  4199. { PINMUX_DATA_REG("PORTR191_160DR", 0xe6056008, 32) {
  4200. 0, 0, 0, 0,
  4201. 0, 0, 0, 0,
  4202. 0, 0, 0, 0,
  4203. 0, 0, 0, 0,
  4204. 0, 0, 0, 0,
  4205. 0, 0, 0, 0,
  4206. 0, 0, 0, PORT164_DATA,
  4207. PORT163_DATA, PORT162_DATA, PORT161_DATA, PORT160_DATA }
  4208. },
  4209. { PINMUX_DATA_REG("PORTR223_192DR", 0xe605600C, 32) {
  4210. PORT223_DATA, PORT222_DATA, PORT221_DATA, PORT220_DATA,
  4211. PORT219_DATA, PORT218_DATA, PORT217_DATA, PORT216_DATA,
  4212. PORT215_DATA, PORT214_DATA, PORT213_DATA, PORT212_DATA,
  4213. PORT211_DATA, PORT210_DATA, PORT209_DATA, PORT208_DATA,
  4214. PORT207_DATA, PORT206_DATA, PORT205_DATA, PORT204_DATA,
  4215. PORT203_DATA, PORT202_DATA, PORT201_DATA, PORT200_DATA,
  4216. PORT199_DATA, PORT198_DATA, PORT197_DATA, PORT196_DATA,
  4217. PORT195_DATA, PORT194_DATA, PORT193_DATA, PORT192_DATA }
  4218. },
  4219. { PINMUX_DATA_REG("PORTU255_224DR", 0xe6057000, 32) {
  4220. PORT255_DATA, PORT254_DATA, PORT253_DATA, PORT252_DATA,
  4221. PORT251_DATA, PORT250_DATA, PORT249_DATA, PORT248_DATA,
  4222. PORT247_DATA, PORT246_DATA, PORT245_DATA, PORT244_DATA,
  4223. PORT243_DATA, PORT242_DATA, PORT241_DATA, PORT240_DATA,
  4224. PORT239_DATA, PORT238_DATA, PORT237_DATA, PORT236_DATA,
  4225. PORT235_DATA, PORT234_DATA, PORT233_DATA, PORT232_DATA,
  4226. PORT231_DATA, PORT230_DATA, PORT229_DATA, PORT228_DATA,
  4227. PORT227_DATA, PORT226_DATA, PORT225_DATA, PORT224_DATA }
  4228. },
  4229. { PINMUX_DATA_REG("PORTU287_256DR", 0xe6057004, 32) {
  4230. 0, 0, 0, 0,
  4231. 0, PORT282_DATA, PORT281_DATA, PORT280_DATA,
  4232. PORT279_DATA, PORT278_DATA, PORT277_DATA, PORT276_DATA,
  4233. PORT275_DATA, PORT274_DATA, PORT273_DATA, PORT272_DATA,
  4234. PORT271_DATA, PORT270_DATA, PORT269_DATA, PORT268_DATA,
  4235. PORT267_DATA, PORT266_DATA, PORT265_DATA, PORT264_DATA,
  4236. PORT263_DATA, PORT262_DATA, PORT261_DATA, PORT260_DATA,
  4237. PORT259_DATA, PORT258_DATA, PORT257_DATA, PORT256_DATA }
  4238. },
  4239. { PINMUX_DATA_REG("PORTR319_288DR", 0xe6056010, 32) {
  4240. 0, 0, 0, 0,
  4241. 0, 0, 0, 0,
  4242. 0, 0, PORT309_DATA, PORT308_DATA,
  4243. PORT307_DATA, PORT306_DATA, PORT305_DATA, PORT304_DATA,
  4244. PORT303_DATA, PORT302_DATA, PORT301_DATA, PORT300_DATA,
  4245. PORT299_DATA, PORT298_DATA, PORT297_DATA, PORT296_DATA,
  4246. PORT295_DATA, PORT294_DATA, PORT293_DATA, PORT292_DATA,
  4247. PORT291_DATA, PORT290_DATA, PORT289_DATA, PORT288_DATA }
  4248. },
  4249. { },
  4250. };
  4251. /* IRQ pins through INTCS with IRQ0->15 from 0x200 and IRQ16-31 from 0x3200 */
  4252. #define EXT_IRQ16L(n) intcs_evt2irq(0x200 + ((n) << 5))
  4253. #define EXT_IRQ16H(n) intcs_evt2irq(0x3200 + ((n - 16) << 5))
  4254. static const struct pinmux_irq pinmux_irqs[] = {
  4255. PINMUX_IRQ(EXT_IRQ16H(19), 9),
  4256. PINMUX_IRQ(EXT_IRQ16L(1), 10),
  4257. PINMUX_IRQ(EXT_IRQ16L(0), 11),
  4258. PINMUX_IRQ(EXT_IRQ16H(18), 13),
  4259. PINMUX_IRQ(EXT_IRQ16H(20), 14),
  4260. PINMUX_IRQ(EXT_IRQ16H(21), 15),
  4261. PINMUX_IRQ(EXT_IRQ16H(31), 26),
  4262. PINMUX_IRQ(EXT_IRQ16H(30), 27),
  4263. PINMUX_IRQ(EXT_IRQ16H(29), 28),
  4264. PINMUX_IRQ(EXT_IRQ16H(22), 40),
  4265. PINMUX_IRQ(EXT_IRQ16H(23), 53),
  4266. PINMUX_IRQ(EXT_IRQ16L(10), 54),
  4267. PINMUX_IRQ(EXT_IRQ16L(9), 56),
  4268. PINMUX_IRQ(EXT_IRQ16H(26), 115),
  4269. PINMUX_IRQ(EXT_IRQ16H(27), 116),
  4270. PINMUX_IRQ(EXT_IRQ16H(28), 117),
  4271. PINMUX_IRQ(EXT_IRQ16H(24), 118),
  4272. PINMUX_IRQ(EXT_IRQ16L(6), 147),
  4273. PINMUX_IRQ(EXT_IRQ16L(2), 149),
  4274. PINMUX_IRQ(EXT_IRQ16L(7), 150),
  4275. PINMUX_IRQ(EXT_IRQ16L(12), 156),
  4276. PINMUX_IRQ(EXT_IRQ16L(4), 159),
  4277. PINMUX_IRQ(EXT_IRQ16H(25), 164),
  4278. PINMUX_IRQ(EXT_IRQ16L(8), 223),
  4279. PINMUX_IRQ(EXT_IRQ16L(3), 224),
  4280. PINMUX_IRQ(EXT_IRQ16L(5), 227),
  4281. PINMUX_IRQ(EXT_IRQ16H(17), 234),
  4282. PINMUX_IRQ(EXT_IRQ16L(11), 238),
  4283. PINMUX_IRQ(EXT_IRQ16L(13), 239),
  4284. PINMUX_IRQ(EXT_IRQ16H(16), 249),
  4285. PINMUX_IRQ(EXT_IRQ16L(14), 251),
  4286. PINMUX_IRQ(EXT_IRQ16L(9), 308),
  4287. };
  4288. #define PORTnCR_PULMD_OFF (0 << 6)
  4289. #define PORTnCR_PULMD_DOWN (2 << 6)
  4290. #define PORTnCR_PULMD_UP (3 << 6)
  4291. #define PORTnCR_PULMD_MASK (3 << 6)
  4292. static const unsigned int sh73a0_portcr_offsets[] = {
  4293. 0x00000000, 0x00001000, 0x00001000, 0x00002000, 0x00002000,
  4294. 0x00002000, 0x00002000, 0x00003000, 0x00003000, 0x00002000,
  4295. };
  4296. static unsigned int sh73a0_pinmux_get_bias(struct sh_pfc *pfc, unsigned int pin)
  4297. {
  4298. void __iomem *addr = pfc->window->virt
  4299. + sh73a0_portcr_offsets[pin >> 5] + pin;
  4300. u32 value = ioread8(addr) & PORTnCR_PULMD_MASK;
  4301. switch (value) {
  4302. case PORTnCR_PULMD_UP:
  4303. return PIN_CONFIG_BIAS_PULL_UP;
  4304. case PORTnCR_PULMD_DOWN:
  4305. return PIN_CONFIG_BIAS_PULL_DOWN;
  4306. case PORTnCR_PULMD_OFF:
  4307. default:
  4308. return PIN_CONFIG_BIAS_DISABLE;
  4309. }
  4310. }
  4311. static void sh73a0_pinmux_set_bias(struct sh_pfc *pfc, unsigned int pin,
  4312. unsigned int bias)
  4313. {
  4314. void __iomem *addr = pfc->window->virt
  4315. + sh73a0_portcr_offsets[pin >> 5] + pin;
  4316. u32 value = ioread8(addr) & ~PORTnCR_PULMD_MASK;
  4317. switch (bias) {
  4318. case PIN_CONFIG_BIAS_PULL_UP:
  4319. value |= PORTnCR_PULMD_UP;
  4320. break;
  4321. case PIN_CONFIG_BIAS_PULL_DOWN:
  4322. value |= PORTnCR_PULMD_DOWN;
  4323. break;
  4324. }
  4325. iowrite8(value, addr);
  4326. }
  4327. static const struct sh_pfc_soc_operations sh73a0_pinmux_ops = {
  4328. .get_bias = sh73a0_pinmux_get_bias,
  4329. .set_bias = sh73a0_pinmux_set_bias,
  4330. };
  4331. const struct sh_pfc_soc_info sh73a0_pinmux_info = {
  4332. .name = "sh73a0_pfc",
  4333. .ops = &sh73a0_pinmux_ops,
  4334. .input = { PINMUX_INPUT_BEGIN, PINMUX_INPUT_END },
  4335. .input_pu = { PINMUX_INPUT_PULLUP_BEGIN, PINMUX_INPUT_PULLUP_END },
  4336. .input_pd = { PINMUX_INPUT_PULLDOWN_BEGIN, PINMUX_INPUT_PULLDOWN_END },
  4337. .output = { PINMUX_OUTPUT_BEGIN, PINMUX_OUTPUT_END },
  4338. .function = { PINMUX_FUNCTION_BEGIN, PINMUX_FUNCTION_END },
  4339. .pins = pinmux_pins,
  4340. .nr_pins = ARRAY_SIZE(pinmux_pins),
  4341. .ranges = pinmux_ranges,
  4342. .nr_ranges = ARRAY_SIZE(pinmux_ranges),
  4343. .groups = pinmux_groups,
  4344. .nr_groups = ARRAY_SIZE(pinmux_groups),
  4345. .functions = pinmux_functions,
  4346. .nr_functions = ARRAY_SIZE(pinmux_functions),
  4347. .func_gpios = pinmux_func_gpios,
  4348. .nr_func_gpios = ARRAY_SIZE(pinmux_func_gpios),
  4349. .cfg_regs = pinmux_config_regs,
  4350. .data_regs = pinmux_data_regs,
  4351. .gpio_data = pinmux_data,
  4352. .gpio_data_size = ARRAY_SIZE(pinmux_data),
  4353. .gpio_irq = pinmux_irqs,
  4354. .gpio_irq_size = ARRAY_SIZE(pinmux_irqs),
  4355. };