megaraid_sas.h 33 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480
  1. /*
  2. * Linux MegaRAID driver for SAS based RAID controllers
  3. *
  4. * Copyright (c) 2009-2011 LSI Corporation.
  5. *
  6. * This program is free software; you can redistribute it and/or
  7. * modify it under the terms of the GNU General Public License
  8. * as published by the Free Software Foundation; either version 2
  9. * of the License, or (at your option) any later version.
  10. *
  11. * This program is distributed in the hope that it will be useful,
  12. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  13. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  14. * GNU General Public License for more details.
  15. *
  16. * You should have received a copy of the GNU General Public License
  17. * along with this program; if not, write to the Free Software
  18. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
  19. *
  20. * FILE: megaraid_sas.h
  21. *
  22. * Authors: LSI Corporation
  23. *
  24. * Send feedback to: <megaraidlinux@lsi.com>
  25. *
  26. * Mail to: LSI Corporation, 1621 Barber Lane, Milpitas, CA 95035
  27. * ATTN: Linuxraid
  28. */
  29. #ifndef LSI_MEGARAID_SAS_H
  30. #define LSI_MEGARAID_SAS_H
  31. /*
  32. * MegaRAID SAS Driver meta data
  33. */
  34. #define MEGASAS_VERSION "00.00.05.29-rc1"
  35. #define MEGASAS_RELDATE "Dec. 7, 2010"
  36. #define MEGASAS_EXT_VERSION "Tue. Dec. 7 17:00:00 PDT 2010"
  37. /*
  38. * Device IDs
  39. */
  40. #define PCI_DEVICE_ID_LSI_SAS1078R 0x0060
  41. #define PCI_DEVICE_ID_LSI_SAS1078DE 0x007C
  42. #define PCI_DEVICE_ID_LSI_VERDE_ZCR 0x0413
  43. #define PCI_DEVICE_ID_LSI_SAS1078GEN2 0x0078
  44. #define PCI_DEVICE_ID_LSI_SAS0079GEN2 0x0079
  45. #define PCI_DEVICE_ID_LSI_SAS0073SKINNY 0x0073
  46. #define PCI_DEVICE_ID_LSI_SAS0071SKINNY 0x0071
  47. #define PCI_DEVICE_ID_LSI_FUSION 0x005b
  48. /*
  49. * =====================================
  50. * MegaRAID SAS MFI firmware definitions
  51. * =====================================
  52. */
  53. /*
  54. * MFI stands for MegaRAID SAS FW Interface. This is just a moniker for
  55. * protocol between the software and firmware. Commands are issued using
  56. * "message frames"
  57. */
  58. /*
  59. * FW posts its state in upper 4 bits of outbound_msg_0 register
  60. */
  61. #define MFI_STATE_MASK 0xF0000000
  62. #define MFI_STATE_UNDEFINED 0x00000000
  63. #define MFI_STATE_BB_INIT 0x10000000
  64. #define MFI_STATE_FW_INIT 0x40000000
  65. #define MFI_STATE_WAIT_HANDSHAKE 0x60000000
  66. #define MFI_STATE_FW_INIT_2 0x70000000
  67. #define MFI_STATE_DEVICE_SCAN 0x80000000
  68. #define MFI_STATE_BOOT_MESSAGE_PENDING 0x90000000
  69. #define MFI_STATE_FLUSH_CACHE 0xA0000000
  70. #define MFI_STATE_READY 0xB0000000
  71. #define MFI_STATE_OPERATIONAL 0xC0000000
  72. #define MFI_STATE_FAULT 0xF0000000
  73. #define MFI_RESET_REQUIRED 0x00000001
  74. #define MEGAMFI_FRAME_SIZE 64
  75. /*
  76. * During FW init, clear pending cmds & reset state using inbound_msg_0
  77. *
  78. * ABORT : Abort all pending cmds
  79. * READY : Move from OPERATIONAL to READY state; discard queue info
  80. * MFIMODE : Discard (possible) low MFA posted in 64-bit mode (??)
  81. * CLR_HANDSHAKE: FW is waiting for HANDSHAKE from BIOS or Driver
  82. * HOTPLUG : Resume from Hotplug
  83. * MFI_STOP_ADP : Send signal to FW to stop processing
  84. */
  85. #define WRITE_SEQUENCE_OFFSET (0x0000000FC) /* I20 */
  86. #define HOST_DIAGNOSTIC_OFFSET (0x000000F8) /* I20 */
  87. #define DIAG_WRITE_ENABLE (0x00000080)
  88. #define DIAG_RESET_ADAPTER (0x00000004)
  89. #define MFI_ADP_RESET 0x00000040
  90. #define MFI_INIT_ABORT 0x00000001
  91. #define MFI_INIT_READY 0x00000002
  92. #define MFI_INIT_MFIMODE 0x00000004
  93. #define MFI_INIT_CLEAR_HANDSHAKE 0x00000008
  94. #define MFI_INIT_HOTPLUG 0x00000010
  95. #define MFI_STOP_ADP 0x00000020
  96. #define MFI_RESET_FLAGS MFI_INIT_READY| \
  97. MFI_INIT_MFIMODE| \
  98. MFI_INIT_ABORT
  99. /*
  100. * MFI frame flags
  101. */
  102. #define MFI_FRAME_POST_IN_REPLY_QUEUE 0x0000
  103. #define MFI_FRAME_DONT_POST_IN_REPLY_QUEUE 0x0001
  104. #define MFI_FRAME_SGL32 0x0000
  105. #define MFI_FRAME_SGL64 0x0002
  106. #define MFI_FRAME_SENSE32 0x0000
  107. #define MFI_FRAME_SENSE64 0x0004
  108. #define MFI_FRAME_DIR_NONE 0x0000
  109. #define MFI_FRAME_DIR_WRITE 0x0008
  110. #define MFI_FRAME_DIR_READ 0x0010
  111. #define MFI_FRAME_DIR_BOTH 0x0018
  112. #define MFI_FRAME_IEEE 0x0020
  113. /*
  114. * Definition for cmd_status
  115. */
  116. #define MFI_CMD_STATUS_POLL_MODE 0xFF
  117. /*
  118. * MFI command opcodes
  119. */
  120. #define MFI_CMD_INIT 0x00
  121. #define MFI_CMD_LD_READ 0x01
  122. #define MFI_CMD_LD_WRITE 0x02
  123. #define MFI_CMD_LD_SCSI_IO 0x03
  124. #define MFI_CMD_PD_SCSI_IO 0x04
  125. #define MFI_CMD_DCMD 0x05
  126. #define MFI_CMD_ABORT 0x06
  127. #define MFI_CMD_SMP 0x07
  128. #define MFI_CMD_STP 0x08
  129. #define MR_DCMD_CTRL_GET_INFO 0x01010000
  130. #define MR_DCMD_LD_GET_LIST 0x03010000
  131. #define MR_DCMD_CTRL_CACHE_FLUSH 0x01101000
  132. #define MR_FLUSH_CTRL_CACHE 0x01
  133. #define MR_FLUSH_DISK_CACHE 0x02
  134. #define MR_DCMD_CTRL_SHUTDOWN 0x01050000
  135. #define MR_DCMD_HIBERNATE_SHUTDOWN 0x01060000
  136. #define MR_ENABLE_DRIVE_SPINDOWN 0x01
  137. #define MR_DCMD_CTRL_EVENT_GET_INFO 0x01040100
  138. #define MR_DCMD_CTRL_EVENT_GET 0x01040300
  139. #define MR_DCMD_CTRL_EVENT_WAIT 0x01040500
  140. #define MR_DCMD_LD_GET_PROPERTIES 0x03030000
  141. #define MR_DCMD_CLUSTER 0x08000000
  142. #define MR_DCMD_CLUSTER_RESET_ALL 0x08010100
  143. #define MR_DCMD_CLUSTER_RESET_LD 0x08010200
  144. #define MR_DCMD_PD_LIST_QUERY 0x02010100
  145. /*
  146. * MFI command completion codes
  147. */
  148. enum MFI_STAT {
  149. MFI_STAT_OK = 0x00,
  150. MFI_STAT_INVALID_CMD = 0x01,
  151. MFI_STAT_INVALID_DCMD = 0x02,
  152. MFI_STAT_INVALID_PARAMETER = 0x03,
  153. MFI_STAT_INVALID_SEQUENCE_NUMBER = 0x04,
  154. MFI_STAT_ABORT_NOT_POSSIBLE = 0x05,
  155. MFI_STAT_APP_HOST_CODE_NOT_FOUND = 0x06,
  156. MFI_STAT_APP_IN_USE = 0x07,
  157. MFI_STAT_APP_NOT_INITIALIZED = 0x08,
  158. MFI_STAT_ARRAY_INDEX_INVALID = 0x09,
  159. MFI_STAT_ARRAY_ROW_NOT_EMPTY = 0x0a,
  160. MFI_STAT_CONFIG_RESOURCE_CONFLICT = 0x0b,
  161. MFI_STAT_DEVICE_NOT_FOUND = 0x0c,
  162. MFI_STAT_DRIVE_TOO_SMALL = 0x0d,
  163. MFI_STAT_FLASH_ALLOC_FAIL = 0x0e,
  164. MFI_STAT_FLASH_BUSY = 0x0f,
  165. MFI_STAT_FLASH_ERROR = 0x10,
  166. MFI_STAT_FLASH_IMAGE_BAD = 0x11,
  167. MFI_STAT_FLASH_IMAGE_INCOMPLETE = 0x12,
  168. MFI_STAT_FLASH_NOT_OPEN = 0x13,
  169. MFI_STAT_FLASH_NOT_STARTED = 0x14,
  170. MFI_STAT_FLUSH_FAILED = 0x15,
  171. MFI_STAT_HOST_CODE_NOT_FOUNT = 0x16,
  172. MFI_STAT_LD_CC_IN_PROGRESS = 0x17,
  173. MFI_STAT_LD_INIT_IN_PROGRESS = 0x18,
  174. MFI_STAT_LD_LBA_OUT_OF_RANGE = 0x19,
  175. MFI_STAT_LD_MAX_CONFIGURED = 0x1a,
  176. MFI_STAT_LD_NOT_OPTIMAL = 0x1b,
  177. MFI_STAT_LD_RBLD_IN_PROGRESS = 0x1c,
  178. MFI_STAT_LD_RECON_IN_PROGRESS = 0x1d,
  179. MFI_STAT_LD_WRONG_RAID_LEVEL = 0x1e,
  180. MFI_STAT_MAX_SPARES_EXCEEDED = 0x1f,
  181. MFI_STAT_MEMORY_NOT_AVAILABLE = 0x20,
  182. MFI_STAT_MFC_HW_ERROR = 0x21,
  183. MFI_STAT_NO_HW_PRESENT = 0x22,
  184. MFI_STAT_NOT_FOUND = 0x23,
  185. MFI_STAT_NOT_IN_ENCL = 0x24,
  186. MFI_STAT_PD_CLEAR_IN_PROGRESS = 0x25,
  187. MFI_STAT_PD_TYPE_WRONG = 0x26,
  188. MFI_STAT_PR_DISABLED = 0x27,
  189. MFI_STAT_ROW_INDEX_INVALID = 0x28,
  190. MFI_STAT_SAS_CONFIG_INVALID_ACTION = 0x29,
  191. MFI_STAT_SAS_CONFIG_INVALID_DATA = 0x2a,
  192. MFI_STAT_SAS_CONFIG_INVALID_PAGE = 0x2b,
  193. MFI_STAT_SAS_CONFIG_INVALID_TYPE = 0x2c,
  194. MFI_STAT_SCSI_DONE_WITH_ERROR = 0x2d,
  195. MFI_STAT_SCSI_IO_FAILED = 0x2e,
  196. MFI_STAT_SCSI_RESERVATION_CONFLICT = 0x2f,
  197. MFI_STAT_SHUTDOWN_FAILED = 0x30,
  198. MFI_STAT_TIME_NOT_SET = 0x31,
  199. MFI_STAT_WRONG_STATE = 0x32,
  200. MFI_STAT_LD_OFFLINE = 0x33,
  201. MFI_STAT_PEER_NOTIFICATION_REJECTED = 0x34,
  202. MFI_STAT_PEER_NOTIFICATION_FAILED = 0x35,
  203. MFI_STAT_RESERVATION_IN_PROGRESS = 0x36,
  204. MFI_STAT_I2C_ERRORS_DETECTED = 0x37,
  205. MFI_STAT_PCI_ERRORS_DETECTED = 0x38,
  206. MFI_STAT_INVALID_STATUS = 0xFF
  207. };
  208. /*
  209. * Number of mailbox bytes in DCMD message frame
  210. */
  211. #define MFI_MBOX_SIZE 12
  212. enum MR_EVT_CLASS {
  213. MR_EVT_CLASS_DEBUG = -2,
  214. MR_EVT_CLASS_PROGRESS = -1,
  215. MR_EVT_CLASS_INFO = 0,
  216. MR_EVT_CLASS_WARNING = 1,
  217. MR_EVT_CLASS_CRITICAL = 2,
  218. MR_EVT_CLASS_FATAL = 3,
  219. MR_EVT_CLASS_DEAD = 4,
  220. };
  221. enum MR_EVT_LOCALE {
  222. MR_EVT_LOCALE_LD = 0x0001,
  223. MR_EVT_LOCALE_PD = 0x0002,
  224. MR_EVT_LOCALE_ENCL = 0x0004,
  225. MR_EVT_LOCALE_BBU = 0x0008,
  226. MR_EVT_LOCALE_SAS = 0x0010,
  227. MR_EVT_LOCALE_CTRL = 0x0020,
  228. MR_EVT_LOCALE_CONFIG = 0x0040,
  229. MR_EVT_LOCALE_CLUSTER = 0x0080,
  230. MR_EVT_LOCALE_ALL = 0xffff,
  231. };
  232. enum MR_EVT_ARGS {
  233. MR_EVT_ARGS_NONE,
  234. MR_EVT_ARGS_CDB_SENSE,
  235. MR_EVT_ARGS_LD,
  236. MR_EVT_ARGS_LD_COUNT,
  237. MR_EVT_ARGS_LD_LBA,
  238. MR_EVT_ARGS_LD_OWNER,
  239. MR_EVT_ARGS_LD_LBA_PD_LBA,
  240. MR_EVT_ARGS_LD_PROG,
  241. MR_EVT_ARGS_LD_STATE,
  242. MR_EVT_ARGS_LD_STRIP,
  243. MR_EVT_ARGS_PD,
  244. MR_EVT_ARGS_PD_ERR,
  245. MR_EVT_ARGS_PD_LBA,
  246. MR_EVT_ARGS_PD_LBA_LD,
  247. MR_EVT_ARGS_PD_PROG,
  248. MR_EVT_ARGS_PD_STATE,
  249. MR_EVT_ARGS_PCI,
  250. MR_EVT_ARGS_RATE,
  251. MR_EVT_ARGS_STR,
  252. MR_EVT_ARGS_TIME,
  253. MR_EVT_ARGS_ECC,
  254. MR_EVT_ARGS_LD_PROP,
  255. MR_EVT_ARGS_PD_SPARE,
  256. MR_EVT_ARGS_PD_INDEX,
  257. MR_EVT_ARGS_DIAG_PASS,
  258. MR_EVT_ARGS_DIAG_FAIL,
  259. MR_EVT_ARGS_PD_LBA_LBA,
  260. MR_EVT_ARGS_PORT_PHY,
  261. MR_EVT_ARGS_PD_MISSING,
  262. MR_EVT_ARGS_PD_ADDRESS,
  263. MR_EVT_ARGS_BITMAP,
  264. MR_EVT_ARGS_CONNECTOR,
  265. MR_EVT_ARGS_PD_PD,
  266. MR_EVT_ARGS_PD_FRU,
  267. MR_EVT_ARGS_PD_PATHINFO,
  268. MR_EVT_ARGS_PD_POWER_STATE,
  269. MR_EVT_ARGS_GENERIC,
  270. };
  271. /*
  272. * define constants for device list query options
  273. */
  274. enum MR_PD_QUERY_TYPE {
  275. MR_PD_QUERY_TYPE_ALL = 0,
  276. MR_PD_QUERY_TYPE_STATE = 1,
  277. MR_PD_QUERY_TYPE_POWER_STATE = 2,
  278. MR_PD_QUERY_TYPE_MEDIA_TYPE = 3,
  279. MR_PD_QUERY_TYPE_SPEED = 4,
  280. MR_PD_QUERY_TYPE_EXPOSED_TO_HOST = 5,
  281. };
  282. #define MR_EVT_CFG_CLEARED 0x0004
  283. #define MR_EVT_LD_STATE_CHANGE 0x0051
  284. #define MR_EVT_PD_INSERTED 0x005b
  285. #define MR_EVT_PD_REMOVED 0x0070
  286. #define MR_EVT_LD_CREATED 0x008a
  287. #define MR_EVT_LD_DELETED 0x008b
  288. #define MR_EVT_FOREIGN_CFG_IMPORTED 0x00db
  289. #define MR_EVT_LD_OFFLINE 0x00fc
  290. #define MR_EVT_CTRL_HOST_BUS_SCAN_REQUESTED 0x0152
  291. #define MAX_LOGICAL_DRIVES 64
  292. enum MR_PD_STATE {
  293. MR_PD_STATE_UNCONFIGURED_GOOD = 0x00,
  294. MR_PD_STATE_UNCONFIGURED_BAD = 0x01,
  295. MR_PD_STATE_HOT_SPARE = 0x02,
  296. MR_PD_STATE_OFFLINE = 0x10,
  297. MR_PD_STATE_FAILED = 0x11,
  298. MR_PD_STATE_REBUILD = 0x14,
  299. MR_PD_STATE_ONLINE = 0x18,
  300. MR_PD_STATE_COPYBACK = 0x20,
  301. MR_PD_STATE_SYSTEM = 0x40,
  302. };
  303. /*
  304. * defines the physical drive address structure
  305. */
  306. struct MR_PD_ADDRESS {
  307. u16 deviceId;
  308. u16 enclDeviceId;
  309. union {
  310. struct {
  311. u8 enclIndex;
  312. u8 slotNumber;
  313. } mrPdAddress;
  314. struct {
  315. u8 enclPosition;
  316. u8 enclConnectorIndex;
  317. } mrEnclAddress;
  318. };
  319. u8 scsiDevType;
  320. union {
  321. u8 connectedPortBitmap;
  322. u8 connectedPortNumbers;
  323. };
  324. u64 sasAddr[2];
  325. } __packed;
  326. /*
  327. * defines the physical drive list structure
  328. */
  329. struct MR_PD_LIST {
  330. u32 size;
  331. u32 count;
  332. struct MR_PD_ADDRESS addr[1];
  333. } __packed;
  334. struct megasas_pd_list {
  335. u16 tid;
  336. u8 driveType;
  337. u8 driveState;
  338. } __packed;
  339. /*
  340. * defines the logical drive reference structure
  341. */
  342. union MR_LD_REF {
  343. struct {
  344. u8 targetId;
  345. u8 reserved;
  346. u16 seqNum;
  347. };
  348. u32 ref;
  349. } __packed;
  350. /*
  351. * defines the logical drive list structure
  352. */
  353. struct MR_LD_LIST {
  354. u32 ldCount;
  355. u32 reserved;
  356. struct {
  357. union MR_LD_REF ref;
  358. u8 state;
  359. u8 reserved[3];
  360. u64 size;
  361. } ldList[MAX_LOGICAL_DRIVES];
  362. } __packed;
  363. /*
  364. * SAS controller properties
  365. */
  366. struct megasas_ctrl_prop {
  367. u16 seq_num;
  368. u16 pred_fail_poll_interval;
  369. u16 intr_throttle_count;
  370. u16 intr_throttle_timeouts;
  371. u8 rebuild_rate;
  372. u8 patrol_read_rate;
  373. u8 bgi_rate;
  374. u8 cc_rate;
  375. u8 recon_rate;
  376. u8 cache_flush_interval;
  377. u8 spinup_drv_count;
  378. u8 spinup_delay;
  379. u8 cluster_enable;
  380. u8 coercion_mode;
  381. u8 alarm_enable;
  382. u8 disable_auto_rebuild;
  383. u8 disable_battery_warn;
  384. u8 ecc_bucket_size;
  385. u16 ecc_bucket_leak_rate;
  386. u8 restore_hotspare_on_insertion;
  387. u8 expose_encl_devices;
  388. u8 maintainPdFailHistory;
  389. u8 disallowHostRequestReordering;
  390. u8 abortCCOnError;
  391. u8 loadBalanceMode;
  392. u8 disableAutoDetectBackplane;
  393. u8 snapVDSpace;
  394. /*
  395. * Add properties that can be controlled by
  396. * a bit in the following structure.
  397. */
  398. struct {
  399. u32 copyBackDisabled : 1;
  400. u32 SMARTerEnabled : 1;
  401. u32 prCorrectUnconfiguredAreas : 1;
  402. u32 useFdeOnly : 1;
  403. u32 disableNCQ : 1;
  404. u32 SSDSMARTerEnabled : 1;
  405. u32 SSDPatrolReadEnabled : 1;
  406. u32 enableSpinDownUnconfigured : 1;
  407. u32 autoEnhancedImport : 1;
  408. u32 enableSecretKeyControl : 1;
  409. u32 disableOnlineCtrlReset : 1;
  410. u32 allowBootWithPinnedCache : 1;
  411. u32 disableSpinDownHS : 1;
  412. u32 enableJBOD : 1;
  413. u32 reserved :18;
  414. } OnOffProperties;
  415. u8 autoSnapVDSpace;
  416. u8 viewSpace;
  417. u16 spinDownTime;
  418. u8 reserved[24];
  419. } __packed;
  420. /*
  421. * SAS controller information
  422. */
  423. struct megasas_ctrl_info {
  424. /*
  425. * PCI device information
  426. */
  427. struct {
  428. u16 vendor_id;
  429. u16 device_id;
  430. u16 sub_vendor_id;
  431. u16 sub_device_id;
  432. u8 reserved[24];
  433. } __attribute__ ((packed)) pci;
  434. /*
  435. * Host interface information
  436. */
  437. struct {
  438. u8 PCIX:1;
  439. u8 PCIE:1;
  440. u8 iSCSI:1;
  441. u8 SAS_3G:1;
  442. u8 reserved_0:4;
  443. u8 reserved_1[6];
  444. u8 port_count;
  445. u64 port_addr[8];
  446. } __attribute__ ((packed)) host_interface;
  447. /*
  448. * Device (backend) interface information
  449. */
  450. struct {
  451. u8 SPI:1;
  452. u8 SAS_3G:1;
  453. u8 SATA_1_5G:1;
  454. u8 SATA_3G:1;
  455. u8 reserved_0:4;
  456. u8 reserved_1[6];
  457. u8 port_count;
  458. u64 port_addr[8];
  459. } __attribute__ ((packed)) device_interface;
  460. /*
  461. * List of components residing in flash. All str are null terminated
  462. */
  463. u32 image_check_word;
  464. u32 image_component_count;
  465. struct {
  466. char name[8];
  467. char version[32];
  468. char build_date[16];
  469. char built_time[16];
  470. } __attribute__ ((packed)) image_component[8];
  471. /*
  472. * List of flash components that have been flashed on the card, but
  473. * are not in use, pending reset of the adapter. This list will be
  474. * empty if a flash operation has not occurred. All stings are null
  475. * terminated
  476. */
  477. u32 pending_image_component_count;
  478. struct {
  479. char name[8];
  480. char version[32];
  481. char build_date[16];
  482. char build_time[16];
  483. } __attribute__ ((packed)) pending_image_component[8];
  484. u8 max_arms;
  485. u8 max_spans;
  486. u8 max_arrays;
  487. u8 max_lds;
  488. char product_name[80];
  489. char serial_no[32];
  490. /*
  491. * Other physical/controller/operation information. Indicates the
  492. * presence of the hardware
  493. */
  494. struct {
  495. u32 bbu:1;
  496. u32 alarm:1;
  497. u32 nvram:1;
  498. u32 uart:1;
  499. u32 reserved:28;
  500. } __attribute__ ((packed)) hw_present;
  501. u32 current_fw_time;
  502. /*
  503. * Maximum data transfer sizes
  504. */
  505. u16 max_concurrent_cmds;
  506. u16 max_sge_count;
  507. u32 max_request_size;
  508. /*
  509. * Logical and physical device counts
  510. */
  511. u16 ld_present_count;
  512. u16 ld_degraded_count;
  513. u16 ld_offline_count;
  514. u16 pd_present_count;
  515. u16 pd_disk_present_count;
  516. u16 pd_disk_pred_failure_count;
  517. u16 pd_disk_failed_count;
  518. /*
  519. * Memory size information
  520. */
  521. u16 nvram_size;
  522. u16 memory_size;
  523. u16 flash_size;
  524. /*
  525. * Error counters
  526. */
  527. u16 mem_correctable_error_count;
  528. u16 mem_uncorrectable_error_count;
  529. /*
  530. * Cluster information
  531. */
  532. u8 cluster_permitted;
  533. u8 cluster_active;
  534. /*
  535. * Additional max data transfer sizes
  536. */
  537. u16 max_strips_per_io;
  538. /*
  539. * Controller capabilities structures
  540. */
  541. struct {
  542. u32 raid_level_0:1;
  543. u32 raid_level_1:1;
  544. u32 raid_level_5:1;
  545. u32 raid_level_1E:1;
  546. u32 raid_level_6:1;
  547. u32 reserved:27;
  548. } __attribute__ ((packed)) raid_levels;
  549. struct {
  550. u32 rbld_rate:1;
  551. u32 cc_rate:1;
  552. u32 bgi_rate:1;
  553. u32 recon_rate:1;
  554. u32 patrol_rate:1;
  555. u32 alarm_control:1;
  556. u32 cluster_supported:1;
  557. u32 bbu:1;
  558. u32 spanning_allowed:1;
  559. u32 dedicated_hotspares:1;
  560. u32 revertible_hotspares:1;
  561. u32 foreign_config_import:1;
  562. u32 self_diagnostic:1;
  563. u32 mixed_redundancy_arr:1;
  564. u32 global_hot_spares:1;
  565. u32 reserved:17;
  566. } __attribute__ ((packed)) adapter_operations;
  567. struct {
  568. u32 read_policy:1;
  569. u32 write_policy:1;
  570. u32 io_policy:1;
  571. u32 access_policy:1;
  572. u32 disk_cache_policy:1;
  573. u32 reserved:27;
  574. } __attribute__ ((packed)) ld_operations;
  575. struct {
  576. u8 min;
  577. u8 max;
  578. u8 reserved[2];
  579. } __attribute__ ((packed)) stripe_sz_ops;
  580. struct {
  581. u32 force_online:1;
  582. u32 force_offline:1;
  583. u32 force_rebuild:1;
  584. u32 reserved:29;
  585. } __attribute__ ((packed)) pd_operations;
  586. struct {
  587. u32 ctrl_supports_sas:1;
  588. u32 ctrl_supports_sata:1;
  589. u32 allow_mix_in_encl:1;
  590. u32 allow_mix_in_ld:1;
  591. u32 allow_sata_in_cluster:1;
  592. u32 reserved:27;
  593. } __attribute__ ((packed)) pd_mix_support;
  594. /*
  595. * Define ECC single-bit-error bucket information
  596. */
  597. u8 ecc_bucket_count;
  598. u8 reserved_2[11];
  599. /*
  600. * Include the controller properties (changeable items)
  601. */
  602. struct megasas_ctrl_prop properties;
  603. /*
  604. * Define FW pkg version (set in envt v'bles on OEM basis)
  605. */
  606. char package_version[0x60];
  607. u8 pad[0x800 - 0x6a0];
  608. } __packed;
  609. /*
  610. * ===============================
  611. * MegaRAID SAS driver definitions
  612. * ===============================
  613. */
  614. #define MEGASAS_MAX_PD_CHANNELS 2
  615. #define MEGASAS_MAX_LD_CHANNELS 2
  616. #define MEGASAS_MAX_CHANNELS (MEGASAS_MAX_PD_CHANNELS + \
  617. MEGASAS_MAX_LD_CHANNELS)
  618. #define MEGASAS_MAX_DEV_PER_CHANNEL 128
  619. #define MEGASAS_DEFAULT_INIT_ID -1
  620. #define MEGASAS_MAX_LUN 8
  621. #define MEGASAS_MAX_LD 64
  622. #define MEGASAS_DEFAULT_CMD_PER_LUN 128
  623. #define MEGASAS_MAX_PD (MEGASAS_MAX_PD_CHANNELS * \
  624. MEGASAS_MAX_DEV_PER_CHANNEL)
  625. #define MEGASAS_MAX_LD_IDS (MEGASAS_MAX_LD_CHANNELS * \
  626. MEGASAS_MAX_DEV_PER_CHANNEL)
  627. #define MEGASAS_MAX_SECTORS (2*1024)
  628. #define MEGASAS_DBG_LVL 1
  629. #define MEGASAS_FW_BUSY 1
  630. /* Frame Type */
  631. #define IO_FRAME 0
  632. #define PTHRU_FRAME 1
  633. /*
  634. * When SCSI mid-layer calls driver's reset routine, driver waits for
  635. * MEGASAS_RESET_WAIT_TIME seconds for all outstanding IO to complete. Note
  636. * that the driver cannot _actually_ abort or reset pending commands. While
  637. * it is waiting for the commands to complete, it prints a diagnostic message
  638. * every MEGASAS_RESET_NOTICE_INTERVAL seconds
  639. */
  640. #define MEGASAS_RESET_WAIT_TIME 180
  641. #define MEGASAS_INTERNAL_CMD_WAIT_TIME 180
  642. #define MEGASAS_RESET_NOTICE_INTERVAL 5
  643. #define MEGASAS_IOCTL_CMD 0
  644. #define MEGASAS_DEFAULT_CMD_TIMEOUT 90
  645. /*
  646. * FW reports the maximum of number of commands that it can accept (maximum
  647. * commands that can be outstanding) at any time. The driver must report a
  648. * lower number to the mid layer because it can issue a few internal commands
  649. * itself (E.g, AEN, abort cmd, IOCTLs etc). The number of commands it needs
  650. * is shown below
  651. */
  652. #define MEGASAS_INT_CMDS 32
  653. #define MEGASAS_SKINNY_INT_CMDS 5
  654. /*
  655. * FW can accept both 32 and 64 bit SGLs. We want to allocate 32/64 bit
  656. * SGLs based on the size of dma_addr_t
  657. */
  658. #define IS_DMA64 (sizeof(dma_addr_t) == 8)
  659. #define MFI_XSCALE_OMR0_CHANGE_INTERRUPT 0x00000001
  660. #define MFI_INTR_FLAG_REPLY_MESSAGE 0x00000001
  661. #define MFI_INTR_FLAG_FIRMWARE_STATE_CHANGE 0x00000002
  662. #define MFI_G2_OUTBOUND_DOORBELL_CHANGE_INTERRUPT 0x00000004
  663. #define MFI_OB_INTR_STATUS_MASK 0x00000002
  664. #define MFI_POLL_TIMEOUT_SECS 60
  665. #define MEGASAS_COMPLETION_TIMER_INTERVAL (HZ/10)
  666. #define MFI_REPLY_1078_MESSAGE_INTERRUPT 0x80000000
  667. #define MFI_REPLY_GEN2_MESSAGE_INTERRUPT 0x00000001
  668. #define MFI_GEN2_ENABLE_INTERRUPT_MASK (0x00000001 | 0x00000004)
  669. #define MFI_REPLY_SKINNY_MESSAGE_INTERRUPT 0x40000000
  670. #define MFI_SKINNY_ENABLE_INTERRUPT_MASK (0x00000001)
  671. #define MFI_1068_PCSR_OFFSET 0x84
  672. #define MFI_1068_FW_HANDSHAKE_OFFSET 0x64
  673. #define MFI_1068_FW_READY 0xDDDD0000
  674. /*
  675. * register set for both 1068 and 1078 controllers
  676. * structure extended for 1078 registers
  677. */
  678. struct megasas_register_set {
  679. u32 doorbell; /*0000h*/
  680. u32 fusion_seq_offset; /*0004h*/
  681. u32 fusion_host_diag; /*0008h*/
  682. u32 reserved_01; /*000Ch*/
  683. u32 inbound_msg_0; /*0010h*/
  684. u32 inbound_msg_1; /*0014h*/
  685. u32 outbound_msg_0; /*0018h*/
  686. u32 outbound_msg_1; /*001Ch*/
  687. u32 inbound_doorbell; /*0020h*/
  688. u32 inbound_intr_status; /*0024h*/
  689. u32 inbound_intr_mask; /*0028h*/
  690. u32 outbound_doorbell; /*002Ch*/
  691. u32 outbound_intr_status; /*0030h*/
  692. u32 outbound_intr_mask; /*0034h*/
  693. u32 reserved_1[2]; /*0038h*/
  694. u32 inbound_queue_port; /*0040h*/
  695. u32 outbound_queue_port; /*0044h*/
  696. u32 reserved_2[9]; /*0048h*/
  697. u32 reply_post_host_index; /*006Ch*/
  698. u32 reserved_2_2[12]; /*0070h*/
  699. u32 outbound_doorbell_clear; /*00A0h*/
  700. u32 reserved_3[3]; /*00A4h*/
  701. u32 outbound_scratch_pad ; /*00B0h*/
  702. u32 outbound_scratch_pad_2; /*00B4h*/
  703. u32 reserved_4[2]; /*00B8h*/
  704. u32 inbound_low_queue_port ; /*00C0h*/
  705. u32 inbound_high_queue_port ; /*00C4h*/
  706. u32 reserved_5; /*00C8h*/
  707. u32 res_6[11]; /*CCh*/
  708. u32 host_diag;
  709. u32 seq_offset;
  710. u32 index_registers[807]; /*00CCh*/
  711. } __attribute__ ((packed));
  712. struct megasas_sge32 {
  713. u32 phys_addr;
  714. u32 length;
  715. } __attribute__ ((packed));
  716. struct megasas_sge64 {
  717. u64 phys_addr;
  718. u32 length;
  719. } __attribute__ ((packed));
  720. struct megasas_sge_skinny {
  721. u64 phys_addr;
  722. u32 length;
  723. u32 flag;
  724. } __packed;
  725. union megasas_sgl {
  726. struct megasas_sge32 sge32[1];
  727. struct megasas_sge64 sge64[1];
  728. struct megasas_sge_skinny sge_skinny[1];
  729. } __attribute__ ((packed));
  730. struct megasas_header {
  731. u8 cmd; /*00h */
  732. u8 sense_len; /*01h */
  733. u8 cmd_status; /*02h */
  734. u8 scsi_status; /*03h */
  735. u8 target_id; /*04h */
  736. u8 lun; /*05h */
  737. u8 cdb_len; /*06h */
  738. u8 sge_count; /*07h */
  739. u32 context; /*08h */
  740. u32 pad_0; /*0Ch */
  741. u16 flags; /*10h */
  742. u16 timeout; /*12h */
  743. u32 data_xferlen; /*14h */
  744. } __attribute__ ((packed));
  745. union megasas_sgl_frame {
  746. struct megasas_sge32 sge32[8];
  747. struct megasas_sge64 sge64[5];
  748. } __attribute__ ((packed));
  749. struct megasas_init_frame {
  750. u8 cmd; /*00h */
  751. u8 reserved_0; /*01h */
  752. u8 cmd_status; /*02h */
  753. u8 reserved_1; /*03h */
  754. u32 reserved_2; /*04h */
  755. u32 context; /*08h */
  756. u32 pad_0; /*0Ch */
  757. u16 flags; /*10h */
  758. u16 reserved_3; /*12h */
  759. u32 data_xfer_len; /*14h */
  760. u32 queue_info_new_phys_addr_lo; /*18h */
  761. u32 queue_info_new_phys_addr_hi; /*1Ch */
  762. u32 queue_info_old_phys_addr_lo; /*20h */
  763. u32 queue_info_old_phys_addr_hi; /*24h */
  764. u32 reserved_4[6]; /*28h */
  765. } __attribute__ ((packed));
  766. struct megasas_init_queue_info {
  767. u32 init_flags; /*00h */
  768. u32 reply_queue_entries; /*04h */
  769. u32 reply_queue_start_phys_addr_lo; /*08h */
  770. u32 reply_queue_start_phys_addr_hi; /*0Ch */
  771. u32 producer_index_phys_addr_lo; /*10h */
  772. u32 producer_index_phys_addr_hi; /*14h */
  773. u32 consumer_index_phys_addr_lo; /*18h */
  774. u32 consumer_index_phys_addr_hi; /*1Ch */
  775. } __attribute__ ((packed));
  776. struct megasas_io_frame {
  777. u8 cmd; /*00h */
  778. u8 sense_len; /*01h */
  779. u8 cmd_status; /*02h */
  780. u8 scsi_status; /*03h */
  781. u8 target_id; /*04h */
  782. u8 access_byte; /*05h */
  783. u8 reserved_0; /*06h */
  784. u8 sge_count; /*07h */
  785. u32 context; /*08h */
  786. u32 pad_0; /*0Ch */
  787. u16 flags; /*10h */
  788. u16 timeout; /*12h */
  789. u32 lba_count; /*14h */
  790. u32 sense_buf_phys_addr_lo; /*18h */
  791. u32 sense_buf_phys_addr_hi; /*1Ch */
  792. u32 start_lba_lo; /*20h */
  793. u32 start_lba_hi; /*24h */
  794. union megasas_sgl sgl; /*28h */
  795. } __attribute__ ((packed));
  796. struct megasas_pthru_frame {
  797. u8 cmd; /*00h */
  798. u8 sense_len; /*01h */
  799. u8 cmd_status; /*02h */
  800. u8 scsi_status; /*03h */
  801. u8 target_id; /*04h */
  802. u8 lun; /*05h */
  803. u8 cdb_len; /*06h */
  804. u8 sge_count; /*07h */
  805. u32 context; /*08h */
  806. u32 pad_0; /*0Ch */
  807. u16 flags; /*10h */
  808. u16 timeout; /*12h */
  809. u32 data_xfer_len; /*14h */
  810. u32 sense_buf_phys_addr_lo; /*18h */
  811. u32 sense_buf_phys_addr_hi; /*1Ch */
  812. u8 cdb[16]; /*20h */
  813. union megasas_sgl sgl; /*30h */
  814. } __attribute__ ((packed));
  815. struct megasas_dcmd_frame {
  816. u8 cmd; /*00h */
  817. u8 reserved_0; /*01h */
  818. u8 cmd_status; /*02h */
  819. u8 reserved_1[4]; /*03h */
  820. u8 sge_count; /*07h */
  821. u32 context; /*08h */
  822. u32 pad_0; /*0Ch */
  823. u16 flags; /*10h */
  824. u16 timeout; /*12h */
  825. u32 data_xfer_len; /*14h */
  826. u32 opcode; /*18h */
  827. union { /*1Ch */
  828. u8 b[12];
  829. u16 s[6];
  830. u32 w[3];
  831. } mbox;
  832. union megasas_sgl sgl; /*28h */
  833. } __attribute__ ((packed));
  834. struct megasas_abort_frame {
  835. u8 cmd; /*00h */
  836. u8 reserved_0; /*01h */
  837. u8 cmd_status; /*02h */
  838. u8 reserved_1; /*03h */
  839. u32 reserved_2; /*04h */
  840. u32 context; /*08h */
  841. u32 pad_0; /*0Ch */
  842. u16 flags; /*10h */
  843. u16 reserved_3; /*12h */
  844. u32 reserved_4; /*14h */
  845. u32 abort_context; /*18h */
  846. u32 pad_1; /*1Ch */
  847. u32 abort_mfi_phys_addr_lo; /*20h */
  848. u32 abort_mfi_phys_addr_hi; /*24h */
  849. u32 reserved_5[6]; /*28h */
  850. } __attribute__ ((packed));
  851. struct megasas_smp_frame {
  852. u8 cmd; /*00h */
  853. u8 reserved_1; /*01h */
  854. u8 cmd_status; /*02h */
  855. u8 connection_status; /*03h */
  856. u8 reserved_2[3]; /*04h */
  857. u8 sge_count; /*07h */
  858. u32 context; /*08h */
  859. u32 pad_0; /*0Ch */
  860. u16 flags; /*10h */
  861. u16 timeout; /*12h */
  862. u32 data_xfer_len; /*14h */
  863. u64 sas_addr; /*18h */
  864. union {
  865. struct megasas_sge32 sge32[2]; /* [0]: resp [1]: req */
  866. struct megasas_sge64 sge64[2]; /* [0]: resp [1]: req */
  867. } sgl;
  868. } __attribute__ ((packed));
  869. struct megasas_stp_frame {
  870. u8 cmd; /*00h */
  871. u8 reserved_1; /*01h */
  872. u8 cmd_status; /*02h */
  873. u8 reserved_2; /*03h */
  874. u8 target_id; /*04h */
  875. u8 reserved_3[2]; /*05h */
  876. u8 sge_count; /*07h */
  877. u32 context; /*08h */
  878. u32 pad_0; /*0Ch */
  879. u16 flags; /*10h */
  880. u16 timeout; /*12h */
  881. u32 data_xfer_len; /*14h */
  882. u16 fis[10]; /*18h */
  883. u32 stp_flags;
  884. union {
  885. struct megasas_sge32 sge32[2]; /* [0]: resp [1]: data */
  886. struct megasas_sge64 sge64[2]; /* [0]: resp [1]: data */
  887. } sgl;
  888. } __attribute__ ((packed));
  889. union megasas_frame {
  890. struct megasas_header hdr;
  891. struct megasas_init_frame init;
  892. struct megasas_io_frame io;
  893. struct megasas_pthru_frame pthru;
  894. struct megasas_dcmd_frame dcmd;
  895. struct megasas_abort_frame abort;
  896. struct megasas_smp_frame smp;
  897. struct megasas_stp_frame stp;
  898. u8 raw_bytes[64];
  899. };
  900. struct megasas_cmd;
  901. union megasas_evt_class_locale {
  902. struct {
  903. u16 locale;
  904. u8 reserved;
  905. s8 class;
  906. } __attribute__ ((packed)) members;
  907. u32 word;
  908. } __attribute__ ((packed));
  909. struct megasas_evt_log_info {
  910. u32 newest_seq_num;
  911. u32 oldest_seq_num;
  912. u32 clear_seq_num;
  913. u32 shutdown_seq_num;
  914. u32 boot_seq_num;
  915. } __attribute__ ((packed));
  916. struct megasas_progress {
  917. u16 progress;
  918. u16 elapsed_seconds;
  919. } __attribute__ ((packed));
  920. struct megasas_evtarg_ld {
  921. u16 target_id;
  922. u8 ld_index;
  923. u8 reserved;
  924. } __attribute__ ((packed));
  925. struct megasas_evtarg_pd {
  926. u16 device_id;
  927. u8 encl_index;
  928. u8 slot_number;
  929. } __attribute__ ((packed));
  930. struct megasas_evt_detail {
  931. u32 seq_num;
  932. u32 time_stamp;
  933. u32 code;
  934. union megasas_evt_class_locale cl;
  935. u8 arg_type;
  936. u8 reserved1[15];
  937. union {
  938. struct {
  939. struct megasas_evtarg_pd pd;
  940. u8 cdb_length;
  941. u8 sense_length;
  942. u8 reserved[2];
  943. u8 cdb[16];
  944. u8 sense[64];
  945. } __attribute__ ((packed)) cdbSense;
  946. struct megasas_evtarg_ld ld;
  947. struct {
  948. struct megasas_evtarg_ld ld;
  949. u64 count;
  950. } __attribute__ ((packed)) ld_count;
  951. struct {
  952. u64 lba;
  953. struct megasas_evtarg_ld ld;
  954. } __attribute__ ((packed)) ld_lba;
  955. struct {
  956. struct megasas_evtarg_ld ld;
  957. u32 prevOwner;
  958. u32 newOwner;
  959. } __attribute__ ((packed)) ld_owner;
  960. struct {
  961. u64 ld_lba;
  962. u64 pd_lba;
  963. struct megasas_evtarg_ld ld;
  964. struct megasas_evtarg_pd pd;
  965. } __attribute__ ((packed)) ld_lba_pd_lba;
  966. struct {
  967. struct megasas_evtarg_ld ld;
  968. struct megasas_progress prog;
  969. } __attribute__ ((packed)) ld_prog;
  970. struct {
  971. struct megasas_evtarg_ld ld;
  972. u32 prev_state;
  973. u32 new_state;
  974. } __attribute__ ((packed)) ld_state;
  975. struct {
  976. u64 strip;
  977. struct megasas_evtarg_ld ld;
  978. } __attribute__ ((packed)) ld_strip;
  979. struct megasas_evtarg_pd pd;
  980. struct {
  981. struct megasas_evtarg_pd pd;
  982. u32 err;
  983. } __attribute__ ((packed)) pd_err;
  984. struct {
  985. u64 lba;
  986. struct megasas_evtarg_pd pd;
  987. } __attribute__ ((packed)) pd_lba;
  988. struct {
  989. u64 lba;
  990. struct megasas_evtarg_pd pd;
  991. struct megasas_evtarg_ld ld;
  992. } __attribute__ ((packed)) pd_lba_ld;
  993. struct {
  994. struct megasas_evtarg_pd pd;
  995. struct megasas_progress prog;
  996. } __attribute__ ((packed)) pd_prog;
  997. struct {
  998. struct megasas_evtarg_pd pd;
  999. u32 prevState;
  1000. u32 newState;
  1001. } __attribute__ ((packed)) pd_state;
  1002. struct {
  1003. u16 vendorId;
  1004. u16 deviceId;
  1005. u16 subVendorId;
  1006. u16 subDeviceId;
  1007. } __attribute__ ((packed)) pci;
  1008. u32 rate;
  1009. char str[96];
  1010. struct {
  1011. u32 rtc;
  1012. u32 elapsedSeconds;
  1013. } __attribute__ ((packed)) time;
  1014. struct {
  1015. u32 ecar;
  1016. u32 elog;
  1017. char str[64];
  1018. } __attribute__ ((packed)) ecc;
  1019. u8 b[96];
  1020. u16 s[48];
  1021. u32 w[24];
  1022. u64 d[12];
  1023. } args;
  1024. char description[128];
  1025. } __attribute__ ((packed));
  1026. struct megasas_aen_event {
  1027. struct work_struct hotplug_work;
  1028. struct megasas_instance *instance;
  1029. };
  1030. struct megasas_instance {
  1031. u32 *producer;
  1032. dma_addr_t producer_h;
  1033. u32 *consumer;
  1034. dma_addr_t consumer_h;
  1035. u32 *reply_queue;
  1036. dma_addr_t reply_queue_h;
  1037. unsigned long base_addr;
  1038. struct megasas_register_set __iomem *reg_set;
  1039. struct megasas_pd_list pd_list[MEGASAS_MAX_PD];
  1040. u8 ld_ids[MEGASAS_MAX_LD_IDS];
  1041. s8 init_id;
  1042. u16 max_num_sge;
  1043. u16 max_fw_cmds;
  1044. /* For Fusion its num IOCTL cmds, for others MFI based its
  1045. max_fw_cmds */
  1046. u16 max_mfi_cmds;
  1047. u32 max_sectors_per_req;
  1048. struct megasas_aen_event *ev;
  1049. struct megasas_cmd **cmd_list;
  1050. struct list_head cmd_pool;
  1051. /* used to sync fire the cmd to fw */
  1052. spinlock_t cmd_pool_lock;
  1053. /* used to sync fire the cmd to fw */
  1054. spinlock_t hba_lock;
  1055. /* used to synch producer, consumer ptrs in dpc */
  1056. spinlock_t completion_lock;
  1057. struct dma_pool *frame_dma_pool;
  1058. struct dma_pool *sense_dma_pool;
  1059. struct megasas_evt_detail *evt_detail;
  1060. dma_addr_t evt_detail_h;
  1061. struct megasas_cmd *aen_cmd;
  1062. struct mutex aen_mutex;
  1063. struct semaphore ioctl_sem;
  1064. struct Scsi_Host *host;
  1065. wait_queue_head_t int_cmd_wait_q;
  1066. wait_queue_head_t abort_cmd_wait_q;
  1067. struct pci_dev *pdev;
  1068. u32 unique_id;
  1069. u32 fw_support_ieee;
  1070. atomic_t fw_outstanding;
  1071. atomic_t fw_reset_no_pci_access;
  1072. struct megasas_instance_template *instancet;
  1073. struct tasklet_struct isr_tasklet;
  1074. struct work_struct work_init;
  1075. u8 flag;
  1076. u8 unload;
  1077. u8 flag_ieee;
  1078. u8 issuepend_done;
  1079. u8 disableOnlineCtrlReset;
  1080. u8 adprecovery;
  1081. unsigned long last_time;
  1082. u32 mfiStatus;
  1083. u32 last_seq_num;
  1084. struct timer_list io_completion_timer;
  1085. struct list_head internal_reset_pending_q;
  1086. /* Ptr to hba specfic information */
  1087. void *ctrl_context;
  1088. u8 msi_flag;
  1089. struct msix_entry msixentry;
  1090. u64 map_id;
  1091. struct megasas_cmd *map_update_cmd;
  1092. unsigned long bar;
  1093. long reset_flags;
  1094. struct mutex reset_mutex;
  1095. };
  1096. enum {
  1097. MEGASAS_HBA_OPERATIONAL = 0,
  1098. MEGASAS_ADPRESET_SM_INFAULT = 1,
  1099. MEGASAS_ADPRESET_SM_FW_RESET_SUCCESS = 2,
  1100. MEGASAS_ADPRESET_SM_OPERATIONAL = 3,
  1101. MEGASAS_HW_CRITICAL_ERROR = 4,
  1102. MEGASAS_ADPRESET_INPROG_SIGN = 0xDEADDEAD,
  1103. };
  1104. struct megasas_instance_template {
  1105. void (*fire_cmd)(struct megasas_instance *, dma_addr_t, \
  1106. u32, struct megasas_register_set __iomem *);
  1107. void (*enable_intr)(struct megasas_register_set __iomem *) ;
  1108. void (*disable_intr)(struct megasas_register_set __iomem *);
  1109. int (*clear_intr)(struct megasas_register_set __iomem *);
  1110. u32 (*read_fw_status_reg)(struct megasas_register_set __iomem *);
  1111. int (*adp_reset)(struct megasas_instance *, \
  1112. struct megasas_register_set __iomem *);
  1113. int (*check_reset)(struct megasas_instance *, \
  1114. struct megasas_register_set __iomem *);
  1115. irqreturn_t (*service_isr)(int irq, void *devp);
  1116. void (*tasklet)(unsigned long);
  1117. u32 (*init_adapter)(struct megasas_instance *);
  1118. u32 (*build_and_issue_cmd) (struct megasas_instance *,
  1119. struct scsi_cmnd *);
  1120. void (*issue_dcmd) (struct megasas_instance *instance,
  1121. struct megasas_cmd *cmd);
  1122. };
  1123. #define MEGASAS_IS_LOGICAL(scp) \
  1124. (scp->device->channel < MEGASAS_MAX_PD_CHANNELS) ? 0 : 1
  1125. #define MEGASAS_DEV_INDEX(inst, scp) \
  1126. ((scp->device->channel % 2) * MEGASAS_MAX_DEV_PER_CHANNEL) + \
  1127. scp->device->id
  1128. struct megasas_cmd {
  1129. union megasas_frame *frame;
  1130. dma_addr_t frame_phys_addr;
  1131. u8 *sense;
  1132. dma_addr_t sense_phys_addr;
  1133. u32 index;
  1134. u8 sync_cmd;
  1135. u8 cmd_status;
  1136. u8 abort_aen;
  1137. u8 retry_for_fw_reset;
  1138. struct list_head list;
  1139. struct scsi_cmnd *scmd;
  1140. struct megasas_instance *instance;
  1141. union {
  1142. struct {
  1143. u16 smid;
  1144. u16 resvd;
  1145. } context;
  1146. u32 frame_count;
  1147. };
  1148. };
  1149. #define MAX_MGMT_ADAPTERS 1024
  1150. #define MAX_IOCTL_SGE 16
  1151. struct megasas_iocpacket {
  1152. u16 host_no;
  1153. u16 __pad1;
  1154. u32 sgl_off;
  1155. u32 sge_count;
  1156. u32 sense_off;
  1157. u32 sense_len;
  1158. union {
  1159. u8 raw[128];
  1160. struct megasas_header hdr;
  1161. } frame;
  1162. struct iovec sgl[MAX_IOCTL_SGE];
  1163. } __attribute__ ((packed));
  1164. struct megasas_aen {
  1165. u16 host_no;
  1166. u16 __pad1;
  1167. u32 seq_num;
  1168. u32 class_locale_word;
  1169. } __attribute__ ((packed));
  1170. #ifdef CONFIG_COMPAT
  1171. struct compat_megasas_iocpacket {
  1172. u16 host_no;
  1173. u16 __pad1;
  1174. u32 sgl_off;
  1175. u32 sge_count;
  1176. u32 sense_off;
  1177. u32 sense_len;
  1178. union {
  1179. u8 raw[128];
  1180. struct megasas_header hdr;
  1181. } frame;
  1182. struct compat_iovec sgl[MAX_IOCTL_SGE];
  1183. } __attribute__ ((packed));
  1184. #define MEGASAS_IOC_FIRMWARE32 _IOWR('M', 1, struct compat_megasas_iocpacket)
  1185. #endif
  1186. #define MEGASAS_IOC_FIRMWARE _IOWR('M', 1, struct megasas_iocpacket)
  1187. #define MEGASAS_IOC_GET_AEN _IOW('M', 3, struct megasas_aen)
  1188. struct megasas_mgmt_info {
  1189. u16 count;
  1190. struct megasas_instance *instance[MAX_MGMT_ADAPTERS];
  1191. int max_index;
  1192. };
  1193. #endif /*LSI_MEGARAID_SAS_H */