hw.c 58 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149
  1. /******************************************************************************
  2. *
  3. * Copyright(c) 2009-2010 Realtek Corporation.
  4. *
  5. * This program is free software; you can redistribute it and/or modify it
  6. * under the terms of version 2 of the GNU General Public License as
  7. * published by the Free Software Foundation.
  8. *
  9. * This program is distributed in the hope that it will be useful, but WITHOUT
  10. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  11. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  12. * more details.
  13. *
  14. * You should have received a copy of the GNU General Public License along with
  15. * this program; if not, write to the Free Software Foundation, Inc.,
  16. * 51 Franklin Street, Fifth Floor, Boston, MA 02110, USA
  17. *
  18. * The full GNU General Public License is included in this distribution in the
  19. * file called LICENSE.
  20. *
  21. * Contact Information:
  22. * wlanfae <wlanfae@realtek.com>
  23. * Realtek Corporation, No. 2, Innovation Road II, Hsinchu Science Park,
  24. * Hsinchu 300, Taiwan.
  25. *
  26. * Larry Finger <Larry.Finger@lwfinger.net>
  27. *
  28. *****************************************************************************/
  29. #include "../wifi.h"
  30. #include "../efuse.h"
  31. #include "../base.h"
  32. #include "../cam.h"
  33. #include "../ps.h"
  34. #include "../pci.h"
  35. #include "reg.h"
  36. #include "def.h"
  37. #include "phy.h"
  38. #include "dm.h"
  39. #include "fw.h"
  40. #include "led.h"
  41. #include "hw.h"
  42. #define LLT_CONFIG 5
  43. static void _rtl92ce_set_bcn_ctrl_reg(struct ieee80211_hw *hw,
  44. u8 set_bits, u8 clear_bits)
  45. {
  46. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  47. struct rtl_priv *rtlpriv = rtl_priv(hw);
  48. rtlpci->reg_bcn_ctrl_val |= set_bits;
  49. rtlpci->reg_bcn_ctrl_val &= ~clear_bits;
  50. rtl_write_byte(rtlpriv, REG_BCN_CTRL, (u8) rtlpci->reg_bcn_ctrl_val);
  51. }
  52. static void _rtl92ce_stop_tx_beacon(struct ieee80211_hw *hw)
  53. {
  54. struct rtl_priv *rtlpriv = rtl_priv(hw);
  55. u8 tmp1byte;
  56. tmp1byte = rtl_read_byte(rtlpriv, REG_FWHW_TXQ_CTRL + 2);
  57. rtl_write_byte(rtlpriv, REG_FWHW_TXQ_CTRL + 2, tmp1byte & (~BIT(6)));
  58. rtl_write_byte(rtlpriv, REG_TBTT_PROHIBIT + 1, 0x64);
  59. tmp1byte = rtl_read_byte(rtlpriv, REG_TBTT_PROHIBIT + 2);
  60. tmp1byte &= ~(BIT(0));
  61. rtl_write_byte(rtlpriv, REG_TBTT_PROHIBIT + 2, tmp1byte);
  62. }
  63. static void _rtl92ce_resume_tx_beacon(struct ieee80211_hw *hw)
  64. {
  65. struct rtl_priv *rtlpriv = rtl_priv(hw);
  66. u8 tmp1byte;
  67. tmp1byte = rtl_read_byte(rtlpriv, REG_FWHW_TXQ_CTRL + 2);
  68. rtl_write_byte(rtlpriv, REG_FWHW_TXQ_CTRL + 2, tmp1byte | BIT(6));
  69. rtl_write_byte(rtlpriv, REG_TBTT_PROHIBIT + 1, 0xff);
  70. tmp1byte = rtl_read_byte(rtlpriv, REG_TBTT_PROHIBIT + 2);
  71. tmp1byte |= BIT(0);
  72. rtl_write_byte(rtlpriv, REG_TBTT_PROHIBIT + 2, tmp1byte);
  73. }
  74. static void _rtl92ce_enable_bcn_sub_func(struct ieee80211_hw *hw)
  75. {
  76. _rtl92ce_set_bcn_ctrl_reg(hw, 0, BIT(1));
  77. }
  78. static void _rtl92ce_disable_bcn_sub_func(struct ieee80211_hw *hw)
  79. {
  80. _rtl92ce_set_bcn_ctrl_reg(hw, BIT(1), 0);
  81. }
  82. void rtl92ce_get_hw_reg(struct ieee80211_hw *hw, u8 variable, u8 *val)
  83. {
  84. struct rtl_priv *rtlpriv = rtl_priv(hw);
  85. struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
  86. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  87. switch (variable) {
  88. case HW_VAR_RCR:
  89. *((u32 *) (val)) = rtlpci->receive_config;
  90. break;
  91. case HW_VAR_RF_STATE:
  92. *((enum rf_pwrstate *)(val)) = ppsc->rfpwr_state;
  93. break;
  94. case HW_VAR_FWLPS_RF_ON:{
  95. enum rf_pwrstate rfState;
  96. u32 val_rcr;
  97. rtlpriv->cfg->ops->get_hw_reg(hw,
  98. HW_VAR_RF_STATE,
  99. (u8 *) (&rfState));
  100. if (rfState == ERFOFF) {
  101. *((bool *) (val)) = true;
  102. } else {
  103. val_rcr = rtl_read_dword(rtlpriv, REG_RCR);
  104. val_rcr &= 0x00070000;
  105. if (val_rcr)
  106. *((bool *) (val)) = false;
  107. else
  108. *((bool *) (val)) = true;
  109. }
  110. break;
  111. }
  112. case HW_VAR_FW_PSMODE_STATUS:
  113. *((bool *) (val)) = ppsc->fw_current_inpsmode;
  114. break;
  115. case HW_VAR_CORRECT_TSF:{
  116. u64 tsf;
  117. u32 *ptsf_low = (u32 *)&tsf;
  118. u32 *ptsf_high = ((u32 *)&tsf) + 1;
  119. *ptsf_high = rtl_read_dword(rtlpriv, (REG_TSFTR + 4));
  120. *ptsf_low = rtl_read_dword(rtlpriv, REG_TSFTR);
  121. *((u64 *) (val)) = tsf;
  122. break;
  123. }
  124. case HW_VAR_MGT_FILTER:
  125. *((u16 *) (val)) = rtl_read_word(rtlpriv, REG_RXFLTMAP0);
  126. break;
  127. case HW_VAR_CTRL_FILTER:
  128. *((u16 *) (val)) = rtl_read_word(rtlpriv, REG_RXFLTMAP1);
  129. break;
  130. case HW_VAR_DATA_FILTER:
  131. *((u16 *) (val)) = rtl_read_word(rtlpriv, REG_RXFLTMAP2);
  132. break;
  133. default:
  134. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
  135. ("switch case not process\n"));
  136. break;
  137. }
  138. }
  139. void rtl92ce_set_hw_reg(struct ieee80211_hw *hw, u8 variable, u8 *val)
  140. {
  141. struct rtl_priv *rtlpriv = rtl_priv(hw);
  142. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  143. struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
  144. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  145. struct rtl_efuse *rtlefuse = rtl_efuse(rtl_priv(hw));
  146. struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
  147. u8 idx;
  148. switch (variable) {
  149. case HW_VAR_ETHER_ADDR:{
  150. for (idx = 0; idx < ETH_ALEN; idx++) {
  151. rtl_write_byte(rtlpriv, (REG_MACID + idx),
  152. val[idx]);
  153. }
  154. break;
  155. }
  156. case HW_VAR_BASIC_RATE:{
  157. u16 rate_cfg = ((u16 *) val)[0];
  158. u8 rate_index = 0;
  159. rate_cfg &= 0x15f;
  160. rate_cfg |= 0x01;
  161. rtl_write_byte(rtlpriv, REG_RRSR, rate_cfg & 0xff);
  162. rtl_write_byte(rtlpriv, REG_RRSR + 1,
  163. (rate_cfg >> 8)&0xff);
  164. while (rate_cfg > 0x1) {
  165. rate_cfg = (rate_cfg >> 1);
  166. rate_index++;
  167. }
  168. rtl_write_byte(rtlpriv, REG_INIRTS_RATE_SEL,
  169. rate_index);
  170. break;
  171. }
  172. case HW_VAR_BSSID:{
  173. for (idx = 0; idx < ETH_ALEN; idx++) {
  174. rtl_write_byte(rtlpriv, (REG_BSSID + idx),
  175. val[idx]);
  176. }
  177. break;
  178. }
  179. case HW_VAR_SIFS:{
  180. rtl_write_byte(rtlpriv, REG_SIFS_CTX + 1, val[0]);
  181. rtl_write_byte(rtlpriv, REG_SIFS_TRX + 1, val[1]);
  182. rtl_write_byte(rtlpriv, REG_SPEC_SIFS + 1, val[0]);
  183. rtl_write_byte(rtlpriv, REG_MAC_SPEC_SIFS + 1, val[0]);
  184. if (!mac->ht_enable)
  185. rtl_write_word(rtlpriv, REG_RESP_SIFS_OFDM,
  186. 0x0e0e);
  187. else
  188. rtl_write_word(rtlpriv, REG_RESP_SIFS_OFDM,
  189. *((u16 *) val));
  190. break;
  191. }
  192. case HW_VAR_SLOT_TIME:{
  193. u8 e_aci;
  194. RT_TRACE(rtlpriv, COMP_MLME, DBG_LOUD,
  195. ("HW_VAR_SLOT_TIME %x\n", val[0]));
  196. rtl_write_byte(rtlpriv, REG_SLOT, val[0]);
  197. for (e_aci = 0; e_aci < AC_MAX; e_aci++) {
  198. rtlpriv->cfg->ops->set_hw_reg(hw,
  199. HW_VAR_AC_PARAM,
  200. (u8 *) (&e_aci));
  201. }
  202. break;
  203. }
  204. case HW_VAR_ACK_PREAMBLE:{
  205. u8 reg_tmp;
  206. u8 short_preamble = (bool) (*(u8 *) val);
  207. reg_tmp = (mac->cur_40_prime_sc) << 5;
  208. if (short_preamble)
  209. reg_tmp |= 0x80;
  210. rtl_write_byte(rtlpriv, REG_RRSR + 2, reg_tmp);
  211. break;
  212. }
  213. case HW_VAR_AMPDU_MIN_SPACE:{
  214. u8 min_spacing_to_set;
  215. u8 sec_min_space;
  216. min_spacing_to_set = *((u8 *) val);
  217. if (min_spacing_to_set <= 7) {
  218. sec_min_space = 0;
  219. if (min_spacing_to_set < sec_min_space)
  220. min_spacing_to_set = sec_min_space;
  221. mac->min_space_cfg = ((mac->min_space_cfg &
  222. 0xf8) |
  223. min_spacing_to_set);
  224. *val = min_spacing_to_set;
  225. RT_TRACE(rtlpriv, COMP_MLME, DBG_LOUD,
  226. ("Set HW_VAR_AMPDU_MIN_SPACE: %#x\n",
  227. mac->min_space_cfg));
  228. rtl_write_byte(rtlpriv, REG_AMPDU_MIN_SPACE,
  229. mac->min_space_cfg);
  230. }
  231. break;
  232. }
  233. case HW_VAR_SHORTGI_DENSITY:{
  234. u8 density_to_set;
  235. density_to_set = *((u8 *) val);
  236. mac->min_space_cfg |= (density_to_set << 3);
  237. RT_TRACE(rtlpriv, COMP_MLME, DBG_LOUD,
  238. ("Set HW_VAR_SHORTGI_DENSITY: %#x\n",
  239. mac->min_space_cfg));
  240. rtl_write_byte(rtlpriv, REG_AMPDU_MIN_SPACE,
  241. mac->min_space_cfg);
  242. break;
  243. }
  244. case HW_VAR_AMPDU_FACTOR:{
  245. u8 regtoset_normal[4] = { 0x41, 0xa8, 0x72, 0xb9 };
  246. u8 factor_toset;
  247. u8 *p_regtoset = NULL;
  248. u8 index = 0;
  249. p_regtoset = regtoset_normal;
  250. factor_toset = *((u8 *) val);
  251. if (factor_toset <= 3) {
  252. factor_toset = (1 << (factor_toset + 2));
  253. if (factor_toset > 0xf)
  254. factor_toset = 0xf;
  255. for (index = 0; index < 4; index++) {
  256. if ((p_regtoset[index] & 0xf0) >
  257. (factor_toset << 4))
  258. p_regtoset[index] =
  259. (p_regtoset[index] & 0x0f) |
  260. (factor_toset << 4);
  261. if ((p_regtoset[index] & 0x0f) >
  262. factor_toset)
  263. p_regtoset[index] =
  264. (p_regtoset[index] & 0xf0) |
  265. (factor_toset);
  266. rtl_write_byte(rtlpriv,
  267. (REG_AGGLEN_LMT + index),
  268. p_regtoset[index]);
  269. }
  270. RT_TRACE(rtlpriv, COMP_MLME, DBG_LOUD,
  271. ("Set HW_VAR_AMPDU_FACTOR: %#x\n",
  272. factor_toset));
  273. }
  274. break;
  275. }
  276. case HW_VAR_AC_PARAM:{
  277. u8 e_aci = *((u8 *) val);
  278. u32 u4b_ac_param;
  279. u16 cw_min = le16_to_cpu(mac->ac[e_aci].cw_min);
  280. u16 cw_max = le16_to_cpu(mac->ac[e_aci].cw_max);
  281. u16 tx_op = le16_to_cpu(mac->ac[e_aci].tx_op);
  282. u4b_ac_param = (u32) mac->ac[e_aci].aifs;
  283. u4b_ac_param |= ((u32)cw_min
  284. & 0xF) << AC_PARAM_ECW_MIN_OFFSET;
  285. u4b_ac_param |= ((u32)cw_max &
  286. 0xF) << AC_PARAM_ECW_MAX_OFFSET;
  287. u4b_ac_param |= (u32)tx_op << AC_PARAM_TXOP_OFFSET;
  288. RT_TRACE(rtlpriv, COMP_MLME, DBG_LOUD,
  289. ("queue:%x, ac_param:%x\n", e_aci,
  290. u4b_ac_param));
  291. switch (e_aci) {
  292. case AC1_BK:
  293. rtl_write_dword(rtlpriv, REG_EDCA_BK_PARAM,
  294. u4b_ac_param);
  295. break;
  296. case AC0_BE:
  297. rtl_write_dword(rtlpriv, REG_EDCA_BE_PARAM,
  298. u4b_ac_param);
  299. break;
  300. case AC2_VI:
  301. rtl_write_dword(rtlpriv, REG_EDCA_VI_PARAM,
  302. u4b_ac_param);
  303. break;
  304. case AC3_VO:
  305. rtl_write_dword(rtlpriv, REG_EDCA_VO_PARAM,
  306. u4b_ac_param);
  307. break;
  308. default:
  309. RT_ASSERT(false,
  310. ("SetHwReg8185(): invalid aci: %d !\n",
  311. e_aci));
  312. break;
  313. }
  314. if (rtlpci->acm_method != eAcmWay2_SW)
  315. rtlpriv->cfg->ops->set_hw_reg(hw,
  316. HW_VAR_ACM_CTRL,
  317. (u8 *) (&e_aci));
  318. break;
  319. }
  320. case HW_VAR_ACM_CTRL:{
  321. u8 e_aci = *((u8 *) val);
  322. union aci_aifsn *p_aci_aifsn =
  323. (union aci_aifsn *)(&(mac->ac[0].aifs));
  324. u8 acm = p_aci_aifsn->f.acm;
  325. u8 acm_ctrl = rtl_read_byte(rtlpriv, REG_ACMHWCTRL);
  326. acm_ctrl =
  327. acm_ctrl | ((rtlpci->acm_method == 2) ? 0x0 : 0x1);
  328. if (acm) {
  329. switch (e_aci) {
  330. case AC0_BE:
  331. acm_ctrl |= AcmHw_BeqEn;
  332. break;
  333. case AC2_VI:
  334. acm_ctrl |= AcmHw_ViqEn;
  335. break;
  336. case AC3_VO:
  337. acm_ctrl |= AcmHw_VoqEn;
  338. break;
  339. default:
  340. RT_TRACE(rtlpriv, COMP_ERR, DBG_WARNING,
  341. ("HW_VAR_ACM_CTRL acm set "
  342. "failed: eACI is %d\n", acm));
  343. break;
  344. }
  345. } else {
  346. switch (e_aci) {
  347. case AC0_BE:
  348. acm_ctrl &= (~AcmHw_BeqEn);
  349. break;
  350. case AC2_VI:
  351. acm_ctrl &= (~AcmHw_ViqEn);
  352. break;
  353. case AC3_VO:
  354. acm_ctrl &= (~AcmHw_BeqEn);
  355. break;
  356. default:
  357. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
  358. ("switch case not process\n"));
  359. break;
  360. }
  361. }
  362. RT_TRACE(rtlpriv, COMP_QOS, DBG_TRACE,
  363. ("SetHwReg8190pci(): [HW_VAR_ACM_CTRL] "
  364. "Write 0x%X\n", acm_ctrl));
  365. rtl_write_byte(rtlpriv, REG_ACMHWCTRL, acm_ctrl);
  366. break;
  367. }
  368. case HW_VAR_RCR:{
  369. rtl_write_dword(rtlpriv, REG_RCR, ((u32 *) (val))[0]);
  370. rtlpci->receive_config = ((u32 *) (val))[0];
  371. break;
  372. }
  373. case HW_VAR_RETRY_LIMIT:{
  374. u8 retry_limit = ((u8 *) (val))[0];
  375. rtl_write_word(rtlpriv, REG_RL,
  376. retry_limit << RETRY_LIMIT_SHORT_SHIFT |
  377. retry_limit << RETRY_LIMIT_LONG_SHIFT);
  378. break;
  379. }
  380. case HW_VAR_DUAL_TSF_RST:
  381. rtl_write_byte(rtlpriv, REG_DUAL_TSF_RST, (BIT(0) | BIT(1)));
  382. break;
  383. case HW_VAR_EFUSE_BYTES:
  384. rtlefuse->efuse_usedbytes = *((u16 *) val);
  385. break;
  386. case HW_VAR_EFUSE_USAGE:
  387. rtlefuse->efuse_usedpercentage = *((u8 *) val);
  388. break;
  389. case HW_VAR_IO_CMD:
  390. rtl92c_phy_set_io_cmd(hw, (*(enum io_type *)val));
  391. break;
  392. case HW_VAR_WPA_CONFIG:
  393. rtl_write_byte(rtlpriv, REG_SECCFG, *((u8 *) val));
  394. break;
  395. case HW_VAR_SET_RPWM:{
  396. u8 rpwm_val;
  397. rpwm_val = rtl_read_byte(rtlpriv, REG_PCIE_HRPWM);
  398. udelay(1);
  399. if (rpwm_val & BIT(7)) {
  400. rtl_write_byte(rtlpriv, REG_PCIE_HRPWM,
  401. (*(u8 *) val));
  402. } else {
  403. rtl_write_byte(rtlpriv, REG_PCIE_HRPWM,
  404. ((*(u8 *) val) | BIT(7)));
  405. }
  406. break;
  407. }
  408. case HW_VAR_H2C_FW_PWRMODE:{
  409. u8 psmode = (*(u8 *) val);
  410. if ((psmode != FW_PS_ACTIVE_MODE) &&
  411. (!IS_92C_SERIAL(rtlhal->version))) {
  412. rtl92c_dm_rf_saving(hw, true);
  413. }
  414. rtl92c_set_fw_pwrmode_cmd(hw, (*(u8 *) val));
  415. break;
  416. }
  417. case HW_VAR_FW_PSMODE_STATUS:
  418. ppsc->fw_current_inpsmode = *((bool *) val);
  419. break;
  420. case HW_VAR_H2C_FW_JOINBSSRPT:{
  421. u8 mstatus = (*(u8 *) val);
  422. u8 tmp_regcr, tmp_reg422;
  423. bool recover = false;
  424. if (mstatus == RT_MEDIA_CONNECT) {
  425. rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_AID,
  426. NULL);
  427. tmp_regcr = rtl_read_byte(rtlpriv, REG_CR + 1);
  428. rtl_write_byte(rtlpriv, REG_CR + 1,
  429. (tmp_regcr | BIT(0)));
  430. _rtl92ce_set_bcn_ctrl_reg(hw, 0, BIT(3));
  431. _rtl92ce_set_bcn_ctrl_reg(hw, BIT(4), 0);
  432. tmp_reg422 =
  433. rtl_read_byte(rtlpriv,
  434. REG_FWHW_TXQ_CTRL + 2);
  435. if (tmp_reg422 & BIT(6))
  436. recover = true;
  437. rtl_write_byte(rtlpriv, REG_FWHW_TXQ_CTRL + 2,
  438. tmp_reg422 & (~BIT(6)));
  439. rtl92c_set_fw_rsvdpagepkt(hw, 0);
  440. _rtl92ce_set_bcn_ctrl_reg(hw, BIT(3), 0);
  441. _rtl92ce_set_bcn_ctrl_reg(hw, 0, BIT(4));
  442. if (recover) {
  443. rtl_write_byte(rtlpriv,
  444. REG_FWHW_TXQ_CTRL + 2,
  445. tmp_reg422);
  446. }
  447. rtl_write_byte(rtlpriv, REG_CR + 1,
  448. (tmp_regcr & ~(BIT(0))));
  449. }
  450. rtl92c_set_fw_joinbss_report_cmd(hw, (*(u8 *) val));
  451. break;
  452. }
  453. case HW_VAR_AID:{
  454. u16 u2btmp;
  455. u2btmp = rtl_read_word(rtlpriv, REG_BCN_PSR_RPT);
  456. u2btmp &= 0xC000;
  457. rtl_write_word(rtlpriv, REG_BCN_PSR_RPT, (u2btmp |
  458. mac->assoc_id));
  459. break;
  460. }
  461. case HW_VAR_CORRECT_TSF:{
  462. u8 btype_ibss = ((u8 *) (val))[0];
  463. /*btype_ibss = (mac->opmode == NL80211_IFTYPE_ADHOC) ?
  464. 1 : 0;*/
  465. if (btype_ibss == true)
  466. _rtl92ce_stop_tx_beacon(hw);
  467. _rtl92ce_set_bcn_ctrl_reg(hw, 0, BIT(3));
  468. rtl_write_dword(rtlpriv, REG_TSFTR,
  469. (u32) (mac->tsf & 0xffffffff));
  470. rtl_write_dword(rtlpriv, REG_TSFTR + 4,
  471. (u32) ((mac->tsf >> 32)&0xffffffff));
  472. _rtl92ce_set_bcn_ctrl_reg(hw, BIT(3), 0);
  473. if (btype_ibss == true)
  474. _rtl92ce_resume_tx_beacon(hw);
  475. break;
  476. }
  477. case HW_VAR_MGT_FILTER:
  478. rtl_write_word(rtlpriv, REG_RXFLTMAP0, *(u16 *) val);
  479. break;
  480. case HW_VAR_CTRL_FILTER:
  481. rtl_write_word(rtlpriv, REG_RXFLTMAP1, *(u16 *) val);
  482. break;
  483. case HW_VAR_DATA_FILTER:
  484. rtl_write_word(rtlpriv, REG_RXFLTMAP2, *(u16 *) val);
  485. break;
  486. default:
  487. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG, ("switch case "
  488. "not process\n"));
  489. break;
  490. }
  491. }
  492. static bool _rtl92ce_llt_write(struct ieee80211_hw *hw, u32 address, u32 data)
  493. {
  494. struct rtl_priv *rtlpriv = rtl_priv(hw);
  495. bool status = true;
  496. long count = 0;
  497. u32 value = _LLT_INIT_ADDR(address) |
  498. _LLT_INIT_DATA(data) | _LLT_OP(_LLT_WRITE_ACCESS);
  499. rtl_write_dword(rtlpriv, REG_LLT_INIT, value);
  500. do {
  501. value = rtl_read_dword(rtlpriv, REG_LLT_INIT);
  502. if (_LLT_NO_ACTIVE == _LLT_OP_VALUE(value))
  503. break;
  504. if (count > POLLING_LLT_THRESHOLD) {
  505. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
  506. ("Failed to polling write LLT done at "
  507. "address %d!\n", address));
  508. status = false;
  509. break;
  510. }
  511. } while (++count);
  512. return status;
  513. }
  514. static bool _rtl92ce_llt_table_init(struct ieee80211_hw *hw)
  515. {
  516. struct rtl_priv *rtlpriv = rtl_priv(hw);
  517. unsigned short i;
  518. u8 txpktbuf_bndy;
  519. u8 maxPage;
  520. bool status;
  521. #if LLT_CONFIG == 1
  522. maxPage = 255;
  523. txpktbuf_bndy = 252;
  524. #elif LLT_CONFIG == 2
  525. maxPage = 127;
  526. txpktbuf_bndy = 124;
  527. #elif LLT_CONFIG == 3
  528. maxPage = 255;
  529. txpktbuf_bndy = 174;
  530. #elif LLT_CONFIG == 4
  531. maxPage = 255;
  532. txpktbuf_bndy = 246;
  533. #elif LLT_CONFIG == 5
  534. maxPage = 255;
  535. txpktbuf_bndy = 246;
  536. #endif
  537. #if LLT_CONFIG == 1
  538. rtl_write_byte(rtlpriv, REG_RQPN_NPQ, 0x1c);
  539. rtl_write_dword(rtlpriv, REG_RQPN, 0x80a71c1c);
  540. #elif LLT_CONFIG == 2
  541. rtl_write_dword(rtlpriv, REG_RQPN, 0x845B1010);
  542. #elif LLT_CONFIG == 3
  543. rtl_write_dword(rtlpriv, REG_RQPN, 0x84838484);
  544. #elif LLT_CONFIG == 4
  545. rtl_write_dword(rtlpriv, REG_RQPN, 0x80bd1c1c);
  546. #elif LLT_CONFIG == 5
  547. rtl_write_word(rtlpriv, REG_RQPN_NPQ, 0x0000);
  548. rtl_write_dword(rtlpriv, REG_RQPN, 0x80b01c29);
  549. #endif
  550. rtl_write_dword(rtlpriv, REG_TRXFF_BNDY, (0x27FF0000 | txpktbuf_bndy));
  551. rtl_write_byte(rtlpriv, REG_TDECTRL + 1, txpktbuf_bndy);
  552. rtl_write_byte(rtlpriv, REG_TXPKTBUF_BCNQ_BDNY, txpktbuf_bndy);
  553. rtl_write_byte(rtlpriv, REG_TXPKTBUF_MGQ_BDNY, txpktbuf_bndy);
  554. rtl_write_byte(rtlpriv, 0x45D, txpktbuf_bndy);
  555. rtl_write_byte(rtlpriv, REG_PBP, 0x11);
  556. rtl_write_byte(rtlpriv, REG_RX_DRVINFO_SZ, 0x4);
  557. for (i = 0; i < (txpktbuf_bndy - 1); i++) {
  558. status = _rtl92ce_llt_write(hw, i, i + 1);
  559. if (true != status)
  560. return status;
  561. }
  562. status = _rtl92ce_llt_write(hw, (txpktbuf_bndy - 1), 0xFF);
  563. if (true != status)
  564. return status;
  565. for (i = txpktbuf_bndy; i < maxPage; i++) {
  566. status = _rtl92ce_llt_write(hw, i, (i + 1));
  567. if (true != status)
  568. return status;
  569. }
  570. status = _rtl92ce_llt_write(hw, maxPage, txpktbuf_bndy);
  571. if (true != status)
  572. return status;
  573. return true;
  574. }
  575. static void _rtl92ce_gen_refresh_led_state(struct ieee80211_hw *hw)
  576. {
  577. struct rtl_pci_priv *pcipriv = rtl_pcipriv(hw);
  578. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  579. struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
  580. struct rtl_led *pLed0 = &(pcipriv->ledctl.sw_led0);
  581. if (rtlpci->up_first_time)
  582. return;
  583. if (ppsc->rfoff_reason == RF_CHANGE_BY_IPS)
  584. rtl92ce_sw_led_on(hw, pLed0);
  585. else if (ppsc->rfoff_reason == RF_CHANGE_BY_INIT)
  586. rtl92ce_sw_led_on(hw, pLed0);
  587. else
  588. rtl92ce_sw_led_off(hw, pLed0);
  589. }
  590. static bool _rtl92ce_init_mac(struct ieee80211_hw *hw)
  591. {
  592. struct rtl_priv *rtlpriv = rtl_priv(hw);
  593. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  594. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  595. unsigned char bytetmp;
  596. unsigned short wordtmp;
  597. u16 retry;
  598. rtl_write_byte(rtlpriv, REG_RSV_CTRL, 0x00);
  599. rtl_write_byte(rtlpriv, REG_SPS0_CTRL, 0x2b);
  600. rtl_write_byte(rtlpriv, REG_AFE_XTAL_CTRL, 0x0F);
  601. bytetmp = rtl_read_byte(rtlpriv, REG_APS_FSMCO + 1) | BIT(0);
  602. udelay(2);
  603. rtl_write_byte(rtlpriv, REG_APS_FSMCO + 1, bytetmp);
  604. udelay(2);
  605. bytetmp = rtl_read_byte(rtlpriv, REG_APS_FSMCO + 1);
  606. udelay(2);
  607. retry = 0;
  608. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD, ("reg0xec:%x:%x\n",
  609. rtl_read_dword(rtlpriv, 0xEC),
  610. bytetmp));
  611. while ((bytetmp & BIT(0)) && retry < 1000) {
  612. retry++;
  613. udelay(50);
  614. bytetmp = rtl_read_byte(rtlpriv, REG_APS_FSMCO + 1);
  615. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD, ("reg0xec:%x:%x\n",
  616. rtl_read_dword(rtlpriv,
  617. 0xEC),
  618. bytetmp));
  619. udelay(50);
  620. }
  621. rtl_write_word(rtlpriv, REG_APS_FSMCO, 0x1012);
  622. rtl_write_byte(rtlpriv, REG_SYS_ISO_CTRL + 1, 0x82);
  623. udelay(2);
  624. rtl_write_word(rtlpriv, REG_CR, 0x2ff);
  625. if (_rtl92ce_llt_table_init(hw) == false)
  626. return false;;
  627. rtl_write_dword(rtlpriv, REG_HISR, 0xffffffff);
  628. rtl_write_byte(rtlpriv, REG_HISRE, 0xff);
  629. rtl_write_word(rtlpriv, REG_TRXFF_BNDY + 2, 0x27ff);
  630. wordtmp = rtl_read_word(rtlpriv, REG_TRXDMA_CTRL);
  631. wordtmp &= 0xf;
  632. wordtmp |= 0xF771;
  633. rtl_write_word(rtlpriv, REG_TRXDMA_CTRL, wordtmp);
  634. rtl_write_byte(rtlpriv, REG_FWHW_TXQ_CTRL + 1, 0x1F);
  635. rtl_write_dword(rtlpriv, REG_RCR, rtlpci->receive_config);
  636. rtl_write_dword(rtlpriv, REG_TCR, rtlpci->transmit_config);
  637. rtl_write_byte(rtlpriv, 0x4d0, 0x0);
  638. rtl_write_dword(rtlpriv, REG_BCNQ_DESA,
  639. ((u64) rtlpci->tx_ring[BEACON_QUEUE].dma) &
  640. DMA_BIT_MASK(32));
  641. rtl_write_dword(rtlpriv, REG_MGQ_DESA,
  642. (u64) rtlpci->tx_ring[MGNT_QUEUE].dma &
  643. DMA_BIT_MASK(32));
  644. rtl_write_dword(rtlpriv, REG_VOQ_DESA,
  645. (u64) rtlpci->tx_ring[VO_QUEUE].dma & DMA_BIT_MASK(32));
  646. rtl_write_dword(rtlpriv, REG_VIQ_DESA,
  647. (u64) rtlpci->tx_ring[VI_QUEUE].dma & DMA_BIT_MASK(32));
  648. rtl_write_dword(rtlpriv, REG_BEQ_DESA,
  649. (u64) rtlpci->tx_ring[BE_QUEUE].dma & DMA_BIT_MASK(32));
  650. rtl_write_dword(rtlpriv, REG_BKQ_DESA,
  651. (u64) rtlpci->tx_ring[BK_QUEUE].dma & DMA_BIT_MASK(32));
  652. rtl_write_dword(rtlpriv, REG_HQ_DESA,
  653. (u64) rtlpci->tx_ring[HIGH_QUEUE].dma &
  654. DMA_BIT_MASK(32));
  655. rtl_write_dword(rtlpriv, REG_RX_DESA,
  656. (u64) rtlpci->rx_ring[RX_MPDU_QUEUE].dma &
  657. DMA_BIT_MASK(32));
  658. if (IS_92C_SERIAL(rtlhal->version))
  659. rtl_write_byte(rtlpriv, REG_PCIE_CTRL_REG + 3, 0x77);
  660. else
  661. rtl_write_byte(rtlpriv, REG_PCIE_CTRL_REG + 3, 0x22);
  662. rtl_write_dword(rtlpriv, REG_INT_MIG, 0);
  663. bytetmp = rtl_read_byte(rtlpriv, REG_APSD_CTRL);
  664. rtl_write_byte(rtlpriv, REG_APSD_CTRL, bytetmp & ~BIT(6));
  665. do {
  666. retry++;
  667. bytetmp = rtl_read_byte(rtlpriv, REG_APSD_CTRL);
  668. } while ((retry < 200) && (bytetmp & BIT(7)));
  669. _rtl92ce_gen_refresh_led_state(hw);
  670. rtl_write_dword(rtlpriv, REG_MCUTST_1, 0x0);
  671. return true;;
  672. }
  673. static void _rtl92ce_hw_configure(struct ieee80211_hw *hw)
  674. {
  675. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  676. struct rtl_priv *rtlpriv = rtl_priv(hw);
  677. u8 reg_bw_opmode;
  678. u32 reg_ratr, reg_prsr;
  679. reg_bw_opmode = BW_OPMODE_20MHZ;
  680. reg_ratr = RATE_ALL_CCK | RATE_ALL_OFDM_AG |
  681. RATE_ALL_OFDM_1SS | RATE_ALL_OFDM_2SS;
  682. reg_prsr = RATE_ALL_CCK | RATE_ALL_OFDM_AG;
  683. rtl_write_byte(rtlpriv, REG_INIRTS_RATE_SEL, 0x8);
  684. rtl_write_byte(rtlpriv, REG_BWOPMODE, reg_bw_opmode);
  685. rtl_write_dword(rtlpriv, REG_RRSR, reg_prsr);
  686. rtl_write_byte(rtlpriv, REG_SLOT, 0x09);
  687. rtl_write_byte(rtlpriv, REG_AMPDU_MIN_SPACE, 0x0);
  688. rtl_write_word(rtlpriv, REG_FWHW_TXQ_CTRL, 0x1F80);
  689. rtl_write_word(rtlpriv, REG_RL, 0x0707);
  690. rtl_write_dword(rtlpriv, REG_BAR_MODE_CTRL, 0x02012802);
  691. rtl_write_byte(rtlpriv, REG_HWSEQ_CTRL, 0xFF);
  692. rtl_write_dword(rtlpriv, REG_DARFRC, 0x01000000);
  693. rtl_write_dword(rtlpriv, REG_DARFRC + 4, 0x07060504);
  694. rtl_write_dword(rtlpriv, REG_RARFRC, 0x01000000);
  695. rtl_write_dword(rtlpriv, REG_RARFRC + 4, 0x07060504);
  696. rtl_write_dword(rtlpriv, REG_AGGLEN_LMT, 0xb972a841);
  697. rtl_write_byte(rtlpriv, REG_ATIMWND, 0x2);
  698. rtl_write_byte(rtlpriv, REG_BCN_MAX_ERR, 0xff);
  699. rtlpci->reg_bcn_ctrl_val = 0x1f;
  700. rtl_write_byte(rtlpriv, REG_BCN_CTRL, rtlpci->reg_bcn_ctrl_val);
  701. rtl_write_byte(rtlpriv, REG_TBTT_PROHIBIT + 1, 0xff);
  702. rtl_write_byte(rtlpriv, REG_TBTT_PROHIBIT + 1, 0xff);
  703. rtl_write_byte(rtlpriv, REG_PIFS, 0x1C);
  704. rtl_write_byte(rtlpriv, REG_AGGR_BREAK_TIME, 0x16);
  705. rtl_write_word(rtlpriv, REG_NAV_PROT_LEN, 0x0020);
  706. rtl_write_word(rtlpriv, REG_NAV_PROT_LEN, 0x0020);
  707. rtl_write_dword(rtlpriv, REG_FAST_EDCA_CTRL, 0x086666);
  708. rtl_write_byte(rtlpriv, REG_ACKTO, 0x40);
  709. rtl_write_word(rtlpriv, REG_SPEC_SIFS, 0x1010);
  710. rtl_write_word(rtlpriv, REG_MAC_SPEC_SIFS, 0x1010);
  711. rtl_write_word(rtlpriv, REG_SIFS_CTX, 0x1010);
  712. rtl_write_word(rtlpriv, REG_SIFS_TRX, 0x1010);
  713. rtl_write_dword(rtlpriv, REG_MAR, 0xffffffff);
  714. rtl_write_dword(rtlpriv, REG_MAR + 4, 0xffffffff);
  715. }
  716. static void _rtl92ce_enable_aspm_back_door(struct ieee80211_hw *hw)
  717. {
  718. struct rtl_priv *rtlpriv = rtl_priv(hw);
  719. struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
  720. rtl_write_byte(rtlpriv, 0x34b, 0x93);
  721. rtl_write_word(rtlpriv, 0x350, 0x870c);
  722. rtl_write_byte(rtlpriv, 0x352, 0x1);
  723. if (ppsc->support_backdoor)
  724. rtl_write_byte(rtlpriv, 0x349, 0x1b);
  725. else
  726. rtl_write_byte(rtlpriv, 0x349, 0x03);
  727. rtl_write_word(rtlpriv, 0x350, 0x2718);
  728. rtl_write_byte(rtlpriv, 0x352, 0x1);
  729. }
  730. void rtl92ce_enable_hw_security_config(struct ieee80211_hw *hw)
  731. {
  732. struct rtl_priv *rtlpriv = rtl_priv(hw);
  733. u8 sec_reg_value;
  734. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
  735. ("PairwiseEncAlgorithm = %d GroupEncAlgorithm = %d\n",
  736. rtlpriv->sec.pairwise_enc_algorithm,
  737. rtlpriv->sec.group_enc_algorithm));
  738. if (rtlpriv->cfg->mod_params->sw_crypto || rtlpriv->sec.use_sw_sec) {
  739. RT_TRACE(rtlpriv, COMP_SEC, DBG_DMESG, ("not open "
  740. "hw encryption\n"));
  741. return;
  742. }
  743. sec_reg_value = SCR_TxEncEnable | SCR_RxDecEnable;
  744. if (rtlpriv->sec.use_defaultkey) {
  745. sec_reg_value |= SCR_TxUseDK;
  746. sec_reg_value |= SCR_RxUseDK;
  747. }
  748. sec_reg_value |= (SCR_RXBCUSEDK | SCR_TXBCUSEDK);
  749. rtl_write_byte(rtlpriv, REG_CR + 1, 0x02);
  750. RT_TRACE(rtlpriv, COMP_SEC, DBG_LOUD,
  751. ("The SECR-value %x\n", sec_reg_value));
  752. rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_WPA_CONFIG, &sec_reg_value);
  753. }
  754. int rtl92ce_hw_init(struct ieee80211_hw *hw)
  755. {
  756. struct rtl_priv *rtlpriv = rtl_priv(hw);
  757. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  758. struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
  759. struct rtl_phy *rtlphy = &(rtlpriv->phy);
  760. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  761. struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
  762. static bool iqk_initialized; /* initialized to false */
  763. bool rtstatus = true;
  764. bool is92c;
  765. int err;
  766. u8 tmp_u1b;
  767. rtlpci->being_init_adapter = true;
  768. rtlpriv->intf_ops->disable_aspm(hw);
  769. rtstatus = _rtl92ce_init_mac(hw);
  770. if (rtstatus != true) {
  771. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG, ("Init MAC failed\n"));
  772. err = 1;
  773. return err;
  774. }
  775. err = rtl92c_download_fw(hw);
  776. if (err) {
  777. RT_TRACE(rtlpriv, COMP_ERR, DBG_WARNING,
  778. ("Failed to download FW. Init HW "
  779. "without FW now..\n"));
  780. err = 1;
  781. rtlhal->fw_ready = false;
  782. return err;
  783. } else {
  784. rtlhal->fw_ready = true;
  785. }
  786. rtlhal->last_hmeboxnum = 0;
  787. rtl92c_phy_mac_config(hw);
  788. rtl92c_phy_bb_config(hw);
  789. rtlphy->rf_mode = RF_OP_BY_SW_3WIRE;
  790. rtl92c_phy_rf_config(hw);
  791. rtlphy->rfreg_chnlval[0] = rtl_get_rfreg(hw, (enum radio_path)0,
  792. RF_CHNLBW, RFREG_OFFSET_MASK);
  793. rtlphy->rfreg_chnlval[1] = rtl_get_rfreg(hw, (enum radio_path)1,
  794. RF_CHNLBW, RFREG_OFFSET_MASK);
  795. rtl_set_bbreg(hw, RFPGA0_RFMOD, BCCKEN, 0x1);
  796. rtl_set_bbreg(hw, RFPGA0_RFMOD, BOFDMEN, 0x1);
  797. rtl_set_bbreg(hw, RFPGA0_ANALOGPARAMETER2, BIT(10), 1);
  798. _rtl92ce_hw_configure(hw);
  799. rtl_cam_reset_all_entry(hw);
  800. rtl92ce_enable_hw_security_config(hw);
  801. ppsc->rfpwr_state = ERFON;
  802. rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_ETHER_ADDR, mac->mac_addr);
  803. _rtl92ce_enable_aspm_back_door(hw);
  804. rtlpriv->intf_ops->enable_aspm(hw);
  805. if (ppsc->rfpwr_state == ERFON) {
  806. rtl92c_phy_set_rfpath_switch(hw, 1);
  807. if (iqk_initialized)
  808. rtl92c_phy_iq_calibrate(hw, true);
  809. else {
  810. rtl92c_phy_iq_calibrate(hw, false);
  811. iqk_initialized = true;
  812. }
  813. rtl92c_dm_check_txpower_tracking(hw);
  814. rtl92c_phy_lc_calibrate(hw);
  815. }
  816. is92c = IS_92C_SERIAL(rtlhal->version);
  817. tmp_u1b = efuse_read_1byte(hw, 0x1FA);
  818. if (!(tmp_u1b & BIT(0))) {
  819. rtl_set_rfreg(hw, RF90_PATH_A, 0x15, 0x0F, 0x05);
  820. RT_TRACE(rtlpriv, COMP_INIT, DBG_TRACE, ("PA BIAS path A\n"));
  821. }
  822. if (!(tmp_u1b & BIT(1)) && is92c) {
  823. rtl_set_rfreg(hw, RF90_PATH_B, 0x15, 0x0F, 0x05);
  824. RT_TRACE(rtlpriv, COMP_INIT, DBG_TRACE, ("PA BIAS path B\n"));
  825. }
  826. if (!(tmp_u1b & BIT(4))) {
  827. tmp_u1b = rtl_read_byte(rtlpriv, 0x16);
  828. tmp_u1b &= 0x0F;
  829. rtl_write_byte(rtlpriv, 0x16, tmp_u1b | 0x80);
  830. udelay(10);
  831. rtl_write_byte(rtlpriv, 0x16, tmp_u1b | 0x90);
  832. RT_TRACE(rtlpriv, COMP_INIT, DBG_TRACE, ("under 1.5V\n"));
  833. }
  834. rtl92c_dm_init(hw);
  835. rtlpci->being_init_adapter = false;
  836. return err;
  837. }
  838. static enum version_8192c _rtl92ce_read_chip_version(struct ieee80211_hw *hw)
  839. {
  840. struct rtl_priv *rtlpriv = rtl_priv(hw);
  841. struct rtl_phy *rtlphy = &(rtlpriv->phy);
  842. enum version_8192c version = VERSION_UNKNOWN;
  843. u32 value32;
  844. value32 = rtl_read_dword(rtlpriv, REG_SYS_CFG);
  845. if (value32 & TRP_VAUX_EN) {
  846. version = (value32 & TYPE_ID) ? VERSION_A_CHIP_92C :
  847. VERSION_A_CHIP_88C;
  848. } else {
  849. version = (value32 & TYPE_ID) ? VERSION_B_CHIP_92C :
  850. VERSION_B_CHIP_88C;
  851. }
  852. switch (version) {
  853. case VERSION_B_CHIP_92C:
  854. RT_TRACE(rtlpriv, COMP_INIT, DBG_TRACE,
  855. ("Chip Version ID: VERSION_B_CHIP_92C.\n"));
  856. break;
  857. case VERSION_B_CHIP_88C:
  858. RT_TRACE(rtlpriv, COMP_INIT, DBG_TRACE,
  859. ("Chip Version ID: VERSION_B_CHIP_88C.\n"));
  860. break;
  861. case VERSION_A_CHIP_92C:
  862. RT_TRACE(rtlpriv, COMP_INIT, DBG_TRACE,
  863. ("Chip Version ID: VERSION_A_CHIP_92C.\n"));
  864. break;
  865. case VERSION_A_CHIP_88C:
  866. RT_TRACE(rtlpriv, COMP_INIT, DBG_TRACE,
  867. ("Chip Version ID: VERSION_A_CHIP_88C.\n"));
  868. break;
  869. default:
  870. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
  871. ("Chip Version ID: Unknown. Bug?\n"));
  872. break;
  873. }
  874. switch (version & 0x3) {
  875. case CHIP_88C:
  876. rtlphy->rf_type = RF_1T1R;
  877. break;
  878. case CHIP_92C:
  879. rtlphy->rf_type = RF_2T2R;
  880. break;
  881. case CHIP_92C_1T2R:
  882. rtlphy->rf_type = RF_1T2R;
  883. break;
  884. default:
  885. rtlphy->rf_type = RF_1T1R;
  886. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
  887. ("ERROR RF_Type is set!!"));
  888. break;
  889. }
  890. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
  891. ("Chip RF Type: %s\n", (rtlphy->rf_type == RF_2T2R) ?
  892. "RF_2T2R" : "RF_1T1R"));
  893. return version;
  894. }
  895. static int _rtl92ce_set_media_status(struct ieee80211_hw *hw,
  896. enum nl80211_iftype type)
  897. {
  898. struct rtl_priv *rtlpriv = rtl_priv(hw);
  899. u8 bt_msr = rtl_read_byte(rtlpriv, MSR);
  900. enum led_ctl_mode ledaction = LED_CTL_NO_LINK;
  901. bt_msr &= 0xfc;
  902. if (type == NL80211_IFTYPE_UNSPECIFIED ||
  903. type == NL80211_IFTYPE_STATION) {
  904. _rtl92ce_stop_tx_beacon(hw);
  905. _rtl92ce_enable_bcn_sub_func(hw);
  906. } else if (type == NL80211_IFTYPE_ADHOC || type == NL80211_IFTYPE_AP) {
  907. _rtl92ce_resume_tx_beacon(hw);
  908. _rtl92ce_disable_bcn_sub_func(hw);
  909. } else {
  910. RT_TRACE(rtlpriv, COMP_ERR, DBG_WARNING,
  911. ("Set HW_VAR_MEDIA_STATUS: "
  912. "No such media status(%x).\n", type));
  913. }
  914. switch (type) {
  915. case NL80211_IFTYPE_UNSPECIFIED:
  916. bt_msr |= MSR_NOLINK;
  917. ledaction = LED_CTL_LINK;
  918. RT_TRACE(rtlpriv, COMP_INIT, DBG_TRACE,
  919. ("Set Network type to NO LINK!\n"));
  920. break;
  921. case NL80211_IFTYPE_ADHOC:
  922. bt_msr |= MSR_ADHOC;
  923. RT_TRACE(rtlpriv, COMP_INIT, DBG_TRACE,
  924. ("Set Network type to Ad Hoc!\n"));
  925. break;
  926. case NL80211_IFTYPE_STATION:
  927. bt_msr |= MSR_INFRA;
  928. ledaction = LED_CTL_LINK;
  929. RT_TRACE(rtlpriv, COMP_INIT, DBG_TRACE,
  930. ("Set Network type to STA!\n"));
  931. break;
  932. case NL80211_IFTYPE_AP:
  933. bt_msr |= MSR_AP;
  934. RT_TRACE(rtlpriv, COMP_INIT, DBG_TRACE,
  935. ("Set Network type to AP!\n"));
  936. break;
  937. default:
  938. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
  939. ("Network type %d not support!\n", type));
  940. return 1;
  941. break;
  942. }
  943. rtl_write_byte(rtlpriv, (MSR), bt_msr);
  944. rtlpriv->cfg->ops->led_control(hw, ledaction);
  945. if ((bt_msr & 0xfc) == MSR_AP)
  946. rtl_write_byte(rtlpriv, REG_BCNTCFG + 1, 0x00);
  947. else
  948. rtl_write_byte(rtlpriv, REG_BCNTCFG + 1, 0x66);
  949. return 0;
  950. }
  951. static void _rtl92ce_set_check_bssid(struct ieee80211_hw *hw,
  952. enum nl80211_iftype type)
  953. {
  954. struct rtl_priv *rtlpriv = rtl_priv(hw);
  955. u32 reg_rcr = rtl_read_dword(rtlpriv, REG_RCR);
  956. u8 filterout_non_associated_bssid = false;
  957. switch (type) {
  958. case NL80211_IFTYPE_ADHOC:
  959. case NL80211_IFTYPE_STATION:
  960. filterout_non_associated_bssid = true;
  961. break;
  962. case NL80211_IFTYPE_UNSPECIFIED:
  963. case NL80211_IFTYPE_AP:
  964. default:
  965. break;
  966. }
  967. if (filterout_non_associated_bssid == true) {
  968. reg_rcr |= (RCR_CBSSID_DATA | RCR_CBSSID_BCN);
  969. rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_RCR,
  970. (u8 *) (&reg_rcr));
  971. _rtl92ce_set_bcn_ctrl_reg(hw, 0, BIT(4));
  972. } else if (filterout_non_associated_bssid == false) {
  973. reg_rcr &= (~(RCR_CBSSID_DATA | RCR_CBSSID_BCN));
  974. _rtl92ce_set_bcn_ctrl_reg(hw, BIT(4), 0);
  975. rtlpriv->cfg->ops->set_hw_reg(hw,
  976. HW_VAR_RCR, (u8 *) (&reg_rcr));
  977. }
  978. }
  979. int rtl92ce_set_network_type(struct ieee80211_hw *hw, enum nl80211_iftype type)
  980. {
  981. if (_rtl92ce_set_media_status(hw, type))
  982. return -EOPNOTSUPP;
  983. _rtl92ce_set_check_bssid(hw, type);
  984. return 0;
  985. }
  986. void rtl92ce_set_qos(struct ieee80211_hw *hw, int aci)
  987. {
  988. struct rtl_priv *rtlpriv = rtl_priv(hw);
  989. struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
  990. u32 u4b_ac_param;
  991. u16 cw_min = le16_to_cpu(mac->ac[aci].cw_min);
  992. u16 cw_max = le16_to_cpu(mac->ac[aci].cw_max);
  993. u16 tx_op = le16_to_cpu(mac->ac[aci].tx_op);
  994. rtl92c_dm_init_edca_turbo(hw);
  995. u4b_ac_param = (u32) mac->ac[aci].aifs;
  996. u4b_ac_param |= (u32) ((cw_min & 0xF) << AC_PARAM_ECW_MIN_OFFSET);
  997. u4b_ac_param |= (u32) ((cw_max & 0xF) << AC_PARAM_ECW_MAX_OFFSET);
  998. u4b_ac_param |= (u32) (tx_op << AC_PARAM_TXOP_OFFSET);
  999. RT_TRACE(rtlpriv, COMP_QOS, DBG_DMESG,
  1000. ("queue:%x, ac_param:%x aifs:%x cwmin:%x cwmax:%x txop:%x\n",
  1001. aci, u4b_ac_param, mac->ac[aci].aifs, cw_min,
  1002. cw_max, tx_op));
  1003. switch (aci) {
  1004. case AC1_BK:
  1005. rtl_write_dword(rtlpriv, REG_EDCA_BK_PARAM, u4b_ac_param);
  1006. break;
  1007. case AC0_BE:
  1008. rtl_write_dword(rtlpriv, REG_EDCA_BE_PARAM, u4b_ac_param);
  1009. break;
  1010. case AC2_VI:
  1011. rtl_write_dword(rtlpriv, REG_EDCA_VI_PARAM, u4b_ac_param);
  1012. break;
  1013. case AC3_VO:
  1014. rtl_write_dword(rtlpriv, REG_EDCA_VO_PARAM, u4b_ac_param);
  1015. break;
  1016. default:
  1017. RT_ASSERT(false, ("invalid aci: %d !\n", aci));
  1018. break;
  1019. }
  1020. }
  1021. void rtl92ce_enable_interrupt(struct ieee80211_hw *hw)
  1022. {
  1023. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1024. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  1025. rtl_write_dword(rtlpriv, REG_HIMR, rtlpci->irq_mask[0] & 0xFFFFFFFF);
  1026. rtl_write_dword(rtlpriv, REG_HIMRE, rtlpci->irq_mask[1] & 0xFFFFFFFF);
  1027. rtlpci->irq_enabled = true;
  1028. }
  1029. void rtl92ce_disable_interrupt(struct ieee80211_hw *hw)
  1030. {
  1031. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1032. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  1033. rtl_write_dword(rtlpriv, REG_HIMR, IMR8190_DISABLED);
  1034. rtl_write_dword(rtlpriv, REG_HIMRE, IMR8190_DISABLED);
  1035. rtlpci->irq_enabled = false;
  1036. }
  1037. static void _rtl92ce_poweroff_adapter(struct ieee80211_hw *hw)
  1038. {
  1039. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1040. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  1041. u8 u1b_tmp;
  1042. rtlpriv->intf_ops->enable_aspm(hw);
  1043. rtl_write_byte(rtlpriv, REG_TXPAUSE, 0xFF);
  1044. rtl_set_rfreg(hw, RF90_PATH_A, 0x00, RFREG_OFFSET_MASK, 0x00);
  1045. rtl_write_byte(rtlpriv, REG_RF_CTRL, 0x00);
  1046. rtl_write_byte(rtlpriv, REG_APSD_CTRL, 0x40);
  1047. rtl_write_byte(rtlpriv, REG_SYS_FUNC_EN, 0xE2);
  1048. rtl_write_byte(rtlpriv, REG_SYS_FUNC_EN, 0xE0);
  1049. if ((rtl_read_byte(rtlpriv, REG_MCUFWDL) & BIT(7)) && rtlhal->fw_ready)
  1050. rtl92c_firmware_selfreset(hw);
  1051. rtl_write_byte(rtlpriv, REG_SYS_FUNC_EN + 1, 0x51);
  1052. rtl_write_byte(rtlpriv, REG_MCUFWDL, 0x00);
  1053. rtl_write_dword(rtlpriv, REG_GPIO_PIN_CTRL, 0x00000000);
  1054. u1b_tmp = rtl_read_byte(rtlpriv, REG_GPIO_PIN_CTRL);
  1055. rtl_write_dword(rtlpriv, REG_GPIO_PIN_CTRL, 0x00FF0000 |
  1056. (u1b_tmp << 8));
  1057. rtl_write_word(rtlpriv, REG_GPIO_IO_SEL, 0x0790);
  1058. rtl_write_word(rtlpriv, REG_LEDCFG0, 0x8080);
  1059. rtl_write_byte(rtlpriv, REG_AFE_PLL_CTRL, 0x80);
  1060. rtl_write_byte(rtlpriv, REG_SPS0_CTRL, 0x23);
  1061. rtl_write_byte(rtlpriv, REG_AFE_XTAL_CTRL, 0x0e);
  1062. rtl_write_byte(rtlpriv, REG_RSV_CTRL, 0x0e);
  1063. rtl_write_byte(rtlpriv, REG_APS_FSMCO + 1, 0x10);
  1064. }
  1065. void rtl92ce_card_disable(struct ieee80211_hw *hw)
  1066. {
  1067. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1068. struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
  1069. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  1070. struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
  1071. enum nl80211_iftype opmode;
  1072. mac->link_state = MAC80211_NOLINK;
  1073. opmode = NL80211_IFTYPE_UNSPECIFIED;
  1074. _rtl92ce_set_media_status(hw, opmode);
  1075. if (rtlpci->driver_is_goingto_unload ||
  1076. ppsc->rfoff_reason > RF_CHANGE_BY_PS)
  1077. rtlpriv->cfg->ops->led_control(hw, LED_CTL_POWER_OFF);
  1078. RT_SET_PS_LEVEL(ppsc, RT_RF_OFF_LEVL_HALT_NIC);
  1079. _rtl92ce_poweroff_adapter(hw);
  1080. }
  1081. void rtl92ce_interrupt_recognized(struct ieee80211_hw *hw,
  1082. u32 *p_inta, u32 *p_intb)
  1083. {
  1084. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1085. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  1086. *p_inta = rtl_read_dword(rtlpriv, ISR) & rtlpci->irq_mask[0];
  1087. rtl_write_dword(rtlpriv, ISR, *p_inta);
  1088. /*
  1089. * *p_intb = rtl_read_dword(rtlpriv, REG_HISRE) & rtlpci->irq_mask[1];
  1090. * rtl_write_dword(rtlpriv, ISR + 4, *p_intb);
  1091. */
  1092. }
  1093. void rtl92ce_set_beacon_related_registers(struct ieee80211_hw *hw)
  1094. {
  1095. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1096. struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
  1097. u16 bcn_interval, atim_window;
  1098. bcn_interval = mac->beacon_interval;
  1099. atim_window = 2; /*FIX MERGE */
  1100. rtl92ce_disable_interrupt(hw);
  1101. rtl_write_word(rtlpriv, REG_ATIMWND, atim_window);
  1102. rtl_write_word(rtlpriv, REG_BCN_INTERVAL, bcn_interval);
  1103. rtl_write_word(rtlpriv, REG_BCNTCFG, 0x660f);
  1104. rtl_write_byte(rtlpriv, REG_RXTSF_OFFSET_CCK, 0x18);
  1105. rtl_write_byte(rtlpriv, REG_RXTSF_OFFSET_OFDM, 0x18);
  1106. rtl_write_byte(rtlpriv, 0x606, 0x30);
  1107. rtl92ce_enable_interrupt(hw);
  1108. }
  1109. void rtl92ce_set_beacon_interval(struct ieee80211_hw *hw)
  1110. {
  1111. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1112. struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
  1113. u16 bcn_interval = mac->beacon_interval;
  1114. RT_TRACE(rtlpriv, COMP_BEACON, DBG_DMESG,
  1115. ("beacon_interval:%d\n", bcn_interval));
  1116. rtl92ce_disable_interrupt(hw);
  1117. rtl_write_word(rtlpriv, REG_BCN_INTERVAL, bcn_interval);
  1118. rtl92ce_enable_interrupt(hw);
  1119. }
  1120. void rtl92ce_update_interrupt_mask(struct ieee80211_hw *hw,
  1121. u32 add_msr, u32 rm_msr)
  1122. {
  1123. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1124. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  1125. RT_TRACE(rtlpriv, COMP_INTR, DBG_LOUD,
  1126. ("add_msr:%x, rm_msr:%x\n", add_msr, rm_msr));
  1127. if (add_msr)
  1128. rtlpci->irq_mask[0] |= add_msr;
  1129. if (rm_msr)
  1130. rtlpci->irq_mask[0] &= (~rm_msr);
  1131. rtl92ce_disable_interrupt(hw);
  1132. rtl92ce_enable_interrupt(hw);
  1133. }
  1134. static void _rtl92ce_read_txpower_info_from_hwpg(struct ieee80211_hw *hw,
  1135. bool autoload_fail,
  1136. u8 *hwinfo)
  1137. {
  1138. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1139. struct rtl_efuse *rtlefuse = rtl_efuse(rtl_priv(hw));
  1140. u8 rf_path, index, tempval;
  1141. u16 i;
  1142. for (rf_path = 0; rf_path < 2; rf_path++) {
  1143. for (i = 0; i < 3; i++) {
  1144. if (!autoload_fail) {
  1145. rtlefuse->
  1146. eeprom_chnlarea_txpwr_cck[rf_path][i] =
  1147. hwinfo[EEPROM_TXPOWERCCK + rf_path * 3 + i];
  1148. rtlefuse->
  1149. eeprom_chnlarea_txpwr_ht40_1s[rf_path][i] =
  1150. hwinfo[EEPROM_TXPOWERHT40_1S + rf_path * 3 +
  1151. i];
  1152. } else {
  1153. rtlefuse->
  1154. eeprom_chnlarea_txpwr_cck[rf_path][i] =
  1155. EEPROM_DEFAULT_TXPOWERLEVEL;
  1156. rtlefuse->
  1157. eeprom_chnlarea_txpwr_ht40_1s[rf_path][i] =
  1158. EEPROM_DEFAULT_TXPOWERLEVEL;
  1159. }
  1160. }
  1161. }
  1162. for (i = 0; i < 3; i++) {
  1163. if (!autoload_fail)
  1164. tempval = hwinfo[EEPROM_TXPOWERHT40_2SDIFF + i];
  1165. else
  1166. tempval = EEPROM_DEFAULT_HT40_2SDIFF;
  1167. rtlefuse->eeprom_chnlarea_txpwr_ht40_2sdiif[RF90_PATH_A][i] =
  1168. (tempval & 0xf);
  1169. rtlefuse->eeprom_chnlarea_txpwr_ht40_2sdiif[RF90_PATH_B][i] =
  1170. ((tempval & 0xf0) >> 4);
  1171. }
  1172. for (rf_path = 0; rf_path < 2; rf_path++)
  1173. for (i = 0; i < 3; i++)
  1174. RTPRINT(rtlpriv, FINIT, INIT_EEPROM,
  1175. ("RF(%d) EEPROM CCK Area(%d) = 0x%x\n", rf_path,
  1176. i,
  1177. rtlefuse->
  1178. eeprom_chnlarea_txpwr_cck[rf_path][i]));
  1179. for (rf_path = 0; rf_path < 2; rf_path++)
  1180. for (i = 0; i < 3; i++)
  1181. RTPRINT(rtlpriv, FINIT, INIT_EEPROM,
  1182. ("RF(%d) EEPROM HT40 1S Area(%d) = 0x%x\n",
  1183. rf_path, i,
  1184. rtlefuse->
  1185. eeprom_chnlarea_txpwr_ht40_1s[rf_path][i]));
  1186. for (rf_path = 0; rf_path < 2; rf_path++)
  1187. for (i = 0; i < 3; i++)
  1188. RTPRINT(rtlpriv, FINIT, INIT_EEPROM,
  1189. ("RF(%d) EEPROM HT40 2S Diff Area(%d) = 0x%x\n",
  1190. rf_path, i,
  1191. rtlefuse->
  1192. eeprom_chnlarea_txpwr_ht40_2sdiif[rf_path]
  1193. [i]));
  1194. for (rf_path = 0; rf_path < 2; rf_path++) {
  1195. for (i = 0; i < 14; i++) {
  1196. index = _rtl92c_get_chnl_group((u8) i);
  1197. rtlefuse->txpwrlevel_cck[rf_path][i] =
  1198. rtlefuse->eeprom_chnlarea_txpwr_cck[rf_path][index];
  1199. rtlefuse->txpwrlevel_ht40_1s[rf_path][i] =
  1200. rtlefuse->
  1201. eeprom_chnlarea_txpwr_ht40_1s[rf_path][index];
  1202. if ((rtlefuse->
  1203. eeprom_chnlarea_txpwr_ht40_1s[rf_path][index] -
  1204. rtlefuse->
  1205. eeprom_chnlarea_txpwr_ht40_2sdiif[rf_path][index])
  1206. > 0) {
  1207. rtlefuse->txpwrlevel_ht40_2s[rf_path][i] =
  1208. rtlefuse->
  1209. eeprom_chnlarea_txpwr_ht40_1s[rf_path]
  1210. [index] -
  1211. rtlefuse->
  1212. eeprom_chnlarea_txpwr_ht40_2sdiif[rf_path]
  1213. [index];
  1214. } else {
  1215. rtlefuse->txpwrlevel_ht40_2s[rf_path][i] = 0;
  1216. }
  1217. }
  1218. for (i = 0; i < 14; i++) {
  1219. RTPRINT(rtlpriv, FINIT, INIT_TxPower,
  1220. ("RF(%d)-Ch(%d) [CCK / HT40_1S / HT40_2S] = "
  1221. "[0x%x / 0x%x / 0x%x]\n", rf_path, i,
  1222. rtlefuse->txpwrlevel_cck[rf_path][i],
  1223. rtlefuse->txpwrlevel_ht40_1s[rf_path][i],
  1224. rtlefuse->txpwrlevel_ht40_2s[rf_path][i]));
  1225. }
  1226. }
  1227. for (i = 0; i < 3; i++) {
  1228. if (!autoload_fail) {
  1229. rtlefuse->eeprom_pwrlimit_ht40[i] =
  1230. hwinfo[EEPROM_TXPWR_GROUP + i];
  1231. rtlefuse->eeprom_pwrlimit_ht20[i] =
  1232. hwinfo[EEPROM_TXPWR_GROUP + 3 + i];
  1233. } else {
  1234. rtlefuse->eeprom_pwrlimit_ht40[i] = 0;
  1235. rtlefuse->eeprom_pwrlimit_ht20[i] = 0;
  1236. }
  1237. }
  1238. for (rf_path = 0; rf_path < 2; rf_path++) {
  1239. for (i = 0; i < 14; i++) {
  1240. index = _rtl92c_get_chnl_group((u8) i);
  1241. if (rf_path == RF90_PATH_A) {
  1242. rtlefuse->pwrgroup_ht20[rf_path][i] =
  1243. (rtlefuse->eeprom_pwrlimit_ht20[index]
  1244. & 0xf);
  1245. rtlefuse->pwrgroup_ht40[rf_path][i] =
  1246. (rtlefuse->eeprom_pwrlimit_ht40[index]
  1247. & 0xf);
  1248. } else if (rf_path == RF90_PATH_B) {
  1249. rtlefuse->pwrgroup_ht20[rf_path][i] =
  1250. ((rtlefuse->eeprom_pwrlimit_ht20[index]
  1251. & 0xf0) >> 4);
  1252. rtlefuse->pwrgroup_ht40[rf_path][i] =
  1253. ((rtlefuse->eeprom_pwrlimit_ht40[index]
  1254. & 0xf0) >> 4);
  1255. }
  1256. RTPRINT(rtlpriv, FINIT, INIT_TxPower,
  1257. ("RF-%d pwrgroup_ht20[%d] = 0x%x\n",
  1258. rf_path, i,
  1259. rtlefuse->pwrgroup_ht20[rf_path][i]));
  1260. RTPRINT(rtlpriv, FINIT, INIT_TxPower,
  1261. ("RF-%d pwrgroup_ht40[%d] = 0x%x\n",
  1262. rf_path, i,
  1263. rtlefuse->pwrgroup_ht40[rf_path][i]));
  1264. }
  1265. }
  1266. for (i = 0; i < 14; i++) {
  1267. index = _rtl92c_get_chnl_group((u8) i);
  1268. if (!autoload_fail)
  1269. tempval = hwinfo[EEPROM_TXPOWERHT20DIFF + index];
  1270. else
  1271. tempval = EEPROM_DEFAULT_HT20_DIFF;
  1272. rtlefuse->txpwr_ht20diff[RF90_PATH_A][i] = (tempval & 0xF);
  1273. rtlefuse->txpwr_ht20diff[RF90_PATH_B][i] =
  1274. ((tempval >> 4) & 0xF);
  1275. if (rtlefuse->txpwr_ht20diff[RF90_PATH_A][i] & BIT(3))
  1276. rtlefuse->txpwr_ht20diff[RF90_PATH_A][i] |= 0xF0;
  1277. if (rtlefuse->txpwr_ht20diff[RF90_PATH_B][i] & BIT(3))
  1278. rtlefuse->txpwr_ht20diff[RF90_PATH_B][i] |= 0xF0;
  1279. index = _rtl92c_get_chnl_group((u8) i);
  1280. if (!autoload_fail)
  1281. tempval = hwinfo[EEPROM_TXPOWER_OFDMDIFF + index];
  1282. else
  1283. tempval = EEPROM_DEFAULT_LEGACYHTTXPOWERDIFF;
  1284. rtlefuse->txpwr_legacyhtdiff[RF90_PATH_A][i] = (tempval & 0xF);
  1285. rtlefuse->txpwr_legacyhtdiff[RF90_PATH_B][i] =
  1286. ((tempval >> 4) & 0xF);
  1287. }
  1288. rtlefuse->legacy_ht_txpowerdiff =
  1289. rtlefuse->txpwr_legacyhtdiff[RF90_PATH_A][7];
  1290. for (i = 0; i < 14; i++)
  1291. RTPRINT(rtlpriv, FINIT, INIT_TxPower,
  1292. ("RF-A Ht20 to HT40 Diff[%d] = 0x%x\n", i,
  1293. rtlefuse->txpwr_ht20diff[RF90_PATH_A][i]));
  1294. for (i = 0; i < 14; i++)
  1295. RTPRINT(rtlpriv, FINIT, INIT_TxPower,
  1296. ("RF-A Legacy to Ht40 Diff[%d] = 0x%x\n", i,
  1297. rtlefuse->txpwr_legacyhtdiff[RF90_PATH_A][i]));
  1298. for (i = 0; i < 14; i++)
  1299. RTPRINT(rtlpriv, FINIT, INIT_TxPower,
  1300. ("RF-B Ht20 to HT40 Diff[%d] = 0x%x\n", i,
  1301. rtlefuse->txpwr_ht20diff[RF90_PATH_B][i]));
  1302. for (i = 0; i < 14; i++)
  1303. RTPRINT(rtlpriv, FINIT, INIT_TxPower,
  1304. ("RF-B Legacy to HT40 Diff[%d] = 0x%x\n", i,
  1305. rtlefuse->txpwr_legacyhtdiff[RF90_PATH_B][i]));
  1306. if (!autoload_fail)
  1307. rtlefuse->eeprom_regulatory = (hwinfo[RF_OPTION1] & 0x7);
  1308. else
  1309. rtlefuse->eeprom_regulatory = 0;
  1310. RTPRINT(rtlpriv, FINIT, INIT_TxPower,
  1311. ("eeprom_regulatory = 0x%x\n", rtlefuse->eeprom_regulatory));
  1312. if (!autoload_fail) {
  1313. rtlefuse->eeprom_tssi[RF90_PATH_A] = hwinfo[EEPROM_TSSI_A];
  1314. rtlefuse->eeprom_tssi[RF90_PATH_B] = hwinfo[EEPROM_TSSI_B];
  1315. } else {
  1316. rtlefuse->eeprom_tssi[RF90_PATH_A] = EEPROM_DEFAULT_TSSI;
  1317. rtlefuse->eeprom_tssi[RF90_PATH_B] = EEPROM_DEFAULT_TSSI;
  1318. }
  1319. RTPRINT(rtlpriv, FINIT, INIT_TxPower,
  1320. ("TSSI_A = 0x%x, TSSI_B = 0x%x\n",
  1321. rtlefuse->eeprom_tssi[RF90_PATH_A],
  1322. rtlefuse->eeprom_tssi[RF90_PATH_B]));
  1323. if (!autoload_fail)
  1324. tempval = hwinfo[EEPROM_THERMAL_METER];
  1325. else
  1326. tempval = EEPROM_DEFAULT_THERMALMETER;
  1327. rtlefuse->eeprom_thermalmeter = (tempval & 0x1f);
  1328. if (rtlefuse->eeprom_thermalmeter == 0x1f || autoload_fail)
  1329. rtlefuse->apk_thermalmeterignore = true;
  1330. rtlefuse->thermalmeter[0] = rtlefuse->eeprom_thermalmeter;
  1331. RTPRINT(rtlpriv, FINIT, INIT_TxPower,
  1332. ("thermalmeter = 0x%x\n", rtlefuse->eeprom_thermalmeter));
  1333. }
  1334. static void _rtl92ce_read_adapter_info(struct ieee80211_hw *hw)
  1335. {
  1336. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1337. struct rtl_efuse *rtlefuse = rtl_efuse(rtl_priv(hw));
  1338. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  1339. u16 i, usvalue;
  1340. u8 hwinfo[HWSET_MAX_SIZE];
  1341. u16 eeprom_id;
  1342. if (rtlefuse->epromtype == EEPROM_BOOT_EFUSE) {
  1343. rtl_efuse_shadow_map_update(hw);
  1344. memcpy((void *)hwinfo,
  1345. (void *)&rtlefuse->efuse_map[EFUSE_INIT_MAP][0],
  1346. HWSET_MAX_SIZE);
  1347. } else if (rtlefuse->epromtype == EEPROM_93C46) {
  1348. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
  1349. ("RTL819X Not boot from eeprom, check it !!"));
  1350. }
  1351. RT_PRINT_DATA(rtlpriv, COMP_INIT, DBG_LOUD, ("MAP\n"),
  1352. hwinfo, HWSET_MAX_SIZE);
  1353. eeprom_id = *((u16 *)&hwinfo[0]);
  1354. if (eeprom_id != RTL8190_EEPROM_ID) {
  1355. RT_TRACE(rtlpriv, COMP_ERR, DBG_WARNING,
  1356. ("EEPROM ID(%#x) is invalid!!\n", eeprom_id));
  1357. rtlefuse->autoload_failflag = true;
  1358. } else {
  1359. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD, ("Autoload OK\n"));
  1360. rtlefuse->autoload_failflag = false;
  1361. }
  1362. if (rtlefuse->autoload_failflag == true)
  1363. return;
  1364. for (i = 0; i < 6; i += 2) {
  1365. usvalue = *(u16 *)&hwinfo[EEPROM_MAC_ADDR + i];
  1366. *((u16 *) (&rtlefuse->dev_addr[i])) = usvalue;
  1367. }
  1368. RT_TRACE(rtlpriv, COMP_INIT, DBG_DMESG,
  1369. (MAC_FMT "\n", MAC_ARG(rtlefuse->dev_addr)));
  1370. _rtl92ce_read_txpower_info_from_hwpg(hw,
  1371. rtlefuse->autoload_failflag,
  1372. hwinfo);
  1373. rtlefuse->eeprom_channelplan = *(u8 *)&hwinfo[EEPROM_CHANNELPLAN];
  1374. rtlefuse->eeprom_version = *(u16 *)&hwinfo[EEPROM_VERSION];
  1375. rtlefuse->txpwr_fromeprom = true;
  1376. rtlefuse->eeprom_oemid = *(u8 *)&hwinfo[EEPROM_CUSTOMER_ID];
  1377. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
  1378. ("EEPROM Customer ID: 0x%2x\n", rtlefuse->eeprom_oemid));
  1379. if (rtlhal->oem_id == RT_CID_DEFAULT) {
  1380. switch (rtlefuse->eeprom_oemid) {
  1381. case EEPROM_CID_DEFAULT:
  1382. if (rtlefuse->eeprom_did == 0x8176) {
  1383. if ((rtlefuse->eeprom_svid == 0x103C &&
  1384. rtlefuse->eeprom_smid == 0x1629))
  1385. rtlhal->oem_id = RT_CID_819x_HP;
  1386. else
  1387. rtlhal->oem_id = RT_CID_DEFAULT;
  1388. } else {
  1389. rtlhal->oem_id = RT_CID_DEFAULT;
  1390. }
  1391. break;
  1392. case EEPROM_CID_TOSHIBA:
  1393. rtlhal->oem_id = RT_CID_TOSHIBA;
  1394. break;
  1395. case EEPROM_CID_QMI:
  1396. rtlhal->oem_id = RT_CID_819x_QMI;
  1397. break;
  1398. case EEPROM_CID_WHQL:
  1399. default:
  1400. rtlhal->oem_id = RT_CID_DEFAULT;
  1401. break;
  1402. }
  1403. }
  1404. }
  1405. static void _rtl92ce_hal_customized_behavior(struct ieee80211_hw *hw)
  1406. {
  1407. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1408. struct rtl_pci_priv *pcipriv = rtl_pcipriv(hw);
  1409. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  1410. switch (rtlhal->oem_id) {
  1411. case RT_CID_819x_HP:
  1412. pcipriv->ledctl.led_opendrain = true;
  1413. break;
  1414. case RT_CID_819x_Lenovo:
  1415. case RT_CID_DEFAULT:
  1416. case RT_CID_TOSHIBA:
  1417. case RT_CID_CCX:
  1418. case RT_CID_819x_Acer:
  1419. case RT_CID_WHQL:
  1420. default:
  1421. break;
  1422. }
  1423. RT_TRACE(rtlpriv, COMP_INIT, DBG_DMESG,
  1424. ("RT Customized ID: 0x%02X\n", rtlhal->oem_id));
  1425. }
  1426. void rtl92ce_read_eeprom_info(struct ieee80211_hw *hw)
  1427. {
  1428. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1429. struct rtl_efuse *rtlefuse = rtl_efuse(rtl_priv(hw));
  1430. struct rtl_phy *rtlphy = &(rtlpriv->phy);
  1431. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  1432. u8 tmp_u1b;
  1433. rtlhal->version = _rtl92ce_read_chip_version(hw);
  1434. if (get_rf_type(rtlphy) == RF_1T1R)
  1435. rtlpriv->dm.rfpath_rxenable[0] = true;
  1436. else
  1437. rtlpriv->dm.rfpath_rxenable[0] =
  1438. rtlpriv->dm.rfpath_rxenable[1] = true;
  1439. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD, ("VersionID = 0x%4x\n",
  1440. rtlhal->version));
  1441. tmp_u1b = rtl_read_byte(rtlpriv, REG_9346CR);
  1442. if (tmp_u1b & BIT(4)) {
  1443. RT_TRACE(rtlpriv, COMP_INIT, DBG_DMESG, ("Boot from EEPROM\n"));
  1444. rtlefuse->epromtype = EEPROM_93C46;
  1445. } else {
  1446. RT_TRACE(rtlpriv, COMP_INIT, DBG_DMESG, ("Boot from EFUSE\n"));
  1447. rtlefuse->epromtype = EEPROM_BOOT_EFUSE;
  1448. }
  1449. if (tmp_u1b & BIT(5)) {
  1450. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD, ("Autoload OK\n"));
  1451. rtlefuse->autoload_failflag = false;
  1452. _rtl92ce_read_adapter_info(hw);
  1453. } else {
  1454. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG, ("Autoload ERR!!\n"));
  1455. }
  1456. _rtl92ce_hal_customized_behavior(hw);
  1457. }
  1458. void rtl92ce_update_hal_rate_table(struct ieee80211_hw *hw)
  1459. {
  1460. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1461. struct rtl_phy *rtlphy = &(rtlpriv->phy);
  1462. struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
  1463. u32 ratr_value = (u32) mac->basic_rates;
  1464. u8 *mcsrate = mac->mcs;
  1465. u8 ratr_index = 0;
  1466. u8 nmode = mac->ht_enable;
  1467. u8 mimo_ps = 1;
  1468. u16 shortgi_rate;
  1469. u32 tmp_ratr_value;
  1470. u8 curtxbw_40mhz = mac->bw_40;
  1471. u8 curshortgi_40mhz = mac->sgi_40;
  1472. u8 curshortgi_20mhz = mac->sgi_20;
  1473. enum wireless_mode wirelessmode = mac->mode;
  1474. ratr_value |= ((*(u16 *) (mcsrate))) << 12;
  1475. switch (wirelessmode) {
  1476. case WIRELESS_MODE_B:
  1477. if (ratr_value & 0x0000000c)
  1478. ratr_value &= 0x0000000d;
  1479. else
  1480. ratr_value &= 0x0000000f;
  1481. break;
  1482. case WIRELESS_MODE_G:
  1483. ratr_value &= 0x00000FF5;
  1484. break;
  1485. case WIRELESS_MODE_N_24G:
  1486. case WIRELESS_MODE_N_5G:
  1487. nmode = 1;
  1488. if (mimo_ps == 0) {
  1489. ratr_value &= 0x0007F005;
  1490. } else {
  1491. u32 ratr_mask;
  1492. if (get_rf_type(rtlphy) == RF_1T2R ||
  1493. get_rf_type(rtlphy) == RF_1T1R)
  1494. ratr_mask = 0x000ff005;
  1495. else
  1496. ratr_mask = 0x0f0ff005;
  1497. ratr_value &= ratr_mask;
  1498. }
  1499. break;
  1500. default:
  1501. if (rtlphy->rf_type == RF_1T2R)
  1502. ratr_value &= 0x000ff0ff;
  1503. else
  1504. ratr_value &= 0x0f0ff0ff;
  1505. break;
  1506. }
  1507. ratr_value &= 0x0FFFFFFF;
  1508. if (nmode && ((curtxbw_40mhz && curshortgi_40mhz) || (!curtxbw_40mhz &&
  1509. curshortgi_20mhz))) {
  1510. ratr_value |= 0x10000000;
  1511. tmp_ratr_value = (ratr_value >> 12);
  1512. for (shortgi_rate = 15; shortgi_rate > 0; shortgi_rate--) {
  1513. if ((1 << shortgi_rate) & tmp_ratr_value)
  1514. break;
  1515. }
  1516. shortgi_rate = (shortgi_rate << 12) | (shortgi_rate << 8) |
  1517. (shortgi_rate << 4) | (shortgi_rate);
  1518. }
  1519. rtl_write_dword(rtlpriv, REG_ARFR0 + ratr_index * 4, ratr_value);
  1520. RT_TRACE(rtlpriv, COMP_RATR, DBG_DMESG,
  1521. ("%x\n", rtl_read_dword(rtlpriv, REG_ARFR0)));
  1522. }
  1523. void rtl92ce_update_hal_rate_mask(struct ieee80211_hw *hw, u8 rssi_level)
  1524. {
  1525. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1526. struct rtl_phy *rtlphy = &(rtlpriv->phy);
  1527. struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
  1528. u32 ratr_bitmap = (u32) mac->basic_rates;
  1529. u8 *p_mcsrate = mac->mcs;
  1530. u8 ratr_index;
  1531. u8 curtxbw_40mhz = mac->bw_40;
  1532. u8 curshortgi_40mhz = mac->sgi_40;
  1533. u8 curshortgi_20mhz = mac->sgi_20;
  1534. enum wireless_mode wirelessmode = mac->mode;
  1535. bool shortgi = false;
  1536. u8 rate_mask[5];
  1537. u8 macid = 0;
  1538. u8 mimops = 1;
  1539. ratr_bitmap |= (p_mcsrate[1] << 20) | (p_mcsrate[0] << 12);
  1540. switch (wirelessmode) {
  1541. case WIRELESS_MODE_B:
  1542. ratr_index = RATR_INX_WIRELESS_B;
  1543. if (ratr_bitmap & 0x0000000c)
  1544. ratr_bitmap &= 0x0000000d;
  1545. else
  1546. ratr_bitmap &= 0x0000000f;
  1547. break;
  1548. case WIRELESS_MODE_G:
  1549. ratr_index = RATR_INX_WIRELESS_GB;
  1550. if (rssi_level == 1)
  1551. ratr_bitmap &= 0x00000f00;
  1552. else if (rssi_level == 2)
  1553. ratr_bitmap &= 0x00000ff0;
  1554. else
  1555. ratr_bitmap &= 0x00000ff5;
  1556. break;
  1557. case WIRELESS_MODE_A:
  1558. ratr_index = RATR_INX_WIRELESS_A;
  1559. ratr_bitmap &= 0x00000ff0;
  1560. break;
  1561. case WIRELESS_MODE_N_24G:
  1562. case WIRELESS_MODE_N_5G:
  1563. ratr_index = RATR_INX_WIRELESS_NGB;
  1564. if (mimops == 0) {
  1565. if (rssi_level == 1)
  1566. ratr_bitmap &= 0x00070000;
  1567. else if (rssi_level == 2)
  1568. ratr_bitmap &= 0x0007f000;
  1569. else
  1570. ratr_bitmap &= 0x0007f005;
  1571. } else {
  1572. if (rtlphy->rf_type == RF_1T2R ||
  1573. rtlphy->rf_type == RF_1T1R) {
  1574. if (curtxbw_40mhz) {
  1575. if (rssi_level == 1)
  1576. ratr_bitmap &= 0x000f0000;
  1577. else if (rssi_level == 2)
  1578. ratr_bitmap &= 0x000ff000;
  1579. else
  1580. ratr_bitmap &= 0x000ff015;
  1581. } else {
  1582. if (rssi_level == 1)
  1583. ratr_bitmap &= 0x000f0000;
  1584. else if (rssi_level == 2)
  1585. ratr_bitmap &= 0x000ff000;
  1586. else
  1587. ratr_bitmap &= 0x000ff005;
  1588. }
  1589. } else {
  1590. if (curtxbw_40mhz) {
  1591. if (rssi_level == 1)
  1592. ratr_bitmap &= 0x0f0f0000;
  1593. else if (rssi_level == 2)
  1594. ratr_bitmap &= 0x0f0ff000;
  1595. else
  1596. ratr_bitmap &= 0x0f0ff015;
  1597. } else {
  1598. if (rssi_level == 1)
  1599. ratr_bitmap &= 0x0f0f0000;
  1600. else if (rssi_level == 2)
  1601. ratr_bitmap &= 0x0f0ff000;
  1602. else
  1603. ratr_bitmap &= 0x0f0ff005;
  1604. }
  1605. }
  1606. }
  1607. if ((curtxbw_40mhz && curshortgi_40mhz) ||
  1608. (!curtxbw_40mhz && curshortgi_20mhz)) {
  1609. if (macid == 0)
  1610. shortgi = true;
  1611. else if (macid == 1)
  1612. shortgi = false;
  1613. }
  1614. break;
  1615. default:
  1616. ratr_index = RATR_INX_WIRELESS_NGB;
  1617. if (rtlphy->rf_type == RF_1T2R)
  1618. ratr_bitmap &= 0x000ff0ff;
  1619. else
  1620. ratr_bitmap &= 0x0f0ff0ff;
  1621. break;
  1622. }
  1623. RT_TRACE(rtlpriv, COMP_RATR, DBG_DMESG,
  1624. ("ratr_bitmap :%x\n", ratr_bitmap));
  1625. *(u32 *)&rate_mask = (ratr_bitmap & 0x0fffffff) |
  1626. (ratr_index << 28);
  1627. rate_mask[4] = macid | (shortgi ? 0x20 : 0x00) | 0x80;
  1628. RT_TRACE(rtlpriv, COMP_RATR, DBG_DMESG, ("Rate_index:%x, "
  1629. "ratr_val:%x, %x:%x:%x:%x:%x\n",
  1630. ratr_index, ratr_bitmap,
  1631. rate_mask[0], rate_mask[1],
  1632. rate_mask[2], rate_mask[3],
  1633. rate_mask[4]));
  1634. rtl92c_fill_h2c_cmd(hw, H2C_RA_MASK, 5, rate_mask);
  1635. }
  1636. void rtl92ce_update_channel_access_setting(struct ieee80211_hw *hw)
  1637. {
  1638. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1639. struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
  1640. u16 sifs_timer;
  1641. rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_SLOT_TIME,
  1642. (u8 *)&mac->slot_time);
  1643. if (!mac->ht_enable)
  1644. sifs_timer = 0x0a0a;
  1645. else
  1646. sifs_timer = 0x1010;
  1647. rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_SIFS, (u8 *)&sifs_timer);
  1648. }
  1649. bool rtl92ce_gpio_radio_on_off_checking(struct ieee80211_hw *hw, u8 * valid)
  1650. {
  1651. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1652. struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
  1653. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  1654. enum rf_pwrstate e_rfpowerstate_toset, cur_rfstate;
  1655. u8 u1tmp;
  1656. bool actuallyset = false;
  1657. unsigned long flag;
  1658. if ((rtlpci->up_first_time == 1) || (rtlpci->being_init_adapter))
  1659. return false;
  1660. if (ppsc->swrf_processing)
  1661. return false;
  1662. spin_lock_irqsave(&rtlpriv->locks.rf_ps_lock, flag);
  1663. if (ppsc->rfchange_inprogress) {
  1664. spin_unlock_irqrestore(&rtlpriv->locks.rf_ps_lock, flag);
  1665. return false;
  1666. } else {
  1667. ppsc->rfchange_inprogress = true;
  1668. spin_unlock_irqrestore(&rtlpriv->locks.rf_ps_lock, flag);
  1669. }
  1670. cur_rfstate = ppsc->rfpwr_state;
  1671. if ((ppsc->reg_rfps_level & RT_RF_OFF_LEVL_ASPM) &&
  1672. RT_IN_PS_LEVEL(ppsc, RT_RF_OFF_LEVL_ASPM)) {
  1673. rtlpriv->intf_ops->disable_aspm(hw);
  1674. RT_CLEAR_PS_LEVEL(ppsc, RT_RF_OFF_LEVL_ASPM);
  1675. }
  1676. rtl_write_byte(rtlpriv, REG_MAC_PINMUX_CFG, rtl_read_byte(rtlpriv,
  1677. REG_MAC_PINMUX_CFG)&~(BIT(3)));
  1678. u1tmp = rtl_read_byte(rtlpriv, REG_GPIO_IO_SEL);
  1679. e_rfpowerstate_toset = (u1tmp & BIT(3)) ? ERFON : ERFOFF;
  1680. if ((ppsc->hwradiooff == true) && (e_rfpowerstate_toset == ERFON)) {
  1681. RT_TRACE(rtlpriv, COMP_RF, DBG_DMESG,
  1682. ("GPIOChangeRF - HW Radio ON, RF ON\n"));
  1683. e_rfpowerstate_toset = ERFON;
  1684. ppsc->hwradiooff = false;
  1685. actuallyset = true;
  1686. } else if ((ppsc->hwradiooff == false)
  1687. && (e_rfpowerstate_toset == ERFOFF)) {
  1688. RT_TRACE(rtlpriv, COMP_RF, DBG_DMESG,
  1689. ("GPIOChangeRF - HW Radio OFF, RF OFF\n"));
  1690. e_rfpowerstate_toset = ERFOFF;
  1691. ppsc->hwradiooff = true;
  1692. actuallyset = true;
  1693. }
  1694. if (actuallyset) {
  1695. if (e_rfpowerstate_toset == ERFON) {
  1696. if ((ppsc->reg_rfps_level & RT_RF_OFF_LEVL_ASPM) &&
  1697. RT_IN_PS_LEVEL(ppsc, RT_RF_OFF_LEVL_ASPM)) {
  1698. rtlpriv->intf_ops->disable_aspm(hw);
  1699. RT_CLEAR_PS_LEVEL(ppsc, RT_RF_OFF_LEVL_ASPM);
  1700. }
  1701. }
  1702. spin_lock_irqsave(&rtlpriv->locks.rf_ps_lock, flag);
  1703. ppsc->rfchange_inprogress = false;
  1704. spin_unlock_irqrestore(&rtlpriv->locks.rf_ps_lock, flag);
  1705. if (e_rfpowerstate_toset == ERFOFF) {
  1706. if (ppsc->reg_rfps_level & RT_RF_OFF_LEVL_ASPM) {
  1707. rtlpriv->intf_ops->enable_aspm(hw);
  1708. RT_SET_PS_LEVEL(ppsc, RT_RF_OFF_LEVL_ASPM);
  1709. }
  1710. }
  1711. } else if (e_rfpowerstate_toset == ERFOFF || cur_rfstate == ERFOFF) {
  1712. if (ppsc->reg_rfps_level & RT_RF_OFF_LEVL_HALT_NIC)
  1713. RT_SET_PS_LEVEL(ppsc, RT_RF_OFF_LEVL_HALT_NIC);
  1714. if (ppsc->reg_rfps_level & RT_RF_OFF_LEVL_ASPM) {
  1715. rtlpriv->intf_ops->enable_aspm(hw);
  1716. RT_SET_PS_LEVEL(ppsc, RT_RF_OFF_LEVL_ASPM);
  1717. }
  1718. spin_lock_irqsave(&rtlpriv->locks.rf_ps_lock, flag);
  1719. ppsc->rfchange_inprogress = false;
  1720. spin_unlock_irqrestore(&rtlpriv->locks.rf_ps_lock, flag);
  1721. } else {
  1722. spin_lock_irqsave(&rtlpriv->locks.rf_ps_lock, flag);
  1723. ppsc->rfchange_inprogress = false;
  1724. spin_unlock_irqrestore(&rtlpriv->locks.rf_ps_lock, flag);
  1725. }
  1726. *valid = 1;
  1727. return !ppsc->hwradiooff;
  1728. }
  1729. void rtl92ce_set_key(struct ieee80211_hw *hw, u32 key_index,
  1730. u8 *p_macaddr, bool is_group, u8 enc_algo,
  1731. bool is_wepkey, bool clear_all)
  1732. {
  1733. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1734. struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
  1735. struct rtl_efuse *rtlefuse = rtl_efuse(rtl_priv(hw));
  1736. u8 *macaddr = p_macaddr;
  1737. u32 entry_id = 0;
  1738. bool is_pairwise = false;
  1739. static u8 cam_const_addr[4][6] = {
  1740. {0x00, 0x00, 0x00, 0x00, 0x00, 0x00},
  1741. {0x00, 0x00, 0x00, 0x00, 0x00, 0x01},
  1742. {0x00, 0x00, 0x00, 0x00, 0x00, 0x02},
  1743. {0x00, 0x00, 0x00, 0x00, 0x00, 0x03}
  1744. };
  1745. static u8 cam_const_broad[] = {
  1746. 0xff, 0xff, 0xff, 0xff, 0xff, 0xff
  1747. };
  1748. if (clear_all) {
  1749. u8 idx = 0;
  1750. u8 cam_offset = 0;
  1751. u8 clear_number = 5;
  1752. RT_TRACE(rtlpriv, COMP_SEC, DBG_DMESG, ("clear_all\n"));
  1753. for (idx = 0; idx < clear_number; idx++) {
  1754. rtl_cam_mark_invalid(hw, cam_offset + idx);
  1755. rtl_cam_empty_entry(hw, cam_offset + idx);
  1756. if (idx < 5) {
  1757. memset(rtlpriv->sec.key_buf[idx], 0,
  1758. MAX_KEY_LEN);
  1759. rtlpriv->sec.key_len[idx] = 0;
  1760. }
  1761. }
  1762. } else {
  1763. switch (enc_algo) {
  1764. case WEP40_ENCRYPTION:
  1765. enc_algo = CAM_WEP40;
  1766. break;
  1767. case WEP104_ENCRYPTION:
  1768. enc_algo = CAM_WEP104;
  1769. break;
  1770. case TKIP_ENCRYPTION:
  1771. enc_algo = CAM_TKIP;
  1772. break;
  1773. case AESCCMP_ENCRYPTION:
  1774. enc_algo = CAM_AES;
  1775. break;
  1776. default:
  1777. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG, ("switch case "
  1778. "not process\n"));
  1779. enc_algo = CAM_TKIP;
  1780. break;
  1781. }
  1782. if (is_wepkey || rtlpriv->sec.use_defaultkey) {
  1783. macaddr = cam_const_addr[key_index];
  1784. entry_id = key_index;
  1785. } else {
  1786. if (is_group) {
  1787. macaddr = cam_const_broad;
  1788. entry_id = key_index;
  1789. } else {
  1790. key_index = PAIRWISE_KEYIDX;
  1791. entry_id = CAM_PAIRWISE_KEY_POSITION;
  1792. is_pairwise = true;
  1793. }
  1794. }
  1795. if (rtlpriv->sec.key_len[key_index] == 0) {
  1796. RT_TRACE(rtlpriv, COMP_SEC, DBG_DMESG,
  1797. ("delete one entry\n"));
  1798. rtl_cam_delete_one_entry(hw, p_macaddr, entry_id);
  1799. } else {
  1800. RT_TRACE(rtlpriv, COMP_SEC, DBG_LOUD,
  1801. ("The insert KEY length is %d\n",
  1802. rtlpriv->sec.key_len[PAIRWISE_KEYIDX]));
  1803. RT_TRACE(rtlpriv, COMP_SEC, DBG_LOUD,
  1804. ("The insert KEY is %x %x\n",
  1805. rtlpriv->sec.key_buf[0][0],
  1806. rtlpriv->sec.key_buf[0][1]));
  1807. RT_TRACE(rtlpriv, COMP_SEC, DBG_DMESG,
  1808. ("add one entry\n"));
  1809. if (is_pairwise) {
  1810. RT_PRINT_DATA(rtlpriv, COMP_SEC, DBG_LOUD,
  1811. "Pairwiase Key content :",
  1812. rtlpriv->sec.pairwise_key,
  1813. rtlpriv->sec.
  1814. key_len[PAIRWISE_KEYIDX]);
  1815. RT_TRACE(rtlpriv, COMP_SEC, DBG_DMESG,
  1816. ("set Pairwiase key\n"));
  1817. rtl_cam_add_one_entry(hw, macaddr, key_index,
  1818. entry_id, enc_algo,
  1819. CAM_CONFIG_NO_USEDK,
  1820. rtlpriv->sec.
  1821. key_buf[key_index]);
  1822. } else {
  1823. RT_TRACE(rtlpriv, COMP_SEC, DBG_DMESG,
  1824. ("set group key\n"));
  1825. if (mac->opmode == NL80211_IFTYPE_ADHOC) {
  1826. rtl_cam_add_one_entry(hw,
  1827. rtlefuse->dev_addr,
  1828. PAIRWISE_KEYIDX,
  1829. CAM_PAIRWISE_KEY_POSITION,
  1830. enc_algo,
  1831. CAM_CONFIG_NO_USEDK,
  1832. rtlpriv->sec.key_buf
  1833. [entry_id]);
  1834. }
  1835. rtl_cam_add_one_entry(hw, macaddr, key_index,
  1836. entry_id, enc_algo,
  1837. CAM_CONFIG_NO_USEDK,
  1838. rtlpriv->sec.key_buf[entry_id]);
  1839. }
  1840. }
  1841. }
  1842. }