rt2800lib.c 135 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091
  1. /*
  2. Copyright (C) 2010 Willow Garage <http://www.willowgarage.com>
  3. Copyright (C) 2010 Ivo van Doorn <IvDoorn@gmail.com>
  4. Copyright (C) 2009 Bartlomiej Zolnierkiewicz <bzolnier@gmail.com>
  5. Copyright (C) 2009 Gertjan van Wingerde <gwingerde@gmail.com>
  6. Based on the original rt2800pci.c and rt2800usb.c.
  7. Copyright (C) 2009 Alban Browaeys <prahal@yahoo.com>
  8. Copyright (C) 2009 Felix Fietkau <nbd@openwrt.org>
  9. Copyright (C) 2009 Luis Correia <luis.f.correia@gmail.com>
  10. Copyright (C) 2009 Mattias Nissler <mattias.nissler@gmx.de>
  11. Copyright (C) 2009 Mark Asselstine <asselsm@gmail.com>
  12. Copyright (C) 2009 Xose Vazquez Perez <xose.vazquez@gmail.com>
  13. <http://rt2x00.serialmonkey.com>
  14. This program is free software; you can redistribute it and/or modify
  15. it under the terms of the GNU General Public License as published by
  16. the Free Software Foundation; either version 2 of the License, or
  17. (at your option) any later version.
  18. This program is distributed in the hope that it will be useful,
  19. but WITHOUT ANY WARRANTY; without even the implied warranty of
  20. MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  21. GNU General Public License for more details.
  22. You should have received a copy of the GNU General Public License
  23. along with this program; if not, write to the
  24. Free Software Foundation, Inc.,
  25. 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA.
  26. */
  27. /*
  28. Module: rt2800lib
  29. Abstract: rt2800 generic device routines.
  30. */
  31. #include <linux/crc-ccitt.h>
  32. #include <linux/kernel.h>
  33. #include <linux/module.h>
  34. #include <linux/slab.h>
  35. #include "rt2x00.h"
  36. #include "rt2800lib.h"
  37. #include "rt2800.h"
  38. /*
  39. * Register access.
  40. * All access to the CSR registers will go through the methods
  41. * rt2800_register_read and rt2800_register_write.
  42. * BBP and RF register require indirect register access,
  43. * and use the CSR registers BBPCSR and RFCSR to achieve this.
  44. * These indirect registers work with busy bits,
  45. * and we will try maximal REGISTER_BUSY_COUNT times to access
  46. * the register while taking a REGISTER_BUSY_DELAY us delay
  47. * between each attampt. When the busy bit is still set at that time,
  48. * the access attempt is considered to have failed,
  49. * and we will print an error.
  50. * The _lock versions must be used if you already hold the csr_mutex
  51. */
  52. #define WAIT_FOR_BBP(__dev, __reg) \
  53. rt2800_regbusy_read((__dev), BBP_CSR_CFG, BBP_CSR_CFG_BUSY, (__reg))
  54. #define WAIT_FOR_RFCSR(__dev, __reg) \
  55. rt2800_regbusy_read((__dev), RF_CSR_CFG, RF_CSR_CFG_BUSY, (__reg))
  56. #define WAIT_FOR_RF(__dev, __reg) \
  57. rt2800_regbusy_read((__dev), RF_CSR_CFG0, RF_CSR_CFG0_BUSY, (__reg))
  58. #define WAIT_FOR_MCU(__dev, __reg) \
  59. rt2800_regbusy_read((__dev), H2M_MAILBOX_CSR, \
  60. H2M_MAILBOX_CSR_OWNER, (__reg))
  61. static inline bool rt2800_is_305x_soc(struct rt2x00_dev *rt2x00dev)
  62. {
  63. /* check for rt2872 on SoC */
  64. if (!rt2x00_is_soc(rt2x00dev) ||
  65. !rt2x00_rt(rt2x00dev, RT2872))
  66. return false;
  67. /* we know for sure that these rf chipsets are used on rt305x boards */
  68. if (rt2x00_rf(rt2x00dev, RF3020) ||
  69. rt2x00_rf(rt2x00dev, RF3021) ||
  70. rt2x00_rf(rt2x00dev, RF3022))
  71. return true;
  72. NOTICE(rt2x00dev, "Unknown RF chipset on rt305x\n");
  73. return false;
  74. }
  75. static void rt2800_bbp_write(struct rt2x00_dev *rt2x00dev,
  76. const unsigned int word, const u8 value)
  77. {
  78. u32 reg;
  79. mutex_lock(&rt2x00dev->csr_mutex);
  80. /*
  81. * Wait until the BBP becomes available, afterwards we
  82. * can safely write the new data into the register.
  83. */
  84. if (WAIT_FOR_BBP(rt2x00dev, &reg)) {
  85. reg = 0;
  86. rt2x00_set_field32(&reg, BBP_CSR_CFG_VALUE, value);
  87. rt2x00_set_field32(&reg, BBP_CSR_CFG_REGNUM, word);
  88. rt2x00_set_field32(&reg, BBP_CSR_CFG_BUSY, 1);
  89. rt2x00_set_field32(&reg, BBP_CSR_CFG_READ_CONTROL, 0);
  90. rt2x00_set_field32(&reg, BBP_CSR_CFG_BBP_RW_MODE, 1);
  91. rt2800_register_write_lock(rt2x00dev, BBP_CSR_CFG, reg);
  92. }
  93. mutex_unlock(&rt2x00dev->csr_mutex);
  94. }
  95. static void rt2800_bbp_read(struct rt2x00_dev *rt2x00dev,
  96. const unsigned int word, u8 *value)
  97. {
  98. u32 reg;
  99. mutex_lock(&rt2x00dev->csr_mutex);
  100. /*
  101. * Wait until the BBP becomes available, afterwards we
  102. * can safely write the read request into the register.
  103. * After the data has been written, we wait until hardware
  104. * returns the correct value, if at any time the register
  105. * doesn't become available in time, reg will be 0xffffffff
  106. * which means we return 0xff to the caller.
  107. */
  108. if (WAIT_FOR_BBP(rt2x00dev, &reg)) {
  109. reg = 0;
  110. rt2x00_set_field32(&reg, BBP_CSR_CFG_REGNUM, word);
  111. rt2x00_set_field32(&reg, BBP_CSR_CFG_BUSY, 1);
  112. rt2x00_set_field32(&reg, BBP_CSR_CFG_READ_CONTROL, 1);
  113. rt2x00_set_field32(&reg, BBP_CSR_CFG_BBP_RW_MODE, 1);
  114. rt2800_register_write_lock(rt2x00dev, BBP_CSR_CFG, reg);
  115. WAIT_FOR_BBP(rt2x00dev, &reg);
  116. }
  117. *value = rt2x00_get_field32(reg, BBP_CSR_CFG_VALUE);
  118. mutex_unlock(&rt2x00dev->csr_mutex);
  119. }
  120. static void rt2800_rfcsr_write(struct rt2x00_dev *rt2x00dev,
  121. const unsigned int word, const u8 value)
  122. {
  123. u32 reg;
  124. mutex_lock(&rt2x00dev->csr_mutex);
  125. /*
  126. * Wait until the RFCSR becomes available, afterwards we
  127. * can safely write the new data into the register.
  128. */
  129. if (WAIT_FOR_RFCSR(rt2x00dev, &reg)) {
  130. reg = 0;
  131. rt2x00_set_field32(&reg, RF_CSR_CFG_DATA, value);
  132. rt2x00_set_field32(&reg, RF_CSR_CFG_REGNUM, word);
  133. rt2x00_set_field32(&reg, RF_CSR_CFG_WRITE, 1);
  134. rt2x00_set_field32(&reg, RF_CSR_CFG_BUSY, 1);
  135. rt2800_register_write_lock(rt2x00dev, RF_CSR_CFG, reg);
  136. }
  137. mutex_unlock(&rt2x00dev->csr_mutex);
  138. }
  139. static void rt2800_rfcsr_read(struct rt2x00_dev *rt2x00dev,
  140. const unsigned int word, u8 *value)
  141. {
  142. u32 reg;
  143. mutex_lock(&rt2x00dev->csr_mutex);
  144. /*
  145. * Wait until the RFCSR becomes available, afterwards we
  146. * can safely write the read request into the register.
  147. * After the data has been written, we wait until hardware
  148. * returns the correct value, if at any time the register
  149. * doesn't become available in time, reg will be 0xffffffff
  150. * which means we return 0xff to the caller.
  151. */
  152. if (WAIT_FOR_RFCSR(rt2x00dev, &reg)) {
  153. reg = 0;
  154. rt2x00_set_field32(&reg, RF_CSR_CFG_REGNUM, word);
  155. rt2x00_set_field32(&reg, RF_CSR_CFG_WRITE, 0);
  156. rt2x00_set_field32(&reg, RF_CSR_CFG_BUSY, 1);
  157. rt2800_register_write_lock(rt2x00dev, RF_CSR_CFG, reg);
  158. WAIT_FOR_RFCSR(rt2x00dev, &reg);
  159. }
  160. *value = rt2x00_get_field32(reg, RF_CSR_CFG_DATA);
  161. mutex_unlock(&rt2x00dev->csr_mutex);
  162. }
  163. static void rt2800_rf_write(struct rt2x00_dev *rt2x00dev,
  164. const unsigned int word, const u32 value)
  165. {
  166. u32 reg;
  167. mutex_lock(&rt2x00dev->csr_mutex);
  168. /*
  169. * Wait until the RF becomes available, afterwards we
  170. * can safely write the new data into the register.
  171. */
  172. if (WAIT_FOR_RF(rt2x00dev, &reg)) {
  173. reg = 0;
  174. rt2x00_set_field32(&reg, RF_CSR_CFG0_REG_VALUE_BW, value);
  175. rt2x00_set_field32(&reg, RF_CSR_CFG0_STANDBYMODE, 0);
  176. rt2x00_set_field32(&reg, RF_CSR_CFG0_SEL, 0);
  177. rt2x00_set_field32(&reg, RF_CSR_CFG0_BUSY, 1);
  178. rt2800_register_write_lock(rt2x00dev, RF_CSR_CFG0, reg);
  179. rt2x00_rf_write(rt2x00dev, word, value);
  180. }
  181. mutex_unlock(&rt2x00dev->csr_mutex);
  182. }
  183. void rt2800_mcu_request(struct rt2x00_dev *rt2x00dev,
  184. const u8 command, const u8 token,
  185. const u8 arg0, const u8 arg1)
  186. {
  187. u32 reg;
  188. /*
  189. * SOC devices don't support MCU requests.
  190. */
  191. if (rt2x00_is_soc(rt2x00dev))
  192. return;
  193. mutex_lock(&rt2x00dev->csr_mutex);
  194. /*
  195. * Wait until the MCU becomes available, afterwards we
  196. * can safely write the new data into the register.
  197. */
  198. if (WAIT_FOR_MCU(rt2x00dev, &reg)) {
  199. rt2x00_set_field32(&reg, H2M_MAILBOX_CSR_OWNER, 1);
  200. rt2x00_set_field32(&reg, H2M_MAILBOX_CSR_CMD_TOKEN, token);
  201. rt2x00_set_field32(&reg, H2M_MAILBOX_CSR_ARG0, arg0);
  202. rt2x00_set_field32(&reg, H2M_MAILBOX_CSR_ARG1, arg1);
  203. rt2800_register_write_lock(rt2x00dev, H2M_MAILBOX_CSR, reg);
  204. reg = 0;
  205. rt2x00_set_field32(&reg, HOST_CMD_CSR_HOST_COMMAND, command);
  206. rt2800_register_write_lock(rt2x00dev, HOST_CMD_CSR, reg);
  207. }
  208. mutex_unlock(&rt2x00dev->csr_mutex);
  209. }
  210. EXPORT_SYMBOL_GPL(rt2800_mcu_request);
  211. int rt2800_wait_csr_ready(struct rt2x00_dev *rt2x00dev)
  212. {
  213. unsigned int i = 0;
  214. u32 reg;
  215. for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
  216. rt2800_register_read(rt2x00dev, MAC_CSR0, &reg);
  217. if (reg && reg != ~0)
  218. return 0;
  219. msleep(1);
  220. }
  221. ERROR(rt2x00dev, "Unstable hardware.\n");
  222. return -EBUSY;
  223. }
  224. EXPORT_SYMBOL_GPL(rt2800_wait_csr_ready);
  225. int rt2800_wait_wpdma_ready(struct rt2x00_dev *rt2x00dev)
  226. {
  227. unsigned int i;
  228. u32 reg;
  229. /*
  230. * Some devices are really slow to respond here. Wait a whole second
  231. * before timing out.
  232. */
  233. for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
  234. rt2800_register_read(rt2x00dev, WPDMA_GLO_CFG, &reg);
  235. if (!rt2x00_get_field32(reg, WPDMA_GLO_CFG_TX_DMA_BUSY) &&
  236. !rt2x00_get_field32(reg, WPDMA_GLO_CFG_RX_DMA_BUSY))
  237. return 0;
  238. msleep(10);
  239. }
  240. ERROR(rt2x00dev, "WPDMA TX/RX busy, aborting.\n");
  241. return -EACCES;
  242. }
  243. EXPORT_SYMBOL_GPL(rt2800_wait_wpdma_ready);
  244. static bool rt2800_check_firmware_crc(const u8 *data, const size_t len)
  245. {
  246. u16 fw_crc;
  247. u16 crc;
  248. /*
  249. * The last 2 bytes in the firmware array are the crc checksum itself,
  250. * this means that we should never pass those 2 bytes to the crc
  251. * algorithm.
  252. */
  253. fw_crc = (data[len - 2] << 8 | data[len - 1]);
  254. /*
  255. * Use the crc ccitt algorithm.
  256. * This will return the same value as the legacy driver which
  257. * used bit ordering reversion on the both the firmware bytes
  258. * before input input as well as on the final output.
  259. * Obviously using crc ccitt directly is much more efficient.
  260. */
  261. crc = crc_ccitt(~0, data, len - 2);
  262. /*
  263. * There is a small difference between the crc-itu-t + bitrev and
  264. * the crc-ccitt crc calculation. In the latter method the 2 bytes
  265. * will be swapped, use swab16 to convert the crc to the correct
  266. * value.
  267. */
  268. crc = swab16(crc);
  269. return fw_crc == crc;
  270. }
  271. int rt2800_check_firmware(struct rt2x00_dev *rt2x00dev,
  272. const u8 *data, const size_t len)
  273. {
  274. size_t offset = 0;
  275. size_t fw_len;
  276. bool multiple;
  277. /*
  278. * PCI(e) & SOC devices require firmware with a length
  279. * of 8kb. USB devices require firmware files with a length
  280. * of 4kb. Certain USB chipsets however require different firmware,
  281. * which Ralink only provides attached to the original firmware
  282. * file. Thus for USB devices, firmware files have a length
  283. * which is a multiple of 4kb.
  284. */
  285. if (rt2x00_is_usb(rt2x00dev)) {
  286. fw_len = 4096;
  287. multiple = true;
  288. } else {
  289. fw_len = 8192;
  290. multiple = true;
  291. }
  292. /*
  293. * Validate the firmware length
  294. */
  295. if (len != fw_len && (!multiple || (len % fw_len) != 0))
  296. return FW_BAD_LENGTH;
  297. /*
  298. * Check if the chipset requires one of the upper parts
  299. * of the firmware.
  300. */
  301. if (rt2x00_is_usb(rt2x00dev) &&
  302. !rt2x00_rt(rt2x00dev, RT2860) &&
  303. !rt2x00_rt(rt2x00dev, RT2872) &&
  304. !rt2x00_rt(rt2x00dev, RT3070) &&
  305. ((len / fw_len) == 1))
  306. return FW_BAD_VERSION;
  307. /*
  308. * 8kb firmware files must be checked as if it were
  309. * 2 separate firmware files.
  310. */
  311. while (offset < len) {
  312. if (!rt2800_check_firmware_crc(data + offset, fw_len))
  313. return FW_BAD_CRC;
  314. offset += fw_len;
  315. }
  316. return FW_OK;
  317. }
  318. EXPORT_SYMBOL_GPL(rt2800_check_firmware);
  319. int rt2800_load_firmware(struct rt2x00_dev *rt2x00dev,
  320. const u8 *data, const size_t len)
  321. {
  322. unsigned int i;
  323. u32 reg;
  324. /*
  325. * If driver doesn't wake up firmware here,
  326. * rt2800_load_firmware will hang forever when interface is up again.
  327. */
  328. rt2800_register_write(rt2x00dev, AUTOWAKEUP_CFG, 0x00000000);
  329. /*
  330. * Wait for stable hardware.
  331. */
  332. if (rt2800_wait_csr_ready(rt2x00dev))
  333. return -EBUSY;
  334. if (rt2x00_is_pci(rt2x00dev)) {
  335. if (rt2x00_rt(rt2x00dev, RT5390)) {
  336. rt2800_register_read(rt2x00dev, AUX_CTRL, &reg);
  337. rt2x00_set_field32(&reg, AUX_CTRL_FORCE_PCIE_CLK, 1);
  338. rt2x00_set_field32(&reg, AUX_CTRL_WAKE_PCIE_EN, 1);
  339. rt2800_register_write(rt2x00dev, AUX_CTRL, reg);
  340. }
  341. rt2800_register_write(rt2x00dev, PWR_PIN_CFG, 0x00000002);
  342. }
  343. /*
  344. * Disable DMA, will be reenabled later when enabling
  345. * the radio.
  346. */
  347. rt2800_register_read(rt2x00dev, WPDMA_GLO_CFG, &reg);
  348. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_ENABLE_TX_DMA, 0);
  349. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_TX_DMA_BUSY, 0);
  350. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_ENABLE_RX_DMA, 0);
  351. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_RX_DMA_BUSY, 0);
  352. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_TX_WRITEBACK_DONE, 1);
  353. rt2800_register_write(rt2x00dev, WPDMA_GLO_CFG, reg);
  354. /*
  355. * Write firmware to the device.
  356. */
  357. rt2800_drv_write_firmware(rt2x00dev, data, len);
  358. /*
  359. * Wait for device to stabilize.
  360. */
  361. for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
  362. rt2800_register_read(rt2x00dev, PBF_SYS_CTRL, &reg);
  363. if (rt2x00_get_field32(reg, PBF_SYS_CTRL_READY))
  364. break;
  365. msleep(1);
  366. }
  367. if (i == REGISTER_BUSY_COUNT) {
  368. ERROR(rt2x00dev, "PBF system register not ready.\n");
  369. return -EBUSY;
  370. }
  371. /*
  372. * Initialize firmware.
  373. */
  374. rt2800_register_write(rt2x00dev, H2M_BBP_AGENT, 0);
  375. rt2800_register_write(rt2x00dev, H2M_MAILBOX_CSR, 0);
  376. msleep(1);
  377. return 0;
  378. }
  379. EXPORT_SYMBOL_GPL(rt2800_load_firmware);
  380. void rt2800_write_tx_data(struct queue_entry *entry,
  381. struct txentry_desc *txdesc)
  382. {
  383. __le32 *txwi = rt2800_drv_get_txwi(entry);
  384. u32 word;
  385. /*
  386. * Initialize TX Info descriptor
  387. */
  388. rt2x00_desc_read(txwi, 0, &word);
  389. rt2x00_set_field32(&word, TXWI_W0_FRAG,
  390. test_bit(ENTRY_TXD_MORE_FRAG, &txdesc->flags));
  391. rt2x00_set_field32(&word, TXWI_W0_MIMO_PS,
  392. test_bit(ENTRY_TXD_HT_MIMO_PS, &txdesc->flags));
  393. rt2x00_set_field32(&word, TXWI_W0_CF_ACK, 0);
  394. rt2x00_set_field32(&word, TXWI_W0_TS,
  395. test_bit(ENTRY_TXD_REQ_TIMESTAMP, &txdesc->flags));
  396. rt2x00_set_field32(&word, TXWI_W0_AMPDU,
  397. test_bit(ENTRY_TXD_HT_AMPDU, &txdesc->flags));
  398. rt2x00_set_field32(&word, TXWI_W0_MPDU_DENSITY, txdesc->mpdu_density);
  399. rt2x00_set_field32(&word, TXWI_W0_TX_OP, txdesc->txop);
  400. rt2x00_set_field32(&word, TXWI_W0_MCS, txdesc->mcs);
  401. rt2x00_set_field32(&word, TXWI_W0_BW,
  402. test_bit(ENTRY_TXD_HT_BW_40, &txdesc->flags));
  403. rt2x00_set_field32(&word, TXWI_W0_SHORT_GI,
  404. test_bit(ENTRY_TXD_HT_SHORT_GI, &txdesc->flags));
  405. rt2x00_set_field32(&word, TXWI_W0_STBC, txdesc->stbc);
  406. rt2x00_set_field32(&word, TXWI_W0_PHYMODE, txdesc->rate_mode);
  407. rt2x00_desc_write(txwi, 0, word);
  408. rt2x00_desc_read(txwi, 1, &word);
  409. rt2x00_set_field32(&word, TXWI_W1_ACK,
  410. test_bit(ENTRY_TXD_ACK, &txdesc->flags));
  411. rt2x00_set_field32(&word, TXWI_W1_NSEQ,
  412. test_bit(ENTRY_TXD_GENERATE_SEQ, &txdesc->flags));
  413. rt2x00_set_field32(&word, TXWI_W1_BW_WIN_SIZE, txdesc->ba_size);
  414. rt2x00_set_field32(&word, TXWI_W1_WIRELESS_CLI_ID,
  415. test_bit(ENTRY_TXD_ENCRYPT, &txdesc->flags) ?
  416. txdesc->key_idx : 0xff);
  417. rt2x00_set_field32(&word, TXWI_W1_MPDU_TOTAL_BYTE_COUNT,
  418. txdesc->length);
  419. rt2x00_set_field32(&word, TXWI_W1_PACKETID_QUEUE, entry->queue->qid);
  420. rt2x00_set_field32(&word, TXWI_W1_PACKETID_ENTRY, (entry->entry_idx % 3) + 1);
  421. rt2x00_desc_write(txwi, 1, word);
  422. /*
  423. * Always write 0 to IV/EIV fields, hardware will insert the IV
  424. * from the IVEIV register when TXD_W3_WIV is set to 0.
  425. * When TXD_W3_WIV is set to 1 it will use the IV data
  426. * from the descriptor. The TXWI_W1_WIRELESS_CLI_ID indicates which
  427. * crypto entry in the registers should be used to encrypt the frame.
  428. */
  429. _rt2x00_desc_write(txwi, 2, 0 /* skbdesc->iv[0] */);
  430. _rt2x00_desc_write(txwi, 3, 0 /* skbdesc->iv[1] */);
  431. }
  432. EXPORT_SYMBOL_GPL(rt2800_write_tx_data);
  433. static int rt2800_agc_to_rssi(struct rt2x00_dev *rt2x00dev, u32 rxwi_w2)
  434. {
  435. int rssi0 = rt2x00_get_field32(rxwi_w2, RXWI_W2_RSSI0);
  436. int rssi1 = rt2x00_get_field32(rxwi_w2, RXWI_W2_RSSI1);
  437. int rssi2 = rt2x00_get_field32(rxwi_w2, RXWI_W2_RSSI2);
  438. u16 eeprom;
  439. u8 offset0;
  440. u8 offset1;
  441. u8 offset2;
  442. if (rt2x00dev->curr_band == IEEE80211_BAND_2GHZ) {
  443. rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_BG, &eeprom);
  444. offset0 = rt2x00_get_field16(eeprom, EEPROM_RSSI_BG_OFFSET0);
  445. offset1 = rt2x00_get_field16(eeprom, EEPROM_RSSI_BG_OFFSET1);
  446. rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_BG2, &eeprom);
  447. offset2 = rt2x00_get_field16(eeprom, EEPROM_RSSI_BG2_OFFSET2);
  448. } else {
  449. rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_A, &eeprom);
  450. offset0 = rt2x00_get_field16(eeprom, EEPROM_RSSI_A_OFFSET0);
  451. offset1 = rt2x00_get_field16(eeprom, EEPROM_RSSI_A_OFFSET1);
  452. rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_A2, &eeprom);
  453. offset2 = rt2x00_get_field16(eeprom, EEPROM_RSSI_A2_OFFSET2);
  454. }
  455. /*
  456. * Convert the value from the descriptor into the RSSI value
  457. * If the value in the descriptor is 0, it is considered invalid
  458. * and the default (extremely low) rssi value is assumed
  459. */
  460. rssi0 = (rssi0) ? (-12 - offset0 - rt2x00dev->lna_gain - rssi0) : -128;
  461. rssi1 = (rssi1) ? (-12 - offset1 - rt2x00dev->lna_gain - rssi1) : -128;
  462. rssi2 = (rssi2) ? (-12 - offset2 - rt2x00dev->lna_gain - rssi2) : -128;
  463. /*
  464. * mac80211 only accepts a single RSSI value. Calculating the
  465. * average doesn't deliver a fair answer either since -60:-60 would
  466. * be considered equally good as -50:-70 while the second is the one
  467. * which gives less energy...
  468. */
  469. rssi0 = max(rssi0, rssi1);
  470. return max(rssi0, rssi2);
  471. }
  472. void rt2800_process_rxwi(struct queue_entry *entry,
  473. struct rxdone_entry_desc *rxdesc)
  474. {
  475. __le32 *rxwi = (__le32 *) entry->skb->data;
  476. u32 word;
  477. rt2x00_desc_read(rxwi, 0, &word);
  478. rxdesc->cipher = rt2x00_get_field32(word, RXWI_W0_UDF);
  479. rxdesc->size = rt2x00_get_field32(word, RXWI_W0_MPDU_TOTAL_BYTE_COUNT);
  480. rt2x00_desc_read(rxwi, 1, &word);
  481. if (rt2x00_get_field32(word, RXWI_W1_SHORT_GI))
  482. rxdesc->flags |= RX_FLAG_SHORT_GI;
  483. if (rt2x00_get_field32(word, RXWI_W1_BW))
  484. rxdesc->flags |= RX_FLAG_40MHZ;
  485. /*
  486. * Detect RX rate, always use MCS as signal type.
  487. */
  488. rxdesc->dev_flags |= RXDONE_SIGNAL_MCS;
  489. rxdesc->signal = rt2x00_get_field32(word, RXWI_W1_MCS);
  490. rxdesc->rate_mode = rt2x00_get_field32(word, RXWI_W1_PHYMODE);
  491. /*
  492. * Mask of 0x8 bit to remove the short preamble flag.
  493. */
  494. if (rxdesc->rate_mode == RATE_MODE_CCK)
  495. rxdesc->signal &= ~0x8;
  496. rt2x00_desc_read(rxwi, 2, &word);
  497. /*
  498. * Convert descriptor AGC value to RSSI value.
  499. */
  500. rxdesc->rssi = rt2800_agc_to_rssi(entry->queue->rt2x00dev, word);
  501. /*
  502. * Remove RXWI descriptor from start of buffer.
  503. */
  504. skb_pull(entry->skb, RXWI_DESC_SIZE);
  505. }
  506. EXPORT_SYMBOL_GPL(rt2800_process_rxwi);
  507. static bool rt2800_txdone_entry_check(struct queue_entry *entry, u32 reg)
  508. {
  509. __le32 *txwi;
  510. u32 word;
  511. int wcid, ack, pid;
  512. int tx_wcid, tx_ack, tx_pid;
  513. wcid = rt2x00_get_field32(reg, TX_STA_FIFO_WCID);
  514. ack = rt2x00_get_field32(reg, TX_STA_FIFO_TX_ACK_REQUIRED);
  515. pid = rt2x00_get_field32(reg, TX_STA_FIFO_PID_TYPE);
  516. /*
  517. * This frames has returned with an IO error,
  518. * so the status report is not intended for this
  519. * frame.
  520. */
  521. if (test_bit(ENTRY_DATA_IO_FAILED, &entry->flags)) {
  522. rt2x00lib_txdone_noinfo(entry, TXDONE_FAILURE);
  523. return false;
  524. }
  525. /*
  526. * Validate if this TX status report is intended for
  527. * this entry by comparing the WCID/ACK/PID fields.
  528. */
  529. txwi = rt2800_drv_get_txwi(entry);
  530. rt2x00_desc_read(txwi, 1, &word);
  531. tx_wcid = rt2x00_get_field32(word, TXWI_W1_WIRELESS_CLI_ID);
  532. tx_ack = rt2x00_get_field32(word, TXWI_W1_ACK);
  533. tx_pid = rt2x00_get_field32(word, TXWI_W1_PACKETID);
  534. if ((wcid != tx_wcid) || (ack != tx_ack) || (pid != tx_pid)) {
  535. WARNING(entry->queue->rt2x00dev,
  536. "TX status report missed for queue %d entry %d\n",
  537. entry->queue->qid, entry->entry_idx);
  538. rt2x00lib_txdone_noinfo(entry, TXDONE_UNKNOWN);
  539. return false;
  540. }
  541. return true;
  542. }
  543. void rt2800_txdone_entry(struct queue_entry *entry, u32 status)
  544. {
  545. struct rt2x00_dev *rt2x00dev = entry->queue->rt2x00dev;
  546. struct skb_frame_desc *skbdesc = get_skb_frame_desc(entry->skb);
  547. struct txdone_entry_desc txdesc;
  548. u32 word;
  549. u16 mcs, real_mcs;
  550. int aggr, ampdu;
  551. __le32 *txwi;
  552. /*
  553. * Obtain the status about this packet.
  554. */
  555. txdesc.flags = 0;
  556. txwi = rt2800_drv_get_txwi(entry);
  557. rt2x00_desc_read(txwi, 0, &word);
  558. mcs = rt2x00_get_field32(word, TXWI_W0_MCS);
  559. ampdu = rt2x00_get_field32(word, TXWI_W0_AMPDU);
  560. real_mcs = rt2x00_get_field32(status, TX_STA_FIFO_MCS);
  561. aggr = rt2x00_get_field32(status, TX_STA_FIFO_TX_AGGRE);
  562. /*
  563. * If a frame was meant to be sent as a single non-aggregated MPDU
  564. * but ended up in an aggregate the used tx rate doesn't correlate
  565. * with the one specified in the TXWI as the whole aggregate is sent
  566. * with the same rate.
  567. *
  568. * For example: two frames are sent to rt2x00, the first one sets
  569. * AMPDU=1 and requests MCS7 whereas the second frame sets AMDPU=0
  570. * and requests MCS15. If the hw aggregates both frames into one
  571. * AMDPU the tx status for both frames will contain MCS7 although
  572. * the frame was sent successfully.
  573. *
  574. * Hence, replace the requested rate with the real tx rate to not
  575. * confuse the rate control algortihm by providing clearly wrong
  576. * data.
  577. */
  578. if (aggr == 1 && ampdu == 0 && real_mcs != mcs) {
  579. skbdesc->tx_rate_idx = real_mcs;
  580. mcs = real_mcs;
  581. }
  582. /*
  583. * Ralink has a retry mechanism using a global fallback
  584. * table. We setup this fallback table to try the immediate
  585. * lower rate for all rates. In the TX_STA_FIFO, the MCS field
  586. * always contains the MCS used for the last transmission, be
  587. * it successful or not.
  588. */
  589. if (rt2x00_get_field32(status, TX_STA_FIFO_TX_SUCCESS)) {
  590. /*
  591. * Transmission succeeded. The number of retries is
  592. * mcs - real_mcs
  593. */
  594. __set_bit(TXDONE_SUCCESS, &txdesc.flags);
  595. txdesc.retry = ((mcs > real_mcs) ? mcs - real_mcs : 0);
  596. } else {
  597. /*
  598. * Transmission failed. The number of retries is
  599. * always 7 in this case (for a total number of 8
  600. * frames sent).
  601. */
  602. __set_bit(TXDONE_FAILURE, &txdesc.flags);
  603. txdesc.retry = rt2x00dev->long_retry;
  604. }
  605. /*
  606. * the frame was retried at least once
  607. * -> hw used fallback rates
  608. */
  609. if (txdesc.retry)
  610. __set_bit(TXDONE_FALLBACK, &txdesc.flags);
  611. rt2x00lib_txdone(entry, &txdesc);
  612. }
  613. EXPORT_SYMBOL_GPL(rt2800_txdone_entry);
  614. void rt2800_txdone(struct rt2x00_dev *rt2x00dev)
  615. {
  616. struct data_queue *queue;
  617. struct queue_entry *entry;
  618. u32 reg;
  619. u8 pid;
  620. int i;
  621. /*
  622. * TX_STA_FIFO is a stack of X entries, hence read TX_STA_FIFO
  623. * at most X times and also stop processing once the TX_STA_FIFO_VALID
  624. * flag is not set anymore.
  625. *
  626. * The legacy drivers use X=TX_RING_SIZE but state in a comment
  627. * that the TX_STA_FIFO stack has a size of 16. We stick to our
  628. * tx ring size for now.
  629. */
  630. for (i = 0; i < rt2x00dev->ops->tx->entry_num; i++) {
  631. rt2800_register_read(rt2x00dev, TX_STA_FIFO, &reg);
  632. if (!rt2x00_get_field32(reg, TX_STA_FIFO_VALID))
  633. break;
  634. /*
  635. * Skip this entry when it contains an invalid
  636. * queue identication number.
  637. */
  638. pid = rt2x00_get_field32(reg, TX_STA_FIFO_PID_QUEUE);
  639. if (pid >= QID_RX)
  640. continue;
  641. queue = rt2x00queue_get_queue(rt2x00dev, pid);
  642. if (unlikely(!queue))
  643. continue;
  644. /*
  645. * Inside each queue, we process each entry in a chronological
  646. * order. We first check that the queue is not empty.
  647. */
  648. entry = NULL;
  649. while (!rt2x00queue_empty(queue)) {
  650. entry = rt2x00queue_get_entry(queue, Q_INDEX_DONE);
  651. if (rt2800_txdone_entry_check(entry, reg))
  652. break;
  653. }
  654. if (!entry || rt2x00queue_empty(queue))
  655. break;
  656. rt2800_txdone_entry(entry, reg);
  657. }
  658. }
  659. EXPORT_SYMBOL_GPL(rt2800_txdone);
  660. void rt2800_write_beacon(struct queue_entry *entry, struct txentry_desc *txdesc)
  661. {
  662. struct rt2x00_dev *rt2x00dev = entry->queue->rt2x00dev;
  663. struct skb_frame_desc *skbdesc = get_skb_frame_desc(entry->skb);
  664. unsigned int beacon_base;
  665. unsigned int padding_len;
  666. u32 orig_reg, reg;
  667. /*
  668. * Disable beaconing while we are reloading the beacon data,
  669. * otherwise we might be sending out invalid data.
  670. */
  671. rt2800_register_read(rt2x00dev, BCN_TIME_CFG, &reg);
  672. orig_reg = reg;
  673. rt2x00_set_field32(&reg, BCN_TIME_CFG_BEACON_GEN, 0);
  674. rt2800_register_write(rt2x00dev, BCN_TIME_CFG, reg);
  675. /*
  676. * Add space for the TXWI in front of the skb.
  677. */
  678. skb_push(entry->skb, TXWI_DESC_SIZE);
  679. memset(entry->skb, 0, TXWI_DESC_SIZE);
  680. /*
  681. * Register descriptor details in skb frame descriptor.
  682. */
  683. skbdesc->flags |= SKBDESC_DESC_IN_SKB;
  684. skbdesc->desc = entry->skb->data;
  685. skbdesc->desc_len = TXWI_DESC_SIZE;
  686. /*
  687. * Add the TXWI for the beacon to the skb.
  688. */
  689. rt2800_write_tx_data(entry, txdesc);
  690. /*
  691. * Dump beacon to userspace through debugfs.
  692. */
  693. rt2x00debug_dump_frame(rt2x00dev, DUMP_FRAME_BEACON, entry->skb);
  694. /*
  695. * Write entire beacon with TXWI and padding to register.
  696. */
  697. padding_len = roundup(entry->skb->len, 4) - entry->skb->len;
  698. if (padding_len && skb_pad(entry->skb, padding_len)) {
  699. ERROR(rt2x00dev, "Failure padding beacon, aborting\n");
  700. /* skb freed by skb_pad() on failure */
  701. entry->skb = NULL;
  702. rt2800_register_write(rt2x00dev, BCN_TIME_CFG, orig_reg);
  703. return;
  704. }
  705. beacon_base = HW_BEACON_OFFSET(entry->entry_idx);
  706. rt2800_register_multiwrite(rt2x00dev, beacon_base, entry->skb->data,
  707. entry->skb->len + padding_len);
  708. /*
  709. * Enable beaconing again.
  710. */
  711. rt2x00_set_field32(&reg, BCN_TIME_CFG_BEACON_GEN, 1);
  712. rt2800_register_write(rt2x00dev, BCN_TIME_CFG, reg);
  713. /*
  714. * Clean up beacon skb.
  715. */
  716. dev_kfree_skb_any(entry->skb);
  717. entry->skb = NULL;
  718. }
  719. EXPORT_SYMBOL_GPL(rt2800_write_beacon);
  720. static inline void rt2800_clear_beacon_register(struct rt2x00_dev *rt2x00dev,
  721. unsigned int beacon_base)
  722. {
  723. int i;
  724. /*
  725. * For the Beacon base registers we only need to clear
  726. * the whole TXWI which (when set to 0) will invalidate
  727. * the entire beacon.
  728. */
  729. for (i = 0; i < TXWI_DESC_SIZE; i += sizeof(__le32))
  730. rt2800_register_write(rt2x00dev, beacon_base + i, 0);
  731. }
  732. void rt2800_clear_beacon(struct queue_entry *entry)
  733. {
  734. struct rt2x00_dev *rt2x00dev = entry->queue->rt2x00dev;
  735. u32 reg;
  736. /*
  737. * Disable beaconing while we are reloading the beacon data,
  738. * otherwise we might be sending out invalid data.
  739. */
  740. rt2800_register_read(rt2x00dev, BCN_TIME_CFG, &reg);
  741. rt2x00_set_field32(&reg, BCN_TIME_CFG_BEACON_GEN, 0);
  742. rt2800_register_write(rt2x00dev, BCN_TIME_CFG, reg);
  743. /*
  744. * Clear beacon.
  745. */
  746. rt2800_clear_beacon_register(rt2x00dev,
  747. HW_BEACON_OFFSET(entry->entry_idx));
  748. /*
  749. * Enabled beaconing again.
  750. */
  751. rt2x00_set_field32(&reg, BCN_TIME_CFG_BEACON_GEN, 1);
  752. rt2800_register_write(rt2x00dev, BCN_TIME_CFG, reg);
  753. }
  754. EXPORT_SYMBOL_GPL(rt2800_clear_beacon);
  755. #ifdef CONFIG_RT2X00_LIB_DEBUGFS
  756. const struct rt2x00debug rt2800_rt2x00debug = {
  757. .owner = THIS_MODULE,
  758. .csr = {
  759. .read = rt2800_register_read,
  760. .write = rt2800_register_write,
  761. .flags = RT2X00DEBUGFS_OFFSET,
  762. .word_base = CSR_REG_BASE,
  763. .word_size = sizeof(u32),
  764. .word_count = CSR_REG_SIZE / sizeof(u32),
  765. },
  766. .eeprom = {
  767. .read = rt2x00_eeprom_read,
  768. .write = rt2x00_eeprom_write,
  769. .word_base = EEPROM_BASE,
  770. .word_size = sizeof(u16),
  771. .word_count = EEPROM_SIZE / sizeof(u16),
  772. },
  773. .bbp = {
  774. .read = rt2800_bbp_read,
  775. .write = rt2800_bbp_write,
  776. .word_base = BBP_BASE,
  777. .word_size = sizeof(u8),
  778. .word_count = BBP_SIZE / sizeof(u8),
  779. },
  780. .rf = {
  781. .read = rt2x00_rf_read,
  782. .write = rt2800_rf_write,
  783. .word_base = RF_BASE,
  784. .word_size = sizeof(u32),
  785. .word_count = RF_SIZE / sizeof(u32),
  786. },
  787. };
  788. EXPORT_SYMBOL_GPL(rt2800_rt2x00debug);
  789. #endif /* CONFIG_RT2X00_LIB_DEBUGFS */
  790. int rt2800_rfkill_poll(struct rt2x00_dev *rt2x00dev)
  791. {
  792. u32 reg;
  793. rt2800_register_read(rt2x00dev, GPIO_CTRL_CFG, &reg);
  794. return rt2x00_get_field32(reg, GPIO_CTRL_CFG_BIT2);
  795. }
  796. EXPORT_SYMBOL_GPL(rt2800_rfkill_poll);
  797. #ifdef CONFIG_RT2X00_LIB_LEDS
  798. static void rt2800_brightness_set(struct led_classdev *led_cdev,
  799. enum led_brightness brightness)
  800. {
  801. struct rt2x00_led *led =
  802. container_of(led_cdev, struct rt2x00_led, led_dev);
  803. unsigned int enabled = brightness != LED_OFF;
  804. unsigned int bg_mode =
  805. (enabled && led->rt2x00dev->curr_band == IEEE80211_BAND_2GHZ);
  806. unsigned int polarity =
  807. rt2x00_get_field16(led->rt2x00dev->led_mcu_reg,
  808. EEPROM_FREQ_LED_POLARITY);
  809. unsigned int ledmode =
  810. rt2x00_get_field16(led->rt2x00dev->led_mcu_reg,
  811. EEPROM_FREQ_LED_MODE);
  812. if (led->type == LED_TYPE_RADIO) {
  813. rt2800_mcu_request(led->rt2x00dev, MCU_LED, 0xff, ledmode,
  814. enabled ? 0x20 : 0);
  815. } else if (led->type == LED_TYPE_ASSOC) {
  816. rt2800_mcu_request(led->rt2x00dev, MCU_LED, 0xff, ledmode,
  817. enabled ? (bg_mode ? 0x60 : 0xa0) : 0x20);
  818. } else if (led->type == LED_TYPE_QUALITY) {
  819. /*
  820. * The brightness is divided into 6 levels (0 - 5),
  821. * The specs tell us the following levels:
  822. * 0, 1 ,3, 7, 15, 31
  823. * to determine the level in a simple way we can simply
  824. * work with bitshifting:
  825. * (1 << level) - 1
  826. */
  827. rt2800_mcu_request(led->rt2x00dev, MCU_LED_STRENGTH, 0xff,
  828. (1 << brightness / (LED_FULL / 6)) - 1,
  829. polarity);
  830. }
  831. }
  832. static int rt2800_blink_set(struct led_classdev *led_cdev,
  833. unsigned long *delay_on, unsigned long *delay_off)
  834. {
  835. struct rt2x00_led *led =
  836. container_of(led_cdev, struct rt2x00_led, led_dev);
  837. u32 reg;
  838. rt2800_register_read(led->rt2x00dev, LED_CFG, &reg);
  839. rt2x00_set_field32(&reg, LED_CFG_ON_PERIOD, *delay_on);
  840. rt2x00_set_field32(&reg, LED_CFG_OFF_PERIOD, *delay_off);
  841. rt2800_register_write(led->rt2x00dev, LED_CFG, reg);
  842. return 0;
  843. }
  844. static void rt2800_init_led(struct rt2x00_dev *rt2x00dev,
  845. struct rt2x00_led *led, enum led_type type)
  846. {
  847. led->rt2x00dev = rt2x00dev;
  848. led->type = type;
  849. led->led_dev.brightness_set = rt2800_brightness_set;
  850. led->led_dev.blink_set = rt2800_blink_set;
  851. led->flags = LED_INITIALIZED;
  852. }
  853. #endif /* CONFIG_RT2X00_LIB_LEDS */
  854. /*
  855. * Configuration handlers.
  856. */
  857. static void rt2800_config_wcid_attr(struct rt2x00_dev *rt2x00dev,
  858. struct rt2x00lib_crypto *crypto,
  859. struct ieee80211_key_conf *key)
  860. {
  861. struct mac_wcid_entry wcid_entry;
  862. struct mac_iveiv_entry iveiv_entry;
  863. u32 offset;
  864. u32 reg;
  865. offset = MAC_WCID_ATTR_ENTRY(key->hw_key_idx);
  866. if (crypto->cmd == SET_KEY) {
  867. rt2800_register_read(rt2x00dev, offset, &reg);
  868. rt2x00_set_field32(&reg, MAC_WCID_ATTRIBUTE_KEYTAB,
  869. !!(key->flags & IEEE80211_KEY_FLAG_PAIRWISE));
  870. /*
  871. * Both the cipher as the BSS Idx numbers are split in a main
  872. * value of 3 bits, and a extended field for adding one additional
  873. * bit to the value.
  874. */
  875. rt2x00_set_field32(&reg, MAC_WCID_ATTRIBUTE_CIPHER,
  876. (crypto->cipher & 0x7));
  877. rt2x00_set_field32(&reg, MAC_WCID_ATTRIBUTE_CIPHER_EXT,
  878. (crypto->cipher & 0x8) >> 3);
  879. rt2x00_set_field32(&reg, MAC_WCID_ATTRIBUTE_BSS_IDX,
  880. (crypto->bssidx & 0x7));
  881. rt2x00_set_field32(&reg, MAC_WCID_ATTRIBUTE_BSS_IDX_EXT,
  882. (crypto->bssidx & 0x8) >> 3);
  883. rt2x00_set_field32(&reg, MAC_WCID_ATTRIBUTE_RX_WIUDF, crypto->cipher);
  884. rt2800_register_write(rt2x00dev, offset, reg);
  885. } else {
  886. rt2800_register_write(rt2x00dev, offset, 0);
  887. }
  888. offset = MAC_IVEIV_ENTRY(key->hw_key_idx);
  889. memset(&iveiv_entry, 0, sizeof(iveiv_entry));
  890. if ((crypto->cipher == CIPHER_TKIP) ||
  891. (crypto->cipher == CIPHER_TKIP_NO_MIC) ||
  892. (crypto->cipher == CIPHER_AES))
  893. iveiv_entry.iv[3] |= 0x20;
  894. iveiv_entry.iv[3] |= key->keyidx << 6;
  895. rt2800_register_multiwrite(rt2x00dev, offset,
  896. &iveiv_entry, sizeof(iveiv_entry));
  897. offset = MAC_WCID_ENTRY(key->hw_key_idx);
  898. memset(&wcid_entry, 0, sizeof(wcid_entry));
  899. if (crypto->cmd == SET_KEY)
  900. memcpy(wcid_entry.mac, crypto->address, ETH_ALEN);
  901. rt2800_register_multiwrite(rt2x00dev, offset,
  902. &wcid_entry, sizeof(wcid_entry));
  903. }
  904. int rt2800_config_shared_key(struct rt2x00_dev *rt2x00dev,
  905. struct rt2x00lib_crypto *crypto,
  906. struct ieee80211_key_conf *key)
  907. {
  908. struct hw_key_entry key_entry;
  909. struct rt2x00_field32 field;
  910. u32 offset;
  911. u32 reg;
  912. if (crypto->cmd == SET_KEY) {
  913. key->hw_key_idx = (4 * crypto->bssidx) + key->keyidx;
  914. memcpy(key_entry.key, crypto->key,
  915. sizeof(key_entry.key));
  916. memcpy(key_entry.tx_mic, crypto->tx_mic,
  917. sizeof(key_entry.tx_mic));
  918. memcpy(key_entry.rx_mic, crypto->rx_mic,
  919. sizeof(key_entry.rx_mic));
  920. offset = SHARED_KEY_ENTRY(key->hw_key_idx);
  921. rt2800_register_multiwrite(rt2x00dev, offset,
  922. &key_entry, sizeof(key_entry));
  923. }
  924. /*
  925. * The cipher types are stored over multiple registers
  926. * starting with SHARED_KEY_MODE_BASE each word will have
  927. * 32 bits and contains the cipher types for 2 bssidx each.
  928. * Using the correct defines correctly will cause overhead,
  929. * so just calculate the correct offset.
  930. */
  931. field.bit_offset = 4 * (key->hw_key_idx % 8);
  932. field.bit_mask = 0x7 << field.bit_offset;
  933. offset = SHARED_KEY_MODE_ENTRY(key->hw_key_idx / 8);
  934. rt2800_register_read(rt2x00dev, offset, &reg);
  935. rt2x00_set_field32(&reg, field,
  936. (crypto->cmd == SET_KEY) * crypto->cipher);
  937. rt2800_register_write(rt2x00dev, offset, reg);
  938. /*
  939. * Update WCID information
  940. */
  941. rt2800_config_wcid_attr(rt2x00dev, crypto, key);
  942. return 0;
  943. }
  944. EXPORT_SYMBOL_GPL(rt2800_config_shared_key);
  945. int rt2800_config_pairwise_key(struct rt2x00_dev *rt2x00dev,
  946. struct rt2x00lib_crypto *crypto,
  947. struct ieee80211_key_conf *key)
  948. {
  949. struct hw_key_entry key_entry;
  950. u32 offset;
  951. if (crypto->cmd == SET_KEY) {
  952. /*
  953. * 1 pairwise key is possible per AID, this means that the AID
  954. * equals our hw_key_idx. Make sure the WCID starts _after_ the
  955. * last possible shared key entry.
  956. *
  957. * Since parts of the pairwise key table might be shared with
  958. * the beacon frame buffers 6 & 7 we should only write into the
  959. * first 222 entries.
  960. */
  961. if (crypto->aid > (222 - 32))
  962. return -ENOSPC;
  963. key->hw_key_idx = 32 + crypto->aid;
  964. memcpy(key_entry.key, crypto->key,
  965. sizeof(key_entry.key));
  966. memcpy(key_entry.tx_mic, crypto->tx_mic,
  967. sizeof(key_entry.tx_mic));
  968. memcpy(key_entry.rx_mic, crypto->rx_mic,
  969. sizeof(key_entry.rx_mic));
  970. offset = PAIRWISE_KEY_ENTRY(key->hw_key_idx);
  971. rt2800_register_multiwrite(rt2x00dev, offset,
  972. &key_entry, sizeof(key_entry));
  973. }
  974. /*
  975. * Update WCID information
  976. */
  977. rt2800_config_wcid_attr(rt2x00dev, crypto, key);
  978. return 0;
  979. }
  980. EXPORT_SYMBOL_GPL(rt2800_config_pairwise_key);
  981. void rt2800_config_filter(struct rt2x00_dev *rt2x00dev,
  982. const unsigned int filter_flags)
  983. {
  984. u32 reg;
  985. /*
  986. * Start configuration steps.
  987. * Note that the version error will always be dropped
  988. * and broadcast frames will always be accepted since
  989. * there is no filter for it at this time.
  990. */
  991. rt2800_register_read(rt2x00dev, RX_FILTER_CFG, &reg);
  992. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_CRC_ERROR,
  993. !(filter_flags & FIF_FCSFAIL));
  994. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_PHY_ERROR,
  995. !(filter_flags & FIF_PLCPFAIL));
  996. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_NOT_TO_ME,
  997. !(filter_flags & FIF_PROMISC_IN_BSS));
  998. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_NOT_MY_BSSD, 0);
  999. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_VER_ERROR, 1);
  1000. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_MULTICAST,
  1001. !(filter_flags & FIF_ALLMULTI));
  1002. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_BROADCAST, 0);
  1003. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_DUPLICATE, 1);
  1004. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_CF_END_ACK,
  1005. !(filter_flags & FIF_CONTROL));
  1006. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_CF_END,
  1007. !(filter_flags & FIF_CONTROL));
  1008. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_ACK,
  1009. !(filter_flags & FIF_CONTROL));
  1010. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_CTS,
  1011. !(filter_flags & FIF_CONTROL));
  1012. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_RTS,
  1013. !(filter_flags & FIF_CONTROL));
  1014. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_PSPOLL,
  1015. !(filter_flags & FIF_PSPOLL));
  1016. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_BA, 1);
  1017. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_BAR, 0);
  1018. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_CNTL,
  1019. !(filter_flags & FIF_CONTROL));
  1020. rt2800_register_write(rt2x00dev, RX_FILTER_CFG, reg);
  1021. }
  1022. EXPORT_SYMBOL_GPL(rt2800_config_filter);
  1023. void rt2800_config_intf(struct rt2x00_dev *rt2x00dev, struct rt2x00_intf *intf,
  1024. struct rt2x00intf_conf *conf, const unsigned int flags)
  1025. {
  1026. u32 reg;
  1027. bool update_bssid = false;
  1028. if (flags & CONFIG_UPDATE_TYPE) {
  1029. /*
  1030. * Enable synchronisation.
  1031. */
  1032. rt2800_register_read(rt2x00dev, BCN_TIME_CFG, &reg);
  1033. rt2x00_set_field32(&reg, BCN_TIME_CFG_TSF_SYNC, conf->sync);
  1034. rt2800_register_write(rt2x00dev, BCN_TIME_CFG, reg);
  1035. }
  1036. if (flags & CONFIG_UPDATE_MAC) {
  1037. if (flags & CONFIG_UPDATE_TYPE &&
  1038. conf->sync == TSF_SYNC_AP_NONE) {
  1039. /*
  1040. * The BSSID register has to be set to our own mac
  1041. * address in AP mode.
  1042. */
  1043. memcpy(conf->bssid, conf->mac, sizeof(conf->mac));
  1044. update_bssid = true;
  1045. }
  1046. if (!is_zero_ether_addr((const u8 *)conf->mac)) {
  1047. reg = le32_to_cpu(conf->mac[1]);
  1048. rt2x00_set_field32(&reg, MAC_ADDR_DW1_UNICAST_TO_ME_MASK, 0xff);
  1049. conf->mac[1] = cpu_to_le32(reg);
  1050. }
  1051. rt2800_register_multiwrite(rt2x00dev, MAC_ADDR_DW0,
  1052. conf->mac, sizeof(conf->mac));
  1053. }
  1054. if ((flags & CONFIG_UPDATE_BSSID) || update_bssid) {
  1055. if (!is_zero_ether_addr((const u8 *)conf->bssid)) {
  1056. reg = le32_to_cpu(conf->bssid[1]);
  1057. rt2x00_set_field32(&reg, MAC_BSSID_DW1_BSS_ID_MASK, 3);
  1058. rt2x00_set_field32(&reg, MAC_BSSID_DW1_BSS_BCN_NUM, 7);
  1059. conf->bssid[1] = cpu_to_le32(reg);
  1060. }
  1061. rt2800_register_multiwrite(rt2x00dev, MAC_BSSID_DW0,
  1062. conf->bssid, sizeof(conf->bssid));
  1063. }
  1064. }
  1065. EXPORT_SYMBOL_GPL(rt2800_config_intf);
  1066. static void rt2800_config_ht_opmode(struct rt2x00_dev *rt2x00dev,
  1067. struct rt2x00lib_erp *erp)
  1068. {
  1069. bool any_sta_nongf = !!(erp->ht_opmode &
  1070. IEEE80211_HT_OP_MODE_NON_GF_STA_PRSNT);
  1071. u8 protection = erp->ht_opmode & IEEE80211_HT_OP_MODE_PROTECTION;
  1072. u8 mm20_mode, mm40_mode, gf20_mode, gf40_mode;
  1073. u16 mm20_rate, mm40_rate, gf20_rate, gf40_rate;
  1074. u32 reg;
  1075. /* default protection rate for HT20: OFDM 24M */
  1076. mm20_rate = gf20_rate = 0x4004;
  1077. /* default protection rate for HT40: duplicate OFDM 24M */
  1078. mm40_rate = gf40_rate = 0x4084;
  1079. switch (protection) {
  1080. case IEEE80211_HT_OP_MODE_PROTECTION_NONE:
  1081. /*
  1082. * All STAs in this BSS are HT20/40 but there might be
  1083. * STAs not supporting greenfield mode.
  1084. * => Disable protection for HT transmissions.
  1085. */
  1086. mm20_mode = mm40_mode = gf20_mode = gf40_mode = 0;
  1087. break;
  1088. case IEEE80211_HT_OP_MODE_PROTECTION_20MHZ:
  1089. /*
  1090. * All STAs in this BSS are HT20 or HT20/40 but there
  1091. * might be STAs not supporting greenfield mode.
  1092. * => Protect all HT40 transmissions.
  1093. */
  1094. mm20_mode = gf20_mode = 0;
  1095. mm40_mode = gf40_mode = 2;
  1096. break;
  1097. case IEEE80211_HT_OP_MODE_PROTECTION_NONMEMBER:
  1098. /*
  1099. * Nonmember protection:
  1100. * According to 802.11n we _should_ protect all
  1101. * HT transmissions (but we don't have to).
  1102. *
  1103. * But if cts_protection is enabled we _shall_ protect
  1104. * all HT transmissions using a CCK rate.
  1105. *
  1106. * And if any station is non GF we _shall_ protect
  1107. * GF transmissions.
  1108. *
  1109. * We decide to protect everything
  1110. * -> fall through to mixed mode.
  1111. */
  1112. case IEEE80211_HT_OP_MODE_PROTECTION_NONHT_MIXED:
  1113. /*
  1114. * Legacy STAs are present
  1115. * => Protect all HT transmissions.
  1116. */
  1117. mm20_mode = mm40_mode = gf20_mode = gf40_mode = 2;
  1118. /*
  1119. * If erp protection is needed we have to protect HT
  1120. * transmissions with CCK 11M long preamble.
  1121. */
  1122. if (erp->cts_protection) {
  1123. /* don't duplicate RTS/CTS in CCK mode */
  1124. mm20_rate = mm40_rate = 0x0003;
  1125. gf20_rate = gf40_rate = 0x0003;
  1126. }
  1127. break;
  1128. };
  1129. /* check for STAs not supporting greenfield mode */
  1130. if (any_sta_nongf)
  1131. gf20_mode = gf40_mode = 2;
  1132. /* Update HT protection config */
  1133. rt2800_register_read(rt2x00dev, MM20_PROT_CFG, &reg);
  1134. rt2x00_set_field32(&reg, MM20_PROT_CFG_PROTECT_RATE, mm20_rate);
  1135. rt2x00_set_field32(&reg, MM20_PROT_CFG_PROTECT_CTRL, mm20_mode);
  1136. rt2800_register_write(rt2x00dev, MM20_PROT_CFG, reg);
  1137. rt2800_register_read(rt2x00dev, MM40_PROT_CFG, &reg);
  1138. rt2x00_set_field32(&reg, MM40_PROT_CFG_PROTECT_RATE, mm40_rate);
  1139. rt2x00_set_field32(&reg, MM40_PROT_CFG_PROTECT_CTRL, mm40_mode);
  1140. rt2800_register_write(rt2x00dev, MM40_PROT_CFG, reg);
  1141. rt2800_register_read(rt2x00dev, GF20_PROT_CFG, &reg);
  1142. rt2x00_set_field32(&reg, GF20_PROT_CFG_PROTECT_RATE, gf20_rate);
  1143. rt2x00_set_field32(&reg, GF20_PROT_CFG_PROTECT_CTRL, gf20_mode);
  1144. rt2800_register_write(rt2x00dev, GF20_PROT_CFG, reg);
  1145. rt2800_register_read(rt2x00dev, GF40_PROT_CFG, &reg);
  1146. rt2x00_set_field32(&reg, GF40_PROT_CFG_PROTECT_RATE, gf40_rate);
  1147. rt2x00_set_field32(&reg, GF40_PROT_CFG_PROTECT_CTRL, gf40_mode);
  1148. rt2800_register_write(rt2x00dev, GF40_PROT_CFG, reg);
  1149. }
  1150. void rt2800_config_erp(struct rt2x00_dev *rt2x00dev, struct rt2x00lib_erp *erp,
  1151. u32 changed)
  1152. {
  1153. u32 reg;
  1154. if (changed & BSS_CHANGED_ERP_PREAMBLE) {
  1155. rt2800_register_read(rt2x00dev, AUTO_RSP_CFG, &reg);
  1156. rt2x00_set_field32(&reg, AUTO_RSP_CFG_BAC_ACK_POLICY,
  1157. !!erp->short_preamble);
  1158. rt2x00_set_field32(&reg, AUTO_RSP_CFG_AR_PREAMBLE,
  1159. !!erp->short_preamble);
  1160. rt2800_register_write(rt2x00dev, AUTO_RSP_CFG, reg);
  1161. }
  1162. if (changed & BSS_CHANGED_ERP_CTS_PROT) {
  1163. rt2800_register_read(rt2x00dev, OFDM_PROT_CFG, &reg);
  1164. rt2x00_set_field32(&reg, OFDM_PROT_CFG_PROTECT_CTRL,
  1165. erp->cts_protection ? 2 : 0);
  1166. rt2800_register_write(rt2x00dev, OFDM_PROT_CFG, reg);
  1167. }
  1168. if (changed & BSS_CHANGED_BASIC_RATES) {
  1169. rt2800_register_write(rt2x00dev, LEGACY_BASIC_RATE,
  1170. erp->basic_rates);
  1171. rt2800_register_write(rt2x00dev, HT_BASIC_RATE, 0x00008003);
  1172. }
  1173. if (changed & BSS_CHANGED_ERP_SLOT) {
  1174. rt2800_register_read(rt2x00dev, BKOFF_SLOT_CFG, &reg);
  1175. rt2x00_set_field32(&reg, BKOFF_SLOT_CFG_SLOT_TIME,
  1176. erp->slot_time);
  1177. rt2800_register_write(rt2x00dev, BKOFF_SLOT_CFG, reg);
  1178. rt2800_register_read(rt2x00dev, XIFS_TIME_CFG, &reg);
  1179. rt2x00_set_field32(&reg, XIFS_TIME_CFG_EIFS, erp->eifs);
  1180. rt2800_register_write(rt2x00dev, XIFS_TIME_CFG, reg);
  1181. }
  1182. if (changed & BSS_CHANGED_BEACON_INT) {
  1183. rt2800_register_read(rt2x00dev, BCN_TIME_CFG, &reg);
  1184. rt2x00_set_field32(&reg, BCN_TIME_CFG_BEACON_INTERVAL,
  1185. erp->beacon_int * 16);
  1186. rt2800_register_write(rt2x00dev, BCN_TIME_CFG, reg);
  1187. }
  1188. if (changed & BSS_CHANGED_HT)
  1189. rt2800_config_ht_opmode(rt2x00dev, erp);
  1190. }
  1191. EXPORT_SYMBOL_GPL(rt2800_config_erp);
  1192. static void rt2800_set_ant_diversity(struct rt2x00_dev *rt2x00dev,
  1193. enum antenna ant)
  1194. {
  1195. u32 reg;
  1196. u8 eesk_pin = (ant == ANTENNA_A) ? 1 : 0;
  1197. u8 gpio_bit3 = (ant == ANTENNA_A) ? 0 : 1;
  1198. if (rt2x00_is_pci(rt2x00dev)) {
  1199. rt2800_register_read(rt2x00dev, E2PROM_CSR, &reg);
  1200. rt2x00_set_field32(&reg, E2PROM_CSR_DATA_CLOCK, eesk_pin);
  1201. rt2800_register_write(rt2x00dev, E2PROM_CSR, reg);
  1202. } else if (rt2x00_is_usb(rt2x00dev))
  1203. rt2800_mcu_request(rt2x00dev, MCU_ANT_SELECT, 0xff,
  1204. eesk_pin, 0);
  1205. rt2800_register_read(rt2x00dev, GPIO_CTRL_CFG, &reg);
  1206. rt2x00_set_field32(&reg, GPIO_CTRL_CFG_GPIOD_BIT3, 0);
  1207. rt2x00_set_field32(&reg, GPIO_CTRL_CFG_BIT3, gpio_bit3);
  1208. rt2800_register_write(rt2x00dev, GPIO_CTRL_CFG, reg);
  1209. }
  1210. void rt2800_config_ant(struct rt2x00_dev *rt2x00dev, struct antenna_setup *ant)
  1211. {
  1212. u8 r1;
  1213. u8 r3;
  1214. u16 eeprom;
  1215. rt2800_bbp_read(rt2x00dev, 1, &r1);
  1216. rt2800_bbp_read(rt2x00dev, 3, &r3);
  1217. /*
  1218. * Configure the TX antenna.
  1219. */
  1220. switch (ant->tx_chain_num) {
  1221. case 1:
  1222. rt2x00_set_field8(&r1, BBP1_TX_ANTENNA, 0);
  1223. break;
  1224. case 2:
  1225. rt2x00_set_field8(&r1, BBP1_TX_ANTENNA, 2);
  1226. break;
  1227. case 3:
  1228. rt2x00_set_field8(&r1, BBP1_TX_ANTENNA, 0);
  1229. break;
  1230. }
  1231. /*
  1232. * Configure the RX antenna.
  1233. */
  1234. switch (ant->rx_chain_num) {
  1235. case 1:
  1236. if (rt2x00_rt(rt2x00dev, RT3070) ||
  1237. rt2x00_rt(rt2x00dev, RT3090) ||
  1238. rt2x00_rt(rt2x00dev, RT3390)) {
  1239. rt2x00_eeprom_read(rt2x00dev,
  1240. EEPROM_NIC_CONF1, &eeprom);
  1241. if (rt2x00_get_field16(eeprom,
  1242. EEPROM_NIC_CONF1_ANT_DIVERSITY))
  1243. rt2800_set_ant_diversity(rt2x00dev,
  1244. rt2x00dev->default_ant.rx);
  1245. }
  1246. rt2x00_set_field8(&r3, BBP3_RX_ANTENNA, 0);
  1247. break;
  1248. case 2:
  1249. rt2x00_set_field8(&r3, BBP3_RX_ANTENNA, 1);
  1250. break;
  1251. case 3:
  1252. rt2x00_set_field8(&r3, BBP3_RX_ANTENNA, 2);
  1253. break;
  1254. }
  1255. rt2800_bbp_write(rt2x00dev, 3, r3);
  1256. rt2800_bbp_write(rt2x00dev, 1, r1);
  1257. }
  1258. EXPORT_SYMBOL_GPL(rt2800_config_ant);
  1259. static void rt2800_config_lna_gain(struct rt2x00_dev *rt2x00dev,
  1260. struct rt2x00lib_conf *libconf)
  1261. {
  1262. u16 eeprom;
  1263. short lna_gain;
  1264. if (libconf->rf.channel <= 14) {
  1265. rt2x00_eeprom_read(rt2x00dev, EEPROM_LNA, &eeprom);
  1266. lna_gain = rt2x00_get_field16(eeprom, EEPROM_LNA_BG);
  1267. } else if (libconf->rf.channel <= 64) {
  1268. rt2x00_eeprom_read(rt2x00dev, EEPROM_LNA, &eeprom);
  1269. lna_gain = rt2x00_get_field16(eeprom, EEPROM_LNA_A0);
  1270. } else if (libconf->rf.channel <= 128) {
  1271. rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_BG2, &eeprom);
  1272. lna_gain = rt2x00_get_field16(eeprom, EEPROM_RSSI_BG2_LNA_A1);
  1273. } else {
  1274. rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_A2, &eeprom);
  1275. lna_gain = rt2x00_get_field16(eeprom, EEPROM_RSSI_A2_LNA_A2);
  1276. }
  1277. rt2x00dev->lna_gain = lna_gain;
  1278. }
  1279. static void rt2800_config_channel_rf2xxx(struct rt2x00_dev *rt2x00dev,
  1280. struct ieee80211_conf *conf,
  1281. struct rf_channel *rf,
  1282. struct channel_info *info)
  1283. {
  1284. rt2x00_set_field32(&rf->rf4, RF4_FREQ_OFFSET, rt2x00dev->freq_offset);
  1285. if (rt2x00dev->default_ant.tx_chain_num == 1)
  1286. rt2x00_set_field32(&rf->rf2, RF2_ANTENNA_TX1, 1);
  1287. if (rt2x00dev->default_ant.rx_chain_num == 1) {
  1288. rt2x00_set_field32(&rf->rf2, RF2_ANTENNA_RX1, 1);
  1289. rt2x00_set_field32(&rf->rf2, RF2_ANTENNA_RX2, 1);
  1290. } else if (rt2x00dev->default_ant.rx_chain_num == 2)
  1291. rt2x00_set_field32(&rf->rf2, RF2_ANTENNA_RX2, 1);
  1292. if (rf->channel > 14) {
  1293. /*
  1294. * When TX power is below 0, we should increase it by 7 to
  1295. * make it a positive value (Minumum value is -7).
  1296. * However this means that values between 0 and 7 have
  1297. * double meaning, and we should set a 7DBm boost flag.
  1298. */
  1299. rt2x00_set_field32(&rf->rf3, RF3_TXPOWER_A_7DBM_BOOST,
  1300. (info->default_power1 >= 0));
  1301. if (info->default_power1 < 0)
  1302. info->default_power1 += 7;
  1303. rt2x00_set_field32(&rf->rf3, RF3_TXPOWER_A, info->default_power1);
  1304. rt2x00_set_field32(&rf->rf4, RF4_TXPOWER_A_7DBM_BOOST,
  1305. (info->default_power2 >= 0));
  1306. if (info->default_power2 < 0)
  1307. info->default_power2 += 7;
  1308. rt2x00_set_field32(&rf->rf4, RF4_TXPOWER_A, info->default_power2);
  1309. } else {
  1310. rt2x00_set_field32(&rf->rf3, RF3_TXPOWER_G, info->default_power1);
  1311. rt2x00_set_field32(&rf->rf4, RF4_TXPOWER_G, info->default_power2);
  1312. }
  1313. rt2x00_set_field32(&rf->rf4, RF4_HT40, conf_is_ht40(conf));
  1314. rt2800_rf_write(rt2x00dev, 1, rf->rf1);
  1315. rt2800_rf_write(rt2x00dev, 2, rf->rf2);
  1316. rt2800_rf_write(rt2x00dev, 3, rf->rf3 & ~0x00000004);
  1317. rt2800_rf_write(rt2x00dev, 4, rf->rf4);
  1318. udelay(200);
  1319. rt2800_rf_write(rt2x00dev, 1, rf->rf1);
  1320. rt2800_rf_write(rt2x00dev, 2, rf->rf2);
  1321. rt2800_rf_write(rt2x00dev, 3, rf->rf3 | 0x00000004);
  1322. rt2800_rf_write(rt2x00dev, 4, rf->rf4);
  1323. udelay(200);
  1324. rt2800_rf_write(rt2x00dev, 1, rf->rf1);
  1325. rt2800_rf_write(rt2x00dev, 2, rf->rf2);
  1326. rt2800_rf_write(rt2x00dev, 3, rf->rf3 & ~0x00000004);
  1327. rt2800_rf_write(rt2x00dev, 4, rf->rf4);
  1328. }
  1329. static void rt2800_config_channel_rf3xxx(struct rt2x00_dev *rt2x00dev,
  1330. struct ieee80211_conf *conf,
  1331. struct rf_channel *rf,
  1332. struct channel_info *info)
  1333. {
  1334. u8 rfcsr;
  1335. rt2800_rfcsr_write(rt2x00dev, 2, rf->rf1);
  1336. rt2800_rfcsr_write(rt2x00dev, 3, rf->rf3);
  1337. rt2800_rfcsr_read(rt2x00dev, 6, &rfcsr);
  1338. rt2x00_set_field8(&rfcsr, RFCSR6_R1, rf->rf2);
  1339. rt2800_rfcsr_write(rt2x00dev, 6, rfcsr);
  1340. rt2800_rfcsr_read(rt2x00dev, 12, &rfcsr);
  1341. rt2x00_set_field8(&rfcsr, RFCSR12_TX_POWER, info->default_power1);
  1342. rt2800_rfcsr_write(rt2x00dev, 12, rfcsr);
  1343. rt2800_rfcsr_read(rt2x00dev, 13, &rfcsr);
  1344. rt2x00_set_field8(&rfcsr, RFCSR13_TX_POWER, info->default_power2);
  1345. rt2800_rfcsr_write(rt2x00dev, 13, rfcsr);
  1346. rt2800_rfcsr_read(rt2x00dev, 23, &rfcsr);
  1347. rt2x00_set_field8(&rfcsr, RFCSR23_FREQ_OFFSET, rt2x00dev->freq_offset);
  1348. rt2800_rfcsr_write(rt2x00dev, 23, rfcsr);
  1349. rt2800_rfcsr_write(rt2x00dev, 24,
  1350. rt2x00dev->calibration[conf_is_ht40(conf)]);
  1351. rt2800_rfcsr_read(rt2x00dev, 7, &rfcsr);
  1352. rt2x00_set_field8(&rfcsr, RFCSR7_RF_TUNING, 1);
  1353. rt2800_rfcsr_write(rt2x00dev, 7, rfcsr);
  1354. }
  1355. #define RT5390_POWER_BOUND 0x27
  1356. #define RT5390_FREQ_OFFSET_BOUND 0x5f
  1357. static void rt2800_config_channel_rf53xx(struct rt2x00_dev *rt2x00dev,
  1358. struct ieee80211_conf *conf,
  1359. struct rf_channel *rf,
  1360. struct channel_info *info)
  1361. {
  1362. u8 rfcsr;
  1363. u16 eeprom;
  1364. rt2800_rfcsr_write(rt2x00dev, 8, rf->rf1);
  1365. rt2800_rfcsr_write(rt2x00dev, 9, rf->rf3);
  1366. rt2800_rfcsr_read(rt2x00dev, 11, &rfcsr);
  1367. rt2x00_set_field8(&rfcsr, RFCSR11_R, rf->rf2);
  1368. rt2800_rfcsr_write(rt2x00dev, 11, rfcsr);
  1369. rt2800_rfcsr_read(rt2x00dev, 49, &rfcsr);
  1370. if (info->default_power1 > RT5390_POWER_BOUND)
  1371. rt2x00_set_field8(&rfcsr, RFCSR49_TX, RT5390_POWER_BOUND);
  1372. else
  1373. rt2x00_set_field8(&rfcsr, RFCSR49_TX, info->default_power1);
  1374. rt2800_rfcsr_write(rt2x00dev, 49, rfcsr);
  1375. rt2800_rfcsr_read(rt2x00dev, 1, &rfcsr);
  1376. rt2x00_set_field8(&rfcsr, RFCSR1_RF_BLOCK_EN, 1);
  1377. rt2x00_set_field8(&rfcsr, RFCSR1_PLL_PD, 1);
  1378. rt2x00_set_field8(&rfcsr, RFCSR1_RX0_PD, 1);
  1379. rt2x00_set_field8(&rfcsr, RFCSR1_TX0_PD, 1);
  1380. rt2800_rfcsr_write(rt2x00dev, 1, rfcsr);
  1381. rt2800_rfcsr_read(rt2x00dev, 17, &rfcsr);
  1382. if (rt2x00dev->freq_offset > RT5390_FREQ_OFFSET_BOUND)
  1383. rt2x00_set_field8(&rfcsr, RFCSR17_CODE, RT5390_FREQ_OFFSET_BOUND);
  1384. else
  1385. rt2x00_set_field8(&rfcsr, RFCSR17_CODE, rt2x00dev->freq_offset);
  1386. rt2800_rfcsr_write(rt2x00dev, 17, rfcsr);
  1387. rt2x00_eeprom_read(rt2x00dev, EEPROM_NIC_CONF1, &eeprom);
  1388. if (rf->channel <= 14) {
  1389. int idx = rf->channel-1;
  1390. if (rt2x00_get_field16(eeprom, EEPROM_NIC_CONF1_BT_COEXIST)) {
  1391. if (rt2x00_rt_rev_gte(rt2x00dev, RT5390, REV_RT5390F)) {
  1392. /* r55/r59 value array of channel 1~14 */
  1393. static const char r55_bt_rev[] = {0x83, 0x83,
  1394. 0x83, 0x73, 0x73, 0x63, 0x53, 0x53,
  1395. 0x53, 0x43, 0x43, 0x43, 0x43, 0x43};
  1396. static const char r59_bt_rev[] = {0x0e, 0x0e,
  1397. 0x0e, 0x0e, 0x0e, 0x0b, 0x0a, 0x09,
  1398. 0x07, 0x07, 0x07, 0x07, 0x07, 0x07};
  1399. rt2800_rfcsr_write(rt2x00dev, 55, r55_bt_rev[idx]);
  1400. rt2800_rfcsr_write(rt2x00dev, 59, r59_bt_rev[idx]);
  1401. } else {
  1402. static const char r59_bt[] = {0x8b, 0x8b, 0x8b,
  1403. 0x8b, 0x8b, 0x8b, 0x8b, 0x8a, 0x89,
  1404. 0x88, 0x88, 0x86, 0x85, 0x84};
  1405. rt2800_rfcsr_write(rt2x00dev, 59, r59_bt[idx]);
  1406. }
  1407. } else {
  1408. if (rt2x00_rt_rev_gte(rt2x00dev, RT5390, REV_RT5390F)) {
  1409. static const char r55_nonbt_rev[] = {0x23, 0x23,
  1410. 0x23, 0x23, 0x13, 0x13, 0x03, 0x03,
  1411. 0x03, 0x03, 0x03, 0x03, 0x03, 0x03};
  1412. static const char r59_nonbt_rev[] = {0x07, 0x07,
  1413. 0x07, 0x07, 0x07, 0x07, 0x07, 0x07,
  1414. 0x07, 0x07, 0x06, 0x05, 0x04, 0x04};
  1415. rt2800_rfcsr_write(rt2x00dev, 55, r55_nonbt_rev[idx]);
  1416. rt2800_rfcsr_write(rt2x00dev, 59, r59_nonbt_rev[idx]);
  1417. } else if (rt2x00_rt(rt2x00dev, RT5390)) {
  1418. static const char r59_non_bt[] = {0x8f, 0x8f,
  1419. 0x8f, 0x8f, 0x8f, 0x8f, 0x8f, 0x8d,
  1420. 0x8a, 0x88, 0x88, 0x87, 0x87, 0x86};
  1421. rt2800_rfcsr_write(rt2x00dev, 59, r59_non_bt[idx]);
  1422. }
  1423. }
  1424. }
  1425. rt2800_rfcsr_read(rt2x00dev, 30, &rfcsr);
  1426. rt2x00_set_field8(&rfcsr, RFCSR30_TX_H20M, 0);
  1427. rt2x00_set_field8(&rfcsr, RFCSR30_RX_H20M, 0);
  1428. rt2800_rfcsr_write(rt2x00dev, 30, rfcsr);
  1429. rt2800_rfcsr_read(rt2x00dev, 3, &rfcsr);
  1430. rt2x00_set_field8(&rfcsr, RFCSR30_RF_CALIBRATION, 1);
  1431. rt2800_rfcsr_write(rt2x00dev, 3, rfcsr);
  1432. }
  1433. static void rt2800_config_channel(struct rt2x00_dev *rt2x00dev,
  1434. struct ieee80211_conf *conf,
  1435. struct rf_channel *rf,
  1436. struct channel_info *info)
  1437. {
  1438. u32 reg;
  1439. unsigned int tx_pin;
  1440. u8 bbp;
  1441. if (rf->channel <= 14) {
  1442. info->default_power1 = TXPOWER_G_TO_DEV(info->default_power1);
  1443. info->default_power2 = TXPOWER_G_TO_DEV(info->default_power2);
  1444. } else {
  1445. info->default_power1 = TXPOWER_A_TO_DEV(info->default_power1);
  1446. info->default_power2 = TXPOWER_A_TO_DEV(info->default_power2);
  1447. }
  1448. if (rt2x00_rf(rt2x00dev, RF2020) ||
  1449. rt2x00_rf(rt2x00dev, RF3020) ||
  1450. rt2x00_rf(rt2x00dev, RF3021) ||
  1451. rt2x00_rf(rt2x00dev, RF3022) ||
  1452. rt2x00_rf(rt2x00dev, RF3052) ||
  1453. rt2x00_rf(rt2x00dev, RF3320))
  1454. rt2800_config_channel_rf3xxx(rt2x00dev, conf, rf, info);
  1455. else if (rt2x00_rf(rt2x00dev, RF5390))
  1456. rt2800_config_channel_rf53xx(rt2x00dev, conf, rf, info);
  1457. else
  1458. rt2800_config_channel_rf2xxx(rt2x00dev, conf, rf, info);
  1459. /*
  1460. * Change BBP settings
  1461. */
  1462. rt2800_bbp_write(rt2x00dev, 62, 0x37 - rt2x00dev->lna_gain);
  1463. rt2800_bbp_write(rt2x00dev, 63, 0x37 - rt2x00dev->lna_gain);
  1464. rt2800_bbp_write(rt2x00dev, 64, 0x37 - rt2x00dev->lna_gain);
  1465. rt2800_bbp_write(rt2x00dev, 86, 0);
  1466. if (rf->channel <= 14) {
  1467. if (!rt2x00_rt(rt2x00dev, RT5390)) {
  1468. if (test_bit(CONFIG_EXTERNAL_LNA_BG, &rt2x00dev->flags)) {
  1469. rt2800_bbp_write(rt2x00dev, 82, 0x62);
  1470. rt2800_bbp_write(rt2x00dev, 75, 0x46);
  1471. } else {
  1472. rt2800_bbp_write(rt2x00dev, 82, 0x84);
  1473. rt2800_bbp_write(rt2x00dev, 75, 0x50);
  1474. }
  1475. }
  1476. } else {
  1477. rt2800_bbp_write(rt2x00dev, 82, 0xf2);
  1478. if (test_bit(CONFIG_EXTERNAL_LNA_A, &rt2x00dev->flags))
  1479. rt2800_bbp_write(rt2x00dev, 75, 0x46);
  1480. else
  1481. rt2800_bbp_write(rt2x00dev, 75, 0x50);
  1482. }
  1483. rt2800_register_read(rt2x00dev, TX_BAND_CFG, &reg);
  1484. rt2x00_set_field32(&reg, TX_BAND_CFG_HT40_MINUS, conf_is_ht40_minus(conf));
  1485. rt2x00_set_field32(&reg, TX_BAND_CFG_A, rf->channel > 14);
  1486. rt2x00_set_field32(&reg, TX_BAND_CFG_BG, rf->channel <= 14);
  1487. rt2800_register_write(rt2x00dev, TX_BAND_CFG, reg);
  1488. tx_pin = 0;
  1489. /* Turn on unused PA or LNA when not using 1T or 1R */
  1490. if (rt2x00dev->default_ant.tx_chain_num == 2) {
  1491. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_A1_EN, 1);
  1492. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_G1_EN, 1);
  1493. }
  1494. /* Turn on unused PA or LNA when not using 1T or 1R */
  1495. if (rt2x00dev->default_ant.rx_chain_num == 2) {
  1496. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_LNA_PE_A1_EN, 1);
  1497. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_LNA_PE_G1_EN, 1);
  1498. }
  1499. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_LNA_PE_A0_EN, 1);
  1500. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_LNA_PE_G0_EN, 1);
  1501. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_RFTR_EN, 1);
  1502. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_TRSW_EN, 1);
  1503. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_G0_EN, rf->channel <= 14);
  1504. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_A0_EN, rf->channel > 14);
  1505. rt2800_register_write(rt2x00dev, TX_PIN_CFG, tx_pin);
  1506. rt2800_bbp_read(rt2x00dev, 4, &bbp);
  1507. rt2x00_set_field8(&bbp, BBP4_BANDWIDTH, 2 * conf_is_ht40(conf));
  1508. rt2800_bbp_write(rt2x00dev, 4, bbp);
  1509. rt2800_bbp_read(rt2x00dev, 3, &bbp);
  1510. rt2x00_set_field8(&bbp, BBP3_HT40_MINUS, conf_is_ht40_minus(conf));
  1511. rt2800_bbp_write(rt2x00dev, 3, bbp);
  1512. if (rt2x00_rt_rev(rt2x00dev, RT2860, REV_RT2860C)) {
  1513. if (conf_is_ht40(conf)) {
  1514. rt2800_bbp_write(rt2x00dev, 69, 0x1a);
  1515. rt2800_bbp_write(rt2x00dev, 70, 0x0a);
  1516. rt2800_bbp_write(rt2x00dev, 73, 0x16);
  1517. } else {
  1518. rt2800_bbp_write(rt2x00dev, 69, 0x16);
  1519. rt2800_bbp_write(rt2x00dev, 70, 0x08);
  1520. rt2800_bbp_write(rt2x00dev, 73, 0x11);
  1521. }
  1522. }
  1523. msleep(1);
  1524. /*
  1525. * Clear channel statistic counters
  1526. */
  1527. rt2800_register_read(rt2x00dev, CH_IDLE_STA, &reg);
  1528. rt2800_register_read(rt2x00dev, CH_BUSY_STA, &reg);
  1529. rt2800_register_read(rt2x00dev, CH_BUSY_STA_SEC, &reg);
  1530. }
  1531. static int rt2800_get_txpower_bw_comp(struct rt2x00_dev *rt2x00dev,
  1532. enum ieee80211_band band)
  1533. {
  1534. u16 eeprom;
  1535. u8 comp_en;
  1536. u8 comp_type;
  1537. int comp_value;
  1538. rt2x00_eeprom_read(rt2x00dev, EEPROM_TXPOWER_DELTA, &eeprom);
  1539. if (eeprom == 0xffff)
  1540. return 0;
  1541. if (band == IEEE80211_BAND_2GHZ) {
  1542. comp_en = rt2x00_get_field16(eeprom,
  1543. EEPROM_TXPOWER_DELTA_ENABLE_2G);
  1544. if (comp_en) {
  1545. comp_type = rt2x00_get_field16(eeprom,
  1546. EEPROM_TXPOWER_DELTA_TYPE_2G);
  1547. comp_value = rt2x00_get_field16(eeprom,
  1548. EEPROM_TXPOWER_DELTA_VALUE_2G);
  1549. if (!comp_type)
  1550. comp_value = -comp_value;
  1551. }
  1552. } else {
  1553. comp_en = rt2x00_get_field16(eeprom,
  1554. EEPROM_TXPOWER_DELTA_ENABLE_5G);
  1555. if (comp_en) {
  1556. comp_type = rt2x00_get_field16(eeprom,
  1557. EEPROM_TXPOWER_DELTA_TYPE_5G);
  1558. comp_value = rt2x00_get_field16(eeprom,
  1559. EEPROM_TXPOWER_DELTA_VALUE_5G);
  1560. if (!comp_type)
  1561. comp_value = -comp_value;
  1562. }
  1563. }
  1564. return comp_value;
  1565. }
  1566. static u8 rt2800_compesate_txpower(struct rt2x00_dev *rt2x00dev,
  1567. int is_rate_b,
  1568. enum ieee80211_band band,
  1569. int power_level,
  1570. u8 txpower)
  1571. {
  1572. u32 reg;
  1573. u16 eeprom;
  1574. u8 criterion;
  1575. u8 eirp_txpower;
  1576. u8 eirp_txpower_criterion;
  1577. u8 reg_limit;
  1578. int bw_comp = 0;
  1579. if (!((band == IEEE80211_BAND_5GHZ) && is_rate_b))
  1580. return txpower;
  1581. if (test_bit(CONFIG_CHANNEL_HT40, &rt2x00dev->flags))
  1582. bw_comp = rt2800_get_txpower_bw_comp(rt2x00dev, band);
  1583. if (test_bit(CONFIG_SUPPORT_POWER_LIMIT, &rt2x00dev->flags)) {
  1584. /*
  1585. * Check if eirp txpower exceed txpower_limit.
  1586. * We use OFDM 6M as criterion and its eirp txpower
  1587. * is stored at EEPROM_EIRP_MAX_TX_POWER.
  1588. * .11b data rate need add additional 4dbm
  1589. * when calculating eirp txpower.
  1590. */
  1591. rt2800_register_read(rt2x00dev, TX_PWR_CFG_0, &reg);
  1592. criterion = rt2x00_get_field32(reg, TX_PWR_CFG_0_6MBS);
  1593. rt2x00_eeprom_read(rt2x00dev,
  1594. EEPROM_EIRP_MAX_TX_POWER, &eeprom);
  1595. if (band == IEEE80211_BAND_2GHZ)
  1596. eirp_txpower_criterion = rt2x00_get_field16(eeprom,
  1597. EEPROM_EIRP_MAX_TX_POWER_2GHZ);
  1598. else
  1599. eirp_txpower_criterion = rt2x00_get_field16(eeprom,
  1600. EEPROM_EIRP_MAX_TX_POWER_5GHZ);
  1601. eirp_txpower = eirp_txpower_criterion + (txpower - criterion) +
  1602. (is_rate_b ? 4 : 0) + bw_comp;
  1603. reg_limit = (eirp_txpower > power_level) ?
  1604. (eirp_txpower - power_level) : 0;
  1605. } else
  1606. reg_limit = 0;
  1607. return txpower + bw_comp - reg_limit;
  1608. }
  1609. static void rt2800_config_txpower(struct rt2x00_dev *rt2x00dev,
  1610. struct ieee80211_conf *conf)
  1611. {
  1612. u8 txpower;
  1613. u16 eeprom;
  1614. int i, is_rate_b;
  1615. u32 reg;
  1616. u8 r1;
  1617. u32 offset;
  1618. enum ieee80211_band band = conf->channel->band;
  1619. int power_level = conf->power_level;
  1620. /*
  1621. * set to normal bbp tx power control mode: +/- 0dBm
  1622. */
  1623. rt2800_bbp_read(rt2x00dev, 1, &r1);
  1624. rt2x00_set_field8(&r1, BBP1_TX_POWER_CTRL, 0);
  1625. rt2800_bbp_write(rt2x00dev, 1, r1);
  1626. offset = TX_PWR_CFG_0;
  1627. for (i = 0; i < EEPROM_TXPOWER_BYRATE_SIZE; i += 2) {
  1628. /* just to be safe */
  1629. if (offset > TX_PWR_CFG_4)
  1630. break;
  1631. rt2800_register_read(rt2x00dev, offset, &reg);
  1632. /* read the next four txpower values */
  1633. rt2x00_eeprom_read(rt2x00dev, EEPROM_TXPOWER_BYRATE + i,
  1634. &eeprom);
  1635. is_rate_b = i ? 0 : 1;
  1636. /*
  1637. * TX_PWR_CFG_0: 1MBS, TX_PWR_CFG_1: 24MBS,
  1638. * TX_PWR_CFG_2: MCS4, TX_PWR_CFG_3: MCS12,
  1639. * TX_PWR_CFG_4: unknown
  1640. */
  1641. txpower = rt2x00_get_field16(eeprom,
  1642. EEPROM_TXPOWER_BYRATE_RATE0);
  1643. txpower = rt2800_compesate_txpower(rt2x00dev, is_rate_b, band,
  1644. power_level, txpower);
  1645. rt2x00_set_field32(&reg, TX_PWR_CFG_RATE0, txpower);
  1646. /*
  1647. * TX_PWR_CFG_0: 2MBS, TX_PWR_CFG_1: 36MBS,
  1648. * TX_PWR_CFG_2: MCS5, TX_PWR_CFG_3: MCS13,
  1649. * TX_PWR_CFG_4: unknown
  1650. */
  1651. txpower = rt2x00_get_field16(eeprom,
  1652. EEPROM_TXPOWER_BYRATE_RATE1);
  1653. txpower = rt2800_compesate_txpower(rt2x00dev, is_rate_b, band,
  1654. power_level, txpower);
  1655. rt2x00_set_field32(&reg, TX_PWR_CFG_RATE1, txpower);
  1656. /*
  1657. * TX_PWR_CFG_0: 5.5MBS, TX_PWR_CFG_1: 48MBS,
  1658. * TX_PWR_CFG_2: MCS6, TX_PWR_CFG_3: MCS14,
  1659. * TX_PWR_CFG_4: unknown
  1660. */
  1661. txpower = rt2x00_get_field16(eeprom,
  1662. EEPROM_TXPOWER_BYRATE_RATE2);
  1663. txpower = rt2800_compesate_txpower(rt2x00dev, is_rate_b, band,
  1664. power_level, txpower);
  1665. rt2x00_set_field32(&reg, TX_PWR_CFG_RATE2, txpower);
  1666. /*
  1667. * TX_PWR_CFG_0: 11MBS, TX_PWR_CFG_1: 54MBS,
  1668. * TX_PWR_CFG_2: MCS7, TX_PWR_CFG_3: MCS15,
  1669. * TX_PWR_CFG_4: unknown
  1670. */
  1671. txpower = rt2x00_get_field16(eeprom,
  1672. EEPROM_TXPOWER_BYRATE_RATE3);
  1673. txpower = rt2800_compesate_txpower(rt2x00dev, is_rate_b, band,
  1674. power_level, txpower);
  1675. rt2x00_set_field32(&reg, TX_PWR_CFG_RATE3, txpower);
  1676. /* read the next four txpower values */
  1677. rt2x00_eeprom_read(rt2x00dev, EEPROM_TXPOWER_BYRATE + i + 1,
  1678. &eeprom);
  1679. is_rate_b = 0;
  1680. /*
  1681. * TX_PWR_CFG_0: 6MBS, TX_PWR_CFG_1: MCS0,
  1682. * TX_PWR_CFG_2: MCS8, TX_PWR_CFG_3: unknown,
  1683. * TX_PWR_CFG_4: unknown
  1684. */
  1685. txpower = rt2x00_get_field16(eeprom,
  1686. EEPROM_TXPOWER_BYRATE_RATE0);
  1687. txpower = rt2800_compesate_txpower(rt2x00dev, is_rate_b, band,
  1688. power_level, txpower);
  1689. rt2x00_set_field32(&reg, TX_PWR_CFG_RATE4, txpower);
  1690. /*
  1691. * TX_PWR_CFG_0: 9MBS, TX_PWR_CFG_1: MCS1,
  1692. * TX_PWR_CFG_2: MCS9, TX_PWR_CFG_3: unknown,
  1693. * TX_PWR_CFG_4: unknown
  1694. */
  1695. txpower = rt2x00_get_field16(eeprom,
  1696. EEPROM_TXPOWER_BYRATE_RATE1);
  1697. txpower = rt2800_compesate_txpower(rt2x00dev, is_rate_b, band,
  1698. power_level, txpower);
  1699. rt2x00_set_field32(&reg, TX_PWR_CFG_RATE5, txpower);
  1700. /*
  1701. * TX_PWR_CFG_0: 12MBS, TX_PWR_CFG_1: MCS2,
  1702. * TX_PWR_CFG_2: MCS10, TX_PWR_CFG_3: unknown,
  1703. * TX_PWR_CFG_4: unknown
  1704. */
  1705. txpower = rt2x00_get_field16(eeprom,
  1706. EEPROM_TXPOWER_BYRATE_RATE2);
  1707. txpower = rt2800_compesate_txpower(rt2x00dev, is_rate_b, band,
  1708. power_level, txpower);
  1709. rt2x00_set_field32(&reg, TX_PWR_CFG_RATE6, txpower);
  1710. /*
  1711. * TX_PWR_CFG_0: 18MBS, TX_PWR_CFG_1: MCS3,
  1712. * TX_PWR_CFG_2: MCS11, TX_PWR_CFG_3: unknown,
  1713. * TX_PWR_CFG_4: unknown
  1714. */
  1715. txpower = rt2x00_get_field16(eeprom,
  1716. EEPROM_TXPOWER_BYRATE_RATE3);
  1717. txpower = rt2800_compesate_txpower(rt2x00dev, is_rate_b, band,
  1718. power_level, txpower);
  1719. rt2x00_set_field32(&reg, TX_PWR_CFG_RATE7, txpower);
  1720. rt2800_register_write(rt2x00dev, offset, reg);
  1721. /* next TX_PWR_CFG register */
  1722. offset += 4;
  1723. }
  1724. }
  1725. static void rt2800_config_retry_limit(struct rt2x00_dev *rt2x00dev,
  1726. struct rt2x00lib_conf *libconf)
  1727. {
  1728. u32 reg;
  1729. rt2800_register_read(rt2x00dev, TX_RTY_CFG, &reg);
  1730. rt2x00_set_field32(&reg, TX_RTY_CFG_SHORT_RTY_LIMIT,
  1731. libconf->conf->short_frame_max_tx_count);
  1732. rt2x00_set_field32(&reg, TX_RTY_CFG_LONG_RTY_LIMIT,
  1733. libconf->conf->long_frame_max_tx_count);
  1734. rt2800_register_write(rt2x00dev, TX_RTY_CFG, reg);
  1735. }
  1736. static void rt2800_config_ps(struct rt2x00_dev *rt2x00dev,
  1737. struct rt2x00lib_conf *libconf)
  1738. {
  1739. enum dev_state state =
  1740. (libconf->conf->flags & IEEE80211_CONF_PS) ?
  1741. STATE_SLEEP : STATE_AWAKE;
  1742. u32 reg;
  1743. if (state == STATE_SLEEP) {
  1744. rt2800_register_write(rt2x00dev, AUTOWAKEUP_CFG, 0);
  1745. rt2800_register_read(rt2x00dev, AUTOWAKEUP_CFG, &reg);
  1746. rt2x00_set_field32(&reg, AUTOWAKEUP_CFG_AUTO_LEAD_TIME, 5);
  1747. rt2x00_set_field32(&reg, AUTOWAKEUP_CFG_TBCN_BEFORE_WAKE,
  1748. libconf->conf->listen_interval - 1);
  1749. rt2x00_set_field32(&reg, AUTOWAKEUP_CFG_AUTOWAKE, 1);
  1750. rt2800_register_write(rt2x00dev, AUTOWAKEUP_CFG, reg);
  1751. rt2x00dev->ops->lib->set_device_state(rt2x00dev, state);
  1752. } else {
  1753. rt2800_register_read(rt2x00dev, AUTOWAKEUP_CFG, &reg);
  1754. rt2x00_set_field32(&reg, AUTOWAKEUP_CFG_AUTO_LEAD_TIME, 0);
  1755. rt2x00_set_field32(&reg, AUTOWAKEUP_CFG_TBCN_BEFORE_WAKE, 0);
  1756. rt2x00_set_field32(&reg, AUTOWAKEUP_CFG_AUTOWAKE, 0);
  1757. rt2800_register_write(rt2x00dev, AUTOWAKEUP_CFG, reg);
  1758. rt2x00dev->ops->lib->set_device_state(rt2x00dev, state);
  1759. }
  1760. }
  1761. void rt2800_config(struct rt2x00_dev *rt2x00dev,
  1762. struct rt2x00lib_conf *libconf,
  1763. const unsigned int flags)
  1764. {
  1765. /* Always recalculate LNA gain before changing configuration */
  1766. rt2800_config_lna_gain(rt2x00dev, libconf);
  1767. if (flags & IEEE80211_CONF_CHANGE_CHANNEL) {
  1768. rt2800_config_channel(rt2x00dev, libconf->conf,
  1769. &libconf->rf, &libconf->channel);
  1770. rt2800_config_txpower(rt2x00dev, libconf->conf);
  1771. }
  1772. if (flags & IEEE80211_CONF_CHANGE_POWER)
  1773. rt2800_config_txpower(rt2x00dev, libconf->conf);
  1774. if (flags & IEEE80211_CONF_CHANGE_RETRY_LIMITS)
  1775. rt2800_config_retry_limit(rt2x00dev, libconf);
  1776. if (flags & IEEE80211_CONF_CHANGE_PS)
  1777. rt2800_config_ps(rt2x00dev, libconf);
  1778. }
  1779. EXPORT_SYMBOL_GPL(rt2800_config);
  1780. /*
  1781. * Link tuning
  1782. */
  1783. void rt2800_link_stats(struct rt2x00_dev *rt2x00dev, struct link_qual *qual)
  1784. {
  1785. u32 reg;
  1786. /*
  1787. * Update FCS error count from register.
  1788. */
  1789. rt2800_register_read(rt2x00dev, RX_STA_CNT0, &reg);
  1790. qual->rx_failed = rt2x00_get_field32(reg, RX_STA_CNT0_CRC_ERR);
  1791. }
  1792. EXPORT_SYMBOL_GPL(rt2800_link_stats);
  1793. static u8 rt2800_get_default_vgc(struct rt2x00_dev *rt2x00dev)
  1794. {
  1795. if (rt2x00dev->curr_band == IEEE80211_BAND_2GHZ) {
  1796. if (rt2x00_rt(rt2x00dev, RT3070) ||
  1797. rt2x00_rt(rt2x00dev, RT3071) ||
  1798. rt2x00_rt(rt2x00dev, RT3090) ||
  1799. rt2x00_rt(rt2x00dev, RT3390) ||
  1800. rt2x00_rt(rt2x00dev, RT5390))
  1801. return 0x1c + (2 * rt2x00dev->lna_gain);
  1802. else
  1803. return 0x2e + rt2x00dev->lna_gain;
  1804. }
  1805. if (!test_bit(CONFIG_CHANNEL_HT40, &rt2x00dev->flags))
  1806. return 0x32 + (rt2x00dev->lna_gain * 5) / 3;
  1807. else
  1808. return 0x3a + (rt2x00dev->lna_gain * 5) / 3;
  1809. }
  1810. static inline void rt2800_set_vgc(struct rt2x00_dev *rt2x00dev,
  1811. struct link_qual *qual, u8 vgc_level)
  1812. {
  1813. if (qual->vgc_level != vgc_level) {
  1814. rt2800_bbp_write(rt2x00dev, 66, vgc_level);
  1815. qual->vgc_level = vgc_level;
  1816. qual->vgc_level_reg = vgc_level;
  1817. }
  1818. }
  1819. void rt2800_reset_tuner(struct rt2x00_dev *rt2x00dev, struct link_qual *qual)
  1820. {
  1821. rt2800_set_vgc(rt2x00dev, qual, rt2800_get_default_vgc(rt2x00dev));
  1822. }
  1823. EXPORT_SYMBOL_GPL(rt2800_reset_tuner);
  1824. void rt2800_link_tuner(struct rt2x00_dev *rt2x00dev, struct link_qual *qual,
  1825. const u32 count)
  1826. {
  1827. if (rt2x00_rt_rev(rt2x00dev, RT2860, REV_RT2860C))
  1828. return;
  1829. /*
  1830. * When RSSI is better then -80 increase VGC level with 0x10
  1831. */
  1832. rt2800_set_vgc(rt2x00dev, qual,
  1833. rt2800_get_default_vgc(rt2x00dev) +
  1834. ((qual->rssi > -80) * 0x10));
  1835. }
  1836. EXPORT_SYMBOL_GPL(rt2800_link_tuner);
  1837. /*
  1838. * Initialization functions.
  1839. */
  1840. static int rt2800_init_registers(struct rt2x00_dev *rt2x00dev)
  1841. {
  1842. u32 reg;
  1843. u16 eeprom;
  1844. unsigned int i;
  1845. int ret;
  1846. rt2800_register_read(rt2x00dev, WPDMA_GLO_CFG, &reg);
  1847. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_ENABLE_TX_DMA, 0);
  1848. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_TX_DMA_BUSY, 0);
  1849. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_ENABLE_RX_DMA, 0);
  1850. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_RX_DMA_BUSY, 0);
  1851. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_TX_WRITEBACK_DONE, 1);
  1852. rt2800_register_write(rt2x00dev, WPDMA_GLO_CFG, reg);
  1853. ret = rt2800_drv_init_registers(rt2x00dev);
  1854. if (ret)
  1855. return ret;
  1856. rt2800_register_read(rt2x00dev, BCN_OFFSET0, &reg);
  1857. rt2x00_set_field32(&reg, BCN_OFFSET0_BCN0, 0xe0); /* 0x3800 */
  1858. rt2x00_set_field32(&reg, BCN_OFFSET0_BCN1, 0xe8); /* 0x3a00 */
  1859. rt2x00_set_field32(&reg, BCN_OFFSET0_BCN2, 0xf0); /* 0x3c00 */
  1860. rt2x00_set_field32(&reg, BCN_OFFSET0_BCN3, 0xf8); /* 0x3e00 */
  1861. rt2800_register_write(rt2x00dev, BCN_OFFSET0, reg);
  1862. rt2800_register_read(rt2x00dev, BCN_OFFSET1, &reg);
  1863. rt2x00_set_field32(&reg, BCN_OFFSET1_BCN4, 0xc8); /* 0x3200 */
  1864. rt2x00_set_field32(&reg, BCN_OFFSET1_BCN5, 0xd0); /* 0x3400 */
  1865. rt2x00_set_field32(&reg, BCN_OFFSET1_BCN6, 0x77); /* 0x1dc0 */
  1866. rt2x00_set_field32(&reg, BCN_OFFSET1_BCN7, 0x6f); /* 0x1bc0 */
  1867. rt2800_register_write(rt2x00dev, BCN_OFFSET1, reg);
  1868. rt2800_register_write(rt2x00dev, LEGACY_BASIC_RATE, 0x0000013f);
  1869. rt2800_register_write(rt2x00dev, HT_BASIC_RATE, 0x00008003);
  1870. rt2800_register_write(rt2x00dev, MAC_SYS_CTRL, 0x00000000);
  1871. rt2800_register_read(rt2x00dev, BCN_TIME_CFG, &reg);
  1872. rt2x00_set_field32(&reg, BCN_TIME_CFG_BEACON_INTERVAL, 1600);
  1873. rt2x00_set_field32(&reg, BCN_TIME_CFG_TSF_TICKING, 0);
  1874. rt2x00_set_field32(&reg, BCN_TIME_CFG_TSF_SYNC, 0);
  1875. rt2x00_set_field32(&reg, BCN_TIME_CFG_TBTT_ENABLE, 0);
  1876. rt2x00_set_field32(&reg, BCN_TIME_CFG_BEACON_GEN, 0);
  1877. rt2x00_set_field32(&reg, BCN_TIME_CFG_TX_TIME_COMPENSATE, 0);
  1878. rt2800_register_write(rt2x00dev, BCN_TIME_CFG, reg);
  1879. rt2800_config_filter(rt2x00dev, FIF_ALLMULTI);
  1880. rt2800_register_read(rt2x00dev, BKOFF_SLOT_CFG, &reg);
  1881. rt2x00_set_field32(&reg, BKOFF_SLOT_CFG_SLOT_TIME, 9);
  1882. rt2x00_set_field32(&reg, BKOFF_SLOT_CFG_CC_DELAY_TIME, 2);
  1883. rt2800_register_write(rt2x00dev, BKOFF_SLOT_CFG, reg);
  1884. if (rt2x00_rt(rt2x00dev, RT3071) ||
  1885. rt2x00_rt(rt2x00dev, RT3090) ||
  1886. rt2x00_rt(rt2x00dev, RT3390)) {
  1887. rt2800_register_write(rt2x00dev, TX_SW_CFG0, 0x00000400);
  1888. rt2800_register_write(rt2x00dev, TX_SW_CFG1, 0x00000000);
  1889. if (rt2x00_rt_rev_lt(rt2x00dev, RT3071, REV_RT3071E) ||
  1890. rt2x00_rt_rev_lt(rt2x00dev, RT3090, REV_RT3090E) ||
  1891. rt2x00_rt_rev_lt(rt2x00dev, RT3390, REV_RT3390E)) {
  1892. rt2x00_eeprom_read(rt2x00dev, EEPROM_NIC_CONF1, &eeprom);
  1893. if (rt2x00_get_field16(eeprom, EEPROM_NIC_CONF1_DAC_TEST))
  1894. rt2800_register_write(rt2x00dev, TX_SW_CFG2,
  1895. 0x0000002c);
  1896. else
  1897. rt2800_register_write(rt2x00dev, TX_SW_CFG2,
  1898. 0x0000000f);
  1899. } else {
  1900. rt2800_register_write(rt2x00dev, TX_SW_CFG2, 0x00000000);
  1901. }
  1902. } else if (rt2x00_rt(rt2x00dev, RT3070)) {
  1903. rt2800_register_write(rt2x00dev, TX_SW_CFG0, 0x00000400);
  1904. if (rt2x00_rt_rev_lt(rt2x00dev, RT3070, REV_RT3070F)) {
  1905. rt2800_register_write(rt2x00dev, TX_SW_CFG1, 0x00000000);
  1906. rt2800_register_write(rt2x00dev, TX_SW_CFG2, 0x0000002c);
  1907. } else {
  1908. rt2800_register_write(rt2x00dev, TX_SW_CFG1, 0x00080606);
  1909. rt2800_register_write(rt2x00dev, TX_SW_CFG2, 0x00000000);
  1910. }
  1911. } else if (rt2800_is_305x_soc(rt2x00dev)) {
  1912. rt2800_register_write(rt2x00dev, TX_SW_CFG0, 0x00000400);
  1913. rt2800_register_write(rt2x00dev, TX_SW_CFG1, 0x00000000);
  1914. rt2800_register_write(rt2x00dev, TX_SW_CFG2, 0x0000001f);
  1915. } else if (rt2x00_rt(rt2x00dev, RT5390)) {
  1916. rt2800_register_write(rt2x00dev, TX_SW_CFG0, 0x00000404);
  1917. rt2800_register_write(rt2x00dev, TX_SW_CFG1, 0x00080606);
  1918. rt2800_register_write(rt2x00dev, TX_SW_CFG2, 0x00000000);
  1919. } else {
  1920. rt2800_register_write(rt2x00dev, TX_SW_CFG0, 0x00000000);
  1921. rt2800_register_write(rt2x00dev, TX_SW_CFG1, 0x00080606);
  1922. }
  1923. rt2800_register_read(rt2x00dev, TX_LINK_CFG, &reg);
  1924. rt2x00_set_field32(&reg, TX_LINK_CFG_REMOTE_MFB_LIFETIME, 32);
  1925. rt2x00_set_field32(&reg, TX_LINK_CFG_MFB_ENABLE, 0);
  1926. rt2x00_set_field32(&reg, TX_LINK_CFG_REMOTE_UMFS_ENABLE, 0);
  1927. rt2x00_set_field32(&reg, TX_LINK_CFG_TX_MRQ_EN, 0);
  1928. rt2x00_set_field32(&reg, TX_LINK_CFG_TX_RDG_EN, 0);
  1929. rt2x00_set_field32(&reg, TX_LINK_CFG_TX_CF_ACK_EN, 1);
  1930. rt2x00_set_field32(&reg, TX_LINK_CFG_REMOTE_MFB, 0);
  1931. rt2x00_set_field32(&reg, TX_LINK_CFG_REMOTE_MFS, 0);
  1932. rt2800_register_write(rt2x00dev, TX_LINK_CFG, reg);
  1933. rt2800_register_read(rt2x00dev, TX_TIMEOUT_CFG, &reg);
  1934. rt2x00_set_field32(&reg, TX_TIMEOUT_CFG_MPDU_LIFETIME, 9);
  1935. rt2x00_set_field32(&reg, TX_TIMEOUT_CFG_RX_ACK_TIMEOUT, 32);
  1936. rt2x00_set_field32(&reg, TX_TIMEOUT_CFG_TX_OP_TIMEOUT, 10);
  1937. rt2800_register_write(rt2x00dev, TX_TIMEOUT_CFG, reg);
  1938. rt2800_register_read(rt2x00dev, MAX_LEN_CFG, &reg);
  1939. rt2x00_set_field32(&reg, MAX_LEN_CFG_MAX_MPDU, AGGREGATION_SIZE);
  1940. if (rt2x00_rt_rev_gte(rt2x00dev, RT2872, REV_RT2872E) ||
  1941. rt2x00_rt(rt2x00dev, RT2883) ||
  1942. rt2x00_rt_rev_lt(rt2x00dev, RT3070, REV_RT3070E))
  1943. rt2x00_set_field32(&reg, MAX_LEN_CFG_MAX_PSDU, 2);
  1944. else
  1945. rt2x00_set_field32(&reg, MAX_LEN_CFG_MAX_PSDU, 1);
  1946. rt2x00_set_field32(&reg, MAX_LEN_CFG_MIN_PSDU, 0);
  1947. rt2x00_set_field32(&reg, MAX_LEN_CFG_MIN_MPDU, 0);
  1948. rt2800_register_write(rt2x00dev, MAX_LEN_CFG, reg);
  1949. rt2800_register_read(rt2x00dev, LED_CFG, &reg);
  1950. rt2x00_set_field32(&reg, LED_CFG_ON_PERIOD, 70);
  1951. rt2x00_set_field32(&reg, LED_CFG_OFF_PERIOD, 30);
  1952. rt2x00_set_field32(&reg, LED_CFG_SLOW_BLINK_PERIOD, 3);
  1953. rt2x00_set_field32(&reg, LED_CFG_R_LED_MODE, 3);
  1954. rt2x00_set_field32(&reg, LED_CFG_G_LED_MODE, 3);
  1955. rt2x00_set_field32(&reg, LED_CFG_Y_LED_MODE, 3);
  1956. rt2x00_set_field32(&reg, LED_CFG_LED_POLAR, 1);
  1957. rt2800_register_write(rt2x00dev, LED_CFG, reg);
  1958. rt2800_register_write(rt2x00dev, PBF_MAX_PCNT, 0x1f3fbf9f);
  1959. rt2800_register_read(rt2x00dev, TX_RTY_CFG, &reg);
  1960. rt2x00_set_field32(&reg, TX_RTY_CFG_SHORT_RTY_LIMIT, 15);
  1961. rt2x00_set_field32(&reg, TX_RTY_CFG_LONG_RTY_LIMIT, 31);
  1962. rt2x00_set_field32(&reg, TX_RTY_CFG_LONG_RTY_THRE, 2000);
  1963. rt2x00_set_field32(&reg, TX_RTY_CFG_NON_AGG_RTY_MODE, 0);
  1964. rt2x00_set_field32(&reg, TX_RTY_CFG_AGG_RTY_MODE, 0);
  1965. rt2x00_set_field32(&reg, TX_RTY_CFG_TX_AUTO_FB_ENABLE, 1);
  1966. rt2800_register_write(rt2x00dev, TX_RTY_CFG, reg);
  1967. rt2800_register_read(rt2x00dev, AUTO_RSP_CFG, &reg);
  1968. rt2x00_set_field32(&reg, AUTO_RSP_CFG_AUTORESPONDER, 1);
  1969. rt2x00_set_field32(&reg, AUTO_RSP_CFG_BAC_ACK_POLICY, 1);
  1970. rt2x00_set_field32(&reg, AUTO_RSP_CFG_CTS_40_MMODE, 0);
  1971. rt2x00_set_field32(&reg, AUTO_RSP_CFG_CTS_40_MREF, 0);
  1972. rt2x00_set_field32(&reg, AUTO_RSP_CFG_AR_PREAMBLE, 1);
  1973. rt2x00_set_field32(&reg, AUTO_RSP_CFG_DUAL_CTS_EN, 0);
  1974. rt2x00_set_field32(&reg, AUTO_RSP_CFG_ACK_CTS_PSM_BIT, 0);
  1975. rt2800_register_write(rt2x00dev, AUTO_RSP_CFG, reg);
  1976. rt2800_register_read(rt2x00dev, CCK_PROT_CFG, &reg);
  1977. rt2x00_set_field32(&reg, CCK_PROT_CFG_PROTECT_RATE, 3);
  1978. rt2x00_set_field32(&reg, CCK_PROT_CFG_PROTECT_CTRL, 0);
  1979. rt2x00_set_field32(&reg, CCK_PROT_CFG_PROTECT_NAV_SHORT, 1);
  1980. rt2x00_set_field32(&reg, CCK_PROT_CFG_TX_OP_ALLOW_CCK, 1);
  1981. rt2x00_set_field32(&reg, CCK_PROT_CFG_TX_OP_ALLOW_OFDM, 1);
  1982. rt2x00_set_field32(&reg, CCK_PROT_CFG_TX_OP_ALLOW_MM20, 1);
  1983. rt2x00_set_field32(&reg, CCK_PROT_CFG_TX_OP_ALLOW_MM40, 0);
  1984. rt2x00_set_field32(&reg, CCK_PROT_CFG_TX_OP_ALLOW_GF20, 1);
  1985. rt2x00_set_field32(&reg, CCK_PROT_CFG_TX_OP_ALLOW_GF40, 0);
  1986. rt2x00_set_field32(&reg, CCK_PROT_CFG_RTS_TH_EN, 1);
  1987. rt2800_register_write(rt2x00dev, CCK_PROT_CFG, reg);
  1988. rt2800_register_read(rt2x00dev, OFDM_PROT_CFG, &reg);
  1989. rt2x00_set_field32(&reg, OFDM_PROT_CFG_PROTECT_RATE, 3);
  1990. rt2x00_set_field32(&reg, OFDM_PROT_CFG_PROTECT_CTRL, 0);
  1991. rt2x00_set_field32(&reg, OFDM_PROT_CFG_PROTECT_NAV_SHORT, 1);
  1992. rt2x00_set_field32(&reg, OFDM_PROT_CFG_TX_OP_ALLOW_CCK, 1);
  1993. rt2x00_set_field32(&reg, OFDM_PROT_CFG_TX_OP_ALLOW_OFDM, 1);
  1994. rt2x00_set_field32(&reg, OFDM_PROT_CFG_TX_OP_ALLOW_MM20, 1);
  1995. rt2x00_set_field32(&reg, OFDM_PROT_CFG_TX_OP_ALLOW_MM40, 0);
  1996. rt2x00_set_field32(&reg, OFDM_PROT_CFG_TX_OP_ALLOW_GF20, 1);
  1997. rt2x00_set_field32(&reg, OFDM_PROT_CFG_TX_OP_ALLOW_GF40, 0);
  1998. rt2x00_set_field32(&reg, OFDM_PROT_CFG_RTS_TH_EN, 1);
  1999. rt2800_register_write(rt2x00dev, OFDM_PROT_CFG, reg);
  2000. rt2800_register_read(rt2x00dev, MM20_PROT_CFG, &reg);
  2001. rt2x00_set_field32(&reg, MM20_PROT_CFG_PROTECT_RATE, 0x4004);
  2002. rt2x00_set_field32(&reg, MM20_PROT_CFG_PROTECT_CTRL, 0);
  2003. rt2x00_set_field32(&reg, MM20_PROT_CFG_PROTECT_NAV_SHORT, 1);
  2004. rt2x00_set_field32(&reg, MM20_PROT_CFG_TX_OP_ALLOW_CCK, 1);
  2005. rt2x00_set_field32(&reg, MM20_PROT_CFG_TX_OP_ALLOW_OFDM, 1);
  2006. rt2x00_set_field32(&reg, MM20_PROT_CFG_TX_OP_ALLOW_MM20, 1);
  2007. rt2x00_set_field32(&reg, MM20_PROT_CFG_TX_OP_ALLOW_MM40, 0);
  2008. rt2x00_set_field32(&reg, MM20_PROT_CFG_TX_OP_ALLOW_GF20, 1);
  2009. rt2x00_set_field32(&reg, MM20_PROT_CFG_TX_OP_ALLOW_GF40, 0);
  2010. rt2x00_set_field32(&reg, MM20_PROT_CFG_RTS_TH_EN, 0);
  2011. rt2800_register_write(rt2x00dev, MM20_PROT_CFG, reg);
  2012. rt2800_register_read(rt2x00dev, MM40_PROT_CFG, &reg);
  2013. rt2x00_set_field32(&reg, MM40_PROT_CFG_PROTECT_RATE, 0x4084);
  2014. rt2x00_set_field32(&reg, MM40_PROT_CFG_PROTECT_CTRL, 0);
  2015. rt2x00_set_field32(&reg, MM40_PROT_CFG_PROTECT_NAV_SHORT, 1);
  2016. rt2x00_set_field32(&reg, MM40_PROT_CFG_TX_OP_ALLOW_CCK, 1);
  2017. rt2x00_set_field32(&reg, MM40_PROT_CFG_TX_OP_ALLOW_OFDM, 1);
  2018. rt2x00_set_field32(&reg, MM40_PROT_CFG_TX_OP_ALLOW_MM20, 1);
  2019. rt2x00_set_field32(&reg, MM40_PROT_CFG_TX_OP_ALLOW_MM40, 1);
  2020. rt2x00_set_field32(&reg, MM40_PROT_CFG_TX_OP_ALLOW_GF20, 1);
  2021. rt2x00_set_field32(&reg, MM40_PROT_CFG_TX_OP_ALLOW_GF40, 1);
  2022. rt2x00_set_field32(&reg, MM40_PROT_CFG_RTS_TH_EN, 0);
  2023. rt2800_register_write(rt2x00dev, MM40_PROT_CFG, reg);
  2024. rt2800_register_read(rt2x00dev, GF20_PROT_CFG, &reg);
  2025. rt2x00_set_field32(&reg, GF20_PROT_CFG_PROTECT_RATE, 0x4004);
  2026. rt2x00_set_field32(&reg, GF20_PROT_CFG_PROTECT_CTRL, 0);
  2027. rt2x00_set_field32(&reg, GF20_PROT_CFG_PROTECT_NAV_SHORT, 1);
  2028. rt2x00_set_field32(&reg, GF20_PROT_CFG_TX_OP_ALLOW_CCK, 1);
  2029. rt2x00_set_field32(&reg, GF20_PROT_CFG_TX_OP_ALLOW_OFDM, 1);
  2030. rt2x00_set_field32(&reg, GF20_PROT_CFG_TX_OP_ALLOW_MM20, 1);
  2031. rt2x00_set_field32(&reg, GF20_PROT_CFG_TX_OP_ALLOW_MM40, 0);
  2032. rt2x00_set_field32(&reg, GF20_PROT_CFG_TX_OP_ALLOW_GF20, 1);
  2033. rt2x00_set_field32(&reg, GF20_PROT_CFG_TX_OP_ALLOW_GF40, 0);
  2034. rt2x00_set_field32(&reg, GF20_PROT_CFG_RTS_TH_EN, 0);
  2035. rt2800_register_write(rt2x00dev, GF20_PROT_CFG, reg);
  2036. rt2800_register_read(rt2x00dev, GF40_PROT_CFG, &reg);
  2037. rt2x00_set_field32(&reg, GF40_PROT_CFG_PROTECT_RATE, 0x4084);
  2038. rt2x00_set_field32(&reg, GF40_PROT_CFG_PROTECT_CTRL, 0);
  2039. rt2x00_set_field32(&reg, GF40_PROT_CFG_PROTECT_NAV_SHORT, 1);
  2040. rt2x00_set_field32(&reg, GF40_PROT_CFG_TX_OP_ALLOW_CCK, 1);
  2041. rt2x00_set_field32(&reg, GF40_PROT_CFG_TX_OP_ALLOW_OFDM, 1);
  2042. rt2x00_set_field32(&reg, GF40_PROT_CFG_TX_OP_ALLOW_MM20, 1);
  2043. rt2x00_set_field32(&reg, GF40_PROT_CFG_TX_OP_ALLOW_MM40, 1);
  2044. rt2x00_set_field32(&reg, GF40_PROT_CFG_TX_OP_ALLOW_GF20, 1);
  2045. rt2x00_set_field32(&reg, GF40_PROT_CFG_TX_OP_ALLOW_GF40, 1);
  2046. rt2x00_set_field32(&reg, GF40_PROT_CFG_RTS_TH_EN, 0);
  2047. rt2800_register_write(rt2x00dev, GF40_PROT_CFG, reg);
  2048. if (rt2x00_is_usb(rt2x00dev)) {
  2049. rt2800_register_write(rt2x00dev, PBF_CFG, 0xf40006);
  2050. rt2800_register_read(rt2x00dev, WPDMA_GLO_CFG, &reg);
  2051. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_ENABLE_TX_DMA, 0);
  2052. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_TX_DMA_BUSY, 0);
  2053. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_ENABLE_RX_DMA, 0);
  2054. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_RX_DMA_BUSY, 0);
  2055. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_WP_DMA_BURST_SIZE, 3);
  2056. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_TX_WRITEBACK_DONE, 0);
  2057. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_BIG_ENDIAN, 0);
  2058. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_RX_HDR_SCATTER, 0);
  2059. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_HDR_SEG_LEN, 0);
  2060. rt2800_register_write(rt2x00dev, WPDMA_GLO_CFG, reg);
  2061. }
  2062. /*
  2063. * The legacy driver also sets TXOP_CTRL_CFG_RESERVED_TRUN_EN to 1
  2064. * although it is reserved.
  2065. */
  2066. rt2800_register_read(rt2x00dev, TXOP_CTRL_CFG, &reg);
  2067. rt2x00_set_field32(&reg, TXOP_CTRL_CFG_TIMEOUT_TRUN_EN, 1);
  2068. rt2x00_set_field32(&reg, TXOP_CTRL_CFG_AC_TRUN_EN, 1);
  2069. rt2x00_set_field32(&reg, TXOP_CTRL_CFG_TXRATEGRP_TRUN_EN, 1);
  2070. rt2x00_set_field32(&reg, TXOP_CTRL_CFG_USER_MODE_TRUN_EN, 1);
  2071. rt2x00_set_field32(&reg, TXOP_CTRL_CFG_MIMO_PS_TRUN_EN, 1);
  2072. rt2x00_set_field32(&reg, TXOP_CTRL_CFG_RESERVED_TRUN_EN, 1);
  2073. rt2x00_set_field32(&reg, TXOP_CTRL_CFG_LSIG_TXOP_EN, 0);
  2074. rt2x00_set_field32(&reg, TXOP_CTRL_CFG_EXT_CCA_EN, 0);
  2075. rt2x00_set_field32(&reg, TXOP_CTRL_CFG_EXT_CCA_DLY, 88);
  2076. rt2x00_set_field32(&reg, TXOP_CTRL_CFG_EXT_CWMIN, 0);
  2077. rt2800_register_write(rt2x00dev, TXOP_CTRL_CFG, reg);
  2078. rt2800_register_write(rt2x00dev, TXOP_HLDR_ET, 0x00000002);
  2079. rt2800_register_read(rt2x00dev, TX_RTS_CFG, &reg);
  2080. rt2x00_set_field32(&reg, TX_RTS_CFG_AUTO_RTS_RETRY_LIMIT, 32);
  2081. rt2x00_set_field32(&reg, TX_RTS_CFG_RTS_THRES,
  2082. IEEE80211_MAX_RTS_THRESHOLD);
  2083. rt2x00_set_field32(&reg, TX_RTS_CFG_RTS_FBK_EN, 0);
  2084. rt2800_register_write(rt2x00dev, TX_RTS_CFG, reg);
  2085. rt2800_register_write(rt2x00dev, EXP_ACK_TIME, 0x002400ca);
  2086. /*
  2087. * Usually the CCK SIFS time should be set to 10 and the OFDM SIFS
  2088. * time should be set to 16. However, the original Ralink driver uses
  2089. * 16 for both and indeed using a value of 10 for CCK SIFS results in
  2090. * connection problems with 11g + CTS protection. Hence, use the same
  2091. * defaults as the Ralink driver: 16 for both, CCK and OFDM SIFS.
  2092. */
  2093. rt2800_register_read(rt2x00dev, XIFS_TIME_CFG, &reg);
  2094. rt2x00_set_field32(&reg, XIFS_TIME_CFG_CCKM_SIFS_TIME, 16);
  2095. rt2x00_set_field32(&reg, XIFS_TIME_CFG_OFDM_SIFS_TIME, 16);
  2096. rt2x00_set_field32(&reg, XIFS_TIME_CFG_OFDM_XIFS_TIME, 4);
  2097. rt2x00_set_field32(&reg, XIFS_TIME_CFG_EIFS, 314);
  2098. rt2x00_set_field32(&reg, XIFS_TIME_CFG_BB_RXEND_ENABLE, 1);
  2099. rt2800_register_write(rt2x00dev, XIFS_TIME_CFG, reg);
  2100. rt2800_register_write(rt2x00dev, PWR_PIN_CFG, 0x00000003);
  2101. /*
  2102. * ASIC will keep garbage value after boot, clear encryption keys.
  2103. */
  2104. for (i = 0; i < 4; i++)
  2105. rt2800_register_write(rt2x00dev,
  2106. SHARED_KEY_MODE_ENTRY(i), 0);
  2107. for (i = 0; i < 256; i++) {
  2108. static const u32 wcid[2] = { 0xffffffff, 0x00ffffff };
  2109. rt2800_register_multiwrite(rt2x00dev, MAC_WCID_ENTRY(i),
  2110. wcid, sizeof(wcid));
  2111. rt2800_register_write(rt2x00dev, MAC_WCID_ATTR_ENTRY(i), 1);
  2112. rt2800_register_write(rt2x00dev, MAC_IVEIV_ENTRY(i), 0);
  2113. }
  2114. /*
  2115. * Clear all beacons
  2116. */
  2117. rt2800_clear_beacon_register(rt2x00dev, HW_BEACON_BASE0);
  2118. rt2800_clear_beacon_register(rt2x00dev, HW_BEACON_BASE1);
  2119. rt2800_clear_beacon_register(rt2x00dev, HW_BEACON_BASE2);
  2120. rt2800_clear_beacon_register(rt2x00dev, HW_BEACON_BASE3);
  2121. rt2800_clear_beacon_register(rt2x00dev, HW_BEACON_BASE4);
  2122. rt2800_clear_beacon_register(rt2x00dev, HW_BEACON_BASE5);
  2123. rt2800_clear_beacon_register(rt2x00dev, HW_BEACON_BASE6);
  2124. rt2800_clear_beacon_register(rt2x00dev, HW_BEACON_BASE7);
  2125. if (rt2x00_is_usb(rt2x00dev)) {
  2126. rt2800_register_read(rt2x00dev, US_CYC_CNT, &reg);
  2127. rt2x00_set_field32(&reg, US_CYC_CNT_CLOCK_CYCLE, 30);
  2128. rt2800_register_write(rt2x00dev, US_CYC_CNT, reg);
  2129. } else if (rt2x00_is_pcie(rt2x00dev)) {
  2130. rt2800_register_read(rt2x00dev, US_CYC_CNT, &reg);
  2131. rt2x00_set_field32(&reg, US_CYC_CNT_CLOCK_CYCLE, 125);
  2132. rt2800_register_write(rt2x00dev, US_CYC_CNT, reg);
  2133. }
  2134. rt2800_register_read(rt2x00dev, HT_FBK_CFG0, &reg);
  2135. rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS0FBK, 0);
  2136. rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS1FBK, 0);
  2137. rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS2FBK, 1);
  2138. rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS3FBK, 2);
  2139. rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS4FBK, 3);
  2140. rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS5FBK, 4);
  2141. rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS6FBK, 5);
  2142. rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS7FBK, 6);
  2143. rt2800_register_write(rt2x00dev, HT_FBK_CFG0, reg);
  2144. rt2800_register_read(rt2x00dev, HT_FBK_CFG1, &reg);
  2145. rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS8FBK, 8);
  2146. rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS9FBK, 8);
  2147. rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS10FBK, 9);
  2148. rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS11FBK, 10);
  2149. rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS12FBK, 11);
  2150. rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS13FBK, 12);
  2151. rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS14FBK, 13);
  2152. rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS15FBK, 14);
  2153. rt2800_register_write(rt2x00dev, HT_FBK_CFG1, reg);
  2154. rt2800_register_read(rt2x00dev, LG_FBK_CFG0, &reg);
  2155. rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS0FBK, 8);
  2156. rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS1FBK, 8);
  2157. rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS2FBK, 9);
  2158. rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS3FBK, 10);
  2159. rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS4FBK, 11);
  2160. rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS5FBK, 12);
  2161. rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS6FBK, 13);
  2162. rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS7FBK, 14);
  2163. rt2800_register_write(rt2x00dev, LG_FBK_CFG0, reg);
  2164. rt2800_register_read(rt2x00dev, LG_FBK_CFG1, &reg);
  2165. rt2x00_set_field32(&reg, LG_FBK_CFG0_CCKMCS0FBK, 0);
  2166. rt2x00_set_field32(&reg, LG_FBK_CFG0_CCKMCS1FBK, 0);
  2167. rt2x00_set_field32(&reg, LG_FBK_CFG0_CCKMCS2FBK, 1);
  2168. rt2x00_set_field32(&reg, LG_FBK_CFG0_CCKMCS3FBK, 2);
  2169. rt2800_register_write(rt2x00dev, LG_FBK_CFG1, reg);
  2170. /*
  2171. * Do not force the BA window size, we use the TXWI to set it
  2172. */
  2173. rt2800_register_read(rt2x00dev, AMPDU_BA_WINSIZE, &reg);
  2174. rt2x00_set_field32(&reg, AMPDU_BA_WINSIZE_FORCE_WINSIZE_ENABLE, 0);
  2175. rt2x00_set_field32(&reg, AMPDU_BA_WINSIZE_FORCE_WINSIZE, 0);
  2176. rt2800_register_write(rt2x00dev, AMPDU_BA_WINSIZE, reg);
  2177. /*
  2178. * We must clear the error counters.
  2179. * These registers are cleared on read,
  2180. * so we may pass a useless variable to store the value.
  2181. */
  2182. rt2800_register_read(rt2x00dev, RX_STA_CNT0, &reg);
  2183. rt2800_register_read(rt2x00dev, RX_STA_CNT1, &reg);
  2184. rt2800_register_read(rt2x00dev, RX_STA_CNT2, &reg);
  2185. rt2800_register_read(rt2x00dev, TX_STA_CNT0, &reg);
  2186. rt2800_register_read(rt2x00dev, TX_STA_CNT1, &reg);
  2187. rt2800_register_read(rt2x00dev, TX_STA_CNT2, &reg);
  2188. /*
  2189. * Setup leadtime for pre tbtt interrupt to 6ms
  2190. */
  2191. rt2800_register_read(rt2x00dev, INT_TIMER_CFG, &reg);
  2192. rt2x00_set_field32(&reg, INT_TIMER_CFG_PRE_TBTT_TIMER, 6 << 4);
  2193. rt2800_register_write(rt2x00dev, INT_TIMER_CFG, reg);
  2194. /*
  2195. * Set up channel statistics timer
  2196. */
  2197. rt2800_register_read(rt2x00dev, CH_TIME_CFG, &reg);
  2198. rt2x00_set_field32(&reg, CH_TIME_CFG_EIFS_BUSY, 1);
  2199. rt2x00_set_field32(&reg, CH_TIME_CFG_NAV_BUSY, 1);
  2200. rt2x00_set_field32(&reg, CH_TIME_CFG_RX_BUSY, 1);
  2201. rt2x00_set_field32(&reg, CH_TIME_CFG_TX_BUSY, 1);
  2202. rt2x00_set_field32(&reg, CH_TIME_CFG_TMR_EN, 1);
  2203. rt2800_register_write(rt2x00dev, CH_TIME_CFG, reg);
  2204. return 0;
  2205. }
  2206. static int rt2800_wait_bbp_rf_ready(struct rt2x00_dev *rt2x00dev)
  2207. {
  2208. unsigned int i;
  2209. u32 reg;
  2210. for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
  2211. rt2800_register_read(rt2x00dev, MAC_STATUS_CFG, &reg);
  2212. if (!rt2x00_get_field32(reg, MAC_STATUS_CFG_BBP_RF_BUSY))
  2213. return 0;
  2214. udelay(REGISTER_BUSY_DELAY);
  2215. }
  2216. ERROR(rt2x00dev, "BBP/RF register access failed, aborting.\n");
  2217. return -EACCES;
  2218. }
  2219. static int rt2800_wait_bbp_ready(struct rt2x00_dev *rt2x00dev)
  2220. {
  2221. unsigned int i;
  2222. u8 value;
  2223. /*
  2224. * BBP was enabled after firmware was loaded,
  2225. * but we need to reactivate it now.
  2226. */
  2227. rt2800_register_write(rt2x00dev, H2M_BBP_AGENT, 0);
  2228. rt2800_register_write(rt2x00dev, H2M_MAILBOX_CSR, 0);
  2229. msleep(1);
  2230. for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
  2231. rt2800_bbp_read(rt2x00dev, 0, &value);
  2232. if ((value != 0xff) && (value != 0x00))
  2233. return 0;
  2234. udelay(REGISTER_BUSY_DELAY);
  2235. }
  2236. ERROR(rt2x00dev, "BBP register access failed, aborting.\n");
  2237. return -EACCES;
  2238. }
  2239. static int rt2800_init_bbp(struct rt2x00_dev *rt2x00dev)
  2240. {
  2241. unsigned int i;
  2242. u16 eeprom;
  2243. u8 reg_id;
  2244. u8 value;
  2245. if (unlikely(rt2800_wait_bbp_rf_ready(rt2x00dev) ||
  2246. rt2800_wait_bbp_ready(rt2x00dev)))
  2247. return -EACCES;
  2248. if (rt2x00_rt(rt2x00dev, RT5390)) {
  2249. rt2800_bbp_read(rt2x00dev, 4, &value);
  2250. rt2x00_set_field8(&value, BBP4_MAC_IF_CTRL, 1);
  2251. rt2800_bbp_write(rt2x00dev, 4, value);
  2252. }
  2253. if (rt2800_is_305x_soc(rt2x00dev) ||
  2254. rt2x00_rt(rt2x00dev, RT5390))
  2255. rt2800_bbp_write(rt2x00dev, 31, 0x08);
  2256. rt2800_bbp_write(rt2x00dev, 65, 0x2c);
  2257. rt2800_bbp_write(rt2x00dev, 66, 0x38);
  2258. if (rt2x00_rt(rt2x00dev, RT5390))
  2259. rt2800_bbp_write(rt2x00dev, 68, 0x0b);
  2260. if (rt2x00_rt_rev(rt2x00dev, RT2860, REV_RT2860C)) {
  2261. rt2800_bbp_write(rt2x00dev, 69, 0x16);
  2262. rt2800_bbp_write(rt2x00dev, 73, 0x12);
  2263. } else if (rt2x00_rt(rt2x00dev, RT5390)) {
  2264. rt2800_bbp_write(rt2x00dev, 69, 0x12);
  2265. rt2800_bbp_write(rt2x00dev, 73, 0x13);
  2266. rt2800_bbp_write(rt2x00dev, 75, 0x46);
  2267. rt2800_bbp_write(rt2x00dev, 76, 0x28);
  2268. rt2800_bbp_write(rt2x00dev, 77, 0x59);
  2269. } else {
  2270. rt2800_bbp_write(rt2x00dev, 69, 0x12);
  2271. rt2800_bbp_write(rt2x00dev, 73, 0x10);
  2272. }
  2273. rt2800_bbp_write(rt2x00dev, 70, 0x0a);
  2274. if (rt2x00_rt(rt2x00dev, RT3070) ||
  2275. rt2x00_rt(rt2x00dev, RT3071) ||
  2276. rt2x00_rt(rt2x00dev, RT3090) ||
  2277. rt2x00_rt(rt2x00dev, RT3390) ||
  2278. rt2x00_rt(rt2x00dev, RT5390)) {
  2279. rt2800_bbp_write(rt2x00dev, 79, 0x13);
  2280. rt2800_bbp_write(rt2x00dev, 80, 0x05);
  2281. rt2800_bbp_write(rt2x00dev, 81, 0x33);
  2282. } else if (rt2800_is_305x_soc(rt2x00dev)) {
  2283. rt2800_bbp_write(rt2x00dev, 78, 0x0e);
  2284. rt2800_bbp_write(rt2x00dev, 80, 0x08);
  2285. } else {
  2286. rt2800_bbp_write(rt2x00dev, 81, 0x37);
  2287. }
  2288. rt2800_bbp_write(rt2x00dev, 82, 0x62);
  2289. if (rt2x00_rt(rt2x00dev, RT5390))
  2290. rt2800_bbp_write(rt2x00dev, 83, 0x7a);
  2291. else
  2292. rt2800_bbp_write(rt2x00dev, 83, 0x6a);
  2293. if (rt2x00_rt_rev(rt2x00dev, RT2860, REV_RT2860D))
  2294. rt2800_bbp_write(rt2x00dev, 84, 0x19);
  2295. else if (rt2x00_rt(rt2x00dev, RT5390))
  2296. rt2800_bbp_write(rt2x00dev, 84, 0x9a);
  2297. else
  2298. rt2800_bbp_write(rt2x00dev, 84, 0x99);
  2299. if (rt2x00_rt(rt2x00dev, RT5390))
  2300. rt2800_bbp_write(rt2x00dev, 86, 0x38);
  2301. else
  2302. rt2800_bbp_write(rt2x00dev, 86, 0x00);
  2303. rt2800_bbp_write(rt2x00dev, 91, 0x04);
  2304. if (rt2x00_rt(rt2x00dev, RT5390))
  2305. rt2800_bbp_write(rt2x00dev, 92, 0x02);
  2306. else
  2307. rt2800_bbp_write(rt2x00dev, 92, 0x00);
  2308. if (rt2x00_rt_rev_gte(rt2x00dev, RT3070, REV_RT3070F) ||
  2309. rt2x00_rt_rev_gte(rt2x00dev, RT3071, REV_RT3071E) ||
  2310. rt2x00_rt_rev_gte(rt2x00dev, RT3090, REV_RT3090E) ||
  2311. rt2x00_rt_rev_gte(rt2x00dev, RT3390, REV_RT3390E) ||
  2312. rt2x00_rt(rt2x00dev, RT5390) ||
  2313. rt2800_is_305x_soc(rt2x00dev))
  2314. rt2800_bbp_write(rt2x00dev, 103, 0xc0);
  2315. else
  2316. rt2800_bbp_write(rt2x00dev, 103, 0x00);
  2317. if (rt2x00_rt(rt2x00dev, RT5390))
  2318. rt2800_bbp_write(rt2x00dev, 104, 0x92);
  2319. if (rt2800_is_305x_soc(rt2x00dev))
  2320. rt2800_bbp_write(rt2x00dev, 105, 0x01);
  2321. else if (rt2x00_rt(rt2x00dev, RT5390))
  2322. rt2800_bbp_write(rt2x00dev, 105, 0x3c);
  2323. else
  2324. rt2800_bbp_write(rt2x00dev, 105, 0x05);
  2325. if (rt2x00_rt(rt2x00dev, RT5390))
  2326. rt2800_bbp_write(rt2x00dev, 106, 0x03);
  2327. else
  2328. rt2800_bbp_write(rt2x00dev, 106, 0x35);
  2329. if (rt2x00_rt(rt2x00dev, RT5390))
  2330. rt2800_bbp_write(rt2x00dev, 128, 0x12);
  2331. if (rt2x00_rt(rt2x00dev, RT3071) ||
  2332. rt2x00_rt(rt2x00dev, RT3090) ||
  2333. rt2x00_rt(rt2x00dev, RT3390) ||
  2334. rt2x00_rt(rt2x00dev, RT5390)) {
  2335. rt2800_bbp_read(rt2x00dev, 138, &value);
  2336. rt2x00_eeprom_read(rt2x00dev, EEPROM_NIC_CONF0, &eeprom);
  2337. if (rt2x00_get_field16(eeprom, EEPROM_NIC_CONF0_TXPATH) == 1)
  2338. value |= 0x20;
  2339. if (rt2x00_get_field16(eeprom, EEPROM_NIC_CONF0_RXPATH) == 1)
  2340. value &= ~0x02;
  2341. rt2800_bbp_write(rt2x00dev, 138, value);
  2342. }
  2343. if (rt2x00_rt(rt2x00dev, RT5390)) {
  2344. int ant, div_mode;
  2345. rt2x00_eeprom_read(rt2x00dev, EEPROM_NIC_CONF1, &eeprom);
  2346. div_mode = rt2x00_get_field16(eeprom, EEPROM_NIC_CONF1_ANT_DIVERSITY);
  2347. ant = (div_mode == 3) ? 1 : 0;
  2348. /* check if this is a Bluetooth combo card */
  2349. rt2x00_eeprom_read(rt2x00dev, EEPROM_NIC_CONF1, &eeprom);
  2350. if (rt2x00_get_field16(eeprom, EEPROM_NIC_CONF1_BT_COEXIST)) {
  2351. u32 reg;
  2352. rt2800_register_read(rt2x00dev, GPIO_CTRL_CFG, &reg);
  2353. rt2x00_set_field32(&reg, GPIO_CTRL_CFG_GPIOD_BIT3, 0);
  2354. rt2x00_set_field32(&reg, GPIO_CTRL_CFG_GPIOD_BIT6, 0);
  2355. rt2x00_set_field32(&reg, GPIO_CTRL_CFG_BIT3, 0);
  2356. rt2x00_set_field32(&reg, GPIO_CTRL_CFG_BIT6, 0);
  2357. if (ant == 0)
  2358. rt2x00_set_field32(&reg, GPIO_CTRL_CFG_BIT3, 1);
  2359. else if (ant == 1)
  2360. rt2x00_set_field32(&reg, GPIO_CTRL_CFG_BIT6, 1);
  2361. rt2800_register_write(rt2x00dev, GPIO_CTRL_CFG, reg);
  2362. }
  2363. rt2800_bbp_read(rt2x00dev, 152, &value);
  2364. if (ant == 0)
  2365. rt2x00_set_field8(&value, BBP152_RX_DEFAULT_ANT, 1);
  2366. else
  2367. rt2x00_set_field8(&value, BBP152_RX_DEFAULT_ANT, 0);
  2368. rt2800_bbp_write(rt2x00dev, 152, value);
  2369. /* Init frequency calibration */
  2370. rt2800_bbp_write(rt2x00dev, 142, 1);
  2371. rt2800_bbp_write(rt2x00dev, 143, 57);
  2372. }
  2373. for (i = 0; i < EEPROM_BBP_SIZE; i++) {
  2374. rt2x00_eeprom_read(rt2x00dev, EEPROM_BBP_START + i, &eeprom);
  2375. if (eeprom != 0xffff && eeprom != 0x0000) {
  2376. reg_id = rt2x00_get_field16(eeprom, EEPROM_BBP_REG_ID);
  2377. value = rt2x00_get_field16(eeprom, EEPROM_BBP_VALUE);
  2378. rt2800_bbp_write(rt2x00dev, reg_id, value);
  2379. }
  2380. }
  2381. return 0;
  2382. }
  2383. static u8 rt2800_init_rx_filter(struct rt2x00_dev *rt2x00dev,
  2384. bool bw40, u8 rfcsr24, u8 filter_target)
  2385. {
  2386. unsigned int i;
  2387. u8 bbp;
  2388. u8 rfcsr;
  2389. u8 passband;
  2390. u8 stopband;
  2391. u8 overtuned = 0;
  2392. rt2800_rfcsr_write(rt2x00dev, 24, rfcsr24);
  2393. rt2800_bbp_read(rt2x00dev, 4, &bbp);
  2394. rt2x00_set_field8(&bbp, BBP4_BANDWIDTH, 2 * bw40);
  2395. rt2800_bbp_write(rt2x00dev, 4, bbp);
  2396. rt2800_rfcsr_read(rt2x00dev, 31, &rfcsr);
  2397. rt2x00_set_field8(&rfcsr, RFCSR31_RX_H20M, bw40);
  2398. rt2800_rfcsr_write(rt2x00dev, 31, rfcsr);
  2399. rt2800_rfcsr_read(rt2x00dev, 22, &rfcsr);
  2400. rt2x00_set_field8(&rfcsr, RFCSR22_BASEBAND_LOOPBACK, 1);
  2401. rt2800_rfcsr_write(rt2x00dev, 22, rfcsr);
  2402. /*
  2403. * Set power & frequency of passband test tone
  2404. */
  2405. rt2800_bbp_write(rt2x00dev, 24, 0);
  2406. for (i = 0; i < 100; i++) {
  2407. rt2800_bbp_write(rt2x00dev, 25, 0x90);
  2408. msleep(1);
  2409. rt2800_bbp_read(rt2x00dev, 55, &passband);
  2410. if (passband)
  2411. break;
  2412. }
  2413. /*
  2414. * Set power & frequency of stopband test tone
  2415. */
  2416. rt2800_bbp_write(rt2x00dev, 24, 0x06);
  2417. for (i = 0; i < 100; i++) {
  2418. rt2800_bbp_write(rt2x00dev, 25, 0x90);
  2419. msleep(1);
  2420. rt2800_bbp_read(rt2x00dev, 55, &stopband);
  2421. if ((passband - stopband) <= filter_target) {
  2422. rfcsr24++;
  2423. overtuned += ((passband - stopband) == filter_target);
  2424. } else
  2425. break;
  2426. rt2800_rfcsr_write(rt2x00dev, 24, rfcsr24);
  2427. }
  2428. rfcsr24 -= !!overtuned;
  2429. rt2800_rfcsr_write(rt2x00dev, 24, rfcsr24);
  2430. return rfcsr24;
  2431. }
  2432. static int rt2800_init_rfcsr(struct rt2x00_dev *rt2x00dev)
  2433. {
  2434. u8 rfcsr;
  2435. u8 bbp;
  2436. u32 reg;
  2437. u16 eeprom;
  2438. if (!rt2x00_rt(rt2x00dev, RT3070) &&
  2439. !rt2x00_rt(rt2x00dev, RT3071) &&
  2440. !rt2x00_rt(rt2x00dev, RT3090) &&
  2441. !rt2x00_rt(rt2x00dev, RT3390) &&
  2442. !rt2x00_rt(rt2x00dev, RT5390) &&
  2443. !rt2800_is_305x_soc(rt2x00dev))
  2444. return 0;
  2445. /*
  2446. * Init RF calibration.
  2447. */
  2448. if (rt2x00_rt(rt2x00dev, RT5390)) {
  2449. rt2800_rfcsr_read(rt2x00dev, 2, &rfcsr);
  2450. rt2x00_set_field8(&rfcsr, RFCSR2_RESCAL_EN, 1);
  2451. rt2800_rfcsr_write(rt2x00dev, 2, rfcsr);
  2452. msleep(1);
  2453. rt2x00_set_field8(&rfcsr, RFCSR2_RESCAL_EN, 0);
  2454. rt2800_rfcsr_write(rt2x00dev, 2, rfcsr);
  2455. } else {
  2456. rt2800_rfcsr_read(rt2x00dev, 30, &rfcsr);
  2457. rt2x00_set_field8(&rfcsr, RFCSR30_RF_CALIBRATION, 1);
  2458. rt2800_rfcsr_write(rt2x00dev, 30, rfcsr);
  2459. msleep(1);
  2460. rt2x00_set_field8(&rfcsr, RFCSR30_RF_CALIBRATION, 0);
  2461. rt2800_rfcsr_write(rt2x00dev, 30, rfcsr);
  2462. }
  2463. if (rt2x00_rt(rt2x00dev, RT3070) ||
  2464. rt2x00_rt(rt2x00dev, RT3071) ||
  2465. rt2x00_rt(rt2x00dev, RT3090)) {
  2466. rt2800_rfcsr_write(rt2x00dev, 4, 0x40);
  2467. rt2800_rfcsr_write(rt2x00dev, 5, 0x03);
  2468. rt2800_rfcsr_write(rt2x00dev, 6, 0x02);
  2469. rt2800_rfcsr_write(rt2x00dev, 7, 0x60);
  2470. rt2800_rfcsr_write(rt2x00dev, 9, 0x0f);
  2471. rt2800_rfcsr_write(rt2x00dev, 10, 0x41);
  2472. rt2800_rfcsr_write(rt2x00dev, 11, 0x21);
  2473. rt2800_rfcsr_write(rt2x00dev, 12, 0x7b);
  2474. rt2800_rfcsr_write(rt2x00dev, 14, 0x90);
  2475. rt2800_rfcsr_write(rt2x00dev, 15, 0x58);
  2476. rt2800_rfcsr_write(rt2x00dev, 16, 0xb3);
  2477. rt2800_rfcsr_write(rt2x00dev, 17, 0x92);
  2478. rt2800_rfcsr_write(rt2x00dev, 18, 0x2c);
  2479. rt2800_rfcsr_write(rt2x00dev, 19, 0x02);
  2480. rt2800_rfcsr_write(rt2x00dev, 20, 0xba);
  2481. rt2800_rfcsr_write(rt2x00dev, 21, 0xdb);
  2482. rt2800_rfcsr_write(rt2x00dev, 24, 0x16);
  2483. rt2800_rfcsr_write(rt2x00dev, 25, 0x01);
  2484. rt2800_rfcsr_write(rt2x00dev, 29, 0x1f);
  2485. } else if (rt2x00_rt(rt2x00dev, RT3390)) {
  2486. rt2800_rfcsr_write(rt2x00dev, 0, 0xa0);
  2487. rt2800_rfcsr_write(rt2x00dev, 1, 0xe1);
  2488. rt2800_rfcsr_write(rt2x00dev, 2, 0xf1);
  2489. rt2800_rfcsr_write(rt2x00dev, 3, 0x62);
  2490. rt2800_rfcsr_write(rt2x00dev, 4, 0x40);
  2491. rt2800_rfcsr_write(rt2x00dev, 5, 0x8b);
  2492. rt2800_rfcsr_write(rt2x00dev, 6, 0x42);
  2493. rt2800_rfcsr_write(rt2x00dev, 7, 0x34);
  2494. rt2800_rfcsr_write(rt2x00dev, 8, 0x00);
  2495. rt2800_rfcsr_write(rt2x00dev, 9, 0xc0);
  2496. rt2800_rfcsr_write(rt2x00dev, 10, 0x61);
  2497. rt2800_rfcsr_write(rt2x00dev, 11, 0x21);
  2498. rt2800_rfcsr_write(rt2x00dev, 12, 0x3b);
  2499. rt2800_rfcsr_write(rt2x00dev, 13, 0xe0);
  2500. rt2800_rfcsr_write(rt2x00dev, 14, 0x90);
  2501. rt2800_rfcsr_write(rt2x00dev, 15, 0x53);
  2502. rt2800_rfcsr_write(rt2x00dev, 16, 0xe0);
  2503. rt2800_rfcsr_write(rt2x00dev, 17, 0x94);
  2504. rt2800_rfcsr_write(rt2x00dev, 18, 0x5c);
  2505. rt2800_rfcsr_write(rt2x00dev, 19, 0x4a);
  2506. rt2800_rfcsr_write(rt2x00dev, 20, 0xb2);
  2507. rt2800_rfcsr_write(rt2x00dev, 21, 0xf6);
  2508. rt2800_rfcsr_write(rt2x00dev, 22, 0x00);
  2509. rt2800_rfcsr_write(rt2x00dev, 23, 0x14);
  2510. rt2800_rfcsr_write(rt2x00dev, 24, 0x08);
  2511. rt2800_rfcsr_write(rt2x00dev, 25, 0x3d);
  2512. rt2800_rfcsr_write(rt2x00dev, 26, 0x85);
  2513. rt2800_rfcsr_write(rt2x00dev, 27, 0x00);
  2514. rt2800_rfcsr_write(rt2x00dev, 28, 0x41);
  2515. rt2800_rfcsr_write(rt2x00dev, 29, 0x8f);
  2516. rt2800_rfcsr_write(rt2x00dev, 30, 0x20);
  2517. rt2800_rfcsr_write(rt2x00dev, 31, 0x0f);
  2518. } else if (rt2800_is_305x_soc(rt2x00dev)) {
  2519. rt2800_rfcsr_write(rt2x00dev, 0, 0x50);
  2520. rt2800_rfcsr_write(rt2x00dev, 1, 0x01);
  2521. rt2800_rfcsr_write(rt2x00dev, 2, 0xf7);
  2522. rt2800_rfcsr_write(rt2x00dev, 3, 0x75);
  2523. rt2800_rfcsr_write(rt2x00dev, 4, 0x40);
  2524. rt2800_rfcsr_write(rt2x00dev, 5, 0x03);
  2525. rt2800_rfcsr_write(rt2x00dev, 6, 0x02);
  2526. rt2800_rfcsr_write(rt2x00dev, 7, 0x50);
  2527. rt2800_rfcsr_write(rt2x00dev, 8, 0x39);
  2528. rt2800_rfcsr_write(rt2x00dev, 9, 0x0f);
  2529. rt2800_rfcsr_write(rt2x00dev, 10, 0x60);
  2530. rt2800_rfcsr_write(rt2x00dev, 11, 0x21);
  2531. rt2800_rfcsr_write(rt2x00dev, 12, 0x75);
  2532. rt2800_rfcsr_write(rt2x00dev, 13, 0x75);
  2533. rt2800_rfcsr_write(rt2x00dev, 14, 0x90);
  2534. rt2800_rfcsr_write(rt2x00dev, 15, 0x58);
  2535. rt2800_rfcsr_write(rt2x00dev, 16, 0xb3);
  2536. rt2800_rfcsr_write(rt2x00dev, 17, 0x92);
  2537. rt2800_rfcsr_write(rt2x00dev, 18, 0x2c);
  2538. rt2800_rfcsr_write(rt2x00dev, 19, 0x02);
  2539. rt2800_rfcsr_write(rt2x00dev, 20, 0xba);
  2540. rt2800_rfcsr_write(rt2x00dev, 21, 0xdb);
  2541. rt2800_rfcsr_write(rt2x00dev, 22, 0x00);
  2542. rt2800_rfcsr_write(rt2x00dev, 23, 0x31);
  2543. rt2800_rfcsr_write(rt2x00dev, 24, 0x08);
  2544. rt2800_rfcsr_write(rt2x00dev, 25, 0x01);
  2545. rt2800_rfcsr_write(rt2x00dev, 26, 0x25);
  2546. rt2800_rfcsr_write(rt2x00dev, 27, 0x23);
  2547. rt2800_rfcsr_write(rt2x00dev, 28, 0x13);
  2548. rt2800_rfcsr_write(rt2x00dev, 29, 0x83);
  2549. rt2800_rfcsr_write(rt2x00dev, 30, 0x00);
  2550. rt2800_rfcsr_write(rt2x00dev, 31, 0x00);
  2551. return 0;
  2552. } else if (rt2x00_rt(rt2x00dev, RT5390)) {
  2553. rt2800_rfcsr_write(rt2x00dev, 1, 0x0f);
  2554. rt2800_rfcsr_write(rt2x00dev, 2, 0x80);
  2555. rt2800_rfcsr_write(rt2x00dev, 3, 0x88);
  2556. rt2800_rfcsr_write(rt2x00dev, 5, 0x10);
  2557. if (rt2x00_rt_rev_gte(rt2x00dev, RT5390, REV_RT5390F))
  2558. rt2800_rfcsr_write(rt2x00dev, 6, 0xe0);
  2559. else
  2560. rt2800_rfcsr_write(rt2x00dev, 6, 0xa0);
  2561. rt2800_rfcsr_write(rt2x00dev, 7, 0x00);
  2562. rt2800_rfcsr_write(rt2x00dev, 10, 0x53);
  2563. rt2800_rfcsr_write(rt2x00dev, 11, 0x4a);
  2564. rt2800_rfcsr_write(rt2x00dev, 12, 0xc6);
  2565. rt2800_rfcsr_write(rt2x00dev, 13, 0x9f);
  2566. rt2800_rfcsr_write(rt2x00dev, 14, 0x00);
  2567. rt2800_rfcsr_write(rt2x00dev, 15, 0x00);
  2568. rt2800_rfcsr_write(rt2x00dev, 16, 0x00);
  2569. rt2800_rfcsr_write(rt2x00dev, 18, 0x03);
  2570. rt2800_rfcsr_write(rt2x00dev, 19, 0x00);
  2571. rt2800_rfcsr_write(rt2x00dev, 20, 0x00);
  2572. rt2800_rfcsr_write(rt2x00dev, 21, 0x00);
  2573. rt2800_rfcsr_write(rt2x00dev, 22, 0x20);
  2574. rt2800_rfcsr_write(rt2x00dev, 23, 0x00);
  2575. rt2800_rfcsr_write(rt2x00dev, 24, 0x00);
  2576. if (rt2x00_rt_rev_gte(rt2x00dev, RT5390, REV_RT5390F))
  2577. rt2800_rfcsr_write(rt2x00dev, 25, 0x80);
  2578. else
  2579. rt2800_rfcsr_write(rt2x00dev, 25, 0xc0);
  2580. rt2800_rfcsr_write(rt2x00dev, 26, 0x00);
  2581. rt2800_rfcsr_write(rt2x00dev, 27, 0x09);
  2582. rt2800_rfcsr_write(rt2x00dev, 28, 0x00);
  2583. rt2800_rfcsr_write(rt2x00dev, 29, 0x10);
  2584. rt2800_rfcsr_write(rt2x00dev, 30, 0x00);
  2585. rt2800_rfcsr_write(rt2x00dev, 31, 0x80);
  2586. rt2800_rfcsr_write(rt2x00dev, 32, 0x80);
  2587. rt2800_rfcsr_write(rt2x00dev, 33, 0x00);
  2588. rt2800_rfcsr_write(rt2x00dev, 34, 0x07);
  2589. rt2800_rfcsr_write(rt2x00dev, 35, 0x12);
  2590. rt2800_rfcsr_write(rt2x00dev, 36, 0x00);
  2591. rt2800_rfcsr_write(rt2x00dev, 37, 0x08);
  2592. rt2800_rfcsr_write(rt2x00dev, 38, 0x85);
  2593. rt2800_rfcsr_write(rt2x00dev, 39, 0x1b);
  2594. if (rt2x00_rt_rev_gte(rt2x00dev, RT5390, REV_RT5390F))
  2595. rt2800_rfcsr_write(rt2x00dev, 40, 0x0b);
  2596. else
  2597. rt2800_rfcsr_write(rt2x00dev, 40, 0x4b);
  2598. rt2800_rfcsr_write(rt2x00dev, 41, 0xbb);
  2599. rt2800_rfcsr_write(rt2x00dev, 42, 0xd2);
  2600. rt2800_rfcsr_write(rt2x00dev, 43, 0x9a);
  2601. rt2800_rfcsr_write(rt2x00dev, 44, 0x0e);
  2602. rt2800_rfcsr_write(rt2x00dev, 45, 0xa2);
  2603. if (rt2x00_rt_rev_gte(rt2x00dev, RT5390, REV_RT5390F))
  2604. rt2800_rfcsr_write(rt2x00dev, 46, 0x73);
  2605. else
  2606. rt2800_rfcsr_write(rt2x00dev, 46, 0x7b);
  2607. rt2800_rfcsr_write(rt2x00dev, 47, 0x00);
  2608. rt2800_rfcsr_write(rt2x00dev, 48, 0x10);
  2609. rt2800_rfcsr_write(rt2x00dev, 49, 0x94);
  2610. rt2800_rfcsr_write(rt2x00dev, 52, 0x38);
  2611. if (rt2x00_rt_rev_gte(rt2x00dev, RT5390, REV_RT5390F))
  2612. rt2800_rfcsr_write(rt2x00dev, 53, 0x00);
  2613. else
  2614. rt2800_rfcsr_write(rt2x00dev, 53, 0x84);
  2615. rt2800_rfcsr_write(rt2x00dev, 54, 0x78);
  2616. rt2800_rfcsr_write(rt2x00dev, 55, 0x44);
  2617. rt2800_rfcsr_write(rt2x00dev, 56, 0x22);
  2618. rt2800_rfcsr_write(rt2x00dev, 57, 0x80);
  2619. rt2800_rfcsr_write(rt2x00dev, 58, 0x7f);
  2620. rt2800_rfcsr_write(rt2x00dev, 59, 0x63);
  2621. rt2800_rfcsr_write(rt2x00dev, 60, 0x45);
  2622. if (rt2x00_rt_rev_gte(rt2x00dev, RT5390, REV_RT5390F))
  2623. rt2800_rfcsr_write(rt2x00dev, 61, 0xd1);
  2624. else
  2625. rt2800_rfcsr_write(rt2x00dev, 61, 0xdd);
  2626. rt2800_rfcsr_write(rt2x00dev, 62, 0x00);
  2627. rt2800_rfcsr_write(rt2x00dev, 63, 0x00);
  2628. }
  2629. if (rt2x00_rt_rev_lt(rt2x00dev, RT3070, REV_RT3070F)) {
  2630. rt2800_register_read(rt2x00dev, LDO_CFG0, &reg);
  2631. rt2x00_set_field32(&reg, LDO_CFG0_BGSEL, 1);
  2632. rt2x00_set_field32(&reg, LDO_CFG0_LDO_CORE_VLEVEL, 3);
  2633. rt2800_register_write(rt2x00dev, LDO_CFG0, reg);
  2634. } else if (rt2x00_rt(rt2x00dev, RT3071) ||
  2635. rt2x00_rt(rt2x00dev, RT3090)) {
  2636. rt2800_rfcsr_write(rt2x00dev, 31, 0x14);
  2637. rt2800_rfcsr_read(rt2x00dev, 6, &rfcsr);
  2638. rt2x00_set_field8(&rfcsr, RFCSR6_R2, 1);
  2639. rt2800_rfcsr_write(rt2x00dev, 6, rfcsr);
  2640. rt2800_register_read(rt2x00dev, LDO_CFG0, &reg);
  2641. rt2x00_set_field32(&reg, LDO_CFG0_BGSEL, 1);
  2642. if (rt2x00_rt_rev_lt(rt2x00dev, RT3071, REV_RT3071E) ||
  2643. rt2x00_rt_rev_lt(rt2x00dev, RT3090, REV_RT3090E)) {
  2644. rt2x00_eeprom_read(rt2x00dev, EEPROM_NIC_CONF1, &eeprom);
  2645. if (rt2x00_get_field16(eeprom, EEPROM_NIC_CONF1_DAC_TEST))
  2646. rt2x00_set_field32(&reg, LDO_CFG0_LDO_CORE_VLEVEL, 3);
  2647. else
  2648. rt2x00_set_field32(&reg, LDO_CFG0_LDO_CORE_VLEVEL, 0);
  2649. }
  2650. rt2800_register_write(rt2x00dev, LDO_CFG0, reg);
  2651. rt2800_register_read(rt2x00dev, GPIO_SWITCH, &reg);
  2652. rt2x00_set_field32(&reg, GPIO_SWITCH_5, 0);
  2653. rt2800_register_write(rt2x00dev, GPIO_SWITCH, reg);
  2654. } else if (rt2x00_rt(rt2x00dev, RT3390)) {
  2655. rt2800_register_read(rt2x00dev, GPIO_SWITCH, &reg);
  2656. rt2x00_set_field32(&reg, GPIO_SWITCH_5, 0);
  2657. rt2800_register_write(rt2x00dev, GPIO_SWITCH, reg);
  2658. }
  2659. /*
  2660. * Set RX Filter calibration for 20MHz and 40MHz
  2661. */
  2662. if (rt2x00_rt(rt2x00dev, RT3070)) {
  2663. rt2x00dev->calibration[0] =
  2664. rt2800_init_rx_filter(rt2x00dev, false, 0x07, 0x16);
  2665. rt2x00dev->calibration[1] =
  2666. rt2800_init_rx_filter(rt2x00dev, true, 0x27, 0x19);
  2667. } else if (rt2x00_rt(rt2x00dev, RT3071) ||
  2668. rt2x00_rt(rt2x00dev, RT3090) ||
  2669. rt2x00_rt(rt2x00dev, RT3390)) {
  2670. rt2x00dev->calibration[0] =
  2671. rt2800_init_rx_filter(rt2x00dev, false, 0x07, 0x13);
  2672. rt2x00dev->calibration[1] =
  2673. rt2800_init_rx_filter(rt2x00dev, true, 0x27, 0x15);
  2674. }
  2675. if (!rt2x00_rt(rt2x00dev, RT5390)) {
  2676. /*
  2677. * Set back to initial state
  2678. */
  2679. rt2800_bbp_write(rt2x00dev, 24, 0);
  2680. rt2800_rfcsr_read(rt2x00dev, 22, &rfcsr);
  2681. rt2x00_set_field8(&rfcsr, RFCSR22_BASEBAND_LOOPBACK, 0);
  2682. rt2800_rfcsr_write(rt2x00dev, 22, rfcsr);
  2683. /*
  2684. * Set BBP back to BW20
  2685. */
  2686. rt2800_bbp_read(rt2x00dev, 4, &bbp);
  2687. rt2x00_set_field8(&bbp, BBP4_BANDWIDTH, 0);
  2688. rt2800_bbp_write(rt2x00dev, 4, bbp);
  2689. }
  2690. if (rt2x00_rt_rev_lt(rt2x00dev, RT3070, REV_RT3070F) ||
  2691. rt2x00_rt_rev_lt(rt2x00dev, RT3071, REV_RT3071E) ||
  2692. rt2x00_rt_rev_lt(rt2x00dev, RT3090, REV_RT3090E) ||
  2693. rt2x00_rt_rev_lt(rt2x00dev, RT3390, REV_RT3390E))
  2694. rt2800_rfcsr_write(rt2x00dev, 27, 0x03);
  2695. rt2800_register_read(rt2x00dev, OPT_14_CSR, &reg);
  2696. rt2x00_set_field32(&reg, OPT_14_CSR_BIT0, 1);
  2697. rt2800_register_write(rt2x00dev, OPT_14_CSR, reg);
  2698. if (!rt2x00_rt(rt2x00dev, RT5390)) {
  2699. rt2800_rfcsr_read(rt2x00dev, 17, &rfcsr);
  2700. rt2x00_set_field8(&rfcsr, RFCSR17_TX_LO1_EN, 0);
  2701. if (rt2x00_rt(rt2x00dev, RT3070) ||
  2702. rt2x00_rt_rev_lt(rt2x00dev, RT3071, REV_RT3071E) ||
  2703. rt2x00_rt_rev_lt(rt2x00dev, RT3090, REV_RT3090E) ||
  2704. rt2x00_rt_rev_lt(rt2x00dev, RT3390, REV_RT3390E)) {
  2705. if (!test_bit(CONFIG_EXTERNAL_LNA_BG, &rt2x00dev->flags))
  2706. rt2x00_set_field8(&rfcsr, RFCSR17_R, 1);
  2707. }
  2708. rt2x00_eeprom_read(rt2x00dev, EEPROM_TXMIXER_GAIN_BG, &eeprom);
  2709. if (rt2x00_get_field16(eeprom, EEPROM_TXMIXER_GAIN_BG_VAL) >= 1)
  2710. rt2x00_set_field8(&rfcsr, RFCSR17_TXMIXER_GAIN,
  2711. rt2x00_get_field16(eeprom,
  2712. EEPROM_TXMIXER_GAIN_BG_VAL));
  2713. rt2800_rfcsr_write(rt2x00dev, 17, rfcsr);
  2714. }
  2715. if (rt2x00_rt(rt2x00dev, RT3090)) {
  2716. rt2800_bbp_read(rt2x00dev, 138, &bbp);
  2717. /* Turn off unused DAC1 and ADC1 to reduce power consumption */
  2718. rt2x00_eeprom_read(rt2x00dev, EEPROM_NIC_CONF0, &eeprom);
  2719. if (rt2x00_get_field16(eeprom, EEPROM_NIC_CONF0_RXPATH) == 1)
  2720. rt2x00_set_field8(&bbp, BBP138_RX_ADC1, 0);
  2721. if (rt2x00_get_field16(eeprom, EEPROM_NIC_CONF0_TXPATH) == 1)
  2722. rt2x00_set_field8(&bbp, BBP138_TX_DAC1, 1);
  2723. rt2800_bbp_write(rt2x00dev, 138, bbp);
  2724. }
  2725. if (rt2x00_rt(rt2x00dev, RT3071) ||
  2726. rt2x00_rt(rt2x00dev, RT3090) ||
  2727. rt2x00_rt(rt2x00dev, RT3390)) {
  2728. rt2800_rfcsr_read(rt2x00dev, 1, &rfcsr);
  2729. rt2x00_set_field8(&rfcsr, RFCSR1_RF_BLOCK_EN, 1);
  2730. rt2x00_set_field8(&rfcsr, RFCSR1_RX0_PD, 0);
  2731. rt2x00_set_field8(&rfcsr, RFCSR1_TX0_PD, 0);
  2732. rt2x00_set_field8(&rfcsr, RFCSR1_RX1_PD, 1);
  2733. rt2x00_set_field8(&rfcsr, RFCSR1_TX1_PD, 1);
  2734. rt2800_rfcsr_write(rt2x00dev, 1, rfcsr);
  2735. rt2800_rfcsr_read(rt2x00dev, 15, &rfcsr);
  2736. rt2x00_set_field8(&rfcsr, RFCSR15_TX_LO2_EN, 0);
  2737. rt2800_rfcsr_write(rt2x00dev, 15, rfcsr);
  2738. rt2800_rfcsr_read(rt2x00dev, 20, &rfcsr);
  2739. rt2x00_set_field8(&rfcsr, RFCSR20_RX_LO1_EN, 0);
  2740. rt2800_rfcsr_write(rt2x00dev, 20, rfcsr);
  2741. rt2800_rfcsr_read(rt2x00dev, 21, &rfcsr);
  2742. rt2x00_set_field8(&rfcsr, RFCSR21_RX_LO2_EN, 0);
  2743. rt2800_rfcsr_write(rt2x00dev, 21, rfcsr);
  2744. }
  2745. if (rt2x00_rt(rt2x00dev, RT3070)) {
  2746. rt2800_rfcsr_read(rt2x00dev, 27, &rfcsr);
  2747. if (rt2x00_rt_rev_lt(rt2x00dev, RT3070, REV_RT3070F))
  2748. rt2x00_set_field8(&rfcsr, RFCSR27_R1, 3);
  2749. else
  2750. rt2x00_set_field8(&rfcsr, RFCSR27_R1, 0);
  2751. rt2x00_set_field8(&rfcsr, RFCSR27_R2, 0);
  2752. rt2x00_set_field8(&rfcsr, RFCSR27_R3, 0);
  2753. rt2x00_set_field8(&rfcsr, RFCSR27_R4, 0);
  2754. rt2800_rfcsr_write(rt2x00dev, 27, rfcsr);
  2755. }
  2756. if (rt2x00_rt(rt2x00dev, RT5390)) {
  2757. rt2800_rfcsr_read(rt2x00dev, 38, &rfcsr);
  2758. rt2x00_set_field8(&rfcsr, RFCSR38_RX_LO1_EN, 0);
  2759. rt2800_rfcsr_write(rt2x00dev, 38, rfcsr);
  2760. rt2800_rfcsr_read(rt2x00dev, 39, &rfcsr);
  2761. rt2x00_set_field8(&rfcsr, RFCSR39_RX_LO2_EN, 0);
  2762. rt2800_rfcsr_write(rt2x00dev, 39, rfcsr);
  2763. rt2800_rfcsr_read(rt2x00dev, 30, &rfcsr);
  2764. rt2x00_set_field8(&rfcsr, RFCSR30_RX_VCM, 2);
  2765. rt2800_rfcsr_write(rt2x00dev, 30, rfcsr);
  2766. }
  2767. return 0;
  2768. }
  2769. int rt2800_enable_radio(struct rt2x00_dev *rt2x00dev)
  2770. {
  2771. u32 reg;
  2772. u16 word;
  2773. /*
  2774. * Initialize all registers.
  2775. */
  2776. if (unlikely(rt2800_wait_wpdma_ready(rt2x00dev) ||
  2777. rt2800_init_registers(rt2x00dev) ||
  2778. rt2800_init_bbp(rt2x00dev) ||
  2779. rt2800_init_rfcsr(rt2x00dev)))
  2780. return -EIO;
  2781. /*
  2782. * Send signal to firmware during boot time.
  2783. */
  2784. rt2800_mcu_request(rt2x00dev, MCU_BOOT_SIGNAL, 0, 0, 0);
  2785. if (rt2x00_is_usb(rt2x00dev) &&
  2786. (rt2x00_rt(rt2x00dev, RT3070) ||
  2787. rt2x00_rt(rt2x00dev, RT3071) ||
  2788. rt2x00_rt(rt2x00dev, RT3572))) {
  2789. udelay(200);
  2790. rt2800_mcu_request(rt2x00dev, MCU_CURRENT, 0, 0, 0);
  2791. udelay(10);
  2792. }
  2793. /*
  2794. * Enable RX.
  2795. */
  2796. rt2800_register_read(rt2x00dev, MAC_SYS_CTRL, &reg);
  2797. rt2x00_set_field32(&reg, MAC_SYS_CTRL_ENABLE_TX, 1);
  2798. rt2x00_set_field32(&reg, MAC_SYS_CTRL_ENABLE_RX, 0);
  2799. rt2800_register_write(rt2x00dev, MAC_SYS_CTRL, reg);
  2800. udelay(50);
  2801. rt2800_register_read(rt2x00dev, WPDMA_GLO_CFG, &reg);
  2802. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_ENABLE_TX_DMA, 1);
  2803. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_ENABLE_RX_DMA, 1);
  2804. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_WP_DMA_BURST_SIZE, 2);
  2805. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_TX_WRITEBACK_DONE, 1);
  2806. rt2800_register_write(rt2x00dev, WPDMA_GLO_CFG, reg);
  2807. rt2800_register_read(rt2x00dev, MAC_SYS_CTRL, &reg);
  2808. rt2x00_set_field32(&reg, MAC_SYS_CTRL_ENABLE_TX, 1);
  2809. rt2x00_set_field32(&reg, MAC_SYS_CTRL_ENABLE_RX, 1);
  2810. rt2800_register_write(rt2x00dev, MAC_SYS_CTRL, reg);
  2811. /*
  2812. * Initialize LED control
  2813. */
  2814. rt2x00_eeprom_read(rt2x00dev, EEPROM_LED_AG_CONF, &word);
  2815. rt2800_mcu_request(rt2x00dev, MCU_LED_AG_CONF, 0xff,
  2816. word & 0xff, (word >> 8) & 0xff);
  2817. rt2x00_eeprom_read(rt2x00dev, EEPROM_LED_ACT_CONF, &word);
  2818. rt2800_mcu_request(rt2x00dev, MCU_LED_ACT_CONF, 0xff,
  2819. word & 0xff, (word >> 8) & 0xff);
  2820. rt2x00_eeprom_read(rt2x00dev, EEPROM_LED_POLARITY, &word);
  2821. rt2800_mcu_request(rt2x00dev, MCU_LED_LED_POLARITY, 0xff,
  2822. word & 0xff, (word >> 8) & 0xff);
  2823. return 0;
  2824. }
  2825. EXPORT_SYMBOL_GPL(rt2800_enable_radio);
  2826. void rt2800_disable_radio(struct rt2x00_dev *rt2x00dev)
  2827. {
  2828. u32 reg;
  2829. rt2800_register_read(rt2x00dev, WPDMA_GLO_CFG, &reg);
  2830. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_ENABLE_TX_DMA, 0);
  2831. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_ENABLE_RX_DMA, 0);
  2832. rt2800_register_write(rt2x00dev, WPDMA_GLO_CFG, reg);
  2833. /* Wait for DMA, ignore error */
  2834. rt2800_wait_wpdma_ready(rt2x00dev);
  2835. rt2800_register_read(rt2x00dev, MAC_SYS_CTRL, &reg);
  2836. rt2x00_set_field32(&reg, MAC_SYS_CTRL_ENABLE_TX, 0);
  2837. rt2x00_set_field32(&reg, MAC_SYS_CTRL_ENABLE_RX, 0);
  2838. rt2800_register_write(rt2x00dev, MAC_SYS_CTRL, reg);
  2839. }
  2840. EXPORT_SYMBOL_GPL(rt2800_disable_radio);
  2841. int rt2800_efuse_detect(struct rt2x00_dev *rt2x00dev)
  2842. {
  2843. u32 reg;
  2844. rt2800_register_read(rt2x00dev, EFUSE_CTRL, &reg);
  2845. return rt2x00_get_field32(reg, EFUSE_CTRL_PRESENT);
  2846. }
  2847. EXPORT_SYMBOL_GPL(rt2800_efuse_detect);
  2848. static void rt2800_efuse_read(struct rt2x00_dev *rt2x00dev, unsigned int i)
  2849. {
  2850. u32 reg;
  2851. mutex_lock(&rt2x00dev->csr_mutex);
  2852. rt2800_register_read_lock(rt2x00dev, EFUSE_CTRL, &reg);
  2853. rt2x00_set_field32(&reg, EFUSE_CTRL_ADDRESS_IN, i);
  2854. rt2x00_set_field32(&reg, EFUSE_CTRL_MODE, 0);
  2855. rt2x00_set_field32(&reg, EFUSE_CTRL_KICK, 1);
  2856. rt2800_register_write_lock(rt2x00dev, EFUSE_CTRL, reg);
  2857. /* Wait until the EEPROM has been loaded */
  2858. rt2800_regbusy_read(rt2x00dev, EFUSE_CTRL, EFUSE_CTRL_KICK, &reg);
  2859. /* Apparently the data is read from end to start */
  2860. rt2800_register_read_lock(rt2x00dev, EFUSE_DATA3,
  2861. (u32 *)&rt2x00dev->eeprom[i]);
  2862. rt2800_register_read_lock(rt2x00dev, EFUSE_DATA2,
  2863. (u32 *)&rt2x00dev->eeprom[i + 2]);
  2864. rt2800_register_read_lock(rt2x00dev, EFUSE_DATA1,
  2865. (u32 *)&rt2x00dev->eeprom[i + 4]);
  2866. rt2800_register_read_lock(rt2x00dev, EFUSE_DATA0,
  2867. (u32 *)&rt2x00dev->eeprom[i + 6]);
  2868. mutex_unlock(&rt2x00dev->csr_mutex);
  2869. }
  2870. void rt2800_read_eeprom_efuse(struct rt2x00_dev *rt2x00dev)
  2871. {
  2872. unsigned int i;
  2873. for (i = 0; i < EEPROM_SIZE / sizeof(u16); i += 8)
  2874. rt2800_efuse_read(rt2x00dev, i);
  2875. }
  2876. EXPORT_SYMBOL_GPL(rt2800_read_eeprom_efuse);
  2877. int rt2800_validate_eeprom(struct rt2x00_dev *rt2x00dev)
  2878. {
  2879. u16 word;
  2880. u8 *mac;
  2881. u8 default_lna_gain;
  2882. /*
  2883. * Start validation of the data that has been read.
  2884. */
  2885. mac = rt2x00_eeprom_addr(rt2x00dev, EEPROM_MAC_ADDR_0);
  2886. if (!is_valid_ether_addr(mac)) {
  2887. random_ether_addr(mac);
  2888. EEPROM(rt2x00dev, "MAC: %pM\n", mac);
  2889. }
  2890. rt2x00_eeprom_read(rt2x00dev, EEPROM_NIC_CONF0, &word);
  2891. if (word == 0xffff) {
  2892. rt2x00_set_field16(&word, EEPROM_NIC_CONF0_RXPATH, 2);
  2893. rt2x00_set_field16(&word, EEPROM_NIC_CONF0_TXPATH, 1);
  2894. rt2x00_set_field16(&word, EEPROM_NIC_CONF0_RF_TYPE, RF2820);
  2895. rt2x00_eeprom_write(rt2x00dev, EEPROM_NIC_CONF0, word);
  2896. EEPROM(rt2x00dev, "Antenna: 0x%04x\n", word);
  2897. } else if (rt2x00_rt(rt2x00dev, RT2860) ||
  2898. rt2x00_rt(rt2x00dev, RT2872)) {
  2899. /*
  2900. * There is a max of 2 RX streams for RT28x0 series
  2901. */
  2902. if (rt2x00_get_field16(word, EEPROM_NIC_CONF0_RXPATH) > 2)
  2903. rt2x00_set_field16(&word, EEPROM_NIC_CONF0_RXPATH, 2);
  2904. rt2x00_eeprom_write(rt2x00dev, EEPROM_NIC_CONF0, word);
  2905. }
  2906. rt2x00_eeprom_read(rt2x00dev, EEPROM_NIC_CONF1, &word);
  2907. if (word == 0xffff) {
  2908. rt2x00_set_field16(&word, EEPROM_NIC_CONF1_HW_RADIO, 0);
  2909. rt2x00_set_field16(&word, EEPROM_NIC_CONF1_EXTERNAL_TX_ALC, 0);
  2910. rt2x00_set_field16(&word, EEPROM_NIC_CONF1_EXTERNAL_LNA_2G, 0);
  2911. rt2x00_set_field16(&word, EEPROM_NIC_CONF1_EXTERNAL_LNA_5G, 0);
  2912. rt2x00_set_field16(&word, EEPROM_NIC_CONF1_CARDBUS_ACCEL, 0);
  2913. rt2x00_set_field16(&word, EEPROM_NIC_CONF1_BW40M_SB_2G, 0);
  2914. rt2x00_set_field16(&word, EEPROM_NIC_CONF1_BW40M_SB_5G, 0);
  2915. rt2x00_set_field16(&word, EEPROM_NIC_CONF1_WPS_PBC, 0);
  2916. rt2x00_set_field16(&word, EEPROM_NIC_CONF1_BW40M_2G, 0);
  2917. rt2x00_set_field16(&word, EEPROM_NIC_CONF1_BW40M_5G, 0);
  2918. rt2x00_set_field16(&word, EEPROM_NIC_CONF1_BROADBAND_EXT_LNA, 0);
  2919. rt2x00_set_field16(&word, EEPROM_NIC_CONF1_ANT_DIVERSITY, 0);
  2920. rt2x00_set_field16(&word, EEPROM_NIC_CONF1_INTERNAL_TX_ALC, 0);
  2921. rt2x00_set_field16(&word, EEPROM_NIC_CONF1_BT_COEXIST, 0);
  2922. rt2x00_set_field16(&word, EEPROM_NIC_CONF1_DAC_TEST, 0);
  2923. rt2x00_eeprom_write(rt2x00dev, EEPROM_NIC_CONF1, word);
  2924. EEPROM(rt2x00dev, "NIC: 0x%04x\n", word);
  2925. }
  2926. rt2x00_eeprom_read(rt2x00dev, EEPROM_FREQ, &word);
  2927. if ((word & 0x00ff) == 0x00ff) {
  2928. rt2x00_set_field16(&word, EEPROM_FREQ_OFFSET, 0);
  2929. rt2x00_eeprom_write(rt2x00dev, EEPROM_FREQ, word);
  2930. EEPROM(rt2x00dev, "Freq: 0x%04x\n", word);
  2931. }
  2932. if ((word & 0xff00) == 0xff00) {
  2933. rt2x00_set_field16(&word, EEPROM_FREQ_LED_MODE,
  2934. LED_MODE_TXRX_ACTIVITY);
  2935. rt2x00_set_field16(&word, EEPROM_FREQ_LED_POLARITY, 0);
  2936. rt2x00_eeprom_write(rt2x00dev, EEPROM_FREQ, word);
  2937. rt2x00_eeprom_write(rt2x00dev, EEPROM_LED_AG_CONF, 0x5555);
  2938. rt2x00_eeprom_write(rt2x00dev, EEPROM_LED_ACT_CONF, 0x2221);
  2939. rt2x00_eeprom_write(rt2x00dev, EEPROM_LED_POLARITY, 0xa9f8);
  2940. EEPROM(rt2x00dev, "Led Mode: 0x%04x\n", word);
  2941. }
  2942. /*
  2943. * During the LNA validation we are going to use
  2944. * lna0 as correct value. Note that EEPROM_LNA
  2945. * is never validated.
  2946. */
  2947. rt2x00_eeprom_read(rt2x00dev, EEPROM_LNA, &word);
  2948. default_lna_gain = rt2x00_get_field16(word, EEPROM_LNA_A0);
  2949. rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_BG, &word);
  2950. if (abs(rt2x00_get_field16(word, EEPROM_RSSI_BG_OFFSET0)) > 10)
  2951. rt2x00_set_field16(&word, EEPROM_RSSI_BG_OFFSET0, 0);
  2952. if (abs(rt2x00_get_field16(word, EEPROM_RSSI_BG_OFFSET1)) > 10)
  2953. rt2x00_set_field16(&word, EEPROM_RSSI_BG_OFFSET1, 0);
  2954. rt2x00_eeprom_write(rt2x00dev, EEPROM_RSSI_BG, word);
  2955. rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_BG2, &word);
  2956. if (abs(rt2x00_get_field16(word, EEPROM_RSSI_BG2_OFFSET2)) > 10)
  2957. rt2x00_set_field16(&word, EEPROM_RSSI_BG2_OFFSET2, 0);
  2958. if (rt2x00_get_field16(word, EEPROM_RSSI_BG2_LNA_A1) == 0x00 ||
  2959. rt2x00_get_field16(word, EEPROM_RSSI_BG2_LNA_A1) == 0xff)
  2960. rt2x00_set_field16(&word, EEPROM_RSSI_BG2_LNA_A1,
  2961. default_lna_gain);
  2962. rt2x00_eeprom_write(rt2x00dev, EEPROM_RSSI_BG2, word);
  2963. rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_A, &word);
  2964. if (abs(rt2x00_get_field16(word, EEPROM_RSSI_A_OFFSET0)) > 10)
  2965. rt2x00_set_field16(&word, EEPROM_RSSI_A_OFFSET0, 0);
  2966. if (abs(rt2x00_get_field16(word, EEPROM_RSSI_A_OFFSET1)) > 10)
  2967. rt2x00_set_field16(&word, EEPROM_RSSI_A_OFFSET1, 0);
  2968. rt2x00_eeprom_write(rt2x00dev, EEPROM_RSSI_A, word);
  2969. rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_A2, &word);
  2970. if (abs(rt2x00_get_field16(word, EEPROM_RSSI_A2_OFFSET2)) > 10)
  2971. rt2x00_set_field16(&word, EEPROM_RSSI_A2_OFFSET2, 0);
  2972. if (rt2x00_get_field16(word, EEPROM_RSSI_A2_LNA_A2) == 0x00 ||
  2973. rt2x00_get_field16(word, EEPROM_RSSI_A2_LNA_A2) == 0xff)
  2974. rt2x00_set_field16(&word, EEPROM_RSSI_A2_LNA_A2,
  2975. default_lna_gain);
  2976. rt2x00_eeprom_write(rt2x00dev, EEPROM_RSSI_A2, word);
  2977. return 0;
  2978. }
  2979. EXPORT_SYMBOL_GPL(rt2800_validate_eeprom);
  2980. int rt2800_init_eeprom(struct rt2x00_dev *rt2x00dev)
  2981. {
  2982. u32 reg;
  2983. u16 value;
  2984. u16 eeprom;
  2985. /*
  2986. * Read EEPROM word for configuration.
  2987. */
  2988. rt2x00_eeprom_read(rt2x00dev, EEPROM_NIC_CONF0, &eeprom);
  2989. /*
  2990. * Identify RF chipset by EEPROM value
  2991. * RT28xx/RT30xx: defined in "EEPROM_NIC_CONF0_RF_TYPE" field
  2992. * RT53xx: defined in "EEPROM_CHIP_ID" field
  2993. */
  2994. rt2800_register_read(rt2x00dev, MAC_CSR0, &reg);
  2995. if (rt2x00_get_field32(reg, MAC_CSR0_CHIPSET) == RT5390)
  2996. rt2x00_eeprom_read(rt2x00dev, EEPROM_CHIP_ID, &value);
  2997. else
  2998. value = rt2x00_get_field16(eeprom, EEPROM_NIC_CONF0_RF_TYPE);
  2999. rt2x00_set_chip(rt2x00dev, rt2x00_get_field32(reg, MAC_CSR0_CHIPSET),
  3000. value, rt2x00_get_field32(reg, MAC_CSR0_REVISION));
  3001. if (!rt2x00_rt(rt2x00dev, RT2860) &&
  3002. !rt2x00_rt(rt2x00dev, RT2872) &&
  3003. !rt2x00_rt(rt2x00dev, RT2883) &&
  3004. !rt2x00_rt(rt2x00dev, RT3070) &&
  3005. !rt2x00_rt(rt2x00dev, RT3071) &&
  3006. !rt2x00_rt(rt2x00dev, RT3090) &&
  3007. !rt2x00_rt(rt2x00dev, RT3390) &&
  3008. !rt2x00_rt(rt2x00dev, RT3572) &&
  3009. !rt2x00_rt(rt2x00dev, RT5390)) {
  3010. ERROR(rt2x00dev, "Invalid RT chipset detected.\n");
  3011. return -ENODEV;
  3012. }
  3013. if (!rt2x00_rf(rt2x00dev, RF2820) &&
  3014. !rt2x00_rf(rt2x00dev, RF2850) &&
  3015. !rt2x00_rf(rt2x00dev, RF2720) &&
  3016. !rt2x00_rf(rt2x00dev, RF2750) &&
  3017. !rt2x00_rf(rt2x00dev, RF3020) &&
  3018. !rt2x00_rf(rt2x00dev, RF2020) &&
  3019. !rt2x00_rf(rt2x00dev, RF3021) &&
  3020. !rt2x00_rf(rt2x00dev, RF3022) &&
  3021. !rt2x00_rf(rt2x00dev, RF3052) &&
  3022. !rt2x00_rf(rt2x00dev, RF3320) &&
  3023. !rt2x00_rf(rt2x00dev, RF5390)) {
  3024. ERROR(rt2x00dev, "Invalid RF chipset detected.\n");
  3025. return -ENODEV;
  3026. }
  3027. /*
  3028. * Identify default antenna configuration.
  3029. */
  3030. rt2x00dev->default_ant.tx_chain_num =
  3031. rt2x00_get_field16(eeprom, EEPROM_NIC_CONF0_TXPATH);
  3032. rt2x00dev->default_ant.rx_chain_num =
  3033. rt2x00_get_field16(eeprom, EEPROM_NIC_CONF0_RXPATH);
  3034. rt2x00_eeprom_read(rt2x00dev, EEPROM_NIC_CONF1, &eeprom);
  3035. if (rt2x00_rt(rt2x00dev, RT3070) ||
  3036. rt2x00_rt(rt2x00dev, RT3090) ||
  3037. rt2x00_rt(rt2x00dev, RT3390)) {
  3038. value = rt2x00_get_field16(eeprom,
  3039. EEPROM_NIC_CONF1_ANT_DIVERSITY);
  3040. switch (value) {
  3041. case 0:
  3042. case 1:
  3043. case 2:
  3044. rt2x00dev->default_ant.tx = ANTENNA_A;
  3045. rt2x00dev->default_ant.rx = ANTENNA_A;
  3046. break;
  3047. case 3:
  3048. rt2x00dev->default_ant.tx = ANTENNA_A;
  3049. rt2x00dev->default_ant.rx = ANTENNA_B;
  3050. break;
  3051. }
  3052. } else {
  3053. rt2x00dev->default_ant.tx = ANTENNA_A;
  3054. rt2x00dev->default_ant.rx = ANTENNA_A;
  3055. }
  3056. /*
  3057. * Read frequency offset and RF programming sequence.
  3058. */
  3059. rt2x00_eeprom_read(rt2x00dev, EEPROM_FREQ, &eeprom);
  3060. rt2x00dev->freq_offset = rt2x00_get_field16(eeprom, EEPROM_FREQ_OFFSET);
  3061. /*
  3062. * Read external LNA informations.
  3063. */
  3064. rt2x00_eeprom_read(rt2x00dev, EEPROM_NIC_CONF1, &eeprom);
  3065. if (rt2x00_get_field16(eeprom, EEPROM_NIC_CONF1_EXTERNAL_LNA_5G))
  3066. __set_bit(CONFIG_EXTERNAL_LNA_A, &rt2x00dev->flags);
  3067. if (rt2x00_get_field16(eeprom, EEPROM_NIC_CONF1_EXTERNAL_LNA_2G))
  3068. __set_bit(CONFIG_EXTERNAL_LNA_BG, &rt2x00dev->flags);
  3069. /*
  3070. * Detect if this device has an hardware controlled radio.
  3071. */
  3072. if (rt2x00_get_field16(eeprom, EEPROM_NIC_CONF1_HW_RADIO))
  3073. __set_bit(CONFIG_SUPPORT_HW_BUTTON, &rt2x00dev->flags);
  3074. /*
  3075. * Store led settings, for correct led behaviour.
  3076. */
  3077. #ifdef CONFIG_RT2X00_LIB_LEDS
  3078. rt2800_init_led(rt2x00dev, &rt2x00dev->led_radio, LED_TYPE_RADIO);
  3079. rt2800_init_led(rt2x00dev, &rt2x00dev->led_assoc, LED_TYPE_ASSOC);
  3080. rt2800_init_led(rt2x00dev, &rt2x00dev->led_qual, LED_TYPE_QUALITY);
  3081. rt2x00_eeprom_read(rt2x00dev, EEPROM_FREQ, &rt2x00dev->led_mcu_reg);
  3082. #endif /* CONFIG_RT2X00_LIB_LEDS */
  3083. /*
  3084. * Check if support EIRP tx power limit feature.
  3085. */
  3086. rt2x00_eeprom_read(rt2x00dev, EEPROM_EIRP_MAX_TX_POWER, &eeprom);
  3087. if (rt2x00_get_field16(eeprom, EEPROM_EIRP_MAX_TX_POWER_2GHZ) <
  3088. EIRP_MAX_TX_POWER_LIMIT)
  3089. __set_bit(CONFIG_SUPPORT_POWER_LIMIT, &rt2x00dev->flags);
  3090. return 0;
  3091. }
  3092. EXPORT_SYMBOL_GPL(rt2800_init_eeprom);
  3093. /*
  3094. * RF value list for rt28xx
  3095. * Supports: 2.4 GHz (all) & 5.2 GHz (RF2850 & RF2750)
  3096. */
  3097. static const struct rf_channel rf_vals[] = {
  3098. { 1, 0x18402ecc, 0x184c0786, 0x1816b455, 0x1800510b },
  3099. { 2, 0x18402ecc, 0x184c0786, 0x18168a55, 0x1800519f },
  3100. { 3, 0x18402ecc, 0x184c078a, 0x18168a55, 0x1800518b },
  3101. { 4, 0x18402ecc, 0x184c078a, 0x18168a55, 0x1800519f },
  3102. { 5, 0x18402ecc, 0x184c078e, 0x18168a55, 0x1800518b },
  3103. { 6, 0x18402ecc, 0x184c078e, 0x18168a55, 0x1800519f },
  3104. { 7, 0x18402ecc, 0x184c0792, 0x18168a55, 0x1800518b },
  3105. { 8, 0x18402ecc, 0x184c0792, 0x18168a55, 0x1800519f },
  3106. { 9, 0x18402ecc, 0x184c0796, 0x18168a55, 0x1800518b },
  3107. { 10, 0x18402ecc, 0x184c0796, 0x18168a55, 0x1800519f },
  3108. { 11, 0x18402ecc, 0x184c079a, 0x18168a55, 0x1800518b },
  3109. { 12, 0x18402ecc, 0x184c079a, 0x18168a55, 0x1800519f },
  3110. { 13, 0x18402ecc, 0x184c079e, 0x18168a55, 0x1800518b },
  3111. { 14, 0x18402ecc, 0x184c07a2, 0x18168a55, 0x18005193 },
  3112. /* 802.11 UNI / HyperLan 2 */
  3113. { 36, 0x18402ecc, 0x184c099a, 0x18158a55, 0x180ed1a3 },
  3114. { 38, 0x18402ecc, 0x184c099e, 0x18158a55, 0x180ed193 },
  3115. { 40, 0x18402ec8, 0x184c0682, 0x18158a55, 0x180ed183 },
  3116. { 44, 0x18402ec8, 0x184c0682, 0x18158a55, 0x180ed1a3 },
  3117. { 46, 0x18402ec8, 0x184c0686, 0x18158a55, 0x180ed18b },
  3118. { 48, 0x18402ec8, 0x184c0686, 0x18158a55, 0x180ed19b },
  3119. { 52, 0x18402ec8, 0x184c068a, 0x18158a55, 0x180ed193 },
  3120. { 54, 0x18402ec8, 0x184c068a, 0x18158a55, 0x180ed1a3 },
  3121. { 56, 0x18402ec8, 0x184c068e, 0x18158a55, 0x180ed18b },
  3122. { 60, 0x18402ec8, 0x184c0692, 0x18158a55, 0x180ed183 },
  3123. { 62, 0x18402ec8, 0x184c0692, 0x18158a55, 0x180ed193 },
  3124. { 64, 0x18402ec8, 0x184c0692, 0x18158a55, 0x180ed1a3 },
  3125. /* 802.11 HyperLan 2 */
  3126. { 100, 0x18402ec8, 0x184c06b2, 0x18178a55, 0x180ed783 },
  3127. { 102, 0x18402ec8, 0x184c06b2, 0x18578a55, 0x180ed793 },
  3128. { 104, 0x18402ec8, 0x185c06b2, 0x18578a55, 0x180ed1a3 },
  3129. { 108, 0x18402ecc, 0x185c0a32, 0x18578a55, 0x180ed193 },
  3130. { 110, 0x18402ecc, 0x184c0a36, 0x18178a55, 0x180ed183 },
  3131. { 112, 0x18402ecc, 0x184c0a36, 0x18178a55, 0x180ed19b },
  3132. { 116, 0x18402ecc, 0x184c0a3a, 0x18178a55, 0x180ed1a3 },
  3133. { 118, 0x18402ecc, 0x184c0a3e, 0x18178a55, 0x180ed193 },
  3134. { 120, 0x18402ec4, 0x184c0382, 0x18178a55, 0x180ed183 },
  3135. { 124, 0x18402ec4, 0x184c0382, 0x18178a55, 0x180ed193 },
  3136. { 126, 0x18402ec4, 0x184c0382, 0x18178a55, 0x180ed15b },
  3137. { 128, 0x18402ec4, 0x184c0382, 0x18178a55, 0x180ed1a3 },
  3138. { 132, 0x18402ec4, 0x184c0386, 0x18178a55, 0x180ed18b },
  3139. { 134, 0x18402ec4, 0x184c0386, 0x18178a55, 0x180ed193 },
  3140. { 136, 0x18402ec4, 0x184c0386, 0x18178a55, 0x180ed19b },
  3141. { 140, 0x18402ec4, 0x184c038a, 0x18178a55, 0x180ed183 },
  3142. /* 802.11 UNII */
  3143. { 149, 0x18402ec4, 0x184c038a, 0x18178a55, 0x180ed1a7 },
  3144. { 151, 0x18402ec4, 0x184c038e, 0x18178a55, 0x180ed187 },
  3145. { 153, 0x18402ec4, 0x184c038e, 0x18178a55, 0x180ed18f },
  3146. { 157, 0x18402ec4, 0x184c038e, 0x18178a55, 0x180ed19f },
  3147. { 159, 0x18402ec4, 0x184c038e, 0x18178a55, 0x180ed1a7 },
  3148. { 161, 0x18402ec4, 0x184c0392, 0x18178a55, 0x180ed187 },
  3149. { 165, 0x18402ec4, 0x184c0392, 0x18178a55, 0x180ed197 },
  3150. { 167, 0x18402ec4, 0x184c03d2, 0x18179855, 0x1815531f },
  3151. { 169, 0x18402ec4, 0x184c03d2, 0x18179855, 0x18155327 },
  3152. { 171, 0x18402ec4, 0x184c03d6, 0x18179855, 0x18155307 },
  3153. { 173, 0x18402ec4, 0x184c03d6, 0x18179855, 0x1815530f },
  3154. /* 802.11 Japan */
  3155. { 184, 0x15002ccc, 0x1500491e, 0x1509be55, 0x150c0a0b },
  3156. { 188, 0x15002ccc, 0x15004922, 0x1509be55, 0x150c0a13 },
  3157. { 192, 0x15002ccc, 0x15004926, 0x1509be55, 0x150c0a1b },
  3158. { 196, 0x15002ccc, 0x1500492a, 0x1509be55, 0x150c0a23 },
  3159. { 208, 0x15002ccc, 0x1500493a, 0x1509be55, 0x150c0a13 },
  3160. { 212, 0x15002ccc, 0x1500493e, 0x1509be55, 0x150c0a1b },
  3161. { 216, 0x15002ccc, 0x15004982, 0x1509be55, 0x150c0a23 },
  3162. };
  3163. /*
  3164. * RF value list for rt3xxx
  3165. * Supports: 2.4 GHz (all) & 5.2 GHz (RF3052)
  3166. */
  3167. static const struct rf_channel rf_vals_3x[] = {
  3168. {1, 241, 2, 2 },
  3169. {2, 241, 2, 7 },
  3170. {3, 242, 2, 2 },
  3171. {4, 242, 2, 7 },
  3172. {5, 243, 2, 2 },
  3173. {6, 243, 2, 7 },
  3174. {7, 244, 2, 2 },
  3175. {8, 244, 2, 7 },
  3176. {9, 245, 2, 2 },
  3177. {10, 245, 2, 7 },
  3178. {11, 246, 2, 2 },
  3179. {12, 246, 2, 7 },
  3180. {13, 247, 2, 2 },
  3181. {14, 248, 2, 4 },
  3182. /* 802.11 UNI / HyperLan 2 */
  3183. {36, 0x56, 0, 4},
  3184. {38, 0x56, 0, 6},
  3185. {40, 0x56, 0, 8},
  3186. {44, 0x57, 0, 0},
  3187. {46, 0x57, 0, 2},
  3188. {48, 0x57, 0, 4},
  3189. {52, 0x57, 0, 8},
  3190. {54, 0x57, 0, 10},
  3191. {56, 0x58, 0, 0},
  3192. {60, 0x58, 0, 4},
  3193. {62, 0x58, 0, 6},
  3194. {64, 0x58, 0, 8},
  3195. /* 802.11 HyperLan 2 */
  3196. {100, 0x5b, 0, 8},
  3197. {102, 0x5b, 0, 10},
  3198. {104, 0x5c, 0, 0},
  3199. {108, 0x5c, 0, 4},
  3200. {110, 0x5c, 0, 6},
  3201. {112, 0x5c, 0, 8},
  3202. {116, 0x5d, 0, 0},
  3203. {118, 0x5d, 0, 2},
  3204. {120, 0x5d, 0, 4},
  3205. {124, 0x5d, 0, 8},
  3206. {126, 0x5d, 0, 10},
  3207. {128, 0x5e, 0, 0},
  3208. {132, 0x5e, 0, 4},
  3209. {134, 0x5e, 0, 6},
  3210. {136, 0x5e, 0, 8},
  3211. {140, 0x5f, 0, 0},
  3212. /* 802.11 UNII */
  3213. {149, 0x5f, 0, 9},
  3214. {151, 0x5f, 0, 11},
  3215. {153, 0x60, 0, 1},
  3216. {157, 0x60, 0, 5},
  3217. {159, 0x60, 0, 7},
  3218. {161, 0x60, 0, 9},
  3219. {165, 0x61, 0, 1},
  3220. {167, 0x61, 0, 3},
  3221. {169, 0x61, 0, 5},
  3222. {171, 0x61, 0, 7},
  3223. {173, 0x61, 0, 9},
  3224. };
  3225. int rt2800_probe_hw_mode(struct rt2x00_dev *rt2x00dev)
  3226. {
  3227. struct hw_mode_spec *spec = &rt2x00dev->spec;
  3228. struct channel_info *info;
  3229. char *default_power1;
  3230. char *default_power2;
  3231. unsigned int i;
  3232. u16 eeprom;
  3233. /*
  3234. * Disable powersaving as default on PCI devices.
  3235. */
  3236. if (rt2x00_is_pci(rt2x00dev) || rt2x00_is_soc(rt2x00dev))
  3237. rt2x00dev->hw->wiphy->flags &= ~WIPHY_FLAG_PS_ON_BY_DEFAULT;
  3238. /*
  3239. * Initialize all hw fields.
  3240. */
  3241. rt2x00dev->hw->flags =
  3242. IEEE80211_HW_SIGNAL_DBM |
  3243. IEEE80211_HW_SUPPORTS_PS |
  3244. IEEE80211_HW_PS_NULLFUNC_STACK |
  3245. IEEE80211_HW_AMPDU_AGGREGATION;
  3246. /*
  3247. * Don't set IEEE80211_HW_HOST_BROADCAST_PS_BUFFERING for USB devices
  3248. * unless we are capable of sending the buffered frames out after the
  3249. * DTIM transmission using rt2x00lib_beacondone. This will send out
  3250. * multicast and broadcast traffic immediately instead of buffering it
  3251. * infinitly and thus dropping it after some time.
  3252. */
  3253. if (!rt2x00_is_usb(rt2x00dev))
  3254. rt2x00dev->hw->flags |=
  3255. IEEE80211_HW_HOST_BROADCAST_PS_BUFFERING;
  3256. SET_IEEE80211_DEV(rt2x00dev->hw, rt2x00dev->dev);
  3257. SET_IEEE80211_PERM_ADDR(rt2x00dev->hw,
  3258. rt2x00_eeprom_addr(rt2x00dev,
  3259. EEPROM_MAC_ADDR_0));
  3260. /*
  3261. * As rt2800 has a global fallback table we cannot specify
  3262. * more then one tx rate per frame but since the hw will
  3263. * try several rates (based on the fallback table) we should
  3264. * initialize max_report_rates to the maximum number of rates
  3265. * we are going to try. Otherwise mac80211 will truncate our
  3266. * reported tx rates and the rc algortihm will end up with
  3267. * incorrect data.
  3268. */
  3269. rt2x00dev->hw->max_rates = 1;
  3270. rt2x00dev->hw->max_report_rates = 7;
  3271. rt2x00dev->hw->max_rate_tries = 1;
  3272. rt2x00_eeprom_read(rt2x00dev, EEPROM_NIC_CONF0, &eeprom);
  3273. /*
  3274. * Initialize hw_mode information.
  3275. */
  3276. spec->supported_bands = SUPPORT_BAND_2GHZ;
  3277. spec->supported_rates = SUPPORT_RATE_CCK | SUPPORT_RATE_OFDM;
  3278. if (rt2x00_rf(rt2x00dev, RF2820) ||
  3279. rt2x00_rf(rt2x00dev, RF2720)) {
  3280. spec->num_channels = 14;
  3281. spec->channels = rf_vals;
  3282. } else if (rt2x00_rf(rt2x00dev, RF2850) ||
  3283. rt2x00_rf(rt2x00dev, RF2750)) {
  3284. spec->supported_bands |= SUPPORT_BAND_5GHZ;
  3285. spec->num_channels = ARRAY_SIZE(rf_vals);
  3286. spec->channels = rf_vals;
  3287. } else if (rt2x00_rf(rt2x00dev, RF3020) ||
  3288. rt2x00_rf(rt2x00dev, RF2020) ||
  3289. rt2x00_rf(rt2x00dev, RF3021) ||
  3290. rt2x00_rf(rt2x00dev, RF3022) ||
  3291. rt2x00_rf(rt2x00dev, RF3320) ||
  3292. rt2x00_rf(rt2x00dev, RF5390)) {
  3293. spec->num_channels = 14;
  3294. spec->channels = rf_vals_3x;
  3295. } else if (rt2x00_rf(rt2x00dev, RF3052)) {
  3296. spec->supported_bands |= SUPPORT_BAND_5GHZ;
  3297. spec->num_channels = ARRAY_SIZE(rf_vals_3x);
  3298. spec->channels = rf_vals_3x;
  3299. }
  3300. /*
  3301. * Initialize HT information.
  3302. */
  3303. if (!rt2x00_rf(rt2x00dev, RF2020))
  3304. spec->ht.ht_supported = true;
  3305. else
  3306. spec->ht.ht_supported = false;
  3307. spec->ht.cap =
  3308. IEEE80211_HT_CAP_SUP_WIDTH_20_40 |
  3309. IEEE80211_HT_CAP_GRN_FLD |
  3310. IEEE80211_HT_CAP_SGI_20 |
  3311. IEEE80211_HT_CAP_SGI_40;
  3312. if (rt2x00_get_field16(eeprom, EEPROM_NIC_CONF0_TXPATH) >= 2)
  3313. spec->ht.cap |= IEEE80211_HT_CAP_TX_STBC;
  3314. spec->ht.cap |=
  3315. rt2x00_get_field16(eeprom, EEPROM_NIC_CONF0_RXPATH) <<
  3316. IEEE80211_HT_CAP_RX_STBC_SHIFT;
  3317. spec->ht.ampdu_factor = 3;
  3318. spec->ht.ampdu_density = 4;
  3319. spec->ht.mcs.tx_params =
  3320. IEEE80211_HT_MCS_TX_DEFINED |
  3321. IEEE80211_HT_MCS_TX_RX_DIFF |
  3322. ((rt2x00_get_field16(eeprom, EEPROM_NIC_CONF0_TXPATH) - 1) <<
  3323. IEEE80211_HT_MCS_TX_MAX_STREAMS_SHIFT);
  3324. switch (rt2x00_get_field16(eeprom, EEPROM_NIC_CONF0_RXPATH)) {
  3325. case 3:
  3326. spec->ht.mcs.rx_mask[2] = 0xff;
  3327. case 2:
  3328. spec->ht.mcs.rx_mask[1] = 0xff;
  3329. case 1:
  3330. spec->ht.mcs.rx_mask[0] = 0xff;
  3331. spec->ht.mcs.rx_mask[4] = 0x1; /* MCS32 */
  3332. break;
  3333. }
  3334. /*
  3335. * Create channel information array
  3336. */
  3337. info = kcalloc(spec->num_channels, sizeof(*info), GFP_KERNEL);
  3338. if (!info)
  3339. return -ENOMEM;
  3340. spec->channels_info = info;
  3341. default_power1 = rt2x00_eeprom_addr(rt2x00dev, EEPROM_TXPOWER_BG1);
  3342. default_power2 = rt2x00_eeprom_addr(rt2x00dev, EEPROM_TXPOWER_BG2);
  3343. for (i = 0; i < 14; i++) {
  3344. info[i].default_power1 = default_power1[i];
  3345. info[i].default_power2 = default_power2[i];
  3346. }
  3347. if (spec->num_channels > 14) {
  3348. default_power1 = rt2x00_eeprom_addr(rt2x00dev, EEPROM_TXPOWER_A1);
  3349. default_power2 = rt2x00_eeprom_addr(rt2x00dev, EEPROM_TXPOWER_A2);
  3350. for (i = 14; i < spec->num_channels; i++) {
  3351. info[i].default_power1 = default_power1[i];
  3352. info[i].default_power2 = default_power2[i];
  3353. }
  3354. }
  3355. return 0;
  3356. }
  3357. EXPORT_SYMBOL_GPL(rt2800_probe_hw_mode);
  3358. /*
  3359. * IEEE80211 stack callback functions.
  3360. */
  3361. void rt2800_get_tkip_seq(struct ieee80211_hw *hw, u8 hw_key_idx, u32 *iv32,
  3362. u16 *iv16)
  3363. {
  3364. struct rt2x00_dev *rt2x00dev = hw->priv;
  3365. struct mac_iveiv_entry iveiv_entry;
  3366. u32 offset;
  3367. offset = MAC_IVEIV_ENTRY(hw_key_idx);
  3368. rt2800_register_multiread(rt2x00dev, offset,
  3369. &iveiv_entry, sizeof(iveiv_entry));
  3370. memcpy(iv16, &iveiv_entry.iv[0], sizeof(*iv16));
  3371. memcpy(iv32, &iveiv_entry.iv[4], sizeof(*iv32));
  3372. }
  3373. EXPORT_SYMBOL_GPL(rt2800_get_tkip_seq);
  3374. int rt2800_set_rts_threshold(struct ieee80211_hw *hw, u32 value)
  3375. {
  3376. struct rt2x00_dev *rt2x00dev = hw->priv;
  3377. u32 reg;
  3378. bool enabled = (value < IEEE80211_MAX_RTS_THRESHOLD);
  3379. rt2800_register_read(rt2x00dev, TX_RTS_CFG, &reg);
  3380. rt2x00_set_field32(&reg, TX_RTS_CFG_RTS_THRES, value);
  3381. rt2800_register_write(rt2x00dev, TX_RTS_CFG, reg);
  3382. rt2800_register_read(rt2x00dev, CCK_PROT_CFG, &reg);
  3383. rt2x00_set_field32(&reg, CCK_PROT_CFG_RTS_TH_EN, enabled);
  3384. rt2800_register_write(rt2x00dev, CCK_PROT_CFG, reg);
  3385. rt2800_register_read(rt2x00dev, OFDM_PROT_CFG, &reg);
  3386. rt2x00_set_field32(&reg, OFDM_PROT_CFG_RTS_TH_EN, enabled);
  3387. rt2800_register_write(rt2x00dev, OFDM_PROT_CFG, reg);
  3388. rt2800_register_read(rt2x00dev, MM20_PROT_CFG, &reg);
  3389. rt2x00_set_field32(&reg, MM20_PROT_CFG_RTS_TH_EN, enabled);
  3390. rt2800_register_write(rt2x00dev, MM20_PROT_CFG, reg);
  3391. rt2800_register_read(rt2x00dev, MM40_PROT_CFG, &reg);
  3392. rt2x00_set_field32(&reg, MM40_PROT_CFG_RTS_TH_EN, enabled);
  3393. rt2800_register_write(rt2x00dev, MM40_PROT_CFG, reg);
  3394. rt2800_register_read(rt2x00dev, GF20_PROT_CFG, &reg);
  3395. rt2x00_set_field32(&reg, GF20_PROT_CFG_RTS_TH_EN, enabled);
  3396. rt2800_register_write(rt2x00dev, GF20_PROT_CFG, reg);
  3397. rt2800_register_read(rt2x00dev, GF40_PROT_CFG, &reg);
  3398. rt2x00_set_field32(&reg, GF40_PROT_CFG_RTS_TH_EN, enabled);
  3399. rt2800_register_write(rt2x00dev, GF40_PROT_CFG, reg);
  3400. return 0;
  3401. }
  3402. EXPORT_SYMBOL_GPL(rt2800_set_rts_threshold);
  3403. int rt2800_conf_tx(struct ieee80211_hw *hw, u16 queue_idx,
  3404. const struct ieee80211_tx_queue_params *params)
  3405. {
  3406. struct rt2x00_dev *rt2x00dev = hw->priv;
  3407. struct data_queue *queue;
  3408. struct rt2x00_field32 field;
  3409. int retval;
  3410. u32 reg;
  3411. u32 offset;
  3412. /*
  3413. * First pass the configuration through rt2x00lib, that will
  3414. * update the queue settings and validate the input. After that
  3415. * we are free to update the registers based on the value
  3416. * in the queue parameter.
  3417. */
  3418. retval = rt2x00mac_conf_tx(hw, queue_idx, params);
  3419. if (retval)
  3420. return retval;
  3421. /*
  3422. * We only need to perform additional register initialization
  3423. * for WMM queues/
  3424. */
  3425. if (queue_idx >= 4)
  3426. return 0;
  3427. queue = rt2x00queue_get_queue(rt2x00dev, queue_idx);
  3428. /* Update WMM TXOP register */
  3429. offset = WMM_TXOP0_CFG + (sizeof(u32) * (!!(queue_idx & 2)));
  3430. field.bit_offset = (queue_idx & 1) * 16;
  3431. field.bit_mask = 0xffff << field.bit_offset;
  3432. rt2800_register_read(rt2x00dev, offset, &reg);
  3433. rt2x00_set_field32(&reg, field, queue->txop);
  3434. rt2800_register_write(rt2x00dev, offset, reg);
  3435. /* Update WMM registers */
  3436. field.bit_offset = queue_idx * 4;
  3437. field.bit_mask = 0xf << field.bit_offset;
  3438. rt2800_register_read(rt2x00dev, WMM_AIFSN_CFG, &reg);
  3439. rt2x00_set_field32(&reg, field, queue->aifs);
  3440. rt2800_register_write(rt2x00dev, WMM_AIFSN_CFG, reg);
  3441. rt2800_register_read(rt2x00dev, WMM_CWMIN_CFG, &reg);
  3442. rt2x00_set_field32(&reg, field, queue->cw_min);
  3443. rt2800_register_write(rt2x00dev, WMM_CWMIN_CFG, reg);
  3444. rt2800_register_read(rt2x00dev, WMM_CWMAX_CFG, &reg);
  3445. rt2x00_set_field32(&reg, field, queue->cw_max);
  3446. rt2800_register_write(rt2x00dev, WMM_CWMAX_CFG, reg);
  3447. /* Update EDCA registers */
  3448. offset = EDCA_AC0_CFG + (sizeof(u32) * queue_idx);
  3449. rt2800_register_read(rt2x00dev, offset, &reg);
  3450. rt2x00_set_field32(&reg, EDCA_AC0_CFG_TX_OP, queue->txop);
  3451. rt2x00_set_field32(&reg, EDCA_AC0_CFG_AIFSN, queue->aifs);
  3452. rt2x00_set_field32(&reg, EDCA_AC0_CFG_CWMIN, queue->cw_min);
  3453. rt2x00_set_field32(&reg, EDCA_AC0_CFG_CWMAX, queue->cw_max);
  3454. rt2800_register_write(rt2x00dev, offset, reg);
  3455. return 0;
  3456. }
  3457. EXPORT_SYMBOL_GPL(rt2800_conf_tx);
  3458. u64 rt2800_get_tsf(struct ieee80211_hw *hw)
  3459. {
  3460. struct rt2x00_dev *rt2x00dev = hw->priv;
  3461. u64 tsf;
  3462. u32 reg;
  3463. rt2800_register_read(rt2x00dev, TSF_TIMER_DW1, &reg);
  3464. tsf = (u64) rt2x00_get_field32(reg, TSF_TIMER_DW1_HIGH_WORD) << 32;
  3465. rt2800_register_read(rt2x00dev, TSF_TIMER_DW0, &reg);
  3466. tsf |= rt2x00_get_field32(reg, TSF_TIMER_DW0_LOW_WORD);
  3467. return tsf;
  3468. }
  3469. EXPORT_SYMBOL_GPL(rt2800_get_tsf);
  3470. int rt2800_ampdu_action(struct ieee80211_hw *hw, struct ieee80211_vif *vif,
  3471. enum ieee80211_ampdu_mlme_action action,
  3472. struct ieee80211_sta *sta, u16 tid, u16 *ssn,
  3473. u8 buf_size)
  3474. {
  3475. int ret = 0;
  3476. switch (action) {
  3477. case IEEE80211_AMPDU_RX_START:
  3478. case IEEE80211_AMPDU_RX_STOP:
  3479. /*
  3480. * The hw itself takes care of setting up BlockAck mechanisms.
  3481. * So, we only have to allow mac80211 to nagotiate a BlockAck
  3482. * agreement. Once that is done, the hw will BlockAck incoming
  3483. * AMPDUs without further setup.
  3484. */
  3485. break;
  3486. case IEEE80211_AMPDU_TX_START:
  3487. ieee80211_start_tx_ba_cb_irqsafe(vif, sta->addr, tid);
  3488. break;
  3489. case IEEE80211_AMPDU_TX_STOP:
  3490. ieee80211_stop_tx_ba_cb_irqsafe(vif, sta->addr, tid);
  3491. break;
  3492. case IEEE80211_AMPDU_TX_OPERATIONAL:
  3493. break;
  3494. default:
  3495. WARNING((struct rt2x00_dev *)hw->priv, "Unknown AMPDU action\n");
  3496. }
  3497. return ret;
  3498. }
  3499. EXPORT_SYMBOL_GPL(rt2800_ampdu_action);
  3500. int rt2800_get_survey(struct ieee80211_hw *hw, int idx,
  3501. struct survey_info *survey)
  3502. {
  3503. struct rt2x00_dev *rt2x00dev = hw->priv;
  3504. struct ieee80211_conf *conf = &hw->conf;
  3505. u32 idle, busy, busy_ext;
  3506. if (idx != 0)
  3507. return -ENOENT;
  3508. survey->channel = conf->channel;
  3509. rt2800_register_read(rt2x00dev, CH_IDLE_STA, &idle);
  3510. rt2800_register_read(rt2x00dev, CH_BUSY_STA, &busy);
  3511. rt2800_register_read(rt2x00dev, CH_BUSY_STA_SEC, &busy_ext);
  3512. if (idle || busy) {
  3513. survey->filled = SURVEY_INFO_CHANNEL_TIME |
  3514. SURVEY_INFO_CHANNEL_TIME_BUSY |
  3515. SURVEY_INFO_CHANNEL_TIME_EXT_BUSY;
  3516. survey->channel_time = (idle + busy) / 1000;
  3517. survey->channel_time_busy = busy / 1000;
  3518. survey->channel_time_ext_busy = busy_ext / 1000;
  3519. }
  3520. return 0;
  3521. }
  3522. EXPORT_SYMBOL_GPL(rt2800_get_survey);
  3523. MODULE_AUTHOR(DRV_PROJECT ", Bartlomiej Zolnierkiewicz");
  3524. MODULE_VERSION(DRV_VERSION);
  3525. MODULE_DESCRIPTION("Ralink RT2800 library");
  3526. MODULE_LICENSE("GPL");