iwl-agn.c 139 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195419641974198419942004201420242034204420542064207420842094210421142124213421442154216421742184219422042214222422342244225422642274228422942304231423242334234423542364237423842394240424142424243424442454246424742484249425042514252425342544255425642574258425942604261426242634264426542664267426842694270427142724273427442754276427742784279428042814282428342844285428642874288428942904291429242934294429542964297429842994300430143024303430443054306430743084309431043114312431343144315431643174318431943204321432243234324432543264327432843294330433143324333433443354336433743384339434043414342434343444345434643474348434943504351435243534354435543564357435843594360436143624363436443654366436743684369437043714372437343744375437643774378437943804381438243834384438543864387438843894390439143924393439443954396439743984399440044014402440344044405440644074408440944104411441244134414441544164417441844194420442144224423442444254426442744284429443044314432443344344435443644374438443944404441444244434444444544464447444844494450445144524453445444554456445744584459446044614462446344644465446644674468446944704471447244734474447544764477447844794480448144824483448444854486448744884489449044914492449344944495449644974498449945004501450245034504450545064507450845094510451145124513451445154516451745184519452045214522452345244525452645274528452945304531453245334534453545364537453845394540454145424543454445454546454745484549455045514552455345544555455645574558455945604561456245634564456545664567456845694570457145724573457445754576457745784579458045814582458345844585458645874588458945904591459245934594459545964597459845994600460146024603460446054606460746084609461046114612461346144615461646174618461946204621462246234624462546264627462846294630463146324633463446354636463746384639464046414642464346444645464646474648464946504651465246534654465546564657465846594660466146624663466446654666466746684669467046714672467346744675467646774678467946804681468246834684468546864687468846894690469146924693469446954696469746984699470047014702470347044705470647074708470947104711471247134714471547164717471847194720472147224723472447254726472747284729473047314732473347344735473647374738473947404741474247434744474547464747474847494750475147524753475447554756475747584759476047614762476347644765476647674768476947704771477247734774477547764777477847794780478147824783478447854786478747884789479047914792479347944795
  1. /******************************************************************************
  2. *
  3. * Copyright(c) 2003 - 2010 Intel Corporation. All rights reserved.
  4. *
  5. * Portions of this file are derived from the ipw3945 project, as well
  6. * as portions of the ieee80211 subsystem header files.
  7. *
  8. * This program is free software; you can redistribute it and/or modify it
  9. * under the terms of version 2 of the GNU General Public License as
  10. * published by the Free Software Foundation.
  11. *
  12. * This program is distributed in the hope that it will be useful, but WITHOUT
  13. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  14. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  15. * more details.
  16. *
  17. * You should have received a copy of the GNU General Public License along with
  18. * this program; if not, write to the Free Software Foundation, Inc.,
  19. * 51 Franklin Street, Fifth Floor, Boston, MA 02110, USA
  20. *
  21. * The full GNU General Public License is included in this distribution in the
  22. * file called LICENSE.
  23. *
  24. * Contact Information:
  25. * Intel Linux Wireless <ilw@linux.intel.com>
  26. * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
  27. *
  28. *****************************************************************************/
  29. #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
  30. #include <linux/kernel.h>
  31. #include <linux/module.h>
  32. #include <linux/init.h>
  33. #include <linux/pci.h>
  34. #include <linux/pci-aspm.h>
  35. #include <linux/slab.h>
  36. #include <linux/dma-mapping.h>
  37. #include <linux/delay.h>
  38. #include <linux/sched.h>
  39. #include <linux/skbuff.h>
  40. #include <linux/netdevice.h>
  41. #include <linux/wireless.h>
  42. #include <linux/firmware.h>
  43. #include <linux/etherdevice.h>
  44. #include <linux/if_arp.h>
  45. #include <net/mac80211.h>
  46. #include <asm/div64.h>
  47. #define DRV_NAME "iwlagn"
  48. #include "iwl-eeprom.h"
  49. #include "iwl-dev.h"
  50. #include "iwl-core.h"
  51. #include "iwl-io.h"
  52. #include "iwl-helpers.h"
  53. #include "iwl-sta.h"
  54. #include "iwl-agn-calib.h"
  55. #include "iwl-agn.h"
  56. #include "iwl-agn-led.h"
  57. /******************************************************************************
  58. *
  59. * module boiler plate
  60. *
  61. ******************************************************************************/
  62. /*
  63. * module name, copyright, version, etc.
  64. */
  65. #define DRV_DESCRIPTION "Intel(R) Wireless WiFi Link AGN driver for Linux"
  66. #ifdef CONFIG_IWLWIFI_DEBUG
  67. #define VD "d"
  68. #else
  69. #define VD
  70. #endif
  71. #define DRV_VERSION IWLWIFI_VERSION VD
  72. MODULE_DESCRIPTION(DRV_DESCRIPTION);
  73. MODULE_VERSION(DRV_VERSION);
  74. MODULE_AUTHOR(DRV_COPYRIGHT " " DRV_AUTHOR);
  75. MODULE_LICENSE("GPL");
  76. MODULE_ALIAS("iwl4965");
  77. static int iwlagn_ant_coupling;
  78. static bool iwlagn_bt_ch_announce = 1;
  79. void iwl_update_chain_flags(struct iwl_priv *priv)
  80. {
  81. struct iwl_rxon_context *ctx;
  82. if (priv->cfg->ops->hcmd->set_rxon_chain) {
  83. for_each_context(priv, ctx) {
  84. priv->cfg->ops->hcmd->set_rxon_chain(priv, ctx);
  85. if (ctx->active.rx_chain != ctx->staging.rx_chain)
  86. iwlcore_commit_rxon(priv, ctx);
  87. }
  88. }
  89. }
  90. static void iwl_clear_free_frames(struct iwl_priv *priv)
  91. {
  92. struct list_head *element;
  93. IWL_DEBUG_INFO(priv, "%d frames on pre-allocated heap on clear.\n",
  94. priv->frames_count);
  95. while (!list_empty(&priv->free_frames)) {
  96. element = priv->free_frames.next;
  97. list_del(element);
  98. kfree(list_entry(element, struct iwl_frame, list));
  99. priv->frames_count--;
  100. }
  101. if (priv->frames_count) {
  102. IWL_WARN(priv, "%d frames still in use. Did we lose one?\n",
  103. priv->frames_count);
  104. priv->frames_count = 0;
  105. }
  106. }
  107. static struct iwl_frame *iwl_get_free_frame(struct iwl_priv *priv)
  108. {
  109. struct iwl_frame *frame;
  110. struct list_head *element;
  111. if (list_empty(&priv->free_frames)) {
  112. frame = kzalloc(sizeof(*frame), GFP_KERNEL);
  113. if (!frame) {
  114. IWL_ERR(priv, "Could not allocate frame!\n");
  115. return NULL;
  116. }
  117. priv->frames_count++;
  118. return frame;
  119. }
  120. element = priv->free_frames.next;
  121. list_del(element);
  122. return list_entry(element, struct iwl_frame, list);
  123. }
  124. static void iwl_free_frame(struct iwl_priv *priv, struct iwl_frame *frame)
  125. {
  126. memset(frame, 0, sizeof(*frame));
  127. list_add(&frame->list, &priv->free_frames);
  128. }
  129. static u32 iwl_fill_beacon_frame(struct iwl_priv *priv,
  130. struct ieee80211_hdr *hdr,
  131. int left)
  132. {
  133. lockdep_assert_held(&priv->mutex);
  134. if (!priv->beacon_skb)
  135. return 0;
  136. if (priv->beacon_skb->len > left)
  137. return 0;
  138. memcpy(hdr, priv->beacon_skb->data, priv->beacon_skb->len);
  139. return priv->beacon_skb->len;
  140. }
  141. /* Parse the beacon frame to find the TIM element and set tim_idx & tim_size */
  142. static void iwl_set_beacon_tim(struct iwl_priv *priv,
  143. struct iwl_tx_beacon_cmd *tx_beacon_cmd,
  144. u8 *beacon, u32 frame_size)
  145. {
  146. u16 tim_idx;
  147. struct ieee80211_mgmt *mgmt = (struct ieee80211_mgmt *)beacon;
  148. /*
  149. * The index is relative to frame start but we start looking at the
  150. * variable-length part of the beacon.
  151. */
  152. tim_idx = mgmt->u.beacon.variable - beacon;
  153. /* Parse variable-length elements of beacon to find WLAN_EID_TIM */
  154. while ((tim_idx < (frame_size - 2)) &&
  155. (beacon[tim_idx] != WLAN_EID_TIM))
  156. tim_idx += beacon[tim_idx+1] + 2;
  157. /* If TIM field was found, set variables */
  158. if ((tim_idx < (frame_size - 1)) && (beacon[tim_idx] == WLAN_EID_TIM)) {
  159. tx_beacon_cmd->tim_idx = cpu_to_le16(tim_idx);
  160. tx_beacon_cmd->tim_size = beacon[tim_idx+1];
  161. } else
  162. IWL_WARN(priv, "Unable to find TIM Element in beacon\n");
  163. }
  164. static unsigned int iwl_hw_get_beacon_cmd(struct iwl_priv *priv,
  165. struct iwl_frame *frame)
  166. {
  167. struct iwl_tx_beacon_cmd *tx_beacon_cmd;
  168. u32 frame_size;
  169. u32 rate_flags;
  170. u32 rate;
  171. /*
  172. * We have to set up the TX command, the TX Beacon command, and the
  173. * beacon contents.
  174. */
  175. lockdep_assert_held(&priv->mutex);
  176. if (!priv->beacon_ctx) {
  177. IWL_ERR(priv, "trying to build beacon w/o beacon context!\n");
  178. return 0;
  179. }
  180. /* Initialize memory */
  181. tx_beacon_cmd = &frame->u.beacon;
  182. memset(tx_beacon_cmd, 0, sizeof(*tx_beacon_cmd));
  183. /* Set up TX beacon contents */
  184. frame_size = iwl_fill_beacon_frame(priv, tx_beacon_cmd->frame,
  185. sizeof(frame->u) - sizeof(*tx_beacon_cmd));
  186. if (WARN_ON_ONCE(frame_size > MAX_MPDU_SIZE))
  187. return 0;
  188. if (!frame_size)
  189. return 0;
  190. /* Set up TX command fields */
  191. tx_beacon_cmd->tx.len = cpu_to_le16((u16)frame_size);
  192. tx_beacon_cmd->tx.sta_id = priv->beacon_ctx->bcast_sta_id;
  193. tx_beacon_cmd->tx.stop_time.life_time = TX_CMD_LIFE_TIME_INFINITE;
  194. tx_beacon_cmd->tx.tx_flags = TX_CMD_FLG_SEQ_CTL_MSK |
  195. TX_CMD_FLG_TSF_MSK | TX_CMD_FLG_STA_RATE_MSK;
  196. /* Set up TX beacon command fields */
  197. iwl_set_beacon_tim(priv, tx_beacon_cmd, (u8 *)tx_beacon_cmd->frame,
  198. frame_size);
  199. /* Set up packet rate and flags */
  200. rate = iwl_rate_get_lowest_plcp(priv, priv->beacon_ctx);
  201. priv->mgmt_tx_ant = iwl_toggle_tx_ant(priv, priv->mgmt_tx_ant,
  202. priv->hw_params.valid_tx_ant);
  203. rate_flags = iwl_ant_idx_to_flags(priv->mgmt_tx_ant);
  204. if ((rate >= IWL_FIRST_CCK_RATE) && (rate <= IWL_LAST_CCK_RATE))
  205. rate_flags |= RATE_MCS_CCK_MSK;
  206. tx_beacon_cmd->tx.rate_n_flags = iwl_hw_set_rate_n_flags(rate,
  207. rate_flags);
  208. return sizeof(*tx_beacon_cmd) + frame_size;
  209. }
  210. int iwlagn_send_beacon_cmd(struct iwl_priv *priv)
  211. {
  212. struct iwl_frame *frame;
  213. unsigned int frame_size;
  214. int rc;
  215. frame = iwl_get_free_frame(priv);
  216. if (!frame) {
  217. IWL_ERR(priv, "Could not obtain free frame buffer for beacon "
  218. "command.\n");
  219. return -ENOMEM;
  220. }
  221. frame_size = iwl_hw_get_beacon_cmd(priv, frame);
  222. if (!frame_size) {
  223. IWL_ERR(priv, "Error configuring the beacon command\n");
  224. iwl_free_frame(priv, frame);
  225. return -EINVAL;
  226. }
  227. rc = iwl_send_cmd_pdu(priv, REPLY_TX_BEACON, frame_size,
  228. &frame->u.cmd[0]);
  229. iwl_free_frame(priv, frame);
  230. return rc;
  231. }
  232. static inline dma_addr_t iwl_tfd_tb_get_addr(struct iwl_tfd *tfd, u8 idx)
  233. {
  234. struct iwl_tfd_tb *tb = &tfd->tbs[idx];
  235. dma_addr_t addr = get_unaligned_le32(&tb->lo);
  236. if (sizeof(dma_addr_t) > sizeof(u32))
  237. addr |=
  238. ((dma_addr_t)(le16_to_cpu(tb->hi_n_len) & 0xF) << 16) << 16;
  239. return addr;
  240. }
  241. static inline u16 iwl_tfd_tb_get_len(struct iwl_tfd *tfd, u8 idx)
  242. {
  243. struct iwl_tfd_tb *tb = &tfd->tbs[idx];
  244. return le16_to_cpu(tb->hi_n_len) >> 4;
  245. }
  246. static inline void iwl_tfd_set_tb(struct iwl_tfd *tfd, u8 idx,
  247. dma_addr_t addr, u16 len)
  248. {
  249. struct iwl_tfd_tb *tb = &tfd->tbs[idx];
  250. u16 hi_n_len = len << 4;
  251. put_unaligned_le32(addr, &tb->lo);
  252. if (sizeof(dma_addr_t) > sizeof(u32))
  253. hi_n_len |= ((addr >> 16) >> 16) & 0xF;
  254. tb->hi_n_len = cpu_to_le16(hi_n_len);
  255. tfd->num_tbs = idx + 1;
  256. }
  257. static inline u8 iwl_tfd_get_num_tbs(struct iwl_tfd *tfd)
  258. {
  259. return tfd->num_tbs & 0x1f;
  260. }
  261. /**
  262. * iwl_hw_txq_free_tfd - Free all chunks referenced by TFD [txq->q.read_ptr]
  263. * @priv - driver private data
  264. * @txq - tx queue
  265. *
  266. * Does NOT advance any TFD circular buffer read/write indexes
  267. * Does NOT free the TFD itself (which is within circular buffer)
  268. */
  269. void iwl_hw_txq_free_tfd(struct iwl_priv *priv, struct iwl_tx_queue *txq)
  270. {
  271. struct iwl_tfd *tfd_tmp = (struct iwl_tfd *)txq->tfds;
  272. struct iwl_tfd *tfd;
  273. struct pci_dev *dev = priv->pci_dev;
  274. int index = txq->q.read_ptr;
  275. int i;
  276. int num_tbs;
  277. tfd = &tfd_tmp[index];
  278. /* Sanity check on number of chunks */
  279. num_tbs = iwl_tfd_get_num_tbs(tfd);
  280. if (num_tbs >= IWL_NUM_OF_TBS) {
  281. IWL_ERR(priv, "Too many chunks: %i\n", num_tbs);
  282. /* @todo issue fatal error, it is quite serious situation */
  283. return;
  284. }
  285. /* Unmap tx_cmd */
  286. if (num_tbs)
  287. pci_unmap_single(dev,
  288. dma_unmap_addr(&txq->meta[index], mapping),
  289. dma_unmap_len(&txq->meta[index], len),
  290. PCI_DMA_BIDIRECTIONAL);
  291. /* Unmap chunks, if any. */
  292. for (i = 1; i < num_tbs; i++)
  293. pci_unmap_single(dev, iwl_tfd_tb_get_addr(tfd, i),
  294. iwl_tfd_tb_get_len(tfd, i), PCI_DMA_TODEVICE);
  295. /* free SKB */
  296. if (txq->txb) {
  297. struct sk_buff *skb;
  298. skb = txq->txb[txq->q.read_ptr].skb;
  299. /* can be called from irqs-disabled context */
  300. if (skb) {
  301. dev_kfree_skb_any(skb);
  302. txq->txb[txq->q.read_ptr].skb = NULL;
  303. }
  304. }
  305. }
  306. int iwl_hw_txq_attach_buf_to_tfd(struct iwl_priv *priv,
  307. struct iwl_tx_queue *txq,
  308. dma_addr_t addr, u16 len,
  309. u8 reset, u8 pad)
  310. {
  311. struct iwl_queue *q;
  312. struct iwl_tfd *tfd, *tfd_tmp;
  313. u32 num_tbs;
  314. q = &txq->q;
  315. tfd_tmp = (struct iwl_tfd *)txq->tfds;
  316. tfd = &tfd_tmp[q->write_ptr];
  317. if (reset)
  318. memset(tfd, 0, sizeof(*tfd));
  319. num_tbs = iwl_tfd_get_num_tbs(tfd);
  320. /* Each TFD can point to a maximum 20 Tx buffers */
  321. if (num_tbs >= IWL_NUM_OF_TBS) {
  322. IWL_ERR(priv, "Error can not send more than %d chunks\n",
  323. IWL_NUM_OF_TBS);
  324. return -EINVAL;
  325. }
  326. BUG_ON(addr & ~DMA_BIT_MASK(36));
  327. if (unlikely(addr & ~IWL_TX_DMA_MASK))
  328. IWL_ERR(priv, "Unaligned address = %llx\n",
  329. (unsigned long long)addr);
  330. iwl_tfd_set_tb(tfd, num_tbs, addr, len);
  331. return 0;
  332. }
  333. /*
  334. * Tell nic where to find circular buffer of Tx Frame Descriptors for
  335. * given Tx queue, and enable the DMA channel used for that queue.
  336. *
  337. * 4965 supports up to 16 Tx queues in DRAM, mapped to up to 8 Tx DMA
  338. * channels supported in hardware.
  339. */
  340. int iwl_hw_tx_queue_init(struct iwl_priv *priv,
  341. struct iwl_tx_queue *txq)
  342. {
  343. int txq_id = txq->q.id;
  344. /* Circular buffer (TFD queue in DRAM) physical base address */
  345. iwl_write_direct32(priv, FH_MEM_CBBC_QUEUE(txq_id),
  346. txq->q.dma_addr >> 8);
  347. return 0;
  348. }
  349. /******************************************************************************
  350. *
  351. * Generic RX handler implementations
  352. *
  353. ******************************************************************************/
  354. static void iwl_rx_reply_alive(struct iwl_priv *priv,
  355. struct iwl_rx_mem_buffer *rxb)
  356. {
  357. struct iwl_rx_packet *pkt = rxb_addr(rxb);
  358. struct iwl_alive_resp *palive;
  359. struct delayed_work *pwork;
  360. palive = &pkt->u.alive_frame;
  361. IWL_DEBUG_INFO(priv, "Alive ucode status 0x%08X revision "
  362. "0x%01X 0x%01X\n",
  363. palive->is_valid, palive->ver_type,
  364. palive->ver_subtype);
  365. if (palive->ver_subtype == INITIALIZE_SUBTYPE) {
  366. IWL_DEBUG_INFO(priv, "Initialization Alive received.\n");
  367. memcpy(&priv->card_alive_init,
  368. &pkt->u.alive_frame,
  369. sizeof(struct iwl_init_alive_resp));
  370. pwork = &priv->init_alive_start;
  371. } else {
  372. IWL_DEBUG_INFO(priv, "Runtime Alive received.\n");
  373. memcpy(&priv->card_alive, &pkt->u.alive_frame,
  374. sizeof(struct iwl_alive_resp));
  375. pwork = &priv->alive_start;
  376. }
  377. /* We delay the ALIVE response by 5ms to
  378. * give the HW RF Kill time to activate... */
  379. if (palive->is_valid == UCODE_VALID_OK)
  380. queue_delayed_work(priv->workqueue, pwork,
  381. msecs_to_jiffies(5));
  382. else {
  383. IWL_WARN(priv, "%s uCode did not respond OK.\n",
  384. (palive->ver_subtype == INITIALIZE_SUBTYPE) ?
  385. "init" : "runtime");
  386. queue_work(priv->workqueue, &priv->restart);
  387. }
  388. }
  389. static void iwl_bg_beacon_update(struct work_struct *work)
  390. {
  391. struct iwl_priv *priv =
  392. container_of(work, struct iwl_priv, beacon_update);
  393. struct sk_buff *beacon;
  394. mutex_lock(&priv->mutex);
  395. if (!priv->beacon_ctx) {
  396. IWL_ERR(priv, "updating beacon w/o beacon context!\n");
  397. goto out;
  398. }
  399. if (priv->beacon_ctx->vif->type != NL80211_IFTYPE_AP) {
  400. /*
  401. * The ucode will send beacon notifications even in
  402. * IBSS mode, but we don't want to process them. But
  403. * we need to defer the type check to here due to
  404. * requiring locking around the beacon_ctx access.
  405. */
  406. goto out;
  407. }
  408. /* Pull updated AP beacon from mac80211. will fail if not in AP mode */
  409. beacon = ieee80211_beacon_get(priv->hw, priv->beacon_ctx->vif);
  410. if (!beacon) {
  411. IWL_ERR(priv, "update beacon failed -- keeping old\n");
  412. goto out;
  413. }
  414. /* new beacon skb is allocated every time; dispose previous.*/
  415. dev_kfree_skb(priv->beacon_skb);
  416. priv->beacon_skb = beacon;
  417. iwlagn_send_beacon_cmd(priv);
  418. out:
  419. mutex_unlock(&priv->mutex);
  420. }
  421. static void iwl_bg_bt_runtime_config(struct work_struct *work)
  422. {
  423. struct iwl_priv *priv =
  424. container_of(work, struct iwl_priv, bt_runtime_config);
  425. if (test_bit(STATUS_EXIT_PENDING, &priv->status))
  426. return;
  427. /* dont send host command if rf-kill is on */
  428. if (!iwl_is_ready_rf(priv))
  429. return;
  430. priv->cfg->ops->hcmd->send_bt_config(priv);
  431. }
  432. static void iwl_bg_bt_full_concurrency(struct work_struct *work)
  433. {
  434. struct iwl_priv *priv =
  435. container_of(work, struct iwl_priv, bt_full_concurrency);
  436. struct iwl_rxon_context *ctx;
  437. if (test_bit(STATUS_EXIT_PENDING, &priv->status))
  438. return;
  439. /* dont send host command if rf-kill is on */
  440. if (!iwl_is_ready_rf(priv))
  441. return;
  442. IWL_DEBUG_INFO(priv, "BT coex in %s mode\n",
  443. priv->bt_full_concurrent ?
  444. "full concurrency" : "3-wire");
  445. /*
  446. * LQ & RXON updated cmds must be sent before BT Config cmd
  447. * to avoid 3-wire collisions
  448. */
  449. mutex_lock(&priv->mutex);
  450. for_each_context(priv, ctx) {
  451. if (priv->cfg->ops->hcmd->set_rxon_chain)
  452. priv->cfg->ops->hcmd->set_rxon_chain(priv, ctx);
  453. iwlcore_commit_rxon(priv, ctx);
  454. }
  455. mutex_unlock(&priv->mutex);
  456. priv->cfg->ops->hcmd->send_bt_config(priv);
  457. }
  458. /**
  459. * iwl_bg_statistics_periodic - Timer callback to queue statistics
  460. *
  461. * This callback is provided in order to send a statistics request.
  462. *
  463. * This timer function is continually reset to execute within
  464. * REG_RECALIB_PERIOD seconds since the last STATISTICS_NOTIFICATION
  465. * was received. We need to ensure we receive the statistics in order
  466. * to update the temperature used for calibrating the TXPOWER.
  467. */
  468. static void iwl_bg_statistics_periodic(unsigned long data)
  469. {
  470. struct iwl_priv *priv = (struct iwl_priv *)data;
  471. if (test_bit(STATUS_EXIT_PENDING, &priv->status))
  472. return;
  473. /* dont send host command if rf-kill is on */
  474. if (!iwl_is_ready_rf(priv))
  475. return;
  476. iwl_send_statistics_request(priv, CMD_ASYNC, false);
  477. }
  478. static void iwl_print_cont_event_trace(struct iwl_priv *priv, u32 base,
  479. u32 start_idx, u32 num_events,
  480. u32 mode)
  481. {
  482. u32 i;
  483. u32 ptr; /* SRAM byte address of log data */
  484. u32 ev, time, data; /* event log data */
  485. unsigned long reg_flags;
  486. if (mode == 0)
  487. ptr = base + (4 * sizeof(u32)) + (start_idx * 2 * sizeof(u32));
  488. else
  489. ptr = base + (4 * sizeof(u32)) + (start_idx * 3 * sizeof(u32));
  490. /* Make sure device is powered up for SRAM reads */
  491. spin_lock_irqsave(&priv->reg_lock, reg_flags);
  492. if (iwl_grab_nic_access(priv)) {
  493. spin_unlock_irqrestore(&priv->reg_lock, reg_flags);
  494. return;
  495. }
  496. /* Set starting address; reads will auto-increment */
  497. _iwl_write_direct32(priv, HBUS_TARG_MEM_RADDR, ptr);
  498. rmb();
  499. /*
  500. * "time" is actually "data" for mode 0 (no timestamp).
  501. * place event id # at far right for easier visual parsing.
  502. */
  503. for (i = 0; i < num_events; i++) {
  504. ev = _iwl_read_direct32(priv, HBUS_TARG_MEM_RDAT);
  505. time = _iwl_read_direct32(priv, HBUS_TARG_MEM_RDAT);
  506. if (mode == 0) {
  507. trace_iwlwifi_dev_ucode_cont_event(priv,
  508. 0, time, ev);
  509. } else {
  510. data = _iwl_read_direct32(priv, HBUS_TARG_MEM_RDAT);
  511. trace_iwlwifi_dev_ucode_cont_event(priv,
  512. time, data, ev);
  513. }
  514. }
  515. /* Allow device to power down */
  516. iwl_release_nic_access(priv);
  517. spin_unlock_irqrestore(&priv->reg_lock, reg_flags);
  518. }
  519. static void iwl_continuous_event_trace(struct iwl_priv *priv)
  520. {
  521. u32 capacity; /* event log capacity in # entries */
  522. u32 base; /* SRAM byte address of event log header */
  523. u32 mode; /* 0 - no timestamp, 1 - timestamp recorded */
  524. u32 num_wraps; /* # times uCode wrapped to top of log */
  525. u32 next_entry; /* index of next entry to be written by uCode */
  526. if (priv->ucode_type == UCODE_INIT)
  527. base = le32_to_cpu(priv->card_alive_init.error_event_table_ptr);
  528. else
  529. base = le32_to_cpu(priv->card_alive.log_event_table_ptr);
  530. if (priv->cfg->ops->lib->is_valid_rtc_data_addr(base)) {
  531. capacity = iwl_read_targ_mem(priv, base);
  532. num_wraps = iwl_read_targ_mem(priv, base + (2 * sizeof(u32)));
  533. mode = iwl_read_targ_mem(priv, base + (1 * sizeof(u32)));
  534. next_entry = iwl_read_targ_mem(priv, base + (3 * sizeof(u32)));
  535. } else
  536. return;
  537. if (num_wraps == priv->event_log.num_wraps) {
  538. iwl_print_cont_event_trace(priv,
  539. base, priv->event_log.next_entry,
  540. next_entry - priv->event_log.next_entry,
  541. mode);
  542. priv->event_log.non_wraps_count++;
  543. } else {
  544. if ((num_wraps - priv->event_log.num_wraps) > 1)
  545. priv->event_log.wraps_more_count++;
  546. else
  547. priv->event_log.wraps_once_count++;
  548. trace_iwlwifi_dev_ucode_wrap_event(priv,
  549. num_wraps - priv->event_log.num_wraps,
  550. next_entry, priv->event_log.next_entry);
  551. if (next_entry < priv->event_log.next_entry) {
  552. iwl_print_cont_event_trace(priv, base,
  553. priv->event_log.next_entry,
  554. capacity - priv->event_log.next_entry,
  555. mode);
  556. iwl_print_cont_event_trace(priv, base, 0,
  557. next_entry, mode);
  558. } else {
  559. iwl_print_cont_event_trace(priv, base,
  560. next_entry, capacity - next_entry,
  561. mode);
  562. iwl_print_cont_event_trace(priv, base, 0,
  563. next_entry, mode);
  564. }
  565. }
  566. priv->event_log.num_wraps = num_wraps;
  567. priv->event_log.next_entry = next_entry;
  568. }
  569. /**
  570. * iwl_bg_ucode_trace - Timer callback to log ucode event
  571. *
  572. * The timer is continually set to execute every
  573. * UCODE_TRACE_PERIOD milliseconds after the last timer expired
  574. * this function is to perform continuous uCode event logging operation
  575. * if enabled
  576. */
  577. static void iwl_bg_ucode_trace(unsigned long data)
  578. {
  579. struct iwl_priv *priv = (struct iwl_priv *)data;
  580. if (test_bit(STATUS_EXIT_PENDING, &priv->status))
  581. return;
  582. if (priv->event_log.ucode_trace) {
  583. iwl_continuous_event_trace(priv);
  584. /* Reschedule the timer to occur in UCODE_TRACE_PERIOD */
  585. mod_timer(&priv->ucode_trace,
  586. jiffies + msecs_to_jiffies(UCODE_TRACE_PERIOD));
  587. }
  588. }
  589. static void iwlagn_rx_beacon_notif(struct iwl_priv *priv,
  590. struct iwl_rx_mem_buffer *rxb)
  591. {
  592. struct iwl_rx_packet *pkt = rxb_addr(rxb);
  593. struct iwlagn_beacon_notif *beacon = (void *)pkt->u.raw;
  594. #ifdef CONFIG_IWLWIFI_DEBUG
  595. u16 status = le16_to_cpu(beacon->beacon_notify_hdr.status.status);
  596. u8 rate = iwl_hw_get_rate(beacon->beacon_notify_hdr.rate_n_flags);
  597. IWL_DEBUG_RX(priv, "beacon status %#x, retries:%d ibssmgr:%d "
  598. "tsf:0x%.8x%.8x rate:%d\n",
  599. status & TX_STATUS_MSK,
  600. beacon->beacon_notify_hdr.failure_frame,
  601. le32_to_cpu(beacon->ibss_mgr_status),
  602. le32_to_cpu(beacon->high_tsf),
  603. le32_to_cpu(beacon->low_tsf), rate);
  604. #endif
  605. priv->ibss_manager = le32_to_cpu(beacon->ibss_mgr_status);
  606. if (!test_bit(STATUS_EXIT_PENDING, &priv->status))
  607. queue_work(priv->workqueue, &priv->beacon_update);
  608. }
  609. /* Handle notification from uCode that card's power state is changing
  610. * due to software, hardware, or critical temperature RFKILL */
  611. static void iwl_rx_card_state_notif(struct iwl_priv *priv,
  612. struct iwl_rx_mem_buffer *rxb)
  613. {
  614. struct iwl_rx_packet *pkt = rxb_addr(rxb);
  615. u32 flags = le32_to_cpu(pkt->u.card_state_notif.flags);
  616. unsigned long status = priv->status;
  617. IWL_DEBUG_RF_KILL(priv, "Card state received: HW:%s SW:%s CT:%s\n",
  618. (flags & HW_CARD_DISABLED) ? "Kill" : "On",
  619. (flags & SW_CARD_DISABLED) ? "Kill" : "On",
  620. (flags & CT_CARD_DISABLED) ?
  621. "Reached" : "Not reached");
  622. if (flags & (SW_CARD_DISABLED | HW_CARD_DISABLED |
  623. CT_CARD_DISABLED)) {
  624. iwl_write32(priv, CSR_UCODE_DRV_GP1_SET,
  625. CSR_UCODE_DRV_GP1_BIT_CMD_BLOCKED);
  626. iwl_write_direct32(priv, HBUS_TARG_MBX_C,
  627. HBUS_TARG_MBX_C_REG_BIT_CMD_BLOCKED);
  628. if (!(flags & RXON_CARD_DISABLED)) {
  629. iwl_write32(priv, CSR_UCODE_DRV_GP1_CLR,
  630. CSR_UCODE_DRV_GP1_BIT_CMD_BLOCKED);
  631. iwl_write_direct32(priv, HBUS_TARG_MBX_C,
  632. HBUS_TARG_MBX_C_REG_BIT_CMD_BLOCKED);
  633. }
  634. if (flags & CT_CARD_DISABLED)
  635. iwl_tt_enter_ct_kill(priv);
  636. }
  637. if (!(flags & CT_CARD_DISABLED))
  638. iwl_tt_exit_ct_kill(priv);
  639. if (flags & HW_CARD_DISABLED)
  640. set_bit(STATUS_RF_KILL_HW, &priv->status);
  641. else
  642. clear_bit(STATUS_RF_KILL_HW, &priv->status);
  643. if (!(flags & RXON_CARD_DISABLED))
  644. iwl_scan_cancel(priv);
  645. if ((test_bit(STATUS_RF_KILL_HW, &status) !=
  646. test_bit(STATUS_RF_KILL_HW, &priv->status)))
  647. wiphy_rfkill_set_hw_state(priv->hw->wiphy,
  648. test_bit(STATUS_RF_KILL_HW, &priv->status));
  649. else
  650. wake_up_interruptible(&priv->wait_command_queue);
  651. }
  652. static void iwl_bg_tx_flush(struct work_struct *work)
  653. {
  654. struct iwl_priv *priv =
  655. container_of(work, struct iwl_priv, tx_flush);
  656. if (test_bit(STATUS_EXIT_PENDING, &priv->status))
  657. return;
  658. /* do nothing if rf-kill is on */
  659. if (!iwl_is_ready_rf(priv))
  660. return;
  661. if (priv->cfg->ops->lib->txfifo_flush) {
  662. IWL_DEBUG_INFO(priv, "device request: flush all tx frames\n");
  663. iwlagn_dev_txfifo_flush(priv, IWL_DROP_ALL);
  664. }
  665. }
  666. /**
  667. * iwl_setup_rx_handlers - Initialize Rx handler callbacks
  668. *
  669. * Setup the RX handlers for each of the reply types sent from the uCode
  670. * to the host.
  671. *
  672. * This function chains into the hardware specific files for them to setup
  673. * any hardware specific handlers as well.
  674. */
  675. static void iwl_setup_rx_handlers(struct iwl_priv *priv)
  676. {
  677. priv->rx_handlers[REPLY_ALIVE] = iwl_rx_reply_alive;
  678. priv->rx_handlers[REPLY_ERROR] = iwl_rx_reply_error;
  679. priv->rx_handlers[CHANNEL_SWITCH_NOTIFICATION] = iwl_rx_csa;
  680. priv->rx_handlers[SPECTRUM_MEASURE_NOTIFICATION] =
  681. iwl_rx_spectrum_measure_notif;
  682. priv->rx_handlers[PM_SLEEP_NOTIFICATION] = iwl_rx_pm_sleep_notif;
  683. priv->rx_handlers[PM_DEBUG_STATISTIC_NOTIFIC] =
  684. iwl_rx_pm_debug_statistics_notif;
  685. priv->rx_handlers[BEACON_NOTIFICATION] = iwlagn_rx_beacon_notif;
  686. /*
  687. * The same handler is used for both the REPLY to a discrete
  688. * statistics request from the host as well as for the periodic
  689. * statistics notifications (after received beacons) from the uCode.
  690. */
  691. priv->rx_handlers[REPLY_STATISTICS_CMD] = iwl_reply_statistics;
  692. priv->rx_handlers[STATISTICS_NOTIFICATION] = iwl_rx_statistics;
  693. iwl_setup_rx_scan_handlers(priv);
  694. /* status change handler */
  695. priv->rx_handlers[CARD_STATE_NOTIFICATION] = iwl_rx_card_state_notif;
  696. priv->rx_handlers[MISSED_BEACONS_NOTIFICATION] =
  697. iwl_rx_missed_beacon_notif;
  698. /* Rx handlers */
  699. priv->rx_handlers[REPLY_RX_PHY_CMD] = iwlagn_rx_reply_rx_phy;
  700. priv->rx_handlers[REPLY_RX_MPDU_CMD] = iwlagn_rx_reply_rx;
  701. /* block ack */
  702. priv->rx_handlers[REPLY_COMPRESSED_BA] = iwlagn_rx_reply_compressed_ba;
  703. /* Set up hardware specific Rx handlers */
  704. priv->cfg->ops->lib->rx_handler_setup(priv);
  705. }
  706. /**
  707. * iwl_rx_handle - Main entry function for receiving responses from uCode
  708. *
  709. * Uses the priv->rx_handlers callback function array to invoke
  710. * the appropriate handlers, including command responses,
  711. * frame-received notifications, and other notifications.
  712. */
  713. static void iwl_rx_handle(struct iwl_priv *priv)
  714. {
  715. struct iwl_rx_mem_buffer *rxb;
  716. struct iwl_rx_packet *pkt;
  717. struct iwl_rx_queue *rxq = &priv->rxq;
  718. u32 r, i;
  719. int reclaim;
  720. unsigned long flags;
  721. u8 fill_rx = 0;
  722. u32 count = 8;
  723. int total_empty;
  724. /* uCode's read index (stored in shared DRAM) indicates the last Rx
  725. * buffer that the driver may process (last buffer filled by ucode). */
  726. r = le16_to_cpu(rxq->rb_stts->closed_rb_num) & 0x0FFF;
  727. i = rxq->read;
  728. /* Rx interrupt, but nothing sent from uCode */
  729. if (i == r)
  730. IWL_DEBUG_RX(priv, "r = %d, i = %d\n", r, i);
  731. /* calculate total frames need to be restock after handling RX */
  732. total_empty = r - rxq->write_actual;
  733. if (total_empty < 0)
  734. total_empty += RX_QUEUE_SIZE;
  735. if (total_empty > (RX_QUEUE_SIZE / 2))
  736. fill_rx = 1;
  737. while (i != r) {
  738. int len;
  739. rxb = rxq->queue[i];
  740. /* If an RXB doesn't have a Rx queue slot associated with it,
  741. * then a bug has been introduced in the queue refilling
  742. * routines -- catch it here */
  743. BUG_ON(rxb == NULL);
  744. rxq->queue[i] = NULL;
  745. pci_unmap_page(priv->pci_dev, rxb->page_dma,
  746. PAGE_SIZE << priv->hw_params.rx_page_order,
  747. PCI_DMA_FROMDEVICE);
  748. pkt = rxb_addr(rxb);
  749. len = le32_to_cpu(pkt->len_n_flags) & FH_RSCSR_FRAME_SIZE_MSK;
  750. len += sizeof(u32); /* account for status word */
  751. trace_iwlwifi_dev_rx(priv, pkt, len);
  752. /* Reclaim a command buffer only if this packet is a response
  753. * to a (driver-originated) command.
  754. * If the packet (e.g. Rx frame) originated from uCode,
  755. * there is no command buffer to reclaim.
  756. * Ucode should set SEQ_RX_FRAME bit if ucode-originated,
  757. * but apparently a few don't get set; catch them here. */
  758. reclaim = !(pkt->hdr.sequence & SEQ_RX_FRAME) &&
  759. (pkt->hdr.cmd != REPLY_RX_PHY_CMD) &&
  760. (pkt->hdr.cmd != REPLY_RX) &&
  761. (pkt->hdr.cmd != REPLY_RX_MPDU_CMD) &&
  762. (pkt->hdr.cmd != REPLY_COMPRESSED_BA) &&
  763. (pkt->hdr.cmd != STATISTICS_NOTIFICATION) &&
  764. (pkt->hdr.cmd != REPLY_TX);
  765. /*
  766. * Do the notification wait before RX handlers so
  767. * even if the RX handler consumes the RXB we have
  768. * access to it in the notification wait entry.
  769. */
  770. if (!list_empty(&priv->_agn.notif_waits)) {
  771. struct iwl_notification_wait *w;
  772. spin_lock(&priv->_agn.notif_wait_lock);
  773. list_for_each_entry(w, &priv->_agn.notif_waits, list) {
  774. if (w->cmd == pkt->hdr.cmd) {
  775. w->triggered = true;
  776. if (w->fn)
  777. w->fn(priv, pkt);
  778. }
  779. }
  780. spin_unlock(&priv->_agn.notif_wait_lock);
  781. wake_up_all(&priv->_agn.notif_waitq);
  782. }
  783. /* Based on type of command response or notification,
  784. * handle those that need handling via function in
  785. * rx_handlers table. See iwl_setup_rx_handlers() */
  786. if (priv->rx_handlers[pkt->hdr.cmd]) {
  787. IWL_DEBUG_RX(priv, "r = %d, i = %d, %s, 0x%02x\n", r,
  788. i, get_cmd_string(pkt->hdr.cmd), pkt->hdr.cmd);
  789. priv->isr_stats.rx_handlers[pkt->hdr.cmd]++;
  790. priv->rx_handlers[pkt->hdr.cmd] (priv, rxb);
  791. } else {
  792. /* No handling needed */
  793. IWL_DEBUG_RX(priv,
  794. "r %d i %d No handler needed for %s, 0x%02x\n",
  795. r, i, get_cmd_string(pkt->hdr.cmd),
  796. pkt->hdr.cmd);
  797. }
  798. /*
  799. * XXX: After here, we should always check rxb->page
  800. * against NULL before touching it or its virtual
  801. * memory (pkt). Because some rx_handler might have
  802. * already taken or freed the pages.
  803. */
  804. if (reclaim) {
  805. /* Invoke any callbacks, transfer the buffer to caller,
  806. * and fire off the (possibly) blocking iwl_send_cmd()
  807. * as we reclaim the driver command queue */
  808. if (rxb->page)
  809. iwl_tx_cmd_complete(priv, rxb);
  810. else
  811. IWL_WARN(priv, "Claim null rxb?\n");
  812. }
  813. /* Reuse the page if possible. For notification packets and
  814. * SKBs that fail to Rx correctly, add them back into the
  815. * rx_free list for reuse later. */
  816. spin_lock_irqsave(&rxq->lock, flags);
  817. if (rxb->page != NULL) {
  818. rxb->page_dma = pci_map_page(priv->pci_dev, rxb->page,
  819. 0, PAGE_SIZE << priv->hw_params.rx_page_order,
  820. PCI_DMA_FROMDEVICE);
  821. list_add_tail(&rxb->list, &rxq->rx_free);
  822. rxq->free_count++;
  823. } else
  824. list_add_tail(&rxb->list, &rxq->rx_used);
  825. spin_unlock_irqrestore(&rxq->lock, flags);
  826. i = (i + 1) & RX_QUEUE_MASK;
  827. /* If there are a lot of unused frames,
  828. * restock the Rx queue so ucode wont assert. */
  829. if (fill_rx) {
  830. count++;
  831. if (count >= 8) {
  832. rxq->read = i;
  833. iwlagn_rx_replenish_now(priv);
  834. count = 0;
  835. }
  836. }
  837. }
  838. /* Backtrack one entry */
  839. rxq->read = i;
  840. if (fill_rx)
  841. iwlagn_rx_replenish_now(priv);
  842. else
  843. iwlagn_rx_queue_restock(priv);
  844. }
  845. /* call this function to flush any scheduled tasklet */
  846. static inline void iwl_synchronize_irq(struct iwl_priv *priv)
  847. {
  848. /* wait to make sure we flush pending tasklet*/
  849. synchronize_irq(priv->pci_dev->irq);
  850. tasklet_kill(&priv->irq_tasklet);
  851. }
  852. static void iwl_irq_tasklet_legacy(struct iwl_priv *priv)
  853. {
  854. u32 inta, handled = 0;
  855. u32 inta_fh;
  856. unsigned long flags;
  857. u32 i;
  858. #ifdef CONFIG_IWLWIFI_DEBUG
  859. u32 inta_mask;
  860. #endif
  861. spin_lock_irqsave(&priv->lock, flags);
  862. /* Ack/clear/reset pending uCode interrupts.
  863. * Note: Some bits in CSR_INT are "OR" of bits in CSR_FH_INT_STATUS,
  864. * and will clear only when CSR_FH_INT_STATUS gets cleared. */
  865. inta = iwl_read32(priv, CSR_INT);
  866. iwl_write32(priv, CSR_INT, inta);
  867. /* Ack/clear/reset pending flow-handler (DMA) interrupts.
  868. * Any new interrupts that happen after this, either while we're
  869. * in this tasklet, or later, will show up in next ISR/tasklet. */
  870. inta_fh = iwl_read32(priv, CSR_FH_INT_STATUS);
  871. iwl_write32(priv, CSR_FH_INT_STATUS, inta_fh);
  872. #ifdef CONFIG_IWLWIFI_DEBUG
  873. if (iwl_get_debug_level(priv) & IWL_DL_ISR) {
  874. /* just for debug */
  875. inta_mask = iwl_read32(priv, CSR_INT_MASK);
  876. IWL_DEBUG_ISR(priv, "inta 0x%08x, enabled 0x%08x, fh 0x%08x\n",
  877. inta, inta_mask, inta_fh);
  878. }
  879. #endif
  880. spin_unlock_irqrestore(&priv->lock, flags);
  881. /* Since CSR_INT and CSR_FH_INT_STATUS reads and clears are not
  882. * atomic, make sure that inta covers all the interrupts that
  883. * we've discovered, even if FH interrupt came in just after
  884. * reading CSR_INT. */
  885. if (inta_fh & CSR49_FH_INT_RX_MASK)
  886. inta |= CSR_INT_BIT_FH_RX;
  887. if (inta_fh & CSR49_FH_INT_TX_MASK)
  888. inta |= CSR_INT_BIT_FH_TX;
  889. /* Now service all interrupt bits discovered above. */
  890. if (inta & CSR_INT_BIT_HW_ERR) {
  891. IWL_ERR(priv, "Hardware error detected. Restarting.\n");
  892. /* Tell the device to stop sending interrupts */
  893. iwl_disable_interrupts(priv);
  894. priv->isr_stats.hw++;
  895. iwl_irq_handle_error(priv);
  896. handled |= CSR_INT_BIT_HW_ERR;
  897. return;
  898. }
  899. #ifdef CONFIG_IWLWIFI_DEBUG
  900. if (iwl_get_debug_level(priv) & (IWL_DL_ISR)) {
  901. /* NIC fires this, but we don't use it, redundant with WAKEUP */
  902. if (inta & CSR_INT_BIT_SCD) {
  903. IWL_DEBUG_ISR(priv, "Scheduler finished to transmit "
  904. "the frame/frames.\n");
  905. priv->isr_stats.sch++;
  906. }
  907. /* Alive notification via Rx interrupt will do the real work */
  908. if (inta & CSR_INT_BIT_ALIVE) {
  909. IWL_DEBUG_ISR(priv, "Alive interrupt\n");
  910. priv->isr_stats.alive++;
  911. }
  912. }
  913. #endif
  914. /* Safely ignore these bits for debug checks below */
  915. inta &= ~(CSR_INT_BIT_SCD | CSR_INT_BIT_ALIVE);
  916. /* HW RF KILL switch toggled */
  917. if (inta & CSR_INT_BIT_RF_KILL) {
  918. int hw_rf_kill = 0;
  919. if (!(iwl_read32(priv, CSR_GP_CNTRL) &
  920. CSR_GP_CNTRL_REG_FLAG_HW_RF_KILL_SW))
  921. hw_rf_kill = 1;
  922. IWL_WARN(priv, "RF_KILL bit toggled to %s.\n",
  923. hw_rf_kill ? "disable radio" : "enable radio");
  924. priv->isr_stats.rfkill++;
  925. /* driver only loads ucode once setting the interface up.
  926. * the driver allows loading the ucode even if the radio
  927. * is killed. Hence update the killswitch state here. The
  928. * rfkill handler will care about restarting if needed.
  929. */
  930. if (!test_bit(STATUS_ALIVE, &priv->status)) {
  931. if (hw_rf_kill)
  932. set_bit(STATUS_RF_KILL_HW, &priv->status);
  933. else
  934. clear_bit(STATUS_RF_KILL_HW, &priv->status);
  935. wiphy_rfkill_set_hw_state(priv->hw->wiphy, hw_rf_kill);
  936. }
  937. handled |= CSR_INT_BIT_RF_KILL;
  938. }
  939. /* Chip got too hot and stopped itself */
  940. if (inta & CSR_INT_BIT_CT_KILL) {
  941. IWL_ERR(priv, "Microcode CT kill error detected.\n");
  942. priv->isr_stats.ctkill++;
  943. handled |= CSR_INT_BIT_CT_KILL;
  944. }
  945. /* Error detected by uCode */
  946. if (inta & CSR_INT_BIT_SW_ERR) {
  947. IWL_ERR(priv, "Microcode SW error detected. "
  948. " Restarting 0x%X.\n", inta);
  949. priv->isr_stats.sw++;
  950. iwl_irq_handle_error(priv);
  951. handled |= CSR_INT_BIT_SW_ERR;
  952. }
  953. /*
  954. * uCode wakes up after power-down sleep.
  955. * Tell device about any new tx or host commands enqueued,
  956. * and about any Rx buffers made available while asleep.
  957. */
  958. if (inta & CSR_INT_BIT_WAKEUP) {
  959. IWL_DEBUG_ISR(priv, "Wakeup interrupt\n");
  960. iwl_rx_queue_update_write_ptr(priv, &priv->rxq);
  961. for (i = 0; i < priv->hw_params.max_txq_num; i++)
  962. iwl_txq_update_write_ptr(priv, &priv->txq[i]);
  963. priv->isr_stats.wakeup++;
  964. handled |= CSR_INT_BIT_WAKEUP;
  965. }
  966. /* All uCode command responses, including Tx command responses,
  967. * Rx "responses" (frame-received notification), and other
  968. * notifications from uCode come through here*/
  969. if (inta & (CSR_INT_BIT_FH_RX | CSR_INT_BIT_SW_RX)) {
  970. iwl_rx_handle(priv);
  971. priv->isr_stats.rx++;
  972. handled |= (CSR_INT_BIT_FH_RX | CSR_INT_BIT_SW_RX);
  973. }
  974. /* This "Tx" DMA channel is used only for loading uCode */
  975. if (inta & CSR_INT_BIT_FH_TX) {
  976. IWL_DEBUG_ISR(priv, "uCode load interrupt\n");
  977. priv->isr_stats.tx++;
  978. handled |= CSR_INT_BIT_FH_TX;
  979. /* Wake up uCode load routine, now that load is complete */
  980. priv->ucode_write_complete = 1;
  981. wake_up_interruptible(&priv->wait_command_queue);
  982. }
  983. if (inta & ~handled) {
  984. IWL_ERR(priv, "Unhandled INTA bits 0x%08x\n", inta & ~handled);
  985. priv->isr_stats.unhandled++;
  986. }
  987. if (inta & ~(priv->inta_mask)) {
  988. IWL_WARN(priv, "Disabled INTA bits 0x%08x were pending\n",
  989. inta & ~priv->inta_mask);
  990. IWL_WARN(priv, " with FH_INT = 0x%08x\n", inta_fh);
  991. }
  992. /* Re-enable all interrupts */
  993. /* only Re-enable if disabled by irq */
  994. if (test_bit(STATUS_INT_ENABLED, &priv->status))
  995. iwl_enable_interrupts(priv);
  996. /* Re-enable RF_KILL if it occurred */
  997. else if (handled & CSR_INT_BIT_RF_KILL)
  998. iwl_enable_rfkill_int(priv);
  999. #ifdef CONFIG_IWLWIFI_DEBUG
  1000. if (iwl_get_debug_level(priv) & (IWL_DL_ISR)) {
  1001. inta = iwl_read32(priv, CSR_INT);
  1002. inta_mask = iwl_read32(priv, CSR_INT_MASK);
  1003. inta_fh = iwl_read32(priv, CSR_FH_INT_STATUS);
  1004. IWL_DEBUG_ISR(priv, "End inta 0x%08x, enabled 0x%08x, fh 0x%08x, "
  1005. "flags 0x%08lx\n", inta, inta_mask, inta_fh, flags);
  1006. }
  1007. #endif
  1008. }
  1009. /* tasklet for iwlagn interrupt */
  1010. static void iwl_irq_tasklet(struct iwl_priv *priv)
  1011. {
  1012. u32 inta = 0;
  1013. u32 handled = 0;
  1014. unsigned long flags;
  1015. u32 i;
  1016. #ifdef CONFIG_IWLWIFI_DEBUG
  1017. u32 inta_mask;
  1018. #endif
  1019. spin_lock_irqsave(&priv->lock, flags);
  1020. /* Ack/clear/reset pending uCode interrupts.
  1021. * Note: Some bits in CSR_INT are "OR" of bits in CSR_FH_INT_STATUS,
  1022. */
  1023. /* There is a hardware bug in the interrupt mask function that some
  1024. * interrupts (i.e. CSR_INT_BIT_SCD) can still be generated even if
  1025. * they are disabled in the CSR_INT_MASK register. Furthermore the
  1026. * ICT interrupt handling mechanism has another bug that might cause
  1027. * these unmasked interrupts fail to be detected. We workaround the
  1028. * hardware bugs here by ACKing all the possible interrupts so that
  1029. * interrupt coalescing can still be achieved.
  1030. */
  1031. iwl_write32(priv, CSR_INT, priv->_agn.inta | ~priv->inta_mask);
  1032. inta = priv->_agn.inta;
  1033. #ifdef CONFIG_IWLWIFI_DEBUG
  1034. if (iwl_get_debug_level(priv) & IWL_DL_ISR) {
  1035. /* just for debug */
  1036. inta_mask = iwl_read32(priv, CSR_INT_MASK);
  1037. IWL_DEBUG_ISR(priv, "inta 0x%08x, enabled 0x%08x\n ",
  1038. inta, inta_mask);
  1039. }
  1040. #endif
  1041. spin_unlock_irqrestore(&priv->lock, flags);
  1042. /* saved interrupt in inta variable now we can reset priv->_agn.inta */
  1043. priv->_agn.inta = 0;
  1044. /* Now service all interrupt bits discovered above. */
  1045. if (inta & CSR_INT_BIT_HW_ERR) {
  1046. IWL_ERR(priv, "Hardware error detected. Restarting.\n");
  1047. /* Tell the device to stop sending interrupts */
  1048. iwl_disable_interrupts(priv);
  1049. priv->isr_stats.hw++;
  1050. iwl_irq_handle_error(priv);
  1051. handled |= CSR_INT_BIT_HW_ERR;
  1052. return;
  1053. }
  1054. #ifdef CONFIG_IWLWIFI_DEBUG
  1055. if (iwl_get_debug_level(priv) & (IWL_DL_ISR)) {
  1056. /* NIC fires this, but we don't use it, redundant with WAKEUP */
  1057. if (inta & CSR_INT_BIT_SCD) {
  1058. IWL_DEBUG_ISR(priv, "Scheduler finished to transmit "
  1059. "the frame/frames.\n");
  1060. priv->isr_stats.sch++;
  1061. }
  1062. /* Alive notification via Rx interrupt will do the real work */
  1063. if (inta & CSR_INT_BIT_ALIVE) {
  1064. IWL_DEBUG_ISR(priv, "Alive interrupt\n");
  1065. priv->isr_stats.alive++;
  1066. }
  1067. }
  1068. #endif
  1069. /* Safely ignore these bits for debug checks below */
  1070. inta &= ~(CSR_INT_BIT_SCD | CSR_INT_BIT_ALIVE);
  1071. /* HW RF KILL switch toggled */
  1072. if (inta & CSR_INT_BIT_RF_KILL) {
  1073. int hw_rf_kill = 0;
  1074. if (!(iwl_read32(priv, CSR_GP_CNTRL) &
  1075. CSR_GP_CNTRL_REG_FLAG_HW_RF_KILL_SW))
  1076. hw_rf_kill = 1;
  1077. IWL_WARN(priv, "RF_KILL bit toggled to %s.\n",
  1078. hw_rf_kill ? "disable radio" : "enable radio");
  1079. priv->isr_stats.rfkill++;
  1080. /* driver only loads ucode once setting the interface up.
  1081. * the driver allows loading the ucode even if the radio
  1082. * is killed. Hence update the killswitch state here. The
  1083. * rfkill handler will care about restarting if needed.
  1084. */
  1085. if (!test_bit(STATUS_ALIVE, &priv->status)) {
  1086. if (hw_rf_kill)
  1087. set_bit(STATUS_RF_KILL_HW, &priv->status);
  1088. else
  1089. clear_bit(STATUS_RF_KILL_HW, &priv->status);
  1090. wiphy_rfkill_set_hw_state(priv->hw->wiphy, hw_rf_kill);
  1091. }
  1092. handled |= CSR_INT_BIT_RF_KILL;
  1093. }
  1094. /* Chip got too hot and stopped itself */
  1095. if (inta & CSR_INT_BIT_CT_KILL) {
  1096. IWL_ERR(priv, "Microcode CT kill error detected.\n");
  1097. priv->isr_stats.ctkill++;
  1098. handled |= CSR_INT_BIT_CT_KILL;
  1099. }
  1100. /* Error detected by uCode */
  1101. if (inta & CSR_INT_BIT_SW_ERR) {
  1102. IWL_ERR(priv, "Microcode SW error detected. "
  1103. " Restarting 0x%X.\n", inta);
  1104. priv->isr_stats.sw++;
  1105. iwl_irq_handle_error(priv);
  1106. handled |= CSR_INT_BIT_SW_ERR;
  1107. }
  1108. /* uCode wakes up after power-down sleep */
  1109. if (inta & CSR_INT_BIT_WAKEUP) {
  1110. IWL_DEBUG_ISR(priv, "Wakeup interrupt\n");
  1111. iwl_rx_queue_update_write_ptr(priv, &priv->rxq);
  1112. for (i = 0; i < priv->hw_params.max_txq_num; i++)
  1113. iwl_txq_update_write_ptr(priv, &priv->txq[i]);
  1114. priv->isr_stats.wakeup++;
  1115. handled |= CSR_INT_BIT_WAKEUP;
  1116. }
  1117. /* All uCode command responses, including Tx command responses,
  1118. * Rx "responses" (frame-received notification), and other
  1119. * notifications from uCode come through here*/
  1120. if (inta & (CSR_INT_BIT_FH_RX | CSR_INT_BIT_SW_RX |
  1121. CSR_INT_BIT_RX_PERIODIC)) {
  1122. IWL_DEBUG_ISR(priv, "Rx interrupt\n");
  1123. if (inta & (CSR_INT_BIT_FH_RX | CSR_INT_BIT_SW_RX)) {
  1124. handled |= (CSR_INT_BIT_FH_RX | CSR_INT_BIT_SW_RX);
  1125. iwl_write32(priv, CSR_FH_INT_STATUS,
  1126. CSR49_FH_INT_RX_MASK);
  1127. }
  1128. if (inta & CSR_INT_BIT_RX_PERIODIC) {
  1129. handled |= CSR_INT_BIT_RX_PERIODIC;
  1130. iwl_write32(priv, CSR_INT, CSR_INT_BIT_RX_PERIODIC);
  1131. }
  1132. /* Sending RX interrupt require many steps to be done in the
  1133. * the device:
  1134. * 1- write interrupt to current index in ICT table.
  1135. * 2- dma RX frame.
  1136. * 3- update RX shared data to indicate last write index.
  1137. * 4- send interrupt.
  1138. * This could lead to RX race, driver could receive RX interrupt
  1139. * but the shared data changes does not reflect this;
  1140. * periodic interrupt will detect any dangling Rx activity.
  1141. */
  1142. /* Disable periodic interrupt; we use it as just a one-shot. */
  1143. iwl_write8(priv, CSR_INT_PERIODIC_REG,
  1144. CSR_INT_PERIODIC_DIS);
  1145. iwl_rx_handle(priv);
  1146. /*
  1147. * Enable periodic interrupt in 8 msec only if we received
  1148. * real RX interrupt (instead of just periodic int), to catch
  1149. * any dangling Rx interrupt. If it was just the periodic
  1150. * interrupt, there was no dangling Rx activity, and no need
  1151. * to extend the periodic interrupt; one-shot is enough.
  1152. */
  1153. if (inta & (CSR_INT_BIT_FH_RX | CSR_INT_BIT_SW_RX))
  1154. iwl_write8(priv, CSR_INT_PERIODIC_REG,
  1155. CSR_INT_PERIODIC_ENA);
  1156. priv->isr_stats.rx++;
  1157. }
  1158. /* This "Tx" DMA channel is used only for loading uCode */
  1159. if (inta & CSR_INT_BIT_FH_TX) {
  1160. iwl_write32(priv, CSR_FH_INT_STATUS, CSR49_FH_INT_TX_MASK);
  1161. IWL_DEBUG_ISR(priv, "uCode load interrupt\n");
  1162. priv->isr_stats.tx++;
  1163. handled |= CSR_INT_BIT_FH_TX;
  1164. /* Wake up uCode load routine, now that load is complete */
  1165. priv->ucode_write_complete = 1;
  1166. wake_up_interruptible(&priv->wait_command_queue);
  1167. }
  1168. if (inta & ~handled) {
  1169. IWL_ERR(priv, "Unhandled INTA bits 0x%08x\n", inta & ~handled);
  1170. priv->isr_stats.unhandled++;
  1171. }
  1172. if (inta & ~(priv->inta_mask)) {
  1173. IWL_WARN(priv, "Disabled INTA bits 0x%08x were pending\n",
  1174. inta & ~priv->inta_mask);
  1175. }
  1176. /* Re-enable all interrupts */
  1177. /* only Re-enable if disabled by irq */
  1178. if (test_bit(STATUS_INT_ENABLED, &priv->status))
  1179. iwl_enable_interrupts(priv);
  1180. /* Re-enable RF_KILL if it occurred */
  1181. else if (handled & CSR_INT_BIT_RF_KILL)
  1182. iwl_enable_rfkill_int(priv);
  1183. }
  1184. /* the threshold ratio of actual_ack_cnt to expected_ack_cnt in percent */
  1185. #define ACK_CNT_RATIO (50)
  1186. #define BA_TIMEOUT_CNT (5)
  1187. #define BA_TIMEOUT_MAX (16)
  1188. /**
  1189. * iwl_good_ack_health - checks for ACK count ratios, BA timeout retries.
  1190. *
  1191. * When the ACK count ratio is low and aggregated BA timeout retries exceeding
  1192. * the BA_TIMEOUT_MAX, reload firmware and bring system back to normal
  1193. * operation state.
  1194. */
  1195. bool iwl_good_ack_health(struct iwl_priv *priv, struct iwl_rx_packet *pkt)
  1196. {
  1197. int actual_delta, expected_delta, ba_timeout_delta;
  1198. struct statistics_tx *cur, *old;
  1199. if (priv->_agn.agg_tids_count)
  1200. return true;
  1201. if (iwl_bt_statistics(priv)) {
  1202. cur = &pkt->u.stats_bt.tx;
  1203. old = &priv->_agn.statistics_bt.tx;
  1204. } else {
  1205. cur = &pkt->u.stats.tx;
  1206. old = &priv->_agn.statistics.tx;
  1207. }
  1208. actual_delta = le32_to_cpu(cur->actual_ack_cnt) -
  1209. le32_to_cpu(old->actual_ack_cnt);
  1210. expected_delta = le32_to_cpu(cur->expected_ack_cnt) -
  1211. le32_to_cpu(old->expected_ack_cnt);
  1212. /* Values should not be negative, but we do not trust the firmware */
  1213. if (actual_delta <= 0 || expected_delta <= 0)
  1214. return true;
  1215. ba_timeout_delta = le32_to_cpu(cur->agg.ba_timeout) -
  1216. le32_to_cpu(old->agg.ba_timeout);
  1217. if ((actual_delta * 100 / expected_delta) < ACK_CNT_RATIO &&
  1218. ba_timeout_delta > BA_TIMEOUT_CNT) {
  1219. IWL_DEBUG_RADIO(priv, "deltas: actual %d expected %d ba_timeout %d\n",
  1220. actual_delta, expected_delta, ba_timeout_delta);
  1221. #ifdef CONFIG_IWLWIFI_DEBUGFS
  1222. /*
  1223. * This is ifdef'ed on DEBUGFS because otherwise the
  1224. * statistics aren't available. If DEBUGFS is set but
  1225. * DEBUG is not, these will just compile out.
  1226. */
  1227. IWL_DEBUG_RADIO(priv, "rx_detected_cnt delta %d\n",
  1228. priv->_agn.delta_statistics.tx.rx_detected_cnt);
  1229. IWL_DEBUG_RADIO(priv,
  1230. "ack_or_ba_timeout_collision delta %d\n",
  1231. priv->_agn.delta_statistics.tx.ack_or_ba_timeout_collision);
  1232. #endif
  1233. if (ba_timeout_delta >= BA_TIMEOUT_MAX)
  1234. return false;
  1235. }
  1236. return true;
  1237. }
  1238. /*****************************************************************************
  1239. *
  1240. * sysfs attributes
  1241. *
  1242. *****************************************************************************/
  1243. #ifdef CONFIG_IWLWIFI_DEBUG
  1244. /*
  1245. * The following adds a new attribute to the sysfs representation
  1246. * of this device driver (i.e. a new file in /sys/class/net/wlan0/device/)
  1247. * used for controlling the debug level.
  1248. *
  1249. * See the level definitions in iwl for details.
  1250. *
  1251. * The debug_level being managed using sysfs below is a per device debug
  1252. * level that is used instead of the global debug level if it (the per
  1253. * device debug level) is set.
  1254. */
  1255. static ssize_t show_debug_level(struct device *d,
  1256. struct device_attribute *attr, char *buf)
  1257. {
  1258. struct iwl_priv *priv = dev_get_drvdata(d);
  1259. return sprintf(buf, "0x%08X\n", iwl_get_debug_level(priv));
  1260. }
  1261. static ssize_t store_debug_level(struct device *d,
  1262. struct device_attribute *attr,
  1263. const char *buf, size_t count)
  1264. {
  1265. struct iwl_priv *priv = dev_get_drvdata(d);
  1266. unsigned long val;
  1267. int ret;
  1268. ret = strict_strtoul(buf, 0, &val);
  1269. if (ret)
  1270. IWL_ERR(priv, "%s is not in hex or decimal form.\n", buf);
  1271. else {
  1272. priv->debug_level = val;
  1273. if (iwl_alloc_traffic_mem(priv))
  1274. IWL_ERR(priv,
  1275. "Not enough memory to generate traffic log\n");
  1276. }
  1277. return strnlen(buf, count);
  1278. }
  1279. static DEVICE_ATTR(debug_level, S_IWUSR | S_IRUGO,
  1280. show_debug_level, store_debug_level);
  1281. #endif /* CONFIG_IWLWIFI_DEBUG */
  1282. static ssize_t show_temperature(struct device *d,
  1283. struct device_attribute *attr, char *buf)
  1284. {
  1285. struct iwl_priv *priv = dev_get_drvdata(d);
  1286. if (!iwl_is_alive(priv))
  1287. return -EAGAIN;
  1288. return sprintf(buf, "%d\n", priv->temperature);
  1289. }
  1290. static DEVICE_ATTR(temperature, S_IRUGO, show_temperature, NULL);
  1291. static ssize_t show_tx_power(struct device *d,
  1292. struct device_attribute *attr, char *buf)
  1293. {
  1294. struct iwl_priv *priv = dev_get_drvdata(d);
  1295. if (!iwl_is_ready_rf(priv))
  1296. return sprintf(buf, "off\n");
  1297. else
  1298. return sprintf(buf, "%d\n", priv->tx_power_user_lmt);
  1299. }
  1300. static ssize_t store_tx_power(struct device *d,
  1301. struct device_attribute *attr,
  1302. const char *buf, size_t count)
  1303. {
  1304. struct iwl_priv *priv = dev_get_drvdata(d);
  1305. unsigned long val;
  1306. int ret;
  1307. ret = strict_strtoul(buf, 10, &val);
  1308. if (ret)
  1309. IWL_INFO(priv, "%s is not in decimal form.\n", buf);
  1310. else {
  1311. ret = iwl_set_tx_power(priv, val, false);
  1312. if (ret)
  1313. IWL_ERR(priv, "failed setting tx power (0x%d).\n",
  1314. ret);
  1315. else
  1316. ret = count;
  1317. }
  1318. return ret;
  1319. }
  1320. static DEVICE_ATTR(tx_power, S_IWUSR | S_IRUGO, show_tx_power, store_tx_power);
  1321. static struct attribute *iwl_sysfs_entries[] = {
  1322. &dev_attr_temperature.attr,
  1323. &dev_attr_tx_power.attr,
  1324. #ifdef CONFIG_IWLWIFI_DEBUG
  1325. &dev_attr_debug_level.attr,
  1326. #endif
  1327. NULL
  1328. };
  1329. static struct attribute_group iwl_attribute_group = {
  1330. .name = NULL, /* put in device directory */
  1331. .attrs = iwl_sysfs_entries,
  1332. };
  1333. /******************************************************************************
  1334. *
  1335. * uCode download functions
  1336. *
  1337. ******************************************************************************/
  1338. static void iwl_dealloc_ucode_pci(struct iwl_priv *priv)
  1339. {
  1340. iwl_free_fw_desc(priv->pci_dev, &priv->ucode_code);
  1341. iwl_free_fw_desc(priv->pci_dev, &priv->ucode_data);
  1342. iwl_free_fw_desc(priv->pci_dev, &priv->ucode_data_backup);
  1343. iwl_free_fw_desc(priv->pci_dev, &priv->ucode_init);
  1344. iwl_free_fw_desc(priv->pci_dev, &priv->ucode_init_data);
  1345. iwl_free_fw_desc(priv->pci_dev, &priv->ucode_boot);
  1346. }
  1347. static void iwl_nic_start(struct iwl_priv *priv)
  1348. {
  1349. /* Remove all resets to allow NIC to operate */
  1350. iwl_write32(priv, CSR_RESET, 0);
  1351. }
  1352. struct iwlagn_ucode_capabilities {
  1353. u32 max_probe_length;
  1354. u32 standard_phy_calibration_size;
  1355. bool pan;
  1356. };
  1357. static void iwl_ucode_callback(const struct firmware *ucode_raw, void *context);
  1358. static int iwl_mac_setup_register(struct iwl_priv *priv,
  1359. struct iwlagn_ucode_capabilities *capa);
  1360. #define UCODE_EXPERIMENTAL_INDEX 100
  1361. #define UCODE_EXPERIMENTAL_TAG "exp"
  1362. static int __must_check iwl_request_firmware(struct iwl_priv *priv, bool first)
  1363. {
  1364. const char *name_pre = priv->cfg->fw_name_pre;
  1365. char tag[8];
  1366. if (first) {
  1367. #ifdef CONFIG_IWLWIFI_DEBUG_EXPERIMENTAL_UCODE
  1368. priv->fw_index = UCODE_EXPERIMENTAL_INDEX;
  1369. strcpy(tag, UCODE_EXPERIMENTAL_TAG);
  1370. } else if (priv->fw_index == UCODE_EXPERIMENTAL_INDEX) {
  1371. #endif
  1372. priv->fw_index = priv->cfg->ucode_api_max;
  1373. sprintf(tag, "%d", priv->fw_index);
  1374. } else {
  1375. priv->fw_index--;
  1376. sprintf(tag, "%d", priv->fw_index);
  1377. }
  1378. if (priv->fw_index < priv->cfg->ucode_api_min) {
  1379. IWL_ERR(priv, "no suitable firmware found!\n");
  1380. return -ENOENT;
  1381. }
  1382. sprintf(priv->firmware_name, "%s%s%s", name_pre, tag, ".ucode");
  1383. IWL_DEBUG_INFO(priv, "attempting to load firmware %s'%s'\n",
  1384. (priv->fw_index == UCODE_EXPERIMENTAL_INDEX)
  1385. ? "EXPERIMENTAL " : "",
  1386. priv->firmware_name);
  1387. return request_firmware_nowait(THIS_MODULE, 1, priv->firmware_name,
  1388. &priv->pci_dev->dev, GFP_KERNEL, priv,
  1389. iwl_ucode_callback);
  1390. }
  1391. struct iwlagn_firmware_pieces {
  1392. const void *inst, *data, *init, *init_data, *boot;
  1393. size_t inst_size, data_size, init_size, init_data_size, boot_size;
  1394. u32 build;
  1395. u32 init_evtlog_ptr, init_evtlog_size, init_errlog_ptr;
  1396. u32 inst_evtlog_ptr, inst_evtlog_size, inst_errlog_ptr;
  1397. };
  1398. static int iwlagn_load_legacy_firmware(struct iwl_priv *priv,
  1399. const struct firmware *ucode_raw,
  1400. struct iwlagn_firmware_pieces *pieces)
  1401. {
  1402. struct iwl_ucode_header *ucode = (void *)ucode_raw->data;
  1403. u32 api_ver, hdr_size;
  1404. const u8 *src;
  1405. priv->ucode_ver = le32_to_cpu(ucode->ver);
  1406. api_ver = IWL_UCODE_API(priv->ucode_ver);
  1407. switch (api_ver) {
  1408. default:
  1409. /*
  1410. * 4965 doesn't revision the firmware file format
  1411. * along with the API version, it always uses v1
  1412. * file format.
  1413. */
  1414. if ((priv->hw_rev & CSR_HW_REV_TYPE_MSK) !=
  1415. CSR_HW_REV_TYPE_4965) {
  1416. hdr_size = 28;
  1417. if (ucode_raw->size < hdr_size) {
  1418. IWL_ERR(priv, "File size too small!\n");
  1419. return -EINVAL;
  1420. }
  1421. pieces->build = le32_to_cpu(ucode->u.v2.build);
  1422. pieces->inst_size = le32_to_cpu(ucode->u.v2.inst_size);
  1423. pieces->data_size = le32_to_cpu(ucode->u.v2.data_size);
  1424. pieces->init_size = le32_to_cpu(ucode->u.v2.init_size);
  1425. pieces->init_data_size = le32_to_cpu(ucode->u.v2.init_data_size);
  1426. pieces->boot_size = le32_to_cpu(ucode->u.v2.boot_size);
  1427. src = ucode->u.v2.data;
  1428. break;
  1429. }
  1430. /* fall through for 4965 */
  1431. case 0:
  1432. case 1:
  1433. case 2:
  1434. hdr_size = 24;
  1435. if (ucode_raw->size < hdr_size) {
  1436. IWL_ERR(priv, "File size too small!\n");
  1437. return -EINVAL;
  1438. }
  1439. pieces->build = 0;
  1440. pieces->inst_size = le32_to_cpu(ucode->u.v1.inst_size);
  1441. pieces->data_size = le32_to_cpu(ucode->u.v1.data_size);
  1442. pieces->init_size = le32_to_cpu(ucode->u.v1.init_size);
  1443. pieces->init_data_size = le32_to_cpu(ucode->u.v1.init_data_size);
  1444. pieces->boot_size = le32_to_cpu(ucode->u.v1.boot_size);
  1445. src = ucode->u.v1.data;
  1446. break;
  1447. }
  1448. /* Verify size of file vs. image size info in file's header */
  1449. if (ucode_raw->size != hdr_size + pieces->inst_size +
  1450. pieces->data_size + pieces->init_size +
  1451. pieces->init_data_size + pieces->boot_size) {
  1452. IWL_ERR(priv,
  1453. "uCode file size %d does not match expected size\n",
  1454. (int)ucode_raw->size);
  1455. return -EINVAL;
  1456. }
  1457. pieces->inst = src;
  1458. src += pieces->inst_size;
  1459. pieces->data = src;
  1460. src += pieces->data_size;
  1461. pieces->init = src;
  1462. src += pieces->init_size;
  1463. pieces->init_data = src;
  1464. src += pieces->init_data_size;
  1465. pieces->boot = src;
  1466. src += pieces->boot_size;
  1467. return 0;
  1468. }
  1469. static int iwlagn_wanted_ucode_alternative = 1;
  1470. static int iwlagn_load_firmware(struct iwl_priv *priv,
  1471. const struct firmware *ucode_raw,
  1472. struct iwlagn_firmware_pieces *pieces,
  1473. struct iwlagn_ucode_capabilities *capa)
  1474. {
  1475. struct iwl_tlv_ucode_header *ucode = (void *)ucode_raw->data;
  1476. struct iwl_ucode_tlv *tlv;
  1477. size_t len = ucode_raw->size;
  1478. const u8 *data;
  1479. int wanted_alternative = iwlagn_wanted_ucode_alternative, tmp;
  1480. u64 alternatives;
  1481. u32 tlv_len;
  1482. enum iwl_ucode_tlv_type tlv_type;
  1483. const u8 *tlv_data;
  1484. if (len < sizeof(*ucode)) {
  1485. IWL_ERR(priv, "uCode has invalid length: %zd\n", len);
  1486. return -EINVAL;
  1487. }
  1488. if (ucode->magic != cpu_to_le32(IWL_TLV_UCODE_MAGIC)) {
  1489. IWL_ERR(priv, "invalid uCode magic: 0X%x\n",
  1490. le32_to_cpu(ucode->magic));
  1491. return -EINVAL;
  1492. }
  1493. /*
  1494. * Check which alternatives are present, and "downgrade"
  1495. * when the chosen alternative is not present, warning
  1496. * the user when that happens. Some files may not have
  1497. * any alternatives, so don't warn in that case.
  1498. */
  1499. alternatives = le64_to_cpu(ucode->alternatives);
  1500. tmp = wanted_alternative;
  1501. if (wanted_alternative > 63)
  1502. wanted_alternative = 63;
  1503. while (wanted_alternative && !(alternatives & BIT(wanted_alternative)))
  1504. wanted_alternative--;
  1505. if (wanted_alternative && wanted_alternative != tmp)
  1506. IWL_WARN(priv,
  1507. "uCode alternative %d not available, choosing %d\n",
  1508. tmp, wanted_alternative);
  1509. priv->ucode_ver = le32_to_cpu(ucode->ver);
  1510. pieces->build = le32_to_cpu(ucode->build);
  1511. data = ucode->data;
  1512. len -= sizeof(*ucode);
  1513. while (len >= sizeof(*tlv)) {
  1514. u16 tlv_alt;
  1515. len -= sizeof(*tlv);
  1516. tlv = (void *)data;
  1517. tlv_len = le32_to_cpu(tlv->length);
  1518. tlv_type = le16_to_cpu(tlv->type);
  1519. tlv_alt = le16_to_cpu(tlv->alternative);
  1520. tlv_data = tlv->data;
  1521. if (len < tlv_len) {
  1522. IWL_ERR(priv, "invalid TLV len: %zd/%u\n",
  1523. len, tlv_len);
  1524. return -EINVAL;
  1525. }
  1526. len -= ALIGN(tlv_len, 4);
  1527. data += sizeof(*tlv) + ALIGN(tlv_len, 4);
  1528. /*
  1529. * Alternative 0 is always valid.
  1530. *
  1531. * Skip alternative TLVs that are not selected.
  1532. */
  1533. if (tlv_alt != 0 && tlv_alt != wanted_alternative)
  1534. continue;
  1535. switch (tlv_type) {
  1536. case IWL_UCODE_TLV_INST:
  1537. pieces->inst = tlv_data;
  1538. pieces->inst_size = tlv_len;
  1539. break;
  1540. case IWL_UCODE_TLV_DATA:
  1541. pieces->data = tlv_data;
  1542. pieces->data_size = tlv_len;
  1543. break;
  1544. case IWL_UCODE_TLV_INIT:
  1545. pieces->init = tlv_data;
  1546. pieces->init_size = tlv_len;
  1547. break;
  1548. case IWL_UCODE_TLV_INIT_DATA:
  1549. pieces->init_data = tlv_data;
  1550. pieces->init_data_size = tlv_len;
  1551. break;
  1552. case IWL_UCODE_TLV_BOOT:
  1553. pieces->boot = tlv_data;
  1554. pieces->boot_size = tlv_len;
  1555. break;
  1556. case IWL_UCODE_TLV_PROBE_MAX_LEN:
  1557. if (tlv_len != sizeof(u32))
  1558. goto invalid_tlv_len;
  1559. capa->max_probe_length =
  1560. le32_to_cpup((__le32 *)tlv_data);
  1561. break;
  1562. case IWL_UCODE_TLV_PAN:
  1563. if (tlv_len)
  1564. goto invalid_tlv_len;
  1565. capa->pan = true;
  1566. break;
  1567. case IWL_UCODE_TLV_INIT_EVTLOG_PTR:
  1568. if (tlv_len != sizeof(u32))
  1569. goto invalid_tlv_len;
  1570. pieces->init_evtlog_ptr =
  1571. le32_to_cpup((__le32 *)tlv_data);
  1572. break;
  1573. case IWL_UCODE_TLV_INIT_EVTLOG_SIZE:
  1574. if (tlv_len != sizeof(u32))
  1575. goto invalid_tlv_len;
  1576. pieces->init_evtlog_size =
  1577. le32_to_cpup((__le32 *)tlv_data);
  1578. break;
  1579. case IWL_UCODE_TLV_INIT_ERRLOG_PTR:
  1580. if (tlv_len != sizeof(u32))
  1581. goto invalid_tlv_len;
  1582. pieces->init_errlog_ptr =
  1583. le32_to_cpup((__le32 *)tlv_data);
  1584. break;
  1585. case IWL_UCODE_TLV_RUNT_EVTLOG_PTR:
  1586. if (tlv_len != sizeof(u32))
  1587. goto invalid_tlv_len;
  1588. pieces->inst_evtlog_ptr =
  1589. le32_to_cpup((__le32 *)tlv_data);
  1590. break;
  1591. case IWL_UCODE_TLV_RUNT_EVTLOG_SIZE:
  1592. if (tlv_len != sizeof(u32))
  1593. goto invalid_tlv_len;
  1594. pieces->inst_evtlog_size =
  1595. le32_to_cpup((__le32 *)tlv_data);
  1596. break;
  1597. case IWL_UCODE_TLV_RUNT_ERRLOG_PTR:
  1598. if (tlv_len != sizeof(u32))
  1599. goto invalid_tlv_len;
  1600. pieces->inst_errlog_ptr =
  1601. le32_to_cpup((__le32 *)tlv_data);
  1602. break;
  1603. case IWL_UCODE_TLV_ENHANCE_SENS_TBL:
  1604. if (tlv_len)
  1605. goto invalid_tlv_len;
  1606. priv->enhance_sensitivity_table = true;
  1607. break;
  1608. case IWL_UCODE_TLV_PHY_CALIBRATION_SIZE:
  1609. if (tlv_len != sizeof(u32))
  1610. goto invalid_tlv_len;
  1611. capa->standard_phy_calibration_size =
  1612. le32_to_cpup((__le32 *)tlv_data);
  1613. break;
  1614. default:
  1615. IWL_WARN(priv, "unknown TLV: %d\n", tlv_type);
  1616. break;
  1617. }
  1618. }
  1619. if (len) {
  1620. IWL_ERR(priv, "invalid TLV after parsing: %zd\n", len);
  1621. iwl_print_hex_dump(priv, IWL_DL_FW, (u8 *)data, len);
  1622. return -EINVAL;
  1623. }
  1624. return 0;
  1625. invalid_tlv_len:
  1626. IWL_ERR(priv, "TLV %d has invalid size: %u\n", tlv_type, tlv_len);
  1627. iwl_print_hex_dump(priv, IWL_DL_FW, tlv_data, tlv_len);
  1628. return -EINVAL;
  1629. }
  1630. /**
  1631. * iwl_ucode_callback - callback when firmware was loaded
  1632. *
  1633. * If loaded successfully, copies the firmware into buffers
  1634. * for the card to fetch (via DMA).
  1635. */
  1636. static void iwl_ucode_callback(const struct firmware *ucode_raw, void *context)
  1637. {
  1638. struct iwl_priv *priv = context;
  1639. struct iwl_ucode_header *ucode;
  1640. int err;
  1641. struct iwlagn_firmware_pieces pieces;
  1642. const unsigned int api_max = priv->cfg->ucode_api_max;
  1643. const unsigned int api_min = priv->cfg->ucode_api_min;
  1644. u32 api_ver;
  1645. char buildstr[25];
  1646. u32 build;
  1647. struct iwlagn_ucode_capabilities ucode_capa = {
  1648. .max_probe_length = 200,
  1649. .standard_phy_calibration_size =
  1650. IWL_DEFAULT_STANDARD_PHY_CALIBRATE_TBL_SIZE,
  1651. };
  1652. memset(&pieces, 0, sizeof(pieces));
  1653. if (!ucode_raw) {
  1654. if (priv->fw_index <= priv->cfg->ucode_api_max)
  1655. IWL_ERR(priv,
  1656. "request for firmware file '%s' failed.\n",
  1657. priv->firmware_name);
  1658. goto try_again;
  1659. }
  1660. IWL_DEBUG_INFO(priv, "Loaded firmware file '%s' (%zd bytes).\n",
  1661. priv->firmware_name, ucode_raw->size);
  1662. /* Make sure that we got at least the API version number */
  1663. if (ucode_raw->size < 4) {
  1664. IWL_ERR(priv, "File size way too small!\n");
  1665. goto try_again;
  1666. }
  1667. /* Data from ucode file: header followed by uCode images */
  1668. ucode = (struct iwl_ucode_header *)ucode_raw->data;
  1669. if (ucode->ver)
  1670. err = iwlagn_load_legacy_firmware(priv, ucode_raw, &pieces);
  1671. else
  1672. err = iwlagn_load_firmware(priv, ucode_raw, &pieces,
  1673. &ucode_capa);
  1674. if (err)
  1675. goto try_again;
  1676. api_ver = IWL_UCODE_API(priv->ucode_ver);
  1677. build = pieces.build;
  1678. /*
  1679. * api_ver should match the api version forming part of the
  1680. * firmware filename ... but we don't check for that and only rely
  1681. * on the API version read from firmware header from here on forward
  1682. */
  1683. /* no api version check required for experimental uCode */
  1684. if (priv->fw_index != UCODE_EXPERIMENTAL_INDEX) {
  1685. if (api_ver < api_min || api_ver > api_max) {
  1686. IWL_ERR(priv,
  1687. "Driver unable to support your firmware API. "
  1688. "Driver supports v%u, firmware is v%u.\n",
  1689. api_max, api_ver);
  1690. goto try_again;
  1691. }
  1692. if (api_ver != api_max)
  1693. IWL_ERR(priv,
  1694. "Firmware has old API version. Expected v%u, "
  1695. "got v%u. New firmware can be obtained "
  1696. "from http://www.intellinuxwireless.org.\n",
  1697. api_max, api_ver);
  1698. }
  1699. if (build)
  1700. sprintf(buildstr, " build %u%s", build,
  1701. (priv->fw_index == UCODE_EXPERIMENTAL_INDEX)
  1702. ? " (EXP)" : "");
  1703. else
  1704. buildstr[0] = '\0';
  1705. IWL_INFO(priv, "loaded firmware version %u.%u.%u.%u%s\n",
  1706. IWL_UCODE_MAJOR(priv->ucode_ver),
  1707. IWL_UCODE_MINOR(priv->ucode_ver),
  1708. IWL_UCODE_API(priv->ucode_ver),
  1709. IWL_UCODE_SERIAL(priv->ucode_ver),
  1710. buildstr);
  1711. snprintf(priv->hw->wiphy->fw_version,
  1712. sizeof(priv->hw->wiphy->fw_version),
  1713. "%u.%u.%u.%u%s",
  1714. IWL_UCODE_MAJOR(priv->ucode_ver),
  1715. IWL_UCODE_MINOR(priv->ucode_ver),
  1716. IWL_UCODE_API(priv->ucode_ver),
  1717. IWL_UCODE_SERIAL(priv->ucode_ver),
  1718. buildstr);
  1719. /*
  1720. * For any of the failures below (before allocating pci memory)
  1721. * we will try to load a version with a smaller API -- maybe the
  1722. * user just got a corrupted version of the latest API.
  1723. */
  1724. IWL_DEBUG_INFO(priv, "f/w package hdr ucode version raw = 0x%x\n",
  1725. priv->ucode_ver);
  1726. IWL_DEBUG_INFO(priv, "f/w package hdr runtime inst size = %Zd\n",
  1727. pieces.inst_size);
  1728. IWL_DEBUG_INFO(priv, "f/w package hdr runtime data size = %Zd\n",
  1729. pieces.data_size);
  1730. IWL_DEBUG_INFO(priv, "f/w package hdr init inst size = %Zd\n",
  1731. pieces.init_size);
  1732. IWL_DEBUG_INFO(priv, "f/w package hdr init data size = %Zd\n",
  1733. pieces.init_data_size);
  1734. IWL_DEBUG_INFO(priv, "f/w package hdr boot inst size = %Zd\n",
  1735. pieces.boot_size);
  1736. /* Verify that uCode images will fit in card's SRAM */
  1737. if (pieces.inst_size > priv->hw_params.max_inst_size) {
  1738. IWL_ERR(priv, "uCode instr len %Zd too large to fit in\n",
  1739. pieces.inst_size);
  1740. goto try_again;
  1741. }
  1742. if (pieces.data_size > priv->hw_params.max_data_size) {
  1743. IWL_ERR(priv, "uCode data len %Zd too large to fit in\n",
  1744. pieces.data_size);
  1745. goto try_again;
  1746. }
  1747. if (pieces.init_size > priv->hw_params.max_inst_size) {
  1748. IWL_ERR(priv, "uCode init instr len %Zd too large to fit in\n",
  1749. pieces.init_size);
  1750. goto try_again;
  1751. }
  1752. if (pieces.init_data_size > priv->hw_params.max_data_size) {
  1753. IWL_ERR(priv, "uCode init data len %Zd too large to fit in\n",
  1754. pieces.init_data_size);
  1755. goto try_again;
  1756. }
  1757. if (pieces.boot_size > priv->hw_params.max_bsm_size) {
  1758. IWL_ERR(priv, "uCode boot instr len %Zd too large to fit in\n",
  1759. pieces.boot_size);
  1760. goto try_again;
  1761. }
  1762. /* Allocate ucode buffers for card's bus-master loading ... */
  1763. /* Runtime instructions and 2 copies of data:
  1764. * 1) unmodified from disk
  1765. * 2) backup cache for save/restore during power-downs */
  1766. priv->ucode_code.len = pieces.inst_size;
  1767. iwl_alloc_fw_desc(priv->pci_dev, &priv->ucode_code);
  1768. priv->ucode_data.len = pieces.data_size;
  1769. iwl_alloc_fw_desc(priv->pci_dev, &priv->ucode_data);
  1770. priv->ucode_data_backup.len = pieces.data_size;
  1771. iwl_alloc_fw_desc(priv->pci_dev, &priv->ucode_data_backup);
  1772. if (!priv->ucode_code.v_addr || !priv->ucode_data.v_addr ||
  1773. !priv->ucode_data_backup.v_addr)
  1774. goto err_pci_alloc;
  1775. /* Initialization instructions and data */
  1776. if (pieces.init_size && pieces.init_data_size) {
  1777. priv->ucode_init.len = pieces.init_size;
  1778. iwl_alloc_fw_desc(priv->pci_dev, &priv->ucode_init);
  1779. priv->ucode_init_data.len = pieces.init_data_size;
  1780. iwl_alloc_fw_desc(priv->pci_dev, &priv->ucode_init_data);
  1781. if (!priv->ucode_init.v_addr || !priv->ucode_init_data.v_addr)
  1782. goto err_pci_alloc;
  1783. }
  1784. /* Bootstrap (instructions only, no data) */
  1785. if (pieces.boot_size) {
  1786. priv->ucode_boot.len = pieces.boot_size;
  1787. iwl_alloc_fw_desc(priv->pci_dev, &priv->ucode_boot);
  1788. if (!priv->ucode_boot.v_addr)
  1789. goto err_pci_alloc;
  1790. }
  1791. /* Now that we can no longer fail, copy information */
  1792. /*
  1793. * The (size - 16) / 12 formula is based on the information recorded
  1794. * for each event, which is of mode 1 (including timestamp) for all
  1795. * new microcodes that include this information.
  1796. */
  1797. priv->_agn.init_evtlog_ptr = pieces.init_evtlog_ptr;
  1798. if (pieces.init_evtlog_size)
  1799. priv->_agn.init_evtlog_size = (pieces.init_evtlog_size - 16)/12;
  1800. else
  1801. priv->_agn.init_evtlog_size =
  1802. priv->cfg->base_params->max_event_log_size;
  1803. priv->_agn.init_errlog_ptr = pieces.init_errlog_ptr;
  1804. priv->_agn.inst_evtlog_ptr = pieces.inst_evtlog_ptr;
  1805. if (pieces.inst_evtlog_size)
  1806. priv->_agn.inst_evtlog_size = (pieces.inst_evtlog_size - 16)/12;
  1807. else
  1808. priv->_agn.inst_evtlog_size =
  1809. priv->cfg->base_params->max_event_log_size;
  1810. priv->_agn.inst_errlog_ptr = pieces.inst_errlog_ptr;
  1811. if (ucode_capa.pan) {
  1812. priv->valid_contexts |= BIT(IWL_RXON_CTX_PAN);
  1813. priv->sta_key_max_num = STA_KEY_MAX_NUM_PAN;
  1814. } else
  1815. priv->sta_key_max_num = STA_KEY_MAX_NUM;
  1816. /* Copy images into buffers for card's bus-master reads ... */
  1817. /* Runtime instructions (first block of data in file) */
  1818. IWL_DEBUG_INFO(priv, "Copying (but not loading) uCode instr len %Zd\n",
  1819. pieces.inst_size);
  1820. memcpy(priv->ucode_code.v_addr, pieces.inst, pieces.inst_size);
  1821. IWL_DEBUG_INFO(priv, "uCode instr buf vaddr = 0x%p, paddr = 0x%08x\n",
  1822. priv->ucode_code.v_addr, (u32)priv->ucode_code.p_addr);
  1823. /*
  1824. * Runtime data
  1825. * NOTE: Copy into backup buffer will be done in iwl_up()
  1826. */
  1827. IWL_DEBUG_INFO(priv, "Copying (but not loading) uCode data len %Zd\n",
  1828. pieces.data_size);
  1829. memcpy(priv->ucode_data.v_addr, pieces.data, pieces.data_size);
  1830. memcpy(priv->ucode_data_backup.v_addr, pieces.data, pieces.data_size);
  1831. /* Initialization instructions */
  1832. if (pieces.init_size) {
  1833. IWL_DEBUG_INFO(priv, "Copying (but not loading) init instr len %Zd\n",
  1834. pieces.init_size);
  1835. memcpy(priv->ucode_init.v_addr, pieces.init, pieces.init_size);
  1836. }
  1837. /* Initialization data */
  1838. if (pieces.init_data_size) {
  1839. IWL_DEBUG_INFO(priv, "Copying (but not loading) init data len %Zd\n",
  1840. pieces.init_data_size);
  1841. memcpy(priv->ucode_init_data.v_addr, pieces.init_data,
  1842. pieces.init_data_size);
  1843. }
  1844. /* Bootstrap instructions */
  1845. IWL_DEBUG_INFO(priv, "Copying (but not loading) boot instr len %Zd\n",
  1846. pieces.boot_size);
  1847. memcpy(priv->ucode_boot.v_addr, pieces.boot, pieces.boot_size);
  1848. /*
  1849. * figure out the offset of chain noise reset and gain commands
  1850. * base on the size of standard phy calibration commands table size
  1851. */
  1852. if (ucode_capa.standard_phy_calibration_size >
  1853. IWL_MAX_PHY_CALIBRATE_TBL_SIZE)
  1854. ucode_capa.standard_phy_calibration_size =
  1855. IWL_MAX_STANDARD_PHY_CALIBRATE_TBL_SIZE;
  1856. priv->_agn.phy_calib_chain_noise_reset_cmd =
  1857. ucode_capa.standard_phy_calibration_size;
  1858. priv->_agn.phy_calib_chain_noise_gain_cmd =
  1859. ucode_capa.standard_phy_calibration_size + 1;
  1860. /**************************************************
  1861. * This is still part of probe() in a sense...
  1862. *
  1863. * 9. Setup and register with mac80211 and debugfs
  1864. **************************************************/
  1865. err = iwl_mac_setup_register(priv, &ucode_capa);
  1866. if (err)
  1867. goto out_unbind;
  1868. err = iwl_dbgfs_register(priv, DRV_NAME);
  1869. if (err)
  1870. IWL_ERR(priv, "failed to create debugfs files. Ignoring error: %d\n", err);
  1871. err = sysfs_create_group(&priv->pci_dev->dev.kobj,
  1872. &iwl_attribute_group);
  1873. if (err) {
  1874. IWL_ERR(priv, "failed to create sysfs device attributes\n");
  1875. goto out_unbind;
  1876. }
  1877. /* We have our copies now, allow OS release its copies */
  1878. release_firmware(ucode_raw);
  1879. complete(&priv->_agn.firmware_loading_complete);
  1880. return;
  1881. try_again:
  1882. /* try next, if any */
  1883. if (iwl_request_firmware(priv, false))
  1884. goto out_unbind;
  1885. release_firmware(ucode_raw);
  1886. return;
  1887. err_pci_alloc:
  1888. IWL_ERR(priv, "failed to allocate pci memory\n");
  1889. iwl_dealloc_ucode_pci(priv);
  1890. out_unbind:
  1891. complete(&priv->_agn.firmware_loading_complete);
  1892. device_release_driver(&priv->pci_dev->dev);
  1893. release_firmware(ucode_raw);
  1894. }
  1895. static const char *desc_lookup_text[] = {
  1896. "OK",
  1897. "FAIL",
  1898. "BAD_PARAM",
  1899. "BAD_CHECKSUM",
  1900. "NMI_INTERRUPT_WDG",
  1901. "SYSASSERT",
  1902. "FATAL_ERROR",
  1903. "BAD_COMMAND",
  1904. "HW_ERROR_TUNE_LOCK",
  1905. "HW_ERROR_TEMPERATURE",
  1906. "ILLEGAL_CHAN_FREQ",
  1907. "VCC_NOT_STABLE",
  1908. "FH_ERROR",
  1909. "NMI_INTERRUPT_HOST",
  1910. "NMI_INTERRUPT_ACTION_PT",
  1911. "NMI_INTERRUPT_UNKNOWN",
  1912. "UCODE_VERSION_MISMATCH",
  1913. "HW_ERROR_ABS_LOCK",
  1914. "HW_ERROR_CAL_LOCK_FAIL",
  1915. "NMI_INTERRUPT_INST_ACTION_PT",
  1916. "NMI_INTERRUPT_DATA_ACTION_PT",
  1917. "NMI_TRM_HW_ER",
  1918. "NMI_INTERRUPT_TRM",
  1919. "NMI_INTERRUPT_BREAK_POINT"
  1920. "DEBUG_0",
  1921. "DEBUG_1",
  1922. "DEBUG_2",
  1923. "DEBUG_3",
  1924. };
  1925. static struct { char *name; u8 num; } advanced_lookup[] = {
  1926. { "NMI_INTERRUPT_WDG", 0x34 },
  1927. { "SYSASSERT", 0x35 },
  1928. { "UCODE_VERSION_MISMATCH", 0x37 },
  1929. { "BAD_COMMAND", 0x38 },
  1930. { "NMI_INTERRUPT_DATA_ACTION_PT", 0x3C },
  1931. { "FATAL_ERROR", 0x3D },
  1932. { "NMI_TRM_HW_ERR", 0x46 },
  1933. { "NMI_INTERRUPT_TRM", 0x4C },
  1934. { "NMI_INTERRUPT_BREAK_POINT", 0x54 },
  1935. { "NMI_INTERRUPT_WDG_RXF_FULL", 0x5C },
  1936. { "NMI_INTERRUPT_WDG_NO_RBD_RXF_FULL", 0x64 },
  1937. { "NMI_INTERRUPT_HOST", 0x66 },
  1938. { "NMI_INTERRUPT_ACTION_PT", 0x7C },
  1939. { "NMI_INTERRUPT_UNKNOWN", 0x84 },
  1940. { "NMI_INTERRUPT_INST_ACTION_PT", 0x86 },
  1941. { "ADVANCED_SYSASSERT", 0 },
  1942. };
  1943. static const char *desc_lookup(u32 num)
  1944. {
  1945. int i;
  1946. int max = ARRAY_SIZE(desc_lookup_text);
  1947. if (num < max)
  1948. return desc_lookup_text[num];
  1949. max = ARRAY_SIZE(advanced_lookup) - 1;
  1950. for (i = 0; i < max; i++) {
  1951. if (advanced_lookup[i].num == num)
  1952. break;;
  1953. }
  1954. return advanced_lookup[i].name;
  1955. }
  1956. #define ERROR_START_OFFSET (1 * sizeof(u32))
  1957. #define ERROR_ELEM_SIZE (7 * sizeof(u32))
  1958. void iwl_dump_nic_error_log(struct iwl_priv *priv)
  1959. {
  1960. u32 data2, line;
  1961. u32 desc, time, count, base, data1;
  1962. u32 blink1, blink2, ilink1, ilink2;
  1963. u32 pc, hcmd;
  1964. if (priv->ucode_type == UCODE_INIT) {
  1965. base = le32_to_cpu(priv->card_alive_init.error_event_table_ptr);
  1966. if (!base)
  1967. base = priv->_agn.init_errlog_ptr;
  1968. } else {
  1969. base = le32_to_cpu(priv->card_alive.error_event_table_ptr);
  1970. if (!base)
  1971. base = priv->_agn.inst_errlog_ptr;
  1972. }
  1973. if (!priv->cfg->ops->lib->is_valid_rtc_data_addr(base)) {
  1974. IWL_ERR(priv,
  1975. "Not valid error log pointer 0x%08X for %s uCode\n",
  1976. base, (priv->ucode_type == UCODE_INIT) ? "Init" : "RT");
  1977. return;
  1978. }
  1979. count = iwl_read_targ_mem(priv, base);
  1980. if (ERROR_START_OFFSET <= count * ERROR_ELEM_SIZE) {
  1981. IWL_ERR(priv, "Start IWL Error Log Dump:\n");
  1982. IWL_ERR(priv, "Status: 0x%08lX, count: %d\n",
  1983. priv->status, count);
  1984. }
  1985. desc = iwl_read_targ_mem(priv, base + 1 * sizeof(u32));
  1986. priv->isr_stats.err_code = desc;
  1987. pc = iwl_read_targ_mem(priv, base + 2 * sizeof(u32));
  1988. blink1 = iwl_read_targ_mem(priv, base + 3 * sizeof(u32));
  1989. blink2 = iwl_read_targ_mem(priv, base + 4 * sizeof(u32));
  1990. ilink1 = iwl_read_targ_mem(priv, base + 5 * sizeof(u32));
  1991. ilink2 = iwl_read_targ_mem(priv, base + 6 * sizeof(u32));
  1992. data1 = iwl_read_targ_mem(priv, base + 7 * sizeof(u32));
  1993. data2 = iwl_read_targ_mem(priv, base + 8 * sizeof(u32));
  1994. line = iwl_read_targ_mem(priv, base + 9 * sizeof(u32));
  1995. time = iwl_read_targ_mem(priv, base + 11 * sizeof(u32));
  1996. hcmd = iwl_read_targ_mem(priv, base + 22 * sizeof(u32));
  1997. trace_iwlwifi_dev_ucode_error(priv, desc, time, data1, data2, line,
  1998. blink1, blink2, ilink1, ilink2);
  1999. IWL_ERR(priv, "Desc Time "
  2000. "data1 data2 line\n");
  2001. IWL_ERR(priv, "%-28s (0x%04X) %010u 0x%08X 0x%08X %u\n",
  2002. desc_lookup(desc), desc, time, data1, data2, line);
  2003. IWL_ERR(priv, "pc blink1 blink2 ilink1 ilink2 hcmd\n");
  2004. IWL_ERR(priv, "0x%05X 0x%05X 0x%05X 0x%05X 0x%05X 0x%05X\n",
  2005. pc, blink1, blink2, ilink1, ilink2, hcmd);
  2006. }
  2007. #define EVENT_START_OFFSET (4 * sizeof(u32))
  2008. /**
  2009. * iwl_print_event_log - Dump error event log to syslog
  2010. *
  2011. */
  2012. static int iwl_print_event_log(struct iwl_priv *priv, u32 start_idx,
  2013. u32 num_events, u32 mode,
  2014. int pos, char **buf, size_t bufsz)
  2015. {
  2016. u32 i;
  2017. u32 base; /* SRAM byte address of event log header */
  2018. u32 event_size; /* 2 u32s, or 3 u32s if timestamp recorded */
  2019. u32 ptr; /* SRAM byte address of log data */
  2020. u32 ev, time, data; /* event log data */
  2021. unsigned long reg_flags;
  2022. if (num_events == 0)
  2023. return pos;
  2024. if (priv->ucode_type == UCODE_INIT) {
  2025. base = le32_to_cpu(priv->card_alive_init.log_event_table_ptr);
  2026. if (!base)
  2027. base = priv->_agn.init_evtlog_ptr;
  2028. } else {
  2029. base = le32_to_cpu(priv->card_alive.log_event_table_ptr);
  2030. if (!base)
  2031. base = priv->_agn.inst_evtlog_ptr;
  2032. }
  2033. if (mode == 0)
  2034. event_size = 2 * sizeof(u32);
  2035. else
  2036. event_size = 3 * sizeof(u32);
  2037. ptr = base + EVENT_START_OFFSET + (start_idx * event_size);
  2038. /* Make sure device is powered up for SRAM reads */
  2039. spin_lock_irqsave(&priv->reg_lock, reg_flags);
  2040. iwl_grab_nic_access(priv);
  2041. /* Set starting address; reads will auto-increment */
  2042. _iwl_write_direct32(priv, HBUS_TARG_MEM_RADDR, ptr);
  2043. rmb();
  2044. /* "time" is actually "data" for mode 0 (no timestamp).
  2045. * place event id # at far right for easier visual parsing. */
  2046. for (i = 0; i < num_events; i++) {
  2047. ev = _iwl_read_direct32(priv, HBUS_TARG_MEM_RDAT);
  2048. time = _iwl_read_direct32(priv, HBUS_TARG_MEM_RDAT);
  2049. if (mode == 0) {
  2050. /* data, ev */
  2051. if (bufsz) {
  2052. pos += scnprintf(*buf + pos, bufsz - pos,
  2053. "EVT_LOG:0x%08x:%04u\n",
  2054. time, ev);
  2055. } else {
  2056. trace_iwlwifi_dev_ucode_event(priv, 0,
  2057. time, ev);
  2058. IWL_ERR(priv, "EVT_LOG:0x%08x:%04u\n",
  2059. time, ev);
  2060. }
  2061. } else {
  2062. data = _iwl_read_direct32(priv, HBUS_TARG_MEM_RDAT);
  2063. if (bufsz) {
  2064. pos += scnprintf(*buf + pos, bufsz - pos,
  2065. "EVT_LOGT:%010u:0x%08x:%04u\n",
  2066. time, data, ev);
  2067. } else {
  2068. IWL_ERR(priv, "EVT_LOGT:%010u:0x%08x:%04u\n",
  2069. time, data, ev);
  2070. trace_iwlwifi_dev_ucode_event(priv, time,
  2071. data, ev);
  2072. }
  2073. }
  2074. }
  2075. /* Allow device to power down */
  2076. iwl_release_nic_access(priv);
  2077. spin_unlock_irqrestore(&priv->reg_lock, reg_flags);
  2078. return pos;
  2079. }
  2080. /**
  2081. * iwl_print_last_event_logs - Dump the newest # of event log to syslog
  2082. */
  2083. static int iwl_print_last_event_logs(struct iwl_priv *priv, u32 capacity,
  2084. u32 num_wraps, u32 next_entry,
  2085. u32 size, u32 mode,
  2086. int pos, char **buf, size_t bufsz)
  2087. {
  2088. /*
  2089. * display the newest DEFAULT_LOG_ENTRIES entries
  2090. * i.e the entries just before the next ont that uCode would fill.
  2091. */
  2092. if (num_wraps) {
  2093. if (next_entry < size) {
  2094. pos = iwl_print_event_log(priv,
  2095. capacity - (size - next_entry),
  2096. size - next_entry, mode,
  2097. pos, buf, bufsz);
  2098. pos = iwl_print_event_log(priv, 0,
  2099. next_entry, mode,
  2100. pos, buf, bufsz);
  2101. } else
  2102. pos = iwl_print_event_log(priv, next_entry - size,
  2103. size, mode, pos, buf, bufsz);
  2104. } else {
  2105. if (next_entry < size) {
  2106. pos = iwl_print_event_log(priv, 0, next_entry,
  2107. mode, pos, buf, bufsz);
  2108. } else {
  2109. pos = iwl_print_event_log(priv, next_entry - size,
  2110. size, mode, pos, buf, bufsz);
  2111. }
  2112. }
  2113. return pos;
  2114. }
  2115. #define DEFAULT_DUMP_EVENT_LOG_ENTRIES (20)
  2116. int iwl_dump_nic_event_log(struct iwl_priv *priv, bool full_log,
  2117. char **buf, bool display)
  2118. {
  2119. u32 base; /* SRAM byte address of event log header */
  2120. u32 capacity; /* event log capacity in # entries */
  2121. u32 mode; /* 0 - no timestamp, 1 - timestamp recorded */
  2122. u32 num_wraps; /* # times uCode wrapped to top of log */
  2123. u32 next_entry; /* index of next entry to be written by uCode */
  2124. u32 size; /* # entries that we'll print */
  2125. u32 logsize;
  2126. int pos = 0;
  2127. size_t bufsz = 0;
  2128. if (priv->ucode_type == UCODE_INIT) {
  2129. base = le32_to_cpu(priv->card_alive_init.log_event_table_ptr);
  2130. logsize = priv->_agn.init_evtlog_size;
  2131. if (!base)
  2132. base = priv->_agn.init_evtlog_ptr;
  2133. } else {
  2134. base = le32_to_cpu(priv->card_alive.log_event_table_ptr);
  2135. logsize = priv->_agn.inst_evtlog_size;
  2136. if (!base)
  2137. base = priv->_agn.inst_evtlog_ptr;
  2138. }
  2139. if (!priv->cfg->ops->lib->is_valid_rtc_data_addr(base)) {
  2140. IWL_ERR(priv,
  2141. "Invalid event log pointer 0x%08X for %s uCode\n",
  2142. base, (priv->ucode_type == UCODE_INIT) ? "Init" : "RT");
  2143. return -EINVAL;
  2144. }
  2145. /* event log header */
  2146. capacity = iwl_read_targ_mem(priv, base);
  2147. mode = iwl_read_targ_mem(priv, base + (1 * sizeof(u32)));
  2148. num_wraps = iwl_read_targ_mem(priv, base + (2 * sizeof(u32)));
  2149. next_entry = iwl_read_targ_mem(priv, base + (3 * sizeof(u32)));
  2150. if (capacity > logsize) {
  2151. IWL_ERR(priv, "Log capacity %d is bogus, limit to %d entries\n",
  2152. capacity, logsize);
  2153. capacity = logsize;
  2154. }
  2155. if (next_entry > logsize) {
  2156. IWL_ERR(priv, "Log write index %d is bogus, limit to %d\n",
  2157. next_entry, logsize);
  2158. next_entry = logsize;
  2159. }
  2160. size = num_wraps ? capacity : next_entry;
  2161. /* bail out if nothing in log */
  2162. if (size == 0) {
  2163. IWL_ERR(priv, "Start IWL Event Log Dump: nothing in log\n");
  2164. return pos;
  2165. }
  2166. /* enable/disable bt channel inhibition */
  2167. priv->bt_ch_announce = iwlagn_bt_ch_announce;
  2168. #ifdef CONFIG_IWLWIFI_DEBUG
  2169. if (!(iwl_get_debug_level(priv) & IWL_DL_FW_ERRORS) && !full_log)
  2170. size = (size > DEFAULT_DUMP_EVENT_LOG_ENTRIES)
  2171. ? DEFAULT_DUMP_EVENT_LOG_ENTRIES : size;
  2172. #else
  2173. size = (size > DEFAULT_DUMP_EVENT_LOG_ENTRIES)
  2174. ? DEFAULT_DUMP_EVENT_LOG_ENTRIES : size;
  2175. #endif
  2176. IWL_ERR(priv, "Start IWL Event Log Dump: display last %u entries\n",
  2177. size);
  2178. #ifdef CONFIG_IWLWIFI_DEBUG
  2179. if (display) {
  2180. if (full_log)
  2181. bufsz = capacity * 48;
  2182. else
  2183. bufsz = size * 48;
  2184. *buf = kmalloc(bufsz, GFP_KERNEL);
  2185. if (!*buf)
  2186. return -ENOMEM;
  2187. }
  2188. if ((iwl_get_debug_level(priv) & IWL_DL_FW_ERRORS) || full_log) {
  2189. /*
  2190. * if uCode has wrapped back to top of log,
  2191. * start at the oldest entry,
  2192. * i.e the next one that uCode would fill.
  2193. */
  2194. if (num_wraps)
  2195. pos = iwl_print_event_log(priv, next_entry,
  2196. capacity - next_entry, mode,
  2197. pos, buf, bufsz);
  2198. /* (then/else) start at top of log */
  2199. pos = iwl_print_event_log(priv, 0,
  2200. next_entry, mode, pos, buf, bufsz);
  2201. } else
  2202. pos = iwl_print_last_event_logs(priv, capacity, num_wraps,
  2203. next_entry, size, mode,
  2204. pos, buf, bufsz);
  2205. #else
  2206. pos = iwl_print_last_event_logs(priv, capacity, num_wraps,
  2207. next_entry, size, mode,
  2208. pos, buf, bufsz);
  2209. #endif
  2210. return pos;
  2211. }
  2212. static void iwl_rf_kill_ct_config(struct iwl_priv *priv)
  2213. {
  2214. struct iwl_ct_kill_config cmd;
  2215. struct iwl_ct_kill_throttling_config adv_cmd;
  2216. unsigned long flags;
  2217. int ret = 0;
  2218. spin_lock_irqsave(&priv->lock, flags);
  2219. iwl_write32(priv, CSR_UCODE_DRV_GP1_CLR,
  2220. CSR_UCODE_DRV_GP1_REG_BIT_CT_KILL_EXIT);
  2221. spin_unlock_irqrestore(&priv->lock, flags);
  2222. priv->thermal_throttle.ct_kill_toggle = false;
  2223. if (priv->cfg->base_params->support_ct_kill_exit) {
  2224. adv_cmd.critical_temperature_enter =
  2225. cpu_to_le32(priv->hw_params.ct_kill_threshold);
  2226. adv_cmd.critical_temperature_exit =
  2227. cpu_to_le32(priv->hw_params.ct_kill_exit_threshold);
  2228. ret = iwl_send_cmd_pdu(priv, REPLY_CT_KILL_CONFIG_CMD,
  2229. sizeof(adv_cmd), &adv_cmd);
  2230. if (ret)
  2231. IWL_ERR(priv, "REPLY_CT_KILL_CONFIG_CMD failed\n");
  2232. else
  2233. IWL_DEBUG_INFO(priv, "REPLY_CT_KILL_CONFIG_CMD "
  2234. "succeeded, "
  2235. "critical temperature enter is %d,"
  2236. "exit is %d\n",
  2237. priv->hw_params.ct_kill_threshold,
  2238. priv->hw_params.ct_kill_exit_threshold);
  2239. } else {
  2240. cmd.critical_temperature_R =
  2241. cpu_to_le32(priv->hw_params.ct_kill_threshold);
  2242. ret = iwl_send_cmd_pdu(priv, REPLY_CT_KILL_CONFIG_CMD,
  2243. sizeof(cmd), &cmd);
  2244. if (ret)
  2245. IWL_ERR(priv, "REPLY_CT_KILL_CONFIG_CMD failed\n");
  2246. else
  2247. IWL_DEBUG_INFO(priv, "REPLY_CT_KILL_CONFIG_CMD "
  2248. "succeeded, "
  2249. "critical temperature is %d\n",
  2250. priv->hw_params.ct_kill_threshold);
  2251. }
  2252. }
  2253. static int iwlagn_send_calib_cfg_rt(struct iwl_priv *priv, u32 cfg)
  2254. {
  2255. struct iwl_calib_cfg_cmd calib_cfg_cmd;
  2256. struct iwl_host_cmd cmd = {
  2257. .id = CALIBRATION_CFG_CMD,
  2258. .len = sizeof(struct iwl_calib_cfg_cmd),
  2259. .data = &calib_cfg_cmd,
  2260. };
  2261. memset(&calib_cfg_cmd, 0, sizeof(calib_cfg_cmd));
  2262. calib_cfg_cmd.ucd_calib_cfg.once.is_enable = IWL_CALIB_INIT_CFG_ALL;
  2263. calib_cfg_cmd.ucd_calib_cfg.once.start = cpu_to_le32(cfg);
  2264. return iwl_send_cmd(priv, &cmd);
  2265. }
  2266. /**
  2267. * iwl_alive_start - called after REPLY_ALIVE notification received
  2268. * from protocol/runtime uCode (initialization uCode's
  2269. * Alive gets handled by iwl_init_alive_start()).
  2270. */
  2271. static void iwl_alive_start(struct iwl_priv *priv)
  2272. {
  2273. int ret = 0;
  2274. struct iwl_rxon_context *ctx = &priv->contexts[IWL_RXON_CTX_BSS];
  2275. IWL_DEBUG_INFO(priv, "Runtime Alive received.\n");
  2276. /* Initialize uCode has loaded Runtime uCode ... verify inst image.
  2277. * This is a paranoid check, because we would not have gotten the
  2278. * "runtime" alive if code weren't properly loaded. */
  2279. if (iwl_verify_ucode(priv)) {
  2280. /* Runtime instruction load was bad;
  2281. * take it all the way back down so we can try again */
  2282. IWL_DEBUG_INFO(priv, "Bad runtime uCode load.\n");
  2283. goto restart;
  2284. }
  2285. ret = priv->cfg->ops->lib->alive_notify(priv);
  2286. if (ret) {
  2287. IWL_WARN(priv,
  2288. "Could not complete ALIVE transition [ntf]: %d\n", ret);
  2289. goto restart;
  2290. }
  2291. /* After the ALIVE response, we can send host commands to the uCode */
  2292. set_bit(STATUS_ALIVE, &priv->status);
  2293. /* Enable watchdog to monitor the driver tx queues */
  2294. iwl_setup_watchdog(priv);
  2295. if (iwl_is_rfkill(priv))
  2296. return;
  2297. /* download priority table before any calibration request */
  2298. if (priv->cfg->bt_params &&
  2299. priv->cfg->bt_params->advanced_bt_coexist) {
  2300. /* Configure Bluetooth device coexistence support */
  2301. priv->bt_valid = IWLAGN_BT_ALL_VALID_MSK;
  2302. priv->kill_ack_mask = IWLAGN_BT_KILL_ACK_MASK_DEFAULT;
  2303. priv->kill_cts_mask = IWLAGN_BT_KILL_CTS_MASK_DEFAULT;
  2304. priv->cfg->ops->hcmd->send_bt_config(priv);
  2305. priv->bt_valid = IWLAGN_BT_VALID_ENABLE_FLAGS;
  2306. iwlagn_send_prio_tbl(priv);
  2307. /* FIXME: w/a to force change uCode BT state machine */
  2308. iwlagn_send_bt_env(priv, IWL_BT_COEX_ENV_OPEN,
  2309. BT_COEX_PRIO_TBL_EVT_INIT_CALIB2);
  2310. iwlagn_send_bt_env(priv, IWL_BT_COEX_ENV_CLOSE,
  2311. BT_COEX_PRIO_TBL_EVT_INIT_CALIB2);
  2312. }
  2313. if (priv->hw_params.calib_rt_cfg)
  2314. iwlagn_send_calib_cfg_rt(priv, priv->hw_params.calib_rt_cfg);
  2315. ieee80211_wake_queues(priv->hw);
  2316. priv->active_rate = IWL_RATES_MASK;
  2317. /* Configure Tx antenna selection based on H/W config */
  2318. if (priv->cfg->ops->hcmd->set_tx_ant)
  2319. priv->cfg->ops->hcmd->set_tx_ant(priv, priv->cfg->valid_tx_ant);
  2320. if (iwl_is_associated_ctx(ctx)) {
  2321. struct iwl_rxon_cmd *active_rxon =
  2322. (struct iwl_rxon_cmd *)&ctx->active;
  2323. /* apply any changes in staging */
  2324. ctx->staging.filter_flags |= RXON_FILTER_ASSOC_MSK;
  2325. active_rxon->filter_flags &= ~RXON_FILTER_ASSOC_MSK;
  2326. } else {
  2327. struct iwl_rxon_context *tmp;
  2328. /* Initialize our rx_config data */
  2329. for_each_context(priv, tmp)
  2330. iwl_connection_init_rx_config(priv, tmp);
  2331. if (priv->cfg->ops->hcmd->set_rxon_chain)
  2332. priv->cfg->ops->hcmd->set_rxon_chain(priv, ctx);
  2333. }
  2334. if (priv->cfg->bt_params &&
  2335. !priv->cfg->bt_params->advanced_bt_coexist) {
  2336. /* Configure Bluetooth device coexistence support */
  2337. priv->cfg->ops->hcmd->send_bt_config(priv);
  2338. }
  2339. iwl_reset_run_time_calib(priv);
  2340. set_bit(STATUS_READY, &priv->status);
  2341. /* Configure the adapter for unassociated operation */
  2342. iwlcore_commit_rxon(priv, ctx);
  2343. /* At this point, the NIC is initialized and operational */
  2344. iwl_rf_kill_ct_config(priv);
  2345. IWL_DEBUG_INFO(priv, "ALIVE processing complete.\n");
  2346. wake_up_interruptible(&priv->wait_command_queue);
  2347. iwl_power_update_mode(priv, true);
  2348. IWL_DEBUG_INFO(priv, "Updated power mode\n");
  2349. return;
  2350. restart:
  2351. queue_work(priv->workqueue, &priv->restart);
  2352. }
  2353. static void iwl_cancel_deferred_work(struct iwl_priv *priv);
  2354. static void __iwl_down(struct iwl_priv *priv)
  2355. {
  2356. unsigned long flags;
  2357. int exit_pending = test_bit(STATUS_EXIT_PENDING, &priv->status);
  2358. IWL_DEBUG_INFO(priv, DRV_NAME " is going down\n");
  2359. iwl_scan_cancel_timeout(priv, 200);
  2360. exit_pending = test_and_set_bit(STATUS_EXIT_PENDING, &priv->status);
  2361. /* Stop TX queues watchdog. We need to have STATUS_EXIT_PENDING bit set
  2362. * to prevent rearm timer */
  2363. del_timer_sync(&priv->watchdog);
  2364. iwl_clear_ucode_stations(priv, NULL);
  2365. iwl_dealloc_bcast_stations(priv);
  2366. iwl_clear_driver_stations(priv);
  2367. /* reset BT coex data */
  2368. priv->bt_status = 0;
  2369. if (priv->cfg->bt_params)
  2370. priv->bt_traffic_load =
  2371. priv->cfg->bt_params->bt_init_traffic_load;
  2372. else
  2373. priv->bt_traffic_load = 0;
  2374. priv->bt_full_concurrent = false;
  2375. priv->bt_ci_compliance = 0;
  2376. /* Unblock any waiting calls */
  2377. wake_up_interruptible_all(&priv->wait_command_queue);
  2378. /* Wipe out the EXIT_PENDING status bit if we are not actually
  2379. * exiting the module */
  2380. if (!exit_pending)
  2381. clear_bit(STATUS_EXIT_PENDING, &priv->status);
  2382. /* stop and reset the on-board processor */
  2383. iwl_write32(priv, CSR_RESET, CSR_RESET_REG_FLAG_NEVO_RESET);
  2384. /* tell the device to stop sending interrupts */
  2385. spin_lock_irqsave(&priv->lock, flags);
  2386. iwl_disable_interrupts(priv);
  2387. spin_unlock_irqrestore(&priv->lock, flags);
  2388. iwl_synchronize_irq(priv);
  2389. if (priv->mac80211_registered)
  2390. ieee80211_stop_queues(priv->hw);
  2391. /* If we have not previously called iwl_init() then
  2392. * clear all bits but the RF Kill bit and return */
  2393. if (!iwl_is_init(priv)) {
  2394. priv->status = test_bit(STATUS_RF_KILL_HW, &priv->status) <<
  2395. STATUS_RF_KILL_HW |
  2396. test_bit(STATUS_GEO_CONFIGURED, &priv->status) <<
  2397. STATUS_GEO_CONFIGURED |
  2398. test_bit(STATUS_EXIT_PENDING, &priv->status) <<
  2399. STATUS_EXIT_PENDING;
  2400. goto exit;
  2401. }
  2402. /* ...otherwise clear out all the status bits but the RF Kill
  2403. * bit and continue taking the NIC down. */
  2404. priv->status &= test_bit(STATUS_RF_KILL_HW, &priv->status) <<
  2405. STATUS_RF_KILL_HW |
  2406. test_bit(STATUS_GEO_CONFIGURED, &priv->status) <<
  2407. STATUS_GEO_CONFIGURED |
  2408. test_bit(STATUS_FW_ERROR, &priv->status) <<
  2409. STATUS_FW_ERROR |
  2410. test_bit(STATUS_EXIT_PENDING, &priv->status) <<
  2411. STATUS_EXIT_PENDING;
  2412. /* device going down, Stop using ICT table */
  2413. if (priv->cfg->ops->lib->isr_ops.disable)
  2414. priv->cfg->ops->lib->isr_ops.disable(priv);
  2415. iwlagn_txq_ctx_stop(priv);
  2416. iwlagn_rxq_stop(priv);
  2417. /* Power-down device's busmaster DMA clocks */
  2418. iwl_write_prph(priv, APMG_CLK_DIS_REG, APMG_CLK_VAL_DMA_CLK_RQT);
  2419. udelay(5);
  2420. /* Make sure (redundant) we've released our request to stay awake */
  2421. iwl_clear_bit(priv, CSR_GP_CNTRL, CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ);
  2422. /* Stop the device, and put it in low power state */
  2423. iwl_apm_stop(priv);
  2424. exit:
  2425. memset(&priv->card_alive, 0, sizeof(struct iwl_alive_resp));
  2426. dev_kfree_skb(priv->beacon_skb);
  2427. priv->beacon_skb = NULL;
  2428. /* clear out any free frames */
  2429. iwl_clear_free_frames(priv);
  2430. }
  2431. static void iwl_down(struct iwl_priv *priv)
  2432. {
  2433. mutex_lock(&priv->mutex);
  2434. __iwl_down(priv);
  2435. mutex_unlock(&priv->mutex);
  2436. iwl_cancel_deferred_work(priv);
  2437. }
  2438. #define HW_READY_TIMEOUT (50)
  2439. static int iwl_set_hw_ready(struct iwl_priv *priv)
  2440. {
  2441. int ret = 0;
  2442. iwl_set_bit(priv, CSR_HW_IF_CONFIG_REG,
  2443. CSR_HW_IF_CONFIG_REG_BIT_NIC_READY);
  2444. /* See if we got it */
  2445. ret = iwl_poll_bit(priv, CSR_HW_IF_CONFIG_REG,
  2446. CSR_HW_IF_CONFIG_REG_BIT_NIC_READY,
  2447. CSR_HW_IF_CONFIG_REG_BIT_NIC_READY,
  2448. HW_READY_TIMEOUT);
  2449. if (ret != -ETIMEDOUT)
  2450. priv->hw_ready = true;
  2451. else
  2452. priv->hw_ready = false;
  2453. IWL_DEBUG_INFO(priv, "hardware %s\n",
  2454. (priv->hw_ready == 1) ? "ready" : "not ready");
  2455. return ret;
  2456. }
  2457. static int iwl_prepare_card_hw(struct iwl_priv *priv)
  2458. {
  2459. int ret = 0;
  2460. IWL_DEBUG_INFO(priv, "iwl_prepare_card_hw enter\n");
  2461. ret = iwl_set_hw_ready(priv);
  2462. if (priv->hw_ready)
  2463. return ret;
  2464. /* If HW is not ready, prepare the conditions to check again */
  2465. iwl_set_bit(priv, CSR_HW_IF_CONFIG_REG,
  2466. CSR_HW_IF_CONFIG_REG_PREPARE);
  2467. ret = iwl_poll_bit(priv, CSR_HW_IF_CONFIG_REG,
  2468. ~CSR_HW_IF_CONFIG_REG_BIT_NIC_PREPARE_DONE,
  2469. CSR_HW_IF_CONFIG_REG_BIT_NIC_PREPARE_DONE, 150000);
  2470. /* HW should be ready by now, check again. */
  2471. if (ret != -ETIMEDOUT)
  2472. iwl_set_hw_ready(priv);
  2473. return ret;
  2474. }
  2475. #define MAX_HW_RESTARTS 5
  2476. static int __iwl_up(struct iwl_priv *priv)
  2477. {
  2478. struct iwl_rxon_context *ctx;
  2479. int i;
  2480. int ret;
  2481. if (test_bit(STATUS_EXIT_PENDING, &priv->status)) {
  2482. IWL_WARN(priv, "Exit pending; will not bring the NIC up\n");
  2483. return -EIO;
  2484. }
  2485. if (!priv->ucode_data_backup.v_addr || !priv->ucode_data.v_addr) {
  2486. IWL_ERR(priv, "ucode not available for device bringup\n");
  2487. return -EIO;
  2488. }
  2489. for_each_context(priv, ctx) {
  2490. ret = iwlagn_alloc_bcast_station(priv, ctx);
  2491. if (ret) {
  2492. iwl_dealloc_bcast_stations(priv);
  2493. return ret;
  2494. }
  2495. }
  2496. iwl_prepare_card_hw(priv);
  2497. if (!priv->hw_ready) {
  2498. IWL_WARN(priv, "Exit HW not ready\n");
  2499. return -EIO;
  2500. }
  2501. /* If platform's RF_KILL switch is NOT set to KILL */
  2502. if (iwl_read32(priv, CSR_GP_CNTRL) & CSR_GP_CNTRL_REG_FLAG_HW_RF_KILL_SW)
  2503. clear_bit(STATUS_RF_KILL_HW, &priv->status);
  2504. else
  2505. set_bit(STATUS_RF_KILL_HW, &priv->status);
  2506. if (iwl_is_rfkill(priv)) {
  2507. wiphy_rfkill_set_hw_state(priv->hw->wiphy, true);
  2508. iwl_enable_interrupts(priv);
  2509. IWL_WARN(priv, "Radio disabled by HW RF Kill switch\n");
  2510. return 0;
  2511. }
  2512. iwl_write32(priv, CSR_INT, 0xFFFFFFFF);
  2513. /* must be initialised before iwl_hw_nic_init */
  2514. if (priv->valid_contexts != BIT(IWL_RXON_CTX_BSS))
  2515. priv->cmd_queue = IWL_IPAN_CMD_QUEUE_NUM;
  2516. else
  2517. priv->cmd_queue = IWL_DEFAULT_CMD_QUEUE_NUM;
  2518. ret = iwlagn_hw_nic_init(priv);
  2519. if (ret) {
  2520. IWL_ERR(priv, "Unable to init nic\n");
  2521. return ret;
  2522. }
  2523. /* make sure rfkill handshake bits are cleared */
  2524. iwl_write32(priv, CSR_UCODE_DRV_GP1_CLR, CSR_UCODE_SW_BIT_RFKILL);
  2525. iwl_write32(priv, CSR_UCODE_DRV_GP1_CLR,
  2526. CSR_UCODE_DRV_GP1_BIT_CMD_BLOCKED);
  2527. /* clear (again), then enable host interrupts */
  2528. iwl_write32(priv, CSR_INT, 0xFFFFFFFF);
  2529. iwl_enable_interrupts(priv);
  2530. /* really make sure rfkill handshake bits are cleared */
  2531. iwl_write32(priv, CSR_UCODE_DRV_GP1_CLR, CSR_UCODE_SW_BIT_RFKILL);
  2532. iwl_write32(priv, CSR_UCODE_DRV_GP1_CLR, CSR_UCODE_SW_BIT_RFKILL);
  2533. /* Copy original ucode data image from disk into backup cache.
  2534. * This will be used to initialize the on-board processor's
  2535. * data SRAM for a clean start when the runtime program first loads. */
  2536. memcpy(priv->ucode_data_backup.v_addr, priv->ucode_data.v_addr,
  2537. priv->ucode_data.len);
  2538. for (i = 0; i < MAX_HW_RESTARTS; i++) {
  2539. /* load bootstrap state machine,
  2540. * load bootstrap program into processor's memory,
  2541. * prepare to load the "initialize" uCode */
  2542. ret = priv->cfg->ops->lib->load_ucode(priv);
  2543. if (ret) {
  2544. IWL_ERR(priv, "Unable to set up bootstrap uCode: %d\n",
  2545. ret);
  2546. continue;
  2547. }
  2548. /* start card; "initialize" will load runtime ucode */
  2549. iwl_nic_start(priv);
  2550. IWL_DEBUG_INFO(priv, DRV_NAME " is coming up\n");
  2551. return 0;
  2552. }
  2553. set_bit(STATUS_EXIT_PENDING, &priv->status);
  2554. __iwl_down(priv);
  2555. clear_bit(STATUS_EXIT_PENDING, &priv->status);
  2556. /* tried to restart and config the device for as long as our
  2557. * patience could withstand */
  2558. IWL_ERR(priv, "Unable to initialize device after %d attempts.\n", i);
  2559. return -EIO;
  2560. }
  2561. /*****************************************************************************
  2562. *
  2563. * Workqueue callbacks
  2564. *
  2565. *****************************************************************************/
  2566. static void iwl_bg_init_alive_start(struct work_struct *data)
  2567. {
  2568. struct iwl_priv *priv =
  2569. container_of(data, struct iwl_priv, init_alive_start.work);
  2570. if (test_bit(STATUS_EXIT_PENDING, &priv->status))
  2571. return;
  2572. mutex_lock(&priv->mutex);
  2573. priv->cfg->ops->lib->init_alive_start(priv);
  2574. mutex_unlock(&priv->mutex);
  2575. }
  2576. static void iwl_bg_alive_start(struct work_struct *data)
  2577. {
  2578. struct iwl_priv *priv =
  2579. container_of(data, struct iwl_priv, alive_start.work);
  2580. if (test_bit(STATUS_EXIT_PENDING, &priv->status))
  2581. return;
  2582. /* enable dram interrupt */
  2583. if (priv->cfg->ops->lib->isr_ops.reset)
  2584. priv->cfg->ops->lib->isr_ops.reset(priv);
  2585. mutex_lock(&priv->mutex);
  2586. iwl_alive_start(priv);
  2587. mutex_unlock(&priv->mutex);
  2588. }
  2589. static void iwl_bg_run_time_calib_work(struct work_struct *work)
  2590. {
  2591. struct iwl_priv *priv = container_of(work, struct iwl_priv,
  2592. run_time_calib_work);
  2593. mutex_lock(&priv->mutex);
  2594. if (test_bit(STATUS_EXIT_PENDING, &priv->status) ||
  2595. test_bit(STATUS_SCANNING, &priv->status)) {
  2596. mutex_unlock(&priv->mutex);
  2597. return;
  2598. }
  2599. if (priv->start_calib) {
  2600. if (iwl_bt_statistics(priv)) {
  2601. iwl_chain_noise_calibration(priv,
  2602. (void *)&priv->_agn.statistics_bt);
  2603. iwl_sensitivity_calibration(priv,
  2604. (void *)&priv->_agn.statistics_bt);
  2605. } else {
  2606. iwl_chain_noise_calibration(priv,
  2607. (void *)&priv->_agn.statistics);
  2608. iwl_sensitivity_calibration(priv,
  2609. (void *)&priv->_agn.statistics);
  2610. }
  2611. }
  2612. mutex_unlock(&priv->mutex);
  2613. }
  2614. static void iwl_bg_restart(struct work_struct *data)
  2615. {
  2616. struct iwl_priv *priv = container_of(data, struct iwl_priv, restart);
  2617. if (test_bit(STATUS_EXIT_PENDING, &priv->status))
  2618. return;
  2619. if (test_and_clear_bit(STATUS_FW_ERROR, &priv->status)) {
  2620. struct iwl_rxon_context *ctx;
  2621. bool bt_full_concurrent;
  2622. u8 bt_ci_compliance;
  2623. u8 bt_load;
  2624. u8 bt_status;
  2625. mutex_lock(&priv->mutex);
  2626. for_each_context(priv, ctx)
  2627. ctx->vif = NULL;
  2628. priv->is_open = 0;
  2629. /*
  2630. * __iwl_down() will clear the BT status variables,
  2631. * which is correct, but when we restart we really
  2632. * want to keep them so restore them afterwards.
  2633. *
  2634. * The restart process will later pick them up and
  2635. * re-configure the hw when we reconfigure the BT
  2636. * command.
  2637. */
  2638. bt_full_concurrent = priv->bt_full_concurrent;
  2639. bt_ci_compliance = priv->bt_ci_compliance;
  2640. bt_load = priv->bt_traffic_load;
  2641. bt_status = priv->bt_status;
  2642. __iwl_down(priv);
  2643. priv->bt_full_concurrent = bt_full_concurrent;
  2644. priv->bt_ci_compliance = bt_ci_compliance;
  2645. priv->bt_traffic_load = bt_load;
  2646. priv->bt_status = bt_status;
  2647. mutex_unlock(&priv->mutex);
  2648. iwl_cancel_deferred_work(priv);
  2649. ieee80211_restart_hw(priv->hw);
  2650. } else {
  2651. iwl_down(priv);
  2652. if (test_bit(STATUS_EXIT_PENDING, &priv->status))
  2653. return;
  2654. mutex_lock(&priv->mutex);
  2655. __iwl_up(priv);
  2656. mutex_unlock(&priv->mutex);
  2657. }
  2658. }
  2659. static void iwl_bg_rx_replenish(struct work_struct *data)
  2660. {
  2661. struct iwl_priv *priv =
  2662. container_of(data, struct iwl_priv, rx_replenish);
  2663. if (test_bit(STATUS_EXIT_PENDING, &priv->status))
  2664. return;
  2665. mutex_lock(&priv->mutex);
  2666. iwlagn_rx_replenish(priv);
  2667. mutex_unlock(&priv->mutex);
  2668. }
  2669. /*****************************************************************************
  2670. *
  2671. * mac80211 entry point functions
  2672. *
  2673. *****************************************************************************/
  2674. #define UCODE_READY_TIMEOUT (4 * HZ)
  2675. /*
  2676. * Not a mac80211 entry point function, but it fits in with all the
  2677. * other mac80211 functions grouped here.
  2678. */
  2679. static int iwl_mac_setup_register(struct iwl_priv *priv,
  2680. struct iwlagn_ucode_capabilities *capa)
  2681. {
  2682. int ret;
  2683. struct ieee80211_hw *hw = priv->hw;
  2684. struct iwl_rxon_context *ctx;
  2685. hw->rate_control_algorithm = "iwl-agn-rs";
  2686. /* Tell mac80211 our characteristics */
  2687. hw->flags = IEEE80211_HW_SIGNAL_DBM |
  2688. IEEE80211_HW_AMPDU_AGGREGATION |
  2689. IEEE80211_HW_NEED_DTIM_PERIOD |
  2690. IEEE80211_HW_SPECTRUM_MGMT |
  2691. IEEE80211_HW_REPORTS_TX_ACK_STATUS;
  2692. hw->max_tx_aggregation_subframes = LINK_QUAL_AGG_FRAME_LIMIT_DEF;
  2693. if (!priv->cfg->base_params->broken_powersave)
  2694. hw->flags |= IEEE80211_HW_SUPPORTS_PS |
  2695. IEEE80211_HW_SUPPORTS_DYNAMIC_PS;
  2696. if (priv->cfg->sku & IWL_SKU_N)
  2697. hw->flags |= IEEE80211_HW_SUPPORTS_DYNAMIC_SMPS |
  2698. IEEE80211_HW_SUPPORTS_STATIC_SMPS;
  2699. hw->sta_data_size = sizeof(struct iwl_station_priv);
  2700. hw->vif_data_size = sizeof(struct iwl_vif_priv);
  2701. for_each_context(priv, ctx) {
  2702. hw->wiphy->interface_modes |= ctx->interface_modes;
  2703. hw->wiphy->interface_modes |= ctx->exclusive_interface_modes;
  2704. }
  2705. hw->wiphy->max_remain_on_channel_duration = 1000;
  2706. hw->wiphy->flags |= WIPHY_FLAG_CUSTOM_REGULATORY |
  2707. WIPHY_FLAG_DISABLE_BEACON_HINTS |
  2708. WIPHY_FLAG_IBSS_RSN;
  2709. /*
  2710. * For now, disable PS by default because it affects
  2711. * RX performance significantly.
  2712. */
  2713. hw->wiphy->flags &= ~WIPHY_FLAG_PS_ON_BY_DEFAULT;
  2714. hw->wiphy->max_scan_ssids = PROBE_OPTION_MAX;
  2715. /* we create the 802.11 header and a zero-length SSID element */
  2716. hw->wiphy->max_scan_ie_len = capa->max_probe_length - 24 - 2;
  2717. /* Default value; 4 EDCA QOS priorities */
  2718. hw->queues = 4;
  2719. hw->max_listen_interval = IWL_CONN_MAX_LISTEN_INTERVAL;
  2720. if (priv->bands[IEEE80211_BAND_2GHZ].n_channels)
  2721. priv->hw->wiphy->bands[IEEE80211_BAND_2GHZ] =
  2722. &priv->bands[IEEE80211_BAND_2GHZ];
  2723. if (priv->bands[IEEE80211_BAND_5GHZ].n_channels)
  2724. priv->hw->wiphy->bands[IEEE80211_BAND_5GHZ] =
  2725. &priv->bands[IEEE80211_BAND_5GHZ];
  2726. iwl_leds_init(priv);
  2727. ret = ieee80211_register_hw(priv->hw);
  2728. if (ret) {
  2729. IWL_ERR(priv, "Failed to register hw (error %d)\n", ret);
  2730. return ret;
  2731. }
  2732. priv->mac80211_registered = 1;
  2733. return 0;
  2734. }
  2735. int iwlagn_mac_start(struct ieee80211_hw *hw)
  2736. {
  2737. struct iwl_priv *priv = hw->priv;
  2738. int ret;
  2739. IWL_DEBUG_MAC80211(priv, "enter\n");
  2740. /* we should be verifying the device is ready to be opened */
  2741. mutex_lock(&priv->mutex);
  2742. ret = __iwl_up(priv);
  2743. mutex_unlock(&priv->mutex);
  2744. if (ret)
  2745. return ret;
  2746. if (iwl_is_rfkill(priv))
  2747. goto out;
  2748. IWL_DEBUG_INFO(priv, "Start UP work done.\n");
  2749. /* Wait for START_ALIVE from Run Time ucode. Otherwise callbacks from
  2750. * mac80211 will not be run successfully. */
  2751. ret = wait_event_interruptible_timeout(priv->wait_command_queue,
  2752. test_bit(STATUS_READY, &priv->status),
  2753. UCODE_READY_TIMEOUT);
  2754. if (!ret) {
  2755. if (!test_bit(STATUS_READY, &priv->status)) {
  2756. IWL_ERR(priv, "START_ALIVE timeout after %dms.\n",
  2757. jiffies_to_msecs(UCODE_READY_TIMEOUT));
  2758. return -ETIMEDOUT;
  2759. }
  2760. }
  2761. iwlagn_led_enable(priv);
  2762. out:
  2763. priv->is_open = 1;
  2764. IWL_DEBUG_MAC80211(priv, "leave\n");
  2765. return 0;
  2766. }
  2767. void iwlagn_mac_stop(struct ieee80211_hw *hw)
  2768. {
  2769. struct iwl_priv *priv = hw->priv;
  2770. IWL_DEBUG_MAC80211(priv, "enter\n");
  2771. if (!priv->is_open)
  2772. return;
  2773. priv->is_open = 0;
  2774. iwl_down(priv);
  2775. flush_workqueue(priv->workqueue);
  2776. /* User space software may expect getting rfkill changes
  2777. * even if interface is down */
  2778. iwl_write32(priv, CSR_INT, 0xFFFFFFFF);
  2779. iwl_enable_rfkill_int(priv);
  2780. IWL_DEBUG_MAC80211(priv, "leave\n");
  2781. }
  2782. int iwlagn_mac_tx(struct ieee80211_hw *hw, struct sk_buff *skb)
  2783. {
  2784. struct iwl_priv *priv = hw->priv;
  2785. IWL_DEBUG_MACDUMP(priv, "enter\n");
  2786. IWL_DEBUG_TX(priv, "dev->xmit(%d bytes) at rate 0x%02x\n", skb->len,
  2787. ieee80211_get_tx_rate(hw, IEEE80211_SKB_CB(skb))->bitrate);
  2788. if (iwlagn_tx_skb(priv, skb))
  2789. dev_kfree_skb_any(skb);
  2790. IWL_DEBUG_MACDUMP(priv, "leave\n");
  2791. return NETDEV_TX_OK;
  2792. }
  2793. void iwlagn_mac_update_tkip_key(struct ieee80211_hw *hw,
  2794. struct ieee80211_vif *vif,
  2795. struct ieee80211_key_conf *keyconf,
  2796. struct ieee80211_sta *sta,
  2797. u32 iv32, u16 *phase1key)
  2798. {
  2799. struct iwl_priv *priv = hw->priv;
  2800. struct iwl_vif_priv *vif_priv = (void *)vif->drv_priv;
  2801. IWL_DEBUG_MAC80211(priv, "enter\n");
  2802. iwl_update_tkip_key(priv, vif_priv->ctx, keyconf, sta,
  2803. iv32, phase1key);
  2804. IWL_DEBUG_MAC80211(priv, "leave\n");
  2805. }
  2806. int iwlagn_mac_set_key(struct ieee80211_hw *hw, enum set_key_cmd cmd,
  2807. struct ieee80211_vif *vif, struct ieee80211_sta *sta,
  2808. struct ieee80211_key_conf *key)
  2809. {
  2810. struct iwl_priv *priv = hw->priv;
  2811. struct iwl_vif_priv *vif_priv = (void *)vif->drv_priv;
  2812. struct iwl_rxon_context *ctx = vif_priv->ctx;
  2813. int ret;
  2814. u8 sta_id;
  2815. bool is_default_wep_key = false;
  2816. IWL_DEBUG_MAC80211(priv, "enter\n");
  2817. if (priv->cfg->mod_params->sw_crypto) {
  2818. IWL_DEBUG_MAC80211(priv, "leave - hwcrypto disabled\n");
  2819. return -EOPNOTSUPP;
  2820. }
  2821. /*
  2822. * To support IBSS RSN, don't program group keys in IBSS, the
  2823. * hardware will then not attempt to decrypt the frames.
  2824. */
  2825. if (vif->type == NL80211_IFTYPE_ADHOC &&
  2826. !(key->flags & IEEE80211_KEY_FLAG_PAIRWISE))
  2827. return -EOPNOTSUPP;
  2828. sta_id = iwl_sta_id_or_broadcast(priv, vif_priv->ctx, sta);
  2829. if (sta_id == IWL_INVALID_STATION)
  2830. return -EINVAL;
  2831. mutex_lock(&priv->mutex);
  2832. iwl_scan_cancel_timeout(priv, 100);
  2833. /*
  2834. * If we are getting WEP group key and we didn't receive any key mapping
  2835. * so far, we are in legacy wep mode (group key only), otherwise we are
  2836. * in 1X mode.
  2837. * In legacy wep mode, we use another host command to the uCode.
  2838. */
  2839. if ((key->cipher == WLAN_CIPHER_SUITE_WEP40 ||
  2840. key->cipher == WLAN_CIPHER_SUITE_WEP104) &&
  2841. !sta) {
  2842. if (cmd == SET_KEY)
  2843. is_default_wep_key = !ctx->key_mapping_keys;
  2844. else
  2845. is_default_wep_key =
  2846. (key->hw_key_idx == HW_KEY_DEFAULT);
  2847. }
  2848. switch (cmd) {
  2849. case SET_KEY:
  2850. if (is_default_wep_key)
  2851. ret = iwl_set_default_wep_key(priv, vif_priv->ctx, key);
  2852. else
  2853. ret = iwl_set_dynamic_key(priv, vif_priv->ctx,
  2854. key, sta_id);
  2855. IWL_DEBUG_MAC80211(priv, "enable hwcrypto key\n");
  2856. break;
  2857. case DISABLE_KEY:
  2858. if (is_default_wep_key)
  2859. ret = iwl_remove_default_wep_key(priv, ctx, key);
  2860. else
  2861. ret = iwl_remove_dynamic_key(priv, ctx, key, sta_id);
  2862. IWL_DEBUG_MAC80211(priv, "disable hwcrypto key\n");
  2863. break;
  2864. default:
  2865. ret = -EINVAL;
  2866. }
  2867. mutex_unlock(&priv->mutex);
  2868. IWL_DEBUG_MAC80211(priv, "leave\n");
  2869. return ret;
  2870. }
  2871. int iwlagn_mac_ampdu_action(struct ieee80211_hw *hw,
  2872. struct ieee80211_vif *vif,
  2873. enum ieee80211_ampdu_mlme_action action,
  2874. struct ieee80211_sta *sta, u16 tid, u16 *ssn,
  2875. u8 buf_size)
  2876. {
  2877. struct iwl_priv *priv = hw->priv;
  2878. int ret = -EINVAL;
  2879. struct iwl_station_priv *sta_priv = (void *) sta->drv_priv;
  2880. IWL_DEBUG_HT(priv, "A-MPDU action on addr %pM tid %d\n",
  2881. sta->addr, tid);
  2882. if (!(priv->cfg->sku & IWL_SKU_N))
  2883. return -EACCES;
  2884. mutex_lock(&priv->mutex);
  2885. switch (action) {
  2886. case IEEE80211_AMPDU_RX_START:
  2887. IWL_DEBUG_HT(priv, "start Rx\n");
  2888. ret = iwl_sta_rx_agg_start(priv, sta, tid, *ssn);
  2889. break;
  2890. case IEEE80211_AMPDU_RX_STOP:
  2891. IWL_DEBUG_HT(priv, "stop Rx\n");
  2892. ret = iwl_sta_rx_agg_stop(priv, sta, tid);
  2893. if (test_bit(STATUS_EXIT_PENDING, &priv->status))
  2894. ret = 0;
  2895. break;
  2896. case IEEE80211_AMPDU_TX_START:
  2897. IWL_DEBUG_HT(priv, "start Tx\n");
  2898. ret = iwlagn_tx_agg_start(priv, vif, sta, tid, ssn);
  2899. if (ret == 0) {
  2900. priv->_agn.agg_tids_count++;
  2901. IWL_DEBUG_HT(priv, "priv->_agn.agg_tids_count = %u\n",
  2902. priv->_agn.agg_tids_count);
  2903. }
  2904. break;
  2905. case IEEE80211_AMPDU_TX_STOP:
  2906. IWL_DEBUG_HT(priv, "stop Tx\n");
  2907. ret = iwlagn_tx_agg_stop(priv, vif, sta, tid);
  2908. if ((ret == 0) && (priv->_agn.agg_tids_count > 0)) {
  2909. priv->_agn.agg_tids_count--;
  2910. IWL_DEBUG_HT(priv, "priv->_agn.agg_tids_count = %u\n",
  2911. priv->_agn.agg_tids_count);
  2912. }
  2913. if (test_bit(STATUS_EXIT_PENDING, &priv->status))
  2914. ret = 0;
  2915. if (priv->cfg->ht_params &&
  2916. priv->cfg->ht_params->use_rts_for_aggregation) {
  2917. struct iwl_station_priv *sta_priv =
  2918. (void *) sta->drv_priv;
  2919. /*
  2920. * switch off RTS/CTS if it was previously enabled
  2921. */
  2922. sta_priv->lq_sta.lq.general_params.flags &=
  2923. ~LINK_QUAL_FLAGS_SET_STA_TLC_RTS_MSK;
  2924. iwl_send_lq_cmd(priv, iwl_rxon_ctx_from_vif(vif),
  2925. &sta_priv->lq_sta.lq, CMD_ASYNC, false);
  2926. }
  2927. break;
  2928. case IEEE80211_AMPDU_TX_OPERATIONAL:
  2929. /*
  2930. * If the limit is 0, then it wasn't initialised yet,
  2931. * use the default. We can do that since we take the
  2932. * minimum below, and we don't want to go above our
  2933. * default due to hardware restrictions.
  2934. */
  2935. if (sta_priv->max_agg_bufsize == 0)
  2936. sta_priv->max_agg_bufsize =
  2937. LINK_QUAL_AGG_FRAME_LIMIT_DEF;
  2938. /*
  2939. * Even though in theory the peer could have different
  2940. * aggregation reorder buffer sizes for different sessions,
  2941. * our ucode doesn't allow for that and has a global limit
  2942. * for each station. Therefore, use the minimum of all the
  2943. * aggregation sessions and our default value.
  2944. */
  2945. sta_priv->max_agg_bufsize =
  2946. min(sta_priv->max_agg_bufsize, buf_size);
  2947. if (priv->cfg->ht_params &&
  2948. priv->cfg->ht_params->use_rts_for_aggregation) {
  2949. /*
  2950. * switch to RTS/CTS if it is the prefer protection
  2951. * method for HT traffic
  2952. */
  2953. sta_priv->lq_sta.lq.general_params.flags |=
  2954. LINK_QUAL_FLAGS_SET_STA_TLC_RTS_MSK;
  2955. }
  2956. sta_priv->lq_sta.lq.agg_params.agg_frame_cnt_limit =
  2957. sta_priv->max_agg_bufsize;
  2958. iwl_send_lq_cmd(priv, iwl_rxon_ctx_from_vif(vif),
  2959. &sta_priv->lq_sta.lq, CMD_ASYNC, false);
  2960. ret = 0;
  2961. break;
  2962. }
  2963. mutex_unlock(&priv->mutex);
  2964. return ret;
  2965. }
  2966. int iwlagn_mac_sta_add(struct ieee80211_hw *hw,
  2967. struct ieee80211_vif *vif,
  2968. struct ieee80211_sta *sta)
  2969. {
  2970. struct iwl_priv *priv = hw->priv;
  2971. struct iwl_station_priv *sta_priv = (void *)sta->drv_priv;
  2972. struct iwl_vif_priv *vif_priv = (void *)vif->drv_priv;
  2973. bool is_ap = vif->type == NL80211_IFTYPE_STATION;
  2974. int ret;
  2975. u8 sta_id;
  2976. IWL_DEBUG_INFO(priv, "received request to add station %pM\n",
  2977. sta->addr);
  2978. mutex_lock(&priv->mutex);
  2979. IWL_DEBUG_INFO(priv, "proceeding to add station %pM\n",
  2980. sta->addr);
  2981. sta_priv->common.sta_id = IWL_INVALID_STATION;
  2982. atomic_set(&sta_priv->pending_frames, 0);
  2983. if (vif->type == NL80211_IFTYPE_AP)
  2984. sta_priv->client = true;
  2985. ret = iwl_add_station_common(priv, vif_priv->ctx, sta->addr,
  2986. is_ap, sta, &sta_id);
  2987. if (ret) {
  2988. IWL_ERR(priv, "Unable to add station %pM (%d)\n",
  2989. sta->addr, ret);
  2990. /* Should we return success if return code is EEXIST ? */
  2991. mutex_unlock(&priv->mutex);
  2992. return ret;
  2993. }
  2994. sta_priv->common.sta_id = sta_id;
  2995. /* Initialize rate scaling */
  2996. IWL_DEBUG_INFO(priv, "Initializing rate scaling for station %pM\n",
  2997. sta->addr);
  2998. iwl_rs_rate_init(priv, sta, sta_id);
  2999. mutex_unlock(&priv->mutex);
  3000. return 0;
  3001. }
  3002. void iwlagn_mac_channel_switch(struct ieee80211_hw *hw,
  3003. struct ieee80211_channel_switch *ch_switch)
  3004. {
  3005. struct iwl_priv *priv = hw->priv;
  3006. const struct iwl_channel_info *ch_info;
  3007. struct ieee80211_conf *conf = &hw->conf;
  3008. struct ieee80211_channel *channel = ch_switch->channel;
  3009. struct iwl_ht_config *ht_conf = &priv->current_ht_config;
  3010. /*
  3011. * MULTI-FIXME
  3012. * When we add support for multiple interfaces, we need to
  3013. * revisit this. The channel switch command in the device
  3014. * only affects the BSS context, but what does that really
  3015. * mean? And what if we get a CSA on the second interface?
  3016. * This needs a lot of work.
  3017. */
  3018. struct iwl_rxon_context *ctx = &priv->contexts[IWL_RXON_CTX_BSS];
  3019. u16 ch;
  3020. unsigned long flags = 0;
  3021. IWL_DEBUG_MAC80211(priv, "enter\n");
  3022. if (iwl_is_rfkill(priv))
  3023. goto out_exit;
  3024. if (test_bit(STATUS_EXIT_PENDING, &priv->status) ||
  3025. test_bit(STATUS_SCANNING, &priv->status))
  3026. goto out_exit;
  3027. if (!iwl_is_associated_ctx(ctx))
  3028. goto out_exit;
  3029. /* channel switch in progress */
  3030. if (priv->switch_rxon.switch_in_progress == true)
  3031. goto out_exit;
  3032. mutex_lock(&priv->mutex);
  3033. if (priv->cfg->ops->lib->set_channel_switch) {
  3034. ch = channel->hw_value;
  3035. if (le16_to_cpu(ctx->active.channel) != ch) {
  3036. ch_info = iwl_get_channel_info(priv,
  3037. channel->band,
  3038. ch);
  3039. if (!is_channel_valid(ch_info)) {
  3040. IWL_DEBUG_MAC80211(priv, "invalid channel\n");
  3041. goto out;
  3042. }
  3043. spin_lock_irqsave(&priv->lock, flags);
  3044. priv->current_ht_config.smps = conf->smps_mode;
  3045. /* Configure HT40 channels */
  3046. ctx->ht.enabled = conf_is_ht(conf);
  3047. if (ctx->ht.enabled) {
  3048. if (conf_is_ht40_minus(conf)) {
  3049. ctx->ht.extension_chan_offset =
  3050. IEEE80211_HT_PARAM_CHA_SEC_BELOW;
  3051. ctx->ht.is_40mhz = true;
  3052. } else if (conf_is_ht40_plus(conf)) {
  3053. ctx->ht.extension_chan_offset =
  3054. IEEE80211_HT_PARAM_CHA_SEC_ABOVE;
  3055. ctx->ht.is_40mhz = true;
  3056. } else {
  3057. ctx->ht.extension_chan_offset =
  3058. IEEE80211_HT_PARAM_CHA_SEC_NONE;
  3059. ctx->ht.is_40mhz = false;
  3060. }
  3061. } else
  3062. ctx->ht.is_40mhz = false;
  3063. if ((le16_to_cpu(ctx->staging.channel) != ch))
  3064. ctx->staging.flags = 0;
  3065. iwl_set_rxon_channel(priv, channel, ctx);
  3066. iwl_set_rxon_ht(priv, ht_conf);
  3067. iwl_set_flags_for_band(priv, ctx, channel->band,
  3068. ctx->vif);
  3069. spin_unlock_irqrestore(&priv->lock, flags);
  3070. iwl_set_rate(priv);
  3071. /*
  3072. * at this point, staging_rxon has the
  3073. * configuration for channel switch
  3074. */
  3075. if (priv->cfg->ops->lib->set_channel_switch(priv,
  3076. ch_switch))
  3077. priv->switch_rxon.switch_in_progress = false;
  3078. }
  3079. }
  3080. out:
  3081. mutex_unlock(&priv->mutex);
  3082. out_exit:
  3083. if (!priv->switch_rxon.switch_in_progress)
  3084. ieee80211_chswitch_done(ctx->vif, false);
  3085. IWL_DEBUG_MAC80211(priv, "leave\n");
  3086. }
  3087. void iwlagn_configure_filter(struct ieee80211_hw *hw,
  3088. unsigned int changed_flags,
  3089. unsigned int *total_flags,
  3090. u64 multicast)
  3091. {
  3092. struct iwl_priv *priv = hw->priv;
  3093. __le32 filter_or = 0, filter_nand = 0;
  3094. struct iwl_rxon_context *ctx;
  3095. #define CHK(test, flag) do { \
  3096. if (*total_flags & (test)) \
  3097. filter_or |= (flag); \
  3098. else \
  3099. filter_nand |= (flag); \
  3100. } while (0)
  3101. IWL_DEBUG_MAC80211(priv, "Enter: changed: 0x%x, total: 0x%x\n",
  3102. changed_flags, *total_flags);
  3103. CHK(FIF_OTHER_BSS | FIF_PROMISC_IN_BSS, RXON_FILTER_PROMISC_MSK);
  3104. /* Setting _just_ RXON_FILTER_CTL2HOST_MSK causes FH errors */
  3105. CHK(FIF_CONTROL, RXON_FILTER_CTL2HOST_MSK | RXON_FILTER_PROMISC_MSK);
  3106. CHK(FIF_BCN_PRBRESP_PROMISC, RXON_FILTER_BCON_AWARE_MSK);
  3107. #undef CHK
  3108. mutex_lock(&priv->mutex);
  3109. for_each_context(priv, ctx) {
  3110. ctx->staging.filter_flags &= ~filter_nand;
  3111. ctx->staging.filter_flags |= filter_or;
  3112. /*
  3113. * Not committing directly because hardware can perform a scan,
  3114. * but we'll eventually commit the filter flags change anyway.
  3115. */
  3116. }
  3117. mutex_unlock(&priv->mutex);
  3118. /*
  3119. * Receiving all multicast frames is always enabled by the
  3120. * default flags setup in iwl_connection_init_rx_config()
  3121. * since we currently do not support programming multicast
  3122. * filters into the device.
  3123. */
  3124. *total_flags &= FIF_OTHER_BSS | FIF_ALLMULTI | FIF_PROMISC_IN_BSS |
  3125. FIF_BCN_PRBRESP_PROMISC | FIF_CONTROL;
  3126. }
  3127. void iwlagn_mac_flush(struct ieee80211_hw *hw, bool drop)
  3128. {
  3129. struct iwl_priv *priv = hw->priv;
  3130. mutex_lock(&priv->mutex);
  3131. IWL_DEBUG_MAC80211(priv, "enter\n");
  3132. /* do not support "flush" */
  3133. if (!priv->cfg->ops->lib->txfifo_flush)
  3134. goto done;
  3135. if (test_bit(STATUS_EXIT_PENDING, &priv->status)) {
  3136. IWL_DEBUG_TX(priv, "Aborting flush due to device shutdown\n");
  3137. goto done;
  3138. }
  3139. if (iwl_is_rfkill(priv)) {
  3140. IWL_DEBUG_TX(priv, "Aborting flush due to RF Kill\n");
  3141. goto done;
  3142. }
  3143. /*
  3144. * mac80211 will not push any more frames for transmit
  3145. * until the flush is completed
  3146. */
  3147. if (drop) {
  3148. IWL_DEBUG_MAC80211(priv, "send flush command\n");
  3149. if (priv->cfg->ops->lib->txfifo_flush(priv, IWL_DROP_ALL)) {
  3150. IWL_ERR(priv, "flush request fail\n");
  3151. goto done;
  3152. }
  3153. }
  3154. IWL_DEBUG_MAC80211(priv, "wait transmit/flush all frames\n");
  3155. iwlagn_wait_tx_queue_empty(priv);
  3156. done:
  3157. mutex_unlock(&priv->mutex);
  3158. IWL_DEBUG_MAC80211(priv, "leave\n");
  3159. }
  3160. static void iwlagn_disable_roc(struct iwl_priv *priv)
  3161. {
  3162. struct iwl_rxon_context *ctx = &priv->contexts[IWL_RXON_CTX_PAN];
  3163. struct ieee80211_channel *chan = ACCESS_ONCE(priv->hw->conf.channel);
  3164. lockdep_assert_held(&priv->mutex);
  3165. if (!ctx->is_active)
  3166. return;
  3167. ctx->staging.dev_type = RXON_DEV_TYPE_2STA;
  3168. ctx->staging.filter_flags &= ~RXON_FILTER_ASSOC_MSK;
  3169. iwl_set_rxon_channel(priv, chan, ctx);
  3170. iwl_set_flags_for_band(priv, ctx, chan->band, NULL);
  3171. priv->_agn.hw_roc_channel = NULL;
  3172. iwlcore_commit_rxon(priv, ctx);
  3173. ctx->is_active = false;
  3174. }
  3175. static void iwlagn_bg_roc_done(struct work_struct *work)
  3176. {
  3177. struct iwl_priv *priv = container_of(work, struct iwl_priv,
  3178. _agn.hw_roc_work.work);
  3179. mutex_lock(&priv->mutex);
  3180. ieee80211_remain_on_channel_expired(priv->hw);
  3181. iwlagn_disable_roc(priv);
  3182. mutex_unlock(&priv->mutex);
  3183. }
  3184. #ifdef CONFIG_IWL5000
  3185. static int iwl_mac_remain_on_channel(struct ieee80211_hw *hw,
  3186. struct ieee80211_channel *channel,
  3187. enum nl80211_channel_type channel_type,
  3188. int duration)
  3189. {
  3190. struct iwl_priv *priv = hw->priv;
  3191. int err = 0;
  3192. if (!(priv->valid_contexts & BIT(IWL_RXON_CTX_PAN)))
  3193. return -EOPNOTSUPP;
  3194. if (!(priv->contexts[IWL_RXON_CTX_PAN].interface_modes &
  3195. BIT(NL80211_IFTYPE_P2P_CLIENT)))
  3196. return -EOPNOTSUPP;
  3197. mutex_lock(&priv->mutex);
  3198. if (priv->contexts[IWL_RXON_CTX_PAN].is_active ||
  3199. test_bit(STATUS_SCAN_HW, &priv->status)) {
  3200. err = -EBUSY;
  3201. goto out;
  3202. }
  3203. priv->contexts[IWL_RXON_CTX_PAN].is_active = true;
  3204. priv->_agn.hw_roc_channel = channel;
  3205. priv->_agn.hw_roc_chantype = channel_type;
  3206. priv->_agn.hw_roc_duration = DIV_ROUND_UP(duration * 1000, 1024);
  3207. iwlcore_commit_rxon(priv, &priv->contexts[IWL_RXON_CTX_PAN]);
  3208. queue_delayed_work(priv->workqueue, &priv->_agn.hw_roc_work,
  3209. msecs_to_jiffies(duration + 20));
  3210. msleep(IWL_MIN_SLOT_TIME); /* TU is almost ms */
  3211. ieee80211_ready_on_channel(priv->hw);
  3212. out:
  3213. mutex_unlock(&priv->mutex);
  3214. return err;
  3215. }
  3216. static int iwl_mac_cancel_remain_on_channel(struct ieee80211_hw *hw)
  3217. {
  3218. struct iwl_priv *priv = hw->priv;
  3219. if (!(priv->valid_contexts & BIT(IWL_RXON_CTX_PAN)))
  3220. return -EOPNOTSUPP;
  3221. cancel_delayed_work_sync(&priv->_agn.hw_roc_work);
  3222. mutex_lock(&priv->mutex);
  3223. iwlagn_disable_roc(priv);
  3224. mutex_unlock(&priv->mutex);
  3225. return 0;
  3226. }
  3227. #endif
  3228. /*****************************************************************************
  3229. *
  3230. * driver setup and teardown
  3231. *
  3232. *****************************************************************************/
  3233. static void iwl_setup_deferred_work(struct iwl_priv *priv)
  3234. {
  3235. priv->workqueue = create_singlethread_workqueue(DRV_NAME);
  3236. init_waitqueue_head(&priv->wait_command_queue);
  3237. INIT_WORK(&priv->restart, iwl_bg_restart);
  3238. INIT_WORK(&priv->rx_replenish, iwl_bg_rx_replenish);
  3239. INIT_WORK(&priv->beacon_update, iwl_bg_beacon_update);
  3240. INIT_WORK(&priv->run_time_calib_work, iwl_bg_run_time_calib_work);
  3241. INIT_WORK(&priv->tx_flush, iwl_bg_tx_flush);
  3242. INIT_WORK(&priv->bt_full_concurrency, iwl_bg_bt_full_concurrency);
  3243. INIT_WORK(&priv->bt_runtime_config, iwl_bg_bt_runtime_config);
  3244. INIT_DELAYED_WORK(&priv->init_alive_start, iwl_bg_init_alive_start);
  3245. INIT_DELAYED_WORK(&priv->alive_start, iwl_bg_alive_start);
  3246. INIT_DELAYED_WORK(&priv->_agn.hw_roc_work, iwlagn_bg_roc_done);
  3247. iwl_setup_scan_deferred_work(priv);
  3248. if (priv->cfg->ops->lib->setup_deferred_work)
  3249. priv->cfg->ops->lib->setup_deferred_work(priv);
  3250. init_timer(&priv->statistics_periodic);
  3251. priv->statistics_periodic.data = (unsigned long)priv;
  3252. priv->statistics_periodic.function = iwl_bg_statistics_periodic;
  3253. init_timer(&priv->ucode_trace);
  3254. priv->ucode_trace.data = (unsigned long)priv;
  3255. priv->ucode_trace.function = iwl_bg_ucode_trace;
  3256. init_timer(&priv->watchdog);
  3257. priv->watchdog.data = (unsigned long)priv;
  3258. priv->watchdog.function = iwl_bg_watchdog;
  3259. if (!priv->cfg->base_params->use_isr_legacy)
  3260. tasklet_init(&priv->irq_tasklet, (void (*)(unsigned long))
  3261. iwl_irq_tasklet, (unsigned long)priv);
  3262. else
  3263. tasklet_init(&priv->irq_tasklet, (void (*)(unsigned long))
  3264. iwl_irq_tasklet_legacy, (unsigned long)priv);
  3265. }
  3266. static void iwl_cancel_deferred_work(struct iwl_priv *priv)
  3267. {
  3268. if (priv->cfg->ops->lib->cancel_deferred_work)
  3269. priv->cfg->ops->lib->cancel_deferred_work(priv);
  3270. cancel_delayed_work_sync(&priv->init_alive_start);
  3271. cancel_delayed_work(&priv->alive_start);
  3272. cancel_work_sync(&priv->run_time_calib_work);
  3273. cancel_work_sync(&priv->beacon_update);
  3274. iwl_cancel_scan_deferred_work(priv);
  3275. cancel_work_sync(&priv->bt_full_concurrency);
  3276. cancel_work_sync(&priv->bt_runtime_config);
  3277. del_timer_sync(&priv->statistics_periodic);
  3278. del_timer_sync(&priv->ucode_trace);
  3279. }
  3280. static void iwl_init_hw_rates(struct iwl_priv *priv,
  3281. struct ieee80211_rate *rates)
  3282. {
  3283. int i;
  3284. for (i = 0; i < IWL_RATE_COUNT_LEGACY; i++) {
  3285. rates[i].bitrate = iwl_rates[i].ieee * 5;
  3286. rates[i].hw_value = i; /* Rate scaling will work on indexes */
  3287. rates[i].hw_value_short = i;
  3288. rates[i].flags = 0;
  3289. if ((i >= IWL_FIRST_CCK_RATE) && (i <= IWL_LAST_CCK_RATE)) {
  3290. /*
  3291. * If CCK != 1M then set short preamble rate flag.
  3292. */
  3293. rates[i].flags |=
  3294. (iwl_rates[i].plcp == IWL_RATE_1M_PLCP) ?
  3295. 0 : IEEE80211_RATE_SHORT_PREAMBLE;
  3296. }
  3297. }
  3298. }
  3299. static int iwl_init_drv(struct iwl_priv *priv)
  3300. {
  3301. int ret;
  3302. spin_lock_init(&priv->sta_lock);
  3303. spin_lock_init(&priv->hcmd_lock);
  3304. INIT_LIST_HEAD(&priv->free_frames);
  3305. mutex_init(&priv->mutex);
  3306. mutex_init(&priv->sync_cmd_mutex);
  3307. priv->ieee_channels = NULL;
  3308. priv->ieee_rates = NULL;
  3309. priv->band = IEEE80211_BAND_2GHZ;
  3310. priv->iw_mode = NL80211_IFTYPE_STATION;
  3311. priv->current_ht_config.smps = IEEE80211_SMPS_STATIC;
  3312. priv->missed_beacon_threshold = IWL_MISSED_BEACON_THRESHOLD_DEF;
  3313. priv->_agn.agg_tids_count = 0;
  3314. /* initialize force reset */
  3315. priv->force_reset[IWL_RF_RESET].reset_duration =
  3316. IWL_DELAY_NEXT_FORCE_RF_RESET;
  3317. priv->force_reset[IWL_FW_RESET].reset_duration =
  3318. IWL_DELAY_NEXT_FORCE_FW_RELOAD;
  3319. /* Choose which receivers/antennas to use */
  3320. if (priv->cfg->ops->hcmd->set_rxon_chain)
  3321. priv->cfg->ops->hcmd->set_rxon_chain(priv,
  3322. &priv->contexts[IWL_RXON_CTX_BSS]);
  3323. iwl_init_scan_params(priv);
  3324. /* init bt coex */
  3325. if (priv->cfg->bt_params &&
  3326. priv->cfg->bt_params->advanced_bt_coexist) {
  3327. priv->kill_ack_mask = IWLAGN_BT_KILL_ACK_MASK_DEFAULT;
  3328. priv->kill_cts_mask = IWLAGN_BT_KILL_CTS_MASK_DEFAULT;
  3329. priv->bt_valid = IWLAGN_BT_ALL_VALID_MSK;
  3330. priv->bt_on_thresh = BT_ON_THRESHOLD_DEF;
  3331. priv->bt_duration = BT_DURATION_LIMIT_DEF;
  3332. priv->dynamic_frag_thresh = BT_FRAG_THRESHOLD_DEF;
  3333. }
  3334. /* Set the tx_power_user_lmt to the lowest power level
  3335. * this value will get overwritten by channel max power avg
  3336. * from eeprom */
  3337. priv->tx_power_user_lmt = IWLAGN_TX_POWER_TARGET_POWER_MIN;
  3338. priv->tx_power_next = IWLAGN_TX_POWER_TARGET_POWER_MIN;
  3339. ret = iwl_init_channel_map(priv);
  3340. if (ret) {
  3341. IWL_ERR(priv, "initializing regulatory failed: %d\n", ret);
  3342. goto err;
  3343. }
  3344. ret = iwlcore_init_geos(priv);
  3345. if (ret) {
  3346. IWL_ERR(priv, "initializing geos failed: %d\n", ret);
  3347. goto err_free_channel_map;
  3348. }
  3349. iwl_init_hw_rates(priv, priv->ieee_rates);
  3350. return 0;
  3351. err_free_channel_map:
  3352. iwl_free_channel_map(priv);
  3353. err:
  3354. return ret;
  3355. }
  3356. static void iwl_uninit_drv(struct iwl_priv *priv)
  3357. {
  3358. iwl_calib_free_results(priv);
  3359. iwlcore_free_geos(priv);
  3360. iwl_free_channel_map(priv);
  3361. kfree(priv->scan_cmd);
  3362. }
  3363. #ifdef CONFIG_IWL5000
  3364. struct ieee80211_ops iwlagn_hw_ops = {
  3365. .tx = iwlagn_mac_tx,
  3366. .start = iwlagn_mac_start,
  3367. .stop = iwlagn_mac_stop,
  3368. .add_interface = iwl_mac_add_interface,
  3369. .remove_interface = iwl_mac_remove_interface,
  3370. .change_interface = iwl_mac_change_interface,
  3371. .config = iwlagn_mac_config,
  3372. .configure_filter = iwlagn_configure_filter,
  3373. .set_key = iwlagn_mac_set_key,
  3374. .update_tkip_key = iwlagn_mac_update_tkip_key,
  3375. .conf_tx = iwl_mac_conf_tx,
  3376. .bss_info_changed = iwlagn_bss_info_changed,
  3377. .ampdu_action = iwlagn_mac_ampdu_action,
  3378. .hw_scan = iwl_mac_hw_scan,
  3379. .sta_notify = iwlagn_mac_sta_notify,
  3380. .sta_add = iwlagn_mac_sta_add,
  3381. .sta_remove = iwl_mac_sta_remove,
  3382. .channel_switch = iwlagn_mac_channel_switch,
  3383. .flush = iwlagn_mac_flush,
  3384. .tx_last_beacon = iwl_mac_tx_last_beacon,
  3385. .remain_on_channel = iwl_mac_remain_on_channel,
  3386. .cancel_remain_on_channel = iwl_mac_cancel_remain_on_channel,
  3387. };
  3388. #endif
  3389. static void iwl_hw_detect(struct iwl_priv *priv)
  3390. {
  3391. priv->hw_rev = _iwl_read32(priv, CSR_HW_REV);
  3392. priv->hw_wa_rev = _iwl_read32(priv, CSR_HW_REV_WA_REG);
  3393. priv->rev_id = priv->pci_dev->revision;
  3394. IWL_DEBUG_INFO(priv, "HW Revision ID = 0x%X\n", priv->rev_id);
  3395. }
  3396. static int iwl_set_hw_params(struct iwl_priv *priv)
  3397. {
  3398. priv->hw_params.max_rxq_size = RX_QUEUE_SIZE;
  3399. priv->hw_params.max_rxq_log = RX_QUEUE_SIZE_LOG;
  3400. if (priv->cfg->mod_params->amsdu_size_8K)
  3401. priv->hw_params.rx_page_order = get_order(IWL_RX_BUF_SIZE_8K);
  3402. else
  3403. priv->hw_params.rx_page_order = get_order(IWL_RX_BUF_SIZE_4K);
  3404. priv->hw_params.max_beacon_itrvl = IWL_MAX_UCODE_BEACON_INTERVAL;
  3405. if (priv->cfg->mod_params->disable_11n)
  3406. priv->cfg->sku &= ~IWL_SKU_N;
  3407. /* Device-specific setup */
  3408. return priv->cfg->ops->lib->set_hw_params(priv);
  3409. }
  3410. static const u8 iwlagn_bss_ac_to_fifo[] = {
  3411. IWL_TX_FIFO_VO,
  3412. IWL_TX_FIFO_VI,
  3413. IWL_TX_FIFO_BE,
  3414. IWL_TX_FIFO_BK,
  3415. };
  3416. static const u8 iwlagn_bss_ac_to_queue[] = {
  3417. 0, 1, 2, 3,
  3418. };
  3419. static const u8 iwlagn_pan_ac_to_fifo[] = {
  3420. IWL_TX_FIFO_VO_IPAN,
  3421. IWL_TX_FIFO_VI_IPAN,
  3422. IWL_TX_FIFO_BE_IPAN,
  3423. IWL_TX_FIFO_BK_IPAN,
  3424. };
  3425. static const u8 iwlagn_pan_ac_to_queue[] = {
  3426. 7, 6, 5, 4,
  3427. };
  3428. static int iwl_pci_probe(struct pci_dev *pdev, const struct pci_device_id *ent)
  3429. {
  3430. int err = 0, i;
  3431. struct iwl_priv *priv;
  3432. struct ieee80211_hw *hw;
  3433. struct iwl_cfg *cfg = (struct iwl_cfg *)(ent->driver_data);
  3434. unsigned long flags;
  3435. u16 pci_cmd, num_mac;
  3436. /************************
  3437. * 1. Allocating HW data
  3438. ************************/
  3439. /* Disabling hardware scan means that mac80211 will perform scans
  3440. * "the hard way", rather than using device's scan. */
  3441. if (cfg->mod_params->disable_hw_scan) {
  3442. dev_printk(KERN_DEBUG, &(pdev->dev),
  3443. "sw scan support is deprecated\n");
  3444. #ifdef CONFIG_IWL5000
  3445. iwlagn_hw_ops.hw_scan = NULL;
  3446. #endif
  3447. #ifdef CONFIG_IWL4965
  3448. iwl4965_hw_ops.hw_scan = NULL;
  3449. #endif
  3450. }
  3451. hw = iwl_alloc_all(cfg);
  3452. if (!hw) {
  3453. err = -ENOMEM;
  3454. goto out;
  3455. }
  3456. priv = hw->priv;
  3457. /* At this point both hw and priv are allocated. */
  3458. /*
  3459. * The default context is always valid,
  3460. * more may be discovered when firmware
  3461. * is loaded.
  3462. */
  3463. priv->valid_contexts = BIT(IWL_RXON_CTX_BSS);
  3464. for (i = 0; i < NUM_IWL_RXON_CTX; i++)
  3465. priv->contexts[i].ctxid = i;
  3466. priv->contexts[IWL_RXON_CTX_BSS].always_active = true;
  3467. priv->contexts[IWL_RXON_CTX_BSS].is_active = true;
  3468. priv->contexts[IWL_RXON_CTX_BSS].rxon_cmd = REPLY_RXON;
  3469. priv->contexts[IWL_RXON_CTX_BSS].rxon_timing_cmd = REPLY_RXON_TIMING;
  3470. priv->contexts[IWL_RXON_CTX_BSS].rxon_assoc_cmd = REPLY_RXON_ASSOC;
  3471. priv->contexts[IWL_RXON_CTX_BSS].qos_cmd = REPLY_QOS_PARAM;
  3472. priv->contexts[IWL_RXON_CTX_BSS].ap_sta_id = IWL_AP_ID;
  3473. priv->contexts[IWL_RXON_CTX_BSS].wep_key_cmd = REPLY_WEPKEY;
  3474. priv->contexts[IWL_RXON_CTX_BSS].ac_to_fifo = iwlagn_bss_ac_to_fifo;
  3475. priv->contexts[IWL_RXON_CTX_BSS].ac_to_queue = iwlagn_bss_ac_to_queue;
  3476. priv->contexts[IWL_RXON_CTX_BSS].exclusive_interface_modes =
  3477. BIT(NL80211_IFTYPE_ADHOC);
  3478. priv->contexts[IWL_RXON_CTX_BSS].interface_modes =
  3479. BIT(NL80211_IFTYPE_STATION);
  3480. priv->contexts[IWL_RXON_CTX_BSS].ap_devtype = RXON_DEV_TYPE_AP;
  3481. priv->contexts[IWL_RXON_CTX_BSS].ibss_devtype = RXON_DEV_TYPE_IBSS;
  3482. priv->contexts[IWL_RXON_CTX_BSS].station_devtype = RXON_DEV_TYPE_ESS;
  3483. priv->contexts[IWL_RXON_CTX_BSS].unused_devtype = RXON_DEV_TYPE_ESS;
  3484. priv->contexts[IWL_RXON_CTX_PAN].rxon_cmd = REPLY_WIPAN_RXON;
  3485. priv->contexts[IWL_RXON_CTX_PAN].rxon_timing_cmd = REPLY_WIPAN_RXON_TIMING;
  3486. priv->contexts[IWL_RXON_CTX_PAN].rxon_assoc_cmd = REPLY_WIPAN_RXON_ASSOC;
  3487. priv->contexts[IWL_RXON_CTX_PAN].qos_cmd = REPLY_WIPAN_QOS_PARAM;
  3488. priv->contexts[IWL_RXON_CTX_PAN].ap_sta_id = IWL_AP_ID_PAN;
  3489. priv->contexts[IWL_RXON_CTX_PAN].wep_key_cmd = REPLY_WIPAN_WEPKEY;
  3490. priv->contexts[IWL_RXON_CTX_PAN].bcast_sta_id = IWLAGN_PAN_BCAST_ID;
  3491. priv->contexts[IWL_RXON_CTX_PAN].station_flags = STA_FLG_PAN_STATION;
  3492. priv->contexts[IWL_RXON_CTX_PAN].ac_to_fifo = iwlagn_pan_ac_to_fifo;
  3493. priv->contexts[IWL_RXON_CTX_PAN].ac_to_queue = iwlagn_pan_ac_to_queue;
  3494. priv->contexts[IWL_RXON_CTX_PAN].mcast_queue = IWL_IPAN_MCAST_QUEUE;
  3495. priv->contexts[IWL_RXON_CTX_PAN].interface_modes =
  3496. BIT(NL80211_IFTYPE_STATION) | BIT(NL80211_IFTYPE_AP);
  3497. #ifdef CONFIG_IWL_P2P
  3498. priv->contexts[IWL_RXON_CTX_PAN].interface_modes |=
  3499. BIT(NL80211_IFTYPE_P2P_CLIENT) | BIT(NL80211_IFTYPE_P2P_GO);
  3500. #endif
  3501. priv->contexts[IWL_RXON_CTX_PAN].ap_devtype = RXON_DEV_TYPE_CP;
  3502. priv->contexts[IWL_RXON_CTX_PAN].station_devtype = RXON_DEV_TYPE_2STA;
  3503. priv->contexts[IWL_RXON_CTX_PAN].unused_devtype = RXON_DEV_TYPE_P2P;
  3504. BUILD_BUG_ON(NUM_IWL_RXON_CTX != 2);
  3505. SET_IEEE80211_DEV(hw, &pdev->dev);
  3506. IWL_DEBUG_INFO(priv, "*** LOAD DRIVER ***\n");
  3507. priv->cfg = cfg;
  3508. priv->pci_dev = pdev;
  3509. priv->inta_mask = CSR_INI_SET_MASK;
  3510. /* is antenna coupling more than 35dB ? */
  3511. priv->bt_ant_couple_ok =
  3512. (iwlagn_ant_coupling > IWL_BT_ANTENNA_COUPLING_THRESHOLD) ?
  3513. true : false;
  3514. /* enable/disable bt channel inhibition */
  3515. priv->bt_ch_announce = iwlagn_bt_ch_announce;
  3516. IWL_DEBUG_INFO(priv, "BT channel inhibition is %s\n",
  3517. (priv->bt_ch_announce) ? "On" : "Off");
  3518. if (iwl_alloc_traffic_mem(priv))
  3519. IWL_ERR(priv, "Not enough memory to generate traffic log\n");
  3520. /**************************
  3521. * 2. Initializing PCI bus
  3522. **************************/
  3523. pci_disable_link_state(pdev, PCIE_LINK_STATE_L0S | PCIE_LINK_STATE_L1 |
  3524. PCIE_LINK_STATE_CLKPM);
  3525. if (pci_enable_device(pdev)) {
  3526. err = -ENODEV;
  3527. goto out_ieee80211_free_hw;
  3528. }
  3529. pci_set_master(pdev);
  3530. err = pci_set_dma_mask(pdev, DMA_BIT_MASK(36));
  3531. if (!err)
  3532. err = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(36));
  3533. if (err) {
  3534. err = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
  3535. if (!err)
  3536. err = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(32));
  3537. /* both attempts failed: */
  3538. if (err) {
  3539. IWL_WARN(priv, "No suitable DMA available.\n");
  3540. goto out_pci_disable_device;
  3541. }
  3542. }
  3543. err = pci_request_regions(pdev, DRV_NAME);
  3544. if (err)
  3545. goto out_pci_disable_device;
  3546. pci_set_drvdata(pdev, priv);
  3547. /***********************
  3548. * 3. Read REV register
  3549. ***********************/
  3550. priv->hw_base = pci_iomap(pdev, 0, 0);
  3551. if (!priv->hw_base) {
  3552. err = -ENODEV;
  3553. goto out_pci_release_regions;
  3554. }
  3555. IWL_DEBUG_INFO(priv, "pci_resource_len = 0x%08llx\n",
  3556. (unsigned long long) pci_resource_len(pdev, 0));
  3557. IWL_DEBUG_INFO(priv, "pci_resource_base = %p\n", priv->hw_base);
  3558. /* these spin locks will be used in apm_ops.init and EEPROM access
  3559. * we should init now
  3560. */
  3561. spin_lock_init(&priv->reg_lock);
  3562. spin_lock_init(&priv->lock);
  3563. /*
  3564. * stop and reset the on-board processor just in case it is in a
  3565. * strange state ... like being left stranded by a primary kernel
  3566. * and this is now the kdump kernel trying to start up
  3567. */
  3568. iwl_write32(priv, CSR_RESET, CSR_RESET_REG_FLAG_NEVO_RESET);
  3569. iwl_hw_detect(priv);
  3570. IWL_INFO(priv, "Detected %s, REV=0x%X\n",
  3571. priv->cfg->name, priv->hw_rev);
  3572. /* We disable the RETRY_TIMEOUT register (0x41) to keep
  3573. * PCI Tx retries from interfering with C3 CPU state */
  3574. pci_write_config_byte(pdev, PCI_CFG_RETRY_TIMEOUT, 0x00);
  3575. iwl_prepare_card_hw(priv);
  3576. if (!priv->hw_ready) {
  3577. IWL_WARN(priv, "Failed, HW not ready\n");
  3578. goto out_iounmap;
  3579. }
  3580. /*****************
  3581. * 4. Read EEPROM
  3582. *****************/
  3583. /* Read the EEPROM */
  3584. err = iwl_eeprom_init(priv);
  3585. if (err) {
  3586. IWL_ERR(priv, "Unable to init EEPROM\n");
  3587. goto out_iounmap;
  3588. }
  3589. err = iwl_eeprom_check_version(priv);
  3590. if (err)
  3591. goto out_free_eeprom;
  3592. err = iwl_eeprom_check_sku(priv);
  3593. if (err)
  3594. goto out_free_eeprom;
  3595. /* extract MAC Address */
  3596. iwl_eeprom_get_mac(priv, priv->addresses[0].addr);
  3597. IWL_DEBUG_INFO(priv, "MAC address: %pM\n", priv->addresses[0].addr);
  3598. priv->hw->wiphy->addresses = priv->addresses;
  3599. priv->hw->wiphy->n_addresses = 1;
  3600. num_mac = iwl_eeprom_query16(priv, EEPROM_NUM_MAC_ADDRESS);
  3601. if (num_mac > 1) {
  3602. memcpy(priv->addresses[1].addr, priv->addresses[0].addr,
  3603. ETH_ALEN);
  3604. priv->addresses[1].addr[5]++;
  3605. priv->hw->wiphy->n_addresses++;
  3606. }
  3607. /************************
  3608. * 5. Setup HW constants
  3609. ************************/
  3610. if (iwl_set_hw_params(priv)) {
  3611. IWL_ERR(priv, "failed to set hw parameters\n");
  3612. goto out_free_eeprom;
  3613. }
  3614. /*******************
  3615. * 6. Setup priv
  3616. *******************/
  3617. err = iwl_init_drv(priv);
  3618. if (err)
  3619. goto out_free_eeprom;
  3620. /* At this point both hw and priv are initialized. */
  3621. /********************
  3622. * 7. Setup services
  3623. ********************/
  3624. spin_lock_irqsave(&priv->lock, flags);
  3625. iwl_disable_interrupts(priv);
  3626. spin_unlock_irqrestore(&priv->lock, flags);
  3627. pci_enable_msi(priv->pci_dev);
  3628. if (priv->cfg->ops->lib->isr_ops.alloc)
  3629. priv->cfg->ops->lib->isr_ops.alloc(priv);
  3630. err = request_irq(priv->pci_dev->irq, priv->cfg->ops->lib->isr_ops.isr,
  3631. IRQF_SHARED, DRV_NAME, priv);
  3632. if (err) {
  3633. IWL_ERR(priv, "Error allocating IRQ %d\n", priv->pci_dev->irq);
  3634. goto out_disable_msi;
  3635. }
  3636. iwl_setup_deferred_work(priv);
  3637. iwl_setup_rx_handlers(priv);
  3638. /*********************************************
  3639. * 8. Enable interrupts and read RFKILL state
  3640. *********************************************/
  3641. /* enable rfkill interrupt: hw bug w/a */
  3642. pci_read_config_word(priv->pci_dev, PCI_COMMAND, &pci_cmd);
  3643. if (pci_cmd & PCI_COMMAND_INTX_DISABLE) {
  3644. pci_cmd &= ~PCI_COMMAND_INTX_DISABLE;
  3645. pci_write_config_word(priv->pci_dev, PCI_COMMAND, pci_cmd);
  3646. }
  3647. iwl_enable_rfkill_int(priv);
  3648. /* If platform's RF_KILL switch is NOT set to KILL */
  3649. if (iwl_read32(priv, CSR_GP_CNTRL) & CSR_GP_CNTRL_REG_FLAG_HW_RF_KILL_SW)
  3650. clear_bit(STATUS_RF_KILL_HW, &priv->status);
  3651. else
  3652. set_bit(STATUS_RF_KILL_HW, &priv->status);
  3653. wiphy_rfkill_set_hw_state(priv->hw->wiphy,
  3654. test_bit(STATUS_RF_KILL_HW, &priv->status));
  3655. iwl_power_initialize(priv);
  3656. iwl_tt_initialize(priv);
  3657. init_completion(&priv->_agn.firmware_loading_complete);
  3658. err = iwl_request_firmware(priv, true);
  3659. if (err)
  3660. goto out_destroy_workqueue;
  3661. return 0;
  3662. out_destroy_workqueue:
  3663. destroy_workqueue(priv->workqueue);
  3664. priv->workqueue = NULL;
  3665. free_irq(priv->pci_dev->irq, priv);
  3666. if (priv->cfg->ops->lib->isr_ops.free)
  3667. priv->cfg->ops->lib->isr_ops.free(priv);
  3668. out_disable_msi:
  3669. pci_disable_msi(priv->pci_dev);
  3670. iwl_uninit_drv(priv);
  3671. out_free_eeprom:
  3672. iwl_eeprom_free(priv);
  3673. out_iounmap:
  3674. pci_iounmap(pdev, priv->hw_base);
  3675. out_pci_release_regions:
  3676. pci_set_drvdata(pdev, NULL);
  3677. pci_release_regions(pdev);
  3678. out_pci_disable_device:
  3679. pci_disable_device(pdev);
  3680. out_ieee80211_free_hw:
  3681. iwl_free_traffic_mem(priv);
  3682. ieee80211_free_hw(priv->hw);
  3683. out:
  3684. return err;
  3685. }
  3686. static void __devexit iwl_pci_remove(struct pci_dev *pdev)
  3687. {
  3688. struct iwl_priv *priv = pci_get_drvdata(pdev);
  3689. unsigned long flags;
  3690. if (!priv)
  3691. return;
  3692. wait_for_completion(&priv->_agn.firmware_loading_complete);
  3693. IWL_DEBUG_INFO(priv, "*** UNLOAD DRIVER ***\n");
  3694. iwl_dbgfs_unregister(priv);
  3695. sysfs_remove_group(&pdev->dev.kobj, &iwl_attribute_group);
  3696. /* ieee80211_unregister_hw call wil cause iwl_mac_stop to
  3697. * to be called and iwl_down since we are removing the device
  3698. * we need to set STATUS_EXIT_PENDING bit.
  3699. */
  3700. set_bit(STATUS_EXIT_PENDING, &priv->status);
  3701. iwl_leds_exit(priv);
  3702. if (priv->mac80211_registered) {
  3703. ieee80211_unregister_hw(priv->hw);
  3704. priv->mac80211_registered = 0;
  3705. } else {
  3706. iwl_down(priv);
  3707. }
  3708. /*
  3709. * Make sure device is reset to low power before unloading driver.
  3710. * This may be redundant with iwl_down(), but there are paths to
  3711. * run iwl_down() without calling apm_ops.stop(), and there are
  3712. * paths to avoid running iwl_down() at all before leaving driver.
  3713. * This (inexpensive) call *makes sure* device is reset.
  3714. */
  3715. iwl_apm_stop(priv);
  3716. iwl_tt_exit(priv);
  3717. /* make sure we flush any pending irq or
  3718. * tasklet for the driver
  3719. */
  3720. spin_lock_irqsave(&priv->lock, flags);
  3721. iwl_disable_interrupts(priv);
  3722. spin_unlock_irqrestore(&priv->lock, flags);
  3723. iwl_synchronize_irq(priv);
  3724. iwl_dealloc_ucode_pci(priv);
  3725. if (priv->rxq.bd)
  3726. iwlagn_rx_queue_free(priv, &priv->rxq);
  3727. iwlagn_hw_txq_ctx_free(priv);
  3728. iwl_eeprom_free(priv);
  3729. /*netif_stop_queue(dev); */
  3730. flush_workqueue(priv->workqueue);
  3731. /* ieee80211_unregister_hw calls iwl_mac_stop, which flushes
  3732. * priv->workqueue... so we can't take down the workqueue
  3733. * until now... */
  3734. destroy_workqueue(priv->workqueue);
  3735. priv->workqueue = NULL;
  3736. iwl_free_traffic_mem(priv);
  3737. free_irq(priv->pci_dev->irq, priv);
  3738. pci_disable_msi(priv->pci_dev);
  3739. pci_iounmap(pdev, priv->hw_base);
  3740. pci_release_regions(pdev);
  3741. pci_disable_device(pdev);
  3742. pci_set_drvdata(pdev, NULL);
  3743. iwl_uninit_drv(priv);
  3744. if (priv->cfg->ops->lib->isr_ops.free)
  3745. priv->cfg->ops->lib->isr_ops.free(priv);
  3746. dev_kfree_skb(priv->beacon_skb);
  3747. ieee80211_free_hw(priv->hw);
  3748. }
  3749. /*****************************************************************************
  3750. *
  3751. * driver and module entry point
  3752. *
  3753. *****************************************************************************/
  3754. /* Hardware specific file defines the PCI IDs table for that hardware module */
  3755. static DEFINE_PCI_DEVICE_TABLE(iwl_hw_card_ids) = {
  3756. #ifdef CONFIG_IWL4965
  3757. {IWL_PCI_DEVICE(0x4229, PCI_ANY_ID, iwl4965_agn_cfg)},
  3758. {IWL_PCI_DEVICE(0x4230, PCI_ANY_ID, iwl4965_agn_cfg)},
  3759. #endif /* CONFIG_IWL4965 */
  3760. #ifdef CONFIG_IWL5000
  3761. /* 5100 Series WiFi */
  3762. {IWL_PCI_DEVICE(0x4232, 0x1201, iwl5100_agn_cfg)}, /* Mini Card */
  3763. {IWL_PCI_DEVICE(0x4232, 0x1301, iwl5100_agn_cfg)}, /* Half Mini Card */
  3764. {IWL_PCI_DEVICE(0x4232, 0x1204, iwl5100_agn_cfg)}, /* Mini Card */
  3765. {IWL_PCI_DEVICE(0x4232, 0x1304, iwl5100_agn_cfg)}, /* Half Mini Card */
  3766. {IWL_PCI_DEVICE(0x4232, 0x1205, iwl5100_bgn_cfg)}, /* Mini Card */
  3767. {IWL_PCI_DEVICE(0x4232, 0x1305, iwl5100_bgn_cfg)}, /* Half Mini Card */
  3768. {IWL_PCI_DEVICE(0x4232, 0x1206, iwl5100_abg_cfg)}, /* Mini Card */
  3769. {IWL_PCI_DEVICE(0x4232, 0x1306, iwl5100_abg_cfg)}, /* Half Mini Card */
  3770. {IWL_PCI_DEVICE(0x4232, 0x1221, iwl5100_agn_cfg)}, /* Mini Card */
  3771. {IWL_PCI_DEVICE(0x4232, 0x1321, iwl5100_agn_cfg)}, /* Half Mini Card */
  3772. {IWL_PCI_DEVICE(0x4232, 0x1224, iwl5100_agn_cfg)}, /* Mini Card */
  3773. {IWL_PCI_DEVICE(0x4232, 0x1324, iwl5100_agn_cfg)}, /* Half Mini Card */
  3774. {IWL_PCI_DEVICE(0x4232, 0x1225, iwl5100_bgn_cfg)}, /* Mini Card */
  3775. {IWL_PCI_DEVICE(0x4232, 0x1325, iwl5100_bgn_cfg)}, /* Half Mini Card */
  3776. {IWL_PCI_DEVICE(0x4232, 0x1226, iwl5100_abg_cfg)}, /* Mini Card */
  3777. {IWL_PCI_DEVICE(0x4232, 0x1326, iwl5100_abg_cfg)}, /* Half Mini Card */
  3778. {IWL_PCI_DEVICE(0x4237, 0x1211, iwl5100_agn_cfg)}, /* Mini Card */
  3779. {IWL_PCI_DEVICE(0x4237, 0x1311, iwl5100_agn_cfg)}, /* Half Mini Card */
  3780. {IWL_PCI_DEVICE(0x4237, 0x1214, iwl5100_agn_cfg)}, /* Mini Card */
  3781. {IWL_PCI_DEVICE(0x4237, 0x1314, iwl5100_agn_cfg)}, /* Half Mini Card */
  3782. {IWL_PCI_DEVICE(0x4237, 0x1215, iwl5100_bgn_cfg)}, /* Mini Card */
  3783. {IWL_PCI_DEVICE(0x4237, 0x1315, iwl5100_bgn_cfg)}, /* Half Mini Card */
  3784. {IWL_PCI_DEVICE(0x4237, 0x1216, iwl5100_abg_cfg)}, /* Mini Card */
  3785. {IWL_PCI_DEVICE(0x4237, 0x1316, iwl5100_abg_cfg)}, /* Half Mini Card */
  3786. /* 5300 Series WiFi */
  3787. {IWL_PCI_DEVICE(0x4235, 0x1021, iwl5300_agn_cfg)}, /* Mini Card */
  3788. {IWL_PCI_DEVICE(0x4235, 0x1121, iwl5300_agn_cfg)}, /* Half Mini Card */
  3789. {IWL_PCI_DEVICE(0x4235, 0x1024, iwl5300_agn_cfg)}, /* Mini Card */
  3790. {IWL_PCI_DEVICE(0x4235, 0x1124, iwl5300_agn_cfg)}, /* Half Mini Card */
  3791. {IWL_PCI_DEVICE(0x4235, 0x1001, iwl5300_agn_cfg)}, /* Mini Card */
  3792. {IWL_PCI_DEVICE(0x4235, 0x1101, iwl5300_agn_cfg)}, /* Half Mini Card */
  3793. {IWL_PCI_DEVICE(0x4235, 0x1004, iwl5300_agn_cfg)}, /* Mini Card */
  3794. {IWL_PCI_DEVICE(0x4235, 0x1104, iwl5300_agn_cfg)}, /* Half Mini Card */
  3795. {IWL_PCI_DEVICE(0x4236, 0x1011, iwl5300_agn_cfg)}, /* Mini Card */
  3796. {IWL_PCI_DEVICE(0x4236, 0x1111, iwl5300_agn_cfg)}, /* Half Mini Card */
  3797. {IWL_PCI_DEVICE(0x4236, 0x1014, iwl5300_agn_cfg)}, /* Mini Card */
  3798. {IWL_PCI_DEVICE(0x4236, 0x1114, iwl5300_agn_cfg)}, /* Half Mini Card */
  3799. /* 5350 Series WiFi/WiMax */
  3800. {IWL_PCI_DEVICE(0x423A, 0x1001, iwl5350_agn_cfg)}, /* Mini Card */
  3801. {IWL_PCI_DEVICE(0x423A, 0x1021, iwl5350_agn_cfg)}, /* Mini Card */
  3802. {IWL_PCI_DEVICE(0x423B, 0x1011, iwl5350_agn_cfg)}, /* Mini Card */
  3803. /* 5150 Series Wifi/WiMax */
  3804. {IWL_PCI_DEVICE(0x423C, 0x1201, iwl5150_agn_cfg)}, /* Mini Card */
  3805. {IWL_PCI_DEVICE(0x423C, 0x1301, iwl5150_agn_cfg)}, /* Half Mini Card */
  3806. {IWL_PCI_DEVICE(0x423C, 0x1206, iwl5150_abg_cfg)}, /* Mini Card */
  3807. {IWL_PCI_DEVICE(0x423C, 0x1306, iwl5150_abg_cfg)}, /* Half Mini Card */
  3808. {IWL_PCI_DEVICE(0x423C, 0x1221, iwl5150_agn_cfg)}, /* Mini Card */
  3809. {IWL_PCI_DEVICE(0x423C, 0x1321, iwl5150_agn_cfg)}, /* Half Mini Card */
  3810. {IWL_PCI_DEVICE(0x423D, 0x1211, iwl5150_agn_cfg)}, /* Mini Card */
  3811. {IWL_PCI_DEVICE(0x423D, 0x1311, iwl5150_agn_cfg)}, /* Half Mini Card */
  3812. {IWL_PCI_DEVICE(0x423D, 0x1216, iwl5150_abg_cfg)}, /* Mini Card */
  3813. {IWL_PCI_DEVICE(0x423D, 0x1316, iwl5150_abg_cfg)}, /* Half Mini Card */
  3814. /* 6x00 Series */
  3815. {IWL_PCI_DEVICE(0x422B, 0x1101, iwl6000_3agn_cfg)},
  3816. {IWL_PCI_DEVICE(0x422B, 0x1121, iwl6000_3agn_cfg)},
  3817. {IWL_PCI_DEVICE(0x422C, 0x1301, iwl6000i_2agn_cfg)},
  3818. {IWL_PCI_DEVICE(0x422C, 0x1306, iwl6000i_2abg_cfg)},
  3819. {IWL_PCI_DEVICE(0x422C, 0x1307, iwl6000i_2bg_cfg)},
  3820. {IWL_PCI_DEVICE(0x422C, 0x1321, iwl6000i_2agn_cfg)},
  3821. {IWL_PCI_DEVICE(0x422C, 0x1326, iwl6000i_2abg_cfg)},
  3822. {IWL_PCI_DEVICE(0x4238, 0x1111, iwl6000_3agn_cfg)},
  3823. {IWL_PCI_DEVICE(0x4239, 0x1311, iwl6000i_2agn_cfg)},
  3824. {IWL_PCI_DEVICE(0x4239, 0x1316, iwl6000i_2abg_cfg)},
  3825. /* 6x05 Series */
  3826. {IWL_PCI_DEVICE(0x0082, 0x1301, iwl6005_2agn_cfg)},
  3827. {IWL_PCI_DEVICE(0x0082, 0x1306, iwl6005_2abg_cfg)},
  3828. {IWL_PCI_DEVICE(0x0082, 0x1307, iwl6005_2bg_cfg)},
  3829. {IWL_PCI_DEVICE(0x0082, 0x1321, iwl6005_2agn_cfg)},
  3830. {IWL_PCI_DEVICE(0x0082, 0x1326, iwl6005_2abg_cfg)},
  3831. {IWL_PCI_DEVICE(0x0085, 0x1311, iwl6005_2agn_cfg)},
  3832. {IWL_PCI_DEVICE(0x0085, 0x1316, iwl6005_2abg_cfg)},
  3833. /* 6x30 Series */
  3834. {IWL_PCI_DEVICE(0x008A, 0x5305, iwl1030_bgn_cfg)},
  3835. {IWL_PCI_DEVICE(0x008A, 0x5307, iwl1030_bg_cfg)},
  3836. {IWL_PCI_DEVICE(0x008A, 0x5325, iwl1030_bgn_cfg)},
  3837. {IWL_PCI_DEVICE(0x008A, 0x5327, iwl1030_bg_cfg)},
  3838. {IWL_PCI_DEVICE(0x008B, 0x5315, iwl1030_bgn_cfg)},
  3839. {IWL_PCI_DEVICE(0x008B, 0x5317, iwl1030_bg_cfg)},
  3840. {IWL_PCI_DEVICE(0x0090, 0x5211, iwl6030_2agn_cfg)},
  3841. {IWL_PCI_DEVICE(0x0090, 0x5215, iwl6030_2bgn_cfg)},
  3842. {IWL_PCI_DEVICE(0x0090, 0x5216, iwl6030_2abg_cfg)},
  3843. {IWL_PCI_DEVICE(0x0091, 0x5201, iwl6030_2agn_cfg)},
  3844. {IWL_PCI_DEVICE(0x0091, 0x5205, iwl6030_2bgn_cfg)},
  3845. {IWL_PCI_DEVICE(0x0091, 0x5206, iwl6030_2abg_cfg)},
  3846. {IWL_PCI_DEVICE(0x0091, 0x5207, iwl6030_2bg_cfg)},
  3847. {IWL_PCI_DEVICE(0x0091, 0x5221, iwl6030_2agn_cfg)},
  3848. {IWL_PCI_DEVICE(0x0091, 0x5225, iwl6030_2bgn_cfg)},
  3849. {IWL_PCI_DEVICE(0x0091, 0x5226, iwl6030_2abg_cfg)},
  3850. /* 6x50 WiFi/WiMax Series */
  3851. {IWL_PCI_DEVICE(0x0087, 0x1301, iwl6050_2agn_cfg)},
  3852. {IWL_PCI_DEVICE(0x0087, 0x1306, iwl6050_2abg_cfg)},
  3853. {IWL_PCI_DEVICE(0x0087, 0x1321, iwl6050_2agn_cfg)},
  3854. {IWL_PCI_DEVICE(0x0087, 0x1326, iwl6050_2abg_cfg)},
  3855. {IWL_PCI_DEVICE(0x0089, 0x1311, iwl6050_2agn_cfg)},
  3856. {IWL_PCI_DEVICE(0x0089, 0x1316, iwl6050_2abg_cfg)},
  3857. /* 6150 WiFi/WiMax Series */
  3858. {IWL_PCI_DEVICE(0x0885, 0x1305, iwl6150_bgn_cfg)},
  3859. {IWL_PCI_DEVICE(0x0885, 0x1306, iwl6150_bgn_cfg)},
  3860. {IWL_PCI_DEVICE(0x0885, 0x1325, iwl6150_bgn_cfg)},
  3861. {IWL_PCI_DEVICE(0x0885, 0x1326, iwl6150_bgn_cfg)},
  3862. {IWL_PCI_DEVICE(0x0886, 0x1315, iwl6150_bgn_cfg)},
  3863. {IWL_PCI_DEVICE(0x0886, 0x1316, iwl6150_bgn_cfg)},
  3864. /* 1000 Series WiFi */
  3865. {IWL_PCI_DEVICE(0x0083, 0x1205, iwl1000_bgn_cfg)},
  3866. {IWL_PCI_DEVICE(0x0083, 0x1305, iwl1000_bgn_cfg)},
  3867. {IWL_PCI_DEVICE(0x0083, 0x1225, iwl1000_bgn_cfg)},
  3868. {IWL_PCI_DEVICE(0x0083, 0x1325, iwl1000_bgn_cfg)},
  3869. {IWL_PCI_DEVICE(0x0084, 0x1215, iwl1000_bgn_cfg)},
  3870. {IWL_PCI_DEVICE(0x0084, 0x1315, iwl1000_bgn_cfg)},
  3871. {IWL_PCI_DEVICE(0x0083, 0x1206, iwl1000_bg_cfg)},
  3872. {IWL_PCI_DEVICE(0x0083, 0x1306, iwl1000_bg_cfg)},
  3873. {IWL_PCI_DEVICE(0x0083, 0x1226, iwl1000_bg_cfg)},
  3874. {IWL_PCI_DEVICE(0x0083, 0x1326, iwl1000_bg_cfg)},
  3875. {IWL_PCI_DEVICE(0x0084, 0x1216, iwl1000_bg_cfg)},
  3876. {IWL_PCI_DEVICE(0x0084, 0x1316, iwl1000_bg_cfg)},
  3877. /* 100 Series WiFi */
  3878. {IWL_PCI_DEVICE(0x08AE, 0x1005, iwl100_bgn_cfg)},
  3879. {IWL_PCI_DEVICE(0x08AE, 0x1007, iwl100_bg_cfg)},
  3880. {IWL_PCI_DEVICE(0x08AF, 0x1015, iwl100_bgn_cfg)},
  3881. {IWL_PCI_DEVICE(0x08AF, 0x1017, iwl100_bg_cfg)},
  3882. {IWL_PCI_DEVICE(0x08AE, 0x1025, iwl100_bgn_cfg)},
  3883. {IWL_PCI_DEVICE(0x08AE, 0x1027, iwl100_bg_cfg)},
  3884. /* 130 Series WiFi */
  3885. {IWL_PCI_DEVICE(0x0896, 0x5005, iwl130_bgn_cfg)},
  3886. {IWL_PCI_DEVICE(0x0896, 0x5007, iwl130_bg_cfg)},
  3887. {IWL_PCI_DEVICE(0x0897, 0x5015, iwl130_bgn_cfg)},
  3888. {IWL_PCI_DEVICE(0x0897, 0x5017, iwl130_bg_cfg)},
  3889. {IWL_PCI_DEVICE(0x0896, 0x5025, iwl130_bgn_cfg)},
  3890. {IWL_PCI_DEVICE(0x0896, 0x5027, iwl130_bg_cfg)},
  3891. /* 2x00 Series */
  3892. {IWL_PCI_DEVICE(0x0890, 0x4022, iwl2000_2bgn_cfg)},
  3893. {IWL_PCI_DEVICE(0x0891, 0x4222, iwl2000_2bgn_cfg)},
  3894. {IWL_PCI_DEVICE(0x0890, 0x4422, iwl2000_2bgn_cfg)},
  3895. {IWL_PCI_DEVICE(0x0890, 0x4026, iwl2000_2bg_cfg)},
  3896. {IWL_PCI_DEVICE(0x0891, 0x4226, iwl2000_2bg_cfg)},
  3897. {IWL_PCI_DEVICE(0x0890, 0x4426, iwl2000_2bg_cfg)},
  3898. /* 2x30 Series */
  3899. {IWL_PCI_DEVICE(0x0887, 0x4062, iwl2030_2bgn_cfg)},
  3900. {IWL_PCI_DEVICE(0x0888, 0x4262, iwl2030_2bgn_cfg)},
  3901. {IWL_PCI_DEVICE(0x0887, 0x4462, iwl2030_2bgn_cfg)},
  3902. {IWL_PCI_DEVICE(0x0887, 0x4066, iwl2030_2bg_cfg)},
  3903. {IWL_PCI_DEVICE(0x0888, 0x4266, iwl2030_2bg_cfg)},
  3904. {IWL_PCI_DEVICE(0x0887, 0x4466, iwl2030_2bg_cfg)},
  3905. /* 6x35 Series */
  3906. {IWL_PCI_DEVICE(0x088E, 0x4060, iwl6035_2agn_cfg)},
  3907. {IWL_PCI_DEVICE(0x088F, 0x4260, iwl6035_2agn_cfg)},
  3908. {IWL_PCI_DEVICE(0x088E, 0x4460, iwl6035_2agn_cfg)},
  3909. {IWL_PCI_DEVICE(0x088E, 0x4064, iwl6035_2abg_cfg)},
  3910. {IWL_PCI_DEVICE(0x088F, 0x4264, iwl6035_2abg_cfg)},
  3911. {IWL_PCI_DEVICE(0x088E, 0x4464, iwl6035_2abg_cfg)},
  3912. {IWL_PCI_DEVICE(0x088E, 0x4066, iwl6035_2bg_cfg)},
  3913. {IWL_PCI_DEVICE(0x088F, 0x4266, iwl6035_2bg_cfg)},
  3914. {IWL_PCI_DEVICE(0x088E, 0x4466, iwl6035_2bg_cfg)},
  3915. /* 200 Series */
  3916. {IWL_PCI_DEVICE(0x0894, 0x0022, iwl200_bgn_cfg)},
  3917. {IWL_PCI_DEVICE(0x0895, 0x0222, iwl200_bgn_cfg)},
  3918. {IWL_PCI_DEVICE(0x0894, 0x0422, iwl200_bgn_cfg)},
  3919. {IWL_PCI_DEVICE(0x0894, 0x0026, iwl200_bg_cfg)},
  3920. {IWL_PCI_DEVICE(0x0895, 0x0226, iwl200_bg_cfg)},
  3921. {IWL_PCI_DEVICE(0x0894, 0x0426, iwl200_bg_cfg)},
  3922. /* 230 Series */
  3923. {IWL_PCI_DEVICE(0x0892, 0x0062, iwl230_bgn_cfg)},
  3924. {IWL_PCI_DEVICE(0x0893, 0x0262, iwl230_bgn_cfg)},
  3925. {IWL_PCI_DEVICE(0x0892, 0x0462, iwl230_bgn_cfg)},
  3926. {IWL_PCI_DEVICE(0x0892, 0x0066, iwl230_bg_cfg)},
  3927. {IWL_PCI_DEVICE(0x0893, 0x0266, iwl230_bg_cfg)},
  3928. {IWL_PCI_DEVICE(0x0892, 0x0466, iwl230_bg_cfg)},
  3929. #endif /* CONFIG_IWL5000 */
  3930. {0}
  3931. };
  3932. MODULE_DEVICE_TABLE(pci, iwl_hw_card_ids);
  3933. static struct pci_driver iwl_driver = {
  3934. .name = DRV_NAME,
  3935. .id_table = iwl_hw_card_ids,
  3936. .probe = iwl_pci_probe,
  3937. .remove = __devexit_p(iwl_pci_remove),
  3938. .driver.pm = IWL_PM_OPS,
  3939. };
  3940. static int __init iwl_init(void)
  3941. {
  3942. int ret;
  3943. pr_info(DRV_DESCRIPTION ", " DRV_VERSION "\n");
  3944. pr_info(DRV_COPYRIGHT "\n");
  3945. ret = iwlagn_rate_control_register();
  3946. if (ret) {
  3947. pr_err("Unable to register rate control algorithm: %d\n", ret);
  3948. return ret;
  3949. }
  3950. ret = pci_register_driver(&iwl_driver);
  3951. if (ret) {
  3952. pr_err("Unable to initialize PCI module\n");
  3953. goto error_register;
  3954. }
  3955. return ret;
  3956. error_register:
  3957. iwlagn_rate_control_unregister();
  3958. return ret;
  3959. }
  3960. static void __exit iwl_exit(void)
  3961. {
  3962. pci_unregister_driver(&iwl_driver);
  3963. iwlagn_rate_control_unregister();
  3964. }
  3965. module_exit(iwl_exit);
  3966. module_init(iwl_init);
  3967. #ifdef CONFIG_IWLWIFI_DEBUG
  3968. module_param_named(debug50, iwl_debug_level, uint, S_IRUGO);
  3969. MODULE_PARM_DESC(debug50, "50XX debug output mask (deprecated)");
  3970. module_param_named(debug, iwl_debug_level, uint, S_IRUGO | S_IWUSR);
  3971. MODULE_PARM_DESC(debug, "debug output mask");
  3972. #endif
  3973. module_param_named(swcrypto50, iwlagn_mod_params.sw_crypto, bool, S_IRUGO);
  3974. MODULE_PARM_DESC(swcrypto50,
  3975. "using crypto in software (default 0 [hardware]) (deprecated)");
  3976. module_param_named(swcrypto, iwlagn_mod_params.sw_crypto, int, S_IRUGO);
  3977. MODULE_PARM_DESC(swcrypto, "using crypto in software (default 0 [hardware])");
  3978. module_param_named(queues_num50,
  3979. iwlagn_mod_params.num_of_queues, int, S_IRUGO);
  3980. MODULE_PARM_DESC(queues_num50,
  3981. "number of hw queues in 50xx series (deprecated)");
  3982. module_param_named(queues_num, iwlagn_mod_params.num_of_queues, int, S_IRUGO);
  3983. MODULE_PARM_DESC(queues_num, "number of hw queues.");
  3984. module_param_named(11n_disable50, iwlagn_mod_params.disable_11n, int, S_IRUGO);
  3985. MODULE_PARM_DESC(11n_disable50, "disable 50XX 11n functionality (deprecated)");
  3986. module_param_named(11n_disable, iwlagn_mod_params.disable_11n, int, S_IRUGO);
  3987. MODULE_PARM_DESC(11n_disable, "disable 11n functionality");
  3988. module_param_named(amsdu_size_8K50, iwlagn_mod_params.amsdu_size_8K,
  3989. int, S_IRUGO);
  3990. MODULE_PARM_DESC(amsdu_size_8K50,
  3991. "enable 8K amsdu size in 50XX series (deprecated)");
  3992. module_param_named(amsdu_size_8K, iwlagn_mod_params.amsdu_size_8K,
  3993. int, S_IRUGO);
  3994. MODULE_PARM_DESC(amsdu_size_8K, "enable 8K amsdu size");
  3995. module_param_named(fw_restart50, iwlagn_mod_params.restart_fw, int, S_IRUGO);
  3996. MODULE_PARM_DESC(fw_restart50,
  3997. "restart firmware in case of error (deprecated)");
  3998. module_param_named(fw_restart, iwlagn_mod_params.restart_fw, int, S_IRUGO);
  3999. MODULE_PARM_DESC(fw_restart, "restart firmware in case of error");
  4000. module_param_named(
  4001. disable_hw_scan, iwlagn_mod_params.disable_hw_scan, int, S_IRUGO);
  4002. MODULE_PARM_DESC(disable_hw_scan,
  4003. "disable hardware scanning (default 0) (deprecated)");
  4004. module_param_named(ucode_alternative, iwlagn_wanted_ucode_alternative, int,
  4005. S_IRUGO);
  4006. MODULE_PARM_DESC(ucode_alternative,
  4007. "specify ucode alternative to use from ucode file");
  4008. module_param_named(antenna_coupling, iwlagn_ant_coupling, int, S_IRUGO);
  4009. MODULE_PARM_DESC(antenna_coupling,
  4010. "specify antenna coupling in dB (defualt: 0 dB)");
  4011. module_param_named(bt_ch_inhibition, iwlagn_bt_ch_announce, bool, S_IRUGO);
  4012. MODULE_PARM_DESC(bt_ch_inhibition,
  4013. "Disable BT channel inhibition (default: enable)");