xmit.c 64 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439
  1. /*
  2. * Copyright (c) 2008-2009 Atheros Communications Inc.
  3. *
  4. * Permission to use, copy, modify, and/or distribute this software for any
  5. * purpose with or without fee is hereby granted, provided that the above
  6. * copyright notice and this permission notice appear in all copies.
  7. *
  8. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
  9. * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
  10. * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
  11. * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
  12. * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
  13. * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
  14. * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
  15. */
  16. #include "ath9k.h"
  17. #include "ar9003_mac.h"
  18. #define BITS_PER_BYTE 8
  19. #define OFDM_PLCP_BITS 22
  20. #define HT_RC_2_STREAMS(_rc) ((((_rc) & 0x78) >> 3) + 1)
  21. #define L_STF 8
  22. #define L_LTF 8
  23. #define L_SIG 4
  24. #define HT_SIG 8
  25. #define HT_STF 4
  26. #define HT_LTF(_ns) (4 * (_ns))
  27. #define SYMBOL_TIME(_ns) ((_ns) << 2) /* ns * 4 us */
  28. #define SYMBOL_TIME_HALFGI(_ns) (((_ns) * 18 + 4) / 5) /* ns * 3.6 us */
  29. #define NUM_SYMBOLS_PER_USEC(_usec) (_usec >> 2)
  30. #define NUM_SYMBOLS_PER_USEC_HALFGI(_usec) (((_usec*5)-4)/18)
  31. static u16 bits_per_symbol[][2] = {
  32. /* 20MHz 40MHz */
  33. { 26, 54 }, /* 0: BPSK */
  34. { 52, 108 }, /* 1: QPSK 1/2 */
  35. { 78, 162 }, /* 2: QPSK 3/4 */
  36. { 104, 216 }, /* 3: 16-QAM 1/2 */
  37. { 156, 324 }, /* 4: 16-QAM 3/4 */
  38. { 208, 432 }, /* 5: 64-QAM 2/3 */
  39. { 234, 486 }, /* 6: 64-QAM 3/4 */
  40. { 260, 540 }, /* 7: 64-QAM 5/6 */
  41. };
  42. #define IS_HT_RATE(_rate) ((_rate) & 0x80)
  43. static void ath_tx_send_normal(struct ath_softc *sc, struct ath_txq *txq,
  44. struct ath_atx_tid *tid,
  45. struct list_head *bf_head);
  46. static void ath_tx_complete_buf(struct ath_softc *sc, struct ath_buf *bf,
  47. struct ath_txq *txq, struct list_head *bf_q,
  48. struct ath_tx_status *ts, int txok, int sendbar);
  49. static void ath_tx_txqaddbuf(struct ath_softc *sc, struct ath_txq *txq,
  50. struct list_head *head);
  51. static void ath_buf_set_rate(struct ath_softc *sc, struct ath_buf *bf, int len);
  52. static void ath_tx_rc_status(struct ath_softc *sc, struct ath_buf *bf,
  53. struct ath_tx_status *ts, int nframes, int nbad,
  54. int txok, bool update_rc);
  55. static void ath_tx_update_baw(struct ath_softc *sc, struct ath_atx_tid *tid,
  56. int seqno);
  57. enum {
  58. MCS_HT20,
  59. MCS_HT20_SGI,
  60. MCS_HT40,
  61. MCS_HT40_SGI,
  62. };
  63. static int ath_max_4ms_framelen[4][32] = {
  64. [MCS_HT20] = {
  65. 3212, 6432, 9648, 12864, 19300, 25736, 28952, 32172,
  66. 6424, 12852, 19280, 25708, 38568, 51424, 57852, 64280,
  67. 9628, 19260, 28896, 38528, 57792, 65532, 65532, 65532,
  68. 12828, 25656, 38488, 51320, 65532, 65532, 65532, 65532,
  69. },
  70. [MCS_HT20_SGI] = {
  71. 3572, 7144, 10720, 14296, 21444, 28596, 32172, 35744,
  72. 7140, 14284, 21428, 28568, 42856, 57144, 64288, 65532,
  73. 10700, 21408, 32112, 42816, 64228, 65532, 65532, 65532,
  74. 14256, 28516, 42780, 57040, 65532, 65532, 65532, 65532,
  75. },
  76. [MCS_HT40] = {
  77. 6680, 13360, 20044, 26724, 40092, 53456, 60140, 65532,
  78. 13348, 26700, 40052, 53400, 65532, 65532, 65532, 65532,
  79. 20004, 40008, 60016, 65532, 65532, 65532, 65532, 65532,
  80. 26644, 53292, 65532, 65532, 65532, 65532, 65532, 65532,
  81. },
  82. [MCS_HT40_SGI] = {
  83. 7420, 14844, 22272, 29696, 44544, 59396, 65532, 65532,
  84. 14832, 29668, 44504, 59340, 65532, 65532, 65532, 65532,
  85. 22232, 44464, 65532, 65532, 65532, 65532, 65532, 65532,
  86. 29616, 59232, 65532, 65532, 65532, 65532, 65532, 65532,
  87. }
  88. };
  89. /*********************/
  90. /* Aggregation logic */
  91. /*********************/
  92. static void ath_tx_queue_tid(struct ath_txq *txq, struct ath_atx_tid *tid)
  93. {
  94. struct ath_atx_ac *ac = tid->ac;
  95. if (tid->paused)
  96. return;
  97. if (tid->sched)
  98. return;
  99. tid->sched = true;
  100. list_add_tail(&tid->list, &ac->tid_q);
  101. if (ac->sched)
  102. return;
  103. ac->sched = true;
  104. list_add_tail(&ac->list, &txq->axq_acq);
  105. }
  106. static void ath_tx_resume_tid(struct ath_softc *sc, struct ath_atx_tid *tid)
  107. {
  108. struct ath_txq *txq = tid->ac->txq;
  109. WARN_ON(!tid->paused);
  110. spin_lock_bh(&txq->axq_lock);
  111. tid->paused = false;
  112. if (list_empty(&tid->buf_q))
  113. goto unlock;
  114. ath_tx_queue_tid(txq, tid);
  115. ath_txq_schedule(sc, txq);
  116. unlock:
  117. spin_unlock_bh(&txq->axq_lock);
  118. }
  119. static struct ath_frame_info *get_frame_info(struct sk_buff *skb)
  120. {
  121. struct ieee80211_tx_info *tx_info = IEEE80211_SKB_CB(skb);
  122. BUILD_BUG_ON(sizeof(struct ath_frame_info) >
  123. sizeof(tx_info->rate_driver_data));
  124. return (struct ath_frame_info *) &tx_info->rate_driver_data[0];
  125. }
  126. static void ath_tx_flush_tid(struct ath_softc *sc, struct ath_atx_tid *tid)
  127. {
  128. struct ath_txq *txq = tid->ac->txq;
  129. struct ath_buf *bf;
  130. struct list_head bf_head;
  131. struct ath_tx_status ts;
  132. struct ath_frame_info *fi;
  133. INIT_LIST_HEAD(&bf_head);
  134. memset(&ts, 0, sizeof(ts));
  135. spin_lock_bh(&txq->axq_lock);
  136. while (!list_empty(&tid->buf_q)) {
  137. bf = list_first_entry(&tid->buf_q, struct ath_buf, list);
  138. list_move_tail(&bf->list, &bf_head);
  139. spin_unlock_bh(&txq->axq_lock);
  140. fi = get_frame_info(bf->bf_mpdu);
  141. if (fi->retries) {
  142. ath_tx_update_baw(sc, tid, fi->seqno);
  143. ath_tx_complete_buf(sc, bf, txq, &bf_head, &ts, 0, 0);
  144. } else {
  145. ath_tx_send_normal(sc, txq, NULL, &bf_head);
  146. }
  147. spin_lock_bh(&txq->axq_lock);
  148. }
  149. spin_unlock_bh(&txq->axq_lock);
  150. }
  151. static void ath_tx_update_baw(struct ath_softc *sc, struct ath_atx_tid *tid,
  152. int seqno)
  153. {
  154. int index, cindex;
  155. index = ATH_BA_INDEX(tid->seq_start, seqno);
  156. cindex = (tid->baw_head + index) & (ATH_TID_MAX_BUFS - 1);
  157. __clear_bit(cindex, tid->tx_buf);
  158. while (tid->baw_head != tid->baw_tail && !test_bit(tid->baw_head, tid->tx_buf)) {
  159. INCR(tid->seq_start, IEEE80211_SEQ_MAX);
  160. INCR(tid->baw_head, ATH_TID_MAX_BUFS);
  161. }
  162. }
  163. static void ath_tx_addto_baw(struct ath_softc *sc, struct ath_atx_tid *tid,
  164. u16 seqno)
  165. {
  166. int index, cindex;
  167. index = ATH_BA_INDEX(tid->seq_start, seqno);
  168. cindex = (tid->baw_head + index) & (ATH_TID_MAX_BUFS - 1);
  169. __set_bit(cindex, tid->tx_buf);
  170. if (index >= ((tid->baw_tail - tid->baw_head) &
  171. (ATH_TID_MAX_BUFS - 1))) {
  172. tid->baw_tail = cindex;
  173. INCR(tid->baw_tail, ATH_TID_MAX_BUFS);
  174. }
  175. }
  176. /*
  177. * TODO: For frame(s) that are in the retry state, we will reuse the
  178. * sequence number(s) without setting the retry bit. The
  179. * alternative is to give up on these and BAR the receiver's window
  180. * forward.
  181. */
  182. static void ath_tid_drain(struct ath_softc *sc, struct ath_txq *txq,
  183. struct ath_atx_tid *tid)
  184. {
  185. struct ath_buf *bf;
  186. struct list_head bf_head;
  187. struct ath_tx_status ts;
  188. struct ath_frame_info *fi;
  189. memset(&ts, 0, sizeof(ts));
  190. INIT_LIST_HEAD(&bf_head);
  191. for (;;) {
  192. if (list_empty(&tid->buf_q))
  193. break;
  194. bf = list_first_entry(&tid->buf_q, struct ath_buf, list);
  195. list_move_tail(&bf->list, &bf_head);
  196. fi = get_frame_info(bf->bf_mpdu);
  197. if (fi->retries)
  198. ath_tx_update_baw(sc, tid, fi->seqno);
  199. spin_unlock(&txq->axq_lock);
  200. ath_tx_complete_buf(sc, bf, txq, &bf_head, &ts, 0, 0);
  201. spin_lock(&txq->axq_lock);
  202. }
  203. tid->seq_next = tid->seq_start;
  204. tid->baw_tail = tid->baw_head;
  205. }
  206. static void ath_tx_set_retry(struct ath_softc *sc, struct ath_txq *txq,
  207. struct sk_buff *skb)
  208. {
  209. struct ath_frame_info *fi = get_frame_info(skb);
  210. struct ieee80211_hdr *hdr;
  211. TX_STAT_INC(txq->axq_qnum, a_retries);
  212. if (fi->retries++ > 0)
  213. return;
  214. hdr = (struct ieee80211_hdr *)skb->data;
  215. hdr->frame_control |= cpu_to_le16(IEEE80211_FCTL_RETRY);
  216. }
  217. static struct ath_buf *ath_tx_get_buffer(struct ath_softc *sc)
  218. {
  219. struct ath_buf *bf = NULL;
  220. spin_lock_bh(&sc->tx.txbuflock);
  221. if (unlikely(list_empty(&sc->tx.txbuf))) {
  222. spin_unlock_bh(&sc->tx.txbuflock);
  223. return NULL;
  224. }
  225. bf = list_first_entry(&sc->tx.txbuf, struct ath_buf, list);
  226. list_del(&bf->list);
  227. spin_unlock_bh(&sc->tx.txbuflock);
  228. return bf;
  229. }
  230. static void ath_tx_return_buffer(struct ath_softc *sc, struct ath_buf *bf)
  231. {
  232. spin_lock_bh(&sc->tx.txbuflock);
  233. list_add_tail(&bf->list, &sc->tx.txbuf);
  234. spin_unlock_bh(&sc->tx.txbuflock);
  235. }
  236. static struct ath_buf* ath_clone_txbuf(struct ath_softc *sc, struct ath_buf *bf)
  237. {
  238. struct ath_buf *tbf;
  239. tbf = ath_tx_get_buffer(sc);
  240. if (WARN_ON(!tbf))
  241. return NULL;
  242. ATH_TXBUF_RESET(tbf);
  243. tbf->bf_mpdu = bf->bf_mpdu;
  244. tbf->bf_buf_addr = bf->bf_buf_addr;
  245. memcpy(tbf->bf_desc, bf->bf_desc, sc->sc_ah->caps.tx_desc_len);
  246. tbf->bf_state = bf->bf_state;
  247. return tbf;
  248. }
  249. static void ath_tx_count_frames(struct ath_softc *sc, struct ath_buf *bf,
  250. struct ath_tx_status *ts, int txok,
  251. int *nframes, int *nbad)
  252. {
  253. struct ath_frame_info *fi;
  254. u16 seq_st = 0;
  255. u32 ba[WME_BA_BMP_SIZE >> 5];
  256. int ba_index;
  257. int isaggr = 0;
  258. *nbad = 0;
  259. *nframes = 0;
  260. isaggr = bf_isaggr(bf);
  261. if (isaggr) {
  262. seq_st = ts->ts_seqnum;
  263. memcpy(ba, &ts->ba_low, WME_BA_BMP_SIZE >> 3);
  264. }
  265. while (bf) {
  266. fi = get_frame_info(bf->bf_mpdu);
  267. ba_index = ATH_BA_INDEX(seq_st, fi->seqno);
  268. (*nframes)++;
  269. if (!txok || (isaggr && !ATH_BA_ISSET(ba, ba_index)))
  270. (*nbad)++;
  271. bf = bf->bf_next;
  272. }
  273. }
  274. static void ath_tx_complete_aggr(struct ath_softc *sc, struct ath_txq *txq,
  275. struct ath_buf *bf, struct list_head *bf_q,
  276. struct ath_tx_status *ts, int txok, bool retry)
  277. {
  278. struct ath_node *an = NULL;
  279. struct sk_buff *skb;
  280. struct ieee80211_sta *sta;
  281. struct ieee80211_hw *hw = sc->hw;
  282. struct ieee80211_hdr *hdr;
  283. struct ieee80211_tx_info *tx_info;
  284. struct ath_atx_tid *tid = NULL;
  285. struct ath_buf *bf_next, *bf_last = bf->bf_lastbf;
  286. struct list_head bf_head, bf_pending;
  287. u16 seq_st = 0, acked_cnt = 0, txfail_cnt = 0;
  288. u32 ba[WME_BA_BMP_SIZE >> 5];
  289. int isaggr, txfail, txpending, sendbar = 0, needreset = 0, nbad = 0;
  290. bool rc_update = true;
  291. struct ieee80211_tx_rate rates[4];
  292. struct ath_frame_info *fi;
  293. int nframes;
  294. u8 tidno;
  295. skb = bf->bf_mpdu;
  296. hdr = (struct ieee80211_hdr *)skb->data;
  297. tx_info = IEEE80211_SKB_CB(skb);
  298. memcpy(rates, tx_info->control.rates, sizeof(rates));
  299. rcu_read_lock();
  300. sta = ieee80211_find_sta_by_ifaddr(hw, hdr->addr1, hdr->addr2);
  301. if (!sta) {
  302. rcu_read_unlock();
  303. INIT_LIST_HEAD(&bf_head);
  304. while (bf) {
  305. bf_next = bf->bf_next;
  306. bf->bf_state.bf_type |= BUF_XRETRY;
  307. if ((sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_EDMA) ||
  308. !bf->bf_stale || bf_next != NULL)
  309. list_move_tail(&bf->list, &bf_head);
  310. ath_tx_rc_status(sc, bf, ts, 1, 1, 0, false);
  311. ath_tx_complete_buf(sc, bf, txq, &bf_head, ts,
  312. 0, 0);
  313. bf = bf_next;
  314. }
  315. return;
  316. }
  317. an = (struct ath_node *)sta->drv_priv;
  318. tidno = ieee80211_get_qos_ctl(hdr)[0] & IEEE80211_QOS_CTL_TID_MASK;
  319. tid = ATH_AN_2_TID(an, tidno);
  320. /*
  321. * The hardware occasionally sends a tx status for the wrong TID.
  322. * In this case, the BA status cannot be considered valid and all
  323. * subframes need to be retransmitted
  324. */
  325. if (tidno != ts->tid)
  326. txok = false;
  327. isaggr = bf_isaggr(bf);
  328. memset(ba, 0, WME_BA_BMP_SIZE >> 3);
  329. if (isaggr && txok) {
  330. if (ts->ts_flags & ATH9K_TX_BA) {
  331. seq_st = ts->ts_seqnum;
  332. memcpy(ba, &ts->ba_low, WME_BA_BMP_SIZE >> 3);
  333. } else {
  334. /*
  335. * AR5416 can become deaf/mute when BA
  336. * issue happens. Chip needs to be reset.
  337. * But AP code may have sychronization issues
  338. * when perform internal reset in this routine.
  339. * Only enable reset in STA mode for now.
  340. */
  341. if (sc->sc_ah->opmode == NL80211_IFTYPE_STATION)
  342. needreset = 1;
  343. }
  344. }
  345. INIT_LIST_HEAD(&bf_pending);
  346. INIT_LIST_HEAD(&bf_head);
  347. ath_tx_count_frames(sc, bf, ts, txok, &nframes, &nbad);
  348. while (bf) {
  349. txfail = txpending = sendbar = 0;
  350. bf_next = bf->bf_next;
  351. skb = bf->bf_mpdu;
  352. tx_info = IEEE80211_SKB_CB(skb);
  353. fi = get_frame_info(skb);
  354. if (ATH_BA_ISSET(ba, ATH_BA_INDEX(seq_st, fi->seqno))) {
  355. /* transmit completion, subframe is
  356. * acked by block ack */
  357. acked_cnt++;
  358. } else if (!isaggr && txok) {
  359. /* transmit completion */
  360. acked_cnt++;
  361. } else {
  362. if (!(tid->state & AGGR_CLEANUP) && retry) {
  363. if (fi->retries < ATH_MAX_SW_RETRIES) {
  364. ath_tx_set_retry(sc, txq, bf->bf_mpdu);
  365. txpending = 1;
  366. } else {
  367. bf->bf_state.bf_type |= BUF_XRETRY;
  368. txfail = 1;
  369. sendbar = 1;
  370. txfail_cnt++;
  371. }
  372. } else {
  373. /*
  374. * cleanup in progress, just fail
  375. * the un-acked sub-frames
  376. */
  377. txfail = 1;
  378. }
  379. }
  380. if (!(sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_EDMA) &&
  381. bf_next == NULL) {
  382. /*
  383. * Make sure the last desc is reclaimed if it
  384. * not a holding desc.
  385. */
  386. if (!bf_last->bf_stale)
  387. list_move_tail(&bf->list, &bf_head);
  388. else
  389. INIT_LIST_HEAD(&bf_head);
  390. } else {
  391. BUG_ON(list_empty(bf_q));
  392. list_move_tail(&bf->list, &bf_head);
  393. }
  394. if (!txpending || (tid->state & AGGR_CLEANUP)) {
  395. /*
  396. * complete the acked-ones/xretried ones; update
  397. * block-ack window
  398. */
  399. spin_lock_bh(&txq->axq_lock);
  400. ath_tx_update_baw(sc, tid, fi->seqno);
  401. spin_unlock_bh(&txq->axq_lock);
  402. if (rc_update && (acked_cnt == 1 || txfail_cnt == 1)) {
  403. memcpy(tx_info->control.rates, rates, sizeof(rates));
  404. ath_tx_rc_status(sc, bf, ts, nframes, nbad, txok, true);
  405. rc_update = false;
  406. } else {
  407. ath_tx_rc_status(sc, bf, ts, nframes, nbad, txok, false);
  408. }
  409. ath_tx_complete_buf(sc, bf, txq, &bf_head, ts,
  410. !txfail, sendbar);
  411. } else {
  412. /* retry the un-acked ones */
  413. if (!(sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_EDMA)) {
  414. if (bf->bf_next == NULL && bf_last->bf_stale) {
  415. struct ath_buf *tbf;
  416. tbf = ath_clone_txbuf(sc, bf_last);
  417. /*
  418. * Update tx baw and complete the
  419. * frame with failed status if we
  420. * run out of tx buf.
  421. */
  422. if (!tbf) {
  423. spin_lock_bh(&txq->axq_lock);
  424. ath_tx_update_baw(sc, tid, fi->seqno);
  425. spin_unlock_bh(&txq->axq_lock);
  426. bf->bf_state.bf_type |=
  427. BUF_XRETRY;
  428. ath_tx_rc_status(sc, bf, ts, nframes,
  429. nbad, 0, false);
  430. ath_tx_complete_buf(sc, bf, txq,
  431. &bf_head,
  432. ts, 0, 0);
  433. break;
  434. }
  435. ath9k_hw_cleartxdesc(sc->sc_ah,
  436. tbf->bf_desc);
  437. list_add_tail(&tbf->list, &bf_head);
  438. } else {
  439. /*
  440. * Clear descriptor status words for
  441. * software retry
  442. */
  443. ath9k_hw_cleartxdesc(sc->sc_ah,
  444. bf->bf_desc);
  445. }
  446. }
  447. /*
  448. * Put this buffer to the temporary pending
  449. * queue to retain ordering
  450. */
  451. list_splice_tail_init(&bf_head, &bf_pending);
  452. }
  453. bf = bf_next;
  454. }
  455. /* prepend un-acked frames to the beginning of the pending frame queue */
  456. if (!list_empty(&bf_pending)) {
  457. spin_lock_bh(&txq->axq_lock);
  458. list_splice(&bf_pending, &tid->buf_q);
  459. ath_tx_queue_tid(txq, tid);
  460. spin_unlock_bh(&txq->axq_lock);
  461. }
  462. if (tid->state & AGGR_CLEANUP) {
  463. ath_tx_flush_tid(sc, tid);
  464. if (tid->baw_head == tid->baw_tail) {
  465. tid->state &= ~AGGR_ADDBA_COMPLETE;
  466. tid->state &= ~AGGR_CLEANUP;
  467. }
  468. }
  469. rcu_read_unlock();
  470. if (needreset) {
  471. spin_unlock_bh(&sc->sc_pcu_lock);
  472. ath_reset(sc, false);
  473. spin_lock_bh(&sc->sc_pcu_lock);
  474. }
  475. }
  476. static u32 ath_lookup_rate(struct ath_softc *sc, struct ath_buf *bf,
  477. struct ath_atx_tid *tid)
  478. {
  479. struct sk_buff *skb;
  480. struct ieee80211_tx_info *tx_info;
  481. struct ieee80211_tx_rate *rates;
  482. u32 max_4ms_framelen, frmlen;
  483. u16 aggr_limit, legacy = 0;
  484. int i;
  485. skb = bf->bf_mpdu;
  486. tx_info = IEEE80211_SKB_CB(skb);
  487. rates = tx_info->control.rates;
  488. /*
  489. * Find the lowest frame length among the rate series that will have a
  490. * 4ms transmit duration.
  491. * TODO - TXOP limit needs to be considered.
  492. */
  493. max_4ms_framelen = ATH_AMPDU_LIMIT_MAX;
  494. for (i = 0; i < 4; i++) {
  495. if (rates[i].count) {
  496. int modeidx;
  497. if (!(rates[i].flags & IEEE80211_TX_RC_MCS)) {
  498. legacy = 1;
  499. break;
  500. }
  501. if (rates[i].flags & IEEE80211_TX_RC_40_MHZ_WIDTH)
  502. modeidx = MCS_HT40;
  503. else
  504. modeidx = MCS_HT20;
  505. if (rates[i].flags & IEEE80211_TX_RC_SHORT_GI)
  506. modeidx++;
  507. frmlen = ath_max_4ms_framelen[modeidx][rates[i].idx];
  508. max_4ms_framelen = min(max_4ms_framelen, frmlen);
  509. }
  510. }
  511. /*
  512. * limit aggregate size by the minimum rate if rate selected is
  513. * not a probe rate, if rate selected is a probe rate then
  514. * avoid aggregation of this packet.
  515. */
  516. if (tx_info->flags & IEEE80211_TX_CTL_RATE_CTRL_PROBE || legacy)
  517. return 0;
  518. if (sc->sc_flags & SC_OP_BT_PRIORITY_DETECTED)
  519. aggr_limit = min((max_4ms_framelen * 3) / 8,
  520. (u32)ATH_AMPDU_LIMIT_MAX);
  521. else
  522. aggr_limit = min(max_4ms_framelen,
  523. (u32)ATH_AMPDU_LIMIT_MAX);
  524. /*
  525. * h/w can accept aggregates upto 16 bit lengths (65535).
  526. * The IE, however can hold upto 65536, which shows up here
  527. * as zero. Ignore 65536 since we are constrained by hw.
  528. */
  529. if (tid->an->maxampdu)
  530. aggr_limit = min(aggr_limit, tid->an->maxampdu);
  531. return aggr_limit;
  532. }
  533. /*
  534. * Returns the number of delimiters to be added to
  535. * meet the minimum required mpdudensity.
  536. */
  537. static int ath_compute_num_delims(struct ath_softc *sc, struct ath_atx_tid *tid,
  538. struct ath_buf *bf, u16 frmlen)
  539. {
  540. struct sk_buff *skb = bf->bf_mpdu;
  541. struct ieee80211_tx_info *tx_info = IEEE80211_SKB_CB(skb);
  542. u32 nsymbits, nsymbols;
  543. u16 minlen;
  544. u8 flags, rix;
  545. int width, streams, half_gi, ndelim, mindelim;
  546. struct ath_frame_info *fi = get_frame_info(bf->bf_mpdu);
  547. /* Select standard number of delimiters based on frame length alone */
  548. ndelim = ATH_AGGR_GET_NDELIM(frmlen);
  549. /*
  550. * If encryption enabled, hardware requires some more padding between
  551. * subframes.
  552. * TODO - this could be improved to be dependent on the rate.
  553. * The hardware can keep up at lower rates, but not higher rates
  554. */
  555. if (fi->keyix != ATH9K_TXKEYIX_INVALID)
  556. ndelim += ATH_AGGR_ENCRYPTDELIM;
  557. /*
  558. * Convert desired mpdu density from microeconds to bytes based
  559. * on highest rate in rate series (i.e. first rate) to determine
  560. * required minimum length for subframe. Take into account
  561. * whether high rate is 20 or 40Mhz and half or full GI.
  562. *
  563. * If there is no mpdu density restriction, no further calculation
  564. * is needed.
  565. */
  566. if (tid->an->mpdudensity == 0)
  567. return ndelim;
  568. rix = tx_info->control.rates[0].idx;
  569. flags = tx_info->control.rates[0].flags;
  570. width = (flags & IEEE80211_TX_RC_40_MHZ_WIDTH) ? 1 : 0;
  571. half_gi = (flags & IEEE80211_TX_RC_SHORT_GI) ? 1 : 0;
  572. if (half_gi)
  573. nsymbols = NUM_SYMBOLS_PER_USEC_HALFGI(tid->an->mpdudensity);
  574. else
  575. nsymbols = NUM_SYMBOLS_PER_USEC(tid->an->mpdudensity);
  576. if (nsymbols == 0)
  577. nsymbols = 1;
  578. streams = HT_RC_2_STREAMS(rix);
  579. nsymbits = bits_per_symbol[rix % 8][width] * streams;
  580. minlen = (nsymbols * nsymbits) / BITS_PER_BYTE;
  581. if (frmlen < minlen) {
  582. mindelim = (minlen - frmlen) / ATH_AGGR_DELIM_SZ;
  583. ndelim = max(mindelim, ndelim);
  584. }
  585. return ndelim;
  586. }
  587. static enum ATH_AGGR_STATUS ath_tx_form_aggr(struct ath_softc *sc,
  588. struct ath_txq *txq,
  589. struct ath_atx_tid *tid,
  590. struct list_head *bf_q,
  591. int *aggr_len)
  592. {
  593. #define PADBYTES(_len) ((4 - ((_len) % 4)) % 4)
  594. struct ath_buf *bf, *bf_first, *bf_prev = NULL;
  595. int rl = 0, nframes = 0, ndelim, prev_al = 0;
  596. u16 aggr_limit = 0, al = 0, bpad = 0,
  597. al_delta, h_baw = tid->baw_size / 2;
  598. enum ATH_AGGR_STATUS status = ATH_AGGR_DONE;
  599. struct ieee80211_tx_info *tx_info;
  600. struct ath_frame_info *fi;
  601. bf_first = list_first_entry(&tid->buf_q, struct ath_buf, list);
  602. do {
  603. bf = list_first_entry(&tid->buf_q, struct ath_buf, list);
  604. fi = get_frame_info(bf->bf_mpdu);
  605. /* do not step over block-ack window */
  606. if (!BAW_WITHIN(tid->seq_start, tid->baw_size, fi->seqno)) {
  607. status = ATH_AGGR_BAW_CLOSED;
  608. break;
  609. }
  610. if (!rl) {
  611. aggr_limit = ath_lookup_rate(sc, bf, tid);
  612. rl = 1;
  613. }
  614. /* do not exceed aggregation limit */
  615. al_delta = ATH_AGGR_DELIM_SZ + fi->framelen;
  616. if (nframes &&
  617. (aggr_limit < (al + bpad + al_delta + prev_al))) {
  618. status = ATH_AGGR_LIMITED;
  619. break;
  620. }
  621. tx_info = IEEE80211_SKB_CB(bf->bf_mpdu);
  622. if (nframes && ((tx_info->flags & IEEE80211_TX_CTL_RATE_CTRL_PROBE) ||
  623. !(tx_info->control.rates[0].flags & IEEE80211_TX_RC_MCS)))
  624. break;
  625. /* do not exceed subframe limit */
  626. if (nframes >= min((int)h_baw, ATH_AMPDU_SUBFRAME_DEFAULT)) {
  627. status = ATH_AGGR_LIMITED;
  628. break;
  629. }
  630. nframes++;
  631. /* add padding for previous frame to aggregation length */
  632. al += bpad + al_delta;
  633. /*
  634. * Get the delimiters needed to meet the MPDU
  635. * density for this node.
  636. */
  637. ndelim = ath_compute_num_delims(sc, tid, bf_first, fi->framelen);
  638. bpad = PADBYTES(al_delta) + (ndelim << 2);
  639. bf->bf_next = NULL;
  640. ath9k_hw_set_desc_link(sc->sc_ah, bf->bf_desc, 0);
  641. /* link buffers of this frame to the aggregate */
  642. if (!fi->retries)
  643. ath_tx_addto_baw(sc, tid, fi->seqno);
  644. ath9k_hw_set11n_aggr_middle(sc->sc_ah, bf->bf_desc, ndelim);
  645. list_move_tail(&bf->list, bf_q);
  646. if (bf_prev) {
  647. bf_prev->bf_next = bf;
  648. ath9k_hw_set_desc_link(sc->sc_ah, bf_prev->bf_desc,
  649. bf->bf_daddr);
  650. }
  651. bf_prev = bf;
  652. } while (!list_empty(&tid->buf_q));
  653. *aggr_len = al;
  654. return status;
  655. #undef PADBYTES
  656. }
  657. static void ath_tx_sched_aggr(struct ath_softc *sc, struct ath_txq *txq,
  658. struct ath_atx_tid *tid)
  659. {
  660. struct ath_buf *bf;
  661. enum ATH_AGGR_STATUS status;
  662. struct ath_frame_info *fi;
  663. struct list_head bf_q;
  664. int aggr_len;
  665. do {
  666. if (list_empty(&tid->buf_q))
  667. return;
  668. INIT_LIST_HEAD(&bf_q);
  669. status = ath_tx_form_aggr(sc, txq, tid, &bf_q, &aggr_len);
  670. /*
  671. * no frames picked up to be aggregated;
  672. * block-ack window is not open.
  673. */
  674. if (list_empty(&bf_q))
  675. break;
  676. bf = list_first_entry(&bf_q, struct ath_buf, list);
  677. bf->bf_lastbf = list_entry(bf_q.prev, struct ath_buf, list);
  678. /* if only one frame, send as non-aggregate */
  679. if (bf == bf->bf_lastbf) {
  680. fi = get_frame_info(bf->bf_mpdu);
  681. bf->bf_state.bf_type &= ~BUF_AGGR;
  682. ath9k_hw_clr11n_aggr(sc->sc_ah, bf->bf_desc);
  683. ath_buf_set_rate(sc, bf, fi->framelen);
  684. ath_tx_txqaddbuf(sc, txq, &bf_q);
  685. continue;
  686. }
  687. /* setup first desc of aggregate */
  688. bf->bf_state.bf_type |= BUF_AGGR;
  689. ath_buf_set_rate(sc, bf, aggr_len);
  690. ath9k_hw_set11n_aggr_first(sc->sc_ah, bf->bf_desc, aggr_len);
  691. /* anchor last desc of aggregate */
  692. ath9k_hw_set11n_aggr_last(sc->sc_ah, bf->bf_lastbf->bf_desc);
  693. ath_tx_txqaddbuf(sc, txq, &bf_q);
  694. TX_STAT_INC(txq->axq_qnum, a_aggr);
  695. } while (txq->axq_ampdu_depth < ATH_AGGR_MIN_QDEPTH &&
  696. status != ATH_AGGR_BAW_CLOSED);
  697. }
  698. int ath_tx_aggr_start(struct ath_softc *sc, struct ieee80211_sta *sta,
  699. u16 tid, u16 *ssn)
  700. {
  701. struct ath_atx_tid *txtid;
  702. struct ath_node *an;
  703. an = (struct ath_node *)sta->drv_priv;
  704. txtid = ATH_AN_2_TID(an, tid);
  705. if (txtid->state & (AGGR_CLEANUP | AGGR_ADDBA_COMPLETE))
  706. return -EAGAIN;
  707. txtid->state |= AGGR_ADDBA_PROGRESS;
  708. txtid->paused = true;
  709. *ssn = txtid->seq_start = txtid->seq_next;
  710. memset(txtid->tx_buf, 0, sizeof(txtid->tx_buf));
  711. txtid->baw_head = txtid->baw_tail = 0;
  712. return 0;
  713. }
  714. void ath_tx_aggr_stop(struct ath_softc *sc, struct ieee80211_sta *sta, u16 tid)
  715. {
  716. struct ath_node *an = (struct ath_node *)sta->drv_priv;
  717. struct ath_atx_tid *txtid = ATH_AN_2_TID(an, tid);
  718. struct ath_txq *txq = txtid->ac->txq;
  719. if (txtid->state & AGGR_CLEANUP)
  720. return;
  721. if (!(txtid->state & AGGR_ADDBA_COMPLETE)) {
  722. txtid->state &= ~AGGR_ADDBA_PROGRESS;
  723. return;
  724. }
  725. spin_lock_bh(&txq->axq_lock);
  726. txtid->paused = true;
  727. /*
  728. * If frames are still being transmitted for this TID, they will be
  729. * cleaned up during tx completion. To prevent race conditions, this
  730. * TID can only be reused after all in-progress subframes have been
  731. * completed.
  732. */
  733. if (txtid->baw_head != txtid->baw_tail)
  734. txtid->state |= AGGR_CLEANUP;
  735. else
  736. txtid->state &= ~AGGR_ADDBA_COMPLETE;
  737. spin_unlock_bh(&txq->axq_lock);
  738. ath_tx_flush_tid(sc, txtid);
  739. }
  740. void ath_tx_aggr_resume(struct ath_softc *sc, struct ieee80211_sta *sta, u16 tid)
  741. {
  742. struct ath_atx_tid *txtid;
  743. struct ath_node *an;
  744. an = (struct ath_node *)sta->drv_priv;
  745. if (sc->sc_flags & SC_OP_TXAGGR) {
  746. txtid = ATH_AN_2_TID(an, tid);
  747. txtid->baw_size =
  748. IEEE80211_MIN_AMPDU_BUF << sta->ht_cap.ampdu_factor;
  749. txtid->state |= AGGR_ADDBA_COMPLETE;
  750. txtid->state &= ~AGGR_ADDBA_PROGRESS;
  751. ath_tx_resume_tid(sc, txtid);
  752. }
  753. }
  754. /********************/
  755. /* Queue Management */
  756. /********************/
  757. static void ath_txq_drain_pending_buffers(struct ath_softc *sc,
  758. struct ath_txq *txq)
  759. {
  760. struct ath_atx_ac *ac, *ac_tmp;
  761. struct ath_atx_tid *tid, *tid_tmp;
  762. list_for_each_entry_safe(ac, ac_tmp, &txq->axq_acq, list) {
  763. list_del(&ac->list);
  764. ac->sched = false;
  765. list_for_each_entry_safe(tid, tid_tmp, &ac->tid_q, list) {
  766. list_del(&tid->list);
  767. tid->sched = false;
  768. ath_tid_drain(sc, txq, tid);
  769. }
  770. }
  771. }
  772. struct ath_txq *ath_txq_setup(struct ath_softc *sc, int qtype, int subtype)
  773. {
  774. struct ath_hw *ah = sc->sc_ah;
  775. struct ath_common *common = ath9k_hw_common(ah);
  776. struct ath9k_tx_queue_info qi;
  777. static const int subtype_txq_to_hwq[] = {
  778. [WME_AC_BE] = ATH_TXQ_AC_BE,
  779. [WME_AC_BK] = ATH_TXQ_AC_BK,
  780. [WME_AC_VI] = ATH_TXQ_AC_VI,
  781. [WME_AC_VO] = ATH_TXQ_AC_VO,
  782. };
  783. int axq_qnum, i;
  784. memset(&qi, 0, sizeof(qi));
  785. qi.tqi_subtype = subtype_txq_to_hwq[subtype];
  786. qi.tqi_aifs = ATH9K_TXQ_USEDEFAULT;
  787. qi.tqi_cwmin = ATH9K_TXQ_USEDEFAULT;
  788. qi.tqi_cwmax = ATH9K_TXQ_USEDEFAULT;
  789. qi.tqi_physCompBuf = 0;
  790. /*
  791. * Enable interrupts only for EOL and DESC conditions.
  792. * We mark tx descriptors to receive a DESC interrupt
  793. * when a tx queue gets deep; otherwise waiting for the
  794. * EOL to reap descriptors. Note that this is done to
  795. * reduce interrupt load and this only defers reaping
  796. * descriptors, never transmitting frames. Aside from
  797. * reducing interrupts this also permits more concurrency.
  798. * The only potential downside is if the tx queue backs
  799. * up in which case the top half of the kernel may backup
  800. * due to a lack of tx descriptors.
  801. *
  802. * The UAPSD queue is an exception, since we take a desc-
  803. * based intr on the EOSP frames.
  804. */
  805. if (ah->caps.hw_caps & ATH9K_HW_CAP_EDMA) {
  806. qi.tqi_qflags = TXQ_FLAG_TXOKINT_ENABLE |
  807. TXQ_FLAG_TXERRINT_ENABLE;
  808. } else {
  809. if (qtype == ATH9K_TX_QUEUE_UAPSD)
  810. qi.tqi_qflags = TXQ_FLAG_TXDESCINT_ENABLE;
  811. else
  812. qi.tqi_qflags = TXQ_FLAG_TXEOLINT_ENABLE |
  813. TXQ_FLAG_TXDESCINT_ENABLE;
  814. }
  815. axq_qnum = ath9k_hw_setuptxqueue(ah, qtype, &qi);
  816. if (axq_qnum == -1) {
  817. /*
  818. * NB: don't print a message, this happens
  819. * normally on parts with too few tx queues
  820. */
  821. return NULL;
  822. }
  823. if (axq_qnum >= ARRAY_SIZE(sc->tx.txq)) {
  824. ath_err(common, "qnum %u out of range, max %zu!\n",
  825. axq_qnum, ARRAY_SIZE(sc->tx.txq));
  826. ath9k_hw_releasetxqueue(ah, axq_qnum);
  827. return NULL;
  828. }
  829. if (!ATH_TXQ_SETUP(sc, axq_qnum)) {
  830. struct ath_txq *txq = &sc->tx.txq[axq_qnum];
  831. txq->axq_qnum = axq_qnum;
  832. txq->mac80211_qnum = -1;
  833. txq->axq_link = NULL;
  834. INIT_LIST_HEAD(&txq->axq_q);
  835. INIT_LIST_HEAD(&txq->axq_acq);
  836. spin_lock_init(&txq->axq_lock);
  837. txq->axq_depth = 0;
  838. txq->axq_ampdu_depth = 0;
  839. txq->axq_tx_inprogress = false;
  840. sc->tx.txqsetup |= 1<<axq_qnum;
  841. txq->txq_headidx = txq->txq_tailidx = 0;
  842. for (i = 0; i < ATH_TXFIFO_DEPTH; i++)
  843. INIT_LIST_HEAD(&txq->txq_fifo[i]);
  844. INIT_LIST_HEAD(&txq->txq_fifo_pending);
  845. }
  846. return &sc->tx.txq[axq_qnum];
  847. }
  848. int ath_txq_update(struct ath_softc *sc, int qnum,
  849. struct ath9k_tx_queue_info *qinfo)
  850. {
  851. struct ath_hw *ah = sc->sc_ah;
  852. int error = 0;
  853. struct ath9k_tx_queue_info qi;
  854. if (qnum == sc->beacon.beaconq) {
  855. /*
  856. * XXX: for beacon queue, we just save the parameter.
  857. * It will be picked up by ath_beaconq_config when
  858. * it's necessary.
  859. */
  860. sc->beacon.beacon_qi = *qinfo;
  861. return 0;
  862. }
  863. BUG_ON(sc->tx.txq[qnum].axq_qnum != qnum);
  864. ath9k_hw_get_txq_props(ah, qnum, &qi);
  865. qi.tqi_aifs = qinfo->tqi_aifs;
  866. qi.tqi_cwmin = qinfo->tqi_cwmin;
  867. qi.tqi_cwmax = qinfo->tqi_cwmax;
  868. qi.tqi_burstTime = qinfo->tqi_burstTime;
  869. qi.tqi_readyTime = qinfo->tqi_readyTime;
  870. if (!ath9k_hw_set_txq_props(ah, qnum, &qi)) {
  871. ath_err(ath9k_hw_common(sc->sc_ah),
  872. "Unable to update hardware queue %u!\n", qnum);
  873. error = -EIO;
  874. } else {
  875. ath9k_hw_resettxqueue(ah, qnum);
  876. }
  877. return error;
  878. }
  879. int ath_cabq_update(struct ath_softc *sc)
  880. {
  881. struct ath9k_tx_queue_info qi;
  882. struct ath_beacon_config *cur_conf = &sc->cur_beacon_conf;
  883. int qnum = sc->beacon.cabq->axq_qnum;
  884. ath9k_hw_get_txq_props(sc->sc_ah, qnum, &qi);
  885. /*
  886. * Ensure the readytime % is within the bounds.
  887. */
  888. if (sc->config.cabqReadytime < ATH9K_READY_TIME_LO_BOUND)
  889. sc->config.cabqReadytime = ATH9K_READY_TIME_LO_BOUND;
  890. else if (sc->config.cabqReadytime > ATH9K_READY_TIME_HI_BOUND)
  891. sc->config.cabqReadytime = ATH9K_READY_TIME_HI_BOUND;
  892. qi.tqi_readyTime = (cur_conf->beacon_interval *
  893. sc->config.cabqReadytime) / 100;
  894. ath_txq_update(sc, qnum, &qi);
  895. return 0;
  896. }
  897. static bool bf_is_ampdu_not_probing(struct ath_buf *bf)
  898. {
  899. struct ieee80211_tx_info *info = IEEE80211_SKB_CB(bf->bf_mpdu);
  900. return bf_isampdu(bf) && !(info->flags & IEEE80211_TX_CTL_RATE_CTRL_PROBE);
  901. }
  902. /*
  903. * Drain a given TX queue (could be Beacon or Data)
  904. *
  905. * This assumes output has been stopped and
  906. * we do not need to block ath_tx_tasklet.
  907. */
  908. void ath_draintxq(struct ath_softc *sc, struct ath_txq *txq, bool retry_tx)
  909. {
  910. struct ath_buf *bf, *lastbf;
  911. struct list_head bf_head;
  912. struct ath_tx_status ts;
  913. memset(&ts, 0, sizeof(ts));
  914. INIT_LIST_HEAD(&bf_head);
  915. for (;;) {
  916. spin_lock_bh(&txq->axq_lock);
  917. if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_EDMA) {
  918. if (list_empty(&txq->txq_fifo[txq->txq_tailidx])) {
  919. txq->txq_headidx = txq->txq_tailidx = 0;
  920. spin_unlock_bh(&txq->axq_lock);
  921. break;
  922. } else {
  923. bf = list_first_entry(&txq->txq_fifo[txq->txq_tailidx],
  924. struct ath_buf, list);
  925. }
  926. } else {
  927. if (list_empty(&txq->axq_q)) {
  928. txq->axq_link = NULL;
  929. spin_unlock_bh(&txq->axq_lock);
  930. break;
  931. }
  932. bf = list_first_entry(&txq->axq_q, struct ath_buf,
  933. list);
  934. if (bf->bf_stale) {
  935. list_del(&bf->list);
  936. spin_unlock_bh(&txq->axq_lock);
  937. ath_tx_return_buffer(sc, bf);
  938. continue;
  939. }
  940. }
  941. lastbf = bf->bf_lastbf;
  942. if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_EDMA) {
  943. list_cut_position(&bf_head,
  944. &txq->txq_fifo[txq->txq_tailidx],
  945. &lastbf->list);
  946. INCR(txq->txq_tailidx, ATH_TXFIFO_DEPTH);
  947. } else {
  948. /* remove ath_buf's of the same mpdu from txq */
  949. list_cut_position(&bf_head, &txq->axq_q, &lastbf->list);
  950. }
  951. txq->axq_depth--;
  952. if (bf_is_ampdu_not_probing(bf))
  953. txq->axq_ampdu_depth--;
  954. spin_unlock_bh(&txq->axq_lock);
  955. if (bf_isampdu(bf))
  956. ath_tx_complete_aggr(sc, txq, bf, &bf_head, &ts, 0,
  957. retry_tx);
  958. else
  959. ath_tx_complete_buf(sc, bf, txq, &bf_head, &ts, 0, 0);
  960. }
  961. spin_lock_bh(&txq->axq_lock);
  962. txq->axq_tx_inprogress = false;
  963. spin_unlock_bh(&txq->axq_lock);
  964. if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_EDMA) {
  965. spin_lock_bh(&txq->axq_lock);
  966. while (!list_empty(&txq->txq_fifo_pending)) {
  967. bf = list_first_entry(&txq->txq_fifo_pending,
  968. struct ath_buf, list);
  969. list_cut_position(&bf_head,
  970. &txq->txq_fifo_pending,
  971. &bf->bf_lastbf->list);
  972. spin_unlock_bh(&txq->axq_lock);
  973. if (bf_isampdu(bf))
  974. ath_tx_complete_aggr(sc, txq, bf, &bf_head,
  975. &ts, 0, retry_tx);
  976. else
  977. ath_tx_complete_buf(sc, bf, txq, &bf_head,
  978. &ts, 0, 0);
  979. spin_lock_bh(&txq->axq_lock);
  980. }
  981. spin_unlock_bh(&txq->axq_lock);
  982. }
  983. /* flush any pending frames if aggregation is enabled */
  984. if (sc->sc_flags & SC_OP_TXAGGR) {
  985. if (!retry_tx) {
  986. spin_lock_bh(&txq->axq_lock);
  987. ath_txq_drain_pending_buffers(sc, txq);
  988. spin_unlock_bh(&txq->axq_lock);
  989. }
  990. }
  991. }
  992. bool ath_drain_all_txq(struct ath_softc *sc, bool retry_tx)
  993. {
  994. struct ath_hw *ah = sc->sc_ah;
  995. struct ath_common *common = ath9k_hw_common(sc->sc_ah);
  996. struct ath_txq *txq;
  997. int i, npend = 0;
  998. if (sc->sc_flags & SC_OP_INVALID)
  999. return true;
  1000. /* Stop beacon queue */
  1001. ath9k_hw_stoptxdma(sc->sc_ah, sc->beacon.beaconq);
  1002. /* Stop data queues */
  1003. for (i = 0; i < ATH9K_NUM_TX_QUEUES; i++) {
  1004. if (ATH_TXQ_SETUP(sc, i)) {
  1005. txq = &sc->tx.txq[i];
  1006. ath9k_hw_stoptxdma(ah, txq->axq_qnum);
  1007. npend += ath9k_hw_numtxpending(ah, txq->axq_qnum);
  1008. }
  1009. }
  1010. if (npend)
  1011. ath_err(common, "Failed to stop TX DMA!\n");
  1012. for (i = 0; i < ATH9K_NUM_TX_QUEUES; i++) {
  1013. if (!ATH_TXQ_SETUP(sc, i))
  1014. continue;
  1015. /*
  1016. * The caller will resume queues with ieee80211_wake_queues.
  1017. * Mark the queue as not stopped to prevent ath_tx_complete
  1018. * from waking the queue too early.
  1019. */
  1020. txq = &sc->tx.txq[i];
  1021. txq->stopped = false;
  1022. ath_draintxq(sc, txq, retry_tx);
  1023. }
  1024. return !npend;
  1025. }
  1026. void ath_tx_cleanupq(struct ath_softc *sc, struct ath_txq *txq)
  1027. {
  1028. ath9k_hw_releasetxqueue(sc->sc_ah, txq->axq_qnum);
  1029. sc->tx.txqsetup &= ~(1<<txq->axq_qnum);
  1030. }
  1031. /* For each axq_acq entry, for each tid, try to schedule packets
  1032. * for transmit until ampdu_depth has reached min Q depth.
  1033. */
  1034. void ath_txq_schedule(struct ath_softc *sc, struct ath_txq *txq)
  1035. {
  1036. struct ath_atx_ac *ac, *ac_tmp, *last_ac;
  1037. struct ath_atx_tid *tid, *last_tid;
  1038. if (list_empty(&txq->axq_acq) ||
  1039. txq->axq_ampdu_depth >= ATH_AGGR_MIN_QDEPTH)
  1040. return;
  1041. ac = list_first_entry(&txq->axq_acq, struct ath_atx_ac, list);
  1042. last_ac = list_entry(txq->axq_acq.prev, struct ath_atx_ac, list);
  1043. list_for_each_entry_safe(ac, ac_tmp, &txq->axq_acq, list) {
  1044. last_tid = list_entry(ac->tid_q.prev, struct ath_atx_tid, list);
  1045. list_del(&ac->list);
  1046. ac->sched = false;
  1047. while (!list_empty(&ac->tid_q)) {
  1048. tid = list_first_entry(&ac->tid_q, struct ath_atx_tid,
  1049. list);
  1050. list_del(&tid->list);
  1051. tid->sched = false;
  1052. if (tid->paused)
  1053. continue;
  1054. ath_tx_sched_aggr(sc, txq, tid);
  1055. /*
  1056. * add tid to round-robin queue if more frames
  1057. * are pending for the tid
  1058. */
  1059. if (!list_empty(&tid->buf_q))
  1060. ath_tx_queue_tid(txq, tid);
  1061. if (tid == last_tid ||
  1062. txq->axq_ampdu_depth >= ATH_AGGR_MIN_QDEPTH)
  1063. break;
  1064. }
  1065. if (!list_empty(&ac->tid_q)) {
  1066. if (!ac->sched) {
  1067. ac->sched = true;
  1068. list_add_tail(&ac->list, &txq->axq_acq);
  1069. }
  1070. }
  1071. if (ac == last_ac ||
  1072. txq->axq_ampdu_depth >= ATH_AGGR_MIN_QDEPTH)
  1073. return;
  1074. }
  1075. }
  1076. /***********/
  1077. /* TX, DMA */
  1078. /***********/
  1079. /*
  1080. * Insert a chain of ath_buf (descriptors) on a txq and
  1081. * assume the descriptors are already chained together by caller.
  1082. */
  1083. static void ath_tx_txqaddbuf(struct ath_softc *sc, struct ath_txq *txq,
  1084. struct list_head *head)
  1085. {
  1086. struct ath_hw *ah = sc->sc_ah;
  1087. struct ath_common *common = ath9k_hw_common(ah);
  1088. struct ath_buf *bf;
  1089. /*
  1090. * Insert the frame on the outbound list and
  1091. * pass it on to the hardware.
  1092. */
  1093. if (list_empty(head))
  1094. return;
  1095. bf = list_first_entry(head, struct ath_buf, list);
  1096. ath_dbg(common, ATH_DBG_QUEUE,
  1097. "qnum: %d, txq depth: %d\n", txq->axq_qnum, txq->axq_depth);
  1098. if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_EDMA) {
  1099. if (txq->axq_depth >= ATH_TXFIFO_DEPTH) {
  1100. list_splice_tail_init(head, &txq->txq_fifo_pending);
  1101. return;
  1102. }
  1103. if (!list_empty(&txq->txq_fifo[txq->txq_headidx]))
  1104. ath_dbg(common, ATH_DBG_XMIT,
  1105. "Initializing tx fifo %d which is non-empty\n",
  1106. txq->txq_headidx);
  1107. INIT_LIST_HEAD(&txq->txq_fifo[txq->txq_headidx]);
  1108. list_splice_init(head, &txq->txq_fifo[txq->txq_headidx]);
  1109. INCR(txq->txq_headidx, ATH_TXFIFO_DEPTH);
  1110. TX_STAT_INC(txq->axq_qnum, puttxbuf);
  1111. ath9k_hw_puttxbuf(ah, txq->axq_qnum, bf->bf_daddr);
  1112. ath_dbg(common, ATH_DBG_XMIT, "TXDP[%u] = %llx (%p)\n",
  1113. txq->axq_qnum, ito64(bf->bf_daddr), bf->bf_desc);
  1114. } else {
  1115. list_splice_tail_init(head, &txq->axq_q);
  1116. if (txq->axq_link == NULL) {
  1117. TX_STAT_INC(txq->axq_qnum, puttxbuf);
  1118. ath9k_hw_puttxbuf(ah, txq->axq_qnum, bf->bf_daddr);
  1119. ath_dbg(common, ATH_DBG_XMIT, "TXDP[%u] = %llx (%p)\n",
  1120. txq->axq_qnum, ito64(bf->bf_daddr),
  1121. bf->bf_desc);
  1122. } else {
  1123. *txq->axq_link = bf->bf_daddr;
  1124. ath_dbg(common, ATH_DBG_XMIT,
  1125. "link[%u] (%p)=%llx (%p)\n",
  1126. txq->axq_qnum, txq->axq_link,
  1127. ito64(bf->bf_daddr), bf->bf_desc);
  1128. }
  1129. ath9k_hw_get_desc_link(ah, bf->bf_lastbf->bf_desc,
  1130. &txq->axq_link);
  1131. TX_STAT_INC(txq->axq_qnum, txstart);
  1132. ath9k_hw_txstart(ah, txq->axq_qnum);
  1133. }
  1134. txq->axq_depth++;
  1135. if (bf_is_ampdu_not_probing(bf))
  1136. txq->axq_ampdu_depth++;
  1137. }
  1138. static void ath_tx_send_ampdu(struct ath_softc *sc, struct ath_atx_tid *tid,
  1139. struct ath_buf *bf, struct ath_tx_control *txctl)
  1140. {
  1141. struct ath_frame_info *fi = get_frame_info(bf->bf_mpdu);
  1142. struct list_head bf_head;
  1143. bf->bf_state.bf_type |= BUF_AMPDU;
  1144. /*
  1145. * Do not queue to h/w when any of the following conditions is true:
  1146. * - there are pending frames in software queue
  1147. * - the TID is currently paused for ADDBA/BAR request
  1148. * - seqno is not within block-ack window
  1149. * - h/w queue depth exceeds low water mark
  1150. */
  1151. if (!list_empty(&tid->buf_q) || tid->paused ||
  1152. !BAW_WITHIN(tid->seq_start, tid->baw_size, fi->seqno) ||
  1153. txctl->txq->axq_ampdu_depth >= ATH_AGGR_MIN_QDEPTH) {
  1154. /*
  1155. * Add this frame to software queue for scheduling later
  1156. * for aggregation.
  1157. */
  1158. TX_STAT_INC(txctl->txq->axq_qnum, a_queued_sw);
  1159. list_add_tail(&bf->list, &tid->buf_q);
  1160. ath_tx_queue_tid(txctl->txq, tid);
  1161. return;
  1162. }
  1163. INIT_LIST_HEAD(&bf_head);
  1164. list_add(&bf->list, &bf_head);
  1165. /* Add sub-frame to BAW */
  1166. if (!fi->retries)
  1167. ath_tx_addto_baw(sc, tid, fi->seqno);
  1168. /* Queue to h/w without aggregation */
  1169. TX_STAT_INC(txctl->txq->axq_qnum, a_queued_hw);
  1170. bf->bf_lastbf = bf;
  1171. ath_buf_set_rate(sc, bf, fi->framelen);
  1172. ath_tx_txqaddbuf(sc, txctl->txq, &bf_head);
  1173. }
  1174. static void ath_tx_send_normal(struct ath_softc *sc, struct ath_txq *txq,
  1175. struct ath_atx_tid *tid,
  1176. struct list_head *bf_head)
  1177. {
  1178. struct ath_frame_info *fi;
  1179. struct ath_buf *bf;
  1180. bf = list_first_entry(bf_head, struct ath_buf, list);
  1181. bf->bf_state.bf_type &= ~BUF_AMPDU;
  1182. /* update starting sequence number for subsequent ADDBA request */
  1183. if (tid)
  1184. INCR(tid->seq_start, IEEE80211_SEQ_MAX);
  1185. bf->bf_lastbf = bf;
  1186. fi = get_frame_info(bf->bf_mpdu);
  1187. ath_buf_set_rate(sc, bf, fi->framelen);
  1188. ath_tx_txqaddbuf(sc, txq, bf_head);
  1189. TX_STAT_INC(txq->axq_qnum, queued);
  1190. }
  1191. static enum ath9k_pkt_type get_hw_packet_type(struct sk_buff *skb)
  1192. {
  1193. struct ieee80211_hdr *hdr;
  1194. enum ath9k_pkt_type htype;
  1195. __le16 fc;
  1196. hdr = (struct ieee80211_hdr *)skb->data;
  1197. fc = hdr->frame_control;
  1198. if (ieee80211_is_beacon(fc))
  1199. htype = ATH9K_PKT_TYPE_BEACON;
  1200. else if (ieee80211_is_probe_resp(fc))
  1201. htype = ATH9K_PKT_TYPE_PROBE_RESP;
  1202. else if (ieee80211_is_atim(fc))
  1203. htype = ATH9K_PKT_TYPE_ATIM;
  1204. else if (ieee80211_is_pspoll(fc))
  1205. htype = ATH9K_PKT_TYPE_PSPOLL;
  1206. else
  1207. htype = ATH9K_PKT_TYPE_NORMAL;
  1208. return htype;
  1209. }
  1210. static void setup_frame_info(struct ieee80211_hw *hw, struct sk_buff *skb,
  1211. int framelen)
  1212. {
  1213. struct ath_softc *sc = hw->priv;
  1214. struct ieee80211_tx_info *tx_info = IEEE80211_SKB_CB(skb);
  1215. struct ieee80211_sta *sta = tx_info->control.sta;
  1216. struct ieee80211_key_conf *hw_key = tx_info->control.hw_key;
  1217. struct ieee80211_hdr *hdr;
  1218. struct ath_frame_info *fi = get_frame_info(skb);
  1219. struct ath_node *an;
  1220. struct ath_atx_tid *tid;
  1221. enum ath9k_key_type keytype;
  1222. u16 seqno = 0;
  1223. u8 tidno;
  1224. keytype = ath9k_cmn_get_hw_crypto_keytype(skb);
  1225. hdr = (struct ieee80211_hdr *)skb->data;
  1226. if (sta && ieee80211_is_data_qos(hdr->frame_control) &&
  1227. conf_is_ht(&hw->conf) && (sc->sc_flags & SC_OP_TXAGGR)) {
  1228. an = (struct ath_node *) sta->drv_priv;
  1229. tidno = ieee80211_get_qos_ctl(hdr)[0] & IEEE80211_QOS_CTL_TID_MASK;
  1230. /*
  1231. * Override seqno set by upper layer with the one
  1232. * in tx aggregation state.
  1233. */
  1234. tid = ATH_AN_2_TID(an, tidno);
  1235. seqno = tid->seq_next;
  1236. hdr->seq_ctrl = cpu_to_le16(seqno << IEEE80211_SEQ_SEQ_SHIFT);
  1237. INCR(tid->seq_next, IEEE80211_SEQ_MAX);
  1238. }
  1239. memset(fi, 0, sizeof(*fi));
  1240. if (hw_key)
  1241. fi->keyix = hw_key->hw_key_idx;
  1242. else
  1243. fi->keyix = ATH9K_TXKEYIX_INVALID;
  1244. fi->keytype = keytype;
  1245. fi->framelen = framelen;
  1246. fi->seqno = seqno;
  1247. }
  1248. static int setup_tx_flags(struct sk_buff *skb)
  1249. {
  1250. struct ieee80211_tx_info *tx_info = IEEE80211_SKB_CB(skb);
  1251. int flags = 0;
  1252. flags |= ATH9K_TXDESC_CLRDMASK; /* needed for crypto errors */
  1253. flags |= ATH9K_TXDESC_INTREQ;
  1254. if (tx_info->flags & IEEE80211_TX_CTL_NO_ACK)
  1255. flags |= ATH9K_TXDESC_NOACK;
  1256. if (tx_info->flags & IEEE80211_TX_CTL_LDPC)
  1257. flags |= ATH9K_TXDESC_LDPC;
  1258. return flags;
  1259. }
  1260. /*
  1261. * rix - rate index
  1262. * pktlen - total bytes (delims + data + fcs + pads + pad delims)
  1263. * width - 0 for 20 MHz, 1 for 40 MHz
  1264. * half_gi - to use 4us v/s 3.6 us for symbol time
  1265. */
  1266. static u32 ath_pkt_duration(struct ath_softc *sc, u8 rix, int pktlen,
  1267. int width, int half_gi, bool shortPreamble)
  1268. {
  1269. u32 nbits, nsymbits, duration, nsymbols;
  1270. int streams;
  1271. /* find number of symbols: PLCP + data */
  1272. streams = HT_RC_2_STREAMS(rix);
  1273. nbits = (pktlen << 3) + OFDM_PLCP_BITS;
  1274. nsymbits = bits_per_symbol[rix % 8][width] * streams;
  1275. nsymbols = (nbits + nsymbits - 1) / nsymbits;
  1276. if (!half_gi)
  1277. duration = SYMBOL_TIME(nsymbols);
  1278. else
  1279. duration = SYMBOL_TIME_HALFGI(nsymbols);
  1280. /* addup duration for legacy/ht training and signal fields */
  1281. duration += L_STF + L_LTF + L_SIG + HT_SIG + HT_STF + HT_LTF(streams);
  1282. return duration;
  1283. }
  1284. u8 ath_txchainmask_reduction(struct ath_softc *sc, u8 chainmask, u32 rate)
  1285. {
  1286. struct ath_hw *ah = sc->sc_ah;
  1287. struct ath9k_channel *curchan = ah->curchan;
  1288. if ((sc->sc_flags & SC_OP_ENABLE_APM) &&
  1289. (curchan->channelFlags & CHANNEL_5GHZ) &&
  1290. (chainmask == 0x7) && (rate < 0x90))
  1291. return 0x3;
  1292. else
  1293. return chainmask;
  1294. }
  1295. static void ath_buf_set_rate(struct ath_softc *sc, struct ath_buf *bf, int len)
  1296. {
  1297. struct ath_common *common = ath9k_hw_common(sc->sc_ah);
  1298. struct ath9k_11n_rate_series series[4];
  1299. struct sk_buff *skb;
  1300. struct ieee80211_tx_info *tx_info;
  1301. struct ieee80211_tx_rate *rates;
  1302. const struct ieee80211_rate *rate;
  1303. struct ieee80211_hdr *hdr;
  1304. int i, flags = 0;
  1305. u8 rix = 0, ctsrate = 0;
  1306. bool is_pspoll;
  1307. memset(series, 0, sizeof(struct ath9k_11n_rate_series) * 4);
  1308. skb = bf->bf_mpdu;
  1309. tx_info = IEEE80211_SKB_CB(skb);
  1310. rates = tx_info->control.rates;
  1311. hdr = (struct ieee80211_hdr *)skb->data;
  1312. is_pspoll = ieee80211_is_pspoll(hdr->frame_control);
  1313. /*
  1314. * We check if Short Preamble is needed for the CTS rate by
  1315. * checking the BSS's global flag.
  1316. * But for the rate series, IEEE80211_TX_RC_USE_SHORT_PREAMBLE is used.
  1317. */
  1318. rate = ieee80211_get_rts_cts_rate(sc->hw, tx_info);
  1319. ctsrate = rate->hw_value;
  1320. if (sc->sc_flags & SC_OP_PREAMBLE_SHORT)
  1321. ctsrate |= rate->hw_value_short;
  1322. for (i = 0; i < 4; i++) {
  1323. bool is_40, is_sgi, is_sp;
  1324. int phy;
  1325. if (!rates[i].count || (rates[i].idx < 0))
  1326. continue;
  1327. rix = rates[i].idx;
  1328. series[i].Tries = rates[i].count;
  1329. if ((sc->config.ath_aggr_prot && bf_isaggr(bf)) ||
  1330. (rates[i].flags & IEEE80211_TX_RC_USE_RTS_CTS)) {
  1331. series[i].RateFlags |= ATH9K_RATESERIES_RTS_CTS;
  1332. flags |= ATH9K_TXDESC_RTSENA;
  1333. } else if (rates[i].flags & IEEE80211_TX_RC_USE_CTS_PROTECT) {
  1334. series[i].RateFlags |= ATH9K_RATESERIES_RTS_CTS;
  1335. flags |= ATH9K_TXDESC_CTSENA;
  1336. }
  1337. if (rates[i].flags & IEEE80211_TX_RC_40_MHZ_WIDTH)
  1338. series[i].RateFlags |= ATH9K_RATESERIES_2040;
  1339. if (rates[i].flags & IEEE80211_TX_RC_SHORT_GI)
  1340. series[i].RateFlags |= ATH9K_RATESERIES_HALFGI;
  1341. is_sgi = !!(rates[i].flags & IEEE80211_TX_RC_SHORT_GI);
  1342. is_40 = !!(rates[i].flags & IEEE80211_TX_RC_40_MHZ_WIDTH);
  1343. is_sp = !!(rates[i].flags & IEEE80211_TX_RC_USE_SHORT_PREAMBLE);
  1344. if (rates[i].flags & IEEE80211_TX_RC_MCS) {
  1345. /* MCS rates */
  1346. series[i].Rate = rix | 0x80;
  1347. series[i].ChSel = ath_txchainmask_reduction(sc,
  1348. common->tx_chainmask, series[i].Rate);
  1349. series[i].PktDuration = ath_pkt_duration(sc, rix, len,
  1350. is_40, is_sgi, is_sp);
  1351. if (rix < 8 && (tx_info->flags & IEEE80211_TX_CTL_STBC))
  1352. series[i].RateFlags |= ATH9K_RATESERIES_STBC;
  1353. continue;
  1354. }
  1355. /* legacy rates */
  1356. if ((tx_info->band == IEEE80211_BAND_2GHZ) &&
  1357. !(rate->flags & IEEE80211_RATE_ERP_G))
  1358. phy = WLAN_RC_PHY_CCK;
  1359. else
  1360. phy = WLAN_RC_PHY_OFDM;
  1361. rate = &sc->sbands[tx_info->band].bitrates[rates[i].idx];
  1362. series[i].Rate = rate->hw_value;
  1363. if (rate->hw_value_short) {
  1364. if (rates[i].flags & IEEE80211_TX_RC_USE_SHORT_PREAMBLE)
  1365. series[i].Rate |= rate->hw_value_short;
  1366. } else {
  1367. is_sp = false;
  1368. }
  1369. if (bf->bf_state.bfs_paprd)
  1370. series[i].ChSel = common->tx_chainmask;
  1371. else
  1372. series[i].ChSel = ath_txchainmask_reduction(sc,
  1373. common->tx_chainmask, series[i].Rate);
  1374. series[i].PktDuration = ath9k_hw_computetxtime(sc->sc_ah,
  1375. phy, rate->bitrate * 100, len, rix, is_sp);
  1376. }
  1377. /* For AR5416 - RTS cannot be followed by a frame larger than 8K */
  1378. if (bf_isaggr(bf) && (len > sc->sc_ah->caps.rts_aggr_limit))
  1379. flags &= ~ATH9K_TXDESC_RTSENA;
  1380. /* ATH9K_TXDESC_RTSENA and ATH9K_TXDESC_CTSENA are mutually exclusive. */
  1381. if (flags & ATH9K_TXDESC_RTSENA)
  1382. flags &= ~ATH9K_TXDESC_CTSENA;
  1383. /* set dur_update_en for l-sig computation except for PS-Poll frames */
  1384. ath9k_hw_set11n_ratescenario(sc->sc_ah, bf->bf_desc,
  1385. bf->bf_lastbf->bf_desc,
  1386. !is_pspoll, ctsrate,
  1387. 0, series, 4, flags);
  1388. if (sc->config.ath_aggr_prot && flags)
  1389. ath9k_hw_set11n_burstduration(sc->sc_ah, bf->bf_desc, 8192);
  1390. }
  1391. static struct ath_buf *ath_tx_setup_buffer(struct ieee80211_hw *hw,
  1392. struct ath_txq *txq,
  1393. struct sk_buff *skb)
  1394. {
  1395. struct ath_softc *sc = hw->priv;
  1396. struct ath_hw *ah = sc->sc_ah;
  1397. struct ath_common *common = ath9k_hw_common(sc->sc_ah);
  1398. struct ath_frame_info *fi = get_frame_info(skb);
  1399. struct ath_buf *bf;
  1400. struct ath_desc *ds;
  1401. int frm_type;
  1402. bf = ath_tx_get_buffer(sc);
  1403. if (!bf) {
  1404. ath_dbg(common, ATH_DBG_XMIT, "TX buffers are full\n");
  1405. return NULL;
  1406. }
  1407. ATH_TXBUF_RESET(bf);
  1408. bf->bf_flags = setup_tx_flags(skb);
  1409. bf->bf_mpdu = skb;
  1410. bf->bf_buf_addr = dma_map_single(sc->dev, skb->data,
  1411. skb->len, DMA_TO_DEVICE);
  1412. if (unlikely(dma_mapping_error(sc->dev, bf->bf_buf_addr))) {
  1413. bf->bf_mpdu = NULL;
  1414. bf->bf_buf_addr = 0;
  1415. ath_err(ath9k_hw_common(sc->sc_ah),
  1416. "dma_mapping_error() on TX\n");
  1417. ath_tx_return_buffer(sc, bf);
  1418. return NULL;
  1419. }
  1420. frm_type = get_hw_packet_type(skb);
  1421. ds = bf->bf_desc;
  1422. ath9k_hw_set_desc_link(ah, ds, 0);
  1423. ath9k_hw_set11n_txdesc(ah, ds, fi->framelen, frm_type, MAX_RATE_POWER,
  1424. fi->keyix, fi->keytype, bf->bf_flags);
  1425. ath9k_hw_filltxdesc(ah, ds,
  1426. skb->len, /* segment length */
  1427. true, /* first segment */
  1428. true, /* last segment */
  1429. ds, /* first descriptor */
  1430. bf->bf_buf_addr,
  1431. txq->axq_qnum);
  1432. return bf;
  1433. }
  1434. /* FIXME: tx power */
  1435. static void ath_tx_start_dma(struct ath_softc *sc, struct ath_buf *bf,
  1436. struct ath_tx_control *txctl)
  1437. {
  1438. struct sk_buff *skb = bf->bf_mpdu;
  1439. struct ieee80211_tx_info *tx_info = IEEE80211_SKB_CB(skb);
  1440. struct ieee80211_hdr *hdr = (struct ieee80211_hdr *)skb->data;
  1441. struct list_head bf_head;
  1442. struct ath_atx_tid *tid = NULL;
  1443. u8 tidno;
  1444. spin_lock_bh(&txctl->txq->axq_lock);
  1445. if (ieee80211_is_data_qos(hdr->frame_control) && txctl->an) {
  1446. tidno = ieee80211_get_qos_ctl(hdr)[0] &
  1447. IEEE80211_QOS_CTL_TID_MASK;
  1448. tid = ATH_AN_2_TID(txctl->an, tidno);
  1449. WARN_ON(tid->ac->txq != txctl->txq);
  1450. }
  1451. if ((tx_info->flags & IEEE80211_TX_CTL_AMPDU) && tid) {
  1452. /*
  1453. * Try aggregation if it's a unicast data frame
  1454. * and the destination is HT capable.
  1455. */
  1456. ath_tx_send_ampdu(sc, tid, bf, txctl);
  1457. } else {
  1458. INIT_LIST_HEAD(&bf_head);
  1459. list_add_tail(&bf->list, &bf_head);
  1460. bf->bf_state.bfs_ftype = txctl->frame_type;
  1461. bf->bf_state.bfs_paprd = txctl->paprd;
  1462. if (bf->bf_state.bfs_paprd)
  1463. ar9003_hw_set_paprd_txdesc(sc->sc_ah, bf->bf_desc,
  1464. bf->bf_state.bfs_paprd);
  1465. if (txctl->paprd)
  1466. bf->bf_state.bfs_paprd_timestamp = jiffies;
  1467. ath_tx_send_normal(sc, txctl->txq, tid, &bf_head);
  1468. }
  1469. spin_unlock_bh(&txctl->txq->axq_lock);
  1470. }
  1471. /* Upon failure caller should free skb */
  1472. int ath_tx_start(struct ieee80211_hw *hw, struct sk_buff *skb,
  1473. struct ath_tx_control *txctl)
  1474. {
  1475. struct ieee80211_hdr *hdr = (struct ieee80211_hdr *) skb->data;
  1476. struct ieee80211_tx_info *info = IEEE80211_SKB_CB(skb);
  1477. struct ieee80211_sta *sta = info->control.sta;
  1478. struct ath_softc *sc = hw->priv;
  1479. struct ath_txq *txq = txctl->txq;
  1480. struct ath_buf *bf;
  1481. int padpos, padsize;
  1482. int frmlen = skb->len + FCS_LEN;
  1483. int q;
  1484. /* NOTE: sta can be NULL according to net/mac80211.h */
  1485. if (sta)
  1486. txctl->an = (struct ath_node *)sta->drv_priv;
  1487. if (info->control.hw_key)
  1488. frmlen += info->control.hw_key->icv_len;
  1489. /*
  1490. * As a temporary workaround, assign seq# here; this will likely need
  1491. * to be cleaned up to work better with Beacon transmission and virtual
  1492. * BSSes.
  1493. */
  1494. if (info->flags & IEEE80211_TX_CTL_ASSIGN_SEQ) {
  1495. if (info->flags & IEEE80211_TX_CTL_FIRST_FRAGMENT)
  1496. sc->tx.seq_no += 0x10;
  1497. hdr->seq_ctrl &= cpu_to_le16(IEEE80211_SCTL_FRAG);
  1498. hdr->seq_ctrl |= cpu_to_le16(sc->tx.seq_no);
  1499. }
  1500. /* Add the padding after the header if this is not already done */
  1501. padpos = ath9k_cmn_padpos(hdr->frame_control);
  1502. padsize = padpos & 3;
  1503. if (padsize && skb->len > padpos) {
  1504. if (skb_headroom(skb) < padsize)
  1505. return -ENOMEM;
  1506. skb_push(skb, padsize);
  1507. memmove(skb->data, skb->data + padsize, padpos);
  1508. }
  1509. setup_frame_info(hw, skb, frmlen);
  1510. /*
  1511. * At this point, the vif, hw_key and sta pointers in the tx control
  1512. * info are no longer valid (overwritten by the ath_frame_info data.
  1513. */
  1514. bf = ath_tx_setup_buffer(hw, txctl->txq, skb);
  1515. if (unlikely(!bf))
  1516. return -ENOMEM;
  1517. q = skb_get_queue_mapping(skb);
  1518. spin_lock_bh(&txq->axq_lock);
  1519. if (txq == sc->tx.txq_map[q] &&
  1520. ++txq->pending_frames > ATH_MAX_QDEPTH && !txq->stopped) {
  1521. ieee80211_stop_queue(sc->hw, q);
  1522. txq->stopped = 1;
  1523. }
  1524. spin_unlock_bh(&txq->axq_lock);
  1525. ath_tx_start_dma(sc, bf, txctl);
  1526. return 0;
  1527. }
  1528. /*****************/
  1529. /* TX Completion */
  1530. /*****************/
  1531. static void ath_tx_complete(struct ath_softc *sc, struct sk_buff *skb,
  1532. int tx_flags, int ftype, struct ath_txq *txq)
  1533. {
  1534. struct ieee80211_hw *hw = sc->hw;
  1535. struct ieee80211_tx_info *tx_info = IEEE80211_SKB_CB(skb);
  1536. struct ath_common *common = ath9k_hw_common(sc->sc_ah);
  1537. struct ieee80211_hdr * hdr = (struct ieee80211_hdr *)skb->data;
  1538. int q, padpos, padsize;
  1539. ath_dbg(common, ATH_DBG_XMIT, "TX complete: skb: %p\n", skb);
  1540. if (tx_flags & ATH_TX_BAR)
  1541. tx_info->flags |= IEEE80211_TX_STAT_AMPDU_NO_BACK;
  1542. if (!(tx_flags & (ATH_TX_ERROR | ATH_TX_XRETRY))) {
  1543. /* Frame was ACKed */
  1544. tx_info->flags |= IEEE80211_TX_STAT_ACK;
  1545. }
  1546. padpos = ath9k_cmn_padpos(hdr->frame_control);
  1547. padsize = padpos & 3;
  1548. if (padsize && skb->len>padpos+padsize) {
  1549. /*
  1550. * Remove MAC header padding before giving the frame back to
  1551. * mac80211.
  1552. */
  1553. memmove(skb->data + padsize, skb->data, padpos);
  1554. skb_pull(skb, padsize);
  1555. }
  1556. if (sc->ps_flags & PS_WAIT_FOR_TX_ACK) {
  1557. sc->ps_flags &= ~PS_WAIT_FOR_TX_ACK;
  1558. ath_dbg(common, ATH_DBG_PS,
  1559. "Going back to sleep after having received TX status (0x%lx)\n",
  1560. sc->ps_flags & (PS_WAIT_FOR_BEACON |
  1561. PS_WAIT_FOR_CAB |
  1562. PS_WAIT_FOR_PSPOLL_DATA |
  1563. PS_WAIT_FOR_TX_ACK));
  1564. }
  1565. q = skb_get_queue_mapping(skb);
  1566. if (txq == sc->tx.txq_map[q]) {
  1567. spin_lock_bh(&txq->axq_lock);
  1568. if (WARN_ON(--txq->pending_frames < 0))
  1569. txq->pending_frames = 0;
  1570. if (txq->stopped && txq->pending_frames < ATH_MAX_QDEPTH) {
  1571. ieee80211_wake_queue(sc->hw, q);
  1572. txq->stopped = 0;
  1573. }
  1574. spin_unlock_bh(&txq->axq_lock);
  1575. }
  1576. ieee80211_tx_status(hw, skb);
  1577. }
  1578. static void ath_tx_complete_buf(struct ath_softc *sc, struct ath_buf *bf,
  1579. struct ath_txq *txq, struct list_head *bf_q,
  1580. struct ath_tx_status *ts, int txok, int sendbar)
  1581. {
  1582. struct sk_buff *skb = bf->bf_mpdu;
  1583. unsigned long flags;
  1584. int tx_flags = 0;
  1585. if (sendbar)
  1586. tx_flags = ATH_TX_BAR;
  1587. if (!txok) {
  1588. tx_flags |= ATH_TX_ERROR;
  1589. if (bf_isxretried(bf))
  1590. tx_flags |= ATH_TX_XRETRY;
  1591. }
  1592. dma_unmap_single(sc->dev, bf->bf_buf_addr, skb->len, DMA_TO_DEVICE);
  1593. bf->bf_buf_addr = 0;
  1594. if (bf->bf_state.bfs_paprd) {
  1595. if (time_after(jiffies,
  1596. bf->bf_state.bfs_paprd_timestamp +
  1597. msecs_to_jiffies(ATH_PAPRD_TIMEOUT)))
  1598. dev_kfree_skb_any(skb);
  1599. else
  1600. complete(&sc->paprd_complete);
  1601. } else {
  1602. ath_debug_stat_tx(sc, bf, ts, txq);
  1603. ath_tx_complete(sc, skb, tx_flags,
  1604. bf->bf_state.bfs_ftype, txq);
  1605. }
  1606. /* At this point, skb (bf->bf_mpdu) is consumed...make sure we don't
  1607. * accidentally reference it later.
  1608. */
  1609. bf->bf_mpdu = NULL;
  1610. /*
  1611. * Return the list of ath_buf of this mpdu to free queue
  1612. */
  1613. spin_lock_irqsave(&sc->tx.txbuflock, flags);
  1614. list_splice_tail_init(bf_q, &sc->tx.txbuf);
  1615. spin_unlock_irqrestore(&sc->tx.txbuflock, flags);
  1616. }
  1617. static void ath_tx_rc_status(struct ath_softc *sc, struct ath_buf *bf,
  1618. struct ath_tx_status *ts, int nframes, int nbad,
  1619. int txok, bool update_rc)
  1620. {
  1621. struct sk_buff *skb = bf->bf_mpdu;
  1622. struct ieee80211_hdr *hdr = (struct ieee80211_hdr *)skb->data;
  1623. struct ieee80211_tx_info *tx_info = IEEE80211_SKB_CB(skb);
  1624. struct ieee80211_hw *hw = sc->hw;
  1625. struct ath_hw *ah = sc->sc_ah;
  1626. u8 i, tx_rateindex;
  1627. if (txok)
  1628. tx_info->status.ack_signal = ts->ts_rssi;
  1629. tx_rateindex = ts->ts_rateindex;
  1630. WARN_ON(tx_rateindex >= hw->max_rates);
  1631. if (ts->ts_status & ATH9K_TXERR_FILT)
  1632. tx_info->flags |= IEEE80211_TX_STAT_TX_FILTERED;
  1633. if ((tx_info->flags & IEEE80211_TX_CTL_AMPDU) && update_rc) {
  1634. tx_info->flags |= IEEE80211_TX_STAT_AMPDU;
  1635. BUG_ON(nbad > nframes);
  1636. tx_info->status.ampdu_len = nframes;
  1637. tx_info->status.ampdu_ack_len = nframes - nbad;
  1638. }
  1639. if ((ts->ts_status & ATH9K_TXERR_FILT) == 0 &&
  1640. (bf->bf_flags & ATH9K_TXDESC_NOACK) == 0 && update_rc) {
  1641. /*
  1642. * If an underrun error is seen assume it as an excessive
  1643. * retry only if max frame trigger level has been reached
  1644. * (2 KB for single stream, and 4 KB for dual stream).
  1645. * Adjust the long retry as if the frame was tried
  1646. * hw->max_rate_tries times to affect how rate control updates
  1647. * PER for the failed rate.
  1648. * In case of congestion on the bus penalizing this type of
  1649. * underruns should help hardware actually transmit new frames
  1650. * successfully by eventually preferring slower rates.
  1651. * This itself should also alleviate congestion on the bus.
  1652. */
  1653. if (ieee80211_is_data(hdr->frame_control) &&
  1654. (ts->ts_flags & (ATH9K_TX_DATA_UNDERRUN |
  1655. ATH9K_TX_DELIM_UNDERRUN)) &&
  1656. ah->tx_trig_level >= sc->sc_ah->caps.tx_triglevel_max)
  1657. tx_info->status.rates[tx_rateindex].count =
  1658. hw->max_rate_tries;
  1659. }
  1660. for (i = tx_rateindex + 1; i < hw->max_rates; i++) {
  1661. tx_info->status.rates[i].count = 0;
  1662. tx_info->status.rates[i].idx = -1;
  1663. }
  1664. tx_info->status.rates[tx_rateindex].count = ts->ts_longretry + 1;
  1665. }
  1666. static void ath_tx_processq(struct ath_softc *sc, struct ath_txq *txq)
  1667. {
  1668. struct ath_hw *ah = sc->sc_ah;
  1669. struct ath_common *common = ath9k_hw_common(ah);
  1670. struct ath_buf *bf, *lastbf, *bf_held = NULL;
  1671. struct list_head bf_head;
  1672. struct ath_desc *ds;
  1673. struct ath_tx_status ts;
  1674. int txok;
  1675. int status;
  1676. ath_dbg(common, ATH_DBG_QUEUE, "tx queue %d (%x), link %p\n",
  1677. txq->axq_qnum, ath9k_hw_gettxbuf(sc->sc_ah, txq->axq_qnum),
  1678. txq->axq_link);
  1679. for (;;) {
  1680. spin_lock_bh(&txq->axq_lock);
  1681. if (list_empty(&txq->axq_q)) {
  1682. txq->axq_link = NULL;
  1683. if (sc->sc_flags & SC_OP_TXAGGR &&
  1684. !txq->txq_flush_inprogress)
  1685. ath_txq_schedule(sc, txq);
  1686. spin_unlock_bh(&txq->axq_lock);
  1687. break;
  1688. }
  1689. bf = list_first_entry(&txq->axq_q, struct ath_buf, list);
  1690. /*
  1691. * There is a race condition that a BH gets scheduled
  1692. * after sw writes TxE and before hw re-load the last
  1693. * descriptor to get the newly chained one.
  1694. * Software must keep the last DONE descriptor as a
  1695. * holding descriptor - software does so by marking
  1696. * it with the STALE flag.
  1697. */
  1698. bf_held = NULL;
  1699. if (bf->bf_stale) {
  1700. bf_held = bf;
  1701. if (list_is_last(&bf_held->list, &txq->axq_q)) {
  1702. spin_unlock_bh(&txq->axq_lock);
  1703. break;
  1704. } else {
  1705. bf = list_entry(bf_held->list.next,
  1706. struct ath_buf, list);
  1707. }
  1708. }
  1709. lastbf = bf->bf_lastbf;
  1710. ds = lastbf->bf_desc;
  1711. memset(&ts, 0, sizeof(ts));
  1712. status = ath9k_hw_txprocdesc(ah, ds, &ts);
  1713. if (status == -EINPROGRESS) {
  1714. spin_unlock_bh(&txq->axq_lock);
  1715. break;
  1716. }
  1717. TX_STAT_INC(txq->axq_qnum, txprocdesc);
  1718. /*
  1719. * Remove ath_buf's of the same transmit unit from txq,
  1720. * however leave the last descriptor back as the holding
  1721. * descriptor for hw.
  1722. */
  1723. lastbf->bf_stale = true;
  1724. INIT_LIST_HEAD(&bf_head);
  1725. if (!list_is_singular(&lastbf->list))
  1726. list_cut_position(&bf_head,
  1727. &txq->axq_q, lastbf->list.prev);
  1728. txq->axq_depth--;
  1729. txok = !(ts.ts_status & ATH9K_TXERR_MASK);
  1730. txq->axq_tx_inprogress = false;
  1731. if (bf_held)
  1732. list_del(&bf_held->list);
  1733. if (bf_is_ampdu_not_probing(bf))
  1734. txq->axq_ampdu_depth--;
  1735. spin_unlock_bh(&txq->axq_lock);
  1736. if (bf_held)
  1737. ath_tx_return_buffer(sc, bf_held);
  1738. if (!bf_isampdu(bf)) {
  1739. /*
  1740. * This frame is sent out as a single frame.
  1741. * Use hardware retry status for this frame.
  1742. */
  1743. if (ts.ts_status & ATH9K_TXERR_XRETRY)
  1744. bf->bf_state.bf_type |= BUF_XRETRY;
  1745. ath_tx_rc_status(sc, bf, &ts, 1, txok ? 0 : 1, txok, true);
  1746. }
  1747. if (bf_isampdu(bf))
  1748. ath_tx_complete_aggr(sc, txq, bf, &bf_head, &ts, txok,
  1749. true);
  1750. else
  1751. ath_tx_complete_buf(sc, bf, txq, &bf_head, &ts, txok, 0);
  1752. spin_lock_bh(&txq->axq_lock);
  1753. if (sc->sc_flags & SC_OP_TXAGGR && !txq->txq_flush_inprogress)
  1754. ath_txq_schedule(sc, txq);
  1755. spin_unlock_bh(&txq->axq_lock);
  1756. }
  1757. }
  1758. static void ath_hw_pll_work(struct work_struct *work)
  1759. {
  1760. struct ath_softc *sc = container_of(work, struct ath_softc,
  1761. hw_pll_work.work);
  1762. static int count;
  1763. if (AR_SREV_9485(sc->sc_ah)) {
  1764. if (ar9003_get_pll_sqsum_dvc(sc->sc_ah) >= 0x40000) {
  1765. count++;
  1766. if (count == 3) {
  1767. /* Rx is hung for more than 500ms. Reset it */
  1768. ath_reset(sc, true);
  1769. count = 0;
  1770. }
  1771. } else
  1772. count = 0;
  1773. ieee80211_queue_delayed_work(sc->hw, &sc->hw_pll_work, HZ/5);
  1774. }
  1775. }
  1776. static void ath_tx_complete_poll_work(struct work_struct *work)
  1777. {
  1778. struct ath_softc *sc = container_of(work, struct ath_softc,
  1779. tx_complete_work.work);
  1780. struct ath_txq *txq;
  1781. int i;
  1782. bool needreset = false;
  1783. #ifdef CONFIG_ATH9K_DEBUGFS
  1784. sc->tx_complete_poll_work_seen++;
  1785. #endif
  1786. for (i = 0; i < ATH9K_NUM_TX_QUEUES; i++)
  1787. if (ATH_TXQ_SETUP(sc, i)) {
  1788. txq = &sc->tx.txq[i];
  1789. spin_lock_bh(&txq->axq_lock);
  1790. if (txq->axq_depth) {
  1791. if (txq->axq_tx_inprogress) {
  1792. needreset = true;
  1793. spin_unlock_bh(&txq->axq_lock);
  1794. break;
  1795. } else {
  1796. txq->axq_tx_inprogress = true;
  1797. }
  1798. } else {
  1799. /* If the queue has pending buffers, then it
  1800. * should be doing tx work (and have axq_depth).
  1801. * Shouldn't get to this state I think..but
  1802. * we do.
  1803. */
  1804. if (!(sc->sc_flags & (SC_OP_OFFCHANNEL)) &&
  1805. (txq->pending_frames > 0 ||
  1806. !list_empty(&txq->axq_acq) ||
  1807. txq->stopped)) {
  1808. ath_err(ath9k_hw_common(sc->sc_ah),
  1809. "txq: %p axq_qnum: %u,"
  1810. " mac80211_qnum: %i"
  1811. " axq_link: %p"
  1812. " pending frames: %i"
  1813. " axq_acq empty: %i"
  1814. " stopped: %i"
  1815. " axq_depth: 0 Attempting to"
  1816. " restart tx logic.\n",
  1817. txq, txq->axq_qnum,
  1818. txq->mac80211_qnum,
  1819. txq->axq_link,
  1820. txq->pending_frames,
  1821. list_empty(&txq->axq_acq),
  1822. txq->stopped);
  1823. ath_txq_schedule(sc, txq);
  1824. }
  1825. }
  1826. spin_unlock_bh(&txq->axq_lock);
  1827. }
  1828. if (needreset) {
  1829. ath_dbg(ath9k_hw_common(sc->sc_ah), ATH_DBG_RESET,
  1830. "tx hung, resetting the chip\n");
  1831. ath_reset(sc, true);
  1832. }
  1833. ieee80211_queue_delayed_work(sc->hw, &sc->tx_complete_work,
  1834. msecs_to_jiffies(ATH_TX_COMPLETE_POLL_INT));
  1835. }
  1836. void ath_tx_tasklet(struct ath_softc *sc)
  1837. {
  1838. int i;
  1839. u32 qcumask = ((1 << ATH9K_NUM_TX_QUEUES) - 1);
  1840. ath9k_hw_gettxintrtxqs(sc->sc_ah, &qcumask);
  1841. for (i = 0; i < ATH9K_NUM_TX_QUEUES; i++) {
  1842. if (ATH_TXQ_SETUP(sc, i) && (qcumask & (1 << i)))
  1843. ath_tx_processq(sc, &sc->tx.txq[i]);
  1844. }
  1845. }
  1846. void ath_tx_edma_tasklet(struct ath_softc *sc)
  1847. {
  1848. struct ath_tx_status txs;
  1849. struct ath_common *common = ath9k_hw_common(sc->sc_ah);
  1850. struct ath_hw *ah = sc->sc_ah;
  1851. struct ath_txq *txq;
  1852. struct ath_buf *bf, *lastbf;
  1853. struct list_head bf_head;
  1854. int status;
  1855. int txok;
  1856. for (;;) {
  1857. status = ath9k_hw_txprocdesc(ah, NULL, (void *)&txs);
  1858. if (status == -EINPROGRESS)
  1859. break;
  1860. if (status == -EIO) {
  1861. ath_dbg(common, ATH_DBG_XMIT,
  1862. "Error processing tx status\n");
  1863. break;
  1864. }
  1865. /* Skip beacon completions */
  1866. if (txs.qid == sc->beacon.beaconq)
  1867. continue;
  1868. txq = &sc->tx.txq[txs.qid];
  1869. spin_lock_bh(&txq->axq_lock);
  1870. if (list_empty(&txq->txq_fifo[txq->txq_tailidx])) {
  1871. spin_unlock_bh(&txq->axq_lock);
  1872. return;
  1873. }
  1874. bf = list_first_entry(&txq->txq_fifo[txq->txq_tailidx],
  1875. struct ath_buf, list);
  1876. lastbf = bf->bf_lastbf;
  1877. INIT_LIST_HEAD(&bf_head);
  1878. list_cut_position(&bf_head, &txq->txq_fifo[txq->txq_tailidx],
  1879. &lastbf->list);
  1880. INCR(txq->txq_tailidx, ATH_TXFIFO_DEPTH);
  1881. txq->axq_depth--;
  1882. txq->axq_tx_inprogress = false;
  1883. if (bf_is_ampdu_not_probing(bf))
  1884. txq->axq_ampdu_depth--;
  1885. spin_unlock_bh(&txq->axq_lock);
  1886. txok = !(txs.ts_status & ATH9K_TXERR_MASK);
  1887. if (!bf_isampdu(bf)) {
  1888. if (txs.ts_status & ATH9K_TXERR_XRETRY)
  1889. bf->bf_state.bf_type |= BUF_XRETRY;
  1890. ath_tx_rc_status(sc, bf, &txs, 1, txok ? 0 : 1, txok, true);
  1891. }
  1892. if (bf_isampdu(bf))
  1893. ath_tx_complete_aggr(sc, txq, bf, &bf_head, &txs,
  1894. txok, true);
  1895. else
  1896. ath_tx_complete_buf(sc, bf, txq, &bf_head,
  1897. &txs, txok, 0);
  1898. spin_lock_bh(&txq->axq_lock);
  1899. if (!txq->txq_flush_inprogress) {
  1900. if (!list_empty(&txq->txq_fifo_pending)) {
  1901. INIT_LIST_HEAD(&bf_head);
  1902. bf = list_first_entry(&txq->txq_fifo_pending,
  1903. struct ath_buf, list);
  1904. list_cut_position(&bf_head,
  1905. &txq->txq_fifo_pending,
  1906. &bf->bf_lastbf->list);
  1907. ath_tx_txqaddbuf(sc, txq, &bf_head);
  1908. } else if (sc->sc_flags & SC_OP_TXAGGR)
  1909. ath_txq_schedule(sc, txq);
  1910. }
  1911. spin_unlock_bh(&txq->axq_lock);
  1912. }
  1913. }
  1914. /*****************/
  1915. /* Init, Cleanup */
  1916. /*****************/
  1917. static int ath_txstatus_setup(struct ath_softc *sc, int size)
  1918. {
  1919. struct ath_descdma *dd = &sc->txsdma;
  1920. u8 txs_len = sc->sc_ah->caps.txs_len;
  1921. dd->dd_desc_len = size * txs_len;
  1922. dd->dd_desc = dma_alloc_coherent(sc->dev, dd->dd_desc_len,
  1923. &dd->dd_desc_paddr, GFP_KERNEL);
  1924. if (!dd->dd_desc)
  1925. return -ENOMEM;
  1926. return 0;
  1927. }
  1928. static int ath_tx_edma_init(struct ath_softc *sc)
  1929. {
  1930. int err;
  1931. err = ath_txstatus_setup(sc, ATH_TXSTATUS_RING_SIZE);
  1932. if (!err)
  1933. ath9k_hw_setup_statusring(sc->sc_ah, sc->txsdma.dd_desc,
  1934. sc->txsdma.dd_desc_paddr,
  1935. ATH_TXSTATUS_RING_SIZE);
  1936. return err;
  1937. }
  1938. static void ath_tx_edma_cleanup(struct ath_softc *sc)
  1939. {
  1940. struct ath_descdma *dd = &sc->txsdma;
  1941. dma_free_coherent(sc->dev, dd->dd_desc_len, dd->dd_desc,
  1942. dd->dd_desc_paddr);
  1943. }
  1944. int ath_tx_init(struct ath_softc *sc, int nbufs)
  1945. {
  1946. struct ath_common *common = ath9k_hw_common(sc->sc_ah);
  1947. int error = 0;
  1948. spin_lock_init(&sc->tx.txbuflock);
  1949. error = ath_descdma_setup(sc, &sc->tx.txdma, &sc->tx.txbuf,
  1950. "tx", nbufs, 1, 1);
  1951. if (error != 0) {
  1952. ath_err(common,
  1953. "Failed to allocate tx descriptors: %d\n", error);
  1954. goto err;
  1955. }
  1956. error = ath_descdma_setup(sc, &sc->beacon.bdma, &sc->beacon.bbuf,
  1957. "beacon", ATH_BCBUF, 1, 1);
  1958. if (error != 0) {
  1959. ath_err(common,
  1960. "Failed to allocate beacon descriptors: %d\n", error);
  1961. goto err;
  1962. }
  1963. INIT_DELAYED_WORK(&sc->tx_complete_work, ath_tx_complete_poll_work);
  1964. INIT_DELAYED_WORK(&sc->hw_pll_work, ath_hw_pll_work);
  1965. if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_EDMA) {
  1966. error = ath_tx_edma_init(sc);
  1967. if (error)
  1968. goto err;
  1969. }
  1970. err:
  1971. if (error != 0)
  1972. ath_tx_cleanup(sc);
  1973. return error;
  1974. }
  1975. void ath_tx_cleanup(struct ath_softc *sc)
  1976. {
  1977. if (sc->beacon.bdma.dd_desc_len != 0)
  1978. ath_descdma_cleanup(sc, &sc->beacon.bdma, &sc->beacon.bbuf);
  1979. if (sc->tx.txdma.dd_desc_len != 0)
  1980. ath_descdma_cleanup(sc, &sc->tx.txdma, &sc->tx.txbuf);
  1981. if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_EDMA)
  1982. ath_tx_edma_cleanup(sc);
  1983. }
  1984. void ath_tx_node_init(struct ath_softc *sc, struct ath_node *an)
  1985. {
  1986. struct ath_atx_tid *tid;
  1987. struct ath_atx_ac *ac;
  1988. int tidno, acno;
  1989. for (tidno = 0, tid = &an->tid[tidno];
  1990. tidno < WME_NUM_TID;
  1991. tidno++, tid++) {
  1992. tid->an = an;
  1993. tid->tidno = tidno;
  1994. tid->seq_start = tid->seq_next = 0;
  1995. tid->baw_size = WME_MAX_BA;
  1996. tid->baw_head = tid->baw_tail = 0;
  1997. tid->sched = false;
  1998. tid->paused = false;
  1999. tid->state &= ~AGGR_CLEANUP;
  2000. INIT_LIST_HEAD(&tid->buf_q);
  2001. acno = TID_TO_WME_AC(tidno);
  2002. tid->ac = &an->ac[acno];
  2003. tid->state &= ~AGGR_ADDBA_COMPLETE;
  2004. tid->state &= ~AGGR_ADDBA_PROGRESS;
  2005. }
  2006. for (acno = 0, ac = &an->ac[acno];
  2007. acno < WME_NUM_AC; acno++, ac++) {
  2008. ac->sched = false;
  2009. ac->txq = sc->tx.txq_map[acno];
  2010. INIT_LIST_HEAD(&ac->tid_q);
  2011. }
  2012. }
  2013. void ath_tx_node_cleanup(struct ath_softc *sc, struct ath_node *an)
  2014. {
  2015. struct ath_atx_ac *ac;
  2016. struct ath_atx_tid *tid;
  2017. struct ath_txq *txq;
  2018. int tidno;
  2019. for (tidno = 0, tid = &an->tid[tidno];
  2020. tidno < WME_NUM_TID; tidno++, tid++) {
  2021. ac = tid->ac;
  2022. txq = ac->txq;
  2023. spin_lock_bh(&txq->axq_lock);
  2024. if (tid->sched) {
  2025. list_del(&tid->list);
  2026. tid->sched = false;
  2027. }
  2028. if (ac->sched) {
  2029. list_del(&ac->list);
  2030. tid->ac->sched = false;
  2031. }
  2032. ath_tid_drain(sc, txq, tid);
  2033. tid->state &= ~AGGR_ADDBA_COMPLETE;
  2034. tid->state &= ~AGGR_CLEANUP;
  2035. spin_unlock_bh(&txq->axq_lock);
  2036. }
  2037. }