sh_eth.h 18 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749
  1. /*
  2. * SuperH Ethernet device driver
  3. *
  4. * Copyright (C) 2006-2008 Nobuhiro Iwamatsu
  5. * Copyright (C) 2008-2009 Renesas Solutions Corp.
  6. *
  7. * This program is free software; you can redistribute it and/or modify it
  8. * under the terms and conditions of the GNU General Public License,
  9. * version 2, as published by the Free Software Foundation.
  10. *
  11. * This program is distributed in the hope it will be useful, but WITHOUT
  12. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  13. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  14. * more details.
  15. * You should have received a copy of the GNU General Public License along with
  16. * this program; if not, write to the Free Software Foundation, Inc.,
  17. * 51 Franklin St - Fifth Floor, Boston, MA 02110-1301 USA.
  18. *
  19. * The full GNU General Public License is included in this distribution in
  20. * the file called "COPYING".
  21. */
  22. #ifndef __SH_ETH_H__
  23. #define __SH_ETH_H__
  24. #include <linux/module.h>
  25. #include <linux/kernel.h>
  26. #include <linux/spinlock.h>
  27. #include <linux/netdevice.h>
  28. #include <linux/phy.h>
  29. #include <asm/sh_eth.h>
  30. #define CARDNAME "sh-eth"
  31. #define TX_TIMEOUT (5*HZ)
  32. #define TX_RING_SIZE 64 /* Tx ring size */
  33. #define RX_RING_SIZE 64 /* Rx ring size */
  34. #define ETHERSMALL 60
  35. #define PKT_BUF_SZ 1538
  36. #if defined(CONFIG_CPU_SUBTYPE_SH7763)
  37. /* This CPU register maps is very difference by other SH4 CPU */
  38. /* Chip Base Address */
  39. # define SH_TSU_ADDR 0xFEE01800
  40. # define ARSTR SH_TSU_ADDR
  41. /* Chip Registers */
  42. /* E-DMAC */
  43. # define EDSR 0x000
  44. # define EDMR 0x400
  45. # define EDTRR 0x408
  46. # define EDRRR 0x410
  47. # define EESR 0x428
  48. # define EESIPR 0x430
  49. # define TDLAR 0x010
  50. # define TDFAR 0x014
  51. # define TDFXR 0x018
  52. # define TDFFR 0x01C
  53. # define RDLAR 0x030
  54. # define RDFAR 0x034
  55. # define RDFXR 0x038
  56. # define RDFFR 0x03C
  57. # define TRSCER 0x438
  58. # define RMFCR 0x440
  59. # define TFTR 0x448
  60. # define FDR 0x450
  61. # define RMCR 0x458
  62. # define RPADIR 0x460
  63. # define FCFTR 0x468
  64. /* Ether Register */
  65. # define ECMR 0x500
  66. # define ECSR 0x510
  67. # define ECSIPR 0x518
  68. # define PIR 0x520
  69. # define PSR 0x528
  70. # define PIPR 0x52C
  71. # define RFLR 0x508
  72. # define APR 0x554
  73. # define MPR 0x558
  74. # define PFTCR 0x55C
  75. # define PFRCR 0x560
  76. # define TPAUSER 0x564
  77. # define GECMR 0x5B0
  78. # define BCULR 0x5B4
  79. # define MAHR 0x5C0
  80. # define MALR 0x5C8
  81. # define TROCR 0x700
  82. # define CDCR 0x708
  83. # define LCCR 0x710
  84. # define CEFCR 0x740
  85. # define FRECR 0x748
  86. # define TSFRCR 0x750
  87. # define TLFRCR 0x758
  88. # define RFCR 0x760
  89. # define CERCR 0x768
  90. # define CEECR 0x770
  91. # define MAFCR 0x778
  92. /* TSU Absolute Address */
  93. # define TSU_CTRST 0x004
  94. # define TSU_FWEN0 0x010
  95. # define TSU_FWEN1 0x014
  96. # define TSU_FCM 0x18
  97. # define TSU_BSYSL0 0x20
  98. # define TSU_BSYSL1 0x24
  99. # define TSU_PRISL0 0x28
  100. # define TSU_PRISL1 0x2C
  101. # define TSU_FWSL0 0x30
  102. # define TSU_FWSL1 0x34
  103. # define TSU_FWSLC 0x38
  104. # define TSU_QTAG0 0x40
  105. # define TSU_QTAG1 0x44
  106. # define TSU_FWSR 0x50
  107. # define TSU_FWINMK 0x54
  108. # define TSU_ADQT0 0x48
  109. # define TSU_ADQT1 0x4C
  110. # define TSU_VTAG0 0x58
  111. # define TSU_VTAG1 0x5C
  112. # define TSU_ADSBSY 0x60
  113. # define TSU_TEN 0x64
  114. # define TSU_POST1 0x70
  115. # define TSU_POST2 0x74
  116. # define TSU_POST3 0x78
  117. # define TSU_POST4 0x7C
  118. # define TSU_ADRH0 0x100
  119. # define TSU_ADRL0 0x104
  120. # define TSU_ADRH31 0x1F8
  121. # define TSU_ADRL31 0x1FC
  122. # define TXNLCR0 0x80
  123. # define TXALCR0 0x84
  124. # define RXNLCR0 0x88
  125. # define RXALCR0 0x8C
  126. # define FWNLCR0 0x90
  127. # define FWALCR0 0x94
  128. # define TXNLCR1 0xA0
  129. # define TXALCR1 0xA4
  130. # define RXNLCR1 0xA8
  131. # define RXALCR1 0xAC
  132. # define FWNLCR1 0xB0
  133. # define FWALCR1 0x40
  134. #elif defined(CONFIG_CPU_SH4) /* #if defined(CONFIG_CPU_SUBTYPE_SH7763) */
  135. /* EtherC */
  136. #define ECMR 0x100
  137. #define RFLR 0x108
  138. #define ECSR 0x110
  139. #define ECSIPR 0x118
  140. #define PIR 0x120
  141. #define PSR 0x128
  142. #define RDMLR 0x140
  143. #define IPGR 0x150
  144. #define APR 0x154
  145. #define MPR 0x158
  146. #define TPAUSER 0x164
  147. #define RFCF 0x160
  148. #define TPAUSECR 0x168
  149. #define BCFRR 0x16c
  150. #define MAHR 0x1c0
  151. #define MALR 0x1c8
  152. #define TROCR 0x1d0
  153. #define CDCR 0x1d4
  154. #define LCCR 0x1d8
  155. #define CNDCR 0x1dc
  156. #define CEFCR 0x1e4
  157. #define FRECR 0x1e8
  158. #define TSFRCR 0x1ec
  159. #define TLFRCR 0x1f0
  160. #define RFCR 0x1f4
  161. #define MAFCR 0x1f8
  162. #define RTRATE 0x1fc
  163. /* E-DMAC */
  164. #define EDMR 0x000
  165. #define EDTRR 0x008
  166. #define EDRRR 0x010
  167. #define TDLAR 0x018
  168. #define RDLAR 0x020
  169. #define EESR 0x028
  170. #define EESIPR 0x030
  171. #define TRSCER 0x038
  172. #define RMFCR 0x040
  173. #define TFTR 0x048
  174. #define FDR 0x050
  175. #define RMCR 0x058
  176. #define TFUCR 0x064
  177. #define RFOCR 0x068
  178. #define FCFTR 0x070
  179. #define RPADIR 0x078
  180. #define TRIMD 0x07c
  181. #define RBWAR 0x0c8
  182. #define RDFAR 0x0cc
  183. #define TBRAR 0x0d4
  184. #define TDFAR 0x0d8
  185. #else /* #elif defined(CONFIG_CPU_SH4) */
  186. /* This section is SH3 or SH2 */
  187. #ifndef CONFIG_CPU_SUBTYPE_SH7619
  188. /* Chip base address */
  189. # define SH_TSU_ADDR 0xA7000804
  190. # define ARSTR 0xA7000800
  191. #endif
  192. /* Chip Registers */
  193. /* E-DMAC */
  194. # define EDMR 0x0000
  195. # define EDTRR 0x0004
  196. # define EDRRR 0x0008
  197. # define TDLAR 0x000C
  198. # define RDLAR 0x0010
  199. # define EESR 0x0014
  200. # define EESIPR 0x0018
  201. # define TRSCER 0x001C
  202. # define RMFCR 0x0020
  203. # define TFTR 0x0024
  204. # define FDR 0x0028
  205. # define RMCR 0x002C
  206. # define EDOCR 0x0030
  207. # define FCFTR 0x0034
  208. # define RPADIR 0x0038
  209. # define TRIMD 0x003C
  210. # define RBWAR 0x0040
  211. # define RDFAR 0x0044
  212. # define TBRAR 0x004C
  213. # define TDFAR 0x0050
  214. /* Ether Register */
  215. # define ECMR 0x0160
  216. # define ECSR 0x0164
  217. # define ECSIPR 0x0168
  218. # define PIR 0x016C
  219. # define MAHR 0x0170
  220. # define MALR 0x0174
  221. # define RFLR 0x0178
  222. # define PSR 0x017C
  223. # define TROCR 0x0180
  224. # define CDCR 0x0184
  225. # define LCCR 0x0188
  226. # define CNDCR 0x018C
  227. # define CEFCR 0x0194
  228. # define FRECR 0x0198
  229. # define TSFRCR 0x019C
  230. # define TLFRCR 0x01A0
  231. # define RFCR 0x01A4
  232. # define MAFCR 0x01A8
  233. # define IPGR 0x01B4
  234. # if defined(CONFIG_CPU_SUBTYPE_SH7710)
  235. # define APR 0x01B8
  236. # define MPR 0x01BC
  237. # define TPAUSER 0x1C4
  238. # define BCFR 0x1CC
  239. # endif /* CONFIG_CPU_SH7710 */
  240. /* TSU */
  241. # define TSU_CTRST 0x004
  242. # define TSU_FWEN0 0x010
  243. # define TSU_FWEN1 0x014
  244. # define TSU_FCM 0x018
  245. # define TSU_BSYSL0 0x020
  246. # define TSU_BSYSL1 0x024
  247. # define TSU_PRISL0 0x028
  248. # define TSU_PRISL1 0x02C
  249. # define TSU_FWSL0 0x030
  250. # define TSU_FWSL1 0x034
  251. # define TSU_FWSLC 0x038
  252. # define TSU_QTAGM0 0x040
  253. # define TSU_QTAGM1 0x044
  254. # define TSU_ADQT0 0x048
  255. # define TSU_ADQT1 0x04C
  256. # define TSU_FWSR 0x050
  257. # define TSU_FWINMK 0x054
  258. # define TSU_ADSBSY 0x060
  259. # define TSU_TEN 0x064
  260. # define TSU_POST1 0x070
  261. # define TSU_POST2 0x074
  262. # define TSU_POST3 0x078
  263. # define TSU_POST4 0x07C
  264. # define TXNLCR0 0x080
  265. # define TXALCR0 0x084
  266. # define RXNLCR0 0x088
  267. # define RXALCR0 0x08C
  268. # define FWNLCR0 0x090
  269. # define FWALCR0 0x094
  270. # define TXNLCR1 0x0A0
  271. # define TXALCR1 0x0A4
  272. # define RXNLCR1 0x0A8
  273. # define RXALCR1 0x0AC
  274. # define FWNLCR1 0x0B0
  275. # define FWALCR1 0x0B4
  276. #define TSU_ADRH0 0x0100
  277. #define TSU_ADRL0 0x0104
  278. #define TSU_ADRL31 0x01FC
  279. #endif /* CONFIG_CPU_SUBTYPE_SH7763 */
  280. /* There are avoid compile error... */
  281. #if !defined(BCULR)
  282. #define BCULR 0x0fc
  283. #endif
  284. #if !defined(TRIMD)
  285. #define TRIMD 0x0fc
  286. #endif
  287. #if !defined(APR)
  288. #define APR 0x0fc
  289. #endif
  290. #if !defined(MPR)
  291. #define MPR 0x0fc
  292. #endif
  293. #if !defined(TPAUSER)
  294. #define TPAUSER 0x0fc
  295. #endif
  296. /* Driver's parameters */
  297. #if defined(CONFIG_CPU_SH4)
  298. #define SH4_SKB_RX_ALIGN 32
  299. #else
  300. #define SH2_SH3_SKB_RX_ALIGN 2
  301. #endif
  302. /*
  303. * Register's bits
  304. */
  305. #ifdef CONFIG_CPU_SUBTYPE_SH7763
  306. /* EDSR */
  307. enum EDSR_BIT {
  308. EDSR_ENT = 0x01, EDSR_ENR = 0x02,
  309. };
  310. #define EDSR_ENALL (EDSR_ENT|EDSR_ENR)
  311. /* GECMR */
  312. enum GECMR_BIT {
  313. GECMR_10 = 0x0, GECMR_100 = 0x04, GECMR_1000 = 0x01,
  314. };
  315. #endif
  316. /* EDMR */
  317. enum DMAC_M_BIT {
  318. EDMR_EL = 0x40, /* Litte endian */
  319. EDMR_DL1 = 0x20, EDMR_DL0 = 0x10,
  320. #ifdef CONFIG_CPU_SUBTYPE_SH7763
  321. EDMR_SRST = 0x03,
  322. #else /* CONFIG_CPU_SUBTYPE_SH7763 */
  323. EDMR_SRST = 0x01,
  324. #endif
  325. };
  326. /* EDTRR */
  327. enum DMAC_T_BIT {
  328. #ifdef CONFIG_CPU_SUBTYPE_SH7763
  329. EDTRR_TRNS = 0x03,
  330. #else
  331. EDTRR_TRNS = 0x01,
  332. #endif
  333. };
  334. /* EDRRR*/
  335. enum EDRRR_R_BIT {
  336. EDRRR_R = 0x01,
  337. };
  338. /* TPAUSER */
  339. enum TPAUSER_BIT {
  340. TPAUSER_TPAUSE = 0x0000ffff,
  341. TPAUSER_UNLIMITED = 0,
  342. };
  343. /* BCFR */
  344. enum BCFR_BIT {
  345. BCFR_RPAUSE = 0x0000ffff,
  346. BCFR_UNLIMITED = 0,
  347. };
  348. /* PIR */
  349. enum PIR_BIT {
  350. PIR_MDI = 0x08, PIR_MDO = 0x04, PIR_MMD = 0x02, PIR_MDC = 0x01,
  351. };
  352. /* PSR */
  353. enum PHY_STATUS_BIT { PHY_ST_LINK = 0x01, };
  354. /* EESR */
  355. enum EESR_BIT {
  356. EESR_TWB1 = 0x80000000,
  357. EESR_TWB = 0x40000000, /* same as TWB0 */
  358. EESR_TC1 = 0x20000000,
  359. EESR_TUC = 0x10000000,
  360. EESR_ROC = 0x08000000,
  361. EESR_TABT = 0x04000000,
  362. EESR_RABT = 0x02000000,
  363. EESR_RFRMER = 0x01000000, /* same as RFCOF */
  364. EESR_ADE = 0x00800000,
  365. EESR_ECI = 0x00400000,
  366. EESR_FTC = 0x00200000, /* same as TC or TC0 */
  367. EESR_TDE = 0x00100000,
  368. EESR_TFE = 0x00080000, /* same as TFUF */
  369. EESR_FRC = 0x00040000, /* same as FR */
  370. EESR_RDE = 0x00020000,
  371. EESR_RFE = 0x00010000,
  372. EESR_CND = 0x00000800,
  373. EESR_DLC = 0x00000400,
  374. EESR_CD = 0x00000200,
  375. EESR_RTO = 0x00000100,
  376. EESR_RMAF = 0x00000080,
  377. EESR_CEEF = 0x00000040,
  378. EESR_CELF = 0x00000020,
  379. EESR_RRF = 0x00000010,
  380. EESR_RTLF = 0x00000008,
  381. EESR_RTSF = 0x00000004,
  382. EESR_PRE = 0x00000002,
  383. EESR_CERF = 0x00000001,
  384. };
  385. #define DEFAULT_TX_CHECK (EESR_FTC | EESR_CND | EESR_DLC | EESR_CD | \
  386. EESR_RTO)
  387. #define DEFAULT_EESR_ERR_CHECK (EESR_TWB | EESR_TABT | EESR_RABT | \
  388. EESR_RDE | EESR_RFRMER | EESR_ADE | \
  389. EESR_TFE | EESR_TDE | EESR_ECI)
  390. #define DEFAULT_TX_ERROR_CHECK (EESR_TWB | EESR_TABT | EESR_ADE | EESR_TDE | \
  391. EESR_TFE)
  392. /* EESIPR */
  393. enum DMAC_IM_BIT {
  394. DMAC_M_TWB = 0x40000000, DMAC_M_TABT = 0x04000000,
  395. DMAC_M_RABT = 0x02000000,
  396. DMAC_M_RFRMER = 0x01000000, DMAC_M_ADF = 0x00800000,
  397. DMAC_M_ECI = 0x00400000, DMAC_M_FTC = 0x00200000,
  398. DMAC_M_TDE = 0x00100000, DMAC_M_TFE = 0x00080000,
  399. DMAC_M_FRC = 0x00040000, DMAC_M_RDE = 0x00020000,
  400. DMAC_M_RFE = 0x00010000, DMAC_M_TINT4 = 0x00000800,
  401. DMAC_M_TINT3 = 0x00000400, DMAC_M_TINT2 = 0x00000200,
  402. DMAC_M_TINT1 = 0x00000100, DMAC_M_RINT8 = 0x00000080,
  403. DMAC_M_RINT5 = 0x00000010, DMAC_M_RINT4 = 0x00000008,
  404. DMAC_M_RINT3 = 0x00000004, DMAC_M_RINT2 = 0x00000002,
  405. DMAC_M_RINT1 = 0x00000001,
  406. };
  407. /* Receive descriptor bit */
  408. enum RD_STS_BIT {
  409. RD_RACT = 0x80000000, RD_RDEL = 0x40000000,
  410. RD_RFP1 = 0x20000000, RD_RFP0 = 0x10000000,
  411. RD_RFE = 0x08000000, RD_RFS10 = 0x00000200,
  412. RD_RFS9 = 0x00000100, RD_RFS8 = 0x00000080,
  413. RD_RFS7 = 0x00000040, RD_RFS6 = 0x00000020,
  414. RD_RFS5 = 0x00000010, RD_RFS4 = 0x00000008,
  415. RD_RFS3 = 0x00000004, RD_RFS2 = 0x00000002,
  416. RD_RFS1 = 0x00000001,
  417. };
  418. #define RDF1ST RD_RFP1
  419. #define RDFEND RD_RFP0
  420. #define RD_RFP (RD_RFP1|RD_RFP0)
  421. /* FCFTR */
  422. enum FCFTR_BIT {
  423. FCFTR_RFF2 = 0x00040000, FCFTR_RFF1 = 0x00020000,
  424. FCFTR_RFF0 = 0x00010000, FCFTR_RFD2 = 0x00000004,
  425. FCFTR_RFD1 = 0x00000002, FCFTR_RFD0 = 0x00000001,
  426. };
  427. #define DEFAULT_FIFO_F_D_RFF (FCFTR_RFF2 | FCFTR_RFF1 | FCFTR_RFF0)
  428. #define DEFAULT_FIFO_F_D_RFD (FCFTR_RFD2 | FCFTR_RFD1 | FCFTR_RFD0)
  429. /* Transfer descriptor bit */
  430. enum TD_STS_BIT {
  431. TD_TACT = 0x80000000,
  432. TD_TDLE = 0x40000000, TD_TFP1 = 0x20000000,
  433. TD_TFP0 = 0x10000000,
  434. };
  435. #define TDF1ST TD_TFP1
  436. #define TDFEND TD_TFP0
  437. #define TD_TFP (TD_TFP1|TD_TFP0)
  438. /* RMCR */
  439. #define DEFAULT_RMCR_VALUE 0x00000000
  440. /* ECMR */
  441. enum FELIC_MODE_BIT {
  442. ECMR_TRCCM = 0x04000000, ECMR_RCSC = 0x00800000,
  443. ECMR_DPAD = 0x00200000, ECMR_RZPF = 0x00100000,
  444. ECMR_ZPF = 0x00080000, ECMR_PFR = 0x00040000, ECMR_RXF = 0x00020000,
  445. ECMR_TXF = 0x00010000, ECMR_MCT = 0x00002000, ECMR_PRCEF = 0x00001000,
  446. ECMR_PMDE = 0x00000200, ECMR_RE = 0x00000040, ECMR_TE = 0x00000020,
  447. ECMR_RTM = 0x00000010, ECMR_ILB = 0x00000008, ECMR_ELB = 0x00000004,
  448. ECMR_DM = 0x00000002, ECMR_PRM = 0x00000001,
  449. };
  450. /* ECSR */
  451. enum ECSR_STATUS_BIT {
  452. ECSR_BRCRX = 0x20, ECSR_PSRTO = 0x10,
  453. ECSR_LCHNG = 0x04,
  454. ECSR_MPD = 0x02, ECSR_ICD = 0x01,
  455. };
  456. #define DEFAULT_ECSR_INIT (ECSR_BRCRX | ECSR_PSRTO | ECSR_LCHNG | \
  457. ECSR_ICD | ECSIPR_MPDIP)
  458. /* ECSIPR */
  459. enum ECSIPR_STATUS_MASK_BIT {
  460. ECSIPR_BRCRXIP = 0x20, ECSIPR_PSRTOIP = 0x10,
  461. ECSIPR_LCHNGIP = 0x04,
  462. ECSIPR_MPDIP = 0x02, ECSIPR_ICDIP = 0x01,
  463. };
  464. #define DEFAULT_ECSIPR_INIT (ECSIPR_BRCRXIP | ECSIPR_PSRTOIP | \
  465. ECSIPR_LCHNGIP | ECSIPR_ICDIP | ECSIPR_MPDIP)
  466. /* APR */
  467. enum APR_BIT {
  468. APR_AP = 0x00000001,
  469. };
  470. /* MPR */
  471. enum MPR_BIT {
  472. MPR_MP = 0x00000001,
  473. };
  474. /* TRSCER */
  475. enum DESC_I_BIT {
  476. DESC_I_TINT4 = 0x0800, DESC_I_TINT3 = 0x0400, DESC_I_TINT2 = 0x0200,
  477. DESC_I_TINT1 = 0x0100, DESC_I_RINT8 = 0x0080, DESC_I_RINT5 = 0x0010,
  478. DESC_I_RINT4 = 0x0008, DESC_I_RINT3 = 0x0004, DESC_I_RINT2 = 0x0002,
  479. DESC_I_RINT1 = 0x0001,
  480. };
  481. /* RPADIR */
  482. enum RPADIR_BIT {
  483. RPADIR_PADS1 = 0x20000, RPADIR_PADS0 = 0x10000,
  484. RPADIR_PADR = 0x0003f,
  485. };
  486. /* RFLR */
  487. #define RFLR_VALUE 0x1000
  488. /* FDR */
  489. #define DEFAULT_FDR_INIT 0x00000707
  490. enum phy_offsets {
  491. PHY_CTRL = 0, PHY_STAT = 1, PHY_IDT1 = 2, PHY_IDT2 = 3,
  492. PHY_ANA = 4, PHY_ANL = 5, PHY_ANE = 6,
  493. PHY_16 = 16,
  494. };
  495. /* PHY_CTRL */
  496. enum PHY_CTRL_BIT {
  497. PHY_C_RESET = 0x8000, PHY_C_LOOPBK = 0x4000, PHY_C_SPEEDSL = 0x2000,
  498. PHY_C_ANEGEN = 0x1000, PHY_C_PWRDN = 0x0800, PHY_C_ISO = 0x0400,
  499. PHY_C_RANEG = 0x0200, PHY_C_DUPLEX = 0x0100, PHY_C_COLT = 0x0080,
  500. };
  501. #define DM9161_PHY_C_ANEGEN 0 /* auto nego special */
  502. /* PHY_STAT */
  503. enum PHY_STAT_BIT {
  504. PHY_S_100T4 = 0x8000, PHY_S_100X_F = 0x4000, PHY_S_100X_H = 0x2000,
  505. PHY_S_10T_F = 0x1000, PHY_S_10T_H = 0x0800, PHY_S_ANEGC = 0x0020,
  506. PHY_S_RFAULT = 0x0010, PHY_S_ANEGA = 0x0008, PHY_S_LINK = 0x0004,
  507. PHY_S_JAB = 0x0002, PHY_S_EXTD = 0x0001,
  508. };
  509. /* PHY_ANA */
  510. enum PHY_ANA_BIT {
  511. PHY_A_NP = 0x8000, PHY_A_ACK = 0x4000, PHY_A_RF = 0x2000,
  512. PHY_A_FCS = 0x0400, PHY_A_T4 = 0x0200, PHY_A_FDX = 0x0100,
  513. PHY_A_HDX = 0x0080, PHY_A_10FDX = 0x0040, PHY_A_10HDX = 0x0020,
  514. PHY_A_SEL = 0x001e,
  515. };
  516. /* PHY_ANL */
  517. enum PHY_ANL_BIT {
  518. PHY_L_NP = 0x8000, PHY_L_ACK = 0x4000, PHY_L_RF = 0x2000,
  519. PHY_L_FCS = 0x0400, PHY_L_T4 = 0x0200, PHY_L_FDX = 0x0100,
  520. PHY_L_HDX = 0x0080, PHY_L_10FDX = 0x0040, PHY_L_10HDX = 0x0020,
  521. PHY_L_SEL = 0x001f,
  522. };
  523. /* PHY_ANE */
  524. enum PHY_ANE_BIT {
  525. PHY_E_PDF = 0x0010, PHY_E_LPNPA = 0x0008, PHY_E_NPA = 0x0004,
  526. PHY_E_PRX = 0x0002, PHY_E_LPANEGA = 0x0001,
  527. };
  528. /* DM9161 */
  529. enum PHY_16_BIT {
  530. PHY_16_BP4B45 = 0x8000, PHY_16_BPSCR = 0x4000, PHY_16_BPALIGN = 0x2000,
  531. PHY_16_BP_ADPOK = 0x1000, PHY_16_Repeatmode = 0x0800,
  532. PHY_16_TXselect = 0x0400,
  533. PHY_16_Rsvd = 0x0200, PHY_16_RMIIEnable = 0x0100,
  534. PHY_16_Force100LNK = 0x0080,
  535. PHY_16_APDLED_CTL = 0x0040, PHY_16_COLLED_CTL = 0x0020,
  536. PHY_16_RPDCTR_EN = 0x0010,
  537. PHY_16_ResetStMch = 0x0008, PHY_16_PreamSupr = 0x0004,
  538. PHY_16_Sleepmode = 0x0002,
  539. PHY_16_RemoteLoopOut = 0x0001,
  540. };
  541. #define POST_RX 0x08
  542. #define POST_FW 0x04
  543. #define POST0_RX (POST_RX)
  544. #define POST0_FW (POST_FW)
  545. #define POST1_RX (POST_RX >> 2)
  546. #define POST1_FW (POST_FW >> 2)
  547. #define POST_ALL (POST0_RX | POST0_FW | POST1_RX | POST1_FW)
  548. /* ARSTR */
  549. enum ARSTR_BIT { ARSTR_ARSTR = 0x00000001, };
  550. /* TSU_FWEN0 */
  551. enum TSU_FWEN0_BIT {
  552. TSU_FWEN0_0 = 0x00000001,
  553. };
  554. /* TSU_ADSBSY */
  555. enum TSU_ADSBSY_BIT {
  556. TSU_ADSBSY_0 = 0x00000001,
  557. };
  558. /* TSU_TEN */
  559. enum TSU_TEN_BIT {
  560. TSU_TEN_0 = 0x80000000,
  561. };
  562. /* TSU_FWSL0 */
  563. enum TSU_FWSL0_BIT {
  564. TSU_FWSL0_FW50 = 0x1000, TSU_FWSL0_FW40 = 0x0800,
  565. TSU_FWSL0_FW30 = 0x0400, TSU_FWSL0_FW20 = 0x0200,
  566. TSU_FWSL0_FW10 = 0x0100, TSU_FWSL0_RMSA0 = 0x0010,
  567. };
  568. /* TSU_FWSLC */
  569. enum TSU_FWSLC_BIT {
  570. TSU_FWSLC_POSTENU = 0x2000, TSU_FWSLC_POSTENL = 0x1000,
  571. TSU_FWSLC_CAMSEL03 = 0x0080, TSU_FWSLC_CAMSEL02 = 0x0040,
  572. TSU_FWSLC_CAMSEL01 = 0x0020, TSU_FWSLC_CAMSEL00 = 0x0010,
  573. TSU_FWSLC_CAMSEL13 = 0x0008, TSU_FWSLC_CAMSEL12 = 0x0004,
  574. TSU_FWSLC_CAMSEL11 = 0x0002, TSU_FWSLC_CAMSEL10 = 0x0001,
  575. };
  576. /*
  577. * The sh ether Tx buffer descriptors.
  578. * This structure should be 20 bytes.
  579. */
  580. struct sh_eth_txdesc {
  581. u32 status; /* TD0 */
  582. #if defined(CONFIG_CPU_LITTLE_ENDIAN)
  583. u16 pad0; /* TD1 */
  584. u16 buffer_length; /* TD1 */
  585. #else
  586. u16 buffer_length; /* TD1 */
  587. u16 pad0; /* TD1 */
  588. #endif
  589. u32 addr; /* TD2 */
  590. u32 pad1; /* padding data */
  591. } __attribute__((aligned(2), packed));
  592. /*
  593. * The sh ether Rx buffer descriptors.
  594. * This structure should be 20 bytes.
  595. */
  596. struct sh_eth_rxdesc {
  597. u32 status; /* RD0 */
  598. #if defined(CONFIG_CPU_LITTLE_ENDIAN)
  599. u16 frame_length; /* RD1 */
  600. u16 buffer_length; /* RD1 */
  601. #else
  602. u16 buffer_length; /* RD1 */
  603. u16 frame_length; /* RD1 */
  604. #endif
  605. u32 addr; /* RD2 */
  606. u32 pad0; /* padding data */
  607. } __attribute__((aligned(2), packed));
  608. /* This structure is used by each CPU dependency handling. */
  609. struct sh_eth_cpu_data {
  610. /* optional functions */
  611. void (*chip_reset)(struct net_device *ndev);
  612. void (*set_duplex)(struct net_device *ndev);
  613. void (*set_rate)(struct net_device *ndev);
  614. /* mandatory initialize value */
  615. unsigned long eesipr_value;
  616. /* optional initialize value */
  617. unsigned long ecsr_value;
  618. unsigned long ecsipr_value;
  619. unsigned long fdr_value;
  620. unsigned long fcftr_value;
  621. unsigned long rpadir_value;
  622. unsigned long rmcr_value;
  623. /* interrupt checking mask */
  624. unsigned long tx_check;
  625. unsigned long eesr_err_check;
  626. unsigned long tx_error_check;
  627. /* hardware features */
  628. unsigned no_psr:1; /* EtherC DO NOT have PSR */
  629. unsigned apr:1; /* EtherC have APR */
  630. unsigned mpr:1; /* EtherC have MPR */
  631. unsigned tpauser:1; /* EtherC have TPAUSER */
  632. unsigned bculr:1; /* EtherC have BCULR */
  633. unsigned hw_swap:1; /* E-DMAC have DE bit in EDMR */
  634. unsigned rpadir:1; /* E-DMAC have RPADIR */
  635. unsigned no_trimd:1; /* E-DMAC DO NOT have TRIMD */
  636. unsigned no_ade:1; /* E-DMAC DO NOT have ADE bit in EESR */
  637. };
  638. struct sh_eth_private {
  639. struct platform_device *pdev;
  640. struct sh_eth_cpu_data *cd;
  641. dma_addr_t rx_desc_dma;
  642. dma_addr_t tx_desc_dma;
  643. struct sh_eth_rxdesc *rx_ring;
  644. struct sh_eth_txdesc *tx_ring;
  645. struct sk_buff **rx_skbuff;
  646. struct sk_buff **tx_skbuff;
  647. struct net_device_stats stats;
  648. struct timer_list timer;
  649. spinlock_t lock;
  650. u32 cur_rx, dirty_rx; /* Producer/consumer ring indices */
  651. u32 cur_tx, dirty_tx;
  652. u32 rx_buf_sz; /* Based on MTU+slack. */
  653. int edmac_endian;
  654. /* MII transceiver section. */
  655. u32 phy_id; /* PHY ID */
  656. struct mii_bus *mii_bus; /* MDIO bus control */
  657. struct phy_device *phydev; /* PHY device control */
  658. enum phy_state link;
  659. int msg_enable;
  660. int speed;
  661. int duplex;
  662. u32 rx_int_var, tx_int_var; /* interrupt control variables */
  663. char post_rx; /* POST receive */
  664. char post_fw; /* POST forward */
  665. struct net_device_stats tsu_stats; /* TSU forward status */
  666. unsigned no_ether_link:1;
  667. unsigned ether_link_active_low:1;
  668. };
  669. static inline void sh_eth_soft_swap(char *src, int len)
  670. {
  671. #ifdef __LITTLE_ENDIAN__
  672. u32 *p = (u32 *)src;
  673. u32 *maxp;
  674. maxp = p + ((len + sizeof(u32) - 1) / sizeof(u32));
  675. for (; p < maxp; p++)
  676. *p = swab32(*p);
  677. #endif
  678. }
  679. #endif /* #ifndef __SH_ETH_H__ */