qlge.h 62 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331
  1. /*
  2. * QLogic QLA41xx NIC HBA Driver
  3. * Copyright (c) 2003-2006 QLogic Corporation
  4. *
  5. * See LICENSE.qlge for copyright and licensing details.
  6. */
  7. #ifndef _QLGE_H_
  8. #define _QLGE_H_
  9. #include <linux/pci.h>
  10. #include <linux/netdevice.h>
  11. #include <linux/rtnetlink.h>
  12. /*
  13. * General definitions...
  14. */
  15. #define DRV_NAME "qlge"
  16. #define DRV_STRING "QLogic 10 Gigabit PCI-E Ethernet Driver "
  17. #define DRV_VERSION "v1.00.00.27.00.00-01"
  18. #define WQ_ADDR_ALIGN 0x3 /* 4 byte alignment */
  19. #define QLGE_VENDOR_ID 0x1077
  20. #define QLGE_DEVICE_ID_8012 0x8012
  21. #define QLGE_DEVICE_ID_8000 0x8000
  22. #define MAX_CPUS 8
  23. #define MAX_TX_RINGS MAX_CPUS
  24. #define MAX_RX_RINGS ((MAX_CPUS * 2) + 1)
  25. #define NUM_TX_RING_ENTRIES 256
  26. #define NUM_RX_RING_ENTRIES 256
  27. #define NUM_SMALL_BUFFERS 512
  28. #define NUM_LARGE_BUFFERS 512
  29. #define DB_PAGE_SIZE 4096
  30. /* Calculate the number of (4k) pages required to
  31. * contain a buffer queue of the given length.
  32. */
  33. #define MAX_DB_PAGES_PER_BQ(x) \
  34. (((x * sizeof(u64)) / DB_PAGE_SIZE) + \
  35. (((x * sizeof(u64)) % DB_PAGE_SIZE) ? 1 : 0))
  36. #define RX_RING_SHADOW_SPACE (sizeof(u64) + \
  37. MAX_DB_PAGES_PER_BQ(NUM_SMALL_BUFFERS) * sizeof(u64) + \
  38. MAX_DB_PAGES_PER_BQ(NUM_LARGE_BUFFERS) * sizeof(u64))
  39. #define LARGE_BUFFER_MAX_SIZE 8192
  40. #define LARGE_BUFFER_MIN_SIZE 2048
  41. #define MAX_CQ 128
  42. #define DFLT_COALESCE_WAIT 100 /* 100 usec wait for coalescing */
  43. #define MAX_INTER_FRAME_WAIT 10 /* 10 usec max interframe-wait for coalescing */
  44. #define DFLT_INTER_FRAME_WAIT (MAX_INTER_FRAME_WAIT/2)
  45. #define UDELAY_COUNT 3
  46. #define UDELAY_DELAY 100
  47. #define TX_DESC_PER_IOCB 8
  48. /* The maximum number of frags we handle is based
  49. * on PAGE_SIZE...
  50. */
  51. #if (PAGE_SHIFT == 12) || (PAGE_SHIFT == 13) /* 4k & 8k pages */
  52. #define TX_DESC_PER_OAL ((MAX_SKB_FRAGS - TX_DESC_PER_IOCB) + 2)
  53. #else /* all other page sizes */
  54. #define TX_DESC_PER_OAL 0
  55. #endif
  56. /* Word shifting for converting 64-bit
  57. * address to a series of 16-bit words.
  58. * This is used for some MPI firmware
  59. * mailbox commands.
  60. */
  61. #define LSW(x) ((u16)(x))
  62. #define MSW(x) ((u16)((u32)(x) >> 16))
  63. #define LSD(x) ((u32)((u64)(x)))
  64. #define MSD(x) ((u32)((((u64)(x)) >> 32)))
  65. /* MPI test register definitions. This register
  66. * is used for determining alternate NIC function's
  67. * PCI->func number.
  68. */
  69. enum {
  70. MPI_TEST_FUNC_PORT_CFG = 0x1002,
  71. MPI_TEST_FUNC_PRB_CTL = 0x100e,
  72. MPI_TEST_FUNC_PRB_EN = 0x18a20000,
  73. MPI_TEST_FUNC_RST_STS = 0x100a,
  74. MPI_TEST_FUNC_RST_FRC = 0x00000003,
  75. MPI_TEST_NIC_FUNC_MASK = 0x00000007,
  76. MPI_TEST_NIC1_FUNCTION_ENABLE = (1 << 0),
  77. MPI_TEST_NIC1_FUNCTION_MASK = 0x0000000e,
  78. MPI_TEST_NIC1_FUNC_SHIFT = 1,
  79. MPI_TEST_NIC2_FUNCTION_ENABLE = (1 << 4),
  80. MPI_TEST_NIC2_FUNCTION_MASK = 0x000000e0,
  81. MPI_TEST_NIC2_FUNC_SHIFT = 5,
  82. MPI_TEST_FC1_FUNCTION_ENABLE = (1 << 8),
  83. MPI_TEST_FC1_FUNCTION_MASK = 0x00000e00,
  84. MPI_TEST_FC1_FUNCTION_SHIFT = 9,
  85. MPI_TEST_FC2_FUNCTION_ENABLE = (1 << 12),
  86. MPI_TEST_FC2_FUNCTION_MASK = 0x0000e000,
  87. MPI_TEST_FC2_FUNCTION_SHIFT = 13,
  88. MPI_NIC_READ = 0x00000000,
  89. MPI_NIC_REG_BLOCK = 0x00020000,
  90. MPI_NIC_FUNCTION_SHIFT = 6,
  91. };
  92. /*
  93. * Processor Address Register (PROC_ADDR) bit definitions.
  94. */
  95. enum {
  96. /* Misc. stuff */
  97. MAILBOX_COUNT = 16,
  98. MAILBOX_TIMEOUT = 5,
  99. PROC_ADDR_RDY = (1 << 31),
  100. PROC_ADDR_R = (1 << 30),
  101. PROC_ADDR_ERR = (1 << 29),
  102. PROC_ADDR_DA = (1 << 28),
  103. PROC_ADDR_FUNC0_MBI = 0x00001180,
  104. PROC_ADDR_FUNC0_MBO = (PROC_ADDR_FUNC0_MBI + MAILBOX_COUNT),
  105. PROC_ADDR_FUNC0_CTL = 0x000011a1,
  106. PROC_ADDR_FUNC2_MBI = 0x00001280,
  107. PROC_ADDR_FUNC2_MBO = (PROC_ADDR_FUNC2_MBI + MAILBOX_COUNT),
  108. PROC_ADDR_FUNC2_CTL = 0x000012a1,
  109. PROC_ADDR_MPI_RISC = 0x00000000,
  110. PROC_ADDR_MDE = 0x00010000,
  111. PROC_ADDR_REGBLOCK = 0x00020000,
  112. PROC_ADDR_RISC_REG = 0x00030000,
  113. };
  114. /*
  115. * System Register (SYS) bit definitions.
  116. */
  117. enum {
  118. SYS_EFE = (1 << 0),
  119. SYS_FAE = (1 << 1),
  120. SYS_MDC = (1 << 2),
  121. SYS_DST = (1 << 3),
  122. SYS_DWC = (1 << 4),
  123. SYS_EVW = (1 << 5),
  124. SYS_OMP_DLY_MASK = 0x3f000000,
  125. /*
  126. * There are no values defined as of edit #15.
  127. */
  128. SYS_ODI = (1 << 14),
  129. };
  130. /*
  131. * Reset/Failover Register (RST_FO) bit definitions.
  132. */
  133. enum {
  134. RST_FO_TFO = (1 << 0),
  135. RST_FO_RR_MASK = 0x00060000,
  136. RST_FO_RR_CQ_CAM = 0x00000000,
  137. RST_FO_RR_DROP = 0x00000002,
  138. RST_FO_RR_DQ = 0x00000004,
  139. RST_FO_RR_RCV_FUNC_CQ = 0x00000006,
  140. RST_FO_FRB = (1 << 12),
  141. RST_FO_MOP = (1 << 13),
  142. RST_FO_REG = (1 << 14),
  143. RST_FO_FR = (1 << 15),
  144. };
  145. /*
  146. * Function Specific Control Register (FSC) bit definitions.
  147. */
  148. enum {
  149. FSC_DBRST_MASK = 0x00070000,
  150. FSC_DBRST_256 = 0x00000000,
  151. FSC_DBRST_512 = 0x00000001,
  152. FSC_DBRST_768 = 0x00000002,
  153. FSC_DBRST_1024 = 0x00000003,
  154. FSC_DBL_MASK = 0x00180000,
  155. FSC_DBL_DBRST = 0x00000000,
  156. FSC_DBL_MAX_PLD = 0x00000008,
  157. FSC_DBL_MAX_BRST = 0x00000010,
  158. FSC_DBL_128_BYTES = 0x00000018,
  159. FSC_EC = (1 << 5),
  160. FSC_EPC_MASK = 0x00c00000,
  161. FSC_EPC_INBOUND = (1 << 6),
  162. FSC_EPC_OUTBOUND = (1 << 7),
  163. FSC_VM_PAGESIZE_MASK = 0x07000000,
  164. FSC_VM_PAGE_2K = 0x00000100,
  165. FSC_VM_PAGE_4K = 0x00000200,
  166. FSC_VM_PAGE_8K = 0x00000300,
  167. FSC_VM_PAGE_64K = 0x00000600,
  168. FSC_SH = (1 << 11),
  169. FSC_DSB = (1 << 12),
  170. FSC_STE = (1 << 13),
  171. FSC_FE = (1 << 15),
  172. };
  173. /*
  174. * Host Command Status Register (CSR) bit definitions.
  175. */
  176. enum {
  177. CSR_ERR_STS_MASK = 0x0000003f,
  178. /*
  179. * There are no valued defined as of edit #15.
  180. */
  181. CSR_RR = (1 << 8),
  182. CSR_HRI = (1 << 9),
  183. CSR_RP = (1 << 10),
  184. CSR_CMD_PARM_SHIFT = 22,
  185. CSR_CMD_NOP = 0x00000000,
  186. CSR_CMD_SET_RST = 0x10000000,
  187. CSR_CMD_CLR_RST = 0x20000000,
  188. CSR_CMD_SET_PAUSE = 0x30000000,
  189. CSR_CMD_CLR_PAUSE = 0x40000000,
  190. CSR_CMD_SET_H2R_INT = 0x50000000,
  191. CSR_CMD_CLR_H2R_INT = 0x60000000,
  192. CSR_CMD_PAR_EN = 0x70000000,
  193. CSR_CMD_SET_BAD_PAR = 0x80000000,
  194. CSR_CMD_CLR_BAD_PAR = 0x90000000,
  195. CSR_CMD_CLR_R2PCI_INT = 0xa0000000,
  196. };
  197. /*
  198. * Configuration Register (CFG) bit definitions.
  199. */
  200. enum {
  201. CFG_LRQ = (1 << 0),
  202. CFG_DRQ = (1 << 1),
  203. CFG_LR = (1 << 2),
  204. CFG_DR = (1 << 3),
  205. CFG_LE = (1 << 5),
  206. CFG_LCQ = (1 << 6),
  207. CFG_DCQ = (1 << 7),
  208. CFG_Q_SHIFT = 8,
  209. CFG_Q_MASK = 0x7f000000,
  210. };
  211. /*
  212. * Status Register (STS) bit definitions.
  213. */
  214. enum {
  215. STS_FE = (1 << 0),
  216. STS_PI = (1 << 1),
  217. STS_PL0 = (1 << 2),
  218. STS_PL1 = (1 << 3),
  219. STS_PI0 = (1 << 4),
  220. STS_PI1 = (1 << 5),
  221. STS_FUNC_ID_MASK = 0x000000c0,
  222. STS_FUNC_ID_SHIFT = 6,
  223. STS_F0E = (1 << 8),
  224. STS_F1E = (1 << 9),
  225. STS_F2E = (1 << 10),
  226. STS_F3E = (1 << 11),
  227. STS_NFE = (1 << 12),
  228. };
  229. /*
  230. * Interrupt Enable Register (INTR_EN) bit definitions.
  231. */
  232. enum {
  233. INTR_EN_INTR_MASK = 0x007f0000,
  234. INTR_EN_TYPE_MASK = 0x03000000,
  235. INTR_EN_TYPE_ENABLE = 0x00000100,
  236. INTR_EN_TYPE_DISABLE = 0x00000200,
  237. INTR_EN_TYPE_READ = 0x00000300,
  238. INTR_EN_IHD = (1 << 13),
  239. INTR_EN_IHD_MASK = (INTR_EN_IHD << 16),
  240. INTR_EN_EI = (1 << 14),
  241. INTR_EN_EN = (1 << 15),
  242. };
  243. /*
  244. * Interrupt Mask Register (INTR_MASK) bit definitions.
  245. */
  246. enum {
  247. INTR_MASK_PI = (1 << 0),
  248. INTR_MASK_HL0 = (1 << 1),
  249. INTR_MASK_LH0 = (1 << 2),
  250. INTR_MASK_HL1 = (1 << 3),
  251. INTR_MASK_LH1 = (1 << 4),
  252. INTR_MASK_SE = (1 << 5),
  253. INTR_MASK_LSC = (1 << 6),
  254. INTR_MASK_MC = (1 << 7),
  255. INTR_MASK_LINK_IRQS = INTR_MASK_LSC | INTR_MASK_SE | INTR_MASK_MC,
  256. };
  257. /*
  258. * Register (REV_ID) bit definitions.
  259. */
  260. enum {
  261. REV_ID_MASK = 0x0000000f,
  262. REV_ID_NICROLL_SHIFT = 0,
  263. REV_ID_NICREV_SHIFT = 4,
  264. REV_ID_XGROLL_SHIFT = 8,
  265. REV_ID_XGREV_SHIFT = 12,
  266. REV_ID_CHIPREV_SHIFT = 28,
  267. };
  268. /*
  269. * Force ECC Error Register (FRC_ECC_ERR) bit definitions.
  270. */
  271. enum {
  272. FRC_ECC_ERR_VW = (1 << 12),
  273. FRC_ECC_ERR_VB = (1 << 13),
  274. FRC_ECC_ERR_NI = (1 << 14),
  275. FRC_ECC_ERR_NO = (1 << 15),
  276. FRC_ECC_PFE_SHIFT = 16,
  277. FRC_ECC_ERR_DO = (1 << 18),
  278. FRC_ECC_P14 = (1 << 19),
  279. };
  280. /*
  281. * Error Status Register (ERR_STS) bit definitions.
  282. */
  283. enum {
  284. ERR_STS_NOF = (1 << 0),
  285. ERR_STS_NIF = (1 << 1),
  286. ERR_STS_DRP = (1 << 2),
  287. ERR_STS_XGP = (1 << 3),
  288. ERR_STS_FOU = (1 << 4),
  289. ERR_STS_FOC = (1 << 5),
  290. ERR_STS_FOF = (1 << 6),
  291. ERR_STS_FIU = (1 << 7),
  292. ERR_STS_FIC = (1 << 8),
  293. ERR_STS_FIF = (1 << 9),
  294. ERR_STS_MOF = (1 << 10),
  295. ERR_STS_TA = (1 << 11),
  296. ERR_STS_MA = (1 << 12),
  297. ERR_STS_MPE = (1 << 13),
  298. ERR_STS_SCE = (1 << 14),
  299. ERR_STS_STE = (1 << 15),
  300. ERR_STS_FOW = (1 << 16),
  301. ERR_STS_UE = (1 << 17),
  302. ERR_STS_MCH = (1 << 26),
  303. ERR_STS_LOC_SHIFT = 27,
  304. };
  305. /*
  306. * RAM Debug Address Register (RAM_DBG_ADDR) bit definitions.
  307. */
  308. enum {
  309. RAM_DBG_ADDR_FW = (1 << 30),
  310. RAM_DBG_ADDR_FR = (1 << 31),
  311. };
  312. /*
  313. * Semaphore Register (SEM) bit definitions.
  314. */
  315. enum {
  316. /*
  317. * Example:
  318. * reg = SEM_XGMAC0_MASK | (SEM_SET << SEM_XGMAC0_SHIFT)
  319. */
  320. SEM_CLEAR = 0,
  321. SEM_SET = 1,
  322. SEM_FORCE = 3,
  323. SEM_XGMAC0_SHIFT = 0,
  324. SEM_XGMAC1_SHIFT = 2,
  325. SEM_ICB_SHIFT = 4,
  326. SEM_MAC_ADDR_SHIFT = 6,
  327. SEM_FLASH_SHIFT = 8,
  328. SEM_PROBE_SHIFT = 10,
  329. SEM_RT_IDX_SHIFT = 12,
  330. SEM_PROC_REG_SHIFT = 14,
  331. SEM_XGMAC0_MASK = 0x00030000,
  332. SEM_XGMAC1_MASK = 0x000c0000,
  333. SEM_ICB_MASK = 0x00300000,
  334. SEM_MAC_ADDR_MASK = 0x00c00000,
  335. SEM_FLASH_MASK = 0x03000000,
  336. SEM_PROBE_MASK = 0x0c000000,
  337. SEM_RT_IDX_MASK = 0x30000000,
  338. SEM_PROC_REG_MASK = 0xc0000000,
  339. };
  340. /*
  341. * 10G MAC Address Register (XGMAC_ADDR) bit definitions.
  342. */
  343. enum {
  344. XGMAC_ADDR_RDY = (1 << 31),
  345. XGMAC_ADDR_R = (1 << 30),
  346. XGMAC_ADDR_XME = (1 << 29),
  347. /* XGMAC control registers */
  348. PAUSE_SRC_LO = 0x00000100,
  349. PAUSE_SRC_HI = 0x00000104,
  350. GLOBAL_CFG = 0x00000108,
  351. GLOBAL_CFG_RESET = (1 << 0),
  352. GLOBAL_CFG_JUMBO = (1 << 6),
  353. GLOBAL_CFG_TX_STAT_EN = (1 << 10),
  354. GLOBAL_CFG_RX_STAT_EN = (1 << 11),
  355. TX_CFG = 0x0000010c,
  356. TX_CFG_RESET = (1 << 0),
  357. TX_CFG_EN = (1 << 1),
  358. TX_CFG_PREAM = (1 << 2),
  359. RX_CFG = 0x00000110,
  360. RX_CFG_RESET = (1 << 0),
  361. RX_CFG_EN = (1 << 1),
  362. RX_CFG_PREAM = (1 << 2),
  363. FLOW_CTL = 0x0000011c,
  364. PAUSE_OPCODE = 0x00000120,
  365. PAUSE_TIMER = 0x00000124,
  366. PAUSE_FRM_DEST_LO = 0x00000128,
  367. PAUSE_FRM_DEST_HI = 0x0000012c,
  368. MAC_TX_PARAMS = 0x00000134,
  369. MAC_TX_PARAMS_JUMBO = (1 << 31),
  370. MAC_TX_PARAMS_SIZE_SHIFT = 16,
  371. MAC_RX_PARAMS = 0x00000138,
  372. MAC_SYS_INT = 0x00000144,
  373. MAC_SYS_INT_MASK = 0x00000148,
  374. MAC_MGMT_INT = 0x0000014c,
  375. MAC_MGMT_IN_MASK = 0x00000150,
  376. EXT_ARB_MODE = 0x000001fc,
  377. /* XGMAC TX statistics registers */
  378. TX_PKTS = 0x00000200,
  379. TX_BYTES = 0x00000208,
  380. TX_MCAST_PKTS = 0x00000210,
  381. TX_BCAST_PKTS = 0x00000218,
  382. TX_UCAST_PKTS = 0x00000220,
  383. TX_CTL_PKTS = 0x00000228,
  384. TX_PAUSE_PKTS = 0x00000230,
  385. TX_64_PKT = 0x00000238,
  386. TX_65_TO_127_PKT = 0x00000240,
  387. TX_128_TO_255_PKT = 0x00000248,
  388. TX_256_511_PKT = 0x00000250,
  389. TX_512_TO_1023_PKT = 0x00000258,
  390. TX_1024_TO_1518_PKT = 0x00000260,
  391. TX_1519_TO_MAX_PKT = 0x00000268,
  392. TX_UNDERSIZE_PKT = 0x00000270,
  393. TX_OVERSIZE_PKT = 0x00000278,
  394. /* XGMAC statistics control registers */
  395. RX_HALF_FULL_DET = 0x000002a0,
  396. TX_HALF_FULL_DET = 0x000002a4,
  397. RX_OVERFLOW_DET = 0x000002a8,
  398. TX_OVERFLOW_DET = 0x000002ac,
  399. RX_HALF_FULL_MASK = 0x000002b0,
  400. TX_HALF_FULL_MASK = 0x000002b4,
  401. RX_OVERFLOW_MASK = 0x000002b8,
  402. TX_OVERFLOW_MASK = 0x000002bc,
  403. STAT_CNT_CTL = 0x000002c0,
  404. STAT_CNT_CTL_CLEAR_TX = (1 << 0),
  405. STAT_CNT_CTL_CLEAR_RX = (1 << 1),
  406. AUX_RX_HALF_FULL_DET = 0x000002d0,
  407. AUX_TX_HALF_FULL_DET = 0x000002d4,
  408. AUX_RX_OVERFLOW_DET = 0x000002d8,
  409. AUX_TX_OVERFLOW_DET = 0x000002dc,
  410. AUX_RX_HALF_FULL_MASK = 0x000002f0,
  411. AUX_TX_HALF_FULL_MASK = 0x000002f4,
  412. AUX_RX_OVERFLOW_MASK = 0x000002f8,
  413. AUX_TX_OVERFLOW_MASK = 0x000002fc,
  414. /* XGMAC RX statistics registers */
  415. RX_BYTES = 0x00000300,
  416. RX_BYTES_OK = 0x00000308,
  417. RX_PKTS = 0x00000310,
  418. RX_PKTS_OK = 0x00000318,
  419. RX_BCAST_PKTS = 0x00000320,
  420. RX_MCAST_PKTS = 0x00000328,
  421. RX_UCAST_PKTS = 0x00000330,
  422. RX_UNDERSIZE_PKTS = 0x00000338,
  423. RX_OVERSIZE_PKTS = 0x00000340,
  424. RX_JABBER_PKTS = 0x00000348,
  425. RX_UNDERSIZE_FCERR_PKTS = 0x00000350,
  426. RX_DROP_EVENTS = 0x00000358,
  427. RX_FCERR_PKTS = 0x00000360,
  428. RX_ALIGN_ERR = 0x00000368,
  429. RX_SYMBOL_ERR = 0x00000370,
  430. RX_MAC_ERR = 0x00000378,
  431. RX_CTL_PKTS = 0x00000380,
  432. RX_PAUSE_PKTS = 0x00000388,
  433. RX_64_PKTS = 0x00000390,
  434. RX_65_TO_127_PKTS = 0x00000398,
  435. RX_128_255_PKTS = 0x000003a0,
  436. RX_256_511_PKTS = 0x000003a8,
  437. RX_512_TO_1023_PKTS = 0x000003b0,
  438. RX_1024_TO_1518_PKTS = 0x000003b8,
  439. RX_1519_TO_MAX_PKTS = 0x000003c0,
  440. RX_LEN_ERR_PKTS = 0x000003c8,
  441. /* XGMAC MDIO control registers */
  442. MDIO_TX_DATA = 0x00000400,
  443. MDIO_RX_DATA = 0x00000410,
  444. MDIO_CMD = 0x00000420,
  445. MDIO_PHY_ADDR = 0x00000430,
  446. MDIO_PORT = 0x00000440,
  447. MDIO_STATUS = 0x00000450,
  448. XGMAC_REGISTER_END = 0x00000740,
  449. };
  450. /*
  451. * Enhanced Transmission Schedule Registers (NIC_ETS,CNA_ETS) bit definitions.
  452. */
  453. enum {
  454. ETS_QUEUE_SHIFT = 29,
  455. ETS_REF = (1 << 26),
  456. ETS_RS = (1 << 27),
  457. ETS_P = (1 << 28),
  458. ETS_FC_COS_SHIFT = 23,
  459. };
  460. /*
  461. * Flash Address Register (FLASH_ADDR) bit definitions.
  462. */
  463. enum {
  464. FLASH_ADDR_RDY = (1 << 31),
  465. FLASH_ADDR_R = (1 << 30),
  466. FLASH_ADDR_ERR = (1 << 29),
  467. };
  468. /*
  469. * Stop CQ Processing Register (CQ_STOP) bit definitions.
  470. */
  471. enum {
  472. CQ_STOP_QUEUE_MASK = (0x007f0000),
  473. CQ_STOP_TYPE_MASK = (0x03000000),
  474. CQ_STOP_TYPE_START = 0x00000100,
  475. CQ_STOP_TYPE_STOP = 0x00000200,
  476. CQ_STOP_TYPE_READ = 0x00000300,
  477. CQ_STOP_EN = (1 << 15),
  478. };
  479. /*
  480. * MAC Protocol Address Index Register (MAC_ADDR_IDX) bit definitions.
  481. */
  482. enum {
  483. MAC_ADDR_IDX_SHIFT = 4,
  484. MAC_ADDR_TYPE_SHIFT = 16,
  485. MAC_ADDR_TYPE_COUNT = 10,
  486. MAC_ADDR_TYPE_MASK = 0x000f0000,
  487. MAC_ADDR_TYPE_CAM_MAC = 0x00000000,
  488. MAC_ADDR_TYPE_MULTI_MAC = 0x00010000,
  489. MAC_ADDR_TYPE_VLAN = 0x00020000,
  490. MAC_ADDR_TYPE_MULTI_FLTR = 0x00030000,
  491. MAC_ADDR_TYPE_FC_MAC = 0x00040000,
  492. MAC_ADDR_TYPE_MGMT_MAC = 0x00050000,
  493. MAC_ADDR_TYPE_MGMT_VLAN = 0x00060000,
  494. MAC_ADDR_TYPE_MGMT_V4 = 0x00070000,
  495. MAC_ADDR_TYPE_MGMT_V6 = 0x00080000,
  496. MAC_ADDR_TYPE_MGMT_TU_DP = 0x00090000,
  497. MAC_ADDR_ADR = (1 << 25),
  498. MAC_ADDR_RS = (1 << 26),
  499. MAC_ADDR_E = (1 << 27),
  500. MAC_ADDR_MR = (1 << 30),
  501. MAC_ADDR_MW = (1 << 31),
  502. MAX_MULTICAST_ENTRIES = 32,
  503. /* Entry count and words per entry
  504. * for each address type in the filter.
  505. */
  506. MAC_ADDR_MAX_CAM_ENTRIES = 512,
  507. MAC_ADDR_MAX_CAM_WCOUNT = 3,
  508. MAC_ADDR_MAX_MULTICAST_ENTRIES = 32,
  509. MAC_ADDR_MAX_MULTICAST_WCOUNT = 2,
  510. MAC_ADDR_MAX_VLAN_ENTRIES = 4096,
  511. MAC_ADDR_MAX_VLAN_WCOUNT = 1,
  512. MAC_ADDR_MAX_MCAST_FLTR_ENTRIES = 4096,
  513. MAC_ADDR_MAX_MCAST_FLTR_WCOUNT = 1,
  514. MAC_ADDR_MAX_FC_MAC_ENTRIES = 4,
  515. MAC_ADDR_MAX_FC_MAC_WCOUNT = 2,
  516. MAC_ADDR_MAX_MGMT_MAC_ENTRIES = 8,
  517. MAC_ADDR_MAX_MGMT_MAC_WCOUNT = 2,
  518. MAC_ADDR_MAX_MGMT_VLAN_ENTRIES = 16,
  519. MAC_ADDR_MAX_MGMT_VLAN_WCOUNT = 1,
  520. MAC_ADDR_MAX_MGMT_V4_ENTRIES = 4,
  521. MAC_ADDR_MAX_MGMT_V4_WCOUNT = 1,
  522. MAC_ADDR_MAX_MGMT_V6_ENTRIES = 4,
  523. MAC_ADDR_MAX_MGMT_V6_WCOUNT = 4,
  524. MAC_ADDR_MAX_MGMT_TU_DP_ENTRIES = 4,
  525. MAC_ADDR_MAX_MGMT_TU_DP_WCOUNT = 1,
  526. };
  527. /*
  528. * MAC Protocol Address Index Register (SPLT_HDR) bit definitions.
  529. */
  530. enum {
  531. SPLT_HDR_EP = (1 << 31),
  532. };
  533. /*
  534. * FCoE Receive Configuration Register (FC_RCV_CFG) bit definitions.
  535. */
  536. enum {
  537. FC_RCV_CFG_ECT = (1 << 15),
  538. FC_RCV_CFG_DFH = (1 << 20),
  539. FC_RCV_CFG_DVF = (1 << 21),
  540. FC_RCV_CFG_RCE = (1 << 27),
  541. FC_RCV_CFG_RFE = (1 << 28),
  542. FC_RCV_CFG_TEE = (1 << 29),
  543. FC_RCV_CFG_TCE = (1 << 30),
  544. FC_RCV_CFG_TFE = (1 << 31),
  545. };
  546. /*
  547. * NIC Receive Configuration Register (NIC_RCV_CFG) bit definitions.
  548. */
  549. enum {
  550. NIC_RCV_CFG_PPE = (1 << 0),
  551. NIC_RCV_CFG_VLAN_MASK = 0x00060000,
  552. NIC_RCV_CFG_VLAN_ALL = 0x00000000,
  553. NIC_RCV_CFG_VLAN_MATCH_ONLY = 0x00000002,
  554. NIC_RCV_CFG_VLAN_MATCH_AND_NON = 0x00000004,
  555. NIC_RCV_CFG_VLAN_NONE_AND_NON = 0x00000006,
  556. NIC_RCV_CFG_RV = (1 << 3),
  557. NIC_RCV_CFG_DFQ_MASK = (0x7f000000),
  558. NIC_RCV_CFG_DFQ_SHIFT = 8,
  559. NIC_RCV_CFG_DFQ = 0, /* HARDCODE default queue to 0. */
  560. };
  561. /*
  562. * Mgmt Receive Configuration Register (MGMT_RCV_CFG) bit definitions.
  563. */
  564. enum {
  565. MGMT_RCV_CFG_ARP = (1 << 0),
  566. MGMT_RCV_CFG_DHC = (1 << 1),
  567. MGMT_RCV_CFG_DHS = (1 << 2),
  568. MGMT_RCV_CFG_NP = (1 << 3),
  569. MGMT_RCV_CFG_I6N = (1 << 4),
  570. MGMT_RCV_CFG_I6R = (1 << 5),
  571. MGMT_RCV_CFG_DH6 = (1 << 6),
  572. MGMT_RCV_CFG_UD1 = (1 << 7),
  573. MGMT_RCV_CFG_UD0 = (1 << 8),
  574. MGMT_RCV_CFG_BCT = (1 << 9),
  575. MGMT_RCV_CFG_MCT = (1 << 10),
  576. MGMT_RCV_CFG_DM = (1 << 11),
  577. MGMT_RCV_CFG_RM = (1 << 12),
  578. MGMT_RCV_CFG_STL = (1 << 13),
  579. MGMT_RCV_CFG_VLAN_MASK = 0xc0000000,
  580. MGMT_RCV_CFG_VLAN_ALL = 0x00000000,
  581. MGMT_RCV_CFG_VLAN_MATCH_ONLY = 0x00004000,
  582. MGMT_RCV_CFG_VLAN_MATCH_AND_NON = 0x00008000,
  583. MGMT_RCV_CFG_VLAN_NONE_AND_NON = 0x0000c000,
  584. };
  585. /*
  586. * Routing Index Register (RT_IDX) bit definitions.
  587. */
  588. enum {
  589. RT_IDX_IDX_SHIFT = 8,
  590. RT_IDX_TYPE_MASK = 0x000f0000,
  591. RT_IDX_TYPE_SHIFT = 16,
  592. RT_IDX_TYPE_RT = 0x00000000,
  593. RT_IDX_TYPE_RT_INV = 0x00010000,
  594. RT_IDX_TYPE_NICQ = 0x00020000,
  595. RT_IDX_TYPE_NICQ_INV = 0x00030000,
  596. RT_IDX_DST_MASK = 0x00700000,
  597. RT_IDX_DST_RSS = 0x00000000,
  598. RT_IDX_DST_CAM_Q = 0x00100000,
  599. RT_IDX_DST_COS_Q = 0x00200000,
  600. RT_IDX_DST_DFLT_Q = 0x00300000,
  601. RT_IDX_DST_DEST_Q = 0x00400000,
  602. RT_IDX_RS = (1 << 26),
  603. RT_IDX_E = (1 << 27),
  604. RT_IDX_MR = (1 << 30),
  605. RT_IDX_MW = (1 << 31),
  606. /* Nic Queue format - type 2 bits */
  607. RT_IDX_BCAST = (1 << 0),
  608. RT_IDX_MCAST = (1 << 1),
  609. RT_IDX_MCAST_MATCH = (1 << 2),
  610. RT_IDX_MCAST_REG_MATCH = (1 << 3),
  611. RT_IDX_MCAST_HASH_MATCH = (1 << 4),
  612. RT_IDX_FC_MACH = (1 << 5),
  613. RT_IDX_ETH_FCOE = (1 << 6),
  614. RT_IDX_CAM_HIT = (1 << 7),
  615. RT_IDX_CAM_BIT0 = (1 << 8),
  616. RT_IDX_CAM_BIT1 = (1 << 9),
  617. RT_IDX_VLAN_TAG = (1 << 10),
  618. RT_IDX_VLAN_MATCH = (1 << 11),
  619. RT_IDX_VLAN_FILTER = (1 << 12),
  620. RT_IDX_ETH_SKIP1 = (1 << 13),
  621. RT_IDX_ETH_SKIP2 = (1 << 14),
  622. RT_IDX_BCAST_MCAST_MATCH = (1 << 15),
  623. RT_IDX_802_3 = (1 << 16),
  624. RT_IDX_LLDP = (1 << 17),
  625. RT_IDX_UNUSED018 = (1 << 18),
  626. RT_IDX_UNUSED019 = (1 << 19),
  627. RT_IDX_UNUSED20 = (1 << 20),
  628. RT_IDX_UNUSED21 = (1 << 21),
  629. RT_IDX_ERR = (1 << 22),
  630. RT_IDX_VALID = (1 << 23),
  631. RT_IDX_TU_CSUM_ERR = (1 << 24),
  632. RT_IDX_IP_CSUM_ERR = (1 << 25),
  633. RT_IDX_MAC_ERR = (1 << 26),
  634. RT_IDX_RSS_TCP6 = (1 << 27),
  635. RT_IDX_RSS_TCP4 = (1 << 28),
  636. RT_IDX_RSS_IPV6 = (1 << 29),
  637. RT_IDX_RSS_IPV4 = (1 << 30),
  638. RT_IDX_RSS_MATCH = (1 << 31),
  639. /* Hierarchy for the NIC Queue Mask */
  640. RT_IDX_ALL_ERR_SLOT = 0,
  641. RT_IDX_MAC_ERR_SLOT = 0,
  642. RT_IDX_IP_CSUM_ERR_SLOT = 1,
  643. RT_IDX_TCP_UDP_CSUM_ERR_SLOT = 2,
  644. RT_IDX_BCAST_SLOT = 3,
  645. RT_IDX_MCAST_MATCH_SLOT = 4,
  646. RT_IDX_ALLMULTI_SLOT = 5,
  647. RT_IDX_UNUSED6_SLOT = 6,
  648. RT_IDX_UNUSED7_SLOT = 7,
  649. RT_IDX_RSS_MATCH_SLOT = 8,
  650. RT_IDX_RSS_IPV4_SLOT = 8,
  651. RT_IDX_RSS_IPV6_SLOT = 9,
  652. RT_IDX_RSS_TCP4_SLOT = 10,
  653. RT_IDX_RSS_TCP6_SLOT = 11,
  654. RT_IDX_CAM_HIT_SLOT = 12,
  655. RT_IDX_UNUSED013 = 13,
  656. RT_IDX_UNUSED014 = 14,
  657. RT_IDX_PROMISCUOUS_SLOT = 15,
  658. RT_IDX_MAX_RT_SLOTS = 8,
  659. RT_IDX_MAX_NIC_SLOTS = 16,
  660. };
  661. /*
  662. * Serdes Address Register (XG_SERDES_ADDR) bit definitions.
  663. */
  664. enum {
  665. XG_SERDES_ADDR_RDY = (1 << 31),
  666. XG_SERDES_ADDR_R = (1 << 30),
  667. XG_SERDES_ADDR_STS = 0x00001E06,
  668. XG_SERDES_ADDR_XFI1_PWR_UP = 0x00000005,
  669. XG_SERDES_ADDR_XFI2_PWR_UP = 0x0000000a,
  670. XG_SERDES_ADDR_XAUI_PWR_DOWN = 0x00000001,
  671. /* Serdes coredump definitions. */
  672. XG_SERDES_XAUI_AN_START = 0x00000000,
  673. XG_SERDES_XAUI_AN_END = 0x00000034,
  674. XG_SERDES_XAUI_HSS_PCS_START = 0x00000800,
  675. XG_SERDES_XAUI_HSS_PCS_END = 0x0000880,
  676. XG_SERDES_XFI_AN_START = 0x00001000,
  677. XG_SERDES_XFI_AN_END = 0x00001034,
  678. XG_SERDES_XFI_TRAIN_START = 0x10001050,
  679. XG_SERDES_XFI_TRAIN_END = 0x1000107C,
  680. XG_SERDES_XFI_HSS_PCS_START = 0x00001800,
  681. XG_SERDES_XFI_HSS_PCS_END = 0x00001838,
  682. XG_SERDES_XFI_HSS_TX_START = 0x00001c00,
  683. XG_SERDES_XFI_HSS_TX_END = 0x00001c1f,
  684. XG_SERDES_XFI_HSS_RX_START = 0x00001c40,
  685. XG_SERDES_XFI_HSS_RX_END = 0x00001c5f,
  686. XG_SERDES_XFI_HSS_PLL_START = 0x00001e00,
  687. XG_SERDES_XFI_HSS_PLL_END = 0x00001e1f,
  688. };
  689. /*
  690. * NIC Probe Mux Address Register (PRB_MX_ADDR) bit definitions.
  691. */
  692. enum {
  693. PRB_MX_ADDR_ARE = (1 << 16),
  694. PRB_MX_ADDR_UP = (1 << 15),
  695. PRB_MX_ADDR_SWP = (1 << 14),
  696. /* Module select values. */
  697. PRB_MX_ADDR_MAX_MODS = 21,
  698. PRB_MX_ADDR_MOD_SEL_SHIFT = 9,
  699. PRB_MX_ADDR_MOD_SEL_TBD = 0,
  700. PRB_MX_ADDR_MOD_SEL_IDE1 = 1,
  701. PRB_MX_ADDR_MOD_SEL_IDE2 = 2,
  702. PRB_MX_ADDR_MOD_SEL_FRB = 3,
  703. PRB_MX_ADDR_MOD_SEL_ODE1 = 4,
  704. PRB_MX_ADDR_MOD_SEL_ODE2 = 5,
  705. PRB_MX_ADDR_MOD_SEL_DA1 = 6,
  706. PRB_MX_ADDR_MOD_SEL_DA2 = 7,
  707. PRB_MX_ADDR_MOD_SEL_IMP1 = 8,
  708. PRB_MX_ADDR_MOD_SEL_IMP2 = 9,
  709. PRB_MX_ADDR_MOD_SEL_OMP1 = 10,
  710. PRB_MX_ADDR_MOD_SEL_OMP2 = 11,
  711. PRB_MX_ADDR_MOD_SEL_ORS1 = 12,
  712. PRB_MX_ADDR_MOD_SEL_ORS2 = 13,
  713. PRB_MX_ADDR_MOD_SEL_REG = 14,
  714. PRB_MX_ADDR_MOD_SEL_MAC1 = 16,
  715. PRB_MX_ADDR_MOD_SEL_MAC2 = 17,
  716. PRB_MX_ADDR_MOD_SEL_VQM1 = 18,
  717. PRB_MX_ADDR_MOD_SEL_VQM2 = 19,
  718. PRB_MX_ADDR_MOD_SEL_MOP = 20,
  719. /* Bit fields indicating which modules
  720. * are valid for each clock domain.
  721. */
  722. PRB_MX_ADDR_VALID_SYS_MOD = 0x000f7ff7,
  723. PRB_MX_ADDR_VALID_PCI_MOD = 0x000040c1,
  724. PRB_MX_ADDR_VALID_XGM_MOD = 0x00037309,
  725. PRB_MX_ADDR_VALID_FC_MOD = 0x00003001,
  726. PRB_MX_ADDR_VALID_TOTAL = 34,
  727. /* Clock domain values. */
  728. PRB_MX_ADDR_CLOCK_SHIFT = 6,
  729. PRB_MX_ADDR_SYS_CLOCK = 0,
  730. PRB_MX_ADDR_PCI_CLOCK = 2,
  731. PRB_MX_ADDR_FC_CLOCK = 5,
  732. PRB_MX_ADDR_XGM_CLOCK = 6,
  733. PRB_MX_ADDR_MAX_MUX = 64,
  734. };
  735. /*
  736. * Control Register Set Map
  737. */
  738. enum {
  739. PROC_ADDR = 0, /* Use semaphore */
  740. PROC_DATA = 0x04, /* Use semaphore */
  741. SYS = 0x08,
  742. RST_FO = 0x0c,
  743. FSC = 0x10,
  744. CSR = 0x14,
  745. LED = 0x18,
  746. ICB_RID = 0x1c, /* Use semaphore */
  747. ICB_L = 0x20, /* Use semaphore */
  748. ICB_H = 0x24, /* Use semaphore */
  749. CFG = 0x28,
  750. BIOS_ADDR = 0x2c,
  751. STS = 0x30,
  752. INTR_EN = 0x34,
  753. INTR_MASK = 0x38,
  754. ISR1 = 0x3c,
  755. ISR2 = 0x40,
  756. ISR3 = 0x44,
  757. ISR4 = 0x48,
  758. REV_ID = 0x4c,
  759. FRC_ECC_ERR = 0x50,
  760. ERR_STS = 0x54,
  761. RAM_DBG_ADDR = 0x58,
  762. RAM_DBG_DATA = 0x5c,
  763. ECC_ERR_CNT = 0x60,
  764. SEM = 0x64,
  765. GPIO_1 = 0x68, /* Use semaphore */
  766. GPIO_2 = 0x6c, /* Use semaphore */
  767. GPIO_3 = 0x70, /* Use semaphore */
  768. RSVD2 = 0x74,
  769. XGMAC_ADDR = 0x78, /* Use semaphore */
  770. XGMAC_DATA = 0x7c, /* Use semaphore */
  771. NIC_ETS = 0x80,
  772. CNA_ETS = 0x84,
  773. FLASH_ADDR = 0x88, /* Use semaphore */
  774. FLASH_DATA = 0x8c, /* Use semaphore */
  775. CQ_STOP = 0x90,
  776. PAGE_TBL_RID = 0x94,
  777. WQ_PAGE_TBL_LO = 0x98,
  778. WQ_PAGE_TBL_HI = 0x9c,
  779. CQ_PAGE_TBL_LO = 0xa0,
  780. CQ_PAGE_TBL_HI = 0xa4,
  781. MAC_ADDR_IDX = 0xa8, /* Use semaphore */
  782. MAC_ADDR_DATA = 0xac, /* Use semaphore */
  783. COS_DFLT_CQ1 = 0xb0,
  784. COS_DFLT_CQ2 = 0xb4,
  785. ETYPE_SKIP1 = 0xb8,
  786. ETYPE_SKIP2 = 0xbc,
  787. SPLT_HDR = 0xc0,
  788. FC_PAUSE_THRES = 0xc4,
  789. NIC_PAUSE_THRES = 0xc8,
  790. FC_ETHERTYPE = 0xcc,
  791. FC_RCV_CFG = 0xd0,
  792. NIC_RCV_CFG = 0xd4,
  793. FC_COS_TAGS = 0xd8,
  794. NIC_COS_TAGS = 0xdc,
  795. MGMT_RCV_CFG = 0xe0,
  796. RT_IDX = 0xe4,
  797. RT_DATA = 0xe8,
  798. RSVD7 = 0xec,
  799. XG_SERDES_ADDR = 0xf0,
  800. XG_SERDES_DATA = 0xf4,
  801. PRB_MX_ADDR = 0xf8, /* Use semaphore */
  802. PRB_MX_DATA = 0xfc, /* Use semaphore */
  803. };
  804. #ifdef CONFIG_HAVE_EFFICIENT_UNALIGNED_ACCESS
  805. #define SMALL_BUFFER_SIZE 256
  806. #define SMALL_BUF_MAP_SIZE SMALL_BUFFER_SIZE
  807. #define SPLT_SETTING FSC_DBRST_1024
  808. #define SPLT_LEN 0
  809. #define QLGE_SB_PAD 0
  810. #else
  811. #define SMALL_BUFFER_SIZE 512
  812. #define SMALL_BUF_MAP_SIZE (SMALL_BUFFER_SIZE / 2)
  813. #define SPLT_SETTING FSC_SH
  814. #define SPLT_LEN (SPLT_HDR_EP | \
  815. min(SMALL_BUF_MAP_SIZE, 1023))
  816. #define QLGE_SB_PAD 32
  817. #endif
  818. /*
  819. * CAM output format.
  820. */
  821. enum {
  822. CAM_OUT_ROUTE_FC = 0,
  823. CAM_OUT_ROUTE_NIC = 1,
  824. CAM_OUT_FUNC_SHIFT = 2,
  825. CAM_OUT_RV = (1 << 4),
  826. CAM_OUT_SH = (1 << 15),
  827. CAM_OUT_CQ_ID_SHIFT = 5,
  828. };
  829. /*
  830. * Mailbox definitions
  831. */
  832. enum {
  833. /* Asynchronous Event Notifications */
  834. AEN_SYS_ERR = 0x00008002,
  835. AEN_LINK_UP = 0x00008011,
  836. AEN_LINK_DOWN = 0x00008012,
  837. AEN_IDC_CMPLT = 0x00008100,
  838. AEN_IDC_REQ = 0x00008101,
  839. AEN_IDC_EXT = 0x00008102,
  840. AEN_DCBX_CHG = 0x00008110,
  841. AEN_AEN_LOST = 0x00008120,
  842. AEN_AEN_SFP_IN = 0x00008130,
  843. AEN_AEN_SFP_OUT = 0x00008131,
  844. AEN_FW_INIT_DONE = 0x00008400,
  845. AEN_FW_INIT_FAIL = 0x00008401,
  846. /* Mailbox Command Opcodes. */
  847. MB_CMD_NOP = 0x00000000,
  848. MB_CMD_EX_FW = 0x00000002,
  849. MB_CMD_MB_TEST = 0x00000006,
  850. MB_CMD_CSUM_TEST = 0x00000007, /* Verify Checksum */
  851. MB_CMD_ABOUT_FW = 0x00000008,
  852. MB_CMD_COPY_RISC_RAM = 0x0000000a,
  853. MB_CMD_LOAD_RISC_RAM = 0x0000000b,
  854. MB_CMD_DUMP_RISC_RAM = 0x0000000c,
  855. MB_CMD_WRITE_RAM = 0x0000000d,
  856. MB_CMD_INIT_RISC_RAM = 0x0000000e,
  857. MB_CMD_READ_RAM = 0x0000000f,
  858. MB_CMD_STOP_FW = 0x00000014,
  859. MB_CMD_MAKE_SYS_ERR = 0x0000002a,
  860. MB_CMD_WRITE_SFP = 0x00000030,
  861. MB_CMD_READ_SFP = 0x00000031,
  862. MB_CMD_INIT_FW = 0x00000060,
  863. MB_CMD_GET_IFCB = 0x00000061,
  864. MB_CMD_GET_FW_STATE = 0x00000069,
  865. MB_CMD_IDC_REQ = 0x00000100, /* Inter-Driver Communication */
  866. MB_CMD_IDC_ACK = 0x00000101, /* Inter-Driver Communication */
  867. MB_CMD_SET_WOL_MODE = 0x00000110, /* Wake On Lan */
  868. MB_WOL_DISABLE = 0,
  869. MB_WOL_MAGIC_PKT = (1 << 1),
  870. MB_WOL_FLTR = (1 << 2),
  871. MB_WOL_UCAST = (1 << 3),
  872. MB_WOL_MCAST = (1 << 4),
  873. MB_WOL_BCAST = (1 << 5),
  874. MB_WOL_LINK_UP = (1 << 6),
  875. MB_WOL_LINK_DOWN = (1 << 7),
  876. MB_WOL_MODE_ON = (1 << 16), /* Wake on Lan Mode on */
  877. MB_CMD_SET_WOL_FLTR = 0x00000111, /* Wake On Lan Filter */
  878. MB_CMD_CLEAR_WOL_FLTR = 0x00000112, /* Wake On Lan Filter */
  879. MB_CMD_SET_WOL_MAGIC = 0x00000113, /* Wake On Lan Magic Packet */
  880. MB_CMD_CLEAR_WOL_MAGIC = 0x00000114,/* Wake On Lan Magic Packet */
  881. MB_CMD_SET_WOL_IMMED = 0x00000115,
  882. MB_CMD_PORT_RESET = 0x00000120,
  883. MB_CMD_SET_PORT_CFG = 0x00000122,
  884. MB_CMD_GET_PORT_CFG = 0x00000123,
  885. MB_CMD_GET_LINK_STS = 0x00000124,
  886. MB_CMD_SET_LED_CFG = 0x00000125, /* Set LED Configuration Register */
  887. QL_LED_BLINK = 0x03e803e8,
  888. MB_CMD_GET_LED_CFG = 0x00000126, /* Get LED Configuration Register */
  889. MB_CMD_SET_MGMNT_TFK_CTL = 0x00000160, /* Set Mgmnt Traffic Control */
  890. MB_SET_MPI_TFK_STOP = (1 << 0),
  891. MB_SET_MPI_TFK_RESUME = (1 << 1),
  892. MB_CMD_GET_MGMNT_TFK_CTL = 0x00000161, /* Get Mgmnt Traffic Control */
  893. MB_GET_MPI_TFK_STOPPED = (1 << 0),
  894. MB_GET_MPI_TFK_FIFO_EMPTY = (1 << 1),
  895. /* Sub-commands for IDC request.
  896. * This describes the reason for the
  897. * IDC request.
  898. */
  899. MB_CMD_IOP_NONE = 0x0000,
  900. MB_CMD_IOP_PREP_UPDATE_MPI = 0x0001,
  901. MB_CMD_IOP_COMP_UPDATE_MPI = 0x0002,
  902. MB_CMD_IOP_PREP_LINK_DOWN = 0x0010,
  903. MB_CMD_IOP_DVR_START = 0x0100,
  904. MB_CMD_IOP_FLASH_ACC = 0x0101,
  905. MB_CMD_IOP_RESTART_MPI = 0x0102,
  906. MB_CMD_IOP_CORE_DUMP_MPI = 0x0103,
  907. /* Mailbox Command Status. */
  908. MB_CMD_STS_GOOD = 0x00004000, /* Success. */
  909. MB_CMD_STS_INTRMDT = 0x00001000, /* Intermediate Complete. */
  910. MB_CMD_STS_INVLD_CMD = 0x00004001, /* Invalid. */
  911. MB_CMD_STS_XFC_ERR = 0x00004002, /* Interface Error. */
  912. MB_CMD_STS_CSUM_ERR = 0x00004003, /* Csum Error. */
  913. MB_CMD_STS_ERR = 0x00004005, /* System Error. */
  914. MB_CMD_STS_PARAM_ERR = 0x00004006, /* Parameter Error. */
  915. };
  916. struct mbox_params {
  917. u32 mbox_in[MAILBOX_COUNT];
  918. u32 mbox_out[MAILBOX_COUNT];
  919. int in_count;
  920. int out_count;
  921. };
  922. struct flash_params_8012 {
  923. u8 dev_id_str[4];
  924. __le16 size;
  925. __le16 csum;
  926. __le16 ver;
  927. __le16 sub_dev_id;
  928. u8 mac_addr[6];
  929. __le16 res;
  930. };
  931. /* 8000 device's flash is a different structure
  932. * at a different offset in flash.
  933. */
  934. #define FUNC0_FLASH_OFFSET 0x140200
  935. #define FUNC1_FLASH_OFFSET 0x140600
  936. /* Flash related data structures. */
  937. struct flash_params_8000 {
  938. u8 dev_id_str[4]; /* "8000" */
  939. __le16 ver;
  940. __le16 size;
  941. __le16 csum;
  942. __le16 reserved0;
  943. __le16 total_size;
  944. __le16 entry_count;
  945. u8 data_type0;
  946. u8 data_size0;
  947. u8 mac_addr[6];
  948. u8 data_type1;
  949. u8 data_size1;
  950. u8 mac_addr1[6];
  951. u8 data_type2;
  952. u8 data_size2;
  953. __le16 vlan_id;
  954. u8 data_type3;
  955. u8 data_size3;
  956. __le16 last;
  957. u8 reserved1[464];
  958. __le16 subsys_ven_id;
  959. __le16 subsys_dev_id;
  960. u8 reserved2[4];
  961. };
  962. union flash_params {
  963. struct flash_params_8012 flash_params_8012;
  964. struct flash_params_8000 flash_params_8000;
  965. };
  966. /*
  967. * doorbell space for the rx ring context
  968. */
  969. struct rx_doorbell_context {
  970. u32 cnsmr_idx; /* 0x00 */
  971. u32 valid; /* 0x04 */
  972. u32 reserved[4]; /* 0x08-0x14 */
  973. u32 lbq_prod_idx; /* 0x18 */
  974. u32 sbq_prod_idx; /* 0x1c */
  975. };
  976. /*
  977. * doorbell space for the tx ring context
  978. */
  979. struct tx_doorbell_context {
  980. u32 prod_idx; /* 0x00 */
  981. u32 valid; /* 0x04 */
  982. u32 reserved[4]; /* 0x08-0x14 */
  983. u32 lbq_prod_idx; /* 0x18 */
  984. u32 sbq_prod_idx; /* 0x1c */
  985. };
  986. /* DATA STRUCTURES SHARED WITH HARDWARE. */
  987. struct tx_buf_desc {
  988. __le64 addr;
  989. __le32 len;
  990. #define TX_DESC_LEN_MASK 0x000fffff
  991. #define TX_DESC_C 0x40000000
  992. #define TX_DESC_E 0x80000000
  993. } __packed;
  994. /*
  995. * IOCB Definitions...
  996. */
  997. #define OPCODE_OB_MAC_IOCB 0x01
  998. #define OPCODE_OB_MAC_TSO_IOCB 0x02
  999. #define OPCODE_IB_MAC_IOCB 0x20
  1000. #define OPCODE_IB_MPI_IOCB 0x21
  1001. #define OPCODE_IB_AE_IOCB 0x3f
  1002. struct ob_mac_iocb_req {
  1003. u8 opcode;
  1004. u8 flags1;
  1005. #define OB_MAC_IOCB_REQ_OI 0x01
  1006. #define OB_MAC_IOCB_REQ_I 0x02
  1007. #define OB_MAC_IOCB_REQ_D 0x08
  1008. #define OB_MAC_IOCB_REQ_F 0x10
  1009. u8 flags2;
  1010. u8 flags3;
  1011. #define OB_MAC_IOCB_DFP 0x02
  1012. #define OB_MAC_IOCB_V 0x04
  1013. __le32 reserved1[2];
  1014. __le16 frame_len;
  1015. #define OB_MAC_IOCB_LEN_MASK 0x3ffff
  1016. __le16 reserved2;
  1017. u32 tid;
  1018. u32 txq_idx;
  1019. __le32 reserved3;
  1020. __le16 vlan_tci;
  1021. __le16 reserved4;
  1022. struct tx_buf_desc tbd[TX_DESC_PER_IOCB];
  1023. } __packed;
  1024. struct ob_mac_iocb_rsp {
  1025. u8 opcode; /* */
  1026. u8 flags1; /* */
  1027. #define OB_MAC_IOCB_RSP_OI 0x01 /* */
  1028. #define OB_MAC_IOCB_RSP_I 0x02 /* */
  1029. #define OB_MAC_IOCB_RSP_E 0x08 /* */
  1030. #define OB_MAC_IOCB_RSP_S 0x10 /* too Short */
  1031. #define OB_MAC_IOCB_RSP_L 0x20 /* too Large */
  1032. #define OB_MAC_IOCB_RSP_P 0x40 /* Padded */
  1033. u8 flags2; /* */
  1034. u8 flags3; /* */
  1035. #define OB_MAC_IOCB_RSP_B 0x80 /* */
  1036. u32 tid;
  1037. u32 txq_idx;
  1038. __le32 reserved[13];
  1039. } __packed;
  1040. struct ob_mac_tso_iocb_req {
  1041. u8 opcode;
  1042. u8 flags1;
  1043. #define OB_MAC_TSO_IOCB_OI 0x01
  1044. #define OB_MAC_TSO_IOCB_I 0x02
  1045. #define OB_MAC_TSO_IOCB_D 0x08
  1046. #define OB_MAC_TSO_IOCB_IP4 0x40
  1047. #define OB_MAC_TSO_IOCB_IP6 0x80
  1048. u8 flags2;
  1049. #define OB_MAC_TSO_IOCB_LSO 0x20
  1050. #define OB_MAC_TSO_IOCB_UC 0x40
  1051. #define OB_MAC_TSO_IOCB_TC 0x80
  1052. u8 flags3;
  1053. #define OB_MAC_TSO_IOCB_IC 0x01
  1054. #define OB_MAC_TSO_IOCB_DFP 0x02
  1055. #define OB_MAC_TSO_IOCB_V 0x04
  1056. __le32 reserved1[2];
  1057. __le32 frame_len;
  1058. u32 tid;
  1059. u32 txq_idx;
  1060. __le16 total_hdrs_len;
  1061. __le16 net_trans_offset;
  1062. #define OB_MAC_TRANSPORT_HDR_SHIFT 6
  1063. __le16 vlan_tci;
  1064. __le16 mss;
  1065. struct tx_buf_desc tbd[TX_DESC_PER_IOCB];
  1066. } __packed;
  1067. struct ob_mac_tso_iocb_rsp {
  1068. u8 opcode;
  1069. u8 flags1;
  1070. #define OB_MAC_TSO_IOCB_RSP_OI 0x01
  1071. #define OB_MAC_TSO_IOCB_RSP_I 0x02
  1072. #define OB_MAC_TSO_IOCB_RSP_E 0x08
  1073. #define OB_MAC_TSO_IOCB_RSP_S 0x10
  1074. #define OB_MAC_TSO_IOCB_RSP_L 0x20
  1075. #define OB_MAC_TSO_IOCB_RSP_P 0x40
  1076. u8 flags2; /* */
  1077. u8 flags3; /* */
  1078. #define OB_MAC_TSO_IOCB_RSP_B 0x8000
  1079. u32 tid;
  1080. u32 txq_idx;
  1081. __le32 reserved2[13];
  1082. } __packed;
  1083. struct ib_mac_iocb_rsp {
  1084. u8 opcode; /* 0x20 */
  1085. u8 flags1;
  1086. #define IB_MAC_IOCB_RSP_OI 0x01 /* Overide intr delay */
  1087. #define IB_MAC_IOCB_RSP_I 0x02 /* Disble Intr Generation */
  1088. #define IB_MAC_CSUM_ERR_MASK 0x1c /* A mask to use for csum errs */
  1089. #define IB_MAC_IOCB_RSP_TE 0x04 /* Checksum error */
  1090. #define IB_MAC_IOCB_RSP_NU 0x08 /* No checksum rcvd */
  1091. #define IB_MAC_IOCB_RSP_IE 0x10 /* IPv4 checksum error */
  1092. #define IB_MAC_IOCB_RSP_M_MASK 0x60 /* Multicast info */
  1093. #define IB_MAC_IOCB_RSP_M_NONE 0x00 /* Not mcast frame */
  1094. #define IB_MAC_IOCB_RSP_M_HASH 0x20 /* HASH mcast frame */
  1095. #define IB_MAC_IOCB_RSP_M_REG 0x40 /* Registered mcast frame */
  1096. #define IB_MAC_IOCB_RSP_M_PROM 0x60 /* Promiscuous mcast frame */
  1097. #define IB_MAC_IOCB_RSP_B 0x80 /* Broadcast frame */
  1098. u8 flags2;
  1099. #define IB_MAC_IOCB_RSP_P 0x01 /* Promiscuous frame */
  1100. #define IB_MAC_IOCB_RSP_V 0x02 /* Vlan tag present */
  1101. #define IB_MAC_IOCB_RSP_ERR_MASK 0x1c /* */
  1102. #define IB_MAC_IOCB_RSP_ERR_CODE_ERR 0x04
  1103. #define IB_MAC_IOCB_RSP_ERR_OVERSIZE 0x08
  1104. #define IB_MAC_IOCB_RSP_ERR_UNDERSIZE 0x10
  1105. #define IB_MAC_IOCB_RSP_ERR_PREAMBLE 0x14
  1106. #define IB_MAC_IOCB_RSP_ERR_FRAME_LEN 0x18
  1107. #define IB_MAC_IOCB_RSP_ERR_CRC 0x1c
  1108. #define IB_MAC_IOCB_RSP_U 0x20 /* UDP packet */
  1109. #define IB_MAC_IOCB_RSP_T 0x40 /* TCP packet */
  1110. #define IB_MAC_IOCB_RSP_FO 0x80 /* Failover port */
  1111. u8 flags3;
  1112. #define IB_MAC_IOCB_RSP_RSS_MASK 0x07 /* RSS mask */
  1113. #define IB_MAC_IOCB_RSP_M_NONE 0x00 /* No RSS match */
  1114. #define IB_MAC_IOCB_RSP_M_IPV4 0x04 /* IPv4 RSS match */
  1115. #define IB_MAC_IOCB_RSP_M_IPV6 0x02 /* IPv6 RSS match */
  1116. #define IB_MAC_IOCB_RSP_M_TCP_V4 0x05 /* TCP with IPv4 */
  1117. #define IB_MAC_IOCB_RSP_M_TCP_V6 0x03 /* TCP with IPv6 */
  1118. #define IB_MAC_IOCB_RSP_V4 0x08 /* IPV4 */
  1119. #define IB_MAC_IOCB_RSP_V6 0x10 /* IPV6 */
  1120. #define IB_MAC_IOCB_RSP_IH 0x20 /* Split after IP header */
  1121. #define IB_MAC_IOCB_RSP_DS 0x40 /* data is in small buffer */
  1122. #define IB_MAC_IOCB_RSP_DL 0x80 /* data is in large buffer */
  1123. __le32 data_len; /* */
  1124. __le64 data_addr; /* */
  1125. __le32 rss; /* */
  1126. __le16 vlan_id; /* 12 bits */
  1127. #define IB_MAC_IOCB_RSP_C 0x1000 /* VLAN CFI bit */
  1128. #define IB_MAC_IOCB_RSP_COS_SHIFT 12 /* class of service value */
  1129. #define IB_MAC_IOCB_RSP_VLAN_MASK 0x0ffff
  1130. __le16 reserved1;
  1131. __le32 reserved2[6];
  1132. u8 reserved3[3];
  1133. u8 flags4;
  1134. #define IB_MAC_IOCB_RSP_HV 0x20
  1135. #define IB_MAC_IOCB_RSP_HS 0x40
  1136. #define IB_MAC_IOCB_RSP_HL 0x80
  1137. __le32 hdr_len; /* */
  1138. __le64 hdr_addr; /* */
  1139. } __packed;
  1140. struct ib_ae_iocb_rsp {
  1141. u8 opcode;
  1142. u8 flags1;
  1143. #define IB_AE_IOCB_RSP_OI 0x01
  1144. #define IB_AE_IOCB_RSP_I 0x02
  1145. u8 event;
  1146. #define LINK_UP_EVENT 0x00
  1147. #define LINK_DOWN_EVENT 0x01
  1148. #define CAM_LOOKUP_ERR_EVENT 0x06
  1149. #define SOFT_ECC_ERROR_EVENT 0x07
  1150. #define MGMT_ERR_EVENT 0x08
  1151. #define TEN_GIG_MAC_EVENT 0x09
  1152. #define GPI0_H2L_EVENT 0x10
  1153. #define GPI0_L2H_EVENT 0x20
  1154. #define GPI1_H2L_EVENT 0x11
  1155. #define GPI1_L2H_EVENT 0x21
  1156. #define PCI_ERR_ANON_BUF_RD 0x40
  1157. u8 q_id;
  1158. __le32 reserved[15];
  1159. } __packed;
  1160. /*
  1161. * These three structures are for generic
  1162. * handling of ib and ob iocbs.
  1163. */
  1164. struct ql_net_rsp_iocb {
  1165. u8 opcode;
  1166. u8 flags0;
  1167. __le16 length;
  1168. __le32 tid;
  1169. __le32 reserved[14];
  1170. } __packed;
  1171. struct net_req_iocb {
  1172. u8 opcode;
  1173. u8 flags0;
  1174. __le16 flags1;
  1175. __le32 tid;
  1176. __le32 reserved1[30];
  1177. } __packed;
  1178. /*
  1179. * tx ring initialization control block for chip.
  1180. * It is defined as:
  1181. * "Work Queue Initialization Control Block"
  1182. */
  1183. struct wqicb {
  1184. __le16 len;
  1185. #define Q_LEN_V (1 << 4)
  1186. #define Q_LEN_CPP_CONT 0x0000
  1187. #define Q_LEN_CPP_16 0x0001
  1188. #define Q_LEN_CPP_32 0x0002
  1189. #define Q_LEN_CPP_64 0x0003
  1190. #define Q_LEN_CPP_512 0x0006
  1191. __le16 flags;
  1192. #define Q_PRI_SHIFT 1
  1193. #define Q_FLAGS_LC 0x1000
  1194. #define Q_FLAGS_LB 0x2000
  1195. #define Q_FLAGS_LI 0x4000
  1196. #define Q_FLAGS_LO 0x8000
  1197. __le16 cq_id_rss;
  1198. #define Q_CQ_ID_RSS_RV 0x8000
  1199. __le16 rid;
  1200. __le64 addr;
  1201. __le64 cnsmr_idx_addr;
  1202. } __packed;
  1203. /*
  1204. * rx ring initialization control block for chip.
  1205. * It is defined as:
  1206. * "Completion Queue Initialization Control Block"
  1207. */
  1208. struct cqicb {
  1209. u8 msix_vect;
  1210. u8 reserved1;
  1211. u8 reserved2;
  1212. u8 flags;
  1213. #define FLAGS_LV 0x08
  1214. #define FLAGS_LS 0x10
  1215. #define FLAGS_LL 0x20
  1216. #define FLAGS_LI 0x40
  1217. #define FLAGS_LC 0x80
  1218. __le16 len;
  1219. #define LEN_V (1 << 4)
  1220. #define LEN_CPP_CONT 0x0000
  1221. #define LEN_CPP_32 0x0001
  1222. #define LEN_CPP_64 0x0002
  1223. #define LEN_CPP_128 0x0003
  1224. __le16 rid;
  1225. __le64 addr;
  1226. __le64 prod_idx_addr;
  1227. __le16 pkt_delay;
  1228. __le16 irq_delay;
  1229. __le64 lbq_addr;
  1230. __le16 lbq_buf_size;
  1231. __le16 lbq_len; /* entry count */
  1232. __le64 sbq_addr;
  1233. __le16 sbq_buf_size;
  1234. __le16 sbq_len; /* entry count */
  1235. } __packed;
  1236. struct ricb {
  1237. u8 base_cq;
  1238. #define RSS_L4K 0x80
  1239. u8 flags;
  1240. #define RSS_L6K 0x01
  1241. #define RSS_LI 0x02
  1242. #define RSS_LB 0x04
  1243. #define RSS_LM 0x08
  1244. #define RSS_RI4 0x10
  1245. #define RSS_RT4 0x20
  1246. #define RSS_RI6 0x40
  1247. #define RSS_RT6 0x80
  1248. __le16 mask;
  1249. u8 hash_cq_id[1024];
  1250. __le32 ipv6_hash_key[10];
  1251. __le32 ipv4_hash_key[4];
  1252. } __packed;
  1253. /* SOFTWARE/DRIVER DATA STRUCTURES. */
  1254. struct oal {
  1255. struct tx_buf_desc oal[TX_DESC_PER_OAL];
  1256. };
  1257. struct map_list {
  1258. DEFINE_DMA_UNMAP_ADDR(mapaddr);
  1259. DEFINE_DMA_UNMAP_LEN(maplen);
  1260. };
  1261. struct tx_ring_desc {
  1262. struct sk_buff *skb;
  1263. struct ob_mac_iocb_req *queue_entry;
  1264. u32 index;
  1265. struct oal oal;
  1266. struct map_list map[MAX_SKB_FRAGS + 1];
  1267. int map_cnt;
  1268. struct tx_ring_desc *next;
  1269. };
  1270. struct page_chunk {
  1271. struct page *page; /* master page */
  1272. char *va; /* virt addr for this chunk */
  1273. u64 map; /* mapping for master */
  1274. unsigned int offset; /* offset for this chunk */
  1275. unsigned int last_flag; /* flag set for last chunk in page */
  1276. };
  1277. struct bq_desc {
  1278. union {
  1279. struct page_chunk pg_chunk;
  1280. struct sk_buff *skb;
  1281. } p;
  1282. __le64 *addr;
  1283. u32 index;
  1284. DEFINE_DMA_UNMAP_ADDR(mapaddr);
  1285. DEFINE_DMA_UNMAP_LEN(maplen);
  1286. };
  1287. #define QL_TXQ_IDX(qdev, skb) (smp_processor_id()%(qdev->tx_ring_count))
  1288. struct tx_ring {
  1289. /*
  1290. * queue info.
  1291. */
  1292. struct wqicb wqicb; /* structure used to inform chip of new queue */
  1293. void *wq_base; /* pci_alloc:virtual addr for tx */
  1294. dma_addr_t wq_base_dma; /* pci_alloc:dma addr for tx */
  1295. __le32 *cnsmr_idx_sh_reg; /* shadow copy of consumer idx */
  1296. dma_addr_t cnsmr_idx_sh_reg_dma; /* dma-shadow copy of consumer */
  1297. u32 wq_size; /* size in bytes of queue area */
  1298. u32 wq_len; /* number of entries in queue */
  1299. void __iomem *prod_idx_db_reg; /* doorbell area index reg at offset 0x00 */
  1300. void __iomem *valid_db_reg; /* doorbell area valid reg at offset 0x04 */
  1301. u16 prod_idx; /* current value for prod idx */
  1302. u16 cq_id; /* completion (rx) queue for tx completions */
  1303. u8 wq_id; /* queue id for this entry */
  1304. u8 reserved1[3];
  1305. struct tx_ring_desc *q; /* descriptor list for the queue */
  1306. spinlock_t lock;
  1307. atomic_t tx_count; /* counts down for every outstanding IO */
  1308. atomic_t queue_stopped; /* Turns queue off when full. */
  1309. struct delayed_work tx_work;
  1310. struct ql_adapter *qdev;
  1311. u64 tx_packets;
  1312. u64 tx_bytes;
  1313. u64 tx_errors;
  1314. };
  1315. /*
  1316. * Type of inbound queue.
  1317. */
  1318. enum {
  1319. DEFAULT_Q = 2, /* Handles slow queue and chip/MPI events. */
  1320. TX_Q = 3, /* Handles outbound completions. */
  1321. RX_Q = 4, /* Handles inbound completions. */
  1322. };
  1323. struct rx_ring {
  1324. struct cqicb cqicb; /* The chip's completion queue init control block. */
  1325. /* Completion queue elements. */
  1326. void *cq_base;
  1327. dma_addr_t cq_base_dma;
  1328. u32 cq_size;
  1329. u32 cq_len;
  1330. u16 cq_id;
  1331. __le32 *prod_idx_sh_reg; /* Shadowed producer register. */
  1332. dma_addr_t prod_idx_sh_reg_dma;
  1333. void __iomem *cnsmr_idx_db_reg; /* PCI doorbell mem area + 0 */
  1334. u32 cnsmr_idx; /* current sw idx */
  1335. struct ql_net_rsp_iocb *curr_entry; /* next entry on queue */
  1336. void __iomem *valid_db_reg; /* PCI doorbell mem area + 0x04 */
  1337. /* Large buffer queue elements. */
  1338. u32 lbq_len; /* entry count */
  1339. u32 lbq_size; /* size in bytes of queue */
  1340. u32 lbq_buf_size;
  1341. void *lbq_base;
  1342. dma_addr_t lbq_base_dma;
  1343. void *lbq_base_indirect;
  1344. dma_addr_t lbq_base_indirect_dma;
  1345. struct page_chunk pg_chunk; /* current page for chunks */
  1346. struct bq_desc *lbq; /* array of control blocks */
  1347. void __iomem *lbq_prod_idx_db_reg; /* PCI doorbell mem area + 0x18 */
  1348. u32 lbq_prod_idx; /* current sw prod idx */
  1349. u32 lbq_curr_idx; /* next entry we expect */
  1350. u32 lbq_clean_idx; /* beginning of new descs */
  1351. u32 lbq_free_cnt; /* free buffer desc cnt */
  1352. /* Small buffer queue elements. */
  1353. u32 sbq_len; /* entry count */
  1354. u32 sbq_size; /* size in bytes of queue */
  1355. u32 sbq_buf_size;
  1356. void *sbq_base;
  1357. dma_addr_t sbq_base_dma;
  1358. void *sbq_base_indirect;
  1359. dma_addr_t sbq_base_indirect_dma;
  1360. struct bq_desc *sbq; /* array of control blocks */
  1361. void __iomem *sbq_prod_idx_db_reg; /* PCI doorbell mem area + 0x1c */
  1362. u32 sbq_prod_idx; /* current sw prod idx */
  1363. u32 sbq_curr_idx; /* next entry we expect */
  1364. u32 sbq_clean_idx; /* beginning of new descs */
  1365. u32 sbq_free_cnt; /* free buffer desc cnt */
  1366. /* Misc. handler elements. */
  1367. u32 type; /* Type of queue, tx, rx. */
  1368. u32 irq; /* Which vector this ring is assigned. */
  1369. u32 cpu; /* Which CPU this should run on. */
  1370. char name[IFNAMSIZ + 5];
  1371. struct napi_struct napi;
  1372. u8 reserved;
  1373. struct ql_adapter *qdev;
  1374. u64 rx_packets;
  1375. u64 rx_multicast;
  1376. u64 rx_bytes;
  1377. u64 rx_dropped;
  1378. u64 rx_errors;
  1379. };
  1380. /*
  1381. * RSS Initialization Control Block
  1382. */
  1383. struct hash_id {
  1384. u8 value[4];
  1385. };
  1386. struct nic_stats {
  1387. /*
  1388. * These stats come from offset 200h to 278h
  1389. * in the XGMAC register.
  1390. */
  1391. u64 tx_pkts;
  1392. u64 tx_bytes;
  1393. u64 tx_mcast_pkts;
  1394. u64 tx_bcast_pkts;
  1395. u64 tx_ucast_pkts;
  1396. u64 tx_ctl_pkts;
  1397. u64 tx_pause_pkts;
  1398. u64 tx_64_pkt;
  1399. u64 tx_65_to_127_pkt;
  1400. u64 tx_128_to_255_pkt;
  1401. u64 tx_256_511_pkt;
  1402. u64 tx_512_to_1023_pkt;
  1403. u64 tx_1024_to_1518_pkt;
  1404. u64 tx_1519_to_max_pkt;
  1405. u64 tx_undersize_pkt;
  1406. u64 tx_oversize_pkt;
  1407. /*
  1408. * These stats come from offset 300h to 3C8h
  1409. * in the XGMAC register.
  1410. */
  1411. u64 rx_bytes;
  1412. u64 rx_bytes_ok;
  1413. u64 rx_pkts;
  1414. u64 rx_pkts_ok;
  1415. u64 rx_bcast_pkts;
  1416. u64 rx_mcast_pkts;
  1417. u64 rx_ucast_pkts;
  1418. u64 rx_undersize_pkts;
  1419. u64 rx_oversize_pkts;
  1420. u64 rx_jabber_pkts;
  1421. u64 rx_undersize_fcerr_pkts;
  1422. u64 rx_drop_events;
  1423. u64 rx_fcerr_pkts;
  1424. u64 rx_align_err;
  1425. u64 rx_symbol_err;
  1426. u64 rx_mac_err;
  1427. u64 rx_ctl_pkts;
  1428. u64 rx_pause_pkts;
  1429. u64 rx_64_pkts;
  1430. u64 rx_65_to_127_pkts;
  1431. u64 rx_128_255_pkts;
  1432. u64 rx_256_511_pkts;
  1433. u64 rx_512_to_1023_pkts;
  1434. u64 rx_1024_to_1518_pkts;
  1435. u64 rx_1519_to_max_pkts;
  1436. u64 rx_len_err_pkts;
  1437. /*
  1438. * These stats come from offset 500h to 5C8h
  1439. * in the XGMAC register.
  1440. */
  1441. u64 tx_cbfc_pause_frames0;
  1442. u64 tx_cbfc_pause_frames1;
  1443. u64 tx_cbfc_pause_frames2;
  1444. u64 tx_cbfc_pause_frames3;
  1445. u64 tx_cbfc_pause_frames4;
  1446. u64 tx_cbfc_pause_frames5;
  1447. u64 tx_cbfc_pause_frames6;
  1448. u64 tx_cbfc_pause_frames7;
  1449. u64 rx_cbfc_pause_frames0;
  1450. u64 rx_cbfc_pause_frames1;
  1451. u64 rx_cbfc_pause_frames2;
  1452. u64 rx_cbfc_pause_frames3;
  1453. u64 rx_cbfc_pause_frames4;
  1454. u64 rx_cbfc_pause_frames5;
  1455. u64 rx_cbfc_pause_frames6;
  1456. u64 rx_cbfc_pause_frames7;
  1457. u64 rx_nic_fifo_drop;
  1458. };
  1459. /* Firmware coredump internal register address/length pairs. */
  1460. enum {
  1461. MPI_CORE_REGS_ADDR = 0x00030000,
  1462. MPI_CORE_REGS_CNT = 127,
  1463. MPI_CORE_SH_REGS_CNT = 16,
  1464. TEST_REGS_ADDR = 0x00001000,
  1465. TEST_REGS_CNT = 23,
  1466. RMII_REGS_ADDR = 0x00001040,
  1467. RMII_REGS_CNT = 64,
  1468. FCMAC1_REGS_ADDR = 0x00001080,
  1469. FCMAC2_REGS_ADDR = 0x000010c0,
  1470. FCMAC_REGS_CNT = 64,
  1471. FC1_MBX_REGS_ADDR = 0x00001100,
  1472. FC2_MBX_REGS_ADDR = 0x00001240,
  1473. FC_MBX_REGS_CNT = 64,
  1474. IDE_REGS_ADDR = 0x00001140,
  1475. IDE_REGS_CNT = 64,
  1476. NIC1_MBX_REGS_ADDR = 0x00001180,
  1477. NIC2_MBX_REGS_ADDR = 0x00001280,
  1478. NIC_MBX_REGS_CNT = 64,
  1479. SMBUS_REGS_ADDR = 0x00001200,
  1480. SMBUS_REGS_CNT = 64,
  1481. I2C_REGS_ADDR = 0x00001fc0,
  1482. I2C_REGS_CNT = 64,
  1483. MEMC_REGS_ADDR = 0x00003000,
  1484. MEMC_REGS_CNT = 256,
  1485. PBUS_REGS_ADDR = 0x00007c00,
  1486. PBUS_REGS_CNT = 256,
  1487. MDE_REGS_ADDR = 0x00010000,
  1488. MDE_REGS_CNT = 6,
  1489. CODE_RAM_ADDR = 0x00020000,
  1490. CODE_RAM_CNT = 0x2000,
  1491. MEMC_RAM_ADDR = 0x00100000,
  1492. MEMC_RAM_CNT = 0x2000,
  1493. };
  1494. #define MPI_COREDUMP_COOKIE 0x5555aaaa
  1495. struct mpi_coredump_global_header {
  1496. u32 cookie;
  1497. u8 idString[16];
  1498. u32 timeLo;
  1499. u32 timeHi;
  1500. u32 imageSize;
  1501. u32 headerSize;
  1502. u8 info[220];
  1503. };
  1504. struct mpi_coredump_segment_header {
  1505. u32 cookie;
  1506. u32 segNum;
  1507. u32 segSize;
  1508. u32 extra;
  1509. u8 description[16];
  1510. };
  1511. /* Firmware coredump header segment numbers. */
  1512. enum {
  1513. CORE_SEG_NUM = 1,
  1514. TEST_LOGIC_SEG_NUM = 2,
  1515. RMII_SEG_NUM = 3,
  1516. FCMAC1_SEG_NUM = 4,
  1517. FCMAC2_SEG_NUM = 5,
  1518. FC1_MBOX_SEG_NUM = 6,
  1519. IDE_SEG_NUM = 7,
  1520. NIC1_MBOX_SEG_NUM = 8,
  1521. SMBUS_SEG_NUM = 9,
  1522. FC2_MBOX_SEG_NUM = 10,
  1523. NIC2_MBOX_SEG_NUM = 11,
  1524. I2C_SEG_NUM = 12,
  1525. MEMC_SEG_NUM = 13,
  1526. PBUS_SEG_NUM = 14,
  1527. MDE_SEG_NUM = 15,
  1528. NIC1_CONTROL_SEG_NUM = 16,
  1529. NIC2_CONTROL_SEG_NUM = 17,
  1530. NIC1_XGMAC_SEG_NUM = 18,
  1531. NIC2_XGMAC_SEG_NUM = 19,
  1532. WCS_RAM_SEG_NUM = 20,
  1533. MEMC_RAM_SEG_NUM = 21,
  1534. XAUI_AN_SEG_NUM = 22,
  1535. XAUI_HSS_PCS_SEG_NUM = 23,
  1536. XFI_AN_SEG_NUM = 24,
  1537. XFI_TRAIN_SEG_NUM = 25,
  1538. XFI_HSS_PCS_SEG_NUM = 26,
  1539. XFI_HSS_TX_SEG_NUM = 27,
  1540. XFI_HSS_RX_SEG_NUM = 28,
  1541. XFI_HSS_PLL_SEG_NUM = 29,
  1542. MISC_NIC_INFO_SEG_NUM = 30,
  1543. INTR_STATES_SEG_NUM = 31,
  1544. CAM_ENTRIES_SEG_NUM = 32,
  1545. ROUTING_WORDS_SEG_NUM = 33,
  1546. ETS_SEG_NUM = 34,
  1547. PROBE_DUMP_SEG_NUM = 35,
  1548. ROUTING_INDEX_SEG_NUM = 36,
  1549. MAC_PROTOCOL_SEG_NUM = 37,
  1550. XAUI2_AN_SEG_NUM = 38,
  1551. XAUI2_HSS_PCS_SEG_NUM = 39,
  1552. XFI2_AN_SEG_NUM = 40,
  1553. XFI2_TRAIN_SEG_NUM = 41,
  1554. XFI2_HSS_PCS_SEG_NUM = 42,
  1555. XFI2_HSS_TX_SEG_NUM = 43,
  1556. XFI2_HSS_RX_SEG_NUM = 44,
  1557. XFI2_HSS_PLL_SEG_NUM = 45,
  1558. SEM_REGS_SEG_NUM = 50
  1559. };
  1560. /* There are 64 generic NIC registers. */
  1561. #define NIC_REGS_DUMP_WORD_COUNT 64
  1562. /* XGMAC word count. */
  1563. #define XGMAC_DUMP_WORD_COUNT (XGMAC_REGISTER_END / 4)
  1564. /* Word counts for the SERDES blocks. */
  1565. #define XG_SERDES_XAUI_AN_COUNT 14
  1566. #define XG_SERDES_XAUI_HSS_PCS_COUNT 33
  1567. #define XG_SERDES_XFI_AN_COUNT 14
  1568. #define XG_SERDES_XFI_TRAIN_COUNT 12
  1569. #define XG_SERDES_XFI_HSS_PCS_COUNT 15
  1570. #define XG_SERDES_XFI_HSS_TX_COUNT 32
  1571. #define XG_SERDES_XFI_HSS_RX_COUNT 32
  1572. #define XG_SERDES_XFI_HSS_PLL_COUNT 32
  1573. /* There are 2 CNA ETS and 8 NIC ETS registers. */
  1574. #define ETS_REGS_DUMP_WORD_COUNT 10
  1575. /* Each probe mux entry stores the probe type plus 64 entries
  1576. * that are each each 64-bits in length. There are a total of
  1577. * 34 (PRB_MX_ADDR_VALID_TOTAL) valid probes.
  1578. */
  1579. #define PRB_MX_ADDR_PRB_WORD_COUNT (1 + (PRB_MX_ADDR_MAX_MUX * 2))
  1580. #define PRB_MX_DUMP_TOT_COUNT (PRB_MX_ADDR_PRB_WORD_COUNT * \
  1581. PRB_MX_ADDR_VALID_TOTAL)
  1582. /* Each routing entry consists of 4 32-bit words.
  1583. * They are route type, index, index word, and result.
  1584. * There are 2 route blocks with 8 entries each and
  1585. * 2 NIC blocks with 16 entries each.
  1586. * The totol entries is 48 with 4 words each.
  1587. */
  1588. #define RT_IDX_DUMP_ENTRIES 48
  1589. #define RT_IDX_DUMP_WORDS_PER_ENTRY 4
  1590. #define RT_IDX_DUMP_TOT_WORDS (RT_IDX_DUMP_ENTRIES * \
  1591. RT_IDX_DUMP_WORDS_PER_ENTRY)
  1592. /* There are 10 address blocks in filter, each with
  1593. * different entry counts and different word-count-per-entry.
  1594. */
  1595. #define MAC_ADDR_DUMP_ENTRIES \
  1596. ((MAC_ADDR_MAX_CAM_ENTRIES * MAC_ADDR_MAX_CAM_WCOUNT) + \
  1597. (MAC_ADDR_MAX_MULTICAST_ENTRIES * MAC_ADDR_MAX_MULTICAST_WCOUNT) + \
  1598. (MAC_ADDR_MAX_VLAN_ENTRIES * MAC_ADDR_MAX_VLAN_WCOUNT) + \
  1599. (MAC_ADDR_MAX_MCAST_FLTR_ENTRIES * MAC_ADDR_MAX_MCAST_FLTR_WCOUNT) + \
  1600. (MAC_ADDR_MAX_FC_MAC_ENTRIES * MAC_ADDR_MAX_FC_MAC_WCOUNT) + \
  1601. (MAC_ADDR_MAX_MGMT_MAC_ENTRIES * MAC_ADDR_MAX_MGMT_MAC_WCOUNT) + \
  1602. (MAC_ADDR_MAX_MGMT_VLAN_ENTRIES * MAC_ADDR_MAX_MGMT_VLAN_WCOUNT) + \
  1603. (MAC_ADDR_MAX_MGMT_V4_ENTRIES * MAC_ADDR_MAX_MGMT_V4_WCOUNT) + \
  1604. (MAC_ADDR_MAX_MGMT_V6_ENTRIES * MAC_ADDR_MAX_MGMT_V6_WCOUNT) + \
  1605. (MAC_ADDR_MAX_MGMT_TU_DP_ENTRIES * MAC_ADDR_MAX_MGMT_TU_DP_WCOUNT))
  1606. #define MAC_ADDR_DUMP_WORDS_PER_ENTRY 2
  1607. #define MAC_ADDR_DUMP_TOT_WORDS (MAC_ADDR_DUMP_ENTRIES * \
  1608. MAC_ADDR_DUMP_WORDS_PER_ENTRY)
  1609. /* Maximum of 4 functions whose semaphore registeres are
  1610. * in the coredump.
  1611. */
  1612. #define MAX_SEMAPHORE_FUNCTIONS 4
  1613. /* Defines for access the MPI shadow registers. */
  1614. #define RISC_124 0x0003007c
  1615. #define RISC_127 0x0003007f
  1616. #define SHADOW_OFFSET 0xb0000000
  1617. #define SHADOW_REG_SHIFT 20
  1618. struct ql_nic_misc {
  1619. u32 rx_ring_count;
  1620. u32 tx_ring_count;
  1621. u32 intr_count;
  1622. u32 function;
  1623. };
  1624. struct ql_reg_dump {
  1625. /* segment 0 */
  1626. struct mpi_coredump_global_header mpi_global_header;
  1627. /* segment 16 */
  1628. struct mpi_coredump_segment_header nic_regs_seg_hdr;
  1629. u32 nic_regs[64];
  1630. /* segment 30 */
  1631. struct mpi_coredump_segment_header misc_nic_seg_hdr;
  1632. struct ql_nic_misc misc_nic_info;
  1633. /* segment 31 */
  1634. /* one interrupt state for each CQ */
  1635. struct mpi_coredump_segment_header intr_states_seg_hdr;
  1636. u32 intr_states[MAX_CPUS];
  1637. /* segment 32 */
  1638. /* 3 cam words each for 16 unicast,
  1639. * 2 cam words for each of 32 multicast.
  1640. */
  1641. struct mpi_coredump_segment_header cam_entries_seg_hdr;
  1642. u32 cam_entries[(16 * 3) + (32 * 3)];
  1643. /* segment 33 */
  1644. struct mpi_coredump_segment_header nic_routing_words_seg_hdr;
  1645. u32 nic_routing_words[16];
  1646. /* segment 34 */
  1647. struct mpi_coredump_segment_header ets_seg_hdr;
  1648. u32 ets[8+2];
  1649. };
  1650. struct ql_mpi_coredump {
  1651. /* segment 0 */
  1652. struct mpi_coredump_global_header mpi_global_header;
  1653. /* segment 1 */
  1654. struct mpi_coredump_segment_header core_regs_seg_hdr;
  1655. u32 mpi_core_regs[MPI_CORE_REGS_CNT];
  1656. u32 mpi_core_sh_regs[MPI_CORE_SH_REGS_CNT];
  1657. /* segment 2 */
  1658. struct mpi_coredump_segment_header test_logic_regs_seg_hdr;
  1659. u32 test_logic_regs[TEST_REGS_CNT];
  1660. /* segment 3 */
  1661. struct mpi_coredump_segment_header rmii_regs_seg_hdr;
  1662. u32 rmii_regs[RMII_REGS_CNT];
  1663. /* segment 4 */
  1664. struct mpi_coredump_segment_header fcmac1_regs_seg_hdr;
  1665. u32 fcmac1_regs[FCMAC_REGS_CNT];
  1666. /* segment 5 */
  1667. struct mpi_coredump_segment_header fcmac2_regs_seg_hdr;
  1668. u32 fcmac2_regs[FCMAC_REGS_CNT];
  1669. /* segment 6 */
  1670. struct mpi_coredump_segment_header fc1_mbx_regs_seg_hdr;
  1671. u32 fc1_mbx_regs[FC_MBX_REGS_CNT];
  1672. /* segment 7 */
  1673. struct mpi_coredump_segment_header ide_regs_seg_hdr;
  1674. u32 ide_regs[IDE_REGS_CNT];
  1675. /* segment 8 */
  1676. struct mpi_coredump_segment_header nic1_mbx_regs_seg_hdr;
  1677. u32 nic1_mbx_regs[NIC_MBX_REGS_CNT];
  1678. /* segment 9 */
  1679. struct mpi_coredump_segment_header smbus_regs_seg_hdr;
  1680. u32 smbus_regs[SMBUS_REGS_CNT];
  1681. /* segment 10 */
  1682. struct mpi_coredump_segment_header fc2_mbx_regs_seg_hdr;
  1683. u32 fc2_mbx_regs[FC_MBX_REGS_CNT];
  1684. /* segment 11 */
  1685. struct mpi_coredump_segment_header nic2_mbx_regs_seg_hdr;
  1686. u32 nic2_mbx_regs[NIC_MBX_REGS_CNT];
  1687. /* segment 12 */
  1688. struct mpi_coredump_segment_header i2c_regs_seg_hdr;
  1689. u32 i2c_regs[I2C_REGS_CNT];
  1690. /* segment 13 */
  1691. struct mpi_coredump_segment_header memc_regs_seg_hdr;
  1692. u32 memc_regs[MEMC_REGS_CNT];
  1693. /* segment 14 */
  1694. struct mpi_coredump_segment_header pbus_regs_seg_hdr;
  1695. u32 pbus_regs[PBUS_REGS_CNT];
  1696. /* segment 15 */
  1697. struct mpi_coredump_segment_header mde_regs_seg_hdr;
  1698. u32 mde_regs[MDE_REGS_CNT];
  1699. /* segment 16 */
  1700. struct mpi_coredump_segment_header nic_regs_seg_hdr;
  1701. u32 nic_regs[NIC_REGS_DUMP_WORD_COUNT];
  1702. /* segment 17 */
  1703. struct mpi_coredump_segment_header nic2_regs_seg_hdr;
  1704. u32 nic2_regs[NIC_REGS_DUMP_WORD_COUNT];
  1705. /* segment 18 */
  1706. struct mpi_coredump_segment_header xgmac1_seg_hdr;
  1707. u32 xgmac1[XGMAC_DUMP_WORD_COUNT];
  1708. /* segment 19 */
  1709. struct mpi_coredump_segment_header xgmac2_seg_hdr;
  1710. u32 xgmac2[XGMAC_DUMP_WORD_COUNT];
  1711. /* segment 20 */
  1712. struct mpi_coredump_segment_header code_ram_seg_hdr;
  1713. u32 code_ram[CODE_RAM_CNT];
  1714. /* segment 21 */
  1715. struct mpi_coredump_segment_header memc_ram_seg_hdr;
  1716. u32 memc_ram[MEMC_RAM_CNT];
  1717. /* segment 22 */
  1718. struct mpi_coredump_segment_header xaui_an_hdr;
  1719. u32 serdes_xaui_an[XG_SERDES_XAUI_AN_COUNT];
  1720. /* segment 23 */
  1721. struct mpi_coredump_segment_header xaui_hss_pcs_hdr;
  1722. u32 serdes_xaui_hss_pcs[XG_SERDES_XAUI_HSS_PCS_COUNT];
  1723. /* segment 24 */
  1724. struct mpi_coredump_segment_header xfi_an_hdr;
  1725. u32 serdes_xfi_an[XG_SERDES_XFI_AN_COUNT];
  1726. /* segment 25 */
  1727. struct mpi_coredump_segment_header xfi_train_hdr;
  1728. u32 serdes_xfi_train[XG_SERDES_XFI_TRAIN_COUNT];
  1729. /* segment 26 */
  1730. struct mpi_coredump_segment_header xfi_hss_pcs_hdr;
  1731. u32 serdes_xfi_hss_pcs[XG_SERDES_XFI_HSS_PCS_COUNT];
  1732. /* segment 27 */
  1733. struct mpi_coredump_segment_header xfi_hss_tx_hdr;
  1734. u32 serdes_xfi_hss_tx[XG_SERDES_XFI_HSS_TX_COUNT];
  1735. /* segment 28 */
  1736. struct mpi_coredump_segment_header xfi_hss_rx_hdr;
  1737. u32 serdes_xfi_hss_rx[XG_SERDES_XFI_HSS_RX_COUNT];
  1738. /* segment 29 */
  1739. struct mpi_coredump_segment_header xfi_hss_pll_hdr;
  1740. u32 serdes_xfi_hss_pll[XG_SERDES_XFI_HSS_PLL_COUNT];
  1741. /* segment 30 */
  1742. struct mpi_coredump_segment_header misc_nic_seg_hdr;
  1743. struct ql_nic_misc misc_nic_info;
  1744. /* segment 31 */
  1745. /* one interrupt state for each CQ */
  1746. struct mpi_coredump_segment_header intr_states_seg_hdr;
  1747. u32 intr_states[MAX_RX_RINGS];
  1748. /* segment 32 */
  1749. /* 3 cam words each for 16 unicast,
  1750. * 2 cam words for each of 32 multicast.
  1751. */
  1752. struct mpi_coredump_segment_header cam_entries_seg_hdr;
  1753. u32 cam_entries[(16 * 3) + (32 * 3)];
  1754. /* segment 33 */
  1755. struct mpi_coredump_segment_header nic_routing_words_seg_hdr;
  1756. u32 nic_routing_words[16];
  1757. /* segment 34 */
  1758. struct mpi_coredump_segment_header ets_seg_hdr;
  1759. u32 ets[ETS_REGS_DUMP_WORD_COUNT];
  1760. /* segment 35 */
  1761. struct mpi_coredump_segment_header probe_dump_seg_hdr;
  1762. u32 probe_dump[PRB_MX_DUMP_TOT_COUNT];
  1763. /* segment 36 */
  1764. struct mpi_coredump_segment_header routing_reg_seg_hdr;
  1765. u32 routing_regs[RT_IDX_DUMP_TOT_WORDS];
  1766. /* segment 37 */
  1767. struct mpi_coredump_segment_header mac_prot_reg_seg_hdr;
  1768. u32 mac_prot_regs[MAC_ADDR_DUMP_TOT_WORDS];
  1769. /* segment 38 */
  1770. struct mpi_coredump_segment_header xaui2_an_hdr;
  1771. u32 serdes2_xaui_an[XG_SERDES_XAUI_AN_COUNT];
  1772. /* segment 39 */
  1773. struct mpi_coredump_segment_header xaui2_hss_pcs_hdr;
  1774. u32 serdes2_xaui_hss_pcs[XG_SERDES_XAUI_HSS_PCS_COUNT];
  1775. /* segment 40 */
  1776. struct mpi_coredump_segment_header xfi2_an_hdr;
  1777. u32 serdes2_xfi_an[XG_SERDES_XFI_AN_COUNT];
  1778. /* segment 41 */
  1779. struct mpi_coredump_segment_header xfi2_train_hdr;
  1780. u32 serdes2_xfi_train[XG_SERDES_XFI_TRAIN_COUNT];
  1781. /* segment 42 */
  1782. struct mpi_coredump_segment_header xfi2_hss_pcs_hdr;
  1783. u32 serdes2_xfi_hss_pcs[XG_SERDES_XFI_HSS_PCS_COUNT];
  1784. /* segment 43 */
  1785. struct mpi_coredump_segment_header xfi2_hss_tx_hdr;
  1786. u32 serdes2_xfi_hss_tx[XG_SERDES_XFI_HSS_TX_COUNT];
  1787. /* segment 44 */
  1788. struct mpi_coredump_segment_header xfi2_hss_rx_hdr;
  1789. u32 serdes2_xfi_hss_rx[XG_SERDES_XFI_HSS_RX_COUNT];
  1790. /* segment 45 */
  1791. struct mpi_coredump_segment_header xfi2_hss_pll_hdr;
  1792. u32 serdes2_xfi_hss_pll[XG_SERDES_XFI_HSS_PLL_COUNT];
  1793. /* segment 50 */
  1794. /* semaphore register for all 5 functions */
  1795. struct mpi_coredump_segment_header sem_regs_seg_hdr;
  1796. u32 sem_regs[MAX_SEMAPHORE_FUNCTIONS];
  1797. };
  1798. /*
  1799. * intr_context structure is used during initialization
  1800. * to hook the interrupts. It is also used in a single
  1801. * irq environment as a context to the ISR.
  1802. */
  1803. struct intr_context {
  1804. struct ql_adapter *qdev;
  1805. u32 intr;
  1806. u32 irq_mask; /* Mask of which rings the vector services. */
  1807. u32 hooked;
  1808. u32 intr_en_mask; /* value/mask used to enable this intr */
  1809. u32 intr_dis_mask; /* value/mask used to disable this intr */
  1810. u32 intr_read_mask; /* value/mask used to read this intr */
  1811. char name[IFNAMSIZ * 2];
  1812. atomic_t irq_cnt; /* irq_cnt is used in single vector
  1813. * environment. It's incremented for each
  1814. * irq handler that is scheduled. When each
  1815. * handler finishes it decrements irq_cnt and
  1816. * enables interrupts if it's zero. */
  1817. irq_handler_t handler;
  1818. };
  1819. /* adapter flags definitions. */
  1820. enum {
  1821. QL_ADAPTER_UP = 0, /* Adapter has been brought up. */
  1822. QL_LEGACY_ENABLED = 1,
  1823. QL_MSI_ENABLED = 2,
  1824. QL_MSIX_ENABLED = 3,
  1825. QL_DMA64 = 4,
  1826. QL_PROMISCUOUS = 5,
  1827. QL_ALLMULTI = 6,
  1828. QL_PORT_CFG = 7,
  1829. QL_CAM_RT_SET = 8,
  1830. QL_SELFTEST = 9,
  1831. QL_LB_LINK_UP = 10,
  1832. QL_FRC_COREDUMP = 11,
  1833. QL_EEH_FATAL = 12,
  1834. };
  1835. /* link_status bit definitions */
  1836. enum {
  1837. STS_LOOPBACK_MASK = 0x00000700,
  1838. STS_LOOPBACK_PCS = 0x00000100,
  1839. STS_LOOPBACK_HSS = 0x00000200,
  1840. STS_LOOPBACK_EXT = 0x00000300,
  1841. STS_PAUSE_MASK = 0x000000c0,
  1842. STS_PAUSE_STD = 0x00000040,
  1843. STS_PAUSE_PRI = 0x00000080,
  1844. STS_SPEED_MASK = 0x00000038,
  1845. STS_SPEED_100Mb = 0x00000000,
  1846. STS_SPEED_1Gb = 0x00000008,
  1847. STS_SPEED_10Gb = 0x00000010,
  1848. STS_LINK_TYPE_MASK = 0x00000007,
  1849. STS_LINK_TYPE_XFI = 0x00000001,
  1850. STS_LINK_TYPE_XAUI = 0x00000002,
  1851. STS_LINK_TYPE_XFI_BP = 0x00000003,
  1852. STS_LINK_TYPE_XAUI_BP = 0x00000004,
  1853. STS_LINK_TYPE_10GBASET = 0x00000005,
  1854. };
  1855. /* link_config bit definitions */
  1856. enum {
  1857. CFG_JUMBO_FRAME_SIZE = 0x00010000,
  1858. CFG_PAUSE_MASK = 0x00000060,
  1859. CFG_PAUSE_STD = 0x00000020,
  1860. CFG_PAUSE_PRI = 0x00000040,
  1861. CFG_DCBX = 0x00000010,
  1862. CFG_LOOPBACK_MASK = 0x00000007,
  1863. CFG_LOOPBACK_PCS = 0x00000002,
  1864. CFG_LOOPBACK_HSS = 0x00000004,
  1865. CFG_LOOPBACK_EXT = 0x00000006,
  1866. CFG_DEFAULT_MAX_FRAME_SIZE = 0x00002580,
  1867. };
  1868. struct nic_operations {
  1869. int (*get_flash) (struct ql_adapter *);
  1870. int (*port_initialize) (struct ql_adapter *);
  1871. };
  1872. /*
  1873. * The main Adapter structure definition.
  1874. * This structure has all fields relevant to the hardware.
  1875. */
  1876. struct ql_adapter {
  1877. struct ricb ricb;
  1878. unsigned long flags;
  1879. u32 wol;
  1880. struct nic_stats nic_stats;
  1881. struct vlan_group *vlgrp;
  1882. /* PCI Configuration information for this device */
  1883. struct pci_dev *pdev;
  1884. struct net_device *ndev; /* Parent NET device */
  1885. /* Hardware information */
  1886. u32 chip_rev_id;
  1887. u32 fw_rev_id;
  1888. u32 func; /* PCI function for this adapter */
  1889. u32 alt_func; /* PCI function for alternate adapter */
  1890. u32 port; /* Port number this adapter */
  1891. spinlock_t adapter_lock;
  1892. spinlock_t hw_lock;
  1893. spinlock_t stats_lock;
  1894. /* PCI Bus Relative Register Addresses */
  1895. void __iomem *reg_base;
  1896. void __iomem *doorbell_area;
  1897. u32 doorbell_area_size;
  1898. u32 msg_enable;
  1899. /* Page for Shadow Registers */
  1900. void *rx_ring_shadow_reg_area;
  1901. dma_addr_t rx_ring_shadow_reg_dma;
  1902. void *tx_ring_shadow_reg_area;
  1903. dma_addr_t tx_ring_shadow_reg_dma;
  1904. u32 mailbox_in;
  1905. u32 mailbox_out;
  1906. struct mbox_params idc_mbc;
  1907. struct mutex mpi_mutex;
  1908. int tx_ring_size;
  1909. int rx_ring_size;
  1910. u32 intr_count;
  1911. struct msix_entry *msi_x_entry;
  1912. struct intr_context intr_context[MAX_RX_RINGS];
  1913. int tx_ring_count; /* One per online CPU. */
  1914. u32 rss_ring_count; /* One per irq vector. */
  1915. /*
  1916. * rx_ring_count =
  1917. * (CPU count * outbound completion rx_ring) +
  1918. * (irq_vector_cnt * inbound (RSS) completion rx_ring)
  1919. */
  1920. int rx_ring_count;
  1921. int ring_mem_size;
  1922. void *ring_mem;
  1923. struct rx_ring rx_ring[MAX_RX_RINGS];
  1924. struct tx_ring tx_ring[MAX_TX_RINGS];
  1925. unsigned int lbq_buf_order;
  1926. int rx_csum;
  1927. u32 default_rx_queue;
  1928. u16 rx_coalesce_usecs; /* cqicb->int_delay */
  1929. u16 rx_max_coalesced_frames; /* cqicb->pkt_int_delay */
  1930. u16 tx_coalesce_usecs; /* cqicb->int_delay */
  1931. u16 tx_max_coalesced_frames; /* cqicb->pkt_int_delay */
  1932. u32 xg_sem_mask;
  1933. u32 port_link_up;
  1934. u32 port_init;
  1935. u32 link_status;
  1936. struct ql_mpi_coredump *mpi_coredump;
  1937. u32 core_is_dumped;
  1938. u32 link_config;
  1939. u32 led_config;
  1940. u32 max_frame_size;
  1941. union flash_params flash;
  1942. struct workqueue_struct *workqueue;
  1943. struct delayed_work asic_reset_work;
  1944. struct delayed_work mpi_reset_work;
  1945. struct delayed_work mpi_work;
  1946. struct delayed_work mpi_port_cfg_work;
  1947. struct delayed_work mpi_idc_work;
  1948. struct delayed_work mpi_core_to_log;
  1949. struct completion ide_completion;
  1950. struct nic_operations *nic_ops;
  1951. u16 device_id;
  1952. struct timer_list timer;
  1953. atomic_t lb_count;
  1954. /* Keep local copy of current mac address. */
  1955. char current_mac_addr[6];
  1956. };
  1957. /*
  1958. * Typical Register accessor for memory mapped device.
  1959. */
  1960. static inline u32 ql_read32(const struct ql_adapter *qdev, int reg)
  1961. {
  1962. return readl(qdev->reg_base + reg);
  1963. }
  1964. /*
  1965. * Typical Register accessor for memory mapped device.
  1966. */
  1967. static inline void ql_write32(const struct ql_adapter *qdev, int reg, u32 val)
  1968. {
  1969. writel(val, qdev->reg_base + reg);
  1970. }
  1971. /*
  1972. * Doorbell Registers:
  1973. * Doorbell registers are virtual registers in the PCI memory space.
  1974. * The space is allocated by the chip during PCI initialization. The
  1975. * device driver finds the doorbell address in BAR 3 in PCI config space.
  1976. * The registers are used to control outbound and inbound queues. For
  1977. * example, the producer index for an outbound queue. Each queue uses
  1978. * 1 4k chunk of memory. The lower half of the space is for outbound
  1979. * queues. The upper half is for inbound queues.
  1980. */
  1981. static inline void ql_write_db_reg(u32 val, void __iomem *addr)
  1982. {
  1983. writel(val, addr);
  1984. mmiowb();
  1985. }
  1986. /*
  1987. * Shadow Registers:
  1988. * Outbound queues have a consumer index that is maintained by the chip.
  1989. * Inbound queues have a producer index that is maintained by the chip.
  1990. * For lower overhead, these registers are "shadowed" to host memory
  1991. * which allows the device driver to track the queue progress without
  1992. * PCI reads. When an entry is placed on an inbound queue, the chip will
  1993. * update the relevant index register and then copy the value to the
  1994. * shadow register in host memory.
  1995. */
  1996. static inline u32 ql_read_sh_reg(__le32 *addr)
  1997. {
  1998. u32 reg;
  1999. reg = le32_to_cpu(*addr);
  2000. rmb();
  2001. return reg;
  2002. }
  2003. extern char qlge_driver_name[];
  2004. extern const char qlge_driver_version[];
  2005. extern const struct ethtool_ops qlge_ethtool_ops;
  2006. extern int ql_sem_spinlock(struct ql_adapter *qdev, u32 sem_mask);
  2007. extern void ql_sem_unlock(struct ql_adapter *qdev, u32 sem_mask);
  2008. extern int ql_read_xgmac_reg(struct ql_adapter *qdev, u32 reg, u32 *data);
  2009. extern int ql_get_mac_addr_reg(struct ql_adapter *qdev, u32 type, u16 index,
  2010. u32 *value);
  2011. extern int ql_get_routing_reg(struct ql_adapter *qdev, u32 index, u32 *value);
  2012. extern int ql_write_cfg(struct ql_adapter *qdev, void *ptr, int size, u32 bit,
  2013. u16 q_id);
  2014. void ql_queue_fw_error(struct ql_adapter *qdev);
  2015. void ql_mpi_work(struct work_struct *work);
  2016. void ql_mpi_reset_work(struct work_struct *work);
  2017. void ql_mpi_core_to_log(struct work_struct *work);
  2018. int ql_wait_reg_rdy(struct ql_adapter *qdev, u32 reg, u32 bit, u32 ebit);
  2019. void ql_queue_asic_error(struct ql_adapter *qdev);
  2020. u32 ql_enable_completion_interrupt(struct ql_adapter *qdev, u32 intr);
  2021. void ql_set_ethtool_ops(struct net_device *ndev);
  2022. int ql_read_xgmac_reg64(struct ql_adapter *qdev, u32 reg, u64 *data);
  2023. void ql_mpi_idc_work(struct work_struct *work);
  2024. void ql_mpi_port_cfg_work(struct work_struct *work);
  2025. int ql_mb_get_fw_state(struct ql_adapter *qdev);
  2026. int ql_cam_route_initialize(struct ql_adapter *qdev);
  2027. int ql_read_mpi_reg(struct ql_adapter *qdev, u32 reg, u32 *data);
  2028. int ql_write_mpi_reg(struct ql_adapter *qdev, u32 reg, u32 data);
  2029. int ql_unpause_mpi_risc(struct ql_adapter *qdev);
  2030. int ql_pause_mpi_risc(struct ql_adapter *qdev);
  2031. int ql_hard_reset_mpi_risc(struct ql_adapter *qdev);
  2032. int ql_soft_reset_mpi_risc(struct ql_adapter *qdev);
  2033. int ql_dump_risc_ram_area(struct ql_adapter *qdev, void *buf,
  2034. u32 ram_addr, int word_count);
  2035. int ql_core_dump(struct ql_adapter *qdev,
  2036. struct ql_mpi_coredump *mpi_coredump);
  2037. int ql_mb_about_fw(struct ql_adapter *qdev);
  2038. int ql_mb_wol_set_magic(struct ql_adapter *qdev, u32 enable_wol);
  2039. int ql_mb_wol_mode(struct ql_adapter *qdev, u32 wol);
  2040. int ql_mb_set_led_cfg(struct ql_adapter *qdev, u32 led_config);
  2041. int ql_mb_get_led_cfg(struct ql_adapter *qdev);
  2042. void ql_link_on(struct ql_adapter *qdev);
  2043. void ql_link_off(struct ql_adapter *qdev);
  2044. int ql_mb_set_mgmnt_traffic_ctl(struct ql_adapter *qdev, u32 control);
  2045. int ql_mb_get_port_cfg(struct ql_adapter *qdev);
  2046. int ql_mb_set_port_cfg(struct ql_adapter *qdev);
  2047. int ql_wait_fifo_empty(struct ql_adapter *qdev);
  2048. void ql_get_dump(struct ql_adapter *qdev, void *buff);
  2049. void ql_gen_reg_dump(struct ql_adapter *qdev,
  2050. struct ql_reg_dump *mpi_coredump);
  2051. netdev_tx_t ql_lb_send(struct sk_buff *skb, struct net_device *ndev);
  2052. void ql_check_lb_frame(struct ql_adapter *, struct sk_buff *);
  2053. int ql_own_firmware(struct ql_adapter *qdev);
  2054. int ql_clean_lb_rx_ring(struct rx_ring *rx_ring, int budget);
  2055. /* #define QL_ALL_DUMP */
  2056. /* #define QL_REG_DUMP */
  2057. /* #define QL_DEV_DUMP */
  2058. /* #define QL_CB_DUMP */
  2059. /* #define QL_IB_DUMP */
  2060. /* #define QL_OB_DUMP */
  2061. #ifdef QL_REG_DUMP
  2062. extern void ql_dump_xgmac_control_regs(struct ql_adapter *qdev);
  2063. extern void ql_dump_routing_entries(struct ql_adapter *qdev);
  2064. extern void ql_dump_regs(struct ql_adapter *qdev);
  2065. #define QL_DUMP_REGS(qdev) ql_dump_regs(qdev)
  2066. #define QL_DUMP_ROUTE(qdev) ql_dump_routing_entries(qdev)
  2067. #define QL_DUMP_XGMAC_CONTROL_REGS(qdev) ql_dump_xgmac_control_regs(qdev)
  2068. #else
  2069. #define QL_DUMP_REGS(qdev)
  2070. #define QL_DUMP_ROUTE(qdev)
  2071. #define QL_DUMP_XGMAC_CONTROL_REGS(qdev)
  2072. #endif
  2073. #ifdef QL_STAT_DUMP
  2074. extern void ql_dump_stat(struct ql_adapter *qdev);
  2075. #define QL_DUMP_STAT(qdev) ql_dump_stat(qdev)
  2076. #else
  2077. #define QL_DUMP_STAT(qdev)
  2078. #endif
  2079. #ifdef QL_DEV_DUMP
  2080. extern void ql_dump_qdev(struct ql_adapter *qdev);
  2081. #define QL_DUMP_QDEV(qdev) ql_dump_qdev(qdev)
  2082. #else
  2083. #define QL_DUMP_QDEV(qdev)
  2084. #endif
  2085. #ifdef QL_CB_DUMP
  2086. extern void ql_dump_wqicb(struct wqicb *wqicb);
  2087. extern void ql_dump_tx_ring(struct tx_ring *tx_ring);
  2088. extern void ql_dump_ricb(struct ricb *ricb);
  2089. extern void ql_dump_cqicb(struct cqicb *cqicb);
  2090. extern void ql_dump_rx_ring(struct rx_ring *rx_ring);
  2091. extern void ql_dump_hw_cb(struct ql_adapter *qdev, int size, u32 bit, u16 q_id);
  2092. #define QL_DUMP_RICB(ricb) ql_dump_ricb(ricb)
  2093. #define QL_DUMP_WQICB(wqicb) ql_dump_wqicb(wqicb)
  2094. #define QL_DUMP_TX_RING(tx_ring) ql_dump_tx_ring(tx_ring)
  2095. #define QL_DUMP_CQICB(cqicb) ql_dump_cqicb(cqicb)
  2096. #define QL_DUMP_RX_RING(rx_ring) ql_dump_rx_ring(rx_ring)
  2097. #define QL_DUMP_HW_CB(qdev, size, bit, q_id) \
  2098. ql_dump_hw_cb(qdev, size, bit, q_id)
  2099. #else
  2100. #define QL_DUMP_RICB(ricb)
  2101. #define QL_DUMP_WQICB(wqicb)
  2102. #define QL_DUMP_TX_RING(tx_ring)
  2103. #define QL_DUMP_CQICB(cqicb)
  2104. #define QL_DUMP_RX_RING(rx_ring)
  2105. #define QL_DUMP_HW_CB(qdev, size, bit, q_id)
  2106. #endif
  2107. #ifdef QL_OB_DUMP
  2108. extern void ql_dump_tx_desc(struct tx_buf_desc *tbd);
  2109. extern void ql_dump_ob_mac_iocb(struct ob_mac_iocb_req *ob_mac_iocb);
  2110. extern void ql_dump_ob_mac_rsp(struct ob_mac_iocb_rsp *ob_mac_rsp);
  2111. #define QL_DUMP_OB_MAC_IOCB(ob_mac_iocb) ql_dump_ob_mac_iocb(ob_mac_iocb)
  2112. #define QL_DUMP_OB_MAC_RSP(ob_mac_rsp) ql_dump_ob_mac_rsp(ob_mac_rsp)
  2113. #else
  2114. #define QL_DUMP_OB_MAC_IOCB(ob_mac_iocb)
  2115. #define QL_DUMP_OB_MAC_RSP(ob_mac_rsp)
  2116. #endif
  2117. #ifdef QL_IB_DUMP
  2118. extern void ql_dump_ib_mac_rsp(struct ib_mac_iocb_rsp *ib_mac_rsp);
  2119. #define QL_DUMP_IB_MAC_RSP(ib_mac_rsp) ql_dump_ib_mac_rsp(ib_mac_rsp)
  2120. #else
  2121. #define QL_DUMP_IB_MAC_RSP(ib_mac_rsp)
  2122. #endif
  2123. #ifdef QL_ALL_DUMP
  2124. extern void ql_dump_all(struct ql_adapter *qdev);
  2125. #define QL_DUMP_ALL(qdev) ql_dump_all(qdev)
  2126. #else
  2127. #define QL_DUMP_ALL(qdev)
  2128. #endif
  2129. #endif /* _QLGE_H_ */