be_hw.h 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452
  1. /*
  2. * Copyright (C) 2005 - 2010 ServerEngines
  3. * All rights reserved.
  4. *
  5. * This program is free software; you can redistribute it and/or
  6. * modify it under the terms of the GNU General Public License version 2
  7. * as published by the Free Software Foundation. The full GNU General
  8. * Public License is included in this distribution in the file called COPYING.
  9. *
  10. * Contact Information:
  11. * linux-drivers@serverengines.com
  12. *
  13. * ServerEngines
  14. * 209 N. Fair Oaks Ave
  15. * Sunnyvale, CA 94085
  16. */
  17. /********* Mailbox door bell *************/
  18. /* Used for driver communication with the FW.
  19. * The software must write this register twice to post any command. First,
  20. * it writes the register with hi=1 and the upper bits of the physical address
  21. * for the MAILBOX structure. Software must poll the ready bit until this
  22. * is acknowledged. Then, sotware writes the register with hi=0 with the lower
  23. * bits in the address. It must poll the ready bit until the command is
  24. * complete. Upon completion, the MAILBOX will contain a valid completion
  25. * queue entry.
  26. */
  27. #define MPU_MAILBOX_DB_OFFSET 0x160
  28. #define MPU_MAILBOX_DB_RDY_MASK 0x1 /* bit 0 */
  29. #define MPU_MAILBOX_DB_HI_MASK 0x2 /* bit 1 */
  30. #define MPU_EP_CONTROL 0
  31. /********** MPU semphore ******************/
  32. #define MPU_EP_SEMAPHORE_OFFSET 0xac
  33. #define MPU_EP_SEMAPHORE_IF_TYPE2_OFFSET 0x400
  34. #define EP_SEMAPHORE_POST_STAGE_MASK 0x0000FFFF
  35. #define EP_SEMAPHORE_POST_ERR_MASK 0x1
  36. #define EP_SEMAPHORE_POST_ERR_SHIFT 31
  37. /* MPU semphore POST stage values */
  38. #define POST_STAGE_AWAITING_HOST_RDY 0x1 /* FW awaiting goahead from host */
  39. #define POST_STAGE_HOST_RDY 0x2 /* Host has given go-ahed to FW */
  40. #define POST_STAGE_BE_RESET 0x3 /* Host wants to reset chip */
  41. #define POST_STAGE_ARMFW_RDY 0xc000 /* FW is done with POST */
  42. /********* Memory BAR register ************/
  43. #define PCICFG_MEMBAR_CTRL_INT_CTRL_OFFSET 0xfc
  44. /* Host Interrupt Enable, if set interrupts are enabled although "PCI Interrupt
  45. * Disable" may still globally block interrupts in addition to individual
  46. * interrupt masks; a mechanism for the device driver to block all interrupts
  47. * atomically without having to arbitrate for the PCI Interrupt Disable bit
  48. * with the OS.
  49. */
  50. #define MEMBAR_CTRL_INT_CTRL_HOSTINTR_MASK (1 << 29) /* bit 29 */
  51. /********* Power management (WOL) **********/
  52. #define PCICFG_PM_CONTROL_OFFSET 0x44
  53. #define PCICFG_PM_CONTROL_MASK 0x108 /* bits 3 & 8 */
  54. /********* Online Control Registers *******/
  55. #define PCICFG_ONLINE0 0xB0
  56. #define PCICFG_ONLINE1 0xB4
  57. /********* UE Status and Mask Registers ***/
  58. #define PCICFG_UE_STATUS_LOW 0xA0
  59. #define PCICFG_UE_STATUS_HIGH 0xA4
  60. #define PCICFG_UE_STATUS_LOW_MASK 0xA8
  61. #define PCICFG_UE_STATUS_HI_MASK 0xAC
  62. /******** SLI_INTF ***********************/
  63. #define SLI_INTF_REG_OFFSET 0x58
  64. #define SLI_INTF_VALID_MASK 0xE0000000
  65. #define SLI_INTF_VALID 0xC0000000
  66. #define SLI_INTF_HINT2_MASK 0x1F000000
  67. #define SLI_INTF_HINT2_SHIFT 24
  68. #define SLI_INTF_HINT1_MASK 0x00FF0000
  69. #define SLI_INTF_HINT1_SHIFT 16
  70. #define SLI_INTF_FAMILY_MASK 0x00000F00
  71. #define SLI_INTF_FAMILY_SHIFT 8
  72. #define SLI_INTF_IF_TYPE_MASK 0x0000F000
  73. #define SLI_INTF_IF_TYPE_SHIFT 12
  74. #define SLI_INTF_REV_MASK 0x000000F0
  75. #define SLI_INTF_REV_SHIFT 4
  76. #define SLI_INTF_FT_MASK 0x00000001
  77. /* SLI family */
  78. #define BE_SLI_FAMILY 0x0
  79. #define LANCER_A0_SLI_FAMILY 0xA
  80. /********* ISR0 Register offset **********/
  81. #define CEV_ISR0_OFFSET 0xC18
  82. #define CEV_ISR_SIZE 4
  83. /********* Event Q door bell *************/
  84. #define DB_EQ_OFFSET DB_CQ_OFFSET
  85. #define DB_EQ_RING_ID_MASK 0x1FF /* bits 0 - 8 */
  86. #define DB_EQ_RING_ID_EXT_MASK 0x3e00 /* bits 9-13 */
  87. #define DB_EQ_RING_ID_EXT_MASK_SHIFT (2) /* qid bits 9-13 placing at 11-15 */
  88. /* Clear the interrupt for this eq */
  89. #define DB_EQ_CLR_SHIFT (9) /* bit 9 */
  90. /* Must be 1 */
  91. #define DB_EQ_EVNT_SHIFT (10) /* bit 10 */
  92. /* Number of event entries processed */
  93. #define DB_EQ_NUM_POPPED_SHIFT (16) /* bits 16 - 28 */
  94. /* Rearm bit */
  95. #define DB_EQ_REARM_SHIFT (29) /* bit 29 */
  96. /********* Compl Q door bell *************/
  97. #define DB_CQ_OFFSET 0x120
  98. #define DB_CQ_RING_ID_MASK 0x3FF /* bits 0 - 9 */
  99. #define DB_CQ_RING_ID_EXT_MASK 0x7C00 /* bits 10-14 */
  100. #define DB_CQ_RING_ID_EXT_MASK_SHIFT (1) /* qid bits 10-14
  101. placing at 11-15 */
  102. /* Number of event entries processed */
  103. #define DB_CQ_NUM_POPPED_SHIFT (16) /* bits 16 - 28 */
  104. /* Rearm bit */
  105. #define DB_CQ_REARM_SHIFT (29) /* bit 29 */
  106. /********** TX ULP door bell *************/
  107. #define DB_TXULP1_OFFSET 0x60
  108. #define DB_TXULP_RING_ID_MASK 0x7FF /* bits 0 - 10 */
  109. /* Number of tx entries posted */
  110. #define DB_TXULP_NUM_POSTED_SHIFT (16) /* bits 16 - 29 */
  111. #define DB_TXULP_NUM_POSTED_MASK 0x3FFF /* bits 16 - 29 */
  112. /********** RQ(erx) door bell ************/
  113. #define DB_RQ_OFFSET 0x100
  114. #define DB_RQ_RING_ID_MASK 0x3FF /* bits 0 - 9 */
  115. /* Number of rx frags posted */
  116. #define DB_RQ_NUM_POSTED_SHIFT (24) /* bits 24 - 31 */
  117. /********** MCC door bell ************/
  118. #define DB_MCCQ_OFFSET 0x140
  119. #define DB_MCCQ_RING_ID_MASK 0x7FF /* bits 0 - 10 */
  120. /* Number of entries posted */
  121. #define DB_MCCQ_NUM_POSTED_SHIFT (16) /* bits 16 - 29 */
  122. /********** SRIOV VF PCICFG OFFSET ********/
  123. #define SRIOV_VF_PCICFG_OFFSET (4096)
  124. /* Flashrom related descriptors */
  125. #define IMAGE_TYPE_FIRMWARE 160
  126. #define IMAGE_TYPE_BOOTCODE 224
  127. #define IMAGE_TYPE_OPTIONROM 32
  128. #define NUM_FLASHDIR_ENTRIES 32
  129. #define IMG_TYPE_ISCSI_ACTIVE 0
  130. #define IMG_TYPE_REDBOOT 1
  131. #define IMG_TYPE_BIOS 2
  132. #define IMG_TYPE_PXE_BIOS 3
  133. #define IMG_TYPE_FCOE_BIOS 8
  134. #define IMG_TYPE_ISCSI_BACKUP 9
  135. #define IMG_TYPE_FCOE_FW_ACTIVE 10
  136. #define IMG_TYPE_FCOE_FW_BACKUP 11
  137. #define IMG_TYPE_NCSI_FW 13
  138. #define FLASHROM_OPER_FLASH 1
  139. #define FLASHROM_OPER_SAVE 2
  140. #define FLASHROM_OPER_REPORT 4
  141. #define FLASH_IMAGE_MAX_SIZE_g2 (1310720) /* Max firmware image sz */
  142. #define FLASH_BIOS_IMAGE_MAX_SIZE_g2 (262144) /* Max OPTION ROM img sz */
  143. #define FLASH_REDBOOT_IMAGE_MAX_SIZE_g2 (262144) /* Max Redboot image sz */
  144. #define FLASH_IMAGE_MAX_SIZE_g3 (2097152) /* Max fw image size */
  145. #define FLASH_BIOS_IMAGE_MAX_SIZE_g3 (524288) /* Max OPTION ROM img sz */
  146. #define FLASH_REDBOOT_IMAGE_MAX_SIZE_g3 (1048576) /* Max Redboot image sz */
  147. #define FLASH_NCSI_IMAGE_MAX_SIZE_g3 (262144) /* Max NSCI image sz */
  148. #define FLASH_NCSI_MAGIC (0x16032009)
  149. #define FLASH_NCSI_DISABLED (0)
  150. #define FLASH_NCSI_ENABLED (1)
  151. #define FLASH_NCSI_BITFILE_HDR_OFFSET (0x600000)
  152. /* Offsets for components on Flash. */
  153. #define FLASH_iSCSI_PRIMARY_IMAGE_START_g2 (1048576)
  154. #define FLASH_iSCSI_BACKUP_IMAGE_START_g2 (2359296)
  155. #define FLASH_FCoE_PRIMARY_IMAGE_START_g2 (3670016)
  156. #define FLASH_FCoE_BACKUP_IMAGE_START_g2 (4980736)
  157. #define FLASH_iSCSI_BIOS_START_g2 (7340032)
  158. #define FLASH_PXE_BIOS_START_g2 (7864320)
  159. #define FLASH_FCoE_BIOS_START_g2 (524288)
  160. #define FLASH_REDBOOT_START_g2 (0)
  161. #define FLASH_NCSI_START_g3 (15990784)
  162. #define FLASH_iSCSI_PRIMARY_IMAGE_START_g3 (2097152)
  163. #define FLASH_iSCSI_BACKUP_IMAGE_START_g3 (4194304)
  164. #define FLASH_FCoE_PRIMARY_IMAGE_START_g3 (6291456)
  165. #define FLASH_FCoE_BACKUP_IMAGE_START_g3 (8388608)
  166. #define FLASH_iSCSI_BIOS_START_g3 (12582912)
  167. #define FLASH_PXE_BIOS_START_g3 (13107200)
  168. #define FLASH_FCoE_BIOS_START_g3 (13631488)
  169. #define FLASH_REDBOOT_START_g3 (262144)
  170. /************* Rx Packet Type Encoding **************/
  171. #define BE_UNICAST_PACKET 0
  172. #define BE_MULTICAST_PACKET 1
  173. #define BE_BROADCAST_PACKET 2
  174. #define BE_RSVD_PACKET 3
  175. /*
  176. * BE descriptors: host memory data structures whose formats
  177. * are hardwired in BE silicon.
  178. */
  179. /* Event Queue Descriptor */
  180. #define EQ_ENTRY_VALID_MASK 0x1 /* bit 0 */
  181. #define EQ_ENTRY_RES_ID_MASK 0xFFFF /* bits 16 - 31 */
  182. #define EQ_ENTRY_RES_ID_SHIFT 16
  183. struct be_eq_entry {
  184. u32 evt;
  185. };
  186. /* TX Queue Descriptor */
  187. #define ETH_WRB_FRAG_LEN_MASK 0xFFFF
  188. struct be_eth_wrb {
  189. u32 frag_pa_hi; /* dword 0 */
  190. u32 frag_pa_lo; /* dword 1 */
  191. u32 rsvd0; /* dword 2 */
  192. u32 frag_len; /* dword 3: bits 0 - 15 */
  193. } __packed;
  194. /* Pseudo amap definition for eth_hdr_wrb in which each bit of the
  195. * actual structure is defined as a byte : used to calculate
  196. * offset/shift/mask of each field */
  197. struct amap_eth_hdr_wrb {
  198. u8 rsvd0[32]; /* dword 0 */
  199. u8 rsvd1[32]; /* dword 1 */
  200. u8 complete; /* dword 2 */
  201. u8 event;
  202. u8 crc;
  203. u8 forward;
  204. u8 lso6;
  205. u8 mgmt;
  206. u8 ipcs;
  207. u8 udpcs;
  208. u8 tcpcs;
  209. u8 lso;
  210. u8 vlan;
  211. u8 gso[2];
  212. u8 num_wrb[5];
  213. u8 lso_mss[14];
  214. u8 len[16]; /* dword 3 */
  215. u8 vlan_tag[16];
  216. } __packed;
  217. struct be_eth_hdr_wrb {
  218. u32 dw[4];
  219. };
  220. /* TX Compl Queue Descriptor */
  221. /* Pseudo amap definition for eth_tx_compl in which each bit of the
  222. * actual structure is defined as a byte: used to calculate
  223. * offset/shift/mask of each field */
  224. struct amap_eth_tx_compl {
  225. u8 wrb_index[16]; /* dword 0 */
  226. u8 ct[2]; /* dword 0 */
  227. u8 port[2]; /* dword 0 */
  228. u8 rsvd0[8]; /* dword 0 */
  229. u8 status[4]; /* dword 0 */
  230. u8 user_bytes[16]; /* dword 1 */
  231. u8 nwh_bytes[8]; /* dword 1 */
  232. u8 lso; /* dword 1 */
  233. u8 cast_enc[2]; /* dword 1 */
  234. u8 rsvd1[5]; /* dword 1 */
  235. u8 rsvd2[32]; /* dword 2 */
  236. u8 pkts[16]; /* dword 3 */
  237. u8 ringid[11]; /* dword 3 */
  238. u8 hash_val[4]; /* dword 3 */
  239. u8 valid; /* dword 3 */
  240. } __packed;
  241. struct be_eth_tx_compl {
  242. u32 dw[4];
  243. };
  244. /* RX Queue Descriptor */
  245. struct be_eth_rx_d {
  246. u32 fragpa_hi;
  247. u32 fragpa_lo;
  248. };
  249. /* RX Compl Queue Descriptor */
  250. /* Pseudo amap definition for eth_rx_compl in which each bit of the
  251. * actual structure is defined as a byte: used to calculate
  252. * offset/shift/mask of each field */
  253. struct amap_eth_rx_compl {
  254. u8 vlan_tag[16]; /* dword 0 */
  255. u8 pktsize[14]; /* dword 0 */
  256. u8 port; /* dword 0 */
  257. u8 ip_opt; /* dword 0 */
  258. u8 err; /* dword 1 */
  259. u8 rsshp; /* dword 1 */
  260. u8 ipf; /* dword 1 */
  261. u8 tcpf; /* dword 1 */
  262. u8 udpf; /* dword 1 */
  263. u8 ipcksm; /* dword 1 */
  264. u8 l4_cksm; /* dword 1 */
  265. u8 ip_version; /* dword 1 */
  266. u8 macdst[6]; /* dword 1 */
  267. u8 vtp; /* dword 1 */
  268. u8 rsvd0; /* dword 1 */
  269. u8 fragndx[10]; /* dword 1 */
  270. u8 ct[2]; /* dword 1 */
  271. u8 sw; /* dword 1 */
  272. u8 numfrags[3]; /* dword 1 */
  273. u8 rss_flush; /* dword 2 */
  274. u8 cast_enc[2]; /* dword 2 */
  275. u8 vtm; /* dword 2 */
  276. u8 rss_bank; /* dword 2 */
  277. u8 rsvd1[23]; /* dword 2 */
  278. u8 lro_pkt; /* dword 2 */
  279. u8 rsvd2[2]; /* dword 2 */
  280. u8 valid; /* dword 2 */
  281. u8 rsshash[32]; /* dword 3 */
  282. } __packed;
  283. struct be_eth_rx_compl {
  284. u32 dw[4];
  285. };
  286. struct mgmt_hba_attribs {
  287. u8 flashrom_version_string[32];
  288. u8 manufacturer_name[32];
  289. u32 supported_modes;
  290. u32 rsvd0[3];
  291. u8 ncsi_ver_string[12];
  292. u32 default_extended_timeout;
  293. u8 controller_model_number[32];
  294. u8 controller_description[64];
  295. u8 controller_serial_number[32];
  296. u8 ip_version_string[32];
  297. u8 firmware_version_string[32];
  298. u8 bios_version_string[32];
  299. u8 redboot_version_string[32];
  300. u8 driver_version_string[32];
  301. u8 fw_on_flash_version_string[32];
  302. u32 functionalities_supported;
  303. u16 max_cdblength;
  304. u8 asic_revision;
  305. u8 generational_guid[16];
  306. u8 hba_port_count;
  307. u16 default_link_down_timeout;
  308. u8 iscsi_ver_min_max;
  309. u8 multifunction_device;
  310. u8 cache_valid;
  311. u8 hba_status;
  312. u8 max_domains_supported;
  313. u8 phy_port;
  314. u32 firmware_post_status;
  315. u32 hba_mtu[8];
  316. u32 rsvd1[4];
  317. };
  318. struct mgmt_controller_attrib {
  319. struct mgmt_hba_attribs hba_attribs;
  320. u16 pci_vendor_id;
  321. u16 pci_device_id;
  322. u16 pci_sub_vendor_id;
  323. u16 pci_sub_system_id;
  324. u8 pci_bus_number;
  325. u8 pci_device_number;
  326. u8 pci_function_number;
  327. u8 interface_type;
  328. u64 unique_identifier;
  329. u32 rsvd0[5];
  330. };
  331. struct controller_id {
  332. u32 vendor;
  333. u32 device;
  334. u32 subvendor;
  335. u32 subdevice;
  336. };
  337. struct flash_comp {
  338. unsigned long offset;
  339. int optype;
  340. int size;
  341. };
  342. struct image_hdr {
  343. u32 imageid;
  344. u32 imageoffset;
  345. u32 imagelength;
  346. u32 image_checksum;
  347. u8 image_version[32];
  348. };
  349. struct flash_file_hdr_g2 {
  350. u8 sign[32];
  351. u32 cksum;
  352. u32 antidote;
  353. struct controller_id cont_id;
  354. u32 file_len;
  355. u32 chunk_num;
  356. u32 total_chunks;
  357. u32 num_imgs;
  358. u8 build[24];
  359. };
  360. struct flash_file_hdr_g3 {
  361. u8 sign[52];
  362. u8 ufi_version[4];
  363. u32 file_len;
  364. u32 cksum;
  365. u32 antidote;
  366. u32 num_imgs;
  367. u8 build[24];
  368. u8 rsvd[32];
  369. };
  370. struct flash_section_hdr {
  371. u32 format_rev;
  372. u32 cksum;
  373. u32 antidote;
  374. u32 build_no;
  375. u8 id_string[64];
  376. u32 active_entry_mask;
  377. u32 valid_entry_mask;
  378. u32 org_content_mask;
  379. u32 rsvd0;
  380. u32 rsvd1;
  381. u32 rsvd2;
  382. u32 rsvd3;
  383. u32 rsvd4;
  384. };
  385. struct flash_section_entry {
  386. u32 type;
  387. u32 offset;
  388. u32 pad_size;
  389. u32 image_size;
  390. u32 cksum;
  391. u32 entry_point;
  392. u32 rsvd0;
  393. u32 rsvd1;
  394. u8 ver_data[32];
  395. };
  396. struct flash_section_info {
  397. u8 cookie[32];
  398. struct flash_section_hdr fsec_hdr;
  399. struct flash_section_entry fsec_entry[32];
  400. };