be_cmds.c 48 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010
  1. /*
  2. * Copyright (C) 2005 - 2010 ServerEngines
  3. * All rights reserved.
  4. *
  5. * This program is free software; you can redistribute it and/or
  6. * modify it under the terms of the GNU General Public License version 2
  7. * as published by the Free Software Foundation. The full GNU General
  8. * Public License is included in this distribution in the file called COPYING.
  9. *
  10. * Contact Information:
  11. * linux-drivers@serverengines.com
  12. *
  13. * ServerEngines
  14. * 209 N. Fair Oaks Ave
  15. * Sunnyvale, CA 94085
  16. */
  17. #include "be.h"
  18. #include "be_cmds.h"
  19. /* Must be a power of 2 or else MODULO will BUG_ON */
  20. static int be_get_temp_freq = 32;
  21. static void be_mcc_notify(struct be_adapter *adapter)
  22. {
  23. struct be_queue_info *mccq = &adapter->mcc_obj.q;
  24. u32 val = 0;
  25. if (adapter->eeh_err) {
  26. dev_info(&adapter->pdev->dev,
  27. "Error in Card Detected! Cannot issue commands\n");
  28. return;
  29. }
  30. val |= mccq->id & DB_MCCQ_RING_ID_MASK;
  31. val |= 1 << DB_MCCQ_NUM_POSTED_SHIFT;
  32. wmb();
  33. iowrite32(val, adapter->db + DB_MCCQ_OFFSET);
  34. }
  35. /* To check if valid bit is set, check the entire word as we don't know
  36. * the endianness of the data (old entry is host endian while a new entry is
  37. * little endian) */
  38. static inline bool be_mcc_compl_is_new(struct be_mcc_compl *compl)
  39. {
  40. if (compl->flags != 0) {
  41. compl->flags = le32_to_cpu(compl->flags);
  42. BUG_ON((compl->flags & CQE_FLAGS_VALID_MASK) == 0);
  43. return true;
  44. } else {
  45. return false;
  46. }
  47. }
  48. /* Need to reset the entire word that houses the valid bit */
  49. static inline void be_mcc_compl_use(struct be_mcc_compl *compl)
  50. {
  51. compl->flags = 0;
  52. }
  53. static int be_mcc_compl_process(struct be_adapter *adapter,
  54. struct be_mcc_compl *compl)
  55. {
  56. u16 compl_status, extd_status;
  57. /* Just swap the status to host endian; mcc tag is opaquely copied
  58. * from mcc_wrb */
  59. be_dws_le_to_cpu(compl, 4);
  60. compl_status = (compl->status >> CQE_STATUS_COMPL_SHIFT) &
  61. CQE_STATUS_COMPL_MASK;
  62. if ((compl->tag0 == OPCODE_COMMON_WRITE_FLASHROM) &&
  63. (compl->tag1 == CMD_SUBSYSTEM_COMMON)) {
  64. adapter->flash_status = compl_status;
  65. complete(&adapter->flash_compl);
  66. }
  67. if (compl_status == MCC_STATUS_SUCCESS) {
  68. if (compl->tag0 == OPCODE_ETH_GET_STATISTICS) {
  69. struct be_cmd_resp_get_stats *resp =
  70. adapter->stats_cmd.va;
  71. be_dws_le_to_cpu(&resp->hw_stats,
  72. sizeof(resp->hw_stats));
  73. netdev_stats_update(adapter);
  74. adapter->stats_cmd_sent = false;
  75. }
  76. } else if ((compl_status != MCC_STATUS_NOT_SUPPORTED) &&
  77. (compl->tag0 != OPCODE_COMMON_NTWK_MAC_QUERY)) {
  78. extd_status = (compl->status >> CQE_STATUS_EXTD_SHIFT) &
  79. CQE_STATUS_EXTD_MASK;
  80. dev_warn(&adapter->pdev->dev,
  81. "Error in cmd completion - opcode %d, compl %d, extd %d\n",
  82. compl->tag0, compl_status, extd_status);
  83. }
  84. return compl_status;
  85. }
  86. /* Link state evt is a string of bytes; no need for endian swapping */
  87. static void be_async_link_state_process(struct be_adapter *adapter,
  88. struct be_async_event_link_state *evt)
  89. {
  90. be_link_status_update(adapter,
  91. evt->port_link_status == ASYNC_EVENT_LINK_UP);
  92. }
  93. /* Grp5 CoS Priority evt */
  94. static void be_async_grp5_cos_priority_process(struct be_adapter *adapter,
  95. struct be_async_event_grp5_cos_priority *evt)
  96. {
  97. if (evt->valid) {
  98. adapter->vlan_prio_bmap = evt->available_priority_bmap;
  99. adapter->recommended_prio &= ~VLAN_PRIO_MASK;
  100. adapter->recommended_prio =
  101. evt->reco_default_priority << VLAN_PRIO_SHIFT;
  102. }
  103. }
  104. /* Grp5 QOS Speed evt */
  105. static void be_async_grp5_qos_speed_process(struct be_adapter *adapter,
  106. struct be_async_event_grp5_qos_link_speed *evt)
  107. {
  108. if (evt->physical_port == adapter->port_num) {
  109. /* qos_link_speed is in units of 10 Mbps */
  110. adapter->link_speed = evt->qos_link_speed * 10;
  111. }
  112. }
  113. /*Grp5 PVID evt*/
  114. static void be_async_grp5_pvid_state_process(struct be_adapter *adapter,
  115. struct be_async_event_grp5_pvid_state *evt)
  116. {
  117. if (evt->enabled)
  118. adapter->pvid = evt->tag;
  119. else
  120. adapter->pvid = 0;
  121. }
  122. static void be_async_grp5_evt_process(struct be_adapter *adapter,
  123. u32 trailer, struct be_mcc_compl *evt)
  124. {
  125. u8 event_type = 0;
  126. event_type = (trailer >> ASYNC_TRAILER_EVENT_TYPE_SHIFT) &
  127. ASYNC_TRAILER_EVENT_TYPE_MASK;
  128. switch (event_type) {
  129. case ASYNC_EVENT_COS_PRIORITY:
  130. be_async_grp5_cos_priority_process(adapter,
  131. (struct be_async_event_grp5_cos_priority *)evt);
  132. break;
  133. case ASYNC_EVENT_QOS_SPEED:
  134. be_async_grp5_qos_speed_process(adapter,
  135. (struct be_async_event_grp5_qos_link_speed *)evt);
  136. break;
  137. case ASYNC_EVENT_PVID_STATE:
  138. be_async_grp5_pvid_state_process(adapter,
  139. (struct be_async_event_grp5_pvid_state *)evt);
  140. break;
  141. default:
  142. dev_warn(&adapter->pdev->dev, "Unknown grp5 event!\n");
  143. break;
  144. }
  145. }
  146. static inline bool is_link_state_evt(u32 trailer)
  147. {
  148. return ((trailer >> ASYNC_TRAILER_EVENT_CODE_SHIFT) &
  149. ASYNC_TRAILER_EVENT_CODE_MASK) ==
  150. ASYNC_EVENT_CODE_LINK_STATE;
  151. }
  152. static inline bool is_grp5_evt(u32 trailer)
  153. {
  154. return (((trailer >> ASYNC_TRAILER_EVENT_CODE_SHIFT) &
  155. ASYNC_TRAILER_EVENT_CODE_MASK) ==
  156. ASYNC_EVENT_CODE_GRP_5);
  157. }
  158. static struct be_mcc_compl *be_mcc_compl_get(struct be_adapter *adapter)
  159. {
  160. struct be_queue_info *mcc_cq = &adapter->mcc_obj.cq;
  161. struct be_mcc_compl *compl = queue_tail_node(mcc_cq);
  162. if (be_mcc_compl_is_new(compl)) {
  163. queue_tail_inc(mcc_cq);
  164. return compl;
  165. }
  166. return NULL;
  167. }
  168. void be_async_mcc_enable(struct be_adapter *adapter)
  169. {
  170. spin_lock_bh(&adapter->mcc_cq_lock);
  171. be_cq_notify(adapter, adapter->mcc_obj.cq.id, true, 0);
  172. adapter->mcc_obj.rearm_cq = true;
  173. spin_unlock_bh(&adapter->mcc_cq_lock);
  174. }
  175. void be_async_mcc_disable(struct be_adapter *adapter)
  176. {
  177. adapter->mcc_obj.rearm_cq = false;
  178. }
  179. int be_process_mcc(struct be_adapter *adapter, int *status)
  180. {
  181. struct be_mcc_compl *compl;
  182. int num = 0;
  183. struct be_mcc_obj *mcc_obj = &adapter->mcc_obj;
  184. spin_lock_bh(&adapter->mcc_cq_lock);
  185. while ((compl = be_mcc_compl_get(adapter))) {
  186. if (compl->flags & CQE_FLAGS_ASYNC_MASK) {
  187. /* Interpret flags as an async trailer */
  188. if (is_link_state_evt(compl->flags))
  189. be_async_link_state_process(adapter,
  190. (struct be_async_event_link_state *) compl);
  191. else if (is_grp5_evt(compl->flags))
  192. be_async_grp5_evt_process(adapter,
  193. compl->flags, compl);
  194. } else if (compl->flags & CQE_FLAGS_COMPLETED_MASK) {
  195. *status = be_mcc_compl_process(adapter, compl);
  196. atomic_dec(&mcc_obj->q.used);
  197. }
  198. be_mcc_compl_use(compl);
  199. num++;
  200. }
  201. spin_unlock_bh(&adapter->mcc_cq_lock);
  202. return num;
  203. }
  204. /* Wait till no more pending mcc requests are present */
  205. static int be_mcc_wait_compl(struct be_adapter *adapter)
  206. {
  207. #define mcc_timeout 120000 /* 12s timeout */
  208. int i, num, status = 0;
  209. struct be_mcc_obj *mcc_obj = &adapter->mcc_obj;
  210. if (adapter->eeh_err)
  211. return -EIO;
  212. for (i = 0; i < mcc_timeout; i++) {
  213. num = be_process_mcc(adapter, &status);
  214. if (num)
  215. be_cq_notify(adapter, mcc_obj->cq.id,
  216. mcc_obj->rearm_cq, num);
  217. if (atomic_read(&mcc_obj->q.used) == 0)
  218. break;
  219. udelay(100);
  220. }
  221. if (i == mcc_timeout) {
  222. dev_err(&adapter->pdev->dev, "mccq poll timed out\n");
  223. return -1;
  224. }
  225. return status;
  226. }
  227. /* Notify MCC requests and wait for completion */
  228. static int be_mcc_notify_wait(struct be_adapter *adapter)
  229. {
  230. be_mcc_notify(adapter);
  231. return be_mcc_wait_compl(adapter);
  232. }
  233. static int be_mbox_db_ready_wait(struct be_adapter *adapter, void __iomem *db)
  234. {
  235. int msecs = 0;
  236. u32 ready;
  237. if (adapter->eeh_err) {
  238. dev_err(&adapter->pdev->dev,
  239. "Error detected in card.Cannot issue commands\n");
  240. return -EIO;
  241. }
  242. do {
  243. ready = ioread32(db);
  244. if (ready == 0xffffffff) {
  245. dev_err(&adapter->pdev->dev,
  246. "pci slot disconnected\n");
  247. return -1;
  248. }
  249. ready &= MPU_MAILBOX_DB_RDY_MASK;
  250. if (ready)
  251. break;
  252. if (msecs > 4000) {
  253. dev_err(&adapter->pdev->dev, "mbox poll timed out\n");
  254. be_detect_dump_ue(adapter);
  255. return -1;
  256. }
  257. set_current_state(TASK_INTERRUPTIBLE);
  258. schedule_timeout(msecs_to_jiffies(1));
  259. msecs++;
  260. } while (true);
  261. return 0;
  262. }
  263. /*
  264. * Insert the mailbox address into the doorbell in two steps
  265. * Polls on the mbox doorbell till a command completion (or a timeout) occurs
  266. */
  267. static int be_mbox_notify_wait(struct be_adapter *adapter)
  268. {
  269. int status;
  270. u32 val = 0;
  271. void __iomem *db = adapter->db + MPU_MAILBOX_DB_OFFSET;
  272. struct be_dma_mem *mbox_mem = &adapter->mbox_mem;
  273. struct be_mcc_mailbox *mbox = mbox_mem->va;
  274. struct be_mcc_compl *compl = &mbox->compl;
  275. /* wait for ready to be set */
  276. status = be_mbox_db_ready_wait(adapter, db);
  277. if (status != 0)
  278. return status;
  279. val |= MPU_MAILBOX_DB_HI_MASK;
  280. /* at bits 2 - 31 place mbox dma addr msb bits 34 - 63 */
  281. val |= (upper_32_bits(mbox_mem->dma) >> 2) << 2;
  282. iowrite32(val, db);
  283. /* wait for ready to be set */
  284. status = be_mbox_db_ready_wait(adapter, db);
  285. if (status != 0)
  286. return status;
  287. val = 0;
  288. /* at bits 2 - 31 place mbox dma addr lsb bits 4 - 33 */
  289. val |= (u32)(mbox_mem->dma >> 4) << 2;
  290. iowrite32(val, db);
  291. status = be_mbox_db_ready_wait(adapter, db);
  292. if (status != 0)
  293. return status;
  294. /* A cq entry has been made now */
  295. if (be_mcc_compl_is_new(compl)) {
  296. status = be_mcc_compl_process(adapter, &mbox->compl);
  297. be_mcc_compl_use(compl);
  298. if (status)
  299. return status;
  300. } else {
  301. dev_err(&adapter->pdev->dev, "invalid mailbox completion\n");
  302. return -1;
  303. }
  304. return 0;
  305. }
  306. static int be_POST_stage_get(struct be_adapter *adapter, u16 *stage)
  307. {
  308. u32 sem;
  309. if (lancer_chip(adapter))
  310. sem = ioread32(adapter->db + MPU_EP_SEMAPHORE_IF_TYPE2_OFFSET);
  311. else
  312. sem = ioread32(adapter->csr + MPU_EP_SEMAPHORE_OFFSET);
  313. *stage = sem & EP_SEMAPHORE_POST_STAGE_MASK;
  314. if ((sem >> EP_SEMAPHORE_POST_ERR_SHIFT) & EP_SEMAPHORE_POST_ERR_MASK)
  315. return -1;
  316. else
  317. return 0;
  318. }
  319. int be_cmd_POST(struct be_adapter *adapter)
  320. {
  321. u16 stage;
  322. int status, timeout = 0;
  323. do {
  324. status = be_POST_stage_get(adapter, &stage);
  325. if (status) {
  326. dev_err(&adapter->pdev->dev, "POST error; stage=0x%x\n",
  327. stage);
  328. return -1;
  329. } else if (stage != POST_STAGE_ARMFW_RDY) {
  330. set_current_state(TASK_INTERRUPTIBLE);
  331. schedule_timeout(2 * HZ);
  332. timeout += 2;
  333. } else {
  334. return 0;
  335. }
  336. } while (timeout < 40);
  337. dev_err(&adapter->pdev->dev, "POST timeout; stage=0x%x\n", stage);
  338. return -1;
  339. }
  340. static inline void *embedded_payload(struct be_mcc_wrb *wrb)
  341. {
  342. return wrb->payload.embedded_payload;
  343. }
  344. static inline struct be_sge *nonembedded_sgl(struct be_mcc_wrb *wrb)
  345. {
  346. return &wrb->payload.sgl[0];
  347. }
  348. /* Don't touch the hdr after it's prepared */
  349. static void be_wrb_hdr_prepare(struct be_mcc_wrb *wrb, int payload_len,
  350. bool embedded, u8 sge_cnt, u32 opcode)
  351. {
  352. if (embedded)
  353. wrb->embedded |= MCC_WRB_EMBEDDED_MASK;
  354. else
  355. wrb->embedded |= (sge_cnt & MCC_WRB_SGE_CNT_MASK) <<
  356. MCC_WRB_SGE_CNT_SHIFT;
  357. wrb->payload_length = payload_len;
  358. wrb->tag0 = opcode;
  359. be_dws_cpu_to_le(wrb, 8);
  360. }
  361. /* Don't touch the hdr after it's prepared */
  362. static void be_cmd_hdr_prepare(struct be_cmd_req_hdr *req_hdr,
  363. u8 subsystem, u8 opcode, int cmd_len)
  364. {
  365. req_hdr->opcode = opcode;
  366. req_hdr->subsystem = subsystem;
  367. req_hdr->request_length = cpu_to_le32(cmd_len - sizeof(*req_hdr));
  368. req_hdr->version = 0;
  369. }
  370. static void be_cmd_page_addrs_prepare(struct phys_addr *pages, u32 max_pages,
  371. struct be_dma_mem *mem)
  372. {
  373. int i, buf_pages = min(PAGES_4K_SPANNED(mem->va, mem->size), max_pages);
  374. u64 dma = (u64)mem->dma;
  375. for (i = 0; i < buf_pages; i++) {
  376. pages[i].lo = cpu_to_le32(dma & 0xFFFFFFFF);
  377. pages[i].hi = cpu_to_le32(upper_32_bits(dma));
  378. dma += PAGE_SIZE_4K;
  379. }
  380. }
  381. /* Converts interrupt delay in microseconds to multiplier value */
  382. static u32 eq_delay_to_mult(u32 usec_delay)
  383. {
  384. #define MAX_INTR_RATE 651042
  385. const u32 round = 10;
  386. u32 multiplier;
  387. if (usec_delay == 0)
  388. multiplier = 0;
  389. else {
  390. u32 interrupt_rate = 1000000 / usec_delay;
  391. /* Max delay, corresponding to the lowest interrupt rate */
  392. if (interrupt_rate == 0)
  393. multiplier = 1023;
  394. else {
  395. multiplier = (MAX_INTR_RATE - interrupt_rate) * round;
  396. multiplier /= interrupt_rate;
  397. /* Round the multiplier to the closest value.*/
  398. multiplier = (multiplier + round/2) / round;
  399. multiplier = min(multiplier, (u32)1023);
  400. }
  401. }
  402. return multiplier;
  403. }
  404. static inline struct be_mcc_wrb *wrb_from_mbox(struct be_adapter *adapter)
  405. {
  406. struct be_dma_mem *mbox_mem = &adapter->mbox_mem;
  407. struct be_mcc_wrb *wrb
  408. = &((struct be_mcc_mailbox *)(mbox_mem->va))->wrb;
  409. memset(wrb, 0, sizeof(*wrb));
  410. return wrb;
  411. }
  412. static struct be_mcc_wrb *wrb_from_mccq(struct be_adapter *adapter)
  413. {
  414. struct be_queue_info *mccq = &adapter->mcc_obj.q;
  415. struct be_mcc_wrb *wrb;
  416. if (atomic_read(&mccq->used) >= mccq->len) {
  417. dev_err(&adapter->pdev->dev, "Out of MCCQ wrbs\n");
  418. return NULL;
  419. }
  420. wrb = queue_head_node(mccq);
  421. queue_head_inc(mccq);
  422. atomic_inc(&mccq->used);
  423. memset(wrb, 0, sizeof(*wrb));
  424. return wrb;
  425. }
  426. /* Tell fw we're about to start firing cmds by writing a
  427. * special pattern across the wrb hdr; uses mbox
  428. */
  429. int be_cmd_fw_init(struct be_adapter *adapter)
  430. {
  431. u8 *wrb;
  432. int status;
  433. if (mutex_lock_interruptible(&adapter->mbox_lock))
  434. return -1;
  435. wrb = (u8 *)wrb_from_mbox(adapter);
  436. *wrb++ = 0xFF;
  437. *wrb++ = 0x12;
  438. *wrb++ = 0x34;
  439. *wrb++ = 0xFF;
  440. *wrb++ = 0xFF;
  441. *wrb++ = 0x56;
  442. *wrb++ = 0x78;
  443. *wrb = 0xFF;
  444. status = be_mbox_notify_wait(adapter);
  445. mutex_unlock(&adapter->mbox_lock);
  446. return status;
  447. }
  448. /* Tell fw we're done with firing cmds by writing a
  449. * special pattern across the wrb hdr; uses mbox
  450. */
  451. int be_cmd_fw_clean(struct be_adapter *adapter)
  452. {
  453. u8 *wrb;
  454. int status;
  455. if (adapter->eeh_err)
  456. return -EIO;
  457. if (mutex_lock_interruptible(&adapter->mbox_lock))
  458. return -1;
  459. wrb = (u8 *)wrb_from_mbox(adapter);
  460. *wrb++ = 0xFF;
  461. *wrb++ = 0xAA;
  462. *wrb++ = 0xBB;
  463. *wrb++ = 0xFF;
  464. *wrb++ = 0xFF;
  465. *wrb++ = 0xCC;
  466. *wrb++ = 0xDD;
  467. *wrb = 0xFF;
  468. status = be_mbox_notify_wait(adapter);
  469. mutex_unlock(&adapter->mbox_lock);
  470. return status;
  471. }
  472. int be_cmd_eq_create(struct be_adapter *adapter,
  473. struct be_queue_info *eq, int eq_delay)
  474. {
  475. struct be_mcc_wrb *wrb;
  476. struct be_cmd_req_eq_create *req;
  477. struct be_dma_mem *q_mem = &eq->dma_mem;
  478. int status;
  479. if (mutex_lock_interruptible(&adapter->mbox_lock))
  480. return -1;
  481. wrb = wrb_from_mbox(adapter);
  482. req = embedded_payload(wrb);
  483. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0, OPCODE_COMMON_EQ_CREATE);
  484. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  485. OPCODE_COMMON_EQ_CREATE, sizeof(*req));
  486. req->num_pages = cpu_to_le16(PAGES_4K_SPANNED(q_mem->va, q_mem->size));
  487. AMAP_SET_BITS(struct amap_eq_context, valid, req->context, 1);
  488. /* 4byte eqe*/
  489. AMAP_SET_BITS(struct amap_eq_context, size, req->context, 0);
  490. AMAP_SET_BITS(struct amap_eq_context, count, req->context,
  491. __ilog2_u32(eq->len/256));
  492. AMAP_SET_BITS(struct amap_eq_context, delaymult, req->context,
  493. eq_delay_to_mult(eq_delay));
  494. be_dws_cpu_to_le(req->context, sizeof(req->context));
  495. be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
  496. status = be_mbox_notify_wait(adapter);
  497. if (!status) {
  498. struct be_cmd_resp_eq_create *resp = embedded_payload(wrb);
  499. eq->id = le16_to_cpu(resp->eq_id);
  500. eq->created = true;
  501. }
  502. mutex_unlock(&adapter->mbox_lock);
  503. return status;
  504. }
  505. /* Uses mbox */
  506. int be_cmd_mac_addr_query(struct be_adapter *adapter, u8 *mac_addr,
  507. u8 type, bool permanent, u32 if_handle)
  508. {
  509. struct be_mcc_wrb *wrb;
  510. struct be_cmd_req_mac_query *req;
  511. int status;
  512. if (mutex_lock_interruptible(&adapter->mbox_lock))
  513. return -1;
  514. wrb = wrb_from_mbox(adapter);
  515. req = embedded_payload(wrb);
  516. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
  517. OPCODE_COMMON_NTWK_MAC_QUERY);
  518. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  519. OPCODE_COMMON_NTWK_MAC_QUERY, sizeof(*req));
  520. req->type = type;
  521. if (permanent) {
  522. req->permanent = 1;
  523. } else {
  524. req->if_id = cpu_to_le16((u16) if_handle);
  525. req->permanent = 0;
  526. }
  527. status = be_mbox_notify_wait(adapter);
  528. if (!status) {
  529. struct be_cmd_resp_mac_query *resp = embedded_payload(wrb);
  530. memcpy(mac_addr, resp->mac.addr, ETH_ALEN);
  531. }
  532. mutex_unlock(&adapter->mbox_lock);
  533. return status;
  534. }
  535. /* Uses synchronous MCCQ */
  536. int be_cmd_pmac_add(struct be_adapter *adapter, u8 *mac_addr,
  537. u32 if_id, u32 *pmac_id, u32 domain)
  538. {
  539. struct be_mcc_wrb *wrb;
  540. struct be_cmd_req_pmac_add *req;
  541. int status;
  542. spin_lock_bh(&adapter->mcc_lock);
  543. wrb = wrb_from_mccq(adapter);
  544. if (!wrb) {
  545. status = -EBUSY;
  546. goto err;
  547. }
  548. req = embedded_payload(wrb);
  549. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
  550. OPCODE_COMMON_NTWK_PMAC_ADD);
  551. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  552. OPCODE_COMMON_NTWK_PMAC_ADD, sizeof(*req));
  553. req->hdr.domain = domain;
  554. req->if_id = cpu_to_le32(if_id);
  555. memcpy(req->mac_address, mac_addr, ETH_ALEN);
  556. status = be_mcc_notify_wait(adapter);
  557. if (!status) {
  558. struct be_cmd_resp_pmac_add *resp = embedded_payload(wrb);
  559. *pmac_id = le32_to_cpu(resp->pmac_id);
  560. }
  561. err:
  562. spin_unlock_bh(&adapter->mcc_lock);
  563. return status;
  564. }
  565. /* Uses synchronous MCCQ */
  566. int be_cmd_pmac_del(struct be_adapter *adapter, u32 if_id, u32 pmac_id, u32 dom)
  567. {
  568. struct be_mcc_wrb *wrb;
  569. struct be_cmd_req_pmac_del *req;
  570. int status;
  571. spin_lock_bh(&adapter->mcc_lock);
  572. wrb = wrb_from_mccq(adapter);
  573. if (!wrb) {
  574. status = -EBUSY;
  575. goto err;
  576. }
  577. req = embedded_payload(wrb);
  578. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
  579. OPCODE_COMMON_NTWK_PMAC_DEL);
  580. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  581. OPCODE_COMMON_NTWK_PMAC_DEL, sizeof(*req));
  582. req->hdr.domain = dom;
  583. req->if_id = cpu_to_le32(if_id);
  584. req->pmac_id = cpu_to_le32(pmac_id);
  585. status = be_mcc_notify_wait(adapter);
  586. err:
  587. spin_unlock_bh(&adapter->mcc_lock);
  588. return status;
  589. }
  590. /* Uses Mbox */
  591. int be_cmd_cq_create(struct be_adapter *adapter,
  592. struct be_queue_info *cq, struct be_queue_info *eq,
  593. bool sol_evts, bool no_delay, int coalesce_wm)
  594. {
  595. struct be_mcc_wrb *wrb;
  596. struct be_cmd_req_cq_create *req;
  597. struct be_dma_mem *q_mem = &cq->dma_mem;
  598. void *ctxt;
  599. int status;
  600. if (mutex_lock_interruptible(&adapter->mbox_lock))
  601. return -1;
  602. wrb = wrb_from_mbox(adapter);
  603. req = embedded_payload(wrb);
  604. ctxt = &req->context;
  605. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
  606. OPCODE_COMMON_CQ_CREATE);
  607. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  608. OPCODE_COMMON_CQ_CREATE, sizeof(*req));
  609. req->num_pages = cpu_to_le16(PAGES_4K_SPANNED(q_mem->va, q_mem->size));
  610. if (lancer_chip(adapter)) {
  611. req->hdr.version = 1;
  612. req->page_size = 1; /* 1 for 4K */
  613. AMAP_SET_BITS(struct amap_cq_context_lancer, coalescwm, ctxt,
  614. coalesce_wm);
  615. AMAP_SET_BITS(struct amap_cq_context_lancer, nodelay, ctxt,
  616. no_delay);
  617. AMAP_SET_BITS(struct amap_cq_context_lancer, count, ctxt,
  618. __ilog2_u32(cq->len/256));
  619. AMAP_SET_BITS(struct amap_cq_context_lancer, valid, ctxt, 1);
  620. AMAP_SET_BITS(struct amap_cq_context_lancer, eventable,
  621. ctxt, 1);
  622. AMAP_SET_BITS(struct amap_cq_context_lancer, eqid,
  623. ctxt, eq->id);
  624. AMAP_SET_BITS(struct amap_cq_context_lancer, armed, ctxt, 1);
  625. } else {
  626. AMAP_SET_BITS(struct amap_cq_context_be, coalescwm, ctxt,
  627. coalesce_wm);
  628. AMAP_SET_BITS(struct amap_cq_context_be, nodelay,
  629. ctxt, no_delay);
  630. AMAP_SET_BITS(struct amap_cq_context_be, count, ctxt,
  631. __ilog2_u32(cq->len/256));
  632. AMAP_SET_BITS(struct amap_cq_context_be, valid, ctxt, 1);
  633. AMAP_SET_BITS(struct amap_cq_context_be, solevent,
  634. ctxt, sol_evts);
  635. AMAP_SET_BITS(struct amap_cq_context_be, eventable, ctxt, 1);
  636. AMAP_SET_BITS(struct amap_cq_context_be, eqid, ctxt, eq->id);
  637. AMAP_SET_BITS(struct amap_cq_context_be, armed, ctxt, 1);
  638. }
  639. be_dws_cpu_to_le(ctxt, sizeof(req->context));
  640. be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
  641. status = be_mbox_notify_wait(adapter);
  642. if (!status) {
  643. struct be_cmd_resp_cq_create *resp = embedded_payload(wrb);
  644. cq->id = le16_to_cpu(resp->cq_id);
  645. cq->created = true;
  646. }
  647. mutex_unlock(&adapter->mbox_lock);
  648. return status;
  649. }
  650. static u32 be_encoded_q_len(int q_len)
  651. {
  652. u32 len_encoded = fls(q_len); /* log2(len) + 1 */
  653. if (len_encoded == 16)
  654. len_encoded = 0;
  655. return len_encoded;
  656. }
  657. int be_cmd_mccq_create(struct be_adapter *adapter,
  658. struct be_queue_info *mccq,
  659. struct be_queue_info *cq)
  660. {
  661. struct be_mcc_wrb *wrb;
  662. struct be_cmd_req_mcc_create *req;
  663. struct be_dma_mem *q_mem = &mccq->dma_mem;
  664. void *ctxt;
  665. int status;
  666. if (mutex_lock_interruptible(&adapter->mbox_lock))
  667. return -1;
  668. wrb = wrb_from_mbox(adapter);
  669. req = embedded_payload(wrb);
  670. ctxt = &req->context;
  671. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
  672. OPCODE_COMMON_MCC_CREATE_EXT);
  673. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  674. OPCODE_COMMON_MCC_CREATE_EXT, sizeof(*req));
  675. req->num_pages = cpu_to_le16(PAGES_4K_SPANNED(q_mem->va, q_mem->size));
  676. if (lancer_chip(adapter)) {
  677. req->hdr.version = 1;
  678. req->cq_id = cpu_to_le16(cq->id);
  679. AMAP_SET_BITS(struct amap_mcc_context_lancer, ring_size, ctxt,
  680. be_encoded_q_len(mccq->len));
  681. AMAP_SET_BITS(struct amap_mcc_context_lancer, valid, ctxt, 1);
  682. AMAP_SET_BITS(struct amap_mcc_context_lancer, async_cq_id,
  683. ctxt, cq->id);
  684. AMAP_SET_BITS(struct amap_mcc_context_lancer, async_cq_valid,
  685. ctxt, 1);
  686. } else {
  687. AMAP_SET_BITS(struct amap_mcc_context_be, valid, ctxt, 1);
  688. AMAP_SET_BITS(struct amap_mcc_context_be, ring_size, ctxt,
  689. be_encoded_q_len(mccq->len));
  690. AMAP_SET_BITS(struct amap_mcc_context_be, cq_id, ctxt, cq->id);
  691. }
  692. /* Subscribe to Link State and Group 5 Events(bits 1 and 5 set) */
  693. req->async_event_bitmap[0] = cpu_to_le32(0x00000022);
  694. be_dws_cpu_to_le(ctxt, sizeof(req->context));
  695. be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
  696. status = be_mbox_notify_wait(adapter);
  697. if (!status) {
  698. struct be_cmd_resp_mcc_create *resp = embedded_payload(wrb);
  699. mccq->id = le16_to_cpu(resp->id);
  700. mccq->created = true;
  701. }
  702. mutex_unlock(&adapter->mbox_lock);
  703. return status;
  704. }
  705. int be_cmd_txq_create(struct be_adapter *adapter,
  706. struct be_queue_info *txq,
  707. struct be_queue_info *cq)
  708. {
  709. struct be_mcc_wrb *wrb;
  710. struct be_cmd_req_eth_tx_create *req;
  711. struct be_dma_mem *q_mem = &txq->dma_mem;
  712. void *ctxt;
  713. int status;
  714. if (mutex_lock_interruptible(&adapter->mbox_lock))
  715. return -1;
  716. wrb = wrb_from_mbox(adapter);
  717. req = embedded_payload(wrb);
  718. ctxt = &req->context;
  719. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
  720. OPCODE_ETH_TX_CREATE);
  721. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH, OPCODE_ETH_TX_CREATE,
  722. sizeof(*req));
  723. req->num_pages = PAGES_4K_SPANNED(q_mem->va, q_mem->size);
  724. req->ulp_num = BE_ULP1_NUM;
  725. req->type = BE_ETH_TX_RING_TYPE_STANDARD;
  726. AMAP_SET_BITS(struct amap_tx_context, tx_ring_size, ctxt,
  727. be_encoded_q_len(txq->len));
  728. AMAP_SET_BITS(struct amap_tx_context, ctx_valid, ctxt, 1);
  729. AMAP_SET_BITS(struct amap_tx_context, cq_id_send, ctxt, cq->id);
  730. be_dws_cpu_to_le(ctxt, sizeof(req->context));
  731. be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
  732. status = be_mbox_notify_wait(adapter);
  733. if (!status) {
  734. struct be_cmd_resp_eth_tx_create *resp = embedded_payload(wrb);
  735. txq->id = le16_to_cpu(resp->cid);
  736. txq->created = true;
  737. }
  738. mutex_unlock(&adapter->mbox_lock);
  739. return status;
  740. }
  741. /* Uses mbox */
  742. int be_cmd_rxq_create(struct be_adapter *adapter,
  743. struct be_queue_info *rxq, u16 cq_id, u16 frag_size,
  744. u16 max_frame_size, u32 if_id, u32 rss, u8 *rss_id)
  745. {
  746. struct be_mcc_wrb *wrb;
  747. struct be_cmd_req_eth_rx_create *req;
  748. struct be_dma_mem *q_mem = &rxq->dma_mem;
  749. int status;
  750. if (mutex_lock_interruptible(&adapter->mbox_lock))
  751. return -1;
  752. wrb = wrb_from_mbox(adapter);
  753. req = embedded_payload(wrb);
  754. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
  755. OPCODE_ETH_RX_CREATE);
  756. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH, OPCODE_ETH_RX_CREATE,
  757. sizeof(*req));
  758. req->cq_id = cpu_to_le16(cq_id);
  759. req->frag_size = fls(frag_size) - 1;
  760. req->num_pages = 2;
  761. be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
  762. req->interface_id = cpu_to_le32(if_id);
  763. req->max_frame_size = cpu_to_le16(max_frame_size);
  764. req->rss_queue = cpu_to_le32(rss);
  765. status = be_mbox_notify_wait(adapter);
  766. if (!status) {
  767. struct be_cmd_resp_eth_rx_create *resp = embedded_payload(wrb);
  768. rxq->id = le16_to_cpu(resp->id);
  769. rxq->created = true;
  770. *rss_id = resp->rss_id;
  771. }
  772. mutex_unlock(&adapter->mbox_lock);
  773. return status;
  774. }
  775. /* Generic destroyer function for all types of queues
  776. * Uses Mbox
  777. */
  778. int be_cmd_q_destroy(struct be_adapter *adapter, struct be_queue_info *q,
  779. int queue_type)
  780. {
  781. struct be_mcc_wrb *wrb;
  782. struct be_cmd_req_q_destroy *req;
  783. u8 subsys = 0, opcode = 0;
  784. int status;
  785. if (adapter->eeh_err)
  786. return -EIO;
  787. if (mutex_lock_interruptible(&adapter->mbox_lock))
  788. return -1;
  789. wrb = wrb_from_mbox(adapter);
  790. req = embedded_payload(wrb);
  791. switch (queue_type) {
  792. case QTYPE_EQ:
  793. subsys = CMD_SUBSYSTEM_COMMON;
  794. opcode = OPCODE_COMMON_EQ_DESTROY;
  795. break;
  796. case QTYPE_CQ:
  797. subsys = CMD_SUBSYSTEM_COMMON;
  798. opcode = OPCODE_COMMON_CQ_DESTROY;
  799. break;
  800. case QTYPE_TXQ:
  801. subsys = CMD_SUBSYSTEM_ETH;
  802. opcode = OPCODE_ETH_TX_DESTROY;
  803. break;
  804. case QTYPE_RXQ:
  805. subsys = CMD_SUBSYSTEM_ETH;
  806. opcode = OPCODE_ETH_RX_DESTROY;
  807. break;
  808. case QTYPE_MCCQ:
  809. subsys = CMD_SUBSYSTEM_COMMON;
  810. opcode = OPCODE_COMMON_MCC_DESTROY;
  811. break;
  812. default:
  813. BUG();
  814. }
  815. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0, opcode);
  816. be_cmd_hdr_prepare(&req->hdr, subsys, opcode, sizeof(*req));
  817. req->id = cpu_to_le16(q->id);
  818. status = be_mbox_notify_wait(adapter);
  819. mutex_unlock(&adapter->mbox_lock);
  820. return status;
  821. }
  822. /* Create an rx filtering policy configuration on an i/f
  823. * Uses mbox
  824. */
  825. int be_cmd_if_create(struct be_adapter *adapter, u32 cap_flags, u32 en_flags,
  826. u8 *mac, bool pmac_invalid, u32 *if_handle, u32 *pmac_id,
  827. u32 domain)
  828. {
  829. struct be_mcc_wrb *wrb;
  830. struct be_cmd_req_if_create *req;
  831. int status;
  832. if (mutex_lock_interruptible(&adapter->mbox_lock))
  833. return -1;
  834. wrb = wrb_from_mbox(adapter);
  835. req = embedded_payload(wrb);
  836. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
  837. OPCODE_COMMON_NTWK_INTERFACE_CREATE);
  838. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  839. OPCODE_COMMON_NTWK_INTERFACE_CREATE, sizeof(*req));
  840. req->hdr.domain = domain;
  841. req->capability_flags = cpu_to_le32(cap_flags);
  842. req->enable_flags = cpu_to_le32(en_flags);
  843. req->pmac_invalid = pmac_invalid;
  844. if (!pmac_invalid)
  845. memcpy(req->mac_addr, mac, ETH_ALEN);
  846. status = be_mbox_notify_wait(adapter);
  847. if (!status) {
  848. struct be_cmd_resp_if_create *resp = embedded_payload(wrb);
  849. *if_handle = le32_to_cpu(resp->interface_id);
  850. if (!pmac_invalid)
  851. *pmac_id = le32_to_cpu(resp->pmac_id);
  852. }
  853. mutex_unlock(&adapter->mbox_lock);
  854. return status;
  855. }
  856. /* Uses mbox */
  857. int be_cmd_if_destroy(struct be_adapter *adapter, u32 interface_id, u32 domain)
  858. {
  859. struct be_mcc_wrb *wrb;
  860. struct be_cmd_req_if_destroy *req;
  861. int status;
  862. if (adapter->eeh_err)
  863. return -EIO;
  864. if (mutex_lock_interruptible(&adapter->mbox_lock))
  865. return -1;
  866. wrb = wrb_from_mbox(adapter);
  867. req = embedded_payload(wrb);
  868. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
  869. OPCODE_COMMON_NTWK_INTERFACE_DESTROY);
  870. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  871. OPCODE_COMMON_NTWK_INTERFACE_DESTROY, sizeof(*req));
  872. req->hdr.domain = domain;
  873. req->interface_id = cpu_to_le32(interface_id);
  874. status = be_mbox_notify_wait(adapter);
  875. mutex_unlock(&adapter->mbox_lock);
  876. return status;
  877. }
  878. /* Get stats is a non embedded command: the request is not embedded inside
  879. * WRB but is a separate dma memory block
  880. * Uses asynchronous MCC
  881. */
  882. int be_cmd_get_stats(struct be_adapter *adapter, struct be_dma_mem *nonemb_cmd)
  883. {
  884. struct be_mcc_wrb *wrb;
  885. struct be_cmd_req_get_stats *req;
  886. struct be_sge *sge;
  887. int status = 0;
  888. if (MODULO(adapter->work_counter, be_get_temp_freq) == 0)
  889. be_cmd_get_die_temperature(adapter);
  890. spin_lock_bh(&adapter->mcc_lock);
  891. wrb = wrb_from_mccq(adapter);
  892. if (!wrb) {
  893. status = -EBUSY;
  894. goto err;
  895. }
  896. req = nonemb_cmd->va;
  897. sge = nonembedded_sgl(wrb);
  898. be_wrb_hdr_prepare(wrb, sizeof(*req), false, 1,
  899. OPCODE_ETH_GET_STATISTICS);
  900. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
  901. OPCODE_ETH_GET_STATISTICS, sizeof(*req));
  902. sge->pa_hi = cpu_to_le32(upper_32_bits(nonemb_cmd->dma));
  903. sge->pa_lo = cpu_to_le32(nonemb_cmd->dma & 0xFFFFFFFF);
  904. sge->len = cpu_to_le32(nonemb_cmd->size);
  905. be_mcc_notify(adapter);
  906. adapter->stats_cmd_sent = true;
  907. err:
  908. spin_unlock_bh(&adapter->mcc_lock);
  909. return status;
  910. }
  911. /* Uses synchronous mcc */
  912. int be_cmd_link_status_query(struct be_adapter *adapter,
  913. bool *link_up, u8 *mac_speed, u16 *link_speed)
  914. {
  915. struct be_mcc_wrb *wrb;
  916. struct be_cmd_req_link_status *req;
  917. int status;
  918. spin_lock_bh(&adapter->mcc_lock);
  919. wrb = wrb_from_mccq(adapter);
  920. if (!wrb) {
  921. status = -EBUSY;
  922. goto err;
  923. }
  924. req = embedded_payload(wrb);
  925. *link_up = false;
  926. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
  927. OPCODE_COMMON_NTWK_LINK_STATUS_QUERY);
  928. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  929. OPCODE_COMMON_NTWK_LINK_STATUS_QUERY, sizeof(*req));
  930. status = be_mcc_notify_wait(adapter);
  931. if (!status) {
  932. struct be_cmd_resp_link_status *resp = embedded_payload(wrb);
  933. if (resp->mac_speed != PHY_LINK_SPEED_ZERO) {
  934. *link_up = true;
  935. *link_speed = le16_to_cpu(resp->link_speed);
  936. *mac_speed = resp->mac_speed;
  937. }
  938. }
  939. err:
  940. spin_unlock_bh(&adapter->mcc_lock);
  941. return status;
  942. }
  943. /* Uses synchronous mcc */
  944. int be_cmd_get_die_temperature(struct be_adapter *adapter)
  945. {
  946. struct be_mcc_wrb *wrb;
  947. struct be_cmd_req_get_cntl_addnl_attribs *req;
  948. int status;
  949. spin_lock_bh(&adapter->mcc_lock);
  950. wrb = wrb_from_mccq(adapter);
  951. if (!wrb) {
  952. status = -EBUSY;
  953. goto err;
  954. }
  955. req = embedded_payload(wrb);
  956. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
  957. OPCODE_COMMON_GET_CNTL_ADDITIONAL_ATTRIBUTES);
  958. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  959. OPCODE_COMMON_GET_CNTL_ADDITIONAL_ATTRIBUTES, sizeof(*req));
  960. status = be_mcc_notify_wait(adapter);
  961. if (!status) {
  962. struct be_cmd_resp_get_cntl_addnl_attribs *resp =
  963. embedded_payload(wrb);
  964. adapter->drv_stats.be_on_die_temperature =
  965. resp->on_die_temperature;
  966. }
  967. /* If IOCTL fails once, do not bother issuing it again */
  968. else
  969. be_get_temp_freq = 0;
  970. err:
  971. spin_unlock_bh(&adapter->mcc_lock);
  972. return status;
  973. }
  974. /* Uses Mbox */
  975. int be_cmd_get_fw_ver(struct be_adapter *adapter, char *fw_ver)
  976. {
  977. struct be_mcc_wrb *wrb;
  978. struct be_cmd_req_get_fw_version *req;
  979. int status;
  980. if (mutex_lock_interruptible(&adapter->mbox_lock))
  981. return -1;
  982. wrb = wrb_from_mbox(adapter);
  983. req = embedded_payload(wrb);
  984. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
  985. OPCODE_COMMON_GET_FW_VERSION);
  986. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  987. OPCODE_COMMON_GET_FW_VERSION, sizeof(*req));
  988. status = be_mbox_notify_wait(adapter);
  989. if (!status) {
  990. struct be_cmd_resp_get_fw_version *resp = embedded_payload(wrb);
  991. strncpy(fw_ver, resp->firmware_version_string, FW_VER_LEN);
  992. }
  993. mutex_unlock(&adapter->mbox_lock);
  994. return status;
  995. }
  996. /* set the EQ delay interval of an EQ to specified value
  997. * Uses async mcc
  998. */
  999. int be_cmd_modify_eqd(struct be_adapter *adapter, u32 eq_id, u32 eqd)
  1000. {
  1001. struct be_mcc_wrb *wrb;
  1002. struct be_cmd_req_modify_eq_delay *req;
  1003. int status = 0;
  1004. spin_lock_bh(&adapter->mcc_lock);
  1005. wrb = wrb_from_mccq(adapter);
  1006. if (!wrb) {
  1007. status = -EBUSY;
  1008. goto err;
  1009. }
  1010. req = embedded_payload(wrb);
  1011. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
  1012. OPCODE_COMMON_MODIFY_EQ_DELAY);
  1013. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1014. OPCODE_COMMON_MODIFY_EQ_DELAY, sizeof(*req));
  1015. req->num_eq = cpu_to_le32(1);
  1016. req->delay[0].eq_id = cpu_to_le32(eq_id);
  1017. req->delay[0].phase = 0;
  1018. req->delay[0].delay_multiplier = cpu_to_le32(eqd);
  1019. be_mcc_notify(adapter);
  1020. err:
  1021. spin_unlock_bh(&adapter->mcc_lock);
  1022. return status;
  1023. }
  1024. /* Uses sycnhronous mcc */
  1025. int be_cmd_vlan_config(struct be_adapter *adapter, u32 if_id, u16 *vtag_array,
  1026. u32 num, bool untagged, bool promiscuous)
  1027. {
  1028. struct be_mcc_wrb *wrb;
  1029. struct be_cmd_req_vlan_config *req;
  1030. int status;
  1031. spin_lock_bh(&adapter->mcc_lock);
  1032. wrb = wrb_from_mccq(adapter);
  1033. if (!wrb) {
  1034. status = -EBUSY;
  1035. goto err;
  1036. }
  1037. req = embedded_payload(wrb);
  1038. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
  1039. OPCODE_COMMON_NTWK_VLAN_CONFIG);
  1040. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1041. OPCODE_COMMON_NTWK_VLAN_CONFIG, sizeof(*req));
  1042. req->interface_id = if_id;
  1043. req->promiscuous = promiscuous;
  1044. req->untagged = untagged;
  1045. req->num_vlan = num;
  1046. if (!promiscuous) {
  1047. memcpy(req->normal_vlan, vtag_array,
  1048. req->num_vlan * sizeof(vtag_array[0]));
  1049. }
  1050. status = be_mcc_notify_wait(adapter);
  1051. err:
  1052. spin_unlock_bh(&adapter->mcc_lock);
  1053. return status;
  1054. }
  1055. /* Uses MCC for this command as it may be called in BH context
  1056. * Uses synchronous mcc
  1057. */
  1058. int be_cmd_promiscuous_config(struct be_adapter *adapter, u8 port_num, bool en)
  1059. {
  1060. struct be_mcc_wrb *wrb;
  1061. struct be_cmd_req_promiscuous_config *req;
  1062. int status;
  1063. spin_lock_bh(&adapter->mcc_lock);
  1064. wrb = wrb_from_mccq(adapter);
  1065. if (!wrb) {
  1066. status = -EBUSY;
  1067. goto err;
  1068. }
  1069. req = embedded_payload(wrb);
  1070. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0, OPCODE_ETH_PROMISCUOUS);
  1071. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
  1072. OPCODE_ETH_PROMISCUOUS, sizeof(*req));
  1073. /* In FW versions X.102.149/X.101.487 and later,
  1074. * the port setting associated only with the
  1075. * issuing pci function will take effect
  1076. */
  1077. if (port_num)
  1078. req->port1_promiscuous = en;
  1079. else
  1080. req->port0_promiscuous = en;
  1081. status = be_mcc_notify_wait(adapter);
  1082. err:
  1083. spin_unlock_bh(&adapter->mcc_lock);
  1084. return status;
  1085. }
  1086. /*
  1087. * Uses MCC for this command as it may be called in BH context
  1088. * (mc == NULL) => multicast promiscous
  1089. */
  1090. int be_cmd_multicast_set(struct be_adapter *adapter, u32 if_id,
  1091. struct net_device *netdev, struct be_dma_mem *mem)
  1092. {
  1093. struct be_mcc_wrb *wrb;
  1094. struct be_cmd_req_mcast_mac_config *req = mem->va;
  1095. struct be_sge *sge;
  1096. int status;
  1097. spin_lock_bh(&adapter->mcc_lock);
  1098. wrb = wrb_from_mccq(adapter);
  1099. if (!wrb) {
  1100. status = -EBUSY;
  1101. goto err;
  1102. }
  1103. sge = nonembedded_sgl(wrb);
  1104. memset(req, 0, sizeof(*req));
  1105. be_wrb_hdr_prepare(wrb, sizeof(*req), false, 1,
  1106. OPCODE_COMMON_NTWK_MULTICAST_SET);
  1107. sge->pa_hi = cpu_to_le32(upper_32_bits(mem->dma));
  1108. sge->pa_lo = cpu_to_le32(mem->dma & 0xFFFFFFFF);
  1109. sge->len = cpu_to_le32(mem->size);
  1110. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1111. OPCODE_COMMON_NTWK_MULTICAST_SET, sizeof(*req));
  1112. req->interface_id = if_id;
  1113. if (netdev) {
  1114. int i;
  1115. struct netdev_hw_addr *ha;
  1116. req->num_mac = cpu_to_le16(netdev_mc_count(netdev));
  1117. i = 0;
  1118. netdev_for_each_mc_addr(ha, netdev)
  1119. memcpy(req->mac[i++].byte, ha->addr, ETH_ALEN);
  1120. } else {
  1121. req->promiscuous = 1;
  1122. }
  1123. status = be_mcc_notify_wait(adapter);
  1124. err:
  1125. spin_unlock_bh(&adapter->mcc_lock);
  1126. return status;
  1127. }
  1128. /* Uses synchrounous mcc */
  1129. int be_cmd_set_flow_control(struct be_adapter *adapter, u32 tx_fc, u32 rx_fc)
  1130. {
  1131. struct be_mcc_wrb *wrb;
  1132. struct be_cmd_req_set_flow_control *req;
  1133. int status;
  1134. spin_lock_bh(&adapter->mcc_lock);
  1135. wrb = wrb_from_mccq(adapter);
  1136. if (!wrb) {
  1137. status = -EBUSY;
  1138. goto err;
  1139. }
  1140. req = embedded_payload(wrb);
  1141. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
  1142. OPCODE_COMMON_SET_FLOW_CONTROL);
  1143. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1144. OPCODE_COMMON_SET_FLOW_CONTROL, sizeof(*req));
  1145. req->tx_flow_control = cpu_to_le16((u16)tx_fc);
  1146. req->rx_flow_control = cpu_to_le16((u16)rx_fc);
  1147. status = be_mcc_notify_wait(adapter);
  1148. err:
  1149. spin_unlock_bh(&adapter->mcc_lock);
  1150. return status;
  1151. }
  1152. /* Uses sycn mcc */
  1153. int be_cmd_get_flow_control(struct be_adapter *adapter, u32 *tx_fc, u32 *rx_fc)
  1154. {
  1155. struct be_mcc_wrb *wrb;
  1156. struct be_cmd_req_get_flow_control *req;
  1157. int status;
  1158. spin_lock_bh(&adapter->mcc_lock);
  1159. wrb = wrb_from_mccq(adapter);
  1160. if (!wrb) {
  1161. status = -EBUSY;
  1162. goto err;
  1163. }
  1164. req = embedded_payload(wrb);
  1165. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
  1166. OPCODE_COMMON_GET_FLOW_CONTROL);
  1167. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1168. OPCODE_COMMON_GET_FLOW_CONTROL, sizeof(*req));
  1169. status = be_mcc_notify_wait(adapter);
  1170. if (!status) {
  1171. struct be_cmd_resp_get_flow_control *resp =
  1172. embedded_payload(wrb);
  1173. *tx_fc = le16_to_cpu(resp->tx_flow_control);
  1174. *rx_fc = le16_to_cpu(resp->rx_flow_control);
  1175. }
  1176. err:
  1177. spin_unlock_bh(&adapter->mcc_lock);
  1178. return status;
  1179. }
  1180. /* Uses mbox */
  1181. int be_cmd_query_fw_cfg(struct be_adapter *adapter, u32 *port_num,
  1182. u32 *mode, u32 *caps)
  1183. {
  1184. struct be_mcc_wrb *wrb;
  1185. struct be_cmd_req_query_fw_cfg *req;
  1186. int status;
  1187. if (mutex_lock_interruptible(&adapter->mbox_lock))
  1188. return -1;
  1189. wrb = wrb_from_mbox(adapter);
  1190. req = embedded_payload(wrb);
  1191. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
  1192. OPCODE_COMMON_QUERY_FIRMWARE_CONFIG);
  1193. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1194. OPCODE_COMMON_QUERY_FIRMWARE_CONFIG, sizeof(*req));
  1195. status = be_mbox_notify_wait(adapter);
  1196. if (!status) {
  1197. struct be_cmd_resp_query_fw_cfg *resp = embedded_payload(wrb);
  1198. *port_num = le32_to_cpu(resp->phys_port);
  1199. *mode = le32_to_cpu(resp->function_mode);
  1200. *caps = le32_to_cpu(resp->function_caps);
  1201. }
  1202. mutex_unlock(&adapter->mbox_lock);
  1203. return status;
  1204. }
  1205. /* Uses mbox */
  1206. int be_cmd_reset_function(struct be_adapter *adapter)
  1207. {
  1208. struct be_mcc_wrb *wrb;
  1209. struct be_cmd_req_hdr *req;
  1210. int status;
  1211. if (mutex_lock_interruptible(&adapter->mbox_lock))
  1212. return -1;
  1213. wrb = wrb_from_mbox(adapter);
  1214. req = embedded_payload(wrb);
  1215. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
  1216. OPCODE_COMMON_FUNCTION_RESET);
  1217. be_cmd_hdr_prepare(req, CMD_SUBSYSTEM_COMMON,
  1218. OPCODE_COMMON_FUNCTION_RESET, sizeof(*req));
  1219. status = be_mbox_notify_wait(adapter);
  1220. mutex_unlock(&adapter->mbox_lock);
  1221. return status;
  1222. }
  1223. int be_cmd_rss_config(struct be_adapter *adapter, u8 *rsstable, u16 table_size)
  1224. {
  1225. struct be_mcc_wrb *wrb;
  1226. struct be_cmd_req_rss_config *req;
  1227. u32 myhash[10];
  1228. int status;
  1229. if (mutex_lock_interruptible(&adapter->mbox_lock))
  1230. return -1;
  1231. wrb = wrb_from_mbox(adapter);
  1232. req = embedded_payload(wrb);
  1233. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
  1234. OPCODE_ETH_RSS_CONFIG);
  1235. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
  1236. OPCODE_ETH_RSS_CONFIG, sizeof(*req));
  1237. req->if_id = cpu_to_le32(adapter->if_handle);
  1238. req->enable_rss = cpu_to_le16(RSS_ENABLE_TCP_IPV4 | RSS_ENABLE_IPV4);
  1239. req->cpu_table_size_log2 = cpu_to_le16(fls(table_size) - 1);
  1240. memcpy(req->cpu_table, rsstable, table_size);
  1241. memcpy(req->hash, myhash, sizeof(myhash));
  1242. be_dws_cpu_to_le(req->hash, sizeof(req->hash));
  1243. status = be_mbox_notify_wait(adapter);
  1244. mutex_unlock(&adapter->mbox_lock);
  1245. return status;
  1246. }
  1247. /* Uses sync mcc */
  1248. int be_cmd_set_beacon_state(struct be_adapter *adapter, u8 port_num,
  1249. u8 bcn, u8 sts, u8 state)
  1250. {
  1251. struct be_mcc_wrb *wrb;
  1252. struct be_cmd_req_enable_disable_beacon *req;
  1253. int status;
  1254. spin_lock_bh(&adapter->mcc_lock);
  1255. wrb = wrb_from_mccq(adapter);
  1256. if (!wrb) {
  1257. status = -EBUSY;
  1258. goto err;
  1259. }
  1260. req = embedded_payload(wrb);
  1261. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
  1262. OPCODE_COMMON_ENABLE_DISABLE_BEACON);
  1263. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1264. OPCODE_COMMON_ENABLE_DISABLE_BEACON, sizeof(*req));
  1265. req->port_num = port_num;
  1266. req->beacon_state = state;
  1267. req->beacon_duration = bcn;
  1268. req->status_duration = sts;
  1269. status = be_mcc_notify_wait(adapter);
  1270. err:
  1271. spin_unlock_bh(&adapter->mcc_lock);
  1272. return status;
  1273. }
  1274. /* Uses sync mcc */
  1275. int be_cmd_get_beacon_state(struct be_adapter *adapter, u8 port_num, u32 *state)
  1276. {
  1277. struct be_mcc_wrb *wrb;
  1278. struct be_cmd_req_get_beacon_state *req;
  1279. int status;
  1280. spin_lock_bh(&adapter->mcc_lock);
  1281. wrb = wrb_from_mccq(adapter);
  1282. if (!wrb) {
  1283. status = -EBUSY;
  1284. goto err;
  1285. }
  1286. req = embedded_payload(wrb);
  1287. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
  1288. OPCODE_COMMON_GET_BEACON_STATE);
  1289. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1290. OPCODE_COMMON_GET_BEACON_STATE, sizeof(*req));
  1291. req->port_num = port_num;
  1292. status = be_mcc_notify_wait(adapter);
  1293. if (!status) {
  1294. struct be_cmd_resp_get_beacon_state *resp =
  1295. embedded_payload(wrb);
  1296. *state = resp->beacon_state;
  1297. }
  1298. err:
  1299. spin_unlock_bh(&adapter->mcc_lock);
  1300. return status;
  1301. }
  1302. int be_cmd_write_flashrom(struct be_adapter *adapter, struct be_dma_mem *cmd,
  1303. u32 flash_type, u32 flash_opcode, u32 buf_size)
  1304. {
  1305. struct be_mcc_wrb *wrb;
  1306. struct be_cmd_write_flashrom *req;
  1307. struct be_sge *sge;
  1308. int status;
  1309. spin_lock_bh(&adapter->mcc_lock);
  1310. adapter->flash_status = 0;
  1311. wrb = wrb_from_mccq(adapter);
  1312. if (!wrb) {
  1313. status = -EBUSY;
  1314. goto err_unlock;
  1315. }
  1316. req = cmd->va;
  1317. sge = nonembedded_sgl(wrb);
  1318. be_wrb_hdr_prepare(wrb, cmd->size, false, 1,
  1319. OPCODE_COMMON_WRITE_FLASHROM);
  1320. wrb->tag1 = CMD_SUBSYSTEM_COMMON;
  1321. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1322. OPCODE_COMMON_WRITE_FLASHROM, cmd->size);
  1323. sge->pa_hi = cpu_to_le32(upper_32_bits(cmd->dma));
  1324. sge->pa_lo = cpu_to_le32(cmd->dma & 0xFFFFFFFF);
  1325. sge->len = cpu_to_le32(cmd->size);
  1326. req->params.op_type = cpu_to_le32(flash_type);
  1327. req->params.op_code = cpu_to_le32(flash_opcode);
  1328. req->params.data_buf_size = cpu_to_le32(buf_size);
  1329. be_mcc_notify(adapter);
  1330. spin_unlock_bh(&adapter->mcc_lock);
  1331. if (!wait_for_completion_timeout(&adapter->flash_compl,
  1332. msecs_to_jiffies(12000)))
  1333. status = -1;
  1334. else
  1335. status = adapter->flash_status;
  1336. return status;
  1337. err_unlock:
  1338. spin_unlock_bh(&adapter->mcc_lock);
  1339. return status;
  1340. }
  1341. int be_cmd_get_flash_crc(struct be_adapter *adapter, u8 *flashed_crc,
  1342. int offset)
  1343. {
  1344. struct be_mcc_wrb *wrb;
  1345. struct be_cmd_write_flashrom *req;
  1346. int status;
  1347. spin_lock_bh(&adapter->mcc_lock);
  1348. wrb = wrb_from_mccq(adapter);
  1349. if (!wrb) {
  1350. status = -EBUSY;
  1351. goto err;
  1352. }
  1353. req = embedded_payload(wrb);
  1354. be_wrb_hdr_prepare(wrb, sizeof(*req)+4, true, 0,
  1355. OPCODE_COMMON_READ_FLASHROM);
  1356. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1357. OPCODE_COMMON_READ_FLASHROM, sizeof(*req)+4);
  1358. req->params.op_type = cpu_to_le32(IMG_TYPE_REDBOOT);
  1359. req->params.op_code = cpu_to_le32(FLASHROM_OPER_REPORT);
  1360. req->params.offset = cpu_to_le32(offset);
  1361. req->params.data_buf_size = cpu_to_le32(0x4);
  1362. status = be_mcc_notify_wait(adapter);
  1363. if (!status)
  1364. memcpy(flashed_crc, req->params.data_buf, 4);
  1365. err:
  1366. spin_unlock_bh(&adapter->mcc_lock);
  1367. return status;
  1368. }
  1369. int be_cmd_enable_magic_wol(struct be_adapter *adapter, u8 *mac,
  1370. struct be_dma_mem *nonemb_cmd)
  1371. {
  1372. struct be_mcc_wrb *wrb;
  1373. struct be_cmd_req_acpi_wol_magic_config *req;
  1374. struct be_sge *sge;
  1375. int status;
  1376. spin_lock_bh(&adapter->mcc_lock);
  1377. wrb = wrb_from_mccq(adapter);
  1378. if (!wrb) {
  1379. status = -EBUSY;
  1380. goto err;
  1381. }
  1382. req = nonemb_cmd->va;
  1383. sge = nonembedded_sgl(wrb);
  1384. be_wrb_hdr_prepare(wrb, sizeof(*req), false, 1,
  1385. OPCODE_ETH_ACPI_WOL_MAGIC_CONFIG);
  1386. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
  1387. OPCODE_ETH_ACPI_WOL_MAGIC_CONFIG, sizeof(*req));
  1388. memcpy(req->magic_mac, mac, ETH_ALEN);
  1389. sge->pa_hi = cpu_to_le32(upper_32_bits(nonemb_cmd->dma));
  1390. sge->pa_lo = cpu_to_le32(nonemb_cmd->dma & 0xFFFFFFFF);
  1391. sge->len = cpu_to_le32(nonemb_cmd->size);
  1392. status = be_mcc_notify_wait(adapter);
  1393. err:
  1394. spin_unlock_bh(&adapter->mcc_lock);
  1395. return status;
  1396. }
  1397. int be_cmd_set_loopback(struct be_adapter *adapter, u8 port_num,
  1398. u8 loopback_type, u8 enable)
  1399. {
  1400. struct be_mcc_wrb *wrb;
  1401. struct be_cmd_req_set_lmode *req;
  1402. int status;
  1403. spin_lock_bh(&adapter->mcc_lock);
  1404. wrb = wrb_from_mccq(adapter);
  1405. if (!wrb) {
  1406. status = -EBUSY;
  1407. goto err;
  1408. }
  1409. req = embedded_payload(wrb);
  1410. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
  1411. OPCODE_LOWLEVEL_SET_LOOPBACK_MODE);
  1412. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_LOWLEVEL,
  1413. OPCODE_LOWLEVEL_SET_LOOPBACK_MODE,
  1414. sizeof(*req));
  1415. req->src_port = port_num;
  1416. req->dest_port = port_num;
  1417. req->loopback_type = loopback_type;
  1418. req->loopback_state = enable;
  1419. status = be_mcc_notify_wait(adapter);
  1420. err:
  1421. spin_unlock_bh(&adapter->mcc_lock);
  1422. return status;
  1423. }
  1424. int be_cmd_loopback_test(struct be_adapter *adapter, u32 port_num,
  1425. u32 loopback_type, u32 pkt_size, u32 num_pkts, u64 pattern)
  1426. {
  1427. struct be_mcc_wrb *wrb;
  1428. struct be_cmd_req_loopback_test *req;
  1429. int status;
  1430. spin_lock_bh(&adapter->mcc_lock);
  1431. wrb = wrb_from_mccq(adapter);
  1432. if (!wrb) {
  1433. status = -EBUSY;
  1434. goto err;
  1435. }
  1436. req = embedded_payload(wrb);
  1437. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
  1438. OPCODE_LOWLEVEL_LOOPBACK_TEST);
  1439. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_LOWLEVEL,
  1440. OPCODE_LOWLEVEL_LOOPBACK_TEST, sizeof(*req));
  1441. req->hdr.timeout = cpu_to_le32(4);
  1442. req->pattern = cpu_to_le64(pattern);
  1443. req->src_port = cpu_to_le32(port_num);
  1444. req->dest_port = cpu_to_le32(port_num);
  1445. req->pkt_size = cpu_to_le32(pkt_size);
  1446. req->num_pkts = cpu_to_le32(num_pkts);
  1447. req->loopback_type = cpu_to_le32(loopback_type);
  1448. status = be_mcc_notify_wait(adapter);
  1449. if (!status) {
  1450. struct be_cmd_resp_loopback_test *resp = embedded_payload(wrb);
  1451. status = le32_to_cpu(resp->status);
  1452. }
  1453. err:
  1454. spin_unlock_bh(&adapter->mcc_lock);
  1455. return status;
  1456. }
  1457. int be_cmd_ddr_dma_test(struct be_adapter *adapter, u64 pattern,
  1458. u32 byte_cnt, struct be_dma_mem *cmd)
  1459. {
  1460. struct be_mcc_wrb *wrb;
  1461. struct be_cmd_req_ddrdma_test *req;
  1462. struct be_sge *sge;
  1463. int status;
  1464. int i, j = 0;
  1465. spin_lock_bh(&adapter->mcc_lock);
  1466. wrb = wrb_from_mccq(adapter);
  1467. if (!wrb) {
  1468. status = -EBUSY;
  1469. goto err;
  1470. }
  1471. req = cmd->va;
  1472. sge = nonembedded_sgl(wrb);
  1473. be_wrb_hdr_prepare(wrb, cmd->size, false, 1,
  1474. OPCODE_LOWLEVEL_HOST_DDR_DMA);
  1475. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_LOWLEVEL,
  1476. OPCODE_LOWLEVEL_HOST_DDR_DMA, cmd->size);
  1477. sge->pa_hi = cpu_to_le32(upper_32_bits(cmd->dma));
  1478. sge->pa_lo = cpu_to_le32(cmd->dma & 0xFFFFFFFF);
  1479. sge->len = cpu_to_le32(cmd->size);
  1480. req->pattern = cpu_to_le64(pattern);
  1481. req->byte_count = cpu_to_le32(byte_cnt);
  1482. for (i = 0; i < byte_cnt; i++) {
  1483. req->snd_buff[i] = (u8)(pattern >> (j*8));
  1484. j++;
  1485. if (j > 7)
  1486. j = 0;
  1487. }
  1488. status = be_mcc_notify_wait(adapter);
  1489. if (!status) {
  1490. struct be_cmd_resp_ddrdma_test *resp;
  1491. resp = cmd->va;
  1492. if ((memcmp(resp->rcv_buff, req->snd_buff, byte_cnt) != 0) ||
  1493. resp->snd_err) {
  1494. status = -1;
  1495. }
  1496. }
  1497. err:
  1498. spin_unlock_bh(&adapter->mcc_lock);
  1499. return status;
  1500. }
  1501. int be_cmd_get_seeprom_data(struct be_adapter *adapter,
  1502. struct be_dma_mem *nonemb_cmd)
  1503. {
  1504. struct be_mcc_wrb *wrb;
  1505. struct be_cmd_req_seeprom_read *req;
  1506. struct be_sge *sge;
  1507. int status;
  1508. spin_lock_bh(&adapter->mcc_lock);
  1509. wrb = wrb_from_mccq(adapter);
  1510. if (!wrb) {
  1511. status = -EBUSY;
  1512. goto err;
  1513. }
  1514. req = nonemb_cmd->va;
  1515. sge = nonembedded_sgl(wrb);
  1516. be_wrb_hdr_prepare(wrb, sizeof(*req), false, 1,
  1517. OPCODE_COMMON_SEEPROM_READ);
  1518. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1519. OPCODE_COMMON_SEEPROM_READ, sizeof(*req));
  1520. sge->pa_hi = cpu_to_le32(upper_32_bits(nonemb_cmd->dma));
  1521. sge->pa_lo = cpu_to_le32(nonemb_cmd->dma & 0xFFFFFFFF);
  1522. sge->len = cpu_to_le32(nonemb_cmd->size);
  1523. status = be_mcc_notify_wait(adapter);
  1524. err:
  1525. spin_unlock_bh(&adapter->mcc_lock);
  1526. return status;
  1527. }
  1528. int be_cmd_get_phy_info(struct be_adapter *adapter, struct be_dma_mem *cmd)
  1529. {
  1530. struct be_mcc_wrb *wrb;
  1531. struct be_cmd_req_get_phy_info *req;
  1532. struct be_sge *sge;
  1533. int status;
  1534. spin_lock_bh(&adapter->mcc_lock);
  1535. wrb = wrb_from_mccq(adapter);
  1536. if (!wrb) {
  1537. status = -EBUSY;
  1538. goto err;
  1539. }
  1540. req = cmd->va;
  1541. sge = nonembedded_sgl(wrb);
  1542. be_wrb_hdr_prepare(wrb, sizeof(*req), false, 1,
  1543. OPCODE_COMMON_GET_PHY_DETAILS);
  1544. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1545. OPCODE_COMMON_GET_PHY_DETAILS,
  1546. sizeof(*req));
  1547. sge->pa_hi = cpu_to_le32(upper_32_bits(cmd->dma));
  1548. sge->pa_lo = cpu_to_le32(cmd->dma & 0xFFFFFFFF);
  1549. sge->len = cpu_to_le32(cmd->size);
  1550. status = be_mcc_notify_wait(adapter);
  1551. err:
  1552. spin_unlock_bh(&adapter->mcc_lock);
  1553. return status;
  1554. }
  1555. int be_cmd_set_qos(struct be_adapter *adapter, u32 bps, u32 domain)
  1556. {
  1557. struct be_mcc_wrb *wrb;
  1558. struct be_cmd_req_set_qos *req;
  1559. int status;
  1560. spin_lock_bh(&adapter->mcc_lock);
  1561. wrb = wrb_from_mccq(adapter);
  1562. if (!wrb) {
  1563. status = -EBUSY;
  1564. goto err;
  1565. }
  1566. req = embedded_payload(wrb);
  1567. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
  1568. OPCODE_COMMON_SET_QOS);
  1569. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1570. OPCODE_COMMON_SET_QOS, sizeof(*req));
  1571. req->hdr.domain = domain;
  1572. req->valid_bits = cpu_to_le32(BE_QOS_BITS_NIC);
  1573. req->max_bps_nic = cpu_to_le32(bps);
  1574. status = be_mcc_notify_wait(adapter);
  1575. err:
  1576. spin_unlock_bh(&adapter->mcc_lock);
  1577. return status;
  1578. }
  1579. int be_cmd_get_cntl_attributes(struct be_adapter *adapter)
  1580. {
  1581. struct be_mcc_wrb *wrb;
  1582. struct be_cmd_req_cntl_attribs *req;
  1583. struct be_cmd_resp_cntl_attribs *resp;
  1584. struct be_sge *sge;
  1585. int status;
  1586. int payload_len = max(sizeof(*req), sizeof(*resp));
  1587. struct mgmt_controller_attrib *attribs;
  1588. struct be_dma_mem attribs_cmd;
  1589. memset(&attribs_cmd, 0, sizeof(struct be_dma_mem));
  1590. attribs_cmd.size = sizeof(struct be_cmd_resp_cntl_attribs);
  1591. attribs_cmd.va = pci_alloc_consistent(adapter->pdev, attribs_cmd.size,
  1592. &attribs_cmd.dma);
  1593. if (!attribs_cmd.va) {
  1594. dev_err(&adapter->pdev->dev,
  1595. "Memory allocation failure\n");
  1596. return -ENOMEM;
  1597. }
  1598. if (mutex_lock_interruptible(&adapter->mbox_lock))
  1599. return -1;
  1600. wrb = wrb_from_mbox(adapter);
  1601. if (!wrb) {
  1602. status = -EBUSY;
  1603. goto err;
  1604. }
  1605. req = attribs_cmd.va;
  1606. sge = nonembedded_sgl(wrb);
  1607. be_wrb_hdr_prepare(wrb, payload_len, false, 1,
  1608. OPCODE_COMMON_GET_CNTL_ATTRIBUTES);
  1609. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1610. OPCODE_COMMON_GET_CNTL_ATTRIBUTES, payload_len);
  1611. sge->pa_hi = cpu_to_le32(upper_32_bits(attribs_cmd.dma));
  1612. sge->pa_lo = cpu_to_le32(attribs_cmd.dma & 0xFFFFFFFF);
  1613. sge->len = cpu_to_le32(attribs_cmd.size);
  1614. status = be_mbox_notify_wait(adapter);
  1615. if (!status) {
  1616. attribs = (struct mgmt_controller_attrib *)( attribs_cmd.va +
  1617. sizeof(struct be_cmd_resp_hdr));
  1618. adapter->hba_port_num = attribs->hba_attribs.phy_port;
  1619. }
  1620. err:
  1621. mutex_unlock(&adapter->mbox_lock);
  1622. pci_free_consistent(adapter->pdev, attribs_cmd.size, attribs_cmd.va,
  1623. attribs_cmd.dma);
  1624. return status;
  1625. }