atl1e_main.c 68 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544
  1. /*
  2. * Copyright(c) 2007 Atheros Corporation. All rights reserved.
  3. *
  4. * Derived from Intel e1000 driver
  5. * Copyright(c) 1999 - 2005 Intel Corporation. All rights reserved.
  6. *
  7. * This program is free software; you can redistribute it and/or modify it
  8. * under the terms of the GNU General Public License as published by the Free
  9. * Software Foundation; either version 2 of the License, or (at your option)
  10. * any later version.
  11. *
  12. * This program is distributed in the hope that it will be useful, but WITHOUT
  13. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  14. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  15. * more details.
  16. *
  17. * You should have received a copy of the GNU General Public License along with
  18. * this program; if not, write to the Free Software Foundation, Inc., 59
  19. * Temple Place - Suite 330, Boston, MA 02111-1307, USA.
  20. */
  21. #include "atl1e.h"
  22. #define DRV_VERSION "1.0.0.7-NAPI"
  23. char atl1e_driver_name[] = "ATL1E";
  24. char atl1e_driver_version[] = DRV_VERSION;
  25. #define PCI_DEVICE_ID_ATTANSIC_L1E 0x1026
  26. /*
  27. * atl1e_pci_tbl - PCI Device ID Table
  28. *
  29. * Wildcard entries (PCI_ANY_ID) should come last
  30. * Last entry must be all 0s
  31. *
  32. * { Vendor ID, Device ID, SubVendor ID, SubDevice ID,
  33. * Class, Class Mask, private data (not used) }
  34. */
  35. static DEFINE_PCI_DEVICE_TABLE(atl1e_pci_tbl) = {
  36. {PCI_DEVICE(PCI_VENDOR_ID_ATTANSIC, PCI_DEVICE_ID_ATTANSIC_L1E)},
  37. {PCI_DEVICE(PCI_VENDOR_ID_ATTANSIC, 0x1066)},
  38. /* required last entry */
  39. { 0 }
  40. };
  41. MODULE_DEVICE_TABLE(pci, atl1e_pci_tbl);
  42. MODULE_AUTHOR("Atheros Corporation, <xiong.huang@atheros.com>, Jie Yang <jie.yang@atheros.com>");
  43. MODULE_DESCRIPTION("Atheros 1000M Ethernet Network Driver");
  44. MODULE_LICENSE("GPL");
  45. MODULE_VERSION(DRV_VERSION);
  46. static void atl1e_setup_mac_ctrl(struct atl1e_adapter *adapter);
  47. static const u16
  48. atl1e_rx_page_vld_regs[AT_MAX_RECEIVE_QUEUE][AT_PAGE_NUM_PER_QUEUE] =
  49. {
  50. {REG_HOST_RXF0_PAGE0_VLD, REG_HOST_RXF0_PAGE1_VLD},
  51. {REG_HOST_RXF1_PAGE0_VLD, REG_HOST_RXF1_PAGE1_VLD},
  52. {REG_HOST_RXF2_PAGE0_VLD, REG_HOST_RXF2_PAGE1_VLD},
  53. {REG_HOST_RXF3_PAGE0_VLD, REG_HOST_RXF3_PAGE1_VLD}
  54. };
  55. static const u16 atl1e_rx_page_hi_addr_regs[AT_MAX_RECEIVE_QUEUE] =
  56. {
  57. REG_RXF0_BASE_ADDR_HI,
  58. REG_RXF1_BASE_ADDR_HI,
  59. REG_RXF2_BASE_ADDR_HI,
  60. REG_RXF3_BASE_ADDR_HI
  61. };
  62. static const u16
  63. atl1e_rx_page_lo_addr_regs[AT_MAX_RECEIVE_QUEUE][AT_PAGE_NUM_PER_QUEUE] =
  64. {
  65. {REG_HOST_RXF0_PAGE0_LO, REG_HOST_RXF0_PAGE1_LO},
  66. {REG_HOST_RXF1_PAGE0_LO, REG_HOST_RXF1_PAGE1_LO},
  67. {REG_HOST_RXF2_PAGE0_LO, REG_HOST_RXF2_PAGE1_LO},
  68. {REG_HOST_RXF3_PAGE0_LO, REG_HOST_RXF3_PAGE1_LO}
  69. };
  70. static const u16
  71. atl1e_rx_page_write_offset_regs[AT_MAX_RECEIVE_QUEUE][AT_PAGE_NUM_PER_QUEUE] =
  72. {
  73. {REG_HOST_RXF0_MB0_LO, REG_HOST_RXF0_MB1_LO},
  74. {REG_HOST_RXF1_MB0_LO, REG_HOST_RXF1_MB1_LO},
  75. {REG_HOST_RXF2_MB0_LO, REG_HOST_RXF2_MB1_LO},
  76. {REG_HOST_RXF3_MB0_LO, REG_HOST_RXF3_MB1_LO}
  77. };
  78. static const u16 atl1e_pay_load_size[] = {
  79. 128, 256, 512, 1024, 2048, 4096,
  80. };
  81. /*
  82. * atl1e_irq_enable - Enable default interrupt generation settings
  83. * @adapter: board private structure
  84. */
  85. static inline void atl1e_irq_enable(struct atl1e_adapter *adapter)
  86. {
  87. if (likely(atomic_dec_and_test(&adapter->irq_sem))) {
  88. AT_WRITE_REG(&adapter->hw, REG_ISR, 0);
  89. AT_WRITE_REG(&adapter->hw, REG_IMR, IMR_NORMAL_MASK);
  90. AT_WRITE_FLUSH(&adapter->hw);
  91. }
  92. }
  93. /*
  94. * atl1e_irq_disable - Mask off interrupt generation on the NIC
  95. * @adapter: board private structure
  96. */
  97. static inline void atl1e_irq_disable(struct atl1e_adapter *adapter)
  98. {
  99. atomic_inc(&adapter->irq_sem);
  100. AT_WRITE_REG(&adapter->hw, REG_IMR, 0);
  101. AT_WRITE_FLUSH(&adapter->hw);
  102. synchronize_irq(adapter->pdev->irq);
  103. }
  104. /*
  105. * atl1e_irq_reset - reset interrupt confiure on the NIC
  106. * @adapter: board private structure
  107. */
  108. static inline void atl1e_irq_reset(struct atl1e_adapter *adapter)
  109. {
  110. atomic_set(&adapter->irq_sem, 0);
  111. AT_WRITE_REG(&adapter->hw, REG_ISR, 0);
  112. AT_WRITE_REG(&adapter->hw, REG_IMR, 0);
  113. AT_WRITE_FLUSH(&adapter->hw);
  114. }
  115. /*
  116. * atl1e_phy_config - Timer Call-back
  117. * @data: pointer to netdev cast into an unsigned long
  118. */
  119. static void atl1e_phy_config(unsigned long data)
  120. {
  121. struct atl1e_adapter *adapter = (struct atl1e_adapter *) data;
  122. struct atl1e_hw *hw = &adapter->hw;
  123. unsigned long flags;
  124. spin_lock_irqsave(&adapter->mdio_lock, flags);
  125. atl1e_restart_autoneg(hw);
  126. spin_unlock_irqrestore(&adapter->mdio_lock, flags);
  127. }
  128. void atl1e_reinit_locked(struct atl1e_adapter *adapter)
  129. {
  130. WARN_ON(in_interrupt());
  131. while (test_and_set_bit(__AT_RESETTING, &adapter->flags))
  132. msleep(1);
  133. atl1e_down(adapter);
  134. atl1e_up(adapter);
  135. clear_bit(__AT_RESETTING, &adapter->flags);
  136. }
  137. static void atl1e_reset_task(struct work_struct *work)
  138. {
  139. struct atl1e_adapter *adapter;
  140. adapter = container_of(work, struct atl1e_adapter, reset_task);
  141. atl1e_reinit_locked(adapter);
  142. }
  143. static int atl1e_check_link(struct atl1e_adapter *adapter)
  144. {
  145. struct atl1e_hw *hw = &adapter->hw;
  146. struct net_device *netdev = adapter->netdev;
  147. int err = 0;
  148. u16 speed, duplex, phy_data;
  149. /* MII_BMSR must read twice */
  150. atl1e_read_phy_reg(hw, MII_BMSR, &phy_data);
  151. atl1e_read_phy_reg(hw, MII_BMSR, &phy_data);
  152. if ((phy_data & BMSR_LSTATUS) == 0) {
  153. /* link down */
  154. if (netif_carrier_ok(netdev)) { /* old link state: Up */
  155. u32 value;
  156. /* disable rx */
  157. value = AT_READ_REG(hw, REG_MAC_CTRL);
  158. value &= ~MAC_CTRL_RX_EN;
  159. AT_WRITE_REG(hw, REG_MAC_CTRL, value);
  160. adapter->link_speed = SPEED_0;
  161. netif_carrier_off(netdev);
  162. netif_stop_queue(netdev);
  163. }
  164. } else {
  165. /* Link Up */
  166. err = atl1e_get_speed_and_duplex(hw, &speed, &duplex);
  167. if (unlikely(err))
  168. return err;
  169. /* link result is our setting */
  170. if (adapter->link_speed != speed ||
  171. adapter->link_duplex != duplex) {
  172. adapter->link_speed = speed;
  173. adapter->link_duplex = duplex;
  174. atl1e_setup_mac_ctrl(adapter);
  175. netdev_info(netdev,
  176. "NIC Link is Up <%d Mbps %s Duplex>\n",
  177. adapter->link_speed,
  178. adapter->link_duplex == FULL_DUPLEX ?
  179. "Full" : "Half");
  180. }
  181. if (!netif_carrier_ok(netdev)) {
  182. /* Link down -> Up */
  183. netif_carrier_on(netdev);
  184. netif_wake_queue(netdev);
  185. }
  186. }
  187. return 0;
  188. }
  189. /*
  190. * atl1e_link_chg_task - deal with link change event Out of interrupt context
  191. * @netdev: network interface device structure
  192. */
  193. static void atl1e_link_chg_task(struct work_struct *work)
  194. {
  195. struct atl1e_adapter *adapter;
  196. unsigned long flags;
  197. adapter = container_of(work, struct atl1e_adapter, link_chg_task);
  198. spin_lock_irqsave(&adapter->mdio_lock, flags);
  199. atl1e_check_link(adapter);
  200. spin_unlock_irqrestore(&adapter->mdio_lock, flags);
  201. }
  202. static void atl1e_link_chg_event(struct atl1e_adapter *adapter)
  203. {
  204. struct net_device *netdev = adapter->netdev;
  205. u16 phy_data = 0;
  206. u16 link_up = 0;
  207. spin_lock(&adapter->mdio_lock);
  208. atl1e_read_phy_reg(&adapter->hw, MII_BMSR, &phy_data);
  209. atl1e_read_phy_reg(&adapter->hw, MII_BMSR, &phy_data);
  210. spin_unlock(&adapter->mdio_lock);
  211. link_up = phy_data & BMSR_LSTATUS;
  212. /* notify upper layer link down ASAP */
  213. if (!link_up) {
  214. if (netif_carrier_ok(netdev)) {
  215. /* old link state: Up */
  216. netdev_info(netdev, "NIC Link is Down\n");
  217. adapter->link_speed = SPEED_0;
  218. netif_stop_queue(netdev);
  219. }
  220. }
  221. schedule_work(&adapter->link_chg_task);
  222. }
  223. static void atl1e_del_timer(struct atl1e_adapter *adapter)
  224. {
  225. del_timer_sync(&adapter->phy_config_timer);
  226. }
  227. static void atl1e_cancel_work(struct atl1e_adapter *adapter)
  228. {
  229. cancel_work_sync(&adapter->reset_task);
  230. cancel_work_sync(&adapter->link_chg_task);
  231. }
  232. /*
  233. * atl1e_tx_timeout - Respond to a Tx Hang
  234. * @netdev: network interface device structure
  235. */
  236. static void atl1e_tx_timeout(struct net_device *netdev)
  237. {
  238. struct atl1e_adapter *adapter = netdev_priv(netdev);
  239. /* Do the reset outside of interrupt context */
  240. schedule_work(&adapter->reset_task);
  241. }
  242. /*
  243. * atl1e_set_multi - Multicast and Promiscuous mode set
  244. * @netdev: network interface device structure
  245. *
  246. * The set_multi entry point is called whenever the multicast address
  247. * list or the network interface flags are updated. This routine is
  248. * responsible for configuring the hardware for proper multicast,
  249. * promiscuous mode, and all-multi behavior.
  250. */
  251. static void atl1e_set_multi(struct net_device *netdev)
  252. {
  253. struct atl1e_adapter *adapter = netdev_priv(netdev);
  254. struct atl1e_hw *hw = &adapter->hw;
  255. struct netdev_hw_addr *ha;
  256. u32 mac_ctrl_data = 0;
  257. u32 hash_value;
  258. /* Check for Promiscuous and All Multicast modes */
  259. mac_ctrl_data = AT_READ_REG(hw, REG_MAC_CTRL);
  260. if (netdev->flags & IFF_PROMISC) {
  261. mac_ctrl_data |= MAC_CTRL_PROMIS_EN;
  262. } else if (netdev->flags & IFF_ALLMULTI) {
  263. mac_ctrl_data |= MAC_CTRL_MC_ALL_EN;
  264. mac_ctrl_data &= ~MAC_CTRL_PROMIS_EN;
  265. } else {
  266. mac_ctrl_data &= ~(MAC_CTRL_PROMIS_EN | MAC_CTRL_MC_ALL_EN);
  267. }
  268. AT_WRITE_REG(hw, REG_MAC_CTRL, mac_ctrl_data);
  269. /* clear the old settings from the multicast hash table */
  270. AT_WRITE_REG(hw, REG_RX_HASH_TABLE, 0);
  271. AT_WRITE_REG_ARRAY(hw, REG_RX_HASH_TABLE, 1, 0);
  272. /* comoute mc addresses' hash value ,and put it into hash table */
  273. netdev_for_each_mc_addr(ha, netdev) {
  274. hash_value = atl1e_hash_mc_addr(hw, ha->addr);
  275. atl1e_hash_set(hw, hash_value);
  276. }
  277. }
  278. static void atl1e_vlan_rx_register(struct net_device *netdev,
  279. struct vlan_group *grp)
  280. {
  281. struct atl1e_adapter *adapter = netdev_priv(netdev);
  282. u32 mac_ctrl_data = 0;
  283. netdev_dbg(adapter->netdev, "%s\n", __func__);
  284. atl1e_irq_disable(adapter);
  285. adapter->vlgrp = grp;
  286. mac_ctrl_data = AT_READ_REG(&adapter->hw, REG_MAC_CTRL);
  287. if (grp) {
  288. /* enable VLAN tag insert/strip */
  289. mac_ctrl_data |= MAC_CTRL_RMV_VLAN;
  290. } else {
  291. /* disable VLAN tag insert/strip */
  292. mac_ctrl_data &= ~MAC_CTRL_RMV_VLAN;
  293. }
  294. AT_WRITE_REG(&adapter->hw, REG_MAC_CTRL, mac_ctrl_data);
  295. atl1e_irq_enable(adapter);
  296. }
  297. static void atl1e_restore_vlan(struct atl1e_adapter *adapter)
  298. {
  299. netdev_dbg(adapter->netdev, "%s\n", __func__);
  300. atl1e_vlan_rx_register(adapter->netdev, adapter->vlgrp);
  301. }
  302. /*
  303. * atl1e_set_mac - Change the Ethernet Address of the NIC
  304. * @netdev: network interface device structure
  305. * @p: pointer to an address structure
  306. *
  307. * Returns 0 on success, negative on failure
  308. */
  309. static int atl1e_set_mac_addr(struct net_device *netdev, void *p)
  310. {
  311. struct atl1e_adapter *adapter = netdev_priv(netdev);
  312. struct sockaddr *addr = p;
  313. if (!is_valid_ether_addr(addr->sa_data))
  314. return -EADDRNOTAVAIL;
  315. if (netif_running(netdev))
  316. return -EBUSY;
  317. memcpy(netdev->dev_addr, addr->sa_data, netdev->addr_len);
  318. memcpy(adapter->hw.mac_addr, addr->sa_data, netdev->addr_len);
  319. atl1e_hw_set_mac_addr(&adapter->hw);
  320. return 0;
  321. }
  322. /*
  323. * atl1e_change_mtu - Change the Maximum Transfer Unit
  324. * @netdev: network interface device structure
  325. * @new_mtu: new value for maximum frame size
  326. *
  327. * Returns 0 on success, negative on failure
  328. */
  329. static int atl1e_change_mtu(struct net_device *netdev, int new_mtu)
  330. {
  331. struct atl1e_adapter *adapter = netdev_priv(netdev);
  332. int old_mtu = netdev->mtu;
  333. int max_frame = new_mtu + ETH_HLEN + ETH_FCS_LEN + VLAN_HLEN;
  334. if ((max_frame < ETH_ZLEN + ETH_FCS_LEN) ||
  335. (max_frame > MAX_JUMBO_FRAME_SIZE)) {
  336. netdev_warn(adapter->netdev, "invalid MTU setting\n");
  337. return -EINVAL;
  338. }
  339. /* set MTU */
  340. if (old_mtu != new_mtu && netif_running(netdev)) {
  341. while (test_and_set_bit(__AT_RESETTING, &adapter->flags))
  342. msleep(1);
  343. netdev->mtu = new_mtu;
  344. adapter->hw.max_frame_size = new_mtu;
  345. adapter->hw.rx_jumbo_th = (max_frame + 7) >> 3;
  346. atl1e_down(adapter);
  347. atl1e_up(adapter);
  348. clear_bit(__AT_RESETTING, &adapter->flags);
  349. }
  350. return 0;
  351. }
  352. /*
  353. * caller should hold mdio_lock
  354. */
  355. static int atl1e_mdio_read(struct net_device *netdev, int phy_id, int reg_num)
  356. {
  357. struct atl1e_adapter *adapter = netdev_priv(netdev);
  358. u16 result;
  359. atl1e_read_phy_reg(&adapter->hw, reg_num & MDIO_REG_ADDR_MASK, &result);
  360. return result;
  361. }
  362. static void atl1e_mdio_write(struct net_device *netdev, int phy_id,
  363. int reg_num, int val)
  364. {
  365. struct atl1e_adapter *adapter = netdev_priv(netdev);
  366. atl1e_write_phy_reg(&adapter->hw, reg_num & MDIO_REG_ADDR_MASK, val);
  367. }
  368. /*
  369. * atl1e_mii_ioctl -
  370. * @netdev:
  371. * @ifreq:
  372. * @cmd:
  373. */
  374. static int atl1e_mii_ioctl(struct net_device *netdev,
  375. struct ifreq *ifr, int cmd)
  376. {
  377. struct atl1e_adapter *adapter = netdev_priv(netdev);
  378. struct mii_ioctl_data *data = if_mii(ifr);
  379. unsigned long flags;
  380. int retval = 0;
  381. if (!netif_running(netdev))
  382. return -EINVAL;
  383. spin_lock_irqsave(&adapter->mdio_lock, flags);
  384. switch (cmd) {
  385. case SIOCGMIIPHY:
  386. data->phy_id = 0;
  387. break;
  388. case SIOCGMIIREG:
  389. if (atl1e_read_phy_reg(&adapter->hw, data->reg_num & 0x1F,
  390. &data->val_out)) {
  391. retval = -EIO;
  392. goto out;
  393. }
  394. break;
  395. case SIOCSMIIREG:
  396. if (data->reg_num & ~(0x1F)) {
  397. retval = -EFAULT;
  398. goto out;
  399. }
  400. netdev_dbg(adapter->netdev, "<atl1e_mii_ioctl> write %x %x\n",
  401. data->reg_num, data->val_in);
  402. if (atl1e_write_phy_reg(&adapter->hw,
  403. data->reg_num, data->val_in)) {
  404. retval = -EIO;
  405. goto out;
  406. }
  407. break;
  408. default:
  409. retval = -EOPNOTSUPP;
  410. break;
  411. }
  412. out:
  413. spin_unlock_irqrestore(&adapter->mdio_lock, flags);
  414. return retval;
  415. }
  416. /*
  417. * atl1e_ioctl -
  418. * @netdev:
  419. * @ifreq:
  420. * @cmd:
  421. */
  422. static int atl1e_ioctl(struct net_device *netdev, struct ifreq *ifr, int cmd)
  423. {
  424. switch (cmd) {
  425. case SIOCGMIIPHY:
  426. case SIOCGMIIREG:
  427. case SIOCSMIIREG:
  428. return atl1e_mii_ioctl(netdev, ifr, cmd);
  429. default:
  430. return -EOPNOTSUPP;
  431. }
  432. }
  433. static void atl1e_setup_pcicmd(struct pci_dev *pdev)
  434. {
  435. u16 cmd;
  436. pci_read_config_word(pdev, PCI_COMMAND, &cmd);
  437. cmd &= ~(PCI_COMMAND_INTX_DISABLE | PCI_COMMAND_IO);
  438. cmd |= (PCI_COMMAND_MEMORY | PCI_COMMAND_MASTER);
  439. pci_write_config_word(pdev, PCI_COMMAND, cmd);
  440. /*
  441. * some motherboards BIOS(PXE/EFI) driver may set PME
  442. * while they transfer control to OS (Windows/Linux)
  443. * so we should clear this bit before NIC work normally
  444. */
  445. pci_write_config_dword(pdev, REG_PM_CTRLSTAT, 0);
  446. msleep(1);
  447. }
  448. /*
  449. * atl1e_alloc_queues - Allocate memory for all rings
  450. * @adapter: board private structure to initialize
  451. *
  452. */
  453. static int __devinit atl1e_alloc_queues(struct atl1e_adapter *adapter)
  454. {
  455. return 0;
  456. }
  457. /*
  458. * atl1e_sw_init - Initialize general software structures (struct atl1e_adapter)
  459. * @adapter: board private structure to initialize
  460. *
  461. * atl1e_sw_init initializes the Adapter private data structure.
  462. * Fields are initialized based on PCI device information and
  463. * OS network device settings (MTU size).
  464. */
  465. static int __devinit atl1e_sw_init(struct atl1e_adapter *adapter)
  466. {
  467. struct atl1e_hw *hw = &adapter->hw;
  468. struct pci_dev *pdev = adapter->pdev;
  469. u32 phy_status_data = 0;
  470. adapter->wol = 0;
  471. adapter->link_speed = SPEED_0; /* hardware init */
  472. adapter->link_duplex = FULL_DUPLEX;
  473. adapter->num_rx_queues = 1;
  474. /* PCI config space info */
  475. hw->vendor_id = pdev->vendor;
  476. hw->device_id = pdev->device;
  477. hw->subsystem_vendor_id = pdev->subsystem_vendor;
  478. hw->subsystem_id = pdev->subsystem_device;
  479. hw->revision_id = pdev->revision;
  480. pci_read_config_word(pdev, PCI_COMMAND, &hw->pci_cmd_word);
  481. phy_status_data = AT_READ_REG(hw, REG_PHY_STATUS);
  482. /* nic type */
  483. if (hw->revision_id >= 0xF0) {
  484. hw->nic_type = athr_l2e_revB;
  485. } else {
  486. if (phy_status_data & PHY_STATUS_100M)
  487. hw->nic_type = athr_l1e;
  488. else
  489. hw->nic_type = athr_l2e_revA;
  490. }
  491. phy_status_data = AT_READ_REG(hw, REG_PHY_STATUS);
  492. if (phy_status_data & PHY_STATUS_EMI_CA)
  493. hw->emi_ca = true;
  494. else
  495. hw->emi_ca = false;
  496. hw->phy_configured = false;
  497. hw->preamble_len = 7;
  498. hw->max_frame_size = adapter->netdev->mtu;
  499. hw->rx_jumbo_th = (hw->max_frame_size + ETH_HLEN +
  500. VLAN_HLEN + ETH_FCS_LEN + 7) >> 3;
  501. hw->rrs_type = atl1e_rrs_disable;
  502. hw->indirect_tab = 0;
  503. hw->base_cpu = 0;
  504. /* need confirm */
  505. hw->ict = 50000; /* 100ms */
  506. hw->smb_timer = 200000; /* 200ms */
  507. hw->tpd_burst = 5;
  508. hw->rrd_thresh = 1;
  509. hw->tpd_thresh = adapter->tx_ring.count / 2;
  510. hw->rx_count_down = 4; /* 2us resolution */
  511. hw->tx_count_down = hw->imt * 4 / 3;
  512. hw->dmar_block = atl1e_dma_req_1024;
  513. hw->dmaw_block = atl1e_dma_req_1024;
  514. hw->dmar_dly_cnt = 15;
  515. hw->dmaw_dly_cnt = 4;
  516. if (atl1e_alloc_queues(adapter)) {
  517. netdev_err(adapter->netdev, "Unable to allocate memory for queues\n");
  518. return -ENOMEM;
  519. }
  520. atomic_set(&adapter->irq_sem, 1);
  521. spin_lock_init(&adapter->mdio_lock);
  522. spin_lock_init(&adapter->tx_lock);
  523. set_bit(__AT_DOWN, &adapter->flags);
  524. return 0;
  525. }
  526. /*
  527. * atl1e_clean_tx_ring - Free Tx-skb
  528. * @adapter: board private structure
  529. */
  530. static void atl1e_clean_tx_ring(struct atl1e_adapter *adapter)
  531. {
  532. struct atl1e_tx_ring *tx_ring = (struct atl1e_tx_ring *)
  533. &adapter->tx_ring;
  534. struct atl1e_tx_buffer *tx_buffer = NULL;
  535. struct pci_dev *pdev = adapter->pdev;
  536. u16 index, ring_count;
  537. if (tx_ring->desc == NULL || tx_ring->tx_buffer == NULL)
  538. return;
  539. ring_count = tx_ring->count;
  540. /* first unmmap dma */
  541. for (index = 0; index < ring_count; index++) {
  542. tx_buffer = &tx_ring->tx_buffer[index];
  543. if (tx_buffer->dma) {
  544. if (tx_buffer->flags & ATL1E_TX_PCIMAP_SINGLE)
  545. pci_unmap_single(pdev, tx_buffer->dma,
  546. tx_buffer->length, PCI_DMA_TODEVICE);
  547. else if (tx_buffer->flags & ATL1E_TX_PCIMAP_PAGE)
  548. pci_unmap_page(pdev, tx_buffer->dma,
  549. tx_buffer->length, PCI_DMA_TODEVICE);
  550. tx_buffer->dma = 0;
  551. }
  552. }
  553. /* second free skb */
  554. for (index = 0; index < ring_count; index++) {
  555. tx_buffer = &tx_ring->tx_buffer[index];
  556. if (tx_buffer->skb) {
  557. dev_kfree_skb_any(tx_buffer->skb);
  558. tx_buffer->skb = NULL;
  559. }
  560. }
  561. /* Zero out Tx-buffers */
  562. memset(tx_ring->desc, 0, sizeof(struct atl1e_tpd_desc) *
  563. ring_count);
  564. memset(tx_ring->tx_buffer, 0, sizeof(struct atl1e_tx_buffer) *
  565. ring_count);
  566. }
  567. /*
  568. * atl1e_clean_rx_ring - Free rx-reservation skbs
  569. * @adapter: board private structure
  570. */
  571. static void atl1e_clean_rx_ring(struct atl1e_adapter *adapter)
  572. {
  573. struct atl1e_rx_ring *rx_ring =
  574. (struct atl1e_rx_ring *)&adapter->rx_ring;
  575. struct atl1e_rx_page_desc *rx_page_desc = rx_ring->rx_page_desc;
  576. u16 i, j;
  577. if (adapter->ring_vir_addr == NULL)
  578. return;
  579. /* Zero out the descriptor ring */
  580. for (i = 0; i < adapter->num_rx_queues; i++) {
  581. for (j = 0; j < AT_PAGE_NUM_PER_QUEUE; j++) {
  582. if (rx_page_desc[i].rx_page[j].addr != NULL) {
  583. memset(rx_page_desc[i].rx_page[j].addr, 0,
  584. rx_ring->real_page_size);
  585. }
  586. }
  587. }
  588. }
  589. static void atl1e_cal_ring_size(struct atl1e_adapter *adapter, u32 *ring_size)
  590. {
  591. *ring_size = ((u32)(adapter->tx_ring.count *
  592. sizeof(struct atl1e_tpd_desc) + 7
  593. /* tx ring, qword align */
  594. + adapter->rx_ring.real_page_size * AT_PAGE_NUM_PER_QUEUE *
  595. adapter->num_rx_queues + 31
  596. /* rx ring, 32 bytes align */
  597. + (1 + AT_PAGE_NUM_PER_QUEUE * adapter->num_rx_queues) *
  598. sizeof(u32) + 3));
  599. /* tx, rx cmd, dword align */
  600. }
  601. static void atl1e_init_ring_resources(struct atl1e_adapter *adapter)
  602. {
  603. struct atl1e_tx_ring *tx_ring = NULL;
  604. struct atl1e_rx_ring *rx_ring = NULL;
  605. tx_ring = &adapter->tx_ring;
  606. rx_ring = &adapter->rx_ring;
  607. rx_ring->real_page_size = adapter->rx_ring.page_size
  608. + adapter->hw.max_frame_size
  609. + ETH_HLEN + VLAN_HLEN
  610. + ETH_FCS_LEN;
  611. rx_ring->real_page_size = roundup(rx_ring->real_page_size, 32);
  612. atl1e_cal_ring_size(adapter, &adapter->ring_size);
  613. adapter->ring_vir_addr = NULL;
  614. adapter->rx_ring.desc = NULL;
  615. rwlock_init(&adapter->tx_ring.tx_lock);
  616. }
  617. /*
  618. * Read / Write Ptr Initialize:
  619. */
  620. static void atl1e_init_ring_ptrs(struct atl1e_adapter *adapter)
  621. {
  622. struct atl1e_tx_ring *tx_ring = NULL;
  623. struct atl1e_rx_ring *rx_ring = NULL;
  624. struct atl1e_rx_page_desc *rx_page_desc = NULL;
  625. int i, j;
  626. tx_ring = &adapter->tx_ring;
  627. rx_ring = &adapter->rx_ring;
  628. rx_page_desc = rx_ring->rx_page_desc;
  629. tx_ring->next_to_use = 0;
  630. atomic_set(&tx_ring->next_to_clean, 0);
  631. for (i = 0; i < adapter->num_rx_queues; i++) {
  632. rx_page_desc[i].rx_using = 0;
  633. rx_page_desc[i].rx_nxseq = 0;
  634. for (j = 0; j < AT_PAGE_NUM_PER_QUEUE; j++) {
  635. *rx_page_desc[i].rx_page[j].write_offset_addr = 0;
  636. rx_page_desc[i].rx_page[j].read_offset = 0;
  637. }
  638. }
  639. }
  640. /*
  641. * atl1e_free_ring_resources - Free Tx / RX descriptor Resources
  642. * @adapter: board private structure
  643. *
  644. * Free all transmit software resources
  645. */
  646. static void atl1e_free_ring_resources(struct atl1e_adapter *adapter)
  647. {
  648. struct pci_dev *pdev = adapter->pdev;
  649. atl1e_clean_tx_ring(adapter);
  650. atl1e_clean_rx_ring(adapter);
  651. if (adapter->ring_vir_addr) {
  652. pci_free_consistent(pdev, adapter->ring_size,
  653. adapter->ring_vir_addr, adapter->ring_dma);
  654. adapter->ring_vir_addr = NULL;
  655. }
  656. if (adapter->tx_ring.tx_buffer) {
  657. kfree(adapter->tx_ring.tx_buffer);
  658. adapter->tx_ring.tx_buffer = NULL;
  659. }
  660. }
  661. /*
  662. * atl1e_setup_mem_resources - allocate Tx / RX descriptor resources
  663. * @adapter: board private structure
  664. *
  665. * Return 0 on success, negative on failure
  666. */
  667. static int atl1e_setup_ring_resources(struct atl1e_adapter *adapter)
  668. {
  669. struct pci_dev *pdev = adapter->pdev;
  670. struct atl1e_tx_ring *tx_ring;
  671. struct atl1e_rx_ring *rx_ring;
  672. struct atl1e_rx_page_desc *rx_page_desc;
  673. int size, i, j;
  674. u32 offset = 0;
  675. int err = 0;
  676. if (adapter->ring_vir_addr != NULL)
  677. return 0; /* alloced already */
  678. tx_ring = &adapter->tx_ring;
  679. rx_ring = &adapter->rx_ring;
  680. /* real ring DMA buffer */
  681. size = adapter->ring_size;
  682. adapter->ring_vir_addr = pci_alloc_consistent(pdev,
  683. adapter->ring_size, &adapter->ring_dma);
  684. if (adapter->ring_vir_addr == NULL) {
  685. netdev_err(adapter->netdev,
  686. "pci_alloc_consistent failed, size = D%d\n", size);
  687. return -ENOMEM;
  688. }
  689. memset(adapter->ring_vir_addr, 0, adapter->ring_size);
  690. rx_page_desc = rx_ring->rx_page_desc;
  691. /* Init TPD Ring */
  692. tx_ring->dma = roundup(adapter->ring_dma, 8);
  693. offset = tx_ring->dma - adapter->ring_dma;
  694. tx_ring->desc = (struct atl1e_tpd_desc *)
  695. (adapter->ring_vir_addr + offset);
  696. size = sizeof(struct atl1e_tx_buffer) * (tx_ring->count);
  697. tx_ring->tx_buffer = kzalloc(size, GFP_KERNEL);
  698. if (tx_ring->tx_buffer == NULL) {
  699. netdev_err(adapter->netdev, "kzalloc failed, size = D%d\n",
  700. size);
  701. err = -ENOMEM;
  702. goto failed;
  703. }
  704. /* Init RXF-Pages */
  705. offset += (sizeof(struct atl1e_tpd_desc) * tx_ring->count);
  706. offset = roundup(offset, 32);
  707. for (i = 0; i < adapter->num_rx_queues; i++) {
  708. for (j = 0; j < AT_PAGE_NUM_PER_QUEUE; j++) {
  709. rx_page_desc[i].rx_page[j].dma =
  710. adapter->ring_dma + offset;
  711. rx_page_desc[i].rx_page[j].addr =
  712. adapter->ring_vir_addr + offset;
  713. offset += rx_ring->real_page_size;
  714. }
  715. }
  716. /* Init CMB dma address */
  717. tx_ring->cmb_dma = adapter->ring_dma + offset;
  718. tx_ring->cmb = (u32 *)(adapter->ring_vir_addr + offset);
  719. offset += sizeof(u32);
  720. for (i = 0; i < adapter->num_rx_queues; i++) {
  721. for (j = 0; j < AT_PAGE_NUM_PER_QUEUE; j++) {
  722. rx_page_desc[i].rx_page[j].write_offset_dma =
  723. adapter->ring_dma + offset;
  724. rx_page_desc[i].rx_page[j].write_offset_addr =
  725. adapter->ring_vir_addr + offset;
  726. offset += sizeof(u32);
  727. }
  728. }
  729. if (unlikely(offset > adapter->ring_size)) {
  730. netdev_err(adapter->netdev, "offset(%d) > ring size(%d) !!\n",
  731. offset, adapter->ring_size);
  732. err = -1;
  733. goto failed;
  734. }
  735. return 0;
  736. failed:
  737. if (adapter->ring_vir_addr != NULL) {
  738. pci_free_consistent(pdev, adapter->ring_size,
  739. adapter->ring_vir_addr, adapter->ring_dma);
  740. adapter->ring_vir_addr = NULL;
  741. }
  742. return err;
  743. }
  744. static inline void atl1e_configure_des_ring(const struct atl1e_adapter *adapter)
  745. {
  746. struct atl1e_hw *hw = (struct atl1e_hw *)&adapter->hw;
  747. struct atl1e_rx_ring *rx_ring =
  748. (struct atl1e_rx_ring *)&adapter->rx_ring;
  749. struct atl1e_tx_ring *tx_ring =
  750. (struct atl1e_tx_ring *)&adapter->tx_ring;
  751. struct atl1e_rx_page_desc *rx_page_desc = NULL;
  752. int i, j;
  753. AT_WRITE_REG(hw, REG_DESC_BASE_ADDR_HI,
  754. (u32)((adapter->ring_dma & AT_DMA_HI_ADDR_MASK) >> 32));
  755. AT_WRITE_REG(hw, REG_TPD_BASE_ADDR_LO,
  756. (u32)((tx_ring->dma) & AT_DMA_LO_ADDR_MASK));
  757. AT_WRITE_REG(hw, REG_TPD_RING_SIZE, (u16)(tx_ring->count));
  758. AT_WRITE_REG(hw, REG_HOST_TX_CMB_LO,
  759. (u32)((tx_ring->cmb_dma) & AT_DMA_LO_ADDR_MASK));
  760. rx_page_desc = rx_ring->rx_page_desc;
  761. /* RXF Page Physical address / Page Length */
  762. for (i = 0; i < AT_MAX_RECEIVE_QUEUE; i++) {
  763. AT_WRITE_REG(hw, atl1e_rx_page_hi_addr_regs[i],
  764. (u32)((adapter->ring_dma &
  765. AT_DMA_HI_ADDR_MASK) >> 32));
  766. for (j = 0; j < AT_PAGE_NUM_PER_QUEUE; j++) {
  767. u32 page_phy_addr;
  768. u32 offset_phy_addr;
  769. page_phy_addr = rx_page_desc[i].rx_page[j].dma;
  770. offset_phy_addr =
  771. rx_page_desc[i].rx_page[j].write_offset_dma;
  772. AT_WRITE_REG(hw, atl1e_rx_page_lo_addr_regs[i][j],
  773. page_phy_addr & AT_DMA_LO_ADDR_MASK);
  774. AT_WRITE_REG(hw, atl1e_rx_page_write_offset_regs[i][j],
  775. offset_phy_addr & AT_DMA_LO_ADDR_MASK);
  776. AT_WRITE_REGB(hw, atl1e_rx_page_vld_regs[i][j], 1);
  777. }
  778. }
  779. /* Page Length */
  780. AT_WRITE_REG(hw, REG_HOST_RXFPAGE_SIZE, rx_ring->page_size);
  781. /* Load all of base address above */
  782. AT_WRITE_REG(hw, REG_LOAD_PTR, 1);
  783. }
  784. static inline void atl1e_configure_tx(struct atl1e_adapter *adapter)
  785. {
  786. struct atl1e_hw *hw = (struct atl1e_hw *)&adapter->hw;
  787. u32 dev_ctrl_data = 0;
  788. u32 max_pay_load = 0;
  789. u32 jumbo_thresh = 0;
  790. u32 extra_size = 0; /* Jumbo frame threshold in QWORD unit */
  791. /* configure TXQ param */
  792. if (hw->nic_type != athr_l2e_revB) {
  793. extra_size = ETH_HLEN + VLAN_HLEN + ETH_FCS_LEN;
  794. if (hw->max_frame_size <= 1500) {
  795. jumbo_thresh = hw->max_frame_size + extra_size;
  796. } else if (hw->max_frame_size < 6*1024) {
  797. jumbo_thresh =
  798. (hw->max_frame_size + extra_size) * 2 / 3;
  799. } else {
  800. jumbo_thresh = (hw->max_frame_size + extra_size) / 2;
  801. }
  802. AT_WRITE_REG(hw, REG_TX_EARLY_TH, (jumbo_thresh + 7) >> 3);
  803. }
  804. dev_ctrl_data = AT_READ_REG(hw, REG_DEVICE_CTRL);
  805. max_pay_load = ((dev_ctrl_data >> DEVICE_CTRL_MAX_PAYLOAD_SHIFT)) &
  806. DEVICE_CTRL_MAX_PAYLOAD_MASK;
  807. hw->dmaw_block = min_t(u32, max_pay_load, hw->dmaw_block);
  808. max_pay_load = ((dev_ctrl_data >> DEVICE_CTRL_MAX_RREQ_SZ_SHIFT)) &
  809. DEVICE_CTRL_MAX_RREQ_SZ_MASK;
  810. hw->dmar_block = min_t(u32, max_pay_load, hw->dmar_block);
  811. if (hw->nic_type != athr_l2e_revB)
  812. AT_WRITE_REGW(hw, REG_TXQ_CTRL + 2,
  813. atl1e_pay_load_size[hw->dmar_block]);
  814. /* enable TXQ */
  815. AT_WRITE_REGW(hw, REG_TXQ_CTRL,
  816. (((u16)hw->tpd_burst & TXQ_CTRL_NUM_TPD_BURST_MASK)
  817. << TXQ_CTRL_NUM_TPD_BURST_SHIFT)
  818. | TXQ_CTRL_ENH_MODE | TXQ_CTRL_EN);
  819. }
  820. static inline void atl1e_configure_rx(struct atl1e_adapter *adapter)
  821. {
  822. struct atl1e_hw *hw = (struct atl1e_hw *)&adapter->hw;
  823. u32 rxf_len = 0;
  824. u32 rxf_low = 0;
  825. u32 rxf_high = 0;
  826. u32 rxf_thresh_data = 0;
  827. u32 rxq_ctrl_data = 0;
  828. if (hw->nic_type != athr_l2e_revB) {
  829. AT_WRITE_REGW(hw, REG_RXQ_JMBOSZ_RRDTIM,
  830. (u16)((hw->rx_jumbo_th & RXQ_JMBOSZ_TH_MASK) <<
  831. RXQ_JMBOSZ_TH_SHIFT |
  832. (1 & RXQ_JMBO_LKAH_MASK) <<
  833. RXQ_JMBO_LKAH_SHIFT));
  834. rxf_len = AT_READ_REG(hw, REG_SRAM_RXF_LEN);
  835. rxf_high = rxf_len * 4 / 5;
  836. rxf_low = rxf_len / 5;
  837. rxf_thresh_data = ((rxf_high & RXQ_RXF_PAUSE_TH_HI_MASK)
  838. << RXQ_RXF_PAUSE_TH_HI_SHIFT) |
  839. ((rxf_low & RXQ_RXF_PAUSE_TH_LO_MASK)
  840. << RXQ_RXF_PAUSE_TH_LO_SHIFT);
  841. AT_WRITE_REG(hw, REG_RXQ_RXF_PAUSE_THRESH, rxf_thresh_data);
  842. }
  843. /* RRS */
  844. AT_WRITE_REG(hw, REG_IDT_TABLE, hw->indirect_tab);
  845. AT_WRITE_REG(hw, REG_BASE_CPU_NUMBER, hw->base_cpu);
  846. if (hw->rrs_type & atl1e_rrs_ipv4)
  847. rxq_ctrl_data |= RXQ_CTRL_HASH_TYPE_IPV4;
  848. if (hw->rrs_type & atl1e_rrs_ipv4_tcp)
  849. rxq_ctrl_data |= RXQ_CTRL_HASH_TYPE_IPV4_TCP;
  850. if (hw->rrs_type & atl1e_rrs_ipv6)
  851. rxq_ctrl_data |= RXQ_CTRL_HASH_TYPE_IPV6;
  852. if (hw->rrs_type & atl1e_rrs_ipv6_tcp)
  853. rxq_ctrl_data |= RXQ_CTRL_HASH_TYPE_IPV6_TCP;
  854. if (hw->rrs_type != atl1e_rrs_disable)
  855. rxq_ctrl_data |=
  856. (RXQ_CTRL_HASH_ENABLE | RXQ_CTRL_RSS_MODE_MQUESINT);
  857. rxq_ctrl_data |= RXQ_CTRL_IPV6_XSUM_VERIFY_EN | RXQ_CTRL_PBA_ALIGN_32 |
  858. RXQ_CTRL_CUT_THRU_EN | RXQ_CTRL_EN;
  859. AT_WRITE_REG(hw, REG_RXQ_CTRL, rxq_ctrl_data);
  860. }
  861. static inline void atl1e_configure_dma(struct atl1e_adapter *adapter)
  862. {
  863. struct atl1e_hw *hw = &adapter->hw;
  864. u32 dma_ctrl_data = 0;
  865. dma_ctrl_data = DMA_CTRL_RXCMB_EN;
  866. dma_ctrl_data |= (((u32)hw->dmar_block) & DMA_CTRL_DMAR_BURST_LEN_MASK)
  867. << DMA_CTRL_DMAR_BURST_LEN_SHIFT;
  868. dma_ctrl_data |= (((u32)hw->dmaw_block) & DMA_CTRL_DMAW_BURST_LEN_MASK)
  869. << DMA_CTRL_DMAW_BURST_LEN_SHIFT;
  870. dma_ctrl_data |= DMA_CTRL_DMAR_REQ_PRI | DMA_CTRL_DMAR_OUT_ORDER;
  871. dma_ctrl_data |= (((u32)hw->dmar_dly_cnt) & DMA_CTRL_DMAR_DLY_CNT_MASK)
  872. << DMA_CTRL_DMAR_DLY_CNT_SHIFT;
  873. dma_ctrl_data |= (((u32)hw->dmaw_dly_cnt) & DMA_CTRL_DMAW_DLY_CNT_MASK)
  874. << DMA_CTRL_DMAW_DLY_CNT_SHIFT;
  875. AT_WRITE_REG(hw, REG_DMA_CTRL, dma_ctrl_data);
  876. }
  877. static void atl1e_setup_mac_ctrl(struct atl1e_adapter *adapter)
  878. {
  879. u32 value;
  880. struct atl1e_hw *hw = &adapter->hw;
  881. struct net_device *netdev = adapter->netdev;
  882. /* Config MAC CTRL Register */
  883. value = MAC_CTRL_TX_EN |
  884. MAC_CTRL_RX_EN ;
  885. if (FULL_DUPLEX == adapter->link_duplex)
  886. value |= MAC_CTRL_DUPLX;
  887. value |= ((u32)((SPEED_1000 == adapter->link_speed) ?
  888. MAC_CTRL_SPEED_1000 : MAC_CTRL_SPEED_10_100) <<
  889. MAC_CTRL_SPEED_SHIFT);
  890. value |= (MAC_CTRL_TX_FLOW | MAC_CTRL_RX_FLOW);
  891. value |= (MAC_CTRL_ADD_CRC | MAC_CTRL_PAD);
  892. value |= (((u32)adapter->hw.preamble_len &
  893. MAC_CTRL_PRMLEN_MASK) << MAC_CTRL_PRMLEN_SHIFT);
  894. if (adapter->vlgrp)
  895. value |= MAC_CTRL_RMV_VLAN;
  896. value |= MAC_CTRL_BC_EN;
  897. if (netdev->flags & IFF_PROMISC)
  898. value |= MAC_CTRL_PROMIS_EN;
  899. if (netdev->flags & IFF_ALLMULTI)
  900. value |= MAC_CTRL_MC_ALL_EN;
  901. AT_WRITE_REG(hw, REG_MAC_CTRL, value);
  902. }
  903. /*
  904. * atl1e_configure - Configure Transmit&Receive Unit after Reset
  905. * @adapter: board private structure
  906. *
  907. * Configure the Tx /Rx unit of the MAC after a reset.
  908. */
  909. static int atl1e_configure(struct atl1e_adapter *adapter)
  910. {
  911. struct atl1e_hw *hw = &adapter->hw;
  912. u32 intr_status_data = 0;
  913. /* clear interrupt status */
  914. AT_WRITE_REG(hw, REG_ISR, ~0);
  915. /* 1. set MAC Address */
  916. atl1e_hw_set_mac_addr(hw);
  917. /* 2. Init the Multicast HASH table done by set_muti */
  918. /* 3. Clear any WOL status */
  919. AT_WRITE_REG(hw, REG_WOL_CTRL, 0);
  920. /* 4. Descripter Ring BaseMem/Length/Read ptr/Write ptr
  921. * TPD Ring/SMB/RXF0 Page CMBs, they use the same
  922. * High 32bits memory */
  923. atl1e_configure_des_ring(adapter);
  924. /* 5. set Interrupt Moderator Timer */
  925. AT_WRITE_REGW(hw, REG_IRQ_MODU_TIMER_INIT, hw->imt);
  926. AT_WRITE_REGW(hw, REG_IRQ_MODU_TIMER2_INIT, hw->imt);
  927. AT_WRITE_REG(hw, REG_MASTER_CTRL, MASTER_CTRL_LED_MODE |
  928. MASTER_CTRL_ITIMER_EN | MASTER_CTRL_ITIMER2_EN);
  929. /* 6. rx/tx threshold to trig interrupt */
  930. AT_WRITE_REGW(hw, REG_TRIG_RRD_THRESH, hw->rrd_thresh);
  931. AT_WRITE_REGW(hw, REG_TRIG_TPD_THRESH, hw->tpd_thresh);
  932. AT_WRITE_REGW(hw, REG_TRIG_RXTIMER, hw->rx_count_down);
  933. AT_WRITE_REGW(hw, REG_TRIG_TXTIMER, hw->tx_count_down);
  934. /* 7. set Interrupt Clear Timer */
  935. AT_WRITE_REGW(hw, REG_CMBDISDMA_TIMER, hw->ict);
  936. /* 8. set MTU */
  937. AT_WRITE_REG(hw, REG_MTU, hw->max_frame_size + ETH_HLEN +
  938. VLAN_HLEN + ETH_FCS_LEN);
  939. /* 9. config TXQ early tx threshold */
  940. atl1e_configure_tx(adapter);
  941. /* 10. config RXQ */
  942. atl1e_configure_rx(adapter);
  943. /* 11. config DMA Engine */
  944. atl1e_configure_dma(adapter);
  945. /* 12. smb timer to trig interrupt */
  946. AT_WRITE_REG(hw, REG_SMB_STAT_TIMER, hw->smb_timer);
  947. intr_status_data = AT_READ_REG(hw, REG_ISR);
  948. if (unlikely((intr_status_data & ISR_PHY_LINKDOWN) != 0)) {
  949. netdev_err(adapter->netdev,
  950. "atl1e_configure failed, PCIE phy link down\n");
  951. return -1;
  952. }
  953. AT_WRITE_REG(hw, REG_ISR, 0x7fffffff);
  954. return 0;
  955. }
  956. /*
  957. * atl1e_get_stats - Get System Network Statistics
  958. * @netdev: network interface device structure
  959. *
  960. * Returns the address of the device statistics structure.
  961. * The statistics are actually updated from the timer callback.
  962. */
  963. static struct net_device_stats *atl1e_get_stats(struct net_device *netdev)
  964. {
  965. struct atl1e_adapter *adapter = netdev_priv(netdev);
  966. struct atl1e_hw_stats *hw_stats = &adapter->hw_stats;
  967. struct net_device_stats *net_stats = &netdev->stats;
  968. net_stats->rx_packets = hw_stats->rx_ok;
  969. net_stats->tx_packets = hw_stats->tx_ok;
  970. net_stats->rx_bytes = hw_stats->rx_byte_cnt;
  971. net_stats->tx_bytes = hw_stats->tx_byte_cnt;
  972. net_stats->multicast = hw_stats->rx_mcast;
  973. net_stats->collisions = hw_stats->tx_1_col +
  974. hw_stats->tx_2_col * 2 +
  975. hw_stats->tx_late_col + hw_stats->tx_abort_col;
  976. net_stats->rx_errors = hw_stats->rx_frag + hw_stats->rx_fcs_err +
  977. hw_stats->rx_len_err + hw_stats->rx_sz_ov +
  978. hw_stats->rx_rrd_ov + hw_stats->rx_align_err;
  979. net_stats->rx_fifo_errors = hw_stats->rx_rxf_ov;
  980. net_stats->rx_length_errors = hw_stats->rx_len_err;
  981. net_stats->rx_crc_errors = hw_stats->rx_fcs_err;
  982. net_stats->rx_frame_errors = hw_stats->rx_align_err;
  983. net_stats->rx_over_errors = hw_stats->rx_rrd_ov + hw_stats->rx_rxf_ov;
  984. net_stats->rx_missed_errors = hw_stats->rx_rrd_ov + hw_stats->rx_rxf_ov;
  985. net_stats->tx_errors = hw_stats->tx_late_col + hw_stats->tx_abort_col +
  986. hw_stats->tx_underrun + hw_stats->tx_trunc;
  987. net_stats->tx_fifo_errors = hw_stats->tx_underrun;
  988. net_stats->tx_aborted_errors = hw_stats->tx_abort_col;
  989. net_stats->tx_window_errors = hw_stats->tx_late_col;
  990. return net_stats;
  991. }
  992. static void atl1e_update_hw_stats(struct atl1e_adapter *adapter)
  993. {
  994. u16 hw_reg_addr = 0;
  995. unsigned long *stats_item = NULL;
  996. /* update rx status */
  997. hw_reg_addr = REG_MAC_RX_STATUS_BIN;
  998. stats_item = &adapter->hw_stats.rx_ok;
  999. while (hw_reg_addr <= REG_MAC_RX_STATUS_END) {
  1000. *stats_item += AT_READ_REG(&adapter->hw, hw_reg_addr);
  1001. stats_item++;
  1002. hw_reg_addr += 4;
  1003. }
  1004. /* update tx status */
  1005. hw_reg_addr = REG_MAC_TX_STATUS_BIN;
  1006. stats_item = &adapter->hw_stats.tx_ok;
  1007. while (hw_reg_addr <= REG_MAC_TX_STATUS_END) {
  1008. *stats_item += AT_READ_REG(&adapter->hw, hw_reg_addr);
  1009. stats_item++;
  1010. hw_reg_addr += 4;
  1011. }
  1012. }
  1013. static inline void atl1e_clear_phy_int(struct atl1e_adapter *adapter)
  1014. {
  1015. u16 phy_data;
  1016. spin_lock(&adapter->mdio_lock);
  1017. atl1e_read_phy_reg(&adapter->hw, MII_INT_STATUS, &phy_data);
  1018. spin_unlock(&adapter->mdio_lock);
  1019. }
  1020. static bool atl1e_clean_tx_irq(struct atl1e_adapter *adapter)
  1021. {
  1022. struct atl1e_tx_ring *tx_ring = (struct atl1e_tx_ring *)
  1023. &adapter->tx_ring;
  1024. struct atl1e_tx_buffer *tx_buffer = NULL;
  1025. u16 hw_next_to_clean = AT_READ_REGW(&adapter->hw, REG_TPD_CONS_IDX);
  1026. u16 next_to_clean = atomic_read(&tx_ring->next_to_clean);
  1027. while (next_to_clean != hw_next_to_clean) {
  1028. tx_buffer = &tx_ring->tx_buffer[next_to_clean];
  1029. if (tx_buffer->dma) {
  1030. if (tx_buffer->flags & ATL1E_TX_PCIMAP_SINGLE)
  1031. pci_unmap_single(adapter->pdev, tx_buffer->dma,
  1032. tx_buffer->length, PCI_DMA_TODEVICE);
  1033. else if (tx_buffer->flags & ATL1E_TX_PCIMAP_PAGE)
  1034. pci_unmap_page(adapter->pdev, tx_buffer->dma,
  1035. tx_buffer->length, PCI_DMA_TODEVICE);
  1036. tx_buffer->dma = 0;
  1037. }
  1038. if (tx_buffer->skb) {
  1039. dev_kfree_skb_irq(tx_buffer->skb);
  1040. tx_buffer->skb = NULL;
  1041. }
  1042. if (++next_to_clean == tx_ring->count)
  1043. next_to_clean = 0;
  1044. }
  1045. atomic_set(&tx_ring->next_to_clean, next_to_clean);
  1046. if (netif_queue_stopped(adapter->netdev) &&
  1047. netif_carrier_ok(adapter->netdev)) {
  1048. netif_wake_queue(adapter->netdev);
  1049. }
  1050. return true;
  1051. }
  1052. /*
  1053. * atl1e_intr - Interrupt Handler
  1054. * @irq: interrupt number
  1055. * @data: pointer to a network interface device structure
  1056. * @pt_regs: CPU registers structure
  1057. */
  1058. static irqreturn_t atl1e_intr(int irq, void *data)
  1059. {
  1060. struct net_device *netdev = data;
  1061. struct atl1e_adapter *adapter = netdev_priv(netdev);
  1062. struct atl1e_hw *hw = &adapter->hw;
  1063. int max_ints = AT_MAX_INT_WORK;
  1064. int handled = IRQ_NONE;
  1065. u32 status;
  1066. do {
  1067. status = AT_READ_REG(hw, REG_ISR);
  1068. if ((status & IMR_NORMAL_MASK) == 0 ||
  1069. (status & ISR_DIS_INT) != 0) {
  1070. if (max_ints != AT_MAX_INT_WORK)
  1071. handled = IRQ_HANDLED;
  1072. break;
  1073. }
  1074. /* link event */
  1075. if (status & ISR_GPHY)
  1076. atl1e_clear_phy_int(adapter);
  1077. /* Ack ISR */
  1078. AT_WRITE_REG(hw, REG_ISR, status | ISR_DIS_INT);
  1079. handled = IRQ_HANDLED;
  1080. /* check if PCIE PHY Link down */
  1081. if (status & ISR_PHY_LINKDOWN) {
  1082. netdev_err(adapter->netdev,
  1083. "pcie phy linkdown %x\n", status);
  1084. if (netif_running(adapter->netdev)) {
  1085. /* reset MAC */
  1086. atl1e_irq_reset(adapter);
  1087. schedule_work(&adapter->reset_task);
  1088. break;
  1089. }
  1090. }
  1091. /* check if DMA read/write error */
  1092. if (status & (ISR_DMAR_TO_RST | ISR_DMAW_TO_RST)) {
  1093. netdev_err(adapter->netdev,
  1094. "PCIE DMA RW error (status = 0x%x)\n",
  1095. status);
  1096. atl1e_irq_reset(adapter);
  1097. schedule_work(&adapter->reset_task);
  1098. break;
  1099. }
  1100. if (status & ISR_SMB)
  1101. atl1e_update_hw_stats(adapter);
  1102. /* link event */
  1103. if (status & (ISR_GPHY | ISR_MANUAL)) {
  1104. netdev->stats.tx_carrier_errors++;
  1105. atl1e_link_chg_event(adapter);
  1106. break;
  1107. }
  1108. /* transmit event */
  1109. if (status & ISR_TX_EVENT)
  1110. atl1e_clean_tx_irq(adapter);
  1111. if (status & ISR_RX_EVENT) {
  1112. /*
  1113. * disable rx interrupts, without
  1114. * the synchronize_irq bit
  1115. */
  1116. AT_WRITE_REG(hw, REG_IMR,
  1117. IMR_NORMAL_MASK & ~ISR_RX_EVENT);
  1118. AT_WRITE_FLUSH(hw);
  1119. if (likely(napi_schedule_prep(
  1120. &adapter->napi)))
  1121. __napi_schedule(&adapter->napi);
  1122. }
  1123. } while (--max_ints > 0);
  1124. /* re-enable Interrupt*/
  1125. AT_WRITE_REG(&adapter->hw, REG_ISR, 0);
  1126. return handled;
  1127. }
  1128. static inline void atl1e_rx_checksum(struct atl1e_adapter *adapter,
  1129. struct sk_buff *skb, struct atl1e_recv_ret_status *prrs)
  1130. {
  1131. u8 *packet = (u8 *)(prrs + 1);
  1132. struct iphdr *iph;
  1133. u16 head_len = ETH_HLEN;
  1134. u16 pkt_flags;
  1135. u16 err_flags;
  1136. skb_checksum_none_assert(skb);
  1137. pkt_flags = prrs->pkt_flag;
  1138. err_flags = prrs->err_flag;
  1139. if (((pkt_flags & RRS_IS_IPV4) || (pkt_flags & RRS_IS_IPV6)) &&
  1140. ((pkt_flags & RRS_IS_TCP) || (pkt_flags & RRS_IS_UDP))) {
  1141. if (pkt_flags & RRS_IS_IPV4) {
  1142. if (pkt_flags & RRS_IS_802_3)
  1143. head_len += 8;
  1144. iph = (struct iphdr *) (packet + head_len);
  1145. if (iph->frag_off != 0 && !(pkt_flags & RRS_IS_IP_DF))
  1146. goto hw_xsum;
  1147. }
  1148. if (!(err_flags & (RRS_ERR_IP_CSUM | RRS_ERR_L4_CSUM))) {
  1149. skb->ip_summed = CHECKSUM_UNNECESSARY;
  1150. return;
  1151. }
  1152. }
  1153. hw_xsum :
  1154. return;
  1155. }
  1156. static struct atl1e_rx_page *atl1e_get_rx_page(struct atl1e_adapter *adapter,
  1157. u8 que)
  1158. {
  1159. struct atl1e_rx_page_desc *rx_page_desc =
  1160. (struct atl1e_rx_page_desc *) adapter->rx_ring.rx_page_desc;
  1161. u8 rx_using = rx_page_desc[que].rx_using;
  1162. return (struct atl1e_rx_page *)&(rx_page_desc[que].rx_page[rx_using]);
  1163. }
  1164. static void atl1e_clean_rx_irq(struct atl1e_adapter *adapter, u8 que,
  1165. int *work_done, int work_to_do)
  1166. {
  1167. struct net_device *netdev = adapter->netdev;
  1168. struct atl1e_rx_ring *rx_ring = (struct atl1e_rx_ring *)
  1169. &adapter->rx_ring;
  1170. struct atl1e_rx_page_desc *rx_page_desc =
  1171. (struct atl1e_rx_page_desc *) rx_ring->rx_page_desc;
  1172. struct sk_buff *skb = NULL;
  1173. struct atl1e_rx_page *rx_page = atl1e_get_rx_page(adapter, que);
  1174. u32 packet_size, write_offset;
  1175. struct atl1e_recv_ret_status *prrs;
  1176. write_offset = *(rx_page->write_offset_addr);
  1177. if (likely(rx_page->read_offset < write_offset)) {
  1178. do {
  1179. if (*work_done >= work_to_do)
  1180. break;
  1181. (*work_done)++;
  1182. /* get new packet's rrs */
  1183. prrs = (struct atl1e_recv_ret_status *) (rx_page->addr +
  1184. rx_page->read_offset);
  1185. /* check sequence number */
  1186. if (prrs->seq_num != rx_page_desc[que].rx_nxseq) {
  1187. netdev_err(netdev,
  1188. "rx sequence number error (rx=%d) (expect=%d)\n",
  1189. prrs->seq_num,
  1190. rx_page_desc[que].rx_nxseq);
  1191. rx_page_desc[que].rx_nxseq++;
  1192. /* just for debug use */
  1193. AT_WRITE_REG(&adapter->hw, REG_DEBUG_DATA0,
  1194. (((u32)prrs->seq_num) << 16) |
  1195. rx_page_desc[que].rx_nxseq);
  1196. goto fatal_err;
  1197. }
  1198. rx_page_desc[que].rx_nxseq++;
  1199. /* error packet */
  1200. if (prrs->pkt_flag & RRS_IS_ERR_FRAME) {
  1201. if (prrs->err_flag & (RRS_ERR_BAD_CRC |
  1202. RRS_ERR_DRIBBLE | RRS_ERR_CODE |
  1203. RRS_ERR_TRUNC)) {
  1204. /* hardware error, discard this packet*/
  1205. netdev_err(netdev,
  1206. "rx packet desc error %x\n",
  1207. *((u32 *)prrs + 1));
  1208. goto skip_pkt;
  1209. }
  1210. }
  1211. packet_size = ((prrs->word1 >> RRS_PKT_SIZE_SHIFT) &
  1212. RRS_PKT_SIZE_MASK) - 4; /* CRC */
  1213. skb = netdev_alloc_skb_ip_align(netdev, packet_size);
  1214. if (skb == NULL) {
  1215. netdev_warn(netdev,
  1216. "Memory squeeze, deferring packet\n");
  1217. goto skip_pkt;
  1218. }
  1219. memcpy(skb->data, (u8 *)(prrs + 1), packet_size);
  1220. skb_put(skb, packet_size);
  1221. skb->protocol = eth_type_trans(skb, netdev);
  1222. atl1e_rx_checksum(adapter, skb, prrs);
  1223. if (unlikely(adapter->vlgrp &&
  1224. (prrs->pkt_flag & RRS_IS_VLAN_TAG))) {
  1225. u16 vlan_tag = (prrs->vtag >> 4) |
  1226. ((prrs->vtag & 7) << 13) |
  1227. ((prrs->vtag & 8) << 9);
  1228. netdev_dbg(netdev,
  1229. "RXD VLAN TAG<RRD>=0x%04x\n",
  1230. prrs->vtag);
  1231. vlan_hwaccel_receive_skb(skb, adapter->vlgrp,
  1232. vlan_tag);
  1233. } else {
  1234. netif_receive_skb(skb);
  1235. }
  1236. skip_pkt:
  1237. /* skip current packet whether it's ok or not. */
  1238. rx_page->read_offset +=
  1239. (((u32)((prrs->word1 >> RRS_PKT_SIZE_SHIFT) &
  1240. RRS_PKT_SIZE_MASK) +
  1241. sizeof(struct atl1e_recv_ret_status) + 31) &
  1242. 0xFFFFFFE0);
  1243. if (rx_page->read_offset >= rx_ring->page_size) {
  1244. /* mark this page clean */
  1245. u16 reg_addr;
  1246. u8 rx_using;
  1247. rx_page->read_offset =
  1248. *(rx_page->write_offset_addr) = 0;
  1249. rx_using = rx_page_desc[que].rx_using;
  1250. reg_addr =
  1251. atl1e_rx_page_vld_regs[que][rx_using];
  1252. AT_WRITE_REGB(&adapter->hw, reg_addr, 1);
  1253. rx_page_desc[que].rx_using ^= 1;
  1254. rx_page = atl1e_get_rx_page(adapter, que);
  1255. }
  1256. write_offset = *(rx_page->write_offset_addr);
  1257. } while (rx_page->read_offset < write_offset);
  1258. }
  1259. return;
  1260. fatal_err:
  1261. if (!test_bit(__AT_DOWN, &adapter->flags))
  1262. schedule_work(&adapter->reset_task);
  1263. }
  1264. /*
  1265. * atl1e_clean - NAPI Rx polling callback
  1266. * @adapter: board private structure
  1267. */
  1268. static int atl1e_clean(struct napi_struct *napi, int budget)
  1269. {
  1270. struct atl1e_adapter *adapter =
  1271. container_of(napi, struct atl1e_adapter, napi);
  1272. u32 imr_data;
  1273. int work_done = 0;
  1274. /* Keep link state information with original netdev */
  1275. if (!netif_carrier_ok(adapter->netdev))
  1276. goto quit_polling;
  1277. atl1e_clean_rx_irq(adapter, 0, &work_done, budget);
  1278. /* If no Tx and not enough Rx work done, exit the polling mode */
  1279. if (work_done < budget) {
  1280. quit_polling:
  1281. napi_complete(napi);
  1282. imr_data = AT_READ_REG(&adapter->hw, REG_IMR);
  1283. AT_WRITE_REG(&adapter->hw, REG_IMR, imr_data | ISR_RX_EVENT);
  1284. /* test debug */
  1285. if (test_bit(__AT_DOWN, &adapter->flags)) {
  1286. atomic_dec(&adapter->irq_sem);
  1287. netdev_err(adapter->netdev,
  1288. "atl1e_clean is called when AT_DOWN\n");
  1289. }
  1290. /* reenable RX intr */
  1291. /*atl1e_irq_enable(adapter); */
  1292. }
  1293. return work_done;
  1294. }
  1295. #ifdef CONFIG_NET_POLL_CONTROLLER
  1296. /*
  1297. * Polling 'interrupt' - used by things like netconsole to send skbs
  1298. * without having to re-enable interrupts. It's not called while
  1299. * the interrupt routine is executing.
  1300. */
  1301. static void atl1e_netpoll(struct net_device *netdev)
  1302. {
  1303. struct atl1e_adapter *adapter = netdev_priv(netdev);
  1304. disable_irq(adapter->pdev->irq);
  1305. atl1e_intr(adapter->pdev->irq, netdev);
  1306. enable_irq(adapter->pdev->irq);
  1307. }
  1308. #endif
  1309. static inline u16 atl1e_tpd_avail(struct atl1e_adapter *adapter)
  1310. {
  1311. struct atl1e_tx_ring *tx_ring = &adapter->tx_ring;
  1312. u16 next_to_use = 0;
  1313. u16 next_to_clean = 0;
  1314. next_to_clean = atomic_read(&tx_ring->next_to_clean);
  1315. next_to_use = tx_ring->next_to_use;
  1316. return (u16)(next_to_clean > next_to_use) ?
  1317. (next_to_clean - next_to_use - 1) :
  1318. (tx_ring->count + next_to_clean - next_to_use - 1);
  1319. }
  1320. /*
  1321. * get next usable tpd
  1322. * Note: should call atl1e_tdp_avail to make sure
  1323. * there is enough tpd to use
  1324. */
  1325. static struct atl1e_tpd_desc *atl1e_get_tpd(struct atl1e_adapter *adapter)
  1326. {
  1327. struct atl1e_tx_ring *tx_ring = &adapter->tx_ring;
  1328. u16 next_to_use = 0;
  1329. next_to_use = tx_ring->next_to_use;
  1330. if (++tx_ring->next_to_use == tx_ring->count)
  1331. tx_ring->next_to_use = 0;
  1332. memset(&tx_ring->desc[next_to_use], 0, sizeof(struct atl1e_tpd_desc));
  1333. return (struct atl1e_tpd_desc *)&tx_ring->desc[next_to_use];
  1334. }
  1335. static struct atl1e_tx_buffer *
  1336. atl1e_get_tx_buffer(struct atl1e_adapter *adapter, struct atl1e_tpd_desc *tpd)
  1337. {
  1338. struct atl1e_tx_ring *tx_ring = &adapter->tx_ring;
  1339. return &tx_ring->tx_buffer[tpd - tx_ring->desc];
  1340. }
  1341. /* Calculate the transmit packet descript needed*/
  1342. static u16 atl1e_cal_tdp_req(const struct sk_buff *skb)
  1343. {
  1344. int i = 0;
  1345. u16 tpd_req = 1;
  1346. u16 fg_size = 0;
  1347. u16 proto_hdr_len = 0;
  1348. for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
  1349. fg_size = skb_shinfo(skb)->frags[i].size;
  1350. tpd_req += ((fg_size + MAX_TX_BUF_LEN - 1) >> MAX_TX_BUF_SHIFT);
  1351. }
  1352. if (skb_is_gso(skb)) {
  1353. if (skb->protocol == htons(ETH_P_IP) ||
  1354. (skb_shinfo(skb)->gso_type == SKB_GSO_TCPV6)) {
  1355. proto_hdr_len = skb_transport_offset(skb) +
  1356. tcp_hdrlen(skb);
  1357. if (proto_hdr_len < skb_headlen(skb)) {
  1358. tpd_req += ((skb_headlen(skb) - proto_hdr_len +
  1359. MAX_TX_BUF_LEN - 1) >>
  1360. MAX_TX_BUF_SHIFT);
  1361. }
  1362. }
  1363. }
  1364. return tpd_req;
  1365. }
  1366. static int atl1e_tso_csum(struct atl1e_adapter *adapter,
  1367. struct sk_buff *skb, struct atl1e_tpd_desc *tpd)
  1368. {
  1369. u8 hdr_len;
  1370. u32 real_len;
  1371. unsigned short offload_type;
  1372. int err;
  1373. if (skb_is_gso(skb)) {
  1374. if (skb_header_cloned(skb)) {
  1375. err = pskb_expand_head(skb, 0, 0, GFP_ATOMIC);
  1376. if (unlikely(err))
  1377. return -1;
  1378. }
  1379. offload_type = skb_shinfo(skb)->gso_type;
  1380. if (offload_type & SKB_GSO_TCPV4) {
  1381. real_len = (((unsigned char *)ip_hdr(skb) - skb->data)
  1382. + ntohs(ip_hdr(skb)->tot_len));
  1383. if (real_len < skb->len)
  1384. pskb_trim(skb, real_len);
  1385. hdr_len = (skb_transport_offset(skb) + tcp_hdrlen(skb));
  1386. if (unlikely(skb->len == hdr_len)) {
  1387. /* only xsum need */
  1388. netdev_warn(adapter->netdev,
  1389. "IPV4 tso with zero data??\n");
  1390. goto check_sum;
  1391. } else {
  1392. ip_hdr(skb)->check = 0;
  1393. ip_hdr(skb)->tot_len = 0;
  1394. tcp_hdr(skb)->check = ~csum_tcpudp_magic(
  1395. ip_hdr(skb)->saddr,
  1396. ip_hdr(skb)->daddr,
  1397. 0, IPPROTO_TCP, 0);
  1398. tpd->word3 |= (ip_hdr(skb)->ihl &
  1399. TDP_V4_IPHL_MASK) <<
  1400. TPD_V4_IPHL_SHIFT;
  1401. tpd->word3 |= ((tcp_hdrlen(skb) >> 2) &
  1402. TPD_TCPHDRLEN_MASK) <<
  1403. TPD_TCPHDRLEN_SHIFT;
  1404. tpd->word3 |= ((skb_shinfo(skb)->gso_size) &
  1405. TPD_MSS_MASK) << TPD_MSS_SHIFT;
  1406. tpd->word3 |= 1 << TPD_SEGMENT_EN_SHIFT;
  1407. }
  1408. return 0;
  1409. }
  1410. }
  1411. check_sum:
  1412. if (likely(skb->ip_summed == CHECKSUM_PARTIAL)) {
  1413. u8 css, cso;
  1414. cso = skb_checksum_start_offset(skb);
  1415. if (unlikely(cso & 0x1)) {
  1416. netdev_err(adapter->netdev,
  1417. "payload offset should not ant event number\n");
  1418. return -1;
  1419. } else {
  1420. css = cso + skb->csum_offset;
  1421. tpd->word3 |= (cso & TPD_PLOADOFFSET_MASK) <<
  1422. TPD_PLOADOFFSET_SHIFT;
  1423. tpd->word3 |= (css & TPD_CCSUMOFFSET_MASK) <<
  1424. TPD_CCSUMOFFSET_SHIFT;
  1425. tpd->word3 |= 1 << TPD_CC_SEGMENT_EN_SHIFT;
  1426. }
  1427. }
  1428. return 0;
  1429. }
  1430. static void atl1e_tx_map(struct atl1e_adapter *adapter,
  1431. struct sk_buff *skb, struct atl1e_tpd_desc *tpd)
  1432. {
  1433. struct atl1e_tpd_desc *use_tpd = NULL;
  1434. struct atl1e_tx_buffer *tx_buffer = NULL;
  1435. u16 buf_len = skb_headlen(skb);
  1436. u16 map_len = 0;
  1437. u16 mapped_len = 0;
  1438. u16 hdr_len = 0;
  1439. u16 nr_frags;
  1440. u16 f;
  1441. int segment;
  1442. nr_frags = skb_shinfo(skb)->nr_frags;
  1443. segment = (tpd->word3 >> TPD_SEGMENT_EN_SHIFT) & TPD_SEGMENT_EN_MASK;
  1444. if (segment) {
  1445. /* TSO */
  1446. map_len = hdr_len = skb_transport_offset(skb) + tcp_hdrlen(skb);
  1447. use_tpd = tpd;
  1448. tx_buffer = atl1e_get_tx_buffer(adapter, use_tpd);
  1449. tx_buffer->length = map_len;
  1450. tx_buffer->dma = pci_map_single(adapter->pdev,
  1451. skb->data, hdr_len, PCI_DMA_TODEVICE);
  1452. ATL1E_SET_PCIMAP_TYPE(tx_buffer, ATL1E_TX_PCIMAP_SINGLE);
  1453. mapped_len += map_len;
  1454. use_tpd->buffer_addr = cpu_to_le64(tx_buffer->dma);
  1455. use_tpd->word2 = (use_tpd->word2 & (~TPD_BUFLEN_MASK)) |
  1456. ((cpu_to_le32(tx_buffer->length) &
  1457. TPD_BUFLEN_MASK) << TPD_BUFLEN_SHIFT);
  1458. }
  1459. while (mapped_len < buf_len) {
  1460. /* mapped_len == 0, means we should use the first tpd,
  1461. which is given by caller */
  1462. if (mapped_len == 0) {
  1463. use_tpd = tpd;
  1464. } else {
  1465. use_tpd = atl1e_get_tpd(adapter);
  1466. memcpy(use_tpd, tpd, sizeof(struct atl1e_tpd_desc));
  1467. }
  1468. tx_buffer = atl1e_get_tx_buffer(adapter, use_tpd);
  1469. tx_buffer->skb = NULL;
  1470. tx_buffer->length = map_len =
  1471. ((buf_len - mapped_len) >= MAX_TX_BUF_LEN) ?
  1472. MAX_TX_BUF_LEN : (buf_len - mapped_len);
  1473. tx_buffer->dma =
  1474. pci_map_single(adapter->pdev, skb->data + mapped_len,
  1475. map_len, PCI_DMA_TODEVICE);
  1476. ATL1E_SET_PCIMAP_TYPE(tx_buffer, ATL1E_TX_PCIMAP_SINGLE);
  1477. mapped_len += map_len;
  1478. use_tpd->buffer_addr = cpu_to_le64(tx_buffer->dma);
  1479. use_tpd->word2 = (use_tpd->word2 & (~TPD_BUFLEN_MASK)) |
  1480. ((cpu_to_le32(tx_buffer->length) &
  1481. TPD_BUFLEN_MASK) << TPD_BUFLEN_SHIFT);
  1482. }
  1483. for (f = 0; f < nr_frags; f++) {
  1484. struct skb_frag_struct *frag;
  1485. u16 i;
  1486. u16 seg_num;
  1487. frag = &skb_shinfo(skb)->frags[f];
  1488. buf_len = frag->size;
  1489. seg_num = (buf_len + MAX_TX_BUF_LEN - 1) / MAX_TX_BUF_LEN;
  1490. for (i = 0; i < seg_num; i++) {
  1491. use_tpd = atl1e_get_tpd(adapter);
  1492. memcpy(use_tpd, tpd, sizeof(struct atl1e_tpd_desc));
  1493. tx_buffer = atl1e_get_tx_buffer(adapter, use_tpd);
  1494. BUG_ON(tx_buffer->skb);
  1495. tx_buffer->skb = NULL;
  1496. tx_buffer->length =
  1497. (buf_len > MAX_TX_BUF_LEN) ?
  1498. MAX_TX_BUF_LEN : buf_len;
  1499. buf_len -= tx_buffer->length;
  1500. tx_buffer->dma =
  1501. pci_map_page(adapter->pdev, frag->page,
  1502. frag->page_offset +
  1503. (i * MAX_TX_BUF_LEN),
  1504. tx_buffer->length,
  1505. PCI_DMA_TODEVICE);
  1506. ATL1E_SET_PCIMAP_TYPE(tx_buffer, ATL1E_TX_PCIMAP_PAGE);
  1507. use_tpd->buffer_addr = cpu_to_le64(tx_buffer->dma);
  1508. use_tpd->word2 = (use_tpd->word2 & (~TPD_BUFLEN_MASK)) |
  1509. ((cpu_to_le32(tx_buffer->length) &
  1510. TPD_BUFLEN_MASK) << TPD_BUFLEN_SHIFT);
  1511. }
  1512. }
  1513. if ((tpd->word3 >> TPD_SEGMENT_EN_SHIFT) & TPD_SEGMENT_EN_MASK)
  1514. /* note this one is a tcp header */
  1515. tpd->word3 |= 1 << TPD_HDRFLAG_SHIFT;
  1516. /* The last tpd */
  1517. use_tpd->word3 |= 1 << TPD_EOP_SHIFT;
  1518. /* The last buffer info contain the skb address,
  1519. so it will be free after unmap */
  1520. tx_buffer->skb = skb;
  1521. }
  1522. static void atl1e_tx_queue(struct atl1e_adapter *adapter, u16 count,
  1523. struct atl1e_tpd_desc *tpd)
  1524. {
  1525. struct atl1e_tx_ring *tx_ring = &adapter->tx_ring;
  1526. /* Force memory writes to complete before letting h/w
  1527. * know there are new descriptors to fetch. (Only
  1528. * applicable for weak-ordered memory model archs,
  1529. * such as IA-64). */
  1530. wmb();
  1531. AT_WRITE_REG(&adapter->hw, REG_MB_TPD_PROD_IDX, tx_ring->next_to_use);
  1532. }
  1533. static netdev_tx_t atl1e_xmit_frame(struct sk_buff *skb,
  1534. struct net_device *netdev)
  1535. {
  1536. struct atl1e_adapter *adapter = netdev_priv(netdev);
  1537. unsigned long flags;
  1538. u16 tpd_req = 1;
  1539. struct atl1e_tpd_desc *tpd;
  1540. if (test_bit(__AT_DOWN, &adapter->flags)) {
  1541. dev_kfree_skb_any(skb);
  1542. return NETDEV_TX_OK;
  1543. }
  1544. if (unlikely(skb->len <= 0)) {
  1545. dev_kfree_skb_any(skb);
  1546. return NETDEV_TX_OK;
  1547. }
  1548. tpd_req = atl1e_cal_tdp_req(skb);
  1549. if (!spin_trylock_irqsave(&adapter->tx_lock, flags))
  1550. return NETDEV_TX_LOCKED;
  1551. if (atl1e_tpd_avail(adapter) < tpd_req) {
  1552. /* no enough descriptor, just stop queue */
  1553. netif_stop_queue(netdev);
  1554. spin_unlock_irqrestore(&adapter->tx_lock, flags);
  1555. return NETDEV_TX_BUSY;
  1556. }
  1557. tpd = atl1e_get_tpd(adapter);
  1558. if (unlikely(vlan_tx_tag_present(skb))) {
  1559. u16 vlan_tag = vlan_tx_tag_get(skb);
  1560. u16 atl1e_vlan_tag;
  1561. tpd->word3 |= 1 << TPD_INS_VL_TAG_SHIFT;
  1562. AT_VLAN_TAG_TO_TPD_TAG(vlan_tag, atl1e_vlan_tag);
  1563. tpd->word2 |= (atl1e_vlan_tag & TPD_VLANTAG_MASK) <<
  1564. TPD_VLAN_SHIFT;
  1565. }
  1566. if (skb->protocol == htons(ETH_P_8021Q))
  1567. tpd->word3 |= 1 << TPD_VL_TAGGED_SHIFT;
  1568. if (skb_network_offset(skb) != ETH_HLEN)
  1569. tpd->word3 |= 1 << TPD_ETHTYPE_SHIFT; /* 802.3 frame */
  1570. /* do TSO and check sum */
  1571. if (atl1e_tso_csum(adapter, skb, tpd) != 0) {
  1572. spin_unlock_irqrestore(&adapter->tx_lock, flags);
  1573. dev_kfree_skb_any(skb);
  1574. return NETDEV_TX_OK;
  1575. }
  1576. atl1e_tx_map(adapter, skb, tpd);
  1577. atl1e_tx_queue(adapter, tpd_req, tpd);
  1578. netdev->trans_start = jiffies; /* NETIF_F_LLTX driver :( */
  1579. spin_unlock_irqrestore(&adapter->tx_lock, flags);
  1580. return NETDEV_TX_OK;
  1581. }
  1582. static void atl1e_free_irq(struct atl1e_adapter *adapter)
  1583. {
  1584. struct net_device *netdev = adapter->netdev;
  1585. free_irq(adapter->pdev->irq, netdev);
  1586. if (adapter->have_msi)
  1587. pci_disable_msi(adapter->pdev);
  1588. }
  1589. static int atl1e_request_irq(struct atl1e_adapter *adapter)
  1590. {
  1591. struct pci_dev *pdev = adapter->pdev;
  1592. struct net_device *netdev = adapter->netdev;
  1593. int flags = 0;
  1594. int err = 0;
  1595. adapter->have_msi = true;
  1596. err = pci_enable_msi(adapter->pdev);
  1597. if (err) {
  1598. netdev_dbg(adapter->netdev,
  1599. "Unable to allocate MSI interrupt Error: %d\n", err);
  1600. adapter->have_msi = false;
  1601. } else
  1602. netdev->irq = pdev->irq;
  1603. if (!adapter->have_msi)
  1604. flags |= IRQF_SHARED;
  1605. err = request_irq(adapter->pdev->irq, atl1e_intr, flags,
  1606. netdev->name, netdev);
  1607. if (err) {
  1608. netdev_dbg(adapter->netdev,
  1609. "Unable to allocate interrupt Error: %d\n", err);
  1610. if (adapter->have_msi)
  1611. pci_disable_msi(adapter->pdev);
  1612. return err;
  1613. }
  1614. netdev_dbg(adapter->netdev, "atl1e_request_irq OK\n");
  1615. return err;
  1616. }
  1617. int atl1e_up(struct atl1e_adapter *adapter)
  1618. {
  1619. struct net_device *netdev = adapter->netdev;
  1620. int err = 0;
  1621. u32 val;
  1622. /* hardware has been reset, we need to reload some things */
  1623. err = atl1e_init_hw(&adapter->hw);
  1624. if (err) {
  1625. err = -EIO;
  1626. return err;
  1627. }
  1628. atl1e_init_ring_ptrs(adapter);
  1629. atl1e_set_multi(netdev);
  1630. atl1e_restore_vlan(adapter);
  1631. if (atl1e_configure(adapter)) {
  1632. err = -EIO;
  1633. goto err_up;
  1634. }
  1635. clear_bit(__AT_DOWN, &adapter->flags);
  1636. napi_enable(&adapter->napi);
  1637. atl1e_irq_enable(adapter);
  1638. val = AT_READ_REG(&adapter->hw, REG_MASTER_CTRL);
  1639. AT_WRITE_REG(&adapter->hw, REG_MASTER_CTRL,
  1640. val | MASTER_CTRL_MANUAL_INT);
  1641. err_up:
  1642. return err;
  1643. }
  1644. void atl1e_down(struct atl1e_adapter *adapter)
  1645. {
  1646. struct net_device *netdev = adapter->netdev;
  1647. /* signal that we're down so the interrupt handler does not
  1648. * reschedule our watchdog timer */
  1649. set_bit(__AT_DOWN, &adapter->flags);
  1650. #ifdef NETIF_F_LLTX
  1651. netif_stop_queue(netdev);
  1652. #else
  1653. netif_tx_disable(netdev);
  1654. #endif
  1655. /* reset MAC to disable all RX/TX */
  1656. atl1e_reset_hw(&adapter->hw);
  1657. msleep(1);
  1658. napi_disable(&adapter->napi);
  1659. atl1e_del_timer(adapter);
  1660. atl1e_irq_disable(adapter);
  1661. netif_carrier_off(netdev);
  1662. adapter->link_speed = SPEED_0;
  1663. adapter->link_duplex = -1;
  1664. atl1e_clean_tx_ring(adapter);
  1665. atl1e_clean_rx_ring(adapter);
  1666. }
  1667. /*
  1668. * atl1e_open - Called when a network interface is made active
  1669. * @netdev: network interface device structure
  1670. *
  1671. * Returns 0 on success, negative value on failure
  1672. *
  1673. * The open entry point is called when a network interface is made
  1674. * active by the system (IFF_UP). At this point all resources needed
  1675. * for transmit and receive operations are allocated, the interrupt
  1676. * handler is registered with the OS, the watchdog timer is started,
  1677. * and the stack is notified that the interface is ready.
  1678. */
  1679. static int atl1e_open(struct net_device *netdev)
  1680. {
  1681. struct atl1e_adapter *adapter = netdev_priv(netdev);
  1682. int err;
  1683. /* disallow open during test */
  1684. if (test_bit(__AT_TESTING, &adapter->flags))
  1685. return -EBUSY;
  1686. /* allocate rx/tx dma buffer & descriptors */
  1687. atl1e_init_ring_resources(adapter);
  1688. err = atl1e_setup_ring_resources(adapter);
  1689. if (unlikely(err))
  1690. return err;
  1691. err = atl1e_request_irq(adapter);
  1692. if (unlikely(err))
  1693. goto err_req_irq;
  1694. err = atl1e_up(adapter);
  1695. if (unlikely(err))
  1696. goto err_up;
  1697. return 0;
  1698. err_up:
  1699. atl1e_free_irq(adapter);
  1700. err_req_irq:
  1701. atl1e_free_ring_resources(adapter);
  1702. atl1e_reset_hw(&adapter->hw);
  1703. return err;
  1704. }
  1705. /*
  1706. * atl1e_close - Disables a network interface
  1707. * @netdev: network interface device structure
  1708. *
  1709. * Returns 0, this is not allowed to fail
  1710. *
  1711. * The close entry point is called when an interface is de-activated
  1712. * by the OS. The hardware is still under the drivers control, but
  1713. * needs to be disabled. A global MAC reset is issued to stop the
  1714. * hardware, and all transmit and receive resources are freed.
  1715. */
  1716. static int atl1e_close(struct net_device *netdev)
  1717. {
  1718. struct atl1e_adapter *adapter = netdev_priv(netdev);
  1719. WARN_ON(test_bit(__AT_RESETTING, &adapter->flags));
  1720. atl1e_down(adapter);
  1721. atl1e_free_irq(adapter);
  1722. atl1e_free_ring_resources(adapter);
  1723. return 0;
  1724. }
  1725. static int atl1e_suspend(struct pci_dev *pdev, pm_message_t state)
  1726. {
  1727. struct net_device *netdev = pci_get_drvdata(pdev);
  1728. struct atl1e_adapter *adapter = netdev_priv(netdev);
  1729. struct atl1e_hw *hw = &adapter->hw;
  1730. u32 ctrl = 0;
  1731. u32 mac_ctrl_data = 0;
  1732. u32 wol_ctrl_data = 0;
  1733. u16 mii_advertise_data = 0;
  1734. u16 mii_bmsr_data = 0;
  1735. u16 mii_intr_status_data = 0;
  1736. u32 wufc = adapter->wol;
  1737. u32 i;
  1738. #ifdef CONFIG_PM
  1739. int retval = 0;
  1740. #endif
  1741. if (netif_running(netdev)) {
  1742. WARN_ON(test_bit(__AT_RESETTING, &adapter->flags));
  1743. atl1e_down(adapter);
  1744. }
  1745. netif_device_detach(netdev);
  1746. #ifdef CONFIG_PM
  1747. retval = pci_save_state(pdev);
  1748. if (retval)
  1749. return retval;
  1750. #endif
  1751. if (wufc) {
  1752. /* get link status */
  1753. atl1e_read_phy_reg(hw, MII_BMSR, (u16 *)&mii_bmsr_data);
  1754. atl1e_read_phy_reg(hw, MII_BMSR, (u16 *)&mii_bmsr_data);
  1755. mii_advertise_data = ADVERTISE_10HALF;
  1756. if ((atl1e_write_phy_reg(hw, MII_CTRL1000, 0) != 0) ||
  1757. (atl1e_write_phy_reg(hw,
  1758. MII_ADVERTISE, mii_advertise_data) != 0) ||
  1759. (atl1e_phy_commit(hw)) != 0) {
  1760. netdev_dbg(adapter->netdev, "set phy register failed\n");
  1761. goto wol_dis;
  1762. }
  1763. hw->phy_configured = false; /* re-init PHY when resume */
  1764. /* turn on magic packet wol */
  1765. if (wufc & AT_WUFC_MAG)
  1766. wol_ctrl_data |= WOL_MAGIC_EN | WOL_MAGIC_PME_EN;
  1767. if (wufc & AT_WUFC_LNKC) {
  1768. /* if orignal link status is link, just wait for retrive link */
  1769. if (mii_bmsr_data & BMSR_LSTATUS) {
  1770. for (i = 0; i < AT_SUSPEND_LINK_TIMEOUT; i++) {
  1771. msleep(100);
  1772. atl1e_read_phy_reg(hw, MII_BMSR,
  1773. (u16 *)&mii_bmsr_data);
  1774. if (mii_bmsr_data & BMSR_LSTATUS)
  1775. break;
  1776. }
  1777. if ((mii_bmsr_data & BMSR_LSTATUS) == 0)
  1778. netdev_dbg(adapter->netdev,
  1779. "Link may change when suspend\n");
  1780. }
  1781. wol_ctrl_data |= WOL_LINK_CHG_EN | WOL_LINK_CHG_PME_EN;
  1782. /* only link up can wake up */
  1783. if (atl1e_write_phy_reg(hw, MII_INT_CTRL, 0x400) != 0) {
  1784. netdev_dbg(adapter->netdev,
  1785. "read write phy register failed\n");
  1786. goto wol_dis;
  1787. }
  1788. }
  1789. /* clear phy interrupt */
  1790. atl1e_read_phy_reg(hw, MII_INT_STATUS, &mii_intr_status_data);
  1791. /* Config MAC Ctrl register */
  1792. mac_ctrl_data = MAC_CTRL_RX_EN;
  1793. /* set to 10/100M halt duplex */
  1794. mac_ctrl_data |= MAC_CTRL_SPEED_10_100 << MAC_CTRL_SPEED_SHIFT;
  1795. mac_ctrl_data |= (((u32)adapter->hw.preamble_len &
  1796. MAC_CTRL_PRMLEN_MASK) <<
  1797. MAC_CTRL_PRMLEN_SHIFT);
  1798. if (adapter->vlgrp)
  1799. mac_ctrl_data |= MAC_CTRL_RMV_VLAN;
  1800. /* magic packet maybe Broadcast&multicast&Unicast frame */
  1801. if (wufc & AT_WUFC_MAG)
  1802. mac_ctrl_data |= MAC_CTRL_BC_EN;
  1803. netdev_dbg(adapter->netdev, "suspend MAC=0x%x\n",
  1804. mac_ctrl_data);
  1805. AT_WRITE_REG(hw, REG_WOL_CTRL, wol_ctrl_data);
  1806. AT_WRITE_REG(hw, REG_MAC_CTRL, mac_ctrl_data);
  1807. /* pcie patch */
  1808. ctrl = AT_READ_REG(hw, REG_PCIE_PHYMISC);
  1809. ctrl |= PCIE_PHYMISC_FORCE_RCV_DET;
  1810. AT_WRITE_REG(hw, REG_PCIE_PHYMISC, ctrl);
  1811. pci_enable_wake(pdev, pci_choose_state(pdev, state), 1);
  1812. goto suspend_exit;
  1813. }
  1814. wol_dis:
  1815. /* WOL disabled */
  1816. AT_WRITE_REG(hw, REG_WOL_CTRL, 0);
  1817. /* pcie patch */
  1818. ctrl = AT_READ_REG(hw, REG_PCIE_PHYMISC);
  1819. ctrl |= PCIE_PHYMISC_FORCE_RCV_DET;
  1820. AT_WRITE_REG(hw, REG_PCIE_PHYMISC, ctrl);
  1821. atl1e_force_ps(hw);
  1822. hw->phy_configured = false; /* re-init PHY when resume */
  1823. pci_enable_wake(pdev, pci_choose_state(pdev, state), 0);
  1824. suspend_exit:
  1825. if (netif_running(netdev))
  1826. atl1e_free_irq(adapter);
  1827. pci_disable_device(pdev);
  1828. pci_set_power_state(pdev, pci_choose_state(pdev, state));
  1829. return 0;
  1830. }
  1831. #ifdef CONFIG_PM
  1832. static int atl1e_resume(struct pci_dev *pdev)
  1833. {
  1834. struct net_device *netdev = pci_get_drvdata(pdev);
  1835. struct atl1e_adapter *adapter = netdev_priv(netdev);
  1836. u32 err;
  1837. pci_set_power_state(pdev, PCI_D0);
  1838. pci_restore_state(pdev);
  1839. err = pci_enable_device(pdev);
  1840. if (err) {
  1841. netdev_err(adapter->netdev,
  1842. "Cannot enable PCI device from suspend\n");
  1843. return err;
  1844. }
  1845. pci_set_master(pdev);
  1846. AT_READ_REG(&adapter->hw, REG_WOL_CTRL); /* clear WOL status */
  1847. pci_enable_wake(pdev, PCI_D3hot, 0);
  1848. pci_enable_wake(pdev, PCI_D3cold, 0);
  1849. AT_WRITE_REG(&adapter->hw, REG_WOL_CTRL, 0);
  1850. if (netif_running(netdev)) {
  1851. err = atl1e_request_irq(adapter);
  1852. if (err)
  1853. return err;
  1854. }
  1855. atl1e_reset_hw(&adapter->hw);
  1856. if (netif_running(netdev))
  1857. atl1e_up(adapter);
  1858. netif_device_attach(netdev);
  1859. return 0;
  1860. }
  1861. #endif
  1862. static void atl1e_shutdown(struct pci_dev *pdev)
  1863. {
  1864. atl1e_suspend(pdev, PMSG_SUSPEND);
  1865. }
  1866. static const struct net_device_ops atl1e_netdev_ops = {
  1867. .ndo_open = atl1e_open,
  1868. .ndo_stop = atl1e_close,
  1869. .ndo_start_xmit = atl1e_xmit_frame,
  1870. .ndo_get_stats = atl1e_get_stats,
  1871. .ndo_set_multicast_list = atl1e_set_multi,
  1872. .ndo_validate_addr = eth_validate_addr,
  1873. .ndo_set_mac_address = atl1e_set_mac_addr,
  1874. .ndo_change_mtu = atl1e_change_mtu,
  1875. .ndo_do_ioctl = atl1e_ioctl,
  1876. .ndo_tx_timeout = atl1e_tx_timeout,
  1877. .ndo_vlan_rx_register = atl1e_vlan_rx_register,
  1878. #ifdef CONFIG_NET_POLL_CONTROLLER
  1879. .ndo_poll_controller = atl1e_netpoll,
  1880. #endif
  1881. };
  1882. static int atl1e_init_netdev(struct net_device *netdev, struct pci_dev *pdev)
  1883. {
  1884. SET_NETDEV_DEV(netdev, &pdev->dev);
  1885. pci_set_drvdata(pdev, netdev);
  1886. netdev->irq = pdev->irq;
  1887. netdev->netdev_ops = &atl1e_netdev_ops;
  1888. netdev->watchdog_timeo = AT_TX_WATCHDOG;
  1889. atl1e_set_ethtool_ops(netdev);
  1890. netdev->features = NETIF_F_SG | NETIF_F_HW_CSUM |
  1891. NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX;
  1892. netdev->features |= NETIF_F_LLTX;
  1893. netdev->features |= NETIF_F_TSO;
  1894. return 0;
  1895. }
  1896. /*
  1897. * atl1e_probe - Device Initialization Routine
  1898. * @pdev: PCI device information struct
  1899. * @ent: entry in atl1e_pci_tbl
  1900. *
  1901. * Returns 0 on success, negative on failure
  1902. *
  1903. * atl1e_probe initializes an adapter identified by a pci_dev structure.
  1904. * The OS initialization, configuring of the adapter private structure,
  1905. * and a hardware reset occur.
  1906. */
  1907. static int __devinit atl1e_probe(struct pci_dev *pdev,
  1908. const struct pci_device_id *ent)
  1909. {
  1910. struct net_device *netdev;
  1911. struct atl1e_adapter *adapter = NULL;
  1912. static int cards_found;
  1913. int err = 0;
  1914. err = pci_enable_device(pdev);
  1915. if (err) {
  1916. dev_err(&pdev->dev, "cannot enable PCI device\n");
  1917. return err;
  1918. }
  1919. /*
  1920. * The atl1e chip can DMA to 64-bit addresses, but it uses a single
  1921. * shared register for the high 32 bits, so only a single, aligned,
  1922. * 4 GB physical address range can be used at a time.
  1923. *
  1924. * Supporting 64-bit DMA on this hardware is more trouble than it's
  1925. * worth. It is far easier to limit to 32-bit DMA than update
  1926. * various kernel subsystems to support the mechanics required by a
  1927. * fixed-high-32-bit system.
  1928. */
  1929. if ((pci_set_dma_mask(pdev, DMA_BIT_MASK(32)) != 0) ||
  1930. (pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(32)) != 0)) {
  1931. dev_err(&pdev->dev, "No usable DMA configuration,aborting\n");
  1932. goto err_dma;
  1933. }
  1934. err = pci_request_regions(pdev, atl1e_driver_name);
  1935. if (err) {
  1936. dev_err(&pdev->dev, "cannot obtain PCI resources\n");
  1937. goto err_pci_reg;
  1938. }
  1939. pci_set_master(pdev);
  1940. netdev = alloc_etherdev(sizeof(struct atl1e_adapter));
  1941. if (netdev == NULL) {
  1942. err = -ENOMEM;
  1943. dev_err(&pdev->dev, "etherdev alloc failed\n");
  1944. goto err_alloc_etherdev;
  1945. }
  1946. err = atl1e_init_netdev(netdev, pdev);
  1947. if (err) {
  1948. netdev_err(netdev, "init netdevice failed\n");
  1949. goto err_init_netdev;
  1950. }
  1951. adapter = netdev_priv(netdev);
  1952. adapter->bd_number = cards_found;
  1953. adapter->netdev = netdev;
  1954. adapter->pdev = pdev;
  1955. adapter->hw.adapter = adapter;
  1956. adapter->hw.hw_addr = pci_iomap(pdev, BAR_0, 0);
  1957. if (!adapter->hw.hw_addr) {
  1958. err = -EIO;
  1959. netdev_err(netdev, "cannot map device registers\n");
  1960. goto err_ioremap;
  1961. }
  1962. netdev->base_addr = (unsigned long)adapter->hw.hw_addr;
  1963. /* init mii data */
  1964. adapter->mii.dev = netdev;
  1965. adapter->mii.mdio_read = atl1e_mdio_read;
  1966. adapter->mii.mdio_write = atl1e_mdio_write;
  1967. adapter->mii.phy_id_mask = 0x1f;
  1968. adapter->mii.reg_num_mask = MDIO_REG_ADDR_MASK;
  1969. netif_napi_add(netdev, &adapter->napi, atl1e_clean, 64);
  1970. init_timer(&adapter->phy_config_timer);
  1971. adapter->phy_config_timer.function = atl1e_phy_config;
  1972. adapter->phy_config_timer.data = (unsigned long) adapter;
  1973. /* get user settings */
  1974. atl1e_check_options(adapter);
  1975. /*
  1976. * Mark all PCI regions associated with PCI device
  1977. * pdev as being reserved by owner atl1e_driver_name
  1978. * Enables bus-mastering on the device and calls
  1979. * pcibios_set_master to do the needed arch specific settings
  1980. */
  1981. atl1e_setup_pcicmd(pdev);
  1982. /* setup the private structure */
  1983. err = atl1e_sw_init(adapter);
  1984. if (err) {
  1985. netdev_err(netdev, "net device private data init failed\n");
  1986. goto err_sw_init;
  1987. }
  1988. /* Init GPHY as early as possible due to power saving issue */
  1989. atl1e_phy_init(&adapter->hw);
  1990. /* reset the controller to
  1991. * put the device in a known good starting state */
  1992. err = atl1e_reset_hw(&adapter->hw);
  1993. if (err) {
  1994. err = -EIO;
  1995. goto err_reset;
  1996. }
  1997. if (atl1e_read_mac_addr(&adapter->hw) != 0) {
  1998. err = -EIO;
  1999. netdev_err(netdev, "get mac address failed\n");
  2000. goto err_eeprom;
  2001. }
  2002. memcpy(netdev->dev_addr, adapter->hw.mac_addr, netdev->addr_len);
  2003. memcpy(netdev->perm_addr, adapter->hw.mac_addr, netdev->addr_len);
  2004. netdev_dbg(netdev, "mac address : %pM\n", adapter->hw.mac_addr);
  2005. INIT_WORK(&adapter->reset_task, atl1e_reset_task);
  2006. INIT_WORK(&adapter->link_chg_task, atl1e_link_chg_task);
  2007. err = register_netdev(netdev);
  2008. if (err) {
  2009. netdev_err(netdev, "register netdevice failed\n");
  2010. goto err_register;
  2011. }
  2012. /* assume we have no link for now */
  2013. netif_stop_queue(netdev);
  2014. netif_carrier_off(netdev);
  2015. cards_found++;
  2016. return 0;
  2017. err_reset:
  2018. err_register:
  2019. err_sw_init:
  2020. err_eeprom:
  2021. iounmap(adapter->hw.hw_addr);
  2022. err_init_netdev:
  2023. err_ioremap:
  2024. free_netdev(netdev);
  2025. err_alloc_etherdev:
  2026. pci_release_regions(pdev);
  2027. err_pci_reg:
  2028. err_dma:
  2029. pci_disable_device(pdev);
  2030. return err;
  2031. }
  2032. /*
  2033. * atl1e_remove - Device Removal Routine
  2034. * @pdev: PCI device information struct
  2035. *
  2036. * atl1e_remove is called by the PCI subsystem to alert the driver
  2037. * that it should release a PCI device. The could be caused by a
  2038. * Hot-Plug event, or because the driver is going to be removed from
  2039. * memory.
  2040. */
  2041. static void __devexit atl1e_remove(struct pci_dev *pdev)
  2042. {
  2043. struct net_device *netdev = pci_get_drvdata(pdev);
  2044. struct atl1e_adapter *adapter = netdev_priv(netdev);
  2045. /*
  2046. * flush_scheduled work may reschedule our watchdog task, so
  2047. * explicitly disable watchdog tasks from being rescheduled
  2048. */
  2049. set_bit(__AT_DOWN, &adapter->flags);
  2050. atl1e_del_timer(adapter);
  2051. atl1e_cancel_work(adapter);
  2052. unregister_netdev(netdev);
  2053. atl1e_free_ring_resources(adapter);
  2054. atl1e_force_ps(&adapter->hw);
  2055. iounmap(adapter->hw.hw_addr);
  2056. pci_release_regions(pdev);
  2057. free_netdev(netdev);
  2058. pci_disable_device(pdev);
  2059. }
  2060. /*
  2061. * atl1e_io_error_detected - called when PCI error is detected
  2062. * @pdev: Pointer to PCI device
  2063. * @state: The current pci connection state
  2064. *
  2065. * This function is called after a PCI bus error affecting
  2066. * this device has been detected.
  2067. */
  2068. static pci_ers_result_t
  2069. atl1e_io_error_detected(struct pci_dev *pdev, pci_channel_state_t state)
  2070. {
  2071. struct net_device *netdev = pci_get_drvdata(pdev);
  2072. struct atl1e_adapter *adapter = netdev_priv(netdev);
  2073. netif_device_detach(netdev);
  2074. if (state == pci_channel_io_perm_failure)
  2075. return PCI_ERS_RESULT_DISCONNECT;
  2076. if (netif_running(netdev))
  2077. atl1e_down(adapter);
  2078. pci_disable_device(pdev);
  2079. /* Request a slot slot reset. */
  2080. return PCI_ERS_RESULT_NEED_RESET;
  2081. }
  2082. /*
  2083. * atl1e_io_slot_reset - called after the pci bus has been reset.
  2084. * @pdev: Pointer to PCI device
  2085. *
  2086. * Restart the card from scratch, as if from a cold-boot. Implementation
  2087. * resembles the first-half of the e1000_resume routine.
  2088. */
  2089. static pci_ers_result_t atl1e_io_slot_reset(struct pci_dev *pdev)
  2090. {
  2091. struct net_device *netdev = pci_get_drvdata(pdev);
  2092. struct atl1e_adapter *adapter = netdev_priv(netdev);
  2093. if (pci_enable_device(pdev)) {
  2094. netdev_err(adapter->netdev,
  2095. "Cannot re-enable PCI device after reset\n");
  2096. return PCI_ERS_RESULT_DISCONNECT;
  2097. }
  2098. pci_set_master(pdev);
  2099. pci_enable_wake(pdev, PCI_D3hot, 0);
  2100. pci_enable_wake(pdev, PCI_D3cold, 0);
  2101. atl1e_reset_hw(&adapter->hw);
  2102. return PCI_ERS_RESULT_RECOVERED;
  2103. }
  2104. /*
  2105. * atl1e_io_resume - called when traffic can start flowing again.
  2106. * @pdev: Pointer to PCI device
  2107. *
  2108. * This callback is called when the error recovery driver tells us that
  2109. * its OK to resume normal operation. Implementation resembles the
  2110. * second-half of the atl1e_resume routine.
  2111. */
  2112. static void atl1e_io_resume(struct pci_dev *pdev)
  2113. {
  2114. struct net_device *netdev = pci_get_drvdata(pdev);
  2115. struct atl1e_adapter *adapter = netdev_priv(netdev);
  2116. if (netif_running(netdev)) {
  2117. if (atl1e_up(adapter)) {
  2118. netdev_err(adapter->netdev,
  2119. "can't bring device back up after reset\n");
  2120. return;
  2121. }
  2122. }
  2123. netif_device_attach(netdev);
  2124. }
  2125. static struct pci_error_handlers atl1e_err_handler = {
  2126. .error_detected = atl1e_io_error_detected,
  2127. .slot_reset = atl1e_io_slot_reset,
  2128. .resume = atl1e_io_resume,
  2129. };
  2130. static struct pci_driver atl1e_driver = {
  2131. .name = atl1e_driver_name,
  2132. .id_table = atl1e_pci_tbl,
  2133. .probe = atl1e_probe,
  2134. .remove = __devexit_p(atl1e_remove),
  2135. /* Power Managment Hooks */
  2136. #ifdef CONFIG_PM
  2137. .suspend = atl1e_suspend,
  2138. .resume = atl1e_resume,
  2139. #endif
  2140. .shutdown = atl1e_shutdown,
  2141. .err_handler = &atl1e_err_handler
  2142. };
  2143. /*
  2144. * atl1e_init_module - Driver Registration Routine
  2145. *
  2146. * atl1e_init_module is the first routine called when the driver is
  2147. * loaded. All it does is register with the PCI subsystem.
  2148. */
  2149. static int __init atl1e_init_module(void)
  2150. {
  2151. return pci_register_driver(&atl1e_driver);
  2152. }
  2153. /*
  2154. * atl1e_exit_module - Driver Exit Cleanup Routine
  2155. *
  2156. * atl1e_exit_module is called just before the driver is removed
  2157. * from memory.
  2158. */
  2159. static void __exit atl1e_exit_module(void)
  2160. {
  2161. pci_unregister_driver(&atl1e_driver);
  2162. }
  2163. module_init(atl1e_init_module);
  2164. module_exit(atl1e_exit_module);