nouveau_drv.h 51 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620
  1. /*
  2. * Copyright 2005 Stephane Marchesin.
  3. * All Rights Reserved.
  4. *
  5. * Permission is hereby granted, free of charge, to any person obtaining a
  6. * copy of this software and associated documentation files (the "Software"),
  7. * to deal in the Software without restriction, including without limitation
  8. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  9. * and/or sell copies of the Software, and to permit persons to whom the
  10. * Software is furnished to do so, subject to the following conditions:
  11. *
  12. * The above copyright notice and this permission notice (including the next
  13. * paragraph) shall be included in all copies or substantial portions of the
  14. * Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * VA LINUX SYSTEMS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. */
  24. #ifndef __NOUVEAU_DRV_H__
  25. #define __NOUVEAU_DRV_H__
  26. #define DRIVER_AUTHOR "Stephane Marchesin"
  27. #define DRIVER_EMAIL "dri-devel@lists.sourceforge.net"
  28. #define DRIVER_NAME "nouveau"
  29. #define DRIVER_DESC "nVidia Riva/TNT/GeForce"
  30. #define DRIVER_DATE "20090420"
  31. #define DRIVER_MAJOR 0
  32. #define DRIVER_MINOR 0
  33. #define DRIVER_PATCHLEVEL 16
  34. #define NOUVEAU_FAMILY 0x0000FFFF
  35. #define NOUVEAU_FLAGS 0xFFFF0000
  36. #include "ttm/ttm_bo_api.h"
  37. #include "ttm/ttm_bo_driver.h"
  38. #include "ttm/ttm_placement.h"
  39. #include "ttm/ttm_memory.h"
  40. #include "ttm/ttm_module.h"
  41. struct nouveau_fpriv {
  42. struct ttm_object_file *tfile;
  43. };
  44. #define DRM_FILE_PAGE_OFFSET (0x100000000ULL >> PAGE_SHIFT)
  45. #include "nouveau_drm.h"
  46. #include "nouveau_reg.h"
  47. #include "nouveau_bios.h"
  48. #include "nouveau_util.h"
  49. struct nouveau_grctx;
  50. struct nouveau_vram;
  51. #include "nouveau_vm.h"
  52. #define MAX_NUM_DCB_ENTRIES 16
  53. #define NOUVEAU_MAX_CHANNEL_NR 128
  54. #define NOUVEAU_MAX_TILE_NR 15
  55. struct nouveau_vram {
  56. struct drm_device *dev;
  57. struct nouveau_vma bar_vma;
  58. u8 page_shift;
  59. struct list_head regions;
  60. u32 memtype;
  61. u64 offset;
  62. u64 size;
  63. };
  64. struct nouveau_tile_reg {
  65. bool used;
  66. uint32_t addr;
  67. uint32_t limit;
  68. uint32_t pitch;
  69. uint32_t zcomp;
  70. struct drm_mm_node *tag_mem;
  71. struct nouveau_fence *fence;
  72. };
  73. struct nouveau_bo {
  74. struct ttm_buffer_object bo;
  75. struct ttm_placement placement;
  76. u32 placements[3];
  77. u32 busy_placements[3];
  78. struct ttm_bo_kmap_obj kmap;
  79. struct list_head head;
  80. /* protected by ttm_bo_reserve() */
  81. struct drm_file *reserved_by;
  82. struct list_head entry;
  83. int pbbo_index;
  84. bool validate_mapped;
  85. struct nouveau_channel *channel;
  86. struct nouveau_vma vma;
  87. bool mappable;
  88. bool no_vm;
  89. uint32_t tile_mode;
  90. uint32_t tile_flags;
  91. struct nouveau_tile_reg *tile;
  92. struct drm_gem_object *gem;
  93. int pin_refcnt;
  94. };
  95. #define nouveau_bo_tile_layout(nvbo) \
  96. ((nvbo)->tile_flags & NOUVEAU_GEM_TILE_LAYOUT_MASK)
  97. static inline struct nouveau_bo *
  98. nouveau_bo(struct ttm_buffer_object *bo)
  99. {
  100. return container_of(bo, struct nouveau_bo, bo);
  101. }
  102. static inline struct nouveau_bo *
  103. nouveau_gem_object(struct drm_gem_object *gem)
  104. {
  105. return gem ? gem->driver_private : NULL;
  106. }
  107. /* TODO: submit equivalent to TTM generic API upstream? */
  108. static inline void __iomem *
  109. nvbo_kmap_obj_iovirtual(struct nouveau_bo *nvbo)
  110. {
  111. bool is_iomem;
  112. void __iomem *ioptr = (void __force __iomem *)ttm_kmap_obj_virtual(
  113. &nvbo->kmap, &is_iomem);
  114. WARN_ON_ONCE(ioptr && !is_iomem);
  115. return ioptr;
  116. }
  117. enum nouveau_flags {
  118. NV_NFORCE = 0x10000000,
  119. NV_NFORCE2 = 0x20000000
  120. };
  121. #define NVOBJ_ENGINE_SW 0
  122. #define NVOBJ_ENGINE_GR 1
  123. #define NVOBJ_ENGINE_PPP 2
  124. #define NVOBJ_ENGINE_COPY 3
  125. #define NVOBJ_ENGINE_VP 4
  126. #define NVOBJ_ENGINE_CRYPT 5
  127. #define NVOBJ_ENGINE_BSP 6
  128. #define NVOBJ_ENGINE_DISPLAY 0xcafe0001
  129. #define NVOBJ_ENGINE_INT 0xdeadbeef
  130. #define NVOBJ_FLAG_DONT_MAP (1 << 0)
  131. #define NVOBJ_FLAG_ZERO_ALLOC (1 << 1)
  132. #define NVOBJ_FLAG_ZERO_FREE (1 << 2)
  133. #define NVOBJ_FLAG_VM (1 << 3)
  134. #define NVOBJ_FLAG_VM_USER (1 << 4)
  135. #define NVOBJ_CINST_GLOBAL 0xdeadbeef
  136. struct nouveau_gpuobj {
  137. struct drm_device *dev;
  138. struct kref refcount;
  139. struct list_head list;
  140. void *node;
  141. u32 *suspend;
  142. uint32_t flags;
  143. u32 size;
  144. u32 pinst;
  145. u32 cinst;
  146. u64 vinst;
  147. uint32_t engine;
  148. uint32_t class;
  149. void (*dtor)(struct drm_device *, struct nouveau_gpuobj *);
  150. void *priv;
  151. };
  152. struct nouveau_page_flip_state {
  153. struct list_head head;
  154. struct drm_pending_vblank_event *event;
  155. int crtc, bpp, pitch, x, y;
  156. uint64_t offset;
  157. };
  158. enum nouveau_channel_mutex_class {
  159. NOUVEAU_UCHANNEL_MUTEX,
  160. NOUVEAU_KCHANNEL_MUTEX
  161. };
  162. struct nouveau_channel {
  163. struct drm_device *dev;
  164. int id;
  165. /* references to the channel data structure */
  166. struct kref ref;
  167. /* users of the hardware channel resources, the hardware
  168. * context will be kicked off when it reaches zero. */
  169. atomic_t users;
  170. struct mutex mutex;
  171. /* owner of this fifo */
  172. struct drm_file *file_priv;
  173. /* mapping of the fifo itself */
  174. struct drm_local_map *map;
  175. /* mapping of the regs controling the fifo */
  176. void __iomem *user;
  177. uint32_t user_get;
  178. uint32_t user_put;
  179. /* Fencing */
  180. struct {
  181. /* lock protects the pending list only */
  182. spinlock_t lock;
  183. struct list_head pending;
  184. uint32_t sequence;
  185. uint32_t sequence_ack;
  186. atomic_t last_sequence_irq;
  187. } fence;
  188. /* DMA push buffer */
  189. struct nouveau_gpuobj *pushbuf;
  190. struct nouveau_bo *pushbuf_bo;
  191. uint32_t pushbuf_base;
  192. /* Notifier memory */
  193. struct nouveau_bo *notifier_bo;
  194. struct drm_mm notifier_heap;
  195. /* PFIFO context */
  196. struct nouveau_gpuobj *ramfc;
  197. struct nouveau_gpuobj *cache;
  198. void *fifo_priv;
  199. /* PGRAPH context */
  200. /* XXX may be merge 2 pointers as private data ??? */
  201. struct nouveau_gpuobj *ramin_grctx;
  202. struct nouveau_gpuobj *crypt_ctx;
  203. void *pgraph_ctx;
  204. /* NV50 VM */
  205. struct nouveau_vm *vm;
  206. struct nouveau_gpuobj *vm_pd;
  207. /* Objects */
  208. struct nouveau_gpuobj *ramin; /* Private instmem */
  209. struct drm_mm ramin_heap; /* Private PRAMIN heap */
  210. struct nouveau_ramht *ramht; /* Hash table */
  211. /* GPU object info for stuff used in-kernel (mm_enabled) */
  212. uint32_t m2mf_ntfy;
  213. uint32_t vram_handle;
  214. uint32_t gart_handle;
  215. bool accel_done;
  216. /* Push buffer state (only for drm's channel on !mm_enabled) */
  217. struct {
  218. int max;
  219. int free;
  220. int cur;
  221. int put;
  222. /* access via pushbuf_bo */
  223. int ib_base;
  224. int ib_max;
  225. int ib_free;
  226. int ib_put;
  227. } dma;
  228. uint32_t sw_subchannel[8];
  229. struct {
  230. struct nouveau_gpuobj *vblsem;
  231. uint32_t vblsem_head;
  232. uint32_t vblsem_offset;
  233. uint32_t vblsem_rval;
  234. struct list_head vbl_wait;
  235. struct list_head flip;
  236. } nvsw;
  237. struct {
  238. bool active;
  239. char name[32];
  240. struct drm_info_list info;
  241. } debugfs;
  242. };
  243. struct nouveau_instmem_engine {
  244. void *priv;
  245. int (*init)(struct drm_device *dev);
  246. void (*takedown)(struct drm_device *dev);
  247. int (*suspend)(struct drm_device *dev);
  248. void (*resume)(struct drm_device *dev);
  249. int (*get)(struct nouveau_gpuobj *, u32 size, u32 align);
  250. void (*put)(struct nouveau_gpuobj *);
  251. int (*map)(struct nouveau_gpuobj *);
  252. void (*unmap)(struct nouveau_gpuobj *);
  253. void (*flush)(struct drm_device *);
  254. };
  255. struct nouveau_mc_engine {
  256. int (*init)(struct drm_device *dev);
  257. void (*takedown)(struct drm_device *dev);
  258. };
  259. struct nouveau_timer_engine {
  260. int (*init)(struct drm_device *dev);
  261. void (*takedown)(struct drm_device *dev);
  262. uint64_t (*read)(struct drm_device *dev);
  263. };
  264. struct nouveau_fb_engine {
  265. int num_tiles;
  266. struct drm_mm tag_heap;
  267. void *priv;
  268. int (*init)(struct drm_device *dev);
  269. void (*takedown)(struct drm_device *dev);
  270. void (*init_tile_region)(struct drm_device *dev, int i,
  271. uint32_t addr, uint32_t size,
  272. uint32_t pitch, uint32_t flags);
  273. void (*set_tile_region)(struct drm_device *dev, int i);
  274. void (*free_tile_region)(struct drm_device *dev, int i);
  275. };
  276. struct nouveau_fifo_engine {
  277. void *priv;
  278. int channels;
  279. struct nouveau_gpuobj *playlist[2];
  280. int cur_playlist;
  281. int (*init)(struct drm_device *);
  282. void (*takedown)(struct drm_device *);
  283. void (*disable)(struct drm_device *);
  284. void (*enable)(struct drm_device *);
  285. bool (*reassign)(struct drm_device *, bool enable);
  286. bool (*cache_pull)(struct drm_device *dev, bool enable);
  287. int (*channel_id)(struct drm_device *);
  288. int (*create_context)(struct nouveau_channel *);
  289. void (*destroy_context)(struct nouveau_channel *);
  290. int (*load_context)(struct nouveau_channel *);
  291. int (*unload_context)(struct drm_device *);
  292. void (*tlb_flush)(struct drm_device *dev);
  293. };
  294. struct nouveau_pgraph_engine {
  295. bool accel_blocked;
  296. bool registered;
  297. int grctx_size;
  298. void *priv;
  299. /* NV2x/NV3x context table (0x400780) */
  300. struct nouveau_gpuobj *ctx_table;
  301. int (*init)(struct drm_device *);
  302. void (*takedown)(struct drm_device *);
  303. void (*fifo_access)(struct drm_device *, bool);
  304. struct nouveau_channel *(*channel)(struct drm_device *);
  305. int (*create_context)(struct nouveau_channel *);
  306. void (*destroy_context)(struct nouveau_channel *);
  307. int (*load_context)(struct nouveau_channel *);
  308. int (*unload_context)(struct drm_device *);
  309. void (*tlb_flush)(struct drm_device *dev);
  310. void (*set_tile_region)(struct drm_device *dev, int i);
  311. };
  312. struct nouveau_display_engine {
  313. int (*early_init)(struct drm_device *);
  314. void (*late_takedown)(struct drm_device *);
  315. int (*create)(struct drm_device *);
  316. int (*init)(struct drm_device *);
  317. void (*destroy)(struct drm_device *);
  318. };
  319. struct nouveau_gpio_engine {
  320. void *priv;
  321. int (*init)(struct drm_device *);
  322. void (*takedown)(struct drm_device *);
  323. int (*get)(struct drm_device *, enum dcb_gpio_tag);
  324. int (*set)(struct drm_device *, enum dcb_gpio_tag, int state);
  325. int (*irq_register)(struct drm_device *, enum dcb_gpio_tag,
  326. void (*)(void *, int), void *);
  327. void (*irq_unregister)(struct drm_device *, enum dcb_gpio_tag,
  328. void (*)(void *, int), void *);
  329. bool (*irq_enable)(struct drm_device *, enum dcb_gpio_tag, bool on);
  330. };
  331. struct nouveau_pm_voltage_level {
  332. u8 voltage;
  333. u8 vid;
  334. };
  335. struct nouveau_pm_voltage {
  336. bool supported;
  337. u8 vid_mask;
  338. struct nouveau_pm_voltage_level *level;
  339. int nr_level;
  340. };
  341. #define NOUVEAU_PM_MAX_LEVEL 8
  342. struct nouveau_pm_level {
  343. struct device_attribute dev_attr;
  344. char name[32];
  345. int id;
  346. u32 core;
  347. u32 memory;
  348. u32 shader;
  349. u32 unk05;
  350. u8 voltage;
  351. u8 fanspeed;
  352. u16 memscript;
  353. };
  354. struct nouveau_pm_temp_sensor_constants {
  355. u16 offset_constant;
  356. s16 offset_mult;
  357. u16 offset_div;
  358. u16 slope_mult;
  359. u16 slope_div;
  360. };
  361. struct nouveau_pm_threshold_temp {
  362. s16 critical;
  363. s16 down_clock;
  364. s16 fan_boost;
  365. };
  366. struct nouveau_pm_memtiming {
  367. u32 reg_100220;
  368. u32 reg_100224;
  369. u32 reg_100228;
  370. u32 reg_10022c;
  371. u32 reg_100230;
  372. u32 reg_100234;
  373. u32 reg_100238;
  374. u32 reg_10023c;
  375. };
  376. struct nouveau_pm_memtimings {
  377. bool supported;
  378. struct nouveau_pm_memtiming *timing;
  379. int nr_timing;
  380. };
  381. struct nouveau_pm_engine {
  382. struct nouveau_pm_voltage voltage;
  383. struct nouveau_pm_level perflvl[NOUVEAU_PM_MAX_LEVEL];
  384. int nr_perflvl;
  385. struct nouveau_pm_memtimings memtimings;
  386. struct nouveau_pm_temp_sensor_constants sensor_constants;
  387. struct nouveau_pm_threshold_temp threshold_temp;
  388. struct nouveau_pm_level boot;
  389. struct nouveau_pm_level *cur;
  390. struct device *hwmon;
  391. struct notifier_block acpi_nb;
  392. int (*clock_get)(struct drm_device *, u32 id);
  393. void *(*clock_pre)(struct drm_device *, struct nouveau_pm_level *,
  394. u32 id, int khz);
  395. void (*clock_set)(struct drm_device *, void *);
  396. int (*voltage_get)(struct drm_device *);
  397. int (*voltage_set)(struct drm_device *, int voltage);
  398. int (*fanspeed_get)(struct drm_device *);
  399. int (*fanspeed_set)(struct drm_device *, int fanspeed);
  400. int (*temp_get)(struct drm_device *);
  401. };
  402. struct nouveau_crypt_engine {
  403. bool registered;
  404. int (*init)(struct drm_device *);
  405. void (*takedown)(struct drm_device *);
  406. int (*create_context)(struct nouveau_channel *);
  407. void (*destroy_context)(struct nouveau_channel *);
  408. void (*tlb_flush)(struct drm_device *dev);
  409. };
  410. struct nouveau_vram_engine {
  411. int (*init)(struct drm_device *);
  412. int (*get)(struct drm_device *, u64, u32 align, u32 size_nc,
  413. u32 type, struct nouveau_vram **);
  414. void (*put)(struct drm_device *, struct nouveau_vram **);
  415. bool (*flags_valid)(struct drm_device *, u32 tile_flags);
  416. };
  417. struct nouveau_engine {
  418. struct nouveau_instmem_engine instmem;
  419. struct nouveau_mc_engine mc;
  420. struct nouveau_timer_engine timer;
  421. struct nouveau_fb_engine fb;
  422. struct nouveau_pgraph_engine graph;
  423. struct nouveau_fifo_engine fifo;
  424. struct nouveau_display_engine display;
  425. struct nouveau_gpio_engine gpio;
  426. struct nouveau_pm_engine pm;
  427. struct nouveau_crypt_engine crypt;
  428. struct nouveau_vram_engine vram;
  429. };
  430. struct nouveau_pll_vals {
  431. union {
  432. struct {
  433. #ifdef __BIG_ENDIAN
  434. uint8_t N1, M1, N2, M2;
  435. #else
  436. uint8_t M1, N1, M2, N2;
  437. #endif
  438. };
  439. struct {
  440. uint16_t NM1, NM2;
  441. } __attribute__((packed));
  442. };
  443. int log2P;
  444. int refclk;
  445. };
  446. enum nv04_fp_display_regs {
  447. FP_DISPLAY_END,
  448. FP_TOTAL,
  449. FP_CRTC,
  450. FP_SYNC_START,
  451. FP_SYNC_END,
  452. FP_VALID_START,
  453. FP_VALID_END
  454. };
  455. struct nv04_crtc_reg {
  456. unsigned char MiscOutReg;
  457. uint8_t CRTC[0xa0];
  458. uint8_t CR58[0x10];
  459. uint8_t Sequencer[5];
  460. uint8_t Graphics[9];
  461. uint8_t Attribute[21];
  462. unsigned char DAC[768];
  463. /* PCRTC regs */
  464. uint32_t fb_start;
  465. uint32_t crtc_cfg;
  466. uint32_t cursor_cfg;
  467. uint32_t gpio_ext;
  468. uint32_t crtc_830;
  469. uint32_t crtc_834;
  470. uint32_t crtc_850;
  471. uint32_t crtc_eng_ctrl;
  472. /* PRAMDAC regs */
  473. uint32_t nv10_cursync;
  474. struct nouveau_pll_vals pllvals;
  475. uint32_t ramdac_gen_ctrl;
  476. uint32_t ramdac_630;
  477. uint32_t ramdac_634;
  478. uint32_t tv_setup;
  479. uint32_t tv_vtotal;
  480. uint32_t tv_vskew;
  481. uint32_t tv_vsync_delay;
  482. uint32_t tv_htotal;
  483. uint32_t tv_hskew;
  484. uint32_t tv_hsync_delay;
  485. uint32_t tv_hsync_delay2;
  486. uint32_t fp_horiz_regs[7];
  487. uint32_t fp_vert_regs[7];
  488. uint32_t dither;
  489. uint32_t fp_control;
  490. uint32_t dither_regs[6];
  491. uint32_t fp_debug_0;
  492. uint32_t fp_debug_1;
  493. uint32_t fp_debug_2;
  494. uint32_t fp_margin_color;
  495. uint32_t ramdac_8c0;
  496. uint32_t ramdac_a20;
  497. uint32_t ramdac_a24;
  498. uint32_t ramdac_a34;
  499. uint32_t ctv_regs[38];
  500. };
  501. struct nv04_output_reg {
  502. uint32_t output;
  503. int head;
  504. };
  505. struct nv04_mode_state {
  506. struct nv04_crtc_reg crtc_reg[2];
  507. uint32_t pllsel;
  508. uint32_t sel_clk;
  509. };
  510. enum nouveau_card_type {
  511. NV_04 = 0x00,
  512. NV_10 = 0x10,
  513. NV_20 = 0x20,
  514. NV_30 = 0x30,
  515. NV_40 = 0x40,
  516. NV_50 = 0x50,
  517. NV_C0 = 0xc0,
  518. };
  519. struct drm_nouveau_private {
  520. struct drm_device *dev;
  521. /* the card type, takes NV_* as values */
  522. enum nouveau_card_type card_type;
  523. /* exact chipset, derived from NV_PMC_BOOT_0 */
  524. int chipset;
  525. int flags;
  526. void __iomem *mmio;
  527. spinlock_t ramin_lock;
  528. void __iomem *ramin;
  529. u32 ramin_size;
  530. u32 ramin_base;
  531. bool ramin_available;
  532. struct drm_mm ramin_heap;
  533. struct list_head gpuobj_list;
  534. struct list_head classes;
  535. struct nouveau_bo *vga_ram;
  536. /* interrupt handling */
  537. void (*irq_handler[32])(struct drm_device *);
  538. bool msi_enabled;
  539. struct workqueue_struct *wq;
  540. struct work_struct irq_work;
  541. struct list_head vbl_waiting;
  542. struct {
  543. struct drm_global_reference mem_global_ref;
  544. struct ttm_bo_global_ref bo_global_ref;
  545. struct ttm_bo_device bdev;
  546. atomic_t validate_sequence;
  547. } ttm;
  548. struct {
  549. spinlock_t lock;
  550. struct drm_mm heap;
  551. struct nouveau_bo *bo;
  552. } fence;
  553. struct {
  554. spinlock_t lock;
  555. struct nouveau_channel *ptr[NOUVEAU_MAX_CHANNEL_NR];
  556. } channels;
  557. struct nouveau_engine engine;
  558. struct nouveau_channel *channel;
  559. /* For PFIFO and PGRAPH. */
  560. spinlock_t context_switch_lock;
  561. /* RAMIN configuration, RAMFC, RAMHT and RAMRO offsets */
  562. struct nouveau_ramht *ramht;
  563. struct nouveau_gpuobj *ramfc;
  564. struct nouveau_gpuobj *ramro;
  565. uint32_t ramin_rsvd_vram;
  566. struct {
  567. enum {
  568. NOUVEAU_GART_NONE = 0,
  569. NOUVEAU_GART_AGP,
  570. NOUVEAU_GART_SGDMA
  571. } type;
  572. uint64_t aper_base;
  573. uint64_t aper_size;
  574. uint64_t aper_free;
  575. struct nouveau_gpuobj *sg_ctxdma;
  576. struct nouveau_vma vma;
  577. } gart_info;
  578. /* nv10-nv40 tiling regions */
  579. struct {
  580. struct nouveau_tile_reg reg[NOUVEAU_MAX_TILE_NR];
  581. spinlock_t lock;
  582. } tile;
  583. /* VRAM/fb configuration */
  584. uint64_t vram_size;
  585. uint64_t vram_sys_base;
  586. u32 vram_rblock_size;
  587. uint64_t fb_phys;
  588. uint64_t fb_available_size;
  589. uint64_t fb_mappable_pages;
  590. uint64_t fb_aper_free;
  591. int fb_mtrr;
  592. /* BAR control (NV50-) */
  593. struct nouveau_vm *bar1_vm;
  594. struct nouveau_vm *bar3_vm;
  595. /* G8x/G9x virtual address space */
  596. struct nouveau_vm *chan_vm;
  597. struct nvbios vbios;
  598. struct nv04_mode_state mode_reg;
  599. struct nv04_mode_state saved_reg;
  600. uint32_t saved_vga_font[4][16384];
  601. uint32_t crtc_owner;
  602. uint32_t dac_users[4];
  603. struct nouveau_suspend_resume {
  604. uint32_t *ramin_copy;
  605. } susres;
  606. struct backlight_device *backlight;
  607. struct nouveau_channel *evo;
  608. u32 evo_alloc;
  609. struct {
  610. struct dcb_entry *dcb;
  611. u16 script;
  612. u32 pclk;
  613. } evo_irq;
  614. struct {
  615. struct dentry *channel_root;
  616. } debugfs;
  617. struct nouveau_fbdev *nfbdev;
  618. struct apertures_struct *apertures;
  619. bool powered_down;
  620. };
  621. static inline struct drm_nouveau_private *
  622. nouveau_private(struct drm_device *dev)
  623. {
  624. return dev->dev_private;
  625. }
  626. static inline struct drm_nouveau_private *
  627. nouveau_bdev(struct ttm_bo_device *bd)
  628. {
  629. return container_of(bd, struct drm_nouveau_private, ttm.bdev);
  630. }
  631. static inline int
  632. nouveau_bo_ref(struct nouveau_bo *ref, struct nouveau_bo **pnvbo)
  633. {
  634. struct nouveau_bo *prev;
  635. if (!pnvbo)
  636. return -EINVAL;
  637. prev = *pnvbo;
  638. *pnvbo = ref ? nouveau_bo(ttm_bo_reference(&ref->bo)) : NULL;
  639. if (prev) {
  640. struct ttm_buffer_object *bo = &prev->bo;
  641. ttm_bo_unref(&bo);
  642. }
  643. return 0;
  644. }
  645. /* nouveau_drv.c */
  646. extern int nouveau_agpmode;
  647. extern int nouveau_duallink;
  648. extern int nouveau_uscript_lvds;
  649. extern int nouveau_uscript_tmds;
  650. extern int nouveau_vram_pushbuf;
  651. extern int nouveau_vram_notify;
  652. extern int nouveau_fbpercrtc;
  653. extern int nouveau_tv_disable;
  654. extern char *nouveau_tv_norm;
  655. extern int nouveau_reg_debug;
  656. extern char *nouveau_vbios;
  657. extern int nouveau_ignorelid;
  658. extern int nouveau_nofbaccel;
  659. extern int nouveau_noaccel;
  660. extern int nouveau_force_post;
  661. extern int nouveau_override_conntype;
  662. extern char *nouveau_perflvl;
  663. extern int nouveau_perflvl_wr;
  664. extern int nouveau_msi;
  665. extern int nouveau_pci_suspend(struct pci_dev *pdev, pm_message_t pm_state);
  666. extern int nouveau_pci_resume(struct pci_dev *pdev);
  667. /* nouveau_state.c */
  668. extern void nouveau_preclose(struct drm_device *dev, struct drm_file *);
  669. extern int nouveau_load(struct drm_device *, unsigned long flags);
  670. extern int nouveau_firstopen(struct drm_device *);
  671. extern void nouveau_lastclose(struct drm_device *);
  672. extern int nouveau_unload(struct drm_device *);
  673. extern int nouveau_ioctl_getparam(struct drm_device *, void *data,
  674. struct drm_file *);
  675. extern int nouveau_ioctl_setparam(struct drm_device *, void *data,
  676. struct drm_file *);
  677. extern bool nouveau_wait_eq(struct drm_device *, uint64_t timeout,
  678. uint32_t reg, uint32_t mask, uint32_t val);
  679. extern bool nouveau_wait_ne(struct drm_device *, uint64_t timeout,
  680. uint32_t reg, uint32_t mask, uint32_t val);
  681. extern bool nouveau_wait_for_idle(struct drm_device *);
  682. extern int nouveau_card_init(struct drm_device *);
  683. /* nouveau_mem.c */
  684. extern int nouveau_mem_vram_init(struct drm_device *);
  685. extern void nouveau_mem_vram_fini(struct drm_device *);
  686. extern int nouveau_mem_gart_init(struct drm_device *);
  687. extern void nouveau_mem_gart_fini(struct drm_device *);
  688. extern int nouveau_mem_init_agp(struct drm_device *);
  689. extern int nouveau_mem_reset_agp(struct drm_device *);
  690. extern void nouveau_mem_close(struct drm_device *);
  691. extern int nouveau_mem_detect(struct drm_device *);
  692. extern bool nouveau_mem_flags_valid(struct drm_device *, u32 tile_flags);
  693. extern struct nouveau_tile_reg *nv10_mem_set_tiling(
  694. struct drm_device *dev, uint32_t addr, uint32_t size,
  695. uint32_t pitch, uint32_t flags);
  696. extern void nv10_mem_put_tile_region(struct drm_device *dev,
  697. struct nouveau_tile_reg *tile,
  698. struct nouveau_fence *fence);
  699. extern const struct ttm_mem_type_manager_func nouveau_vram_manager;
  700. /* nouveau_notifier.c */
  701. extern int nouveau_notifier_init_channel(struct nouveau_channel *);
  702. extern void nouveau_notifier_takedown_channel(struct nouveau_channel *);
  703. extern int nouveau_notifier_alloc(struct nouveau_channel *, uint32_t handle,
  704. int cout, uint32_t *offset);
  705. extern int nouveau_notifier_offset(struct nouveau_gpuobj *, uint32_t *);
  706. extern int nouveau_ioctl_notifier_alloc(struct drm_device *, void *data,
  707. struct drm_file *);
  708. extern int nouveau_ioctl_notifier_free(struct drm_device *, void *data,
  709. struct drm_file *);
  710. /* nouveau_channel.c */
  711. extern struct drm_ioctl_desc nouveau_ioctls[];
  712. extern int nouveau_max_ioctl;
  713. extern void nouveau_channel_cleanup(struct drm_device *, struct drm_file *);
  714. extern int nouveau_channel_alloc(struct drm_device *dev,
  715. struct nouveau_channel **chan,
  716. struct drm_file *file_priv,
  717. uint32_t fb_ctxdma, uint32_t tt_ctxdma);
  718. extern struct nouveau_channel *
  719. nouveau_channel_get_unlocked(struct nouveau_channel *);
  720. extern struct nouveau_channel *
  721. nouveau_channel_get(struct drm_device *, struct drm_file *, int id);
  722. extern void nouveau_channel_put_unlocked(struct nouveau_channel **);
  723. extern void nouveau_channel_put(struct nouveau_channel **);
  724. extern void nouveau_channel_ref(struct nouveau_channel *chan,
  725. struct nouveau_channel **pchan);
  726. extern void nouveau_channel_idle(struct nouveau_channel *chan);
  727. /* nouveau_object.c */
  728. #define NVOBJ_CLASS(d,c,e) do { \
  729. int ret = nouveau_gpuobj_class_new((d), (c), NVOBJ_ENGINE_##e); \
  730. if (ret) \
  731. return ret; \
  732. } while(0)
  733. #define NVOBJ_MTHD(d,c,m,e) do { \
  734. int ret = nouveau_gpuobj_mthd_new((d), (c), (m), (e)); \
  735. if (ret) \
  736. return ret; \
  737. } while(0)
  738. extern int nouveau_gpuobj_early_init(struct drm_device *);
  739. extern int nouveau_gpuobj_init(struct drm_device *);
  740. extern void nouveau_gpuobj_takedown(struct drm_device *);
  741. extern int nouveau_gpuobj_suspend(struct drm_device *dev);
  742. extern void nouveau_gpuobj_resume(struct drm_device *dev);
  743. extern int nouveau_gpuobj_class_new(struct drm_device *, u32 class, u32 eng);
  744. extern int nouveau_gpuobj_mthd_new(struct drm_device *, u32 class, u32 mthd,
  745. int (*exec)(struct nouveau_channel *,
  746. u32 class, u32 mthd, u32 data));
  747. extern int nouveau_gpuobj_mthd_call(struct nouveau_channel *, u32, u32, u32);
  748. extern int nouveau_gpuobj_mthd_call2(struct drm_device *, int, u32, u32, u32);
  749. extern int nouveau_gpuobj_channel_init(struct nouveau_channel *,
  750. uint32_t vram_h, uint32_t tt_h);
  751. extern void nouveau_gpuobj_channel_takedown(struct nouveau_channel *);
  752. extern int nouveau_gpuobj_new(struct drm_device *, struct nouveau_channel *,
  753. uint32_t size, int align, uint32_t flags,
  754. struct nouveau_gpuobj **);
  755. extern void nouveau_gpuobj_ref(struct nouveau_gpuobj *,
  756. struct nouveau_gpuobj **);
  757. extern int nouveau_gpuobj_new_fake(struct drm_device *, u32 pinst, u64 vinst,
  758. u32 size, u32 flags,
  759. struct nouveau_gpuobj **);
  760. extern int nouveau_gpuobj_dma_new(struct nouveau_channel *, int class,
  761. uint64_t offset, uint64_t size, int access,
  762. int target, struct nouveau_gpuobj **);
  763. extern int nouveau_gpuobj_gr_new(struct nouveau_channel *, u32 handle, int class);
  764. extern int nv50_gpuobj_dma_new(struct nouveau_channel *, int class, u64 base,
  765. u64 size, int target, int access, u32 type,
  766. u32 comp, struct nouveau_gpuobj **pobj);
  767. extern void nv50_gpuobj_dma_init(struct nouveau_gpuobj *, u32 offset,
  768. int class, u64 base, u64 size, int target,
  769. int access, u32 type, u32 comp);
  770. extern int nouveau_ioctl_grobj_alloc(struct drm_device *, void *data,
  771. struct drm_file *);
  772. extern int nouveau_ioctl_gpuobj_free(struct drm_device *, void *data,
  773. struct drm_file *);
  774. /* nouveau_irq.c */
  775. extern int nouveau_irq_init(struct drm_device *);
  776. extern void nouveau_irq_fini(struct drm_device *);
  777. extern irqreturn_t nouveau_irq_handler(DRM_IRQ_ARGS);
  778. extern void nouveau_irq_register(struct drm_device *, int status_bit,
  779. void (*)(struct drm_device *));
  780. extern void nouveau_irq_unregister(struct drm_device *, int status_bit);
  781. extern void nouveau_irq_preinstall(struct drm_device *);
  782. extern int nouveau_irq_postinstall(struct drm_device *);
  783. extern void nouveau_irq_uninstall(struct drm_device *);
  784. /* nouveau_sgdma.c */
  785. extern int nouveau_sgdma_init(struct drm_device *);
  786. extern void nouveau_sgdma_takedown(struct drm_device *);
  787. extern uint32_t nouveau_sgdma_get_physical(struct drm_device *,
  788. uint32_t offset);
  789. extern struct ttm_backend *nouveau_sgdma_init_ttm(struct drm_device *);
  790. /* nouveau_debugfs.c */
  791. #if defined(CONFIG_DRM_NOUVEAU_DEBUG)
  792. extern int nouveau_debugfs_init(struct drm_minor *);
  793. extern void nouveau_debugfs_takedown(struct drm_minor *);
  794. extern int nouveau_debugfs_channel_init(struct nouveau_channel *);
  795. extern void nouveau_debugfs_channel_fini(struct nouveau_channel *);
  796. #else
  797. static inline int
  798. nouveau_debugfs_init(struct drm_minor *minor)
  799. {
  800. return 0;
  801. }
  802. static inline void nouveau_debugfs_takedown(struct drm_minor *minor)
  803. {
  804. }
  805. static inline int
  806. nouveau_debugfs_channel_init(struct nouveau_channel *chan)
  807. {
  808. return 0;
  809. }
  810. static inline void
  811. nouveau_debugfs_channel_fini(struct nouveau_channel *chan)
  812. {
  813. }
  814. #endif
  815. /* nouveau_dma.c */
  816. extern void nouveau_dma_pre_init(struct nouveau_channel *);
  817. extern int nouveau_dma_init(struct nouveau_channel *);
  818. extern int nouveau_dma_wait(struct nouveau_channel *, int slots, int size);
  819. /* nouveau_acpi.c */
  820. #define ROM_BIOS_PAGE 4096
  821. #if defined(CONFIG_ACPI)
  822. void nouveau_register_dsm_handler(void);
  823. void nouveau_unregister_dsm_handler(void);
  824. int nouveau_acpi_get_bios_chunk(uint8_t *bios, int offset, int len);
  825. bool nouveau_acpi_rom_supported(struct pci_dev *pdev);
  826. int nouveau_acpi_edid(struct drm_device *, struct drm_connector *);
  827. #else
  828. static inline void nouveau_register_dsm_handler(void) {}
  829. static inline void nouveau_unregister_dsm_handler(void) {}
  830. static inline bool nouveau_acpi_rom_supported(struct pci_dev *pdev) { return false; }
  831. static inline int nouveau_acpi_get_bios_chunk(uint8_t *bios, int offset, int len) { return -EINVAL; }
  832. static inline int nouveau_acpi_edid(struct drm_device *dev, struct drm_connector *connector) { return -EINVAL; }
  833. #endif
  834. /* nouveau_backlight.c */
  835. #ifdef CONFIG_DRM_NOUVEAU_BACKLIGHT
  836. extern int nouveau_backlight_init(struct drm_device *);
  837. extern void nouveau_backlight_exit(struct drm_device *);
  838. #else
  839. static inline int nouveau_backlight_init(struct drm_device *dev)
  840. {
  841. return 0;
  842. }
  843. static inline void nouveau_backlight_exit(struct drm_device *dev) { }
  844. #endif
  845. /* nouveau_bios.c */
  846. extern int nouveau_bios_init(struct drm_device *);
  847. extern void nouveau_bios_takedown(struct drm_device *dev);
  848. extern int nouveau_run_vbios_init(struct drm_device *);
  849. extern void nouveau_bios_run_init_table(struct drm_device *, uint16_t table,
  850. struct dcb_entry *);
  851. extern struct dcb_gpio_entry *nouveau_bios_gpio_entry(struct drm_device *,
  852. enum dcb_gpio_tag);
  853. extern struct dcb_connector_table_entry *
  854. nouveau_bios_connector_entry(struct drm_device *, int index);
  855. extern u32 get_pll_register(struct drm_device *, enum pll_types);
  856. extern int get_pll_limits(struct drm_device *, uint32_t limit_match,
  857. struct pll_lims *);
  858. extern int nouveau_bios_run_display_table(struct drm_device *,
  859. struct dcb_entry *,
  860. uint32_t script, int pxclk);
  861. extern void *nouveau_bios_dp_table(struct drm_device *, struct dcb_entry *,
  862. int *length);
  863. extern bool nouveau_bios_fp_mode(struct drm_device *, struct drm_display_mode *);
  864. extern uint8_t *nouveau_bios_embedded_edid(struct drm_device *);
  865. extern int nouveau_bios_parse_lvds_table(struct drm_device *, int pxclk,
  866. bool *dl, bool *if_is_24bit);
  867. extern int run_tmds_table(struct drm_device *, struct dcb_entry *,
  868. int head, int pxclk);
  869. extern int call_lvds_script(struct drm_device *, struct dcb_entry *, int head,
  870. enum LVDS_script, int pxclk);
  871. /* nouveau_ttm.c */
  872. int nouveau_ttm_global_init(struct drm_nouveau_private *);
  873. void nouveau_ttm_global_release(struct drm_nouveau_private *);
  874. int nouveau_ttm_mmap(struct file *, struct vm_area_struct *);
  875. /* nouveau_dp.c */
  876. int nouveau_dp_auxch(struct nouveau_i2c_chan *auxch, int cmd, int addr,
  877. uint8_t *data, int data_nr);
  878. bool nouveau_dp_detect(struct drm_encoder *);
  879. bool nouveau_dp_link_train(struct drm_encoder *);
  880. /* nv04_fb.c */
  881. extern int nv04_fb_init(struct drm_device *);
  882. extern void nv04_fb_takedown(struct drm_device *);
  883. /* nv10_fb.c */
  884. extern int nv10_fb_init(struct drm_device *);
  885. extern void nv10_fb_takedown(struct drm_device *);
  886. extern void nv10_fb_init_tile_region(struct drm_device *dev, int i,
  887. uint32_t addr, uint32_t size,
  888. uint32_t pitch, uint32_t flags);
  889. extern void nv10_fb_set_tile_region(struct drm_device *dev, int i);
  890. extern void nv10_fb_free_tile_region(struct drm_device *dev, int i);
  891. /* nv30_fb.c */
  892. extern int nv30_fb_init(struct drm_device *);
  893. extern void nv30_fb_takedown(struct drm_device *);
  894. extern void nv30_fb_init_tile_region(struct drm_device *dev, int i,
  895. uint32_t addr, uint32_t size,
  896. uint32_t pitch, uint32_t flags);
  897. extern void nv30_fb_free_tile_region(struct drm_device *dev, int i);
  898. /* nv40_fb.c */
  899. extern int nv40_fb_init(struct drm_device *);
  900. extern void nv40_fb_takedown(struct drm_device *);
  901. extern void nv40_fb_set_tile_region(struct drm_device *dev, int i);
  902. /* nv50_fb.c */
  903. extern int nv50_fb_init(struct drm_device *);
  904. extern void nv50_fb_takedown(struct drm_device *);
  905. extern void nv50_fb_vm_trap(struct drm_device *, int display, const char *);
  906. /* nvc0_fb.c */
  907. extern int nvc0_fb_init(struct drm_device *);
  908. extern void nvc0_fb_takedown(struct drm_device *);
  909. /* nv04_fifo.c */
  910. extern int nv04_fifo_init(struct drm_device *);
  911. extern void nv04_fifo_fini(struct drm_device *);
  912. extern void nv04_fifo_disable(struct drm_device *);
  913. extern void nv04_fifo_enable(struct drm_device *);
  914. extern bool nv04_fifo_reassign(struct drm_device *, bool);
  915. extern bool nv04_fifo_cache_pull(struct drm_device *, bool);
  916. extern int nv04_fifo_channel_id(struct drm_device *);
  917. extern int nv04_fifo_create_context(struct nouveau_channel *);
  918. extern void nv04_fifo_destroy_context(struct nouveau_channel *);
  919. extern int nv04_fifo_load_context(struct nouveau_channel *);
  920. extern int nv04_fifo_unload_context(struct drm_device *);
  921. extern void nv04_fifo_isr(struct drm_device *);
  922. /* nv10_fifo.c */
  923. extern int nv10_fifo_init(struct drm_device *);
  924. extern int nv10_fifo_channel_id(struct drm_device *);
  925. extern int nv10_fifo_create_context(struct nouveau_channel *);
  926. extern int nv10_fifo_load_context(struct nouveau_channel *);
  927. extern int nv10_fifo_unload_context(struct drm_device *);
  928. /* nv40_fifo.c */
  929. extern int nv40_fifo_init(struct drm_device *);
  930. extern int nv40_fifo_create_context(struct nouveau_channel *);
  931. extern int nv40_fifo_load_context(struct nouveau_channel *);
  932. extern int nv40_fifo_unload_context(struct drm_device *);
  933. /* nv50_fifo.c */
  934. extern int nv50_fifo_init(struct drm_device *);
  935. extern void nv50_fifo_takedown(struct drm_device *);
  936. extern int nv50_fifo_channel_id(struct drm_device *);
  937. extern int nv50_fifo_create_context(struct nouveau_channel *);
  938. extern void nv50_fifo_destroy_context(struct nouveau_channel *);
  939. extern int nv50_fifo_load_context(struct nouveau_channel *);
  940. extern int nv50_fifo_unload_context(struct drm_device *);
  941. extern void nv50_fifo_tlb_flush(struct drm_device *dev);
  942. /* nvc0_fifo.c */
  943. extern int nvc0_fifo_init(struct drm_device *);
  944. extern void nvc0_fifo_takedown(struct drm_device *);
  945. extern void nvc0_fifo_disable(struct drm_device *);
  946. extern void nvc0_fifo_enable(struct drm_device *);
  947. extern bool nvc0_fifo_reassign(struct drm_device *, bool);
  948. extern bool nvc0_fifo_cache_pull(struct drm_device *, bool);
  949. extern int nvc0_fifo_channel_id(struct drm_device *);
  950. extern int nvc0_fifo_create_context(struct nouveau_channel *);
  951. extern void nvc0_fifo_destroy_context(struct nouveau_channel *);
  952. extern int nvc0_fifo_load_context(struct nouveau_channel *);
  953. extern int nvc0_fifo_unload_context(struct drm_device *);
  954. /* nv04_graph.c */
  955. extern int nv04_graph_init(struct drm_device *);
  956. extern void nv04_graph_takedown(struct drm_device *);
  957. extern void nv04_graph_fifo_access(struct drm_device *, bool);
  958. extern struct nouveau_channel *nv04_graph_channel(struct drm_device *);
  959. extern int nv04_graph_create_context(struct nouveau_channel *);
  960. extern void nv04_graph_destroy_context(struct nouveau_channel *);
  961. extern int nv04_graph_load_context(struct nouveau_channel *);
  962. extern int nv04_graph_unload_context(struct drm_device *);
  963. extern int nv04_graph_mthd_page_flip(struct nouveau_channel *chan,
  964. u32 class, u32 mthd, u32 data);
  965. extern struct nouveau_bitfield nv04_graph_nsource[];
  966. /* nv10_graph.c */
  967. extern int nv10_graph_init(struct drm_device *);
  968. extern void nv10_graph_takedown(struct drm_device *);
  969. extern struct nouveau_channel *nv10_graph_channel(struct drm_device *);
  970. extern int nv10_graph_create_context(struct nouveau_channel *);
  971. extern void nv10_graph_destroy_context(struct nouveau_channel *);
  972. extern int nv10_graph_load_context(struct nouveau_channel *);
  973. extern int nv10_graph_unload_context(struct drm_device *);
  974. extern void nv10_graph_set_tile_region(struct drm_device *dev, int i);
  975. extern struct nouveau_bitfield nv10_graph_intr[];
  976. extern struct nouveau_bitfield nv10_graph_nstatus[];
  977. /* nv20_graph.c */
  978. extern int nv20_graph_create_context(struct nouveau_channel *);
  979. extern void nv20_graph_destroy_context(struct nouveau_channel *);
  980. extern int nv20_graph_load_context(struct nouveau_channel *);
  981. extern int nv20_graph_unload_context(struct drm_device *);
  982. extern int nv20_graph_init(struct drm_device *);
  983. extern void nv20_graph_takedown(struct drm_device *);
  984. extern int nv30_graph_init(struct drm_device *);
  985. extern void nv20_graph_set_tile_region(struct drm_device *dev, int i);
  986. /* nv40_graph.c */
  987. extern int nv40_graph_init(struct drm_device *);
  988. extern void nv40_graph_takedown(struct drm_device *);
  989. extern struct nouveau_channel *nv40_graph_channel(struct drm_device *);
  990. extern int nv40_graph_create_context(struct nouveau_channel *);
  991. extern void nv40_graph_destroy_context(struct nouveau_channel *);
  992. extern int nv40_graph_load_context(struct nouveau_channel *);
  993. extern int nv40_graph_unload_context(struct drm_device *);
  994. extern void nv40_grctx_init(struct nouveau_grctx *);
  995. extern void nv40_graph_set_tile_region(struct drm_device *dev, int i);
  996. /* nv50_graph.c */
  997. extern int nv50_graph_init(struct drm_device *);
  998. extern void nv50_graph_takedown(struct drm_device *);
  999. extern void nv50_graph_fifo_access(struct drm_device *, bool);
  1000. extern struct nouveau_channel *nv50_graph_channel(struct drm_device *);
  1001. extern int nv50_graph_create_context(struct nouveau_channel *);
  1002. extern void nv50_graph_destroy_context(struct nouveau_channel *);
  1003. extern int nv50_graph_load_context(struct nouveau_channel *);
  1004. extern int nv50_graph_unload_context(struct drm_device *);
  1005. extern int nv50_grctx_init(struct nouveau_grctx *);
  1006. extern void nv50_graph_tlb_flush(struct drm_device *dev);
  1007. extern void nv86_graph_tlb_flush(struct drm_device *dev);
  1008. extern struct nouveau_enum nv50_data_error_names[];
  1009. /* nvc0_graph.c */
  1010. extern int nvc0_graph_init(struct drm_device *);
  1011. extern void nvc0_graph_takedown(struct drm_device *);
  1012. extern void nvc0_graph_fifo_access(struct drm_device *, bool);
  1013. extern struct nouveau_channel *nvc0_graph_channel(struct drm_device *);
  1014. extern int nvc0_graph_create_context(struct nouveau_channel *);
  1015. extern void nvc0_graph_destroy_context(struct nouveau_channel *);
  1016. extern int nvc0_graph_load_context(struct nouveau_channel *);
  1017. extern int nvc0_graph_unload_context(struct drm_device *);
  1018. /* nv84_crypt.c */
  1019. extern int nv84_crypt_init(struct drm_device *dev);
  1020. extern void nv84_crypt_fini(struct drm_device *dev);
  1021. extern int nv84_crypt_create_context(struct nouveau_channel *);
  1022. extern void nv84_crypt_destroy_context(struct nouveau_channel *);
  1023. extern void nv84_crypt_tlb_flush(struct drm_device *dev);
  1024. /* nv04_instmem.c */
  1025. extern int nv04_instmem_init(struct drm_device *);
  1026. extern void nv04_instmem_takedown(struct drm_device *);
  1027. extern int nv04_instmem_suspend(struct drm_device *);
  1028. extern void nv04_instmem_resume(struct drm_device *);
  1029. extern int nv04_instmem_get(struct nouveau_gpuobj *, u32 size, u32 align);
  1030. extern void nv04_instmem_put(struct nouveau_gpuobj *);
  1031. extern int nv04_instmem_map(struct nouveau_gpuobj *);
  1032. extern void nv04_instmem_unmap(struct nouveau_gpuobj *);
  1033. extern void nv04_instmem_flush(struct drm_device *);
  1034. /* nv50_instmem.c */
  1035. extern int nv50_instmem_init(struct drm_device *);
  1036. extern void nv50_instmem_takedown(struct drm_device *);
  1037. extern int nv50_instmem_suspend(struct drm_device *);
  1038. extern void nv50_instmem_resume(struct drm_device *);
  1039. extern int nv50_instmem_get(struct nouveau_gpuobj *, u32 size, u32 align);
  1040. extern void nv50_instmem_put(struct nouveau_gpuobj *);
  1041. extern int nv50_instmem_map(struct nouveau_gpuobj *);
  1042. extern void nv50_instmem_unmap(struct nouveau_gpuobj *);
  1043. extern void nv50_instmem_flush(struct drm_device *);
  1044. extern void nv84_instmem_flush(struct drm_device *);
  1045. /* nvc0_instmem.c */
  1046. extern int nvc0_instmem_init(struct drm_device *);
  1047. extern void nvc0_instmem_takedown(struct drm_device *);
  1048. extern int nvc0_instmem_suspend(struct drm_device *);
  1049. extern void nvc0_instmem_resume(struct drm_device *);
  1050. /* nv04_mc.c */
  1051. extern int nv04_mc_init(struct drm_device *);
  1052. extern void nv04_mc_takedown(struct drm_device *);
  1053. /* nv40_mc.c */
  1054. extern int nv40_mc_init(struct drm_device *);
  1055. extern void nv40_mc_takedown(struct drm_device *);
  1056. /* nv50_mc.c */
  1057. extern int nv50_mc_init(struct drm_device *);
  1058. extern void nv50_mc_takedown(struct drm_device *);
  1059. /* nv04_timer.c */
  1060. extern int nv04_timer_init(struct drm_device *);
  1061. extern uint64_t nv04_timer_read(struct drm_device *);
  1062. extern void nv04_timer_takedown(struct drm_device *);
  1063. extern long nouveau_compat_ioctl(struct file *file, unsigned int cmd,
  1064. unsigned long arg);
  1065. /* nv04_dac.c */
  1066. extern int nv04_dac_create(struct drm_connector *, struct dcb_entry *);
  1067. extern uint32_t nv17_dac_sample_load(struct drm_encoder *encoder);
  1068. extern int nv04_dac_output_offset(struct drm_encoder *encoder);
  1069. extern void nv04_dac_update_dacclk(struct drm_encoder *encoder, bool enable);
  1070. extern bool nv04_dac_in_use(struct drm_encoder *encoder);
  1071. /* nv04_dfp.c */
  1072. extern int nv04_dfp_create(struct drm_connector *, struct dcb_entry *);
  1073. extern int nv04_dfp_get_bound_head(struct drm_device *dev, struct dcb_entry *dcbent);
  1074. extern void nv04_dfp_bind_head(struct drm_device *dev, struct dcb_entry *dcbent,
  1075. int head, bool dl);
  1076. extern void nv04_dfp_disable(struct drm_device *dev, int head);
  1077. extern void nv04_dfp_update_fp_control(struct drm_encoder *encoder, int mode);
  1078. /* nv04_tv.c */
  1079. extern int nv04_tv_identify(struct drm_device *dev, int i2c_index);
  1080. extern int nv04_tv_create(struct drm_connector *, struct dcb_entry *);
  1081. /* nv17_tv.c */
  1082. extern int nv17_tv_create(struct drm_connector *, struct dcb_entry *);
  1083. /* nv04_display.c */
  1084. extern int nv04_display_early_init(struct drm_device *);
  1085. extern void nv04_display_late_takedown(struct drm_device *);
  1086. extern int nv04_display_create(struct drm_device *);
  1087. extern int nv04_display_init(struct drm_device *);
  1088. extern void nv04_display_destroy(struct drm_device *);
  1089. /* nv04_crtc.c */
  1090. extern int nv04_crtc_create(struct drm_device *, int index);
  1091. /* nouveau_bo.c */
  1092. extern struct ttm_bo_driver nouveau_bo_driver;
  1093. extern int nouveau_bo_new(struct drm_device *, struct nouveau_channel *,
  1094. int size, int align, uint32_t flags,
  1095. uint32_t tile_mode, uint32_t tile_flags,
  1096. bool no_vm, bool mappable, struct nouveau_bo **);
  1097. extern int nouveau_bo_pin(struct nouveau_bo *, uint32_t flags);
  1098. extern int nouveau_bo_unpin(struct nouveau_bo *);
  1099. extern int nouveau_bo_map(struct nouveau_bo *);
  1100. extern void nouveau_bo_unmap(struct nouveau_bo *);
  1101. extern void nouveau_bo_placement_set(struct nouveau_bo *, uint32_t type,
  1102. uint32_t busy);
  1103. extern u16 nouveau_bo_rd16(struct nouveau_bo *nvbo, unsigned index);
  1104. extern void nouveau_bo_wr16(struct nouveau_bo *nvbo, unsigned index, u16 val);
  1105. extern u32 nouveau_bo_rd32(struct nouveau_bo *nvbo, unsigned index);
  1106. extern void nouveau_bo_wr32(struct nouveau_bo *nvbo, unsigned index, u32 val);
  1107. extern void nouveau_bo_fence(struct nouveau_bo *, struct nouveau_fence *);
  1108. extern int nouveau_bo_validate(struct nouveau_bo *, bool interruptible,
  1109. bool no_wait_reserve, bool no_wait_gpu);
  1110. /* nouveau_fence.c */
  1111. struct nouveau_fence;
  1112. extern int nouveau_fence_init(struct drm_device *);
  1113. extern void nouveau_fence_fini(struct drm_device *);
  1114. extern int nouveau_fence_channel_init(struct nouveau_channel *);
  1115. extern void nouveau_fence_channel_fini(struct nouveau_channel *);
  1116. extern void nouveau_fence_update(struct nouveau_channel *);
  1117. extern int nouveau_fence_new(struct nouveau_channel *, struct nouveau_fence **,
  1118. bool emit);
  1119. extern int nouveau_fence_emit(struct nouveau_fence *);
  1120. extern void nouveau_fence_work(struct nouveau_fence *fence,
  1121. void (*work)(void *priv, bool signalled),
  1122. void *priv);
  1123. struct nouveau_channel *nouveau_fence_channel(struct nouveau_fence *);
  1124. extern bool __nouveau_fence_signalled(void *obj, void *arg);
  1125. extern int __nouveau_fence_wait(void *obj, void *arg, bool lazy, bool intr);
  1126. extern int __nouveau_fence_flush(void *obj, void *arg);
  1127. extern void __nouveau_fence_unref(void **obj);
  1128. extern void *__nouveau_fence_ref(void *obj);
  1129. static inline bool nouveau_fence_signalled(struct nouveau_fence *obj)
  1130. {
  1131. return __nouveau_fence_signalled(obj, NULL);
  1132. }
  1133. static inline int
  1134. nouveau_fence_wait(struct nouveau_fence *obj, bool lazy, bool intr)
  1135. {
  1136. return __nouveau_fence_wait(obj, NULL, lazy, intr);
  1137. }
  1138. extern int nouveau_fence_sync(struct nouveau_fence *, struct nouveau_channel *);
  1139. static inline int nouveau_fence_flush(struct nouveau_fence *obj)
  1140. {
  1141. return __nouveau_fence_flush(obj, NULL);
  1142. }
  1143. static inline void nouveau_fence_unref(struct nouveau_fence **obj)
  1144. {
  1145. __nouveau_fence_unref((void **)obj);
  1146. }
  1147. static inline struct nouveau_fence *nouveau_fence_ref(struct nouveau_fence *obj)
  1148. {
  1149. return __nouveau_fence_ref(obj);
  1150. }
  1151. /* nouveau_gem.c */
  1152. extern int nouveau_gem_new(struct drm_device *, struct nouveau_channel *,
  1153. int size, int align, uint32_t flags,
  1154. uint32_t tile_mode, uint32_t tile_flags,
  1155. bool no_vm, bool mappable, struct nouveau_bo **);
  1156. extern int nouveau_gem_object_new(struct drm_gem_object *);
  1157. extern void nouveau_gem_object_del(struct drm_gem_object *);
  1158. extern int nouveau_gem_ioctl_new(struct drm_device *, void *,
  1159. struct drm_file *);
  1160. extern int nouveau_gem_ioctl_pushbuf(struct drm_device *, void *,
  1161. struct drm_file *);
  1162. extern int nouveau_gem_ioctl_cpu_prep(struct drm_device *, void *,
  1163. struct drm_file *);
  1164. extern int nouveau_gem_ioctl_cpu_fini(struct drm_device *, void *,
  1165. struct drm_file *);
  1166. extern int nouveau_gem_ioctl_info(struct drm_device *, void *,
  1167. struct drm_file *);
  1168. /* nouveau_display.c */
  1169. int nouveau_vblank_enable(struct drm_device *dev, int crtc);
  1170. void nouveau_vblank_disable(struct drm_device *dev, int crtc);
  1171. int nouveau_crtc_page_flip(struct drm_crtc *crtc, struct drm_framebuffer *fb,
  1172. struct drm_pending_vblank_event *event);
  1173. int nouveau_finish_page_flip(struct nouveau_channel *,
  1174. struct nouveau_page_flip_state *);
  1175. /* nv10_gpio.c */
  1176. int nv10_gpio_get(struct drm_device *dev, enum dcb_gpio_tag tag);
  1177. int nv10_gpio_set(struct drm_device *dev, enum dcb_gpio_tag tag, int state);
  1178. /* nv50_gpio.c */
  1179. int nv50_gpio_init(struct drm_device *dev);
  1180. void nv50_gpio_fini(struct drm_device *dev);
  1181. int nv50_gpio_get(struct drm_device *dev, enum dcb_gpio_tag tag);
  1182. int nv50_gpio_set(struct drm_device *dev, enum dcb_gpio_tag tag, int state);
  1183. int nv50_gpio_irq_register(struct drm_device *, enum dcb_gpio_tag,
  1184. void (*)(void *, int), void *);
  1185. void nv50_gpio_irq_unregister(struct drm_device *, enum dcb_gpio_tag,
  1186. void (*)(void *, int), void *);
  1187. bool nv50_gpio_irq_enable(struct drm_device *, enum dcb_gpio_tag, bool on);
  1188. /* nv50_calc. */
  1189. int nv50_calc_pll(struct drm_device *, struct pll_lims *, int clk,
  1190. int *N1, int *M1, int *N2, int *M2, int *P);
  1191. int nv50_calc_pll2(struct drm_device *, struct pll_lims *,
  1192. int clk, int *N, int *fN, int *M, int *P);
  1193. #ifndef ioread32_native
  1194. #ifdef __BIG_ENDIAN
  1195. #define ioread16_native ioread16be
  1196. #define iowrite16_native iowrite16be
  1197. #define ioread32_native ioread32be
  1198. #define iowrite32_native iowrite32be
  1199. #else /* def __BIG_ENDIAN */
  1200. #define ioread16_native ioread16
  1201. #define iowrite16_native iowrite16
  1202. #define ioread32_native ioread32
  1203. #define iowrite32_native iowrite32
  1204. #endif /* def __BIG_ENDIAN else */
  1205. #endif /* !ioread32_native */
  1206. /* channel control reg access */
  1207. static inline u32 nvchan_rd32(struct nouveau_channel *chan, unsigned reg)
  1208. {
  1209. return ioread32_native(chan->user + reg);
  1210. }
  1211. static inline void nvchan_wr32(struct nouveau_channel *chan,
  1212. unsigned reg, u32 val)
  1213. {
  1214. iowrite32_native(val, chan->user + reg);
  1215. }
  1216. /* register access */
  1217. static inline u32 nv_rd32(struct drm_device *dev, unsigned reg)
  1218. {
  1219. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1220. return ioread32_native(dev_priv->mmio + reg);
  1221. }
  1222. static inline void nv_wr32(struct drm_device *dev, unsigned reg, u32 val)
  1223. {
  1224. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1225. iowrite32_native(val, dev_priv->mmio + reg);
  1226. }
  1227. static inline u32 nv_mask(struct drm_device *dev, u32 reg, u32 mask, u32 val)
  1228. {
  1229. u32 tmp = nv_rd32(dev, reg);
  1230. nv_wr32(dev, reg, (tmp & ~mask) | val);
  1231. return tmp;
  1232. }
  1233. static inline u8 nv_rd08(struct drm_device *dev, unsigned reg)
  1234. {
  1235. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1236. return ioread8(dev_priv->mmio + reg);
  1237. }
  1238. static inline void nv_wr08(struct drm_device *dev, unsigned reg, u8 val)
  1239. {
  1240. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1241. iowrite8(val, dev_priv->mmio + reg);
  1242. }
  1243. #define nv_wait(dev, reg, mask, val) \
  1244. nouveau_wait_eq(dev, 2000000000ULL, (reg), (mask), (val))
  1245. #define nv_wait_ne(dev, reg, mask, val) \
  1246. nouveau_wait_ne(dev, 2000000000ULL, (reg), (mask), (val))
  1247. /* PRAMIN access */
  1248. static inline u32 nv_ri32(struct drm_device *dev, unsigned offset)
  1249. {
  1250. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1251. return ioread32_native(dev_priv->ramin + offset);
  1252. }
  1253. static inline void nv_wi32(struct drm_device *dev, unsigned offset, u32 val)
  1254. {
  1255. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1256. iowrite32_native(val, dev_priv->ramin + offset);
  1257. }
  1258. /* object access */
  1259. extern u32 nv_ro32(struct nouveau_gpuobj *, u32 offset);
  1260. extern void nv_wo32(struct nouveau_gpuobj *, u32 offset, u32 val);
  1261. /*
  1262. * Logging
  1263. * Argument d is (struct drm_device *).
  1264. */
  1265. #define NV_PRINTK(level, d, fmt, arg...) \
  1266. printk(level "[" DRM_NAME "] " DRIVER_NAME " %s: " fmt, \
  1267. pci_name(d->pdev), ##arg)
  1268. #ifndef NV_DEBUG_NOTRACE
  1269. #define NV_DEBUG(d, fmt, arg...) do { \
  1270. if (drm_debug & DRM_UT_DRIVER) { \
  1271. NV_PRINTK(KERN_DEBUG, d, "%s:%d - " fmt, __func__, \
  1272. __LINE__, ##arg); \
  1273. } \
  1274. } while (0)
  1275. #define NV_DEBUG_KMS(d, fmt, arg...) do { \
  1276. if (drm_debug & DRM_UT_KMS) { \
  1277. NV_PRINTK(KERN_DEBUG, d, "%s:%d - " fmt, __func__, \
  1278. __LINE__, ##arg); \
  1279. } \
  1280. } while (0)
  1281. #else
  1282. #define NV_DEBUG(d, fmt, arg...) do { \
  1283. if (drm_debug & DRM_UT_DRIVER) \
  1284. NV_PRINTK(KERN_DEBUG, d, fmt, ##arg); \
  1285. } while (0)
  1286. #define NV_DEBUG_KMS(d, fmt, arg...) do { \
  1287. if (drm_debug & DRM_UT_KMS) \
  1288. NV_PRINTK(KERN_DEBUG, d, fmt, ##arg); \
  1289. } while (0)
  1290. #endif
  1291. #define NV_ERROR(d, fmt, arg...) NV_PRINTK(KERN_ERR, d, fmt, ##arg)
  1292. #define NV_INFO(d, fmt, arg...) NV_PRINTK(KERN_INFO, d, fmt, ##arg)
  1293. #define NV_TRACEWARN(d, fmt, arg...) NV_PRINTK(KERN_NOTICE, d, fmt, ##arg)
  1294. #define NV_TRACE(d, fmt, arg...) NV_PRINTK(KERN_INFO, d, fmt, ##arg)
  1295. #define NV_WARN(d, fmt, arg...) NV_PRINTK(KERN_WARNING, d, fmt, ##arg)
  1296. /* nouveau_reg_debug bitmask */
  1297. enum {
  1298. NOUVEAU_REG_DEBUG_MC = 0x1,
  1299. NOUVEAU_REG_DEBUG_VIDEO = 0x2,
  1300. NOUVEAU_REG_DEBUG_FB = 0x4,
  1301. NOUVEAU_REG_DEBUG_EXTDEV = 0x8,
  1302. NOUVEAU_REG_DEBUG_CRTC = 0x10,
  1303. NOUVEAU_REG_DEBUG_RAMDAC = 0x20,
  1304. NOUVEAU_REG_DEBUG_VGACRTC = 0x40,
  1305. NOUVEAU_REG_DEBUG_RMVIO = 0x80,
  1306. NOUVEAU_REG_DEBUG_VGAATTR = 0x100,
  1307. NOUVEAU_REG_DEBUG_EVO = 0x200,
  1308. };
  1309. #define NV_REG_DEBUG(type, dev, fmt, arg...) do { \
  1310. if (nouveau_reg_debug & NOUVEAU_REG_DEBUG_##type) \
  1311. NV_PRINTK(KERN_DEBUG, dev, "%s: " fmt, __func__, ##arg); \
  1312. } while (0)
  1313. static inline bool
  1314. nv_two_heads(struct drm_device *dev)
  1315. {
  1316. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1317. const int impl = dev->pci_device & 0x0ff0;
  1318. if (dev_priv->card_type >= NV_10 && impl != 0x0100 &&
  1319. impl != 0x0150 && impl != 0x01a0 && impl != 0x0200)
  1320. return true;
  1321. return false;
  1322. }
  1323. static inline bool
  1324. nv_gf4_disp_arch(struct drm_device *dev)
  1325. {
  1326. return nv_two_heads(dev) && (dev->pci_device & 0x0ff0) != 0x0110;
  1327. }
  1328. static inline bool
  1329. nv_two_reg_pll(struct drm_device *dev)
  1330. {
  1331. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1332. const int impl = dev->pci_device & 0x0ff0;
  1333. if (impl == 0x0310 || impl == 0x0340 || dev_priv->card_type >= NV_40)
  1334. return true;
  1335. return false;
  1336. }
  1337. static inline bool
  1338. nv_match_device(struct drm_device *dev, unsigned device,
  1339. unsigned sub_vendor, unsigned sub_device)
  1340. {
  1341. return dev->pdev->device == device &&
  1342. dev->pdev->subsystem_vendor == sub_vendor &&
  1343. dev->pdev->subsystem_device == sub_device;
  1344. }
  1345. /* returns 1 if device is one of the nv4x using the 0x4497 object class,
  1346. * helpful to determine a number of other hardware features
  1347. */
  1348. static inline int
  1349. nv44_graph_class(struct drm_device *dev)
  1350. {
  1351. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1352. if ((dev_priv->chipset & 0xf0) == 0x60)
  1353. return 1;
  1354. return !(0x0baf & (1 << (dev_priv->chipset & 0x0f)));
  1355. }
  1356. /* memory type/access flags, do not match hardware values */
  1357. #define NV_MEM_ACCESS_RO 1
  1358. #define NV_MEM_ACCESS_WO 2
  1359. #define NV_MEM_ACCESS_RW (NV_MEM_ACCESS_RO | NV_MEM_ACCESS_WO)
  1360. #define NV_MEM_ACCESS_SYS 4
  1361. #define NV_MEM_ACCESS_VM 8
  1362. #define NV_MEM_TARGET_VRAM 0
  1363. #define NV_MEM_TARGET_PCI 1
  1364. #define NV_MEM_TARGET_PCI_NOSNOOP 2
  1365. #define NV_MEM_TARGET_VM 3
  1366. #define NV_MEM_TARGET_GART 4
  1367. #define NV_MEM_TYPE_VM 0x7f
  1368. #define NV_MEM_COMP_VM 0x03
  1369. /* NV_SW object class */
  1370. #define NV_SW 0x0000506e
  1371. #define NV_SW_DMA_SEMAPHORE 0x00000060
  1372. #define NV_SW_SEMAPHORE_OFFSET 0x00000064
  1373. #define NV_SW_SEMAPHORE_ACQUIRE 0x00000068
  1374. #define NV_SW_SEMAPHORE_RELEASE 0x0000006c
  1375. #define NV_SW_YIELD 0x00000080
  1376. #define NV_SW_DMA_VBLSEM 0x0000018c
  1377. #define NV_SW_VBLSEM_OFFSET 0x00000400
  1378. #define NV_SW_VBLSEM_RELEASE_VALUE 0x00000404
  1379. #define NV_SW_VBLSEM_RELEASE 0x00000408
  1380. #define NV_SW_PAGE_FLIP 0x00000500
  1381. #endif /* __NOUVEAU_DRV_H__ */