i915_reg.h 116 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334
  1. /* Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
  2. * All Rights Reserved.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the
  6. * "Software"), to deal in the Software without restriction, including
  7. * without limitation the rights to use, copy, modify, merge, publish,
  8. * distribute, sub license, and/or sell copies of the Software, and to
  9. * permit persons to whom the Software is furnished to do so, subject to
  10. * the following conditions:
  11. *
  12. * The above copyright notice and this permission notice (including the
  13. * next paragraph) shall be included in all copies or substantial portions
  14. * of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
  17. * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  18. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
  19. * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
  20. * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
  21. * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
  22. * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
  23. */
  24. #ifndef _I915_REG_H_
  25. #define _I915_REG_H_
  26. #define _PIPE(pipe, a, b) ((a) + (pipe)*((b)-(a)))
  27. /*
  28. * The Bridge device's PCI config space has information about the
  29. * fb aperture size and the amount of pre-reserved memory.
  30. * This is all handled in the intel-gtt.ko module. i915.ko only
  31. * cares about the vga bit for the vga rbiter.
  32. */
  33. #define INTEL_GMCH_CTRL 0x52
  34. #define INTEL_GMCH_VGA_DISABLE (1 << 1)
  35. /* PCI config space */
  36. #define HPLLCC 0xc0 /* 855 only */
  37. #define GC_CLOCK_CONTROL_MASK (0xf << 0)
  38. #define GC_CLOCK_133_200 (0 << 0)
  39. #define GC_CLOCK_100_200 (1 << 0)
  40. #define GC_CLOCK_100_133 (2 << 0)
  41. #define GC_CLOCK_166_250 (3 << 0)
  42. #define GCFGC2 0xda
  43. #define GCFGC 0xf0 /* 915+ only */
  44. #define GC_LOW_FREQUENCY_ENABLE (1 << 7)
  45. #define GC_DISPLAY_CLOCK_190_200_MHZ (0 << 4)
  46. #define GC_DISPLAY_CLOCK_333_MHZ (4 << 4)
  47. #define GC_DISPLAY_CLOCK_MASK (7 << 4)
  48. #define GM45_GC_RENDER_CLOCK_MASK (0xf << 0)
  49. #define GM45_GC_RENDER_CLOCK_266_MHZ (8 << 0)
  50. #define GM45_GC_RENDER_CLOCK_320_MHZ (9 << 0)
  51. #define GM45_GC_RENDER_CLOCK_400_MHZ (0xb << 0)
  52. #define GM45_GC_RENDER_CLOCK_533_MHZ (0xc << 0)
  53. #define I965_GC_RENDER_CLOCK_MASK (0xf << 0)
  54. #define I965_GC_RENDER_CLOCK_267_MHZ (2 << 0)
  55. #define I965_GC_RENDER_CLOCK_333_MHZ (3 << 0)
  56. #define I965_GC_RENDER_CLOCK_444_MHZ (4 << 0)
  57. #define I965_GC_RENDER_CLOCK_533_MHZ (5 << 0)
  58. #define I945_GC_RENDER_CLOCK_MASK (7 << 0)
  59. #define I945_GC_RENDER_CLOCK_166_MHZ (0 << 0)
  60. #define I945_GC_RENDER_CLOCK_200_MHZ (1 << 0)
  61. #define I945_GC_RENDER_CLOCK_250_MHZ (3 << 0)
  62. #define I945_GC_RENDER_CLOCK_400_MHZ (5 << 0)
  63. #define I915_GC_RENDER_CLOCK_MASK (7 << 0)
  64. #define I915_GC_RENDER_CLOCK_166_MHZ (0 << 0)
  65. #define I915_GC_RENDER_CLOCK_200_MHZ (1 << 0)
  66. #define I915_GC_RENDER_CLOCK_333_MHZ (4 << 0)
  67. #define LBB 0xf4
  68. /* Graphics reset regs */
  69. #define I965_GDRST 0xc0 /* PCI config register */
  70. #define ILK_GDSR 0x2ca4 /* MCHBAR offset */
  71. #define GRDOM_FULL (0<<2)
  72. #define GRDOM_RENDER (1<<2)
  73. #define GRDOM_MEDIA (3<<2)
  74. #define GEN6_GDRST 0x941c
  75. #define GEN6_GRDOM_FULL (1 << 0)
  76. #define GEN6_GRDOM_RENDER (1 << 1)
  77. #define GEN6_GRDOM_MEDIA (1 << 2)
  78. #define GEN6_GRDOM_BLT (1 << 3)
  79. /* VGA stuff */
  80. #define VGA_ST01_MDA 0x3ba
  81. #define VGA_ST01_CGA 0x3da
  82. #define VGA_MSR_WRITE 0x3c2
  83. #define VGA_MSR_READ 0x3cc
  84. #define VGA_MSR_MEM_EN (1<<1)
  85. #define VGA_MSR_CGA_MODE (1<<0)
  86. #define VGA_SR_INDEX 0x3c4
  87. #define VGA_SR_DATA 0x3c5
  88. #define VGA_AR_INDEX 0x3c0
  89. #define VGA_AR_VID_EN (1<<5)
  90. #define VGA_AR_DATA_WRITE 0x3c0
  91. #define VGA_AR_DATA_READ 0x3c1
  92. #define VGA_GR_INDEX 0x3ce
  93. #define VGA_GR_DATA 0x3cf
  94. /* GR05 */
  95. #define VGA_GR_MEM_READ_MODE_SHIFT 3
  96. #define VGA_GR_MEM_READ_MODE_PLANE 1
  97. /* GR06 */
  98. #define VGA_GR_MEM_MODE_MASK 0xc
  99. #define VGA_GR_MEM_MODE_SHIFT 2
  100. #define VGA_GR_MEM_A0000_AFFFF 0
  101. #define VGA_GR_MEM_A0000_BFFFF 1
  102. #define VGA_GR_MEM_B0000_B7FFF 2
  103. #define VGA_GR_MEM_B0000_BFFFF 3
  104. #define VGA_DACMASK 0x3c6
  105. #define VGA_DACRX 0x3c7
  106. #define VGA_DACWX 0x3c8
  107. #define VGA_DACDATA 0x3c9
  108. #define VGA_CR_INDEX_MDA 0x3b4
  109. #define VGA_CR_DATA_MDA 0x3b5
  110. #define VGA_CR_INDEX_CGA 0x3d4
  111. #define VGA_CR_DATA_CGA 0x3d5
  112. /*
  113. * Memory interface instructions used by the kernel
  114. */
  115. #define MI_INSTR(opcode, flags) (((opcode) << 23) | (flags))
  116. #define MI_NOOP MI_INSTR(0, 0)
  117. #define MI_USER_INTERRUPT MI_INSTR(0x02, 0)
  118. #define MI_WAIT_FOR_EVENT MI_INSTR(0x03, 0)
  119. #define MI_WAIT_FOR_OVERLAY_FLIP (1<<16)
  120. #define MI_WAIT_FOR_PLANE_B_FLIP (1<<6)
  121. #define MI_WAIT_FOR_PLANE_A_FLIP (1<<2)
  122. #define MI_WAIT_FOR_PLANE_A_SCANLINES (1<<1)
  123. #define MI_FLUSH MI_INSTR(0x04, 0)
  124. #define MI_READ_FLUSH (1 << 0)
  125. #define MI_EXE_FLUSH (1 << 1)
  126. #define MI_NO_WRITE_FLUSH (1 << 2)
  127. #define MI_SCENE_COUNT (1 << 3) /* just increment scene count */
  128. #define MI_END_SCENE (1 << 4) /* flush binner and incr scene count */
  129. #define MI_INVALIDATE_ISP (1 << 5) /* invalidate indirect state pointers */
  130. #define MI_BATCH_BUFFER_END MI_INSTR(0x0a, 0)
  131. #define MI_SUSPEND_FLUSH MI_INSTR(0x0b, 0)
  132. #define MI_SUSPEND_FLUSH_EN (1<<0)
  133. #define MI_REPORT_HEAD MI_INSTR(0x07, 0)
  134. #define MI_OVERLAY_FLIP MI_INSTR(0x11,0)
  135. #define MI_OVERLAY_CONTINUE (0x0<<21)
  136. #define MI_OVERLAY_ON (0x1<<21)
  137. #define MI_OVERLAY_OFF (0x2<<21)
  138. #define MI_LOAD_SCAN_LINES_INCL MI_INSTR(0x12, 0)
  139. #define MI_DISPLAY_FLIP MI_INSTR(0x14, 2)
  140. #define MI_DISPLAY_FLIP_I915 MI_INSTR(0x14, 1)
  141. #define MI_DISPLAY_FLIP_PLANE(n) ((n) << 20)
  142. #define MI_SET_CONTEXT MI_INSTR(0x18, 0)
  143. #define MI_MM_SPACE_GTT (1<<8)
  144. #define MI_MM_SPACE_PHYSICAL (0<<8)
  145. #define MI_SAVE_EXT_STATE_EN (1<<3)
  146. #define MI_RESTORE_EXT_STATE_EN (1<<2)
  147. #define MI_FORCE_RESTORE (1<<1)
  148. #define MI_RESTORE_INHIBIT (1<<0)
  149. #define MI_STORE_DWORD_IMM MI_INSTR(0x20, 1)
  150. #define MI_MEM_VIRTUAL (1 << 22) /* 965+ only */
  151. #define MI_STORE_DWORD_INDEX MI_INSTR(0x21, 1)
  152. #define MI_STORE_DWORD_INDEX_SHIFT 2
  153. /* Official intel docs are somewhat sloppy concerning MI_LOAD_REGISTER_IMM:
  154. * - Always issue a MI_NOOP _before_ the MI_LOAD_REGISTER_IMM - otherwise hw
  155. * simply ignores the register load under certain conditions.
  156. * - One can actually load arbitrary many arbitrary registers: Simply issue x
  157. * address/value pairs. Don't overdue it, though, x <= 2^4 must hold!
  158. */
  159. #define MI_LOAD_REGISTER_IMM(x) MI_INSTR(0x22, 2*x-1)
  160. #define MI_FLUSH_DW MI_INSTR(0x26, 1) /* for GEN6 */
  161. #define MI_INVALIDATE_TLB (1<<18)
  162. #define MI_INVALIDATE_BSD (1<<7)
  163. #define MI_BATCH_BUFFER MI_INSTR(0x30, 1)
  164. #define MI_BATCH_NON_SECURE (1)
  165. #define MI_BATCH_NON_SECURE_I965 (1<<8)
  166. #define MI_BATCH_BUFFER_START MI_INSTR(0x31, 0)
  167. #define MI_SEMAPHORE_MBOX MI_INSTR(0x16, 1) /* gen6+ */
  168. #define MI_SEMAPHORE_GLOBAL_GTT (1<<22)
  169. #define MI_SEMAPHORE_UPDATE (1<<21)
  170. #define MI_SEMAPHORE_COMPARE (1<<20)
  171. #define MI_SEMAPHORE_REGISTER (1<<18)
  172. /*
  173. * 3D instructions used by the kernel
  174. */
  175. #define GFX_INSTR(opcode, flags) ((0x3 << 29) | ((opcode) << 24) | (flags))
  176. #define GFX_OP_RASTER_RULES ((0x3<<29)|(0x7<<24))
  177. #define GFX_OP_SCISSOR ((0x3<<29)|(0x1c<<24)|(0x10<<19))
  178. #define SC_UPDATE_SCISSOR (0x1<<1)
  179. #define SC_ENABLE_MASK (0x1<<0)
  180. #define SC_ENABLE (0x1<<0)
  181. #define GFX_OP_LOAD_INDIRECT ((0x3<<29)|(0x1d<<24)|(0x7<<16))
  182. #define GFX_OP_SCISSOR_INFO ((0x3<<29)|(0x1d<<24)|(0x81<<16)|(0x1))
  183. #define SCI_YMIN_MASK (0xffff<<16)
  184. #define SCI_XMIN_MASK (0xffff<<0)
  185. #define SCI_YMAX_MASK (0xffff<<16)
  186. #define SCI_XMAX_MASK (0xffff<<0)
  187. #define GFX_OP_SCISSOR_ENABLE ((0x3<<29)|(0x1c<<24)|(0x10<<19))
  188. #define GFX_OP_SCISSOR_RECT ((0x3<<29)|(0x1d<<24)|(0x81<<16)|1)
  189. #define GFX_OP_COLOR_FACTOR ((0x3<<29)|(0x1d<<24)|(0x1<<16)|0x0)
  190. #define GFX_OP_STIPPLE ((0x3<<29)|(0x1d<<24)|(0x83<<16))
  191. #define GFX_OP_MAP_INFO ((0x3<<29)|(0x1d<<24)|0x4)
  192. #define GFX_OP_DESTBUFFER_VARS ((0x3<<29)|(0x1d<<24)|(0x85<<16)|0x0)
  193. #define GFX_OP_DESTBUFFER_INFO ((0x3<<29)|(0x1d<<24)|(0x8e<<16)|1)
  194. #define GFX_OP_DRAWRECT_INFO ((0x3<<29)|(0x1d<<24)|(0x80<<16)|(0x3))
  195. #define GFX_OP_DRAWRECT_INFO_I965 ((0x7900<<16)|0x2)
  196. #define SRC_COPY_BLT_CMD ((2<<29)|(0x43<<22)|4)
  197. #define XY_SRC_COPY_BLT_CMD ((2<<29)|(0x53<<22)|6)
  198. #define XY_MONO_SRC_COPY_IMM_BLT ((2<<29)|(0x71<<22)|5)
  199. #define XY_SRC_COPY_BLT_WRITE_ALPHA (1<<21)
  200. #define XY_SRC_COPY_BLT_WRITE_RGB (1<<20)
  201. #define BLT_DEPTH_8 (0<<24)
  202. #define BLT_DEPTH_16_565 (1<<24)
  203. #define BLT_DEPTH_16_1555 (2<<24)
  204. #define BLT_DEPTH_32 (3<<24)
  205. #define BLT_ROP_GXCOPY (0xcc<<16)
  206. #define XY_SRC_COPY_BLT_SRC_TILED (1<<15) /* 965+ only */
  207. #define XY_SRC_COPY_BLT_DST_TILED (1<<11) /* 965+ only */
  208. #define CMD_OP_DISPLAYBUFFER_INFO ((0x0<<29)|(0x14<<23)|2)
  209. #define ASYNC_FLIP (1<<22)
  210. #define DISPLAY_PLANE_A (0<<20)
  211. #define DISPLAY_PLANE_B (1<<20)
  212. #define GFX_OP_PIPE_CONTROL ((0x3<<29)|(0x3<<27)|(0x2<<24)|2)
  213. #define PIPE_CONTROL_QW_WRITE (1<<14)
  214. #define PIPE_CONTROL_DEPTH_STALL (1<<13)
  215. #define PIPE_CONTROL_WC_FLUSH (1<<12)
  216. #define PIPE_CONTROL_IS_FLUSH (1<<11) /* MBZ on Ironlake */
  217. #define PIPE_CONTROL_TC_FLUSH (1<<10) /* GM45+ only */
  218. #define PIPE_CONTROL_ISP_DIS (1<<9)
  219. #define PIPE_CONTROL_NOTIFY (1<<8)
  220. #define PIPE_CONTROL_GLOBAL_GTT (1<<2) /* in addr dword */
  221. #define PIPE_CONTROL_STALL_EN (1<<1) /* in addr word, Ironlake+ only */
  222. /*
  223. * Reset registers
  224. */
  225. #define DEBUG_RESET_I830 0x6070
  226. #define DEBUG_RESET_FULL (1<<7)
  227. #define DEBUG_RESET_RENDER (1<<8)
  228. #define DEBUG_RESET_DISPLAY (1<<9)
  229. /*
  230. * Fence registers
  231. */
  232. #define FENCE_REG_830_0 0x2000
  233. #define FENCE_REG_945_8 0x3000
  234. #define I830_FENCE_START_MASK 0x07f80000
  235. #define I830_FENCE_TILING_Y_SHIFT 12
  236. #define I830_FENCE_SIZE_BITS(size) ((ffs((size) >> 19) - 1) << 8)
  237. #define I830_FENCE_PITCH_SHIFT 4
  238. #define I830_FENCE_REG_VALID (1<<0)
  239. #define I915_FENCE_MAX_PITCH_VAL 4
  240. #define I830_FENCE_MAX_PITCH_VAL 6
  241. #define I830_FENCE_MAX_SIZE_VAL (1<<8)
  242. #define I915_FENCE_START_MASK 0x0ff00000
  243. #define I915_FENCE_SIZE_BITS(size) ((ffs((size) >> 20) - 1) << 8)
  244. #define FENCE_REG_965_0 0x03000
  245. #define I965_FENCE_PITCH_SHIFT 2
  246. #define I965_FENCE_TILING_Y_SHIFT 1
  247. #define I965_FENCE_REG_VALID (1<<0)
  248. #define I965_FENCE_MAX_PITCH_VAL 0x0400
  249. #define FENCE_REG_SANDYBRIDGE_0 0x100000
  250. #define SANDYBRIDGE_FENCE_PITCH_SHIFT 32
  251. /*
  252. * Instruction and interrupt control regs
  253. */
  254. #define PGTBL_ER 0x02024
  255. #define RENDER_RING_BASE 0x02000
  256. #define BSD_RING_BASE 0x04000
  257. #define GEN6_BSD_RING_BASE 0x12000
  258. #define BLT_RING_BASE 0x22000
  259. #define RING_TAIL(base) ((base)+0x30)
  260. #define RING_HEAD(base) ((base)+0x34)
  261. #define RING_START(base) ((base)+0x38)
  262. #define RING_CTL(base) ((base)+0x3c)
  263. #define RING_SYNC_0(base) ((base)+0x40)
  264. #define RING_SYNC_1(base) ((base)+0x44)
  265. #define RING_MAX_IDLE(base) ((base)+0x54)
  266. #define RING_HWS_PGA(base) ((base)+0x80)
  267. #define RING_HWS_PGA_GEN6(base) ((base)+0x2080)
  268. #define RING_ACTHD(base) ((base)+0x74)
  269. #define RING_NOPID(base) ((base)+0x94)
  270. #define RING_IMR(base) ((base)+0xa8)
  271. #define TAIL_ADDR 0x001FFFF8
  272. #define HEAD_WRAP_COUNT 0xFFE00000
  273. #define HEAD_WRAP_ONE 0x00200000
  274. #define HEAD_ADDR 0x001FFFFC
  275. #define RING_NR_PAGES 0x001FF000
  276. #define RING_REPORT_MASK 0x00000006
  277. #define RING_REPORT_64K 0x00000002
  278. #define RING_REPORT_128K 0x00000004
  279. #define RING_NO_REPORT 0x00000000
  280. #define RING_VALID_MASK 0x00000001
  281. #define RING_VALID 0x00000001
  282. #define RING_INVALID 0x00000000
  283. #define RING_WAIT_I8XX (1<<0) /* gen2, PRBx_HEAD */
  284. #define RING_WAIT (1<<11) /* gen3+, PRBx_CTL */
  285. #define RING_WAIT_SEMAPHORE (1<<10) /* gen6+ */
  286. #if 0
  287. #define PRB0_TAIL 0x02030
  288. #define PRB0_HEAD 0x02034
  289. #define PRB0_START 0x02038
  290. #define PRB0_CTL 0x0203c
  291. #define PRB1_TAIL 0x02040 /* 915+ only */
  292. #define PRB1_HEAD 0x02044 /* 915+ only */
  293. #define PRB1_START 0x02048 /* 915+ only */
  294. #define PRB1_CTL 0x0204c /* 915+ only */
  295. #endif
  296. #define IPEIR_I965 0x02064
  297. #define IPEHR_I965 0x02068
  298. #define INSTDONE_I965 0x0206c
  299. #define INSTPS 0x02070 /* 965+ only */
  300. #define INSTDONE1 0x0207c /* 965+ only */
  301. #define ACTHD_I965 0x02074
  302. #define HWS_PGA 0x02080
  303. #define HWS_ADDRESS_MASK 0xfffff000
  304. #define HWS_START_ADDRESS_SHIFT 4
  305. #define PWRCTXA 0x2088 /* 965GM+ only */
  306. #define PWRCTX_EN (1<<0)
  307. #define IPEIR 0x02088
  308. #define IPEHR 0x0208c
  309. #define INSTDONE 0x02090
  310. #define NOPID 0x02094
  311. #define HWSTAM 0x02098
  312. #define VCS_INSTDONE 0x1206C
  313. #define VCS_IPEIR 0x12064
  314. #define VCS_IPEHR 0x12068
  315. #define VCS_ACTHD 0x12074
  316. #define BCS_INSTDONE 0x2206C
  317. #define BCS_IPEIR 0x22064
  318. #define BCS_IPEHR 0x22068
  319. #define BCS_ACTHD 0x22074
  320. #define ERROR_GEN6 0x040a0
  321. /* GM45+ chicken bits -- debug workaround bits that may be required
  322. * for various sorts of correct behavior. The top 16 bits of each are
  323. * the enables for writing to the corresponding low bit.
  324. */
  325. #define _3D_CHICKEN 0x02084
  326. #define _3D_CHICKEN2 0x0208c
  327. /* Disables pipelining of read flushes past the SF-WIZ interface.
  328. * Required on all Ironlake steppings according to the B-Spec, but the
  329. * particular danger of not doing so is not specified.
  330. */
  331. # define _3D_CHICKEN2_WM_READ_PIPELINED (1 << 14)
  332. #define _3D_CHICKEN3 0x02090
  333. #define MI_MODE 0x0209c
  334. # define VS_TIMER_DISPATCH (1 << 6)
  335. # define MI_FLUSH_ENABLE (1 << 11)
  336. #define GFX_MODE 0x02520
  337. #define GFX_RUN_LIST_ENABLE (1<<15)
  338. #define GFX_TLB_INVALIDATE_ALWAYS (1<<13)
  339. #define GFX_SURFACE_FAULT_ENABLE (1<<12)
  340. #define GFX_REPLAY_MODE (1<<11)
  341. #define GFX_PSMI_GRANULARITY (1<<10)
  342. #define GFX_PPGTT_ENABLE (1<<9)
  343. #define SCPD0 0x0209c /* 915+ only */
  344. #define IER 0x020a0
  345. #define IIR 0x020a4
  346. #define IMR 0x020a8
  347. #define ISR 0x020ac
  348. #define I915_PIPE_CONTROL_NOTIFY_INTERRUPT (1<<18)
  349. #define I915_DISPLAY_PORT_INTERRUPT (1<<17)
  350. #define I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT (1<<15)
  351. #define I915_GMCH_THERMAL_SENSOR_EVENT_INTERRUPT (1<<14) /* p-state */
  352. #define I915_HWB_OOM_INTERRUPT (1<<13)
  353. #define I915_SYNC_STATUS_INTERRUPT (1<<12)
  354. #define I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT (1<<11)
  355. #define I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT (1<<10)
  356. #define I915_OVERLAY_PLANE_FLIP_PENDING_INTERRUPT (1<<9)
  357. #define I915_DISPLAY_PLANE_C_FLIP_PENDING_INTERRUPT (1<<8)
  358. #define I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT (1<<7)
  359. #define I915_DISPLAY_PIPE_A_EVENT_INTERRUPT (1<<6)
  360. #define I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT (1<<5)
  361. #define I915_DISPLAY_PIPE_B_EVENT_INTERRUPT (1<<4)
  362. #define I915_DEBUG_INTERRUPT (1<<2)
  363. #define I915_USER_INTERRUPT (1<<1)
  364. #define I915_ASLE_INTERRUPT (1<<0)
  365. #define I915_BSD_USER_INTERRUPT (1<<25)
  366. #define EIR 0x020b0
  367. #define EMR 0x020b4
  368. #define ESR 0x020b8
  369. #define GM45_ERROR_PAGE_TABLE (1<<5)
  370. #define GM45_ERROR_MEM_PRIV (1<<4)
  371. #define I915_ERROR_PAGE_TABLE (1<<4)
  372. #define GM45_ERROR_CP_PRIV (1<<3)
  373. #define I915_ERROR_MEMORY_REFRESH (1<<1)
  374. #define I915_ERROR_INSTRUCTION (1<<0)
  375. #define INSTPM 0x020c0
  376. #define INSTPM_SELF_EN (1<<12) /* 915GM only */
  377. #define ACTHD 0x020c8
  378. #define FW_BLC 0x020d8
  379. #define FW_BLC2 0x020dc
  380. #define FW_BLC_SELF 0x020e0 /* 915+ only */
  381. #define FW_BLC_SELF_EN_MASK (1<<31)
  382. #define FW_BLC_SELF_FIFO_MASK (1<<16) /* 945 only */
  383. #define FW_BLC_SELF_EN (1<<15) /* 945 only */
  384. #define MM_BURST_LENGTH 0x00700000
  385. #define MM_FIFO_WATERMARK 0x0001F000
  386. #define LM_BURST_LENGTH 0x00000700
  387. #define LM_FIFO_WATERMARK 0x0000001F
  388. #define MI_ARB_STATE 0x020e4 /* 915+ only */
  389. #define MI_ARB_MASK_SHIFT 16 /* shift for enable bits */
  390. /* Make render/texture TLB fetches lower priorty than associated data
  391. * fetches. This is not turned on by default
  392. */
  393. #define MI_ARB_RENDER_TLB_LOW_PRIORITY (1 << 15)
  394. /* Isoch request wait on GTT enable (Display A/B/C streams).
  395. * Make isoch requests stall on the TLB update. May cause
  396. * display underruns (test mode only)
  397. */
  398. #define MI_ARB_ISOCH_WAIT_GTT (1 << 14)
  399. /* Block grant count for isoch requests when block count is
  400. * set to a finite value.
  401. */
  402. #define MI_ARB_BLOCK_GRANT_MASK (3 << 12)
  403. #define MI_ARB_BLOCK_GRANT_8 (0 << 12) /* for 3 display planes */
  404. #define MI_ARB_BLOCK_GRANT_4 (1 << 12) /* for 2 display planes */
  405. #define MI_ARB_BLOCK_GRANT_2 (2 << 12) /* for 1 display plane */
  406. #define MI_ARB_BLOCK_GRANT_0 (3 << 12) /* don't use */
  407. /* Enable render writes to complete in C2/C3/C4 power states.
  408. * If this isn't enabled, render writes are prevented in low
  409. * power states. That seems bad to me.
  410. */
  411. #define MI_ARB_C3_LP_WRITE_ENABLE (1 << 11)
  412. /* This acknowledges an async flip immediately instead
  413. * of waiting for 2TLB fetches.
  414. */
  415. #define MI_ARB_ASYNC_FLIP_ACK_IMMEDIATE (1 << 10)
  416. /* Enables non-sequential data reads through arbiter
  417. */
  418. #define MI_ARB_DUAL_DATA_PHASE_DISABLE (1 << 9)
  419. /* Disable FSB snooping of cacheable write cycles from binner/render
  420. * command stream
  421. */
  422. #define MI_ARB_CACHE_SNOOP_DISABLE (1 << 8)
  423. /* Arbiter time slice for non-isoch streams */
  424. #define MI_ARB_TIME_SLICE_MASK (7 << 5)
  425. #define MI_ARB_TIME_SLICE_1 (0 << 5)
  426. #define MI_ARB_TIME_SLICE_2 (1 << 5)
  427. #define MI_ARB_TIME_SLICE_4 (2 << 5)
  428. #define MI_ARB_TIME_SLICE_6 (3 << 5)
  429. #define MI_ARB_TIME_SLICE_8 (4 << 5)
  430. #define MI_ARB_TIME_SLICE_10 (5 << 5)
  431. #define MI_ARB_TIME_SLICE_14 (6 << 5)
  432. #define MI_ARB_TIME_SLICE_16 (7 << 5)
  433. /* Low priority grace period page size */
  434. #define MI_ARB_LOW_PRIORITY_GRACE_4KB (0 << 4) /* default */
  435. #define MI_ARB_LOW_PRIORITY_GRACE_8KB (1 << 4)
  436. /* Disable display A/B trickle feed */
  437. #define MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE (1 << 2)
  438. /* Set display plane priority */
  439. #define MI_ARB_DISPLAY_PRIORITY_A_B (0 << 0) /* display A > display B */
  440. #define MI_ARB_DISPLAY_PRIORITY_B_A (1 << 0) /* display B > display A */
  441. #define CACHE_MODE_0 0x02120 /* 915+ only */
  442. #define CM0_MASK_SHIFT 16
  443. #define CM0_IZ_OPT_DISABLE (1<<6)
  444. #define CM0_ZR_OPT_DISABLE (1<<5)
  445. #define CM0_DEPTH_EVICT_DISABLE (1<<4)
  446. #define CM0_COLOR_EVICT_DISABLE (1<<3)
  447. #define CM0_DEPTH_WRITE_DISABLE (1<<1)
  448. #define CM0_RC_OP_FLUSH_DISABLE (1<<0)
  449. #define BB_ADDR 0x02140 /* 8 bytes */
  450. #define GFX_FLSH_CNTL 0x02170 /* 915+ only */
  451. #define ECOSKPD 0x021d0
  452. #define ECO_GATING_CX_ONLY (1<<3)
  453. #define ECO_FLIP_DONE (1<<0)
  454. /* GEN6 interrupt control */
  455. #define GEN6_RENDER_HWSTAM 0x2098
  456. #define GEN6_RENDER_IMR 0x20a8
  457. #define GEN6_RENDER_CONTEXT_SWITCH_INTERRUPT (1 << 8)
  458. #define GEN6_RENDER_PPGTT_PAGE_FAULT (1 << 7)
  459. #define GEN6_RENDER_TIMEOUT_COUNTER_EXPIRED (1 << 6)
  460. #define GEN6_RENDER_L3_PARITY_ERROR (1 << 5)
  461. #define GEN6_RENDER_PIPE_CONTROL_NOTIFY_INTERRUPT (1 << 4)
  462. #define GEN6_RENDER_COMMAND_PARSER_MASTER_ERROR (1 << 3)
  463. #define GEN6_RENDER_SYNC_STATUS (1 << 2)
  464. #define GEN6_RENDER_DEBUG_INTERRUPT (1 << 1)
  465. #define GEN6_RENDER_USER_INTERRUPT (1 << 0)
  466. #define GEN6_BLITTER_HWSTAM 0x22098
  467. #define GEN6_BLITTER_IMR 0x220a8
  468. #define GEN6_BLITTER_MI_FLUSH_DW_NOTIFY_INTERRUPT (1 << 26)
  469. #define GEN6_BLITTER_COMMAND_PARSER_MASTER_ERROR (1 << 25)
  470. #define GEN6_BLITTER_SYNC_STATUS (1 << 24)
  471. #define GEN6_BLITTER_USER_INTERRUPT (1 << 22)
  472. #define GEN6_BLITTER_ECOSKPD 0x221d0
  473. #define GEN6_BLITTER_LOCK_SHIFT 16
  474. #define GEN6_BLITTER_FBC_NOTIFY (1<<3)
  475. #define GEN6_BSD_SLEEP_PSMI_CONTROL 0x12050
  476. #define GEN6_BSD_SLEEP_PSMI_CONTROL_RC_ILDL_MESSAGE_MODIFY_MASK (1 << 16)
  477. #define GEN6_BSD_SLEEP_PSMI_CONTROL_RC_ILDL_MESSAGE_DISABLE (1 << 0)
  478. #define GEN6_BSD_SLEEP_PSMI_CONTROL_RC_ILDL_MESSAGE_ENABLE 0
  479. #define GEN6_BSD_SLEEP_PSMI_CONTROL_IDLE_INDICATOR (1 << 3)
  480. #define GEN6_BSD_IMR 0x120a8
  481. #define GEN6_BSD_USER_INTERRUPT (1 << 12)
  482. #define GEN6_BSD_RNCID 0x12198
  483. /*
  484. * Framebuffer compression (915+ only)
  485. */
  486. #define FBC_CFB_BASE 0x03200 /* 4k page aligned */
  487. #define FBC_LL_BASE 0x03204 /* 4k page aligned */
  488. #define FBC_CONTROL 0x03208
  489. #define FBC_CTL_EN (1<<31)
  490. #define FBC_CTL_PERIODIC (1<<30)
  491. #define FBC_CTL_INTERVAL_SHIFT (16)
  492. #define FBC_CTL_UNCOMPRESSIBLE (1<<14)
  493. #define FBC_CTL_C3_IDLE (1<<13)
  494. #define FBC_CTL_STRIDE_SHIFT (5)
  495. #define FBC_CTL_FENCENO (1<<0)
  496. #define FBC_COMMAND 0x0320c
  497. #define FBC_CMD_COMPRESS (1<<0)
  498. #define FBC_STATUS 0x03210
  499. #define FBC_STAT_COMPRESSING (1<<31)
  500. #define FBC_STAT_COMPRESSED (1<<30)
  501. #define FBC_STAT_MODIFIED (1<<29)
  502. #define FBC_STAT_CURRENT_LINE (1<<0)
  503. #define FBC_CONTROL2 0x03214
  504. #define FBC_CTL_FENCE_DBL (0<<4)
  505. #define FBC_CTL_IDLE_IMM (0<<2)
  506. #define FBC_CTL_IDLE_FULL (1<<2)
  507. #define FBC_CTL_IDLE_LINE (2<<2)
  508. #define FBC_CTL_IDLE_DEBUG (3<<2)
  509. #define FBC_CTL_CPU_FENCE (1<<1)
  510. #define FBC_CTL_PLANEA (0<<0)
  511. #define FBC_CTL_PLANEB (1<<0)
  512. #define FBC_FENCE_OFF 0x0321b
  513. #define FBC_TAG 0x03300
  514. #define FBC_LL_SIZE (1536)
  515. /* Framebuffer compression for GM45+ */
  516. #define DPFC_CB_BASE 0x3200
  517. #define DPFC_CONTROL 0x3208
  518. #define DPFC_CTL_EN (1<<31)
  519. #define DPFC_CTL_PLANEA (0<<30)
  520. #define DPFC_CTL_PLANEB (1<<30)
  521. #define DPFC_CTL_FENCE_EN (1<<29)
  522. #define DPFC_SR_EN (1<<10)
  523. #define DPFC_CTL_LIMIT_1X (0<<6)
  524. #define DPFC_CTL_LIMIT_2X (1<<6)
  525. #define DPFC_CTL_LIMIT_4X (2<<6)
  526. #define DPFC_RECOMP_CTL 0x320c
  527. #define DPFC_RECOMP_STALL_EN (1<<27)
  528. #define DPFC_RECOMP_STALL_WM_SHIFT (16)
  529. #define DPFC_RECOMP_STALL_WM_MASK (0x07ff0000)
  530. #define DPFC_RECOMP_TIMER_COUNT_SHIFT (0)
  531. #define DPFC_RECOMP_TIMER_COUNT_MASK (0x0000003f)
  532. #define DPFC_STATUS 0x3210
  533. #define DPFC_INVAL_SEG_SHIFT (16)
  534. #define DPFC_INVAL_SEG_MASK (0x07ff0000)
  535. #define DPFC_COMP_SEG_SHIFT (0)
  536. #define DPFC_COMP_SEG_MASK (0x000003ff)
  537. #define DPFC_STATUS2 0x3214
  538. #define DPFC_FENCE_YOFF 0x3218
  539. #define DPFC_CHICKEN 0x3224
  540. #define DPFC_HT_MODIFY (1<<31)
  541. /* Framebuffer compression for Ironlake */
  542. #define ILK_DPFC_CB_BASE 0x43200
  543. #define ILK_DPFC_CONTROL 0x43208
  544. /* The bit 28-8 is reserved */
  545. #define DPFC_RESERVED (0x1FFFFF00)
  546. #define ILK_DPFC_RECOMP_CTL 0x4320c
  547. #define ILK_DPFC_STATUS 0x43210
  548. #define ILK_DPFC_FENCE_YOFF 0x43218
  549. #define ILK_DPFC_CHICKEN 0x43224
  550. #define ILK_FBC_RT_BASE 0x2128
  551. #define ILK_FBC_RT_VALID (1<<0)
  552. #define ILK_DISPLAY_CHICKEN1 0x42000
  553. #define ILK_FBCQ_DIS (1<<22)
  554. #define ILK_PABSTRETCH_DIS (1<<21)
  555. /*
  556. * Framebuffer compression for Sandybridge
  557. *
  558. * The following two registers are of type GTTMMADR
  559. */
  560. #define SNB_DPFC_CTL_SA 0x100100
  561. #define SNB_CPU_FENCE_ENABLE (1<<29)
  562. #define DPFC_CPU_FENCE_OFFSET 0x100104
  563. /*
  564. * GPIO regs
  565. */
  566. #define GPIOA 0x5010
  567. #define GPIOB 0x5014
  568. #define GPIOC 0x5018
  569. #define GPIOD 0x501c
  570. #define GPIOE 0x5020
  571. #define GPIOF 0x5024
  572. #define GPIOG 0x5028
  573. #define GPIOH 0x502c
  574. # define GPIO_CLOCK_DIR_MASK (1 << 0)
  575. # define GPIO_CLOCK_DIR_IN (0 << 1)
  576. # define GPIO_CLOCK_DIR_OUT (1 << 1)
  577. # define GPIO_CLOCK_VAL_MASK (1 << 2)
  578. # define GPIO_CLOCK_VAL_OUT (1 << 3)
  579. # define GPIO_CLOCK_VAL_IN (1 << 4)
  580. # define GPIO_CLOCK_PULLUP_DISABLE (1 << 5)
  581. # define GPIO_DATA_DIR_MASK (1 << 8)
  582. # define GPIO_DATA_DIR_IN (0 << 9)
  583. # define GPIO_DATA_DIR_OUT (1 << 9)
  584. # define GPIO_DATA_VAL_MASK (1 << 10)
  585. # define GPIO_DATA_VAL_OUT (1 << 11)
  586. # define GPIO_DATA_VAL_IN (1 << 12)
  587. # define GPIO_DATA_PULLUP_DISABLE (1 << 13)
  588. #define GMBUS0 0x5100 /* clock/port select */
  589. #define GMBUS_RATE_100KHZ (0<<8)
  590. #define GMBUS_RATE_50KHZ (1<<8)
  591. #define GMBUS_RATE_400KHZ (2<<8) /* reserved on Pineview */
  592. #define GMBUS_RATE_1MHZ (3<<8) /* reserved on Pineview */
  593. #define GMBUS_HOLD_EXT (1<<7) /* 300ns hold time, rsvd on Pineview */
  594. #define GMBUS_PORT_DISABLED 0
  595. #define GMBUS_PORT_SSC 1
  596. #define GMBUS_PORT_VGADDC 2
  597. #define GMBUS_PORT_PANEL 3
  598. #define GMBUS_PORT_DPC 4 /* HDMIC */
  599. #define GMBUS_PORT_DPB 5 /* SDVO, HDMIB */
  600. /* 6 reserved */
  601. #define GMBUS_PORT_DPD 7 /* HDMID */
  602. #define GMBUS_NUM_PORTS 8
  603. #define GMBUS1 0x5104 /* command/status */
  604. #define GMBUS_SW_CLR_INT (1<<31)
  605. #define GMBUS_SW_RDY (1<<30)
  606. #define GMBUS_ENT (1<<29) /* enable timeout */
  607. #define GMBUS_CYCLE_NONE (0<<25)
  608. #define GMBUS_CYCLE_WAIT (1<<25)
  609. #define GMBUS_CYCLE_INDEX (2<<25)
  610. #define GMBUS_CYCLE_STOP (4<<25)
  611. #define GMBUS_BYTE_COUNT_SHIFT 16
  612. #define GMBUS_SLAVE_INDEX_SHIFT 8
  613. #define GMBUS_SLAVE_ADDR_SHIFT 1
  614. #define GMBUS_SLAVE_READ (1<<0)
  615. #define GMBUS_SLAVE_WRITE (0<<0)
  616. #define GMBUS2 0x5108 /* status */
  617. #define GMBUS_INUSE (1<<15)
  618. #define GMBUS_HW_WAIT_PHASE (1<<14)
  619. #define GMBUS_STALL_TIMEOUT (1<<13)
  620. #define GMBUS_INT (1<<12)
  621. #define GMBUS_HW_RDY (1<<11)
  622. #define GMBUS_SATOER (1<<10)
  623. #define GMBUS_ACTIVE (1<<9)
  624. #define GMBUS3 0x510c /* data buffer bytes 3-0 */
  625. #define GMBUS4 0x5110 /* interrupt mask (Pineview+) */
  626. #define GMBUS_SLAVE_TIMEOUT_EN (1<<4)
  627. #define GMBUS_NAK_EN (1<<3)
  628. #define GMBUS_IDLE_EN (1<<2)
  629. #define GMBUS_HW_WAIT_EN (1<<1)
  630. #define GMBUS_HW_RDY_EN (1<<0)
  631. #define GMBUS5 0x5120 /* byte index */
  632. #define GMBUS_2BYTE_INDEX_EN (1<<31)
  633. /*
  634. * Clock control & power management
  635. */
  636. #define VGA0 0x6000
  637. #define VGA1 0x6004
  638. #define VGA_PD 0x6010
  639. #define VGA0_PD_P2_DIV_4 (1 << 7)
  640. #define VGA0_PD_P1_DIV_2 (1 << 5)
  641. #define VGA0_PD_P1_SHIFT 0
  642. #define VGA0_PD_P1_MASK (0x1f << 0)
  643. #define VGA1_PD_P2_DIV_4 (1 << 15)
  644. #define VGA1_PD_P1_DIV_2 (1 << 13)
  645. #define VGA1_PD_P1_SHIFT 8
  646. #define VGA1_PD_P1_MASK (0x1f << 8)
  647. #define DPLL_A 0x06014
  648. #define DPLL_B 0x06018
  649. #define DPLL(pipe) _PIPE(pipe, DPLL_A, DPLL_B)
  650. #define DPLL_VCO_ENABLE (1 << 31)
  651. #define DPLL_DVO_HIGH_SPEED (1 << 30)
  652. #define DPLL_SYNCLOCK_ENABLE (1 << 29)
  653. #define DPLL_VGA_MODE_DIS (1 << 28)
  654. #define DPLLB_MODE_DAC_SERIAL (1 << 26) /* i915 */
  655. #define DPLLB_MODE_LVDS (2 << 26) /* i915 */
  656. #define DPLL_MODE_MASK (3 << 26)
  657. #define DPLL_DAC_SERIAL_P2_CLOCK_DIV_10 (0 << 24) /* i915 */
  658. #define DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 (1 << 24) /* i915 */
  659. #define DPLLB_LVDS_P2_CLOCK_DIV_14 (0 << 24) /* i915 */
  660. #define DPLLB_LVDS_P2_CLOCK_DIV_7 (1 << 24) /* i915 */
  661. #define DPLL_P2_CLOCK_DIV_MASK 0x03000000 /* i915 */
  662. #define DPLL_FPA01_P1_POST_DIV_MASK 0x00ff0000 /* i915 */
  663. #define DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW 0x00ff8000 /* Pineview */
  664. #define SRX_INDEX 0x3c4
  665. #define SRX_DATA 0x3c5
  666. #define SR01 1
  667. #define SR01_SCREEN_OFF (1<<5)
  668. #define PPCR 0x61204
  669. #define PPCR_ON (1<<0)
  670. #define DVOB 0x61140
  671. #define DVOB_ON (1<<31)
  672. #define DVOC 0x61160
  673. #define DVOC_ON (1<<31)
  674. #define LVDS 0x61180
  675. #define LVDS_ON (1<<31)
  676. /* Scratch pad debug 0 reg:
  677. */
  678. #define DPLL_FPA01_P1_POST_DIV_MASK_I830 0x001f0000
  679. /*
  680. * The i830 generation, in LVDS mode, defines P1 as the bit number set within
  681. * this field (only one bit may be set).
  682. */
  683. #define DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS 0x003f0000
  684. #define DPLL_FPA01_P1_POST_DIV_SHIFT 16
  685. #define DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW 15
  686. /* i830, required in DVO non-gang */
  687. #define PLL_P2_DIVIDE_BY_4 (1 << 23)
  688. #define PLL_P1_DIVIDE_BY_TWO (1 << 21) /* i830 */
  689. #define PLL_REF_INPUT_DREFCLK (0 << 13)
  690. #define PLL_REF_INPUT_TVCLKINA (1 << 13) /* i830 */
  691. #define PLL_REF_INPUT_TVCLKINBC (2 << 13) /* SDVO TVCLKIN */
  692. #define PLLB_REF_INPUT_SPREADSPECTRUMIN (3 << 13)
  693. #define PLL_REF_INPUT_MASK (3 << 13)
  694. #define PLL_LOAD_PULSE_PHASE_SHIFT 9
  695. /* Ironlake */
  696. # define PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT 9
  697. # define PLL_REF_SDVO_HDMI_MULTIPLIER_MASK (7 << 9)
  698. # define PLL_REF_SDVO_HDMI_MULTIPLIER(x) (((x)-1) << 9)
  699. # define DPLL_FPA1_P1_POST_DIV_SHIFT 0
  700. # define DPLL_FPA1_P1_POST_DIV_MASK 0xff
  701. /*
  702. * Parallel to Serial Load Pulse phase selection.
  703. * Selects the phase for the 10X DPLL clock for the PCIe
  704. * digital display port. The range is 4 to 13; 10 or more
  705. * is just a flip delay. The default is 6
  706. */
  707. #define PLL_LOAD_PULSE_PHASE_MASK (0xf << PLL_LOAD_PULSE_PHASE_SHIFT)
  708. #define DISPLAY_RATE_SELECT_FPA1 (1 << 8)
  709. /*
  710. * SDVO multiplier for 945G/GM. Not used on 965.
  711. */
  712. #define SDVO_MULTIPLIER_MASK 0x000000ff
  713. #define SDVO_MULTIPLIER_SHIFT_HIRES 4
  714. #define SDVO_MULTIPLIER_SHIFT_VGA 0
  715. #define DPLL_A_MD 0x0601c /* 965+ only */
  716. /*
  717. * UDI pixel divider, controlling how many pixels are stuffed into a packet.
  718. *
  719. * Value is pixels minus 1. Must be set to 1 pixel for SDVO.
  720. */
  721. #define DPLL_MD_UDI_DIVIDER_MASK 0x3f000000
  722. #define DPLL_MD_UDI_DIVIDER_SHIFT 24
  723. /* UDI pixel divider for VGA, same as DPLL_MD_UDI_DIVIDER_MASK. */
  724. #define DPLL_MD_VGA_UDI_DIVIDER_MASK 0x003f0000
  725. #define DPLL_MD_VGA_UDI_DIVIDER_SHIFT 16
  726. /*
  727. * SDVO/UDI pixel multiplier.
  728. *
  729. * SDVO requires that the bus clock rate be between 1 and 2 Ghz, and the bus
  730. * clock rate is 10 times the DPLL clock. At low resolution/refresh rate
  731. * modes, the bus rate would be below the limits, so SDVO allows for stuffing
  732. * dummy bytes in the datastream at an increased clock rate, with both sides of
  733. * the link knowing how many bytes are fill.
  734. *
  735. * So, for a mode with a dotclock of 65Mhz, we would want to double the clock
  736. * rate to 130Mhz to get a bus rate of 1.30Ghz. The DPLL clock rate would be
  737. * set to 130Mhz, and the SDVO multiplier set to 2x in this register and
  738. * through an SDVO command.
  739. *
  740. * This register field has values of multiplication factor minus 1, with
  741. * a maximum multiplier of 5 for SDVO.
  742. */
  743. #define DPLL_MD_UDI_MULTIPLIER_MASK 0x00003f00
  744. #define DPLL_MD_UDI_MULTIPLIER_SHIFT 8
  745. /*
  746. * SDVO/UDI pixel multiplier for VGA, same as DPLL_MD_UDI_MULTIPLIER_MASK.
  747. * This best be set to the default value (3) or the CRT won't work. No,
  748. * I don't entirely understand what this does...
  749. */
  750. #define DPLL_MD_VGA_UDI_MULTIPLIER_MASK 0x0000003f
  751. #define DPLL_MD_VGA_UDI_MULTIPLIER_SHIFT 0
  752. #define DPLL_B_MD 0x06020 /* 965+ only */
  753. #define DPLL_MD(pipe) _PIPE(pipe, DPLL_A_MD, DPLL_B_MD)
  754. #define FPA0 0x06040
  755. #define FPA1 0x06044
  756. #define FPB0 0x06048
  757. #define FPB1 0x0604c
  758. #define FP0(pipe) _PIPE(pipe, FPA0, FPB0)
  759. #define FP1(pipe) _PIPE(pipe, FPA1, FPB1)
  760. #define FP_N_DIV_MASK 0x003f0000
  761. #define FP_N_PINEVIEW_DIV_MASK 0x00ff0000
  762. #define FP_N_DIV_SHIFT 16
  763. #define FP_M1_DIV_MASK 0x00003f00
  764. #define FP_M1_DIV_SHIFT 8
  765. #define FP_M2_DIV_MASK 0x0000003f
  766. #define FP_M2_PINEVIEW_DIV_MASK 0x000000ff
  767. #define FP_M2_DIV_SHIFT 0
  768. #define DPLL_TEST 0x606c
  769. #define DPLLB_TEST_SDVO_DIV_1 (0 << 22)
  770. #define DPLLB_TEST_SDVO_DIV_2 (1 << 22)
  771. #define DPLLB_TEST_SDVO_DIV_4 (2 << 22)
  772. #define DPLLB_TEST_SDVO_DIV_MASK (3 << 22)
  773. #define DPLLB_TEST_N_BYPASS (1 << 19)
  774. #define DPLLB_TEST_M_BYPASS (1 << 18)
  775. #define DPLLB_INPUT_BUFFER_ENABLE (1 << 16)
  776. #define DPLLA_TEST_N_BYPASS (1 << 3)
  777. #define DPLLA_TEST_M_BYPASS (1 << 2)
  778. #define DPLLA_INPUT_BUFFER_ENABLE (1 << 0)
  779. #define D_STATE 0x6104
  780. #define DSTATE_GFX_RESET_I830 (1<<6)
  781. #define DSTATE_PLL_D3_OFF (1<<3)
  782. #define DSTATE_GFX_CLOCK_GATING (1<<1)
  783. #define DSTATE_DOT_CLOCK_GATING (1<<0)
  784. #define DSPCLK_GATE_D 0x6200
  785. # define DPUNIT_B_CLOCK_GATE_DISABLE (1 << 30) /* 965 */
  786. # define VSUNIT_CLOCK_GATE_DISABLE (1 << 29) /* 965 */
  787. # define VRHUNIT_CLOCK_GATE_DISABLE (1 << 28) /* 965 */
  788. # define VRDUNIT_CLOCK_GATE_DISABLE (1 << 27) /* 965 */
  789. # define AUDUNIT_CLOCK_GATE_DISABLE (1 << 26) /* 965 */
  790. # define DPUNIT_A_CLOCK_GATE_DISABLE (1 << 25) /* 965 */
  791. # define DPCUNIT_CLOCK_GATE_DISABLE (1 << 24) /* 965 */
  792. # define TVRUNIT_CLOCK_GATE_DISABLE (1 << 23) /* 915-945 */
  793. # define TVCUNIT_CLOCK_GATE_DISABLE (1 << 22) /* 915-945 */
  794. # define TVFUNIT_CLOCK_GATE_DISABLE (1 << 21) /* 915-945 */
  795. # define TVEUNIT_CLOCK_GATE_DISABLE (1 << 20) /* 915-945 */
  796. # define DVSUNIT_CLOCK_GATE_DISABLE (1 << 19) /* 915-945 */
  797. # define DSSUNIT_CLOCK_GATE_DISABLE (1 << 18) /* 915-945 */
  798. # define DDBUNIT_CLOCK_GATE_DISABLE (1 << 17) /* 915-945 */
  799. # define DPRUNIT_CLOCK_GATE_DISABLE (1 << 16) /* 915-945 */
  800. # define DPFUNIT_CLOCK_GATE_DISABLE (1 << 15) /* 915-945 */
  801. # define DPBMUNIT_CLOCK_GATE_DISABLE (1 << 14) /* 915-945 */
  802. # define DPLSUNIT_CLOCK_GATE_DISABLE (1 << 13) /* 915-945 */
  803. # define DPLUNIT_CLOCK_GATE_DISABLE (1 << 12) /* 915-945 */
  804. # define DPOUNIT_CLOCK_GATE_DISABLE (1 << 11)
  805. # define DPBUNIT_CLOCK_GATE_DISABLE (1 << 10)
  806. # define DCUNIT_CLOCK_GATE_DISABLE (1 << 9)
  807. # define DPUNIT_CLOCK_GATE_DISABLE (1 << 8)
  808. # define VRUNIT_CLOCK_GATE_DISABLE (1 << 7) /* 915+: reserved */
  809. # define OVHUNIT_CLOCK_GATE_DISABLE (1 << 6) /* 830-865 */
  810. # define DPIOUNIT_CLOCK_GATE_DISABLE (1 << 6) /* 915-945 */
  811. # define OVFUNIT_CLOCK_GATE_DISABLE (1 << 5)
  812. # define OVBUNIT_CLOCK_GATE_DISABLE (1 << 4)
  813. /**
  814. * This bit must be set on the 830 to prevent hangs when turning off the
  815. * overlay scaler.
  816. */
  817. # define OVRUNIT_CLOCK_GATE_DISABLE (1 << 3)
  818. # define OVCUNIT_CLOCK_GATE_DISABLE (1 << 2)
  819. # define OVUUNIT_CLOCK_GATE_DISABLE (1 << 1)
  820. # define ZVUNIT_CLOCK_GATE_DISABLE (1 << 0) /* 830 */
  821. # define OVLUNIT_CLOCK_GATE_DISABLE (1 << 0) /* 845,865 */
  822. #define RENCLK_GATE_D1 0x6204
  823. # define BLITTER_CLOCK_GATE_DISABLE (1 << 13) /* 945GM only */
  824. # define MPEG_CLOCK_GATE_DISABLE (1 << 12) /* 945GM only */
  825. # define PC_FE_CLOCK_GATE_DISABLE (1 << 11)
  826. # define PC_BE_CLOCK_GATE_DISABLE (1 << 10)
  827. # define WINDOWER_CLOCK_GATE_DISABLE (1 << 9)
  828. # define INTERPOLATOR_CLOCK_GATE_DISABLE (1 << 8)
  829. # define COLOR_CALCULATOR_CLOCK_GATE_DISABLE (1 << 7)
  830. # define MOTION_COMP_CLOCK_GATE_DISABLE (1 << 6)
  831. # define MAG_CLOCK_GATE_DISABLE (1 << 5)
  832. /** This bit must be unset on 855,865 */
  833. # define MECI_CLOCK_GATE_DISABLE (1 << 4)
  834. # define DCMP_CLOCK_GATE_DISABLE (1 << 3)
  835. # define MEC_CLOCK_GATE_DISABLE (1 << 2)
  836. # define MECO_CLOCK_GATE_DISABLE (1 << 1)
  837. /** This bit must be set on 855,865. */
  838. # define SV_CLOCK_GATE_DISABLE (1 << 0)
  839. # define I915_MPEG_CLOCK_GATE_DISABLE (1 << 16)
  840. # define I915_VLD_IP_PR_CLOCK_GATE_DISABLE (1 << 15)
  841. # define I915_MOTION_COMP_CLOCK_GATE_DISABLE (1 << 14)
  842. # define I915_BD_BF_CLOCK_GATE_DISABLE (1 << 13)
  843. # define I915_SF_SE_CLOCK_GATE_DISABLE (1 << 12)
  844. # define I915_WM_CLOCK_GATE_DISABLE (1 << 11)
  845. # define I915_IZ_CLOCK_GATE_DISABLE (1 << 10)
  846. # define I915_PI_CLOCK_GATE_DISABLE (1 << 9)
  847. # define I915_DI_CLOCK_GATE_DISABLE (1 << 8)
  848. # define I915_SH_SV_CLOCK_GATE_DISABLE (1 << 7)
  849. # define I915_PL_DG_QC_FT_CLOCK_GATE_DISABLE (1 << 6)
  850. # define I915_SC_CLOCK_GATE_DISABLE (1 << 5)
  851. # define I915_FL_CLOCK_GATE_DISABLE (1 << 4)
  852. # define I915_DM_CLOCK_GATE_DISABLE (1 << 3)
  853. # define I915_PS_CLOCK_GATE_DISABLE (1 << 2)
  854. # define I915_CC_CLOCK_GATE_DISABLE (1 << 1)
  855. # define I915_BY_CLOCK_GATE_DISABLE (1 << 0)
  856. # define I965_RCZ_CLOCK_GATE_DISABLE (1 << 30)
  857. /** This bit must always be set on 965G/965GM */
  858. # define I965_RCC_CLOCK_GATE_DISABLE (1 << 29)
  859. # define I965_RCPB_CLOCK_GATE_DISABLE (1 << 28)
  860. # define I965_DAP_CLOCK_GATE_DISABLE (1 << 27)
  861. # define I965_ROC_CLOCK_GATE_DISABLE (1 << 26)
  862. # define I965_GW_CLOCK_GATE_DISABLE (1 << 25)
  863. # define I965_TD_CLOCK_GATE_DISABLE (1 << 24)
  864. /** This bit must always be set on 965G */
  865. # define I965_ISC_CLOCK_GATE_DISABLE (1 << 23)
  866. # define I965_IC_CLOCK_GATE_DISABLE (1 << 22)
  867. # define I965_EU_CLOCK_GATE_DISABLE (1 << 21)
  868. # define I965_IF_CLOCK_GATE_DISABLE (1 << 20)
  869. # define I965_TC_CLOCK_GATE_DISABLE (1 << 19)
  870. # define I965_SO_CLOCK_GATE_DISABLE (1 << 17)
  871. # define I965_FBC_CLOCK_GATE_DISABLE (1 << 16)
  872. # define I965_MARI_CLOCK_GATE_DISABLE (1 << 15)
  873. # define I965_MASF_CLOCK_GATE_DISABLE (1 << 14)
  874. # define I965_MAWB_CLOCK_GATE_DISABLE (1 << 13)
  875. # define I965_EM_CLOCK_GATE_DISABLE (1 << 12)
  876. # define I965_UC_CLOCK_GATE_DISABLE (1 << 11)
  877. # define I965_SI_CLOCK_GATE_DISABLE (1 << 6)
  878. # define I965_MT_CLOCK_GATE_DISABLE (1 << 5)
  879. # define I965_PL_CLOCK_GATE_DISABLE (1 << 4)
  880. # define I965_DG_CLOCK_GATE_DISABLE (1 << 3)
  881. # define I965_QC_CLOCK_GATE_DISABLE (1 << 2)
  882. # define I965_FT_CLOCK_GATE_DISABLE (1 << 1)
  883. # define I965_DM_CLOCK_GATE_DISABLE (1 << 0)
  884. #define RENCLK_GATE_D2 0x6208
  885. #define VF_UNIT_CLOCK_GATE_DISABLE (1 << 9)
  886. #define GS_UNIT_CLOCK_GATE_DISABLE (1 << 7)
  887. #define CL_UNIT_CLOCK_GATE_DISABLE (1 << 6)
  888. #define RAMCLK_GATE_D 0x6210 /* CRL only */
  889. #define DEUC 0x6214 /* CRL only */
  890. /*
  891. * Palette regs
  892. */
  893. #define PALETTE_A 0x0a000
  894. #define PALETTE_B 0x0a800
  895. /* MCH MMIO space */
  896. /*
  897. * MCHBAR mirror.
  898. *
  899. * This mirrors the MCHBAR MMIO space whose location is determined by
  900. * device 0 function 0's pci config register 0x44 or 0x48 and matches it in
  901. * every way. It is not accessible from the CP register read instructions.
  902. *
  903. */
  904. #define MCHBAR_MIRROR_BASE 0x10000
  905. #define MCHBAR_MIRROR_BASE_SNB 0x140000
  906. /** 915-945 and GM965 MCH register controlling DRAM channel access */
  907. #define DCC 0x10200
  908. #define DCC_ADDRESSING_MODE_SINGLE_CHANNEL (0 << 0)
  909. #define DCC_ADDRESSING_MODE_DUAL_CHANNEL_ASYMMETRIC (1 << 0)
  910. #define DCC_ADDRESSING_MODE_DUAL_CHANNEL_INTERLEAVED (2 << 0)
  911. #define DCC_ADDRESSING_MODE_MASK (3 << 0)
  912. #define DCC_CHANNEL_XOR_DISABLE (1 << 10)
  913. #define DCC_CHANNEL_XOR_BIT_17 (1 << 9)
  914. /** Pineview MCH register contains DDR3 setting */
  915. #define CSHRDDR3CTL 0x101a8
  916. #define CSHRDDR3CTL_DDR3 (1 << 2)
  917. /** 965 MCH register controlling DRAM channel configuration */
  918. #define C0DRB3 0x10206
  919. #define C1DRB3 0x10606
  920. /* Clocking configuration register */
  921. #define CLKCFG 0x10c00
  922. #define CLKCFG_FSB_400 (5 << 0) /* hrawclk 100 */
  923. #define CLKCFG_FSB_533 (1 << 0) /* hrawclk 133 */
  924. #define CLKCFG_FSB_667 (3 << 0) /* hrawclk 166 */
  925. #define CLKCFG_FSB_800 (2 << 0) /* hrawclk 200 */
  926. #define CLKCFG_FSB_1067 (6 << 0) /* hrawclk 266 */
  927. #define CLKCFG_FSB_1333 (7 << 0) /* hrawclk 333 */
  928. /* Note, below two are guess */
  929. #define CLKCFG_FSB_1600 (4 << 0) /* hrawclk 400 */
  930. #define CLKCFG_FSB_1600_ALT (0 << 0) /* hrawclk 400 */
  931. #define CLKCFG_FSB_MASK (7 << 0)
  932. #define CLKCFG_MEM_533 (1 << 4)
  933. #define CLKCFG_MEM_667 (2 << 4)
  934. #define CLKCFG_MEM_800 (3 << 4)
  935. #define CLKCFG_MEM_MASK (7 << 4)
  936. #define TSC1 0x11001
  937. #define TSE (1<<0)
  938. #define TR1 0x11006
  939. #define TSFS 0x11020
  940. #define TSFS_SLOPE_MASK 0x0000ff00
  941. #define TSFS_SLOPE_SHIFT 8
  942. #define TSFS_INTR_MASK 0x000000ff
  943. #define CRSTANDVID 0x11100
  944. #define PXVFREQ_BASE 0x11110 /* P[0-15]VIDFREQ (0x1114c) (Ironlake) */
  945. #define PXVFREQ_PX_MASK 0x7f000000
  946. #define PXVFREQ_PX_SHIFT 24
  947. #define VIDFREQ_BASE 0x11110
  948. #define VIDFREQ1 0x11110 /* VIDFREQ1-4 (0x1111c) (Cantiga) */
  949. #define VIDFREQ2 0x11114
  950. #define VIDFREQ3 0x11118
  951. #define VIDFREQ4 0x1111c
  952. #define VIDFREQ_P0_MASK 0x1f000000
  953. #define VIDFREQ_P0_SHIFT 24
  954. #define VIDFREQ_P0_CSCLK_MASK 0x00f00000
  955. #define VIDFREQ_P0_CSCLK_SHIFT 20
  956. #define VIDFREQ_P0_CRCLK_MASK 0x000f0000
  957. #define VIDFREQ_P0_CRCLK_SHIFT 16
  958. #define VIDFREQ_P1_MASK 0x00001f00
  959. #define VIDFREQ_P1_SHIFT 8
  960. #define VIDFREQ_P1_CSCLK_MASK 0x000000f0
  961. #define VIDFREQ_P1_CSCLK_SHIFT 4
  962. #define VIDFREQ_P1_CRCLK_MASK 0x0000000f
  963. #define INTTOEXT_BASE_ILK 0x11300
  964. #define INTTOEXT_BASE 0x11120 /* INTTOEXT1-8 (0x1113c) */
  965. #define INTTOEXT_MAP3_SHIFT 24
  966. #define INTTOEXT_MAP3_MASK (0x1f << INTTOEXT_MAP3_SHIFT)
  967. #define INTTOEXT_MAP2_SHIFT 16
  968. #define INTTOEXT_MAP2_MASK (0x1f << INTTOEXT_MAP2_SHIFT)
  969. #define INTTOEXT_MAP1_SHIFT 8
  970. #define INTTOEXT_MAP1_MASK (0x1f << INTTOEXT_MAP1_SHIFT)
  971. #define INTTOEXT_MAP0_SHIFT 0
  972. #define INTTOEXT_MAP0_MASK (0x1f << INTTOEXT_MAP0_SHIFT)
  973. #define MEMSWCTL 0x11170 /* Ironlake only */
  974. #define MEMCTL_CMD_MASK 0xe000
  975. #define MEMCTL_CMD_SHIFT 13
  976. #define MEMCTL_CMD_RCLK_OFF 0
  977. #define MEMCTL_CMD_RCLK_ON 1
  978. #define MEMCTL_CMD_CHFREQ 2
  979. #define MEMCTL_CMD_CHVID 3
  980. #define MEMCTL_CMD_VMMOFF 4
  981. #define MEMCTL_CMD_VMMON 5
  982. #define MEMCTL_CMD_STS (1<<12) /* write 1 triggers command, clears
  983. when command complete */
  984. #define MEMCTL_FREQ_MASK 0x0f00 /* jitter, from 0-15 */
  985. #define MEMCTL_FREQ_SHIFT 8
  986. #define MEMCTL_SFCAVM (1<<7)
  987. #define MEMCTL_TGT_VID_MASK 0x007f
  988. #define MEMIHYST 0x1117c
  989. #define MEMINTREN 0x11180 /* 16 bits */
  990. #define MEMINT_RSEXIT_EN (1<<8)
  991. #define MEMINT_CX_SUPR_EN (1<<7)
  992. #define MEMINT_CONT_BUSY_EN (1<<6)
  993. #define MEMINT_AVG_BUSY_EN (1<<5)
  994. #define MEMINT_EVAL_CHG_EN (1<<4)
  995. #define MEMINT_MON_IDLE_EN (1<<3)
  996. #define MEMINT_UP_EVAL_EN (1<<2)
  997. #define MEMINT_DOWN_EVAL_EN (1<<1)
  998. #define MEMINT_SW_CMD_EN (1<<0)
  999. #define MEMINTRSTR 0x11182 /* 16 bits */
  1000. #define MEM_RSEXIT_MASK 0xc000
  1001. #define MEM_RSEXIT_SHIFT 14
  1002. #define MEM_CONT_BUSY_MASK 0x3000
  1003. #define MEM_CONT_BUSY_SHIFT 12
  1004. #define MEM_AVG_BUSY_MASK 0x0c00
  1005. #define MEM_AVG_BUSY_SHIFT 10
  1006. #define MEM_EVAL_CHG_MASK 0x0300
  1007. #define MEM_EVAL_BUSY_SHIFT 8
  1008. #define MEM_MON_IDLE_MASK 0x00c0
  1009. #define MEM_MON_IDLE_SHIFT 6
  1010. #define MEM_UP_EVAL_MASK 0x0030
  1011. #define MEM_UP_EVAL_SHIFT 4
  1012. #define MEM_DOWN_EVAL_MASK 0x000c
  1013. #define MEM_DOWN_EVAL_SHIFT 2
  1014. #define MEM_SW_CMD_MASK 0x0003
  1015. #define MEM_INT_STEER_GFX 0
  1016. #define MEM_INT_STEER_CMR 1
  1017. #define MEM_INT_STEER_SMI 2
  1018. #define MEM_INT_STEER_SCI 3
  1019. #define MEMINTRSTS 0x11184
  1020. #define MEMINT_RSEXIT (1<<7)
  1021. #define MEMINT_CONT_BUSY (1<<6)
  1022. #define MEMINT_AVG_BUSY (1<<5)
  1023. #define MEMINT_EVAL_CHG (1<<4)
  1024. #define MEMINT_MON_IDLE (1<<3)
  1025. #define MEMINT_UP_EVAL (1<<2)
  1026. #define MEMINT_DOWN_EVAL (1<<1)
  1027. #define MEMINT_SW_CMD (1<<0)
  1028. #define MEMMODECTL 0x11190
  1029. #define MEMMODE_BOOST_EN (1<<31)
  1030. #define MEMMODE_BOOST_FREQ_MASK 0x0f000000 /* jitter for boost, 0-15 */
  1031. #define MEMMODE_BOOST_FREQ_SHIFT 24
  1032. #define MEMMODE_IDLE_MODE_MASK 0x00030000
  1033. #define MEMMODE_IDLE_MODE_SHIFT 16
  1034. #define MEMMODE_IDLE_MODE_EVAL 0
  1035. #define MEMMODE_IDLE_MODE_CONT 1
  1036. #define MEMMODE_HWIDLE_EN (1<<15)
  1037. #define MEMMODE_SWMODE_EN (1<<14)
  1038. #define MEMMODE_RCLK_GATE (1<<13)
  1039. #define MEMMODE_HW_UPDATE (1<<12)
  1040. #define MEMMODE_FSTART_MASK 0x00000f00 /* starting jitter, 0-15 */
  1041. #define MEMMODE_FSTART_SHIFT 8
  1042. #define MEMMODE_FMAX_MASK 0x000000f0 /* max jitter, 0-15 */
  1043. #define MEMMODE_FMAX_SHIFT 4
  1044. #define MEMMODE_FMIN_MASK 0x0000000f /* min jitter, 0-15 */
  1045. #define RCBMAXAVG 0x1119c
  1046. #define MEMSWCTL2 0x1119e /* Cantiga only */
  1047. #define SWMEMCMD_RENDER_OFF (0 << 13)
  1048. #define SWMEMCMD_RENDER_ON (1 << 13)
  1049. #define SWMEMCMD_SWFREQ (2 << 13)
  1050. #define SWMEMCMD_TARVID (3 << 13)
  1051. #define SWMEMCMD_VRM_OFF (4 << 13)
  1052. #define SWMEMCMD_VRM_ON (5 << 13)
  1053. #define CMDSTS (1<<12)
  1054. #define SFCAVM (1<<11)
  1055. #define SWFREQ_MASK 0x0380 /* P0-7 */
  1056. #define SWFREQ_SHIFT 7
  1057. #define TARVID_MASK 0x001f
  1058. #define MEMSTAT_CTG 0x111a0
  1059. #define RCBMINAVG 0x111a0
  1060. #define RCUPEI 0x111b0
  1061. #define RCDNEI 0x111b4
  1062. #define RSTDBYCTL 0x111b8
  1063. #define RS1EN (1<<31)
  1064. #define RS2EN (1<<30)
  1065. #define RS3EN (1<<29)
  1066. #define D3RS3EN (1<<28) /* Display D3 imlies RS3 */
  1067. #define SWPROMORSX (1<<27) /* RSx promotion timers ignored */
  1068. #define RCWAKERW (1<<26) /* Resetwarn from PCH causes wakeup */
  1069. #define DPRSLPVREN (1<<25) /* Fast voltage ramp enable */
  1070. #define GFXTGHYST (1<<24) /* Hysteresis to allow trunk gating */
  1071. #define RCX_SW_EXIT (1<<23) /* Leave RSx and prevent re-entry */
  1072. #define RSX_STATUS_MASK (7<<20)
  1073. #define RSX_STATUS_ON (0<<20)
  1074. #define RSX_STATUS_RC1 (1<<20)
  1075. #define RSX_STATUS_RC1E (2<<20)
  1076. #define RSX_STATUS_RS1 (3<<20)
  1077. #define RSX_STATUS_RS2 (4<<20) /* aka rc6 */
  1078. #define RSX_STATUS_RSVD (5<<20) /* deep rc6 unsupported on ilk */
  1079. #define RSX_STATUS_RS3 (6<<20) /* rs3 unsupported on ilk */
  1080. #define RSX_STATUS_RSVD2 (7<<20)
  1081. #define UWRCRSXE (1<<19) /* wake counter limit prevents rsx */
  1082. #define RSCRP (1<<18) /* rs requests control on rs1/2 reqs */
  1083. #define JRSC (1<<17) /* rsx coupled to cpu c-state */
  1084. #define RS2INC0 (1<<16) /* allow rs2 in cpu c0 */
  1085. #define RS1CONTSAV_MASK (3<<14)
  1086. #define RS1CONTSAV_NO_RS1 (0<<14) /* rs1 doesn't save/restore context */
  1087. #define RS1CONTSAV_RSVD (1<<14)
  1088. #define RS1CONTSAV_SAVE_RS1 (2<<14) /* rs1 saves context */
  1089. #define RS1CONTSAV_FULL_RS1 (3<<14) /* rs1 saves and restores context */
  1090. #define NORMSLEXLAT_MASK (3<<12)
  1091. #define SLOW_RS123 (0<<12)
  1092. #define SLOW_RS23 (1<<12)
  1093. #define SLOW_RS3 (2<<12)
  1094. #define NORMAL_RS123 (3<<12)
  1095. #define RCMODE_TIMEOUT (1<<11) /* 0 is eval interval method */
  1096. #define IMPROMOEN (1<<10) /* promo is immediate or delayed until next idle interval (only for timeout method above) */
  1097. #define RCENTSYNC (1<<9) /* rs coupled to cpu c-state (3/6/7) */
  1098. #define STATELOCK (1<<7) /* locked to rs_cstate if 0 */
  1099. #define RS_CSTATE_MASK (3<<4)
  1100. #define RS_CSTATE_C367_RS1 (0<<4)
  1101. #define RS_CSTATE_C36_RS1_C7_RS2 (1<<4)
  1102. #define RS_CSTATE_RSVD (2<<4)
  1103. #define RS_CSTATE_C367_RS2 (3<<4)
  1104. #define REDSAVES (1<<3) /* no context save if was idle during rs0 */
  1105. #define REDRESTORES (1<<2) /* no restore if was idle during rs0 */
  1106. #define VIDCTL 0x111c0
  1107. #define VIDSTS 0x111c8
  1108. #define VIDSTART 0x111cc /* 8 bits */
  1109. #define MEMSTAT_ILK 0x111f8
  1110. #define MEMSTAT_VID_MASK 0x7f00
  1111. #define MEMSTAT_VID_SHIFT 8
  1112. #define MEMSTAT_PSTATE_MASK 0x00f8
  1113. #define MEMSTAT_PSTATE_SHIFT 3
  1114. #define MEMSTAT_MON_ACTV (1<<2)
  1115. #define MEMSTAT_SRC_CTL_MASK 0x0003
  1116. #define MEMSTAT_SRC_CTL_CORE 0
  1117. #define MEMSTAT_SRC_CTL_TRB 1
  1118. #define MEMSTAT_SRC_CTL_THM 2
  1119. #define MEMSTAT_SRC_CTL_STDBY 3
  1120. #define RCPREVBSYTUPAVG 0x113b8
  1121. #define RCPREVBSYTDNAVG 0x113bc
  1122. #define PMMISC 0x11214
  1123. #define MCPPCE_EN (1<<0) /* enable PM_MSG from PCH->MPC */
  1124. #define SDEW 0x1124c
  1125. #define CSIEW0 0x11250
  1126. #define CSIEW1 0x11254
  1127. #define CSIEW2 0x11258
  1128. #define PEW 0x1125c
  1129. #define DEW 0x11270
  1130. #define MCHAFE 0x112c0
  1131. #define CSIEC 0x112e0
  1132. #define DMIEC 0x112e4
  1133. #define DDREC 0x112e8
  1134. #define PEG0EC 0x112ec
  1135. #define PEG1EC 0x112f0
  1136. #define GFXEC 0x112f4
  1137. #define RPPREVBSYTUPAVG 0x113b8
  1138. #define RPPREVBSYTDNAVG 0x113bc
  1139. #define ECR 0x11600
  1140. #define ECR_GPFE (1<<31)
  1141. #define ECR_IMONE (1<<30)
  1142. #define ECR_CAP_MASK 0x0000001f /* Event range, 0-31 */
  1143. #define OGW0 0x11608
  1144. #define OGW1 0x1160c
  1145. #define EG0 0x11610
  1146. #define EG1 0x11614
  1147. #define EG2 0x11618
  1148. #define EG3 0x1161c
  1149. #define EG4 0x11620
  1150. #define EG5 0x11624
  1151. #define EG6 0x11628
  1152. #define EG7 0x1162c
  1153. #define PXW 0x11664
  1154. #define PXWL 0x11680
  1155. #define LCFUSE02 0x116c0
  1156. #define LCFUSE_HIV_MASK 0x000000ff
  1157. #define CSIPLL0 0x12c10
  1158. #define DDRMPLL1 0X12c20
  1159. #define PEG_BAND_GAP_DATA 0x14d68
  1160. #define GEN6_GT_PERF_STATUS 0x145948
  1161. #define GEN6_RP_STATE_LIMITS 0x145994
  1162. #define GEN6_RP_STATE_CAP 0x145998
  1163. /*
  1164. * Logical Context regs
  1165. */
  1166. #define CCID 0x2180
  1167. #define CCID_EN (1<<0)
  1168. /*
  1169. * Overlay regs
  1170. */
  1171. #define OVADD 0x30000
  1172. #define DOVSTA 0x30008
  1173. #define OC_BUF (0x3<<20)
  1174. #define OGAMC5 0x30010
  1175. #define OGAMC4 0x30014
  1176. #define OGAMC3 0x30018
  1177. #define OGAMC2 0x3001c
  1178. #define OGAMC1 0x30020
  1179. #define OGAMC0 0x30024
  1180. /*
  1181. * Display engine regs
  1182. */
  1183. /* Pipe A timing regs */
  1184. #define HTOTAL_A 0x60000
  1185. #define HBLANK_A 0x60004
  1186. #define HSYNC_A 0x60008
  1187. #define VTOTAL_A 0x6000c
  1188. #define VBLANK_A 0x60010
  1189. #define VSYNC_A 0x60014
  1190. #define PIPEASRC 0x6001c
  1191. #define BCLRPAT_A 0x60020
  1192. /* Pipe B timing regs */
  1193. #define HTOTAL_B 0x61000
  1194. #define HBLANK_B 0x61004
  1195. #define HSYNC_B 0x61008
  1196. #define VTOTAL_B 0x6100c
  1197. #define VBLANK_B 0x61010
  1198. #define VSYNC_B 0x61014
  1199. #define PIPEBSRC 0x6101c
  1200. #define BCLRPAT_B 0x61020
  1201. #define HTOTAL(pipe) _PIPE(pipe, HTOTAL_A, HTOTAL_B)
  1202. #define HBLANK(pipe) _PIPE(pipe, HBLANK_A, HBLANK_B)
  1203. #define HSYNC(pipe) _PIPE(pipe, HSYNC_A, HSYNC_B)
  1204. #define VTOTAL(pipe) _PIPE(pipe, VTOTAL_A, VTOTAL_B)
  1205. #define VBLANK(pipe) _PIPE(pipe, VBLANK_A, VBLANK_B)
  1206. #define VSYNC(pipe) _PIPE(pipe, VSYNC_A, VSYNC_B)
  1207. #define BCLRPAT(pipe) _PIPE(pipe, BCLRPAT_A, BCLRPAT_B)
  1208. /* VGA port control */
  1209. #define ADPA 0x61100
  1210. #define ADPA_DAC_ENABLE (1<<31)
  1211. #define ADPA_DAC_DISABLE 0
  1212. #define ADPA_PIPE_SELECT_MASK (1<<30)
  1213. #define ADPA_PIPE_A_SELECT 0
  1214. #define ADPA_PIPE_B_SELECT (1<<30)
  1215. #define ADPA_USE_VGA_HVPOLARITY (1<<15)
  1216. #define ADPA_SETS_HVPOLARITY 0
  1217. #define ADPA_VSYNC_CNTL_DISABLE (1<<11)
  1218. #define ADPA_VSYNC_CNTL_ENABLE 0
  1219. #define ADPA_HSYNC_CNTL_DISABLE (1<<10)
  1220. #define ADPA_HSYNC_CNTL_ENABLE 0
  1221. #define ADPA_VSYNC_ACTIVE_HIGH (1<<4)
  1222. #define ADPA_VSYNC_ACTIVE_LOW 0
  1223. #define ADPA_HSYNC_ACTIVE_HIGH (1<<3)
  1224. #define ADPA_HSYNC_ACTIVE_LOW 0
  1225. #define ADPA_DPMS_MASK (~(3<<10))
  1226. #define ADPA_DPMS_ON (0<<10)
  1227. #define ADPA_DPMS_SUSPEND (1<<10)
  1228. #define ADPA_DPMS_STANDBY (2<<10)
  1229. #define ADPA_DPMS_OFF (3<<10)
  1230. /* Hotplug control (945+ only) */
  1231. #define PORT_HOTPLUG_EN 0x61110
  1232. #define HDMIB_HOTPLUG_INT_EN (1 << 29)
  1233. #define DPB_HOTPLUG_INT_EN (1 << 29)
  1234. #define HDMIC_HOTPLUG_INT_EN (1 << 28)
  1235. #define DPC_HOTPLUG_INT_EN (1 << 28)
  1236. #define HDMID_HOTPLUG_INT_EN (1 << 27)
  1237. #define DPD_HOTPLUG_INT_EN (1 << 27)
  1238. #define SDVOB_HOTPLUG_INT_EN (1 << 26)
  1239. #define SDVOC_HOTPLUG_INT_EN (1 << 25)
  1240. #define TV_HOTPLUG_INT_EN (1 << 18)
  1241. #define CRT_HOTPLUG_INT_EN (1 << 9)
  1242. #define CRT_HOTPLUG_FORCE_DETECT (1 << 3)
  1243. #define CRT_HOTPLUG_ACTIVATION_PERIOD_32 (0 << 8)
  1244. /* must use period 64 on GM45 according to docs */
  1245. #define CRT_HOTPLUG_ACTIVATION_PERIOD_64 (1 << 8)
  1246. #define CRT_HOTPLUG_DAC_ON_TIME_2M (0 << 7)
  1247. #define CRT_HOTPLUG_DAC_ON_TIME_4M (1 << 7)
  1248. #define CRT_HOTPLUG_VOLTAGE_COMPARE_40 (0 << 5)
  1249. #define CRT_HOTPLUG_VOLTAGE_COMPARE_50 (1 << 5)
  1250. #define CRT_HOTPLUG_VOLTAGE_COMPARE_60 (2 << 5)
  1251. #define CRT_HOTPLUG_VOLTAGE_COMPARE_70 (3 << 5)
  1252. #define CRT_HOTPLUG_VOLTAGE_COMPARE_MASK (3 << 5)
  1253. #define CRT_HOTPLUG_DETECT_DELAY_1G (0 << 4)
  1254. #define CRT_HOTPLUG_DETECT_DELAY_2G (1 << 4)
  1255. #define CRT_HOTPLUG_DETECT_VOLTAGE_325MV (0 << 2)
  1256. #define CRT_HOTPLUG_DETECT_VOLTAGE_475MV (1 << 2)
  1257. #define PORT_HOTPLUG_STAT 0x61114
  1258. #define HDMIB_HOTPLUG_INT_STATUS (1 << 29)
  1259. #define DPB_HOTPLUG_INT_STATUS (1 << 29)
  1260. #define HDMIC_HOTPLUG_INT_STATUS (1 << 28)
  1261. #define DPC_HOTPLUG_INT_STATUS (1 << 28)
  1262. #define HDMID_HOTPLUG_INT_STATUS (1 << 27)
  1263. #define DPD_HOTPLUG_INT_STATUS (1 << 27)
  1264. #define CRT_HOTPLUG_INT_STATUS (1 << 11)
  1265. #define TV_HOTPLUG_INT_STATUS (1 << 10)
  1266. #define CRT_HOTPLUG_MONITOR_MASK (3 << 8)
  1267. #define CRT_HOTPLUG_MONITOR_COLOR (3 << 8)
  1268. #define CRT_HOTPLUG_MONITOR_MONO (2 << 8)
  1269. #define CRT_HOTPLUG_MONITOR_NONE (0 << 8)
  1270. #define SDVOC_HOTPLUG_INT_STATUS (1 << 7)
  1271. #define SDVOB_HOTPLUG_INT_STATUS (1 << 6)
  1272. /* SDVO port control */
  1273. #define SDVOB 0x61140
  1274. #define SDVOC 0x61160
  1275. #define SDVO_ENABLE (1 << 31)
  1276. #define SDVO_PIPE_B_SELECT (1 << 30)
  1277. #define SDVO_STALL_SELECT (1 << 29)
  1278. #define SDVO_INTERRUPT_ENABLE (1 << 26)
  1279. /**
  1280. * 915G/GM SDVO pixel multiplier.
  1281. *
  1282. * Programmed value is multiplier - 1, up to 5x.
  1283. *
  1284. * \sa DPLL_MD_UDI_MULTIPLIER_MASK
  1285. */
  1286. #define SDVO_PORT_MULTIPLY_MASK (7 << 23)
  1287. #define SDVO_PORT_MULTIPLY_SHIFT 23
  1288. #define SDVO_PHASE_SELECT_MASK (15 << 19)
  1289. #define SDVO_PHASE_SELECT_DEFAULT (6 << 19)
  1290. #define SDVO_CLOCK_OUTPUT_INVERT (1 << 18)
  1291. #define SDVOC_GANG_MODE (1 << 16)
  1292. #define SDVO_ENCODING_SDVO (0x0 << 10)
  1293. #define SDVO_ENCODING_HDMI (0x2 << 10)
  1294. /** Requird for HDMI operation */
  1295. #define SDVO_NULL_PACKETS_DURING_VSYNC (1 << 9)
  1296. #define SDVO_BORDER_ENABLE (1 << 7)
  1297. #define SDVO_AUDIO_ENABLE (1 << 6)
  1298. /** New with 965, default is to be set */
  1299. #define SDVO_VSYNC_ACTIVE_HIGH (1 << 4)
  1300. /** New with 965, default is to be set */
  1301. #define SDVO_HSYNC_ACTIVE_HIGH (1 << 3)
  1302. #define SDVOB_PCIE_CONCURRENCY (1 << 3)
  1303. #define SDVO_DETECTED (1 << 2)
  1304. /* Bits to be preserved when writing */
  1305. #define SDVOB_PRESERVE_MASK ((1 << 17) | (1 << 16) | (1 << 14) | (1 << 26))
  1306. #define SDVOC_PRESERVE_MASK ((1 << 17) | (1 << 26))
  1307. /* DVO port control */
  1308. #define DVOA 0x61120
  1309. #define DVOB 0x61140
  1310. #define DVOC 0x61160
  1311. #define DVO_ENABLE (1 << 31)
  1312. #define DVO_PIPE_B_SELECT (1 << 30)
  1313. #define DVO_PIPE_STALL_UNUSED (0 << 28)
  1314. #define DVO_PIPE_STALL (1 << 28)
  1315. #define DVO_PIPE_STALL_TV (2 << 28)
  1316. #define DVO_PIPE_STALL_MASK (3 << 28)
  1317. #define DVO_USE_VGA_SYNC (1 << 15)
  1318. #define DVO_DATA_ORDER_I740 (0 << 14)
  1319. #define DVO_DATA_ORDER_FP (1 << 14)
  1320. #define DVO_VSYNC_DISABLE (1 << 11)
  1321. #define DVO_HSYNC_DISABLE (1 << 10)
  1322. #define DVO_VSYNC_TRISTATE (1 << 9)
  1323. #define DVO_HSYNC_TRISTATE (1 << 8)
  1324. #define DVO_BORDER_ENABLE (1 << 7)
  1325. #define DVO_DATA_ORDER_GBRG (1 << 6)
  1326. #define DVO_DATA_ORDER_RGGB (0 << 6)
  1327. #define DVO_DATA_ORDER_GBRG_ERRATA (0 << 6)
  1328. #define DVO_DATA_ORDER_RGGB_ERRATA (1 << 6)
  1329. #define DVO_VSYNC_ACTIVE_HIGH (1 << 4)
  1330. #define DVO_HSYNC_ACTIVE_HIGH (1 << 3)
  1331. #define DVO_BLANK_ACTIVE_HIGH (1 << 2)
  1332. #define DVO_OUTPUT_CSTATE_PIXELS (1 << 1) /* SDG only */
  1333. #define DVO_OUTPUT_SOURCE_SIZE_PIXELS (1 << 0) /* SDG only */
  1334. #define DVO_PRESERVE_MASK (0x7<<24)
  1335. #define DVOA_SRCDIM 0x61124
  1336. #define DVOB_SRCDIM 0x61144
  1337. #define DVOC_SRCDIM 0x61164
  1338. #define DVO_SRCDIM_HORIZONTAL_SHIFT 12
  1339. #define DVO_SRCDIM_VERTICAL_SHIFT 0
  1340. /* LVDS port control */
  1341. #define LVDS 0x61180
  1342. /*
  1343. * Enables the LVDS port. This bit must be set before DPLLs are enabled, as
  1344. * the DPLL semantics change when the LVDS is assigned to that pipe.
  1345. */
  1346. #define LVDS_PORT_EN (1 << 31)
  1347. /* Selects pipe B for LVDS data. Must be set on pre-965. */
  1348. #define LVDS_PIPEB_SELECT (1 << 30)
  1349. /* LVDS dithering flag on 965/g4x platform */
  1350. #define LVDS_ENABLE_DITHER (1 << 25)
  1351. /* Enable border for unscaled (or aspect-scaled) display */
  1352. #define LVDS_BORDER_ENABLE (1 << 15)
  1353. /*
  1354. * Enables the A0-A2 data pairs and CLKA, containing 18 bits of color data per
  1355. * pixel.
  1356. */
  1357. #define LVDS_A0A2_CLKA_POWER_MASK (3 << 8)
  1358. #define LVDS_A0A2_CLKA_POWER_DOWN (0 << 8)
  1359. #define LVDS_A0A2_CLKA_POWER_UP (3 << 8)
  1360. /*
  1361. * Controls the A3 data pair, which contains the additional LSBs for 24 bit
  1362. * mode. Only enabled if LVDS_A0A2_CLKA_POWER_UP also indicates it should be
  1363. * on.
  1364. */
  1365. #define LVDS_A3_POWER_MASK (3 << 6)
  1366. #define LVDS_A3_POWER_DOWN (0 << 6)
  1367. #define LVDS_A3_POWER_UP (3 << 6)
  1368. /*
  1369. * Controls the CLKB pair. This should only be set when LVDS_B0B3_POWER_UP
  1370. * is set.
  1371. */
  1372. #define LVDS_CLKB_POWER_MASK (3 << 4)
  1373. #define LVDS_CLKB_POWER_DOWN (0 << 4)
  1374. #define LVDS_CLKB_POWER_UP (3 << 4)
  1375. /*
  1376. * Controls the B0-B3 data pairs. This must be set to match the DPLL p2
  1377. * setting for whether we are in dual-channel mode. The B3 pair will
  1378. * additionally only be powered up when LVDS_A3_POWER_UP is set.
  1379. */
  1380. #define LVDS_B0B3_POWER_MASK (3 << 2)
  1381. #define LVDS_B0B3_POWER_DOWN (0 << 2)
  1382. #define LVDS_B0B3_POWER_UP (3 << 2)
  1383. /* Video Data Island Packet control */
  1384. #define VIDEO_DIP_DATA 0x61178
  1385. #define VIDEO_DIP_CTL 0x61170
  1386. #define VIDEO_DIP_ENABLE (1 << 31)
  1387. #define VIDEO_DIP_PORT_B (1 << 29)
  1388. #define VIDEO_DIP_PORT_C (2 << 29)
  1389. #define VIDEO_DIP_ENABLE_AVI (1 << 21)
  1390. #define VIDEO_DIP_ENABLE_VENDOR (2 << 21)
  1391. #define VIDEO_DIP_ENABLE_SPD (8 << 21)
  1392. #define VIDEO_DIP_SELECT_AVI (0 << 19)
  1393. #define VIDEO_DIP_SELECT_VENDOR (1 << 19)
  1394. #define VIDEO_DIP_SELECT_SPD (3 << 19)
  1395. #define VIDEO_DIP_FREQ_ONCE (0 << 16)
  1396. #define VIDEO_DIP_FREQ_VSYNC (1 << 16)
  1397. #define VIDEO_DIP_FREQ_2VSYNC (2 << 16)
  1398. /* Panel power sequencing */
  1399. #define PP_STATUS 0x61200
  1400. #define PP_ON (1 << 31)
  1401. /*
  1402. * Indicates that all dependencies of the panel are on:
  1403. *
  1404. * - PLL enabled
  1405. * - pipe enabled
  1406. * - LVDS/DVOB/DVOC on
  1407. */
  1408. #define PP_READY (1 << 30)
  1409. #define PP_SEQUENCE_NONE (0 << 28)
  1410. #define PP_SEQUENCE_ON (1 << 28)
  1411. #define PP_SEQUENCE_OFF (2 << 28)
  1412. #define PP_SEQUENCE_MASK 0x30000000
  1413. #define PP_CYCLE_DELAY_ACTIVE (1 << 27)
  1414. #define PP_SEQUENCE_STATE_ON_IDLE (1 << 3)
  1415. #define PP_SEQUENCE_STATE_MASK 0x0000000f
  1416. #define PP_CONTROL 0x61204
  1417. #define POWER_TARGET_ON (1 << 0)
  1418. #define PP_ON_DELAYS 0x61208
  1419. #define PP_OFF_DELAYS 0x6120c
  1420. #define PP_DIVISOR 0x61210
  1421. /* Panel fitting */
  1422. #define PFIT_CONTROL 0x61230
  1423. #define PFIT_ENABLE (1 << 31)
  1424. #define PFIT_PIPE_MASK (3 << 29)
  1425. #define PFIT_PIPE_SHIFT 29
  1426. #define VERT_INTERP_DISABLE (0 << 10)
  1427. #define VERT_INTERP_BILINEAR (1 << 10)
  1428. #define VERT_INTERP_MASK (3 << 10)
  1429. #define VERT_AUTO_SCALE (1 << 9)
  1430. #define HORIZ_INTERP_DISABLE (0 << 6)
  1431. #define HORIZ_INTERP_BILINEAR (1 << 6)
  1432. #define HORIZ_INTERP_MASK (3 << 6)
  1433. #define HORIZ_AUTO_SCALE (1 << 5)
  1434. #define PANEL_8TO6_DITHER_ENABLE (1 << 3)
  1435. #define PFIT_FILTER_FUZZY (0 << 24)
  1436. #define PFIT_SCALING_AUTO (0 << 26)
  1437. #define PFIT_SCALING_PROGRAMMED (1 << 26)
  1438. #define PFIT_SCALING_PILLAR (2 << 26)
  1439. #define PFIT_SCALING_LETTER (3 << 26)
  1440. #define PFIT_PGM_RATIOS 0x61234
  1441. #define PFIT_VERT_SCALE_MASK 0xfff00000
  1442. #define PFIT_HORIZ_SCALE_MASK 0x0000fff0
  1443. /* Pre-965 */
  1444. #define PFIT_VERT_SCALE_SHIFT 20
  1445. #define PFIT_VERT_SCALE_MASK 0xfff00000
  1446. #define PFIT_HORIZ_SCALE_SHIFT 4
  1447. #define PFIT_HORIZ_SCALE_MASK 0x0000fff0
  1448. /* 965+ */
  1449. #define PFIT_VERT_SCALE_SHIFT_965 16
  1450. #define PFIT_VERT_SCALE_MASK_965 0x1fff0000
  1451. #define PFIT_HORIZ_SCALE_SHIFT_965 0
  1452. #define PFIT_HORIZ_SCALE_MASK_965 0x00001fff
  1453. #define PFIT_AUTO_RATIOS 0x61238
  1454. /* Backlight control */
  1455. #define BLC_PWM_CTL 0x61254
  1456. #define BACKLIGHT_MODULATION_FREQ_SHIFT (17)
  1457. #define BLC_PWM_CTL2 0x61250 /* 965+ only */
  1458. #define BLM_COMBINATION_MODE (1 << 30)
  1459. /*
  1460. * This is the most significant 15 bits of the number of backlight cycles in a
  1461. * complete cycle of the modulated backlight control.
  1462. *
  1463. * The actual value is this field multiplied by two.
  1464. */
  1465. #define BACKLIGHT_MODULATION_FREQ_MASK (0x7fff << 17)
  1466. #define BLM_LEGACY_MODE (1 << 16)
  1467. /*
  1468. * This is the number of cycles out of the backlight modulation cycle for which
  1469. * the backlight is on.
  1470. *
  1471. * This field must be no greater than the number of cycles in the complete
  1472. * backlight modulation cycle.
  1473. */
  1474. #define BACKLIGHT_DUTY_CYCLE_SHIFT (0)
  1475. #define BACKLIGHT_DUTY_CYCLE_MASK (0xffff)
  1476. #define BLC_HIST_CTL 0x61260
  1477. /* TV port control */
  1478. #define TV_CTL 0x68000
  1479. /** Enables the TV encoder */
  1480. # define TV_ENC_ENABLE (1 << 31)
  1481. /** Sources the TV encoder input from pipe B instead of A. */
  1482. # define TV_ENC_PIPEB_SELECT (1 << 30)
  1483. /** Outputs composite video (DAC A only) */
  1484. # define TV_ENC_OUTPUT_COMPOSITE (0 << 28)
  1485. /** Outputs SVideo video (DAC B/C) */
  1486. # define TV_ENC_OUTPUT_SVIDEO (1 << 28)
  1487. /** Outputs Component video (DAC A/B/C) */
  1488. # define TV_ENC_OUTPUT_COMPONENT (2 << 28)
  1489. /** Outputs Composite and SVideo (DAC A/B/C) */
  1490. # define TV_ENC_OUTPUT_SVIDEO_COMPOSITE (3 << 28)
  1491. # define TV_TRILEVEL_SYNC (1 << 21)
  1492. /** Enables slow sync generation (945GM only) */
  1493. # define TV_SLOW_SYNC (1 << 20)
  1494. /** Selects 4x oversampling for 480i and 576p */
  1495. # define TV_OVERSAMPLE_4X (0 << 18)
  1496. /** Selects 2x oversampling for 720p and 1080i */
  1497. # define TV_OVERSAMPLE_2X (1 << 18)
  1498. /** Selects no oversampling for 1080p */
  1499. # define TV_OVERSAMPLE_NONE (2 << 18)
  1500. /** Selects 8x oversampling */
  1501. # define TV_OVERSAMPLE_8X (3 << 18)
  1502. /** Selects progressive mode rather than interlaced */
  1503. # define TV_PROGRESSIVE (1 << 17)
  1504. /** Sets the colorburst to PAL mode. Required for non-M PAL modes. */
  1505. # define TV_PAL_BURST (1 << 16)
  1506. /** Field for setting delay of Y compared to C */
  1507. # define TV_YC_SKEW_MASK (7 << 12)
  1508. /** Enables a fix for 480p/576p standard definition modes on the 915GM only */
  1509. # define TV_ENC_SDP_FIX (1 << 11)
  1510. /**
  1511. * Enables a fix for the 915GM only.
  1512. *
  1513. * Not sure what it does.
  1514. */
  1515. # define TV_ENC_C0_FIX (1 << 10)
  1516. /** Bits that must be preserved by software */
  1517. # define TV_CTL_SAVE ((1 << 11) | (3 << 9) | (7 << 6) | 0xf)
  1518. # define TV_FUSE_STATE_MASK (3 << 4)
  1519. /** Read-only state that reports all features enabled */
  1520. # define TV_FUSE_STATE_ENABLED (0 << 4)
  1521. /** Read-only state that reports that Macrovision is disabled in hardware*/
  1522. # define TV_FUSE_STATE_NO_MACROVISION (1 << 4)
  1523. /** Read-only state that reports that TV-out is disabled in hardware. */
  1524. # define TV_FUSE_STATE_DISABLED (2 << 4)
  1525. /** Normal operation */
  1526. # define TV_TEST_MODE_NORMAL (0 << 0)
  1527. /** Encoder test pattern 1 - combo pattern */
  1528. # define TV_TEST_MODE_PATTERN_1 (1 << 0)
  1529. /** Encoder test pattern 2 - full screen vertical 75% color bars */
  1530. # define TV_TEST_MODE_PATTERN_2 (2 << 0)
  1531. /** Encoder test pattern 3 - full screen horizontal 75% color bars */
  1532. # define TV_TEST_MODE_PATTERN_3 (3 << 0)
  1533. /** Encoder test pattern 4 - random noise */
  1534. # define TV_TEST_MODE_PATTERN_4 (4 << 0)
  1535. /** Encoder test pattern 5 - linear color ramps */
  1536. # define TV_TEST_MODE_PATTERN_5 (5 << 0)
  1537. /**
  1538. * This test mode forces the DACs to 50% of full output.
  1539. *
  1540. * This is used for load detection in combination with TVDAC_SENSE_MASK
  1541. */
  1542. # define TV_TEST_MODE_MONITOR_DETECT (7 << 0)
  1543. # define TV_TEST_MODE_MASK (7 << 0)
  1544. #define TV_DAC 0x68004
  1545. # define TV_DAC_SAVE 0x00ffff00
  1546. /**
  1547. * Reports that DAC state change logic has reported change (RO).
  1548. *
  1549. * This gets cleared when TV_DAC_STATE_EN is cleared
  1550. */
  1551. # define TVDAC_STATE_CHG (1 << 31)
  1552. # define TVDAC_SENSE_MASK (7 << 28)
  1553. /** Reports that DAC A voltage is above the detect threshold */
  1554. # define TVDAC_A_SENSE (1 << 30)
  1555. /** Reports that DAC B voltage is above the detect threshold */
  1556. # define TVDAC_B_SENSE (1 << 29)
  1557. /** Reports that DAC C voltage is above the detect threshold */
  1558. # define TVDAC_C_SENSE (1 << 28)
  1559. /**
  1560. * Enables DAC state detection logic, for load-based TV detection.
  1561. *
  1562. * The PLL of the chosen pipe (in TV_CTL) must be running, and the encoder set
  1563. * to off, for load detection to work.
  1564. */
  1565. # define TVDAC_STATE_CHG_EN (1 << 27)
  1566. /** Sets the DAC A sense value to high */
  1567. # define TVDAC_A_SENSE_CTL (1 << 26)
  1568. /** Sets the DAC B sense value to high */
  1569. # define TVDAC_B_SENSE_CTL (1 << 25)
  1570. /** Sets the DAC C sense value to high */
  1571. # define TVDAC_C_SENSE_CTL (1 << 24)
  1572. /** Overrides the ENC_ENABLE and DAC voltage levels */
  1573. # define DAC_CTL_OVERRIDE (1 << 7)
  1574. /** Sets the slew rate. Must be preserved in software */
  1575. # define ENC_TVDAC_SLEW_FAST (1 << 6)
  1576. # define DAC_A_1_3_V (0 << 4)
  1577. # define DAC_A_1_1_V (1 << 4)
  1578. # define DAC_A_0_7_V (2 << 4)
  1579. # define DAC_A_MASK (3 << 4)
  1580. # define DAC_B_1_3_V (0 << 2)
  1581. # define DAC_B_1_1_V (1 << 2)
  1582. # define DAC_B_0_7_V (2 << 2)
  1583. # define DAC_B_MASK (3 << 2)
  1584. # define DAC_C_1_3_V (0 << 0)
  1585. # define DAC_C_1_1_V (1 << 0)
  1586. # define DAC_C_0_7_V (2 << 0)
  1587. # define DAC_C_MASK (3 << 0)
  1588. /**
  1589. * CSC coefficients are stored in a floating point format with 9 bits of
  1590. * mantissa and 2 or 3 bits of exponent. The exponent is represented as 2**-n,
  1591. * where 2-bit exponents are unsigned n, and 3-bit exponents are signed n with
  1592. * -1 (0x3) being the only legal negative value.
  1593. */
  1594. #define TV_CSC_Y 0x68010
  1595. # define TV_RY_MASK 0x07ff0000
  1596. # define TV_RY_SHIFT 16
  1597. # define TV_GY_MASK 0x00000fff
  1598. # define TV_GY_SHIFT 0
  1599. #define TV_CSC_Y2 0x68014
  1600. # define TV_BY_MASK 0x07ff0000
  1601. # define TV_BY_SHIFT 16
  1602. /**
  1603. * Y attenuation for component video.
  1604. *
  1605. * Stored in 1.9 fixed point.
  1606. */
  1607. # define TV_AY_MASK 0x000003ff
  1608. # define TV_AY_SHIFT 0
  1609. #define TV_CSC_U 0x68018
  1610. # define TV_RU_MASK 0x07ff0000
  1611. # define TV_RU_SHIFT 16
  1612. # define TV_GU_MASK 0x000007ff
  1613. # define TV_GU_SHIFT 0
  1614. #define TV_CSC_U2 0x6801c
  1615. # define TV_BU_MASK 0x07ff0000
  1616. # define TV_BU_SHIFT 16
  1617. /**
  1618. * U attenuation for component video.
  1619. *
  1620. * Stored in 1.9 fixed point.
  1621. */
  1622. # define TV_AU_MASK 0x000003ff
  1623. # define TV_AU_SHIFT 0
  1624. #define TV_CSC_V 0x68020
  1625. # define TV_RV_MASK 0x0fff0000
  1626. # define TV_RV_SHIFT 16
  1627. # define TV_GV_MASK 0x000007ff
  1628. # define TV_GV_SHIFT 0
  1629. #define TV_CSC_V2 0x68024
  1630. # define TV_BV_MASK 0x07ff0000
  1631. # define TV_BV_SHIFT 16
  1632. /**
  1633. * V attenuation for component video.
  1634. *
  1635. * Stored in 1.9 fixed point.
  1636. */
  1637. # define TV_AV_MASK 0x000007ff
  1638. # define TV_AV_SHIFT 0
  1639. #define TV_CLR_KNOBS 0x68028
  1640. /** 2s-complement brightness adjustment */
  1641. # define TV_BRIGHTNESS_MASK 0xff000000
  1642. # define TV_BRIGHTNESS_SHIFT 24
  1643. /** Contrast adjustment, as a 2.6 unsigned floating point number */
  1644. # define TV_CONTRAST_MASK 0x00ff0000
  1645. # define TV_CONTRAST_SHIFT 16
  1646. /** Saturation adjustment, as a 2.6 unsigned floating point number */
  1647. # define TV_SATURATION_MASK 0x0000ff00
  1648. # define TV_SATURATION_SHIFT 8
  1649. /** Hue adjustment, as an integer phase angle in degrees */
  1650. # define TV_HUE_MASK 0x000000ff
  1651. # define TV_HUE_SHIFT 0
  1652. #define TV_CLR_LEVEL 0x6802c
  1653. /** Controls the DAC level for black */
  1654. # define TV_BLACK_LEVEL_MASK 0x01ff0000
  1655. # define TV_BLACK_LEVEL_SHIFT 16
  1656. /** Controls the DAC level for blanking */
  1657. # define TV_BLANK_LEVEL_MASK 0x000001ff
  1658. # define TV_BLANK_LEVEL_SHIFT 0
  1659. #define TV_H_CTL_1 0x68030
  1660. /** Number of pixels in the hsync. */
  1661. # define TV_HSYNC_END_MASK 0x1fff0000
  1662. # define TV_HSYNC_END_SHIFT 16
  1663. /** Total number of pixels minus one in the line (display and blanking). */
  1664. # define TV_HTOTAL_MASK 0x00001fff
  1665. # define TV_HTOTAL_SHIFT 0
  1666. #define TV_H_CTL_2 0x68034
  1667. /** Enables the colorburst (needed for non-component color) */
  1668. # define TV_BURST_ENA (1 << 31)
  1669. /** Offset of the colorburst from the start of hsync, in pixels minus one. */
  1670. # define TV_HBURST_START_SHIFT 16
  1671. # define TV_HBURST_START_MASK 0x1fff0000
  1672. /** Length of the colorburst */
  1673. # define TV_HBURST_LEN_SHIFT 0
  1674. # define TV_HBURST_LEN_MASK 0x0001fff
  1675. #define TV_H_CTL_3 0x68038
  1676. /** End of hblank, measured in pixels minus one from start of hsync */
  1677. # define TV_HBLANK_END_SHIFT 16
  1678. # define TV_HBLANK_END_MASK 0x1fff0000
  1679. /** Start of hblank, measured in pixels minus one from start of hsync */
  1680. # define TV_HBLANK_START_SHIFT 0
  1681. # define TV_HBLANK_START_MASK 0x0001fff
  1682. #define TV_V_CTL_1 0x6803c
  1683. /** XXX */
  1684. # define TV_NBR_END_SHIFT 16
  1685. # define TV_NBR_END_MASK 0x07ff0000
  1686. /** XXX */
  1687. # define TV_VI_END_F1_SHIFT 8
  1688. # define TV_VI_END_F1_MASK 0x00003f00
  1689. /** XXX */
  1690. # define TV_VI_END_F2_SHIFT 0
  1691. # define TV_VI_END_F2_MASK 0x0000003f
  1692. #define TV_V_CTL_2 0x68040
  1693. /** Length of vsync, in half lines */
  1694. # define TV_VSYNC_LEN_MASK 0x07ff0000
  1695. # define TV_VSYNC_LEN_SHIFT 16
  1696. /** Offset of the start of vsync in field 1, measured in one less than the
  1697. * number of half lines.
  1698. */
  1699. # define TV_VSYNC_START_F1_MASK 0x00007f00
  1700. # define TV_VSYNC_START_F1_SHIFT 8
  1701. /**
  1702. * Offset of the start of vsync in field 2, measured in one less than the
  1703. * number of half lines.
  1704. */
  1705. # define TV_VSYNC_START_F2_MASK 0x0000007f
  1706. # define TV_VSYNC_START_F2_SHIFT 0
  1707. #define TV_V_CTL_3 0x68044
  1708. /** Enables generation of the equalization signal */
  1709. # define TV_EQUAL_ENA (1 << 31)
  1710. /** Length of vsync, in half lines */
  1711. # define TV_VEQ_LEN_MASK 0x007f0000
  1712. # define TV_VEQ_LEN_SHIFT 16
  1713. /** Offset of the start of equalization in field 1, measured in one less than
  1714. * the number of half lines.
  1715. */
  1716. # define TV_VEQ_START_F1_MASK 0x0007f00
  1717. # define TV_VEQ_START_F1_SHIFT 8
  1718. /**
  1719. * Offset of the start of equalization in field 2, measured in one less than
  1720. * the number of half lines.
  1721. */
  1722. # define TV_VEQ_START_F2_MASK 0x000007f
  1723. # define TV_VEQ_START_F2_SHIFT 0
  1724. #define TV_V_CTL_4 0x68048
  1725. /**
  1726. * Offset to start of vertical colorburst, measured in one less than the
  1727. * number of lines from vertical start.
  1728. */
  1729. # define TV_VBURST_START_F1_MASK 0x003f0000
  1730. # define TV_VBURST_START_F1_SHIFT 16
  1731. /**
  1732. * Offset to the end of vertical colorburst, measured in one less than the
  1733. * number of lines from the start of NBR.
  1734. */
  1735. # define TV_VBURST_END_F1_MASK 0x000000ff
  1736. # define TV_VBURST_END_F1_SHIFT 0
  1737. #define TV_V_CTL_5 0x6804c
  1738. /**
  1739. * Offset to start of vertical colorburst, measured in one less than the
  1740. * number of lines from vertical start.
  1741. */
  1742. # define TV_VBURST_START_F2_MASK 0x003f0000
  1743. # define TV_VBURST_START_F2_SHIFT 16
  1744. /**
  1745. * Offset to the end of vertical colorburst, measured in one less than the
  1746. * number of lines from the start of NBR.
  1747. */
  1748. # define TV_VBURST_END_F2_MASK 0x000000ff
  1749. # define TV_VBURST_END_F2_SHIFT 0
  1750. #define TV_V_CTL_6 0x68050
  1751. /**
  1752. * Offset to start of vertical colorburst, measured in one less than the
  1753. * number of lines from vertical start.
  1754. */
  1755. # define TV_VBURST_START_F3_MASK 0x003f0000
  1756. # define TV_VBURST_START_F3_SHIFT 16
  1757. /**
  1758. * Offset to the end of vertical colorburst, measured in one less than the
  1759. * number of lines from the start of NBR.
  1760. */
  1761. # define TV_VBURST_END_F3_MASK 0x000000ff
  1762. # define TV_VBURST_END_F3_SHIFT 0
  1763. #define TV_V_CTL_7 0x68054
  1764. /**
  1765. * Offset to start of vertical colorburst, measured in one less than the
  1766. * number of lines from vertical start.
  1767. */
  1768. # define TV_VBURST_START_F4_MASK 0x003f0000
  1769. # define TV_VBURST_START_F4_SHIFT 16
  1770. /**
  1771. * Offset to the end of vertical colorburst, measured in one less than the
  1772. * number of lines from the start of NBR.
  1773. */
  1774. # define TV_VBURST_END_F4_MASK 0x000000ff
  1775. # define TV_VBURST_END_F4_SHIFT 0
  1776. #define TV_SC_CTL_1 0x68060
  1777. /** Turns on the first subcarrier phase generation DDA */
  1778. # define TV_SC_DDA1_EN (1 << 31)
  1779. /** Turns on the first subcarrier phase generation DDA */
  1780. # define TV_SC_DDA2_EN (1 << 30)
  1781. /** Turns on the first subcarrier phase generation DDA */
  1782. # define TV_SC_DDA3_EN (1 << 29)
  1783. /** Sets the subcarrier DDA to reset frequency every other field */
  1784. # define TV_SC_RESET_EVERY_2 (0 << 24)
  1785. /** Sets the subcarrier DDA to reset frequency every fourth field */
  1786. # define TV_SC_RESET_EVERY_4 (1 << 24)
  1787. /** Sets the subcarrier DDA to reset frequency every eighth field */
  1788. # define TV_SC_RESET_EVERY_8 (2 << 24)
  1789. /** Sets the subcarrier DDA to never reset the frequency */
  1790. # define TV_SC_RESET_NEVER (3 << 24)
  1791. /** Sets the peak amplitude of the colorburst.*/
  1792. # define TV_BURST_LEVEL_MASK 0x00ff0000
  1793. # define TV_BURST_LEVEL_SHIFT 16
  1794. /** Sets the increment of the first subcarrier phase generation DDA */
  1795. # define TV_SCDDA1_INC_MASK 0x00000fff
  1796. # define TV_SCDDA1_INC_SHIFT 0
  1797. #define TV_SC_CTL_2 0x68064
  1798. /** Sets the rollover for the second subcarrier phase generation DDA */
  1799. # define TV_SCDDA2_SIZE_MASK 0x7fff0000
  1800. # define TV_SCDDA2_SIZE_SHIFT 16
  1801. /** Sets the increent of the second subcarrier phase generation DDA */
  1802. # define TV_SCDDA2_INC_MASK 0x00007fff
  1803. # define TV_SCDDA2_INC_SHIFT 0
  1804. #define TV_SC_CTL_3 0x68068
  1805. /** Sets the rollover for the third subcarrier phase generation DDA */
  1806. # define TV_SCDDA3_SIZE_MASK 0x7fff0000
  1807. # define TV_SCDDA3_SIZE_SHIFT 16
  1808. /** Sets the increent of the third subcarrier phase generation DDA */
  1809. # define TV_SCDDA3_INC_MASK 0x00007fff
  1810. # define TV_SCDDA3_INC_SHIFT 0
  1811. #define TV_WIN_POS 0x68070
  1812. /** X coordinate of the display from the start of horizontal active */
  1813. # define TV_XPOS_MASK 0x1fff0000
  1814. # define TV_XPOS_SHIFT 16
  1815. /** Y coordinate of the display from the start of vertical active (NBR) */
  1816. # define TV_YPOS_MASK 0x00000fff
  1817. # define TV_YPOS_SHIFT 0
  1818. #define TV_WIN_SIZE 0x68074
  1819. /** Horizontal size of the display window, measured in pixels*/
  1820. # define TV_XSIZE_MASK 0x1fff0000
  1821. # define TV_XSIZE_SHIFT 16
  1822. /**
  1823. * Vertical size of the display window, measured in pixels.
  1824. *
  1825. * Must be even for interlaced modes.
  1826. */
  1827. # define TV_YSIZE_MASK 0x00000fff
  1828. # define TV_YSIZE_SHIFT 0
  1829. #define TV_FILTER_CTL_1 0x68080
  1830. /**
  1831. * Enables automatic scaling calculation.
  1832. *
  1833. * If set, the rest of the registers are ignored, and the calculated values can
  1834. * be read back from the register.
  1835. */
  1836. # define TV_AUTO_SCALE (1 << 31)
  1837. /**
  1838. * Disables the vertical filter.
  1839. *
  1840. * This is required on modes more than 1024 pixels wide */
  1841. # define TV_V_FILTER_BYPASS (1 << 29)
  1842. /** Enables adaptive vertical filtering */
  1843. # define TV_VADAPT (1 << 28)
  1844. # define TV_VADAPT_MODE_MASK (3 << 26)
  1845. /** Selects the least adaptive vertical filtering mode */
  1846. # define TV_VADAPT_MODE_LEAST (0 << 26)
  1847. /** Selects the moderately adaptive vertical filtering mode */
  1848. # define TV_VADAPT_MODE_MODERATE (1 << 26)
  1849. /** Selects the most adaptive vertical filtering mode */
  1850. # define TV_VADAPT_MODE_MOST (3 << 26)
  1851. /**
  1852. * Sets the horizontal scaling factor.
  1853. *
  1854. * This should be the fractional part of the horizontal scaling factor divided
  1855. * by the oversampling rate. TV_HSCALE should be less than 1, and set to:
  1856. *
  1857. * (src width - 1) / ((oversample * dest width) - 1)
  1858. */
  1859. # define TV_HSCALE_FRAC_MASK 0x00003fff
  1860. # define TV_HSCALE_FRAC_SHIFT 0
  1861. #define TV_FILTER_CTL_2 0x68084
  1862. /**
  1863. * Sets the integer part of the 3.15 fixed-point vertical scaling factor.
  1864. *
  1865. * TV_VSCALE should be (src height - 1) / ((interlace * dest height) - 1)
  1866. */
  1867. # define TV_VSCALE_INT_MASK 0x00038000
  1868. # define TV_VSCALE_INT_SHIFT 15
  1869. /**
  1870. * Sets the fractional part of the 3.15 fixed-point vertical scaling factor.
  1871. *
  1872. * \sa TV_VSCALE_INT_MASK
  1873. */
  1874. # define TV_VSCALE_FRAC_MASK 0x00007fff
  1875. # define TV_VSCALE_FRAC_SHIFT 0
  1876. #define TV_FILTER_CTL_3 0x68088
  1877. /**
  1878. * Sets the integer part of the 3.15 fixed-point vertical scaling factor.
  1879. *
  1880. * TV_VSCALE should be (src height - 1) / (1/4 * (dest height - 1))
  1881. *
  1882. * For progressive modes, TV_VSCALE_IP_INT should be set to zeroes.
  1883. */
  1884. # define TV_VSCALE_IP_INT_MASK 0x00038000
  1885. # define TV_VSCALE_IP_INT_SHIFT 15
  1886. /**
  1887. * Sets the fractional part of the 3.15 fixed-point vertical scaling factor.
  1888. *
  1889. * For progressive modes, TV_VSCALE_IP_INT should be set to zeroes.
  1890. *
  1891. * \sa TV_VSCALE_IP_INT_MASK
  1892. */
  1893. # define TV_VSCALE_IP_FRAC_MASK 0x00007fff
  1894. # define TV_VSCALE_IP_FRAC_SHIFT 0
  1895. #define TV_CC_CONTROL 0x68090
  1896. # define TV_CC_ENABLE (1 << 31)
  1897. /**
  1898. * Specifies which field to send the CC data in.
  1899. *
  1900. * CC data is usually sent in field 0.
  1901. */
  1902. # define TV_CC_FID_MASK (1 << 27)
  1903. # define TV_CC_FID_SHIFT 27
  1904. /** Sets the horizontal position of the CC data. Usually 135. */
  1905. # define TV_CC_HOFF_MASK 0x03ff0000
  1906. # define TV_CC_HOFF_SHIFT 16
  1907. /** Sets the vertical position of the CC data. Usually 21 */
  1908. # define TV_CC_LINE_MASK 0x0000003f
  1909. # define TV_CC_LINE_SHIFT 0
  1910. #define TV_CC_DATA 0x68094
  1911. # define TV_CC_RDY (1 << 31)
  1912. /** Second word of CC data to be transmitted. */
  1913. # define TV_CC_DATA_2_MASK 0x007f0000
  1914. # define TV_CC_DATA_2_SHIFT 16
  1915. /** First word of CC data to be transmitted. */
  1916. # define TV_CC_DATA_1_MASK 0x0000007f
  1917. # define TV_CC_DATA_1_SHIFT 0
  1918. #define TV_H_LUMA_0 0x68100
  1919. #define TV_H_LUMA_59 0x681ec
  1920. #define TV_H_CHROMA_0 0x68200
  1921. #define TV_H_CHROMA_59 0x682ec
  1922. #define TV_V_LUMA_0 0x68300
  1923. #define TV_V_LUMA_42 0x683a8
  1924. #define TV_V_CHROMA_0 0x68400
  1925. #define TV_V_CHROMA_42 0x684a8
  1926. /* Display Port */
  1927. #define DP_A 0x64000 /* eDP */
  1928. #define DP_B 0x64100
  1929. #define DP_C 0x64200
  1930. #define DP_D 0x64300
  1931. #define DP_PORT_EN (1 << 31)
  1932. #define DP_PIPEB_SELECT (1 << 30)
  1933. /* Link training mode - select a suitable mode for each stage */
  1934. #define DP_LINK_TRAIN_PAT_1 (0 << 28)
  1935. #define DP_LINK_TRAIN_PAT_2 (1 << 28)
  1936. #define DP_LINK_TRAIN_PAT_IDLE (2 << 28)
  1937. #define DP_LINK_TRAIN_OFF (3 << 28)
  1938. #define DP_LINK_TRAIN_MASK (3 << 28)
  1939. #define DP_LINK_TRAIN_SHIFT 28
  1940. /* CPT Link training mode */
  1941. #define DP_LINK_TRAIN_PAT_1_CPT (0 << 8)
  1942. #define DP_LINK_TRAIN_PAT_2_CPT (1 << 8)
  1943. #define DP_LINK_TRAIN_PAT_IDLE_CPT (2 << 8)
  1944. #define DP_LINK_TRAIN_OFF_CPT (3 << 8)
  1945. #define DP_LINK_TRAIN_MASK_CPT (7 << 8)
  1946. #define DP_LINK_TRAIN_SHIFT_CPT 8
  1947. /* Signal voltages. These are mostly controlled by the other end */
  1948. #define DP_VOLTAGE_0_4 (0 << 25)
  1949. #define DP_VOLTAGE_0_6 (1 << 25)
  1950. #define DP_VOLTAGE_0_8 (2 << 25)
  1951. #define DP_VOLTAGE_1_2 (3 << 25)
  1952. #define DP_VOLTAGE_MASK (7 << 25)
  1953. #define DP_VOLTAGE_SHIFT 25
  1954. /* Signal pre-emphasis levels, like voltages, the other end tells us what
  1955. * they want
  1956. */
  1957. #define DP_PRE_EMPHASIS_0 (0 << 22)
  1958. #define DP_PRE_EMPHASIS_3_5 (1 << 22)
  1959. #define DP_PRE_EMPHASIS_6 (2 << 22)
  1960. #define DP_PRE_EMPHASIS_9_5 (3 << 22)
  1961. #define DP_PRE_EMPHASIS_MASK (7 << 22)
  1962. #define DP_PRE_EMPHASIS_SHIFT 22
  1963. /* How many wires to use. I guess 3 was too hard */
  1964. #define DP_PORT_WIDTH_1 (0 << 19)
  1965. #define DP_PORT_WIDTH_2 (1 << 19)
  1966. #define DP_PORT_WIDTH_4 (3 << 19)
  1967. #define DP_PORT_WIDTH_MASK (7 << 19)
  1968. /* Mystic DPCD version 1.1 special mode */
  1969. #define DP_ENHANCED_FRAMING (1 << 18)
  1970. /* eDP */
  1971. #define DP_PLL_FREQ_270MHZ (0 << 16)
  1972. #define DP_PLL_FREQ_160MHZ (1 << 16)
  1973. #define DP_PLL_FREQ_MASK (3 << 16)
  1974. /** locked once port is enabled */
  1975. #define DP_PORT_REVERSAL (1 << 15)
  1976. /* eDP */
  1977. #define DP_PLL_ENABLE (1 << 14)
  1978. /** sends the clock on lane 15 of the PEG for debug */
  1979. #define DP_CLOCK_OUTPUT_ENABLE (1 << 13)
  1980. #define DP_SCRAMBLING_DISABLE (1 << 12)
  1981. #define DP_SCRAMBLING_DISABLE_IRONLAKE (1 << 7)
  1982. /** limit RGB values to avoid confusing TVs */
  1983. #define DP_COLOR_RANGE_16_235 (1 << 8)
  1984. /** Turn on the audio link */
  1985. #define DP_AUDIO_OUTPUT_ENABLE (1 << 6)
  1986. /** vs and hs sync polarity */
  1987. #define DP_SYNC_VS_HIGH (1 << 4)
  1988. #define DP_SYNC_HS_HIGH (1 << 3)
  1989. /** A fantasy */
  1990. #define DP_DETECTED (1 << 2)
  1991. /** The aux channel provides a way to talk to the
  1992. * signal sink for DDC etc. Max packet size supported
  1993. * is 20 bytes in each direction, hence the 5 fixed
  1994. * data registers
  1995. */
  1996. #define DPA_AUX_CH_CTL 0x64010
  1997. #define DPA_AUX_CH_DATA1 0x64014
  1998. #define DPA_AUX_CH_DATA2 0x64018
  1999. #define DPA_AUX_CH_DATA3 0x6401c
  2000. #define DPA_AUX_CH_DATA4 0x64020
  2001. #define DPA_AUX_CH_DATA5 0x64024
  2002. #define DPB_AUX_CH_CTL 0x64110
  2003. #define DPB_AUX_CH_DATA1 0x64114
  2004. #define DPB_AUX_CH_DATA2 0x64118
  2005. #define DPB_AUX_CH_DATA3 0x6411c
  2006. #define DPB_AUX_CH_DATA4 0x64120
  2007. #define DPB_AUX_CH_DATA5 0x64124
  2008. #define DPC_AUX_CH_CTL 0x64210
  2009. #define DPC_AUX_CH_DATA1 0x64214
  2010. #define DPC_AUX_CH_DATA2 0x64218
  2011. #define DPC_AUX_CH_DATA3 0x6421c
  2012. #define DPC_AUX_CH_DATA4 0x64220
  2013. #define DPC_AUX_CH_DATA5 0x64224
  2014. #define DPD_AUX_CH_CTL 0x64310
  2015. #define DPD_AUX_CH_DATA1 0x64314
  2016. #define DPD_AUX_CH_DATA2 0x64318
  2017. #define DPD_AUX_CH_DATA3 0x6431c
  2018. #define DPD_AUX_CH_DATA4 0x64320
  2019. #define DPD_AUX_CH_DATA5 0x64324
  2020. #define DP_AUX_CH_CTL_SEND_BUSY (1 << 31)
  2021. #define DP_AUX_CH_CTL_DONE (1 << 30)
  2022. #define DP_AUX_CH_CTL_INTERRUPT (1 << 29)
  2023. #define DP_AUX_CH_CTL_TIME_OUT_ERROR (1 << 28)
  2024. #define DP_AUX_CH_CTL_TIME_OUT_400us (0 << 26)
  2025. #define DP_AUX_CH_CTL_TIME_OUT_600us (1 << 26)
  2026. #define DP_AUX_CH_CTL_TIME_OUT_800us (2 << 26)
  2027. #define DP_AUX_CH_CTL_TIME_OUT_1600us (3 << 26)
  2028. #define DP_AUX_CH_CTL_TIME_OUT_MASK (3 << 26)
  2029. #define DP_AUX_CH_CTL_RECEIVE_ERROR (1 << 25)
  2030. #define DP_AUX_CH_CTL_MESSAGE_SIZE_MASK (0x1f << 20)
  2031. #define DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT 20
  2032. #define DP_AUX_CH_CTL_PRECHARGE_2US_MASK (0xf << 16)
  2033. #define DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT 16
  2034. #define DP_AUX_CH_CTL_AUX_AKSV_SELECT (1 << 15)
  2035. #define DP_AUX_CH_CTL_MANCHESTER_TEST (1 << 14)
  2036. #define DP_AUX_CH_CTL_SYNC_TEST (1 << 13)
  2037. #define DP_AUX_CH_CTL_DEGLITCH_TEST (1 << 12)
  2038. #define DP_AUX_CH_CTL_PRECHARGE_TEST (1 << 11)
  2039. #define DP_AUX_CH_CTL_BIT_CLOCK_2X_MASK (0x7ff)
  2040. #define DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT 0
  2041. /*
  2042. * Computing GMCH M and N values for the Display Port link
  2043. *
  2044. * GMCH M/N = dot clock * bytes per pixel / ls_clk * # of lanes
  2045. *
  2046. * ls_clk (we assume) is the DP link clock (1.62 or 2.7 GHz)
  2047. *
  2048. * The GMCH value is used internally
  2049. *
  2050. * bytes_per_pixel is the number of bytes coming out of the plane,
  2051. * which is after the LUTs, so we want the bytes for our color format.
  2052. * For our current usage, this is always 3, one byte for R, G and B.
  2053. */
  2054. #define PIPEA_GMCH_DATA_M 0x70050
  2055. #define PIPEB_GMCH_DATA_M 0x71050
  2056. /* Transfer unit size for display port - 1, default is 0x3f (for TU size 64) */
  2057. #define PIPE_GMCH_DATA_M_TU_SIZE_MASK (0x3f << 25)
  2058. #define PIPE_GMCH_DATA_M_TU_SIZE_SHIFT 25
  2059. #define PIPE_GMCH_DATA_M_MASK (0xffffff)
  2060. #define PIPEA_GMCH_DATA_N 0x70054
  2061. #define PIPEB_GMCH_DATA_N 0x71054
  2062. #define PIPE_GMCH_DATA_N_MASK (0xffffff)
  2063. /*
  2064. * Computing Link M and N values for the Display Port link
  2065. *
  2066. * Link M / N = pixel_clock / ls_clk
  2067. *
  2068. * (the DP spec calls pixel_clock the 'strm_clk')
  2069. *
  2070. * The Link value is transmitted in the Main Stream
  2071. * Attributes and VB-ID.
  2072. */
  2073. #define PIPEA_DP_LINK_M 0x70060
  2074. #define PIPEB_DP_LINK_M 0x71060
  2075. #define PIPEA_DP_LINK_M_MASK (0xffffff)
  2076. #define PIPEA_DP_LINK_N 0x70064
  2077. #define PIPEB_DP_LINK_N 0x71064
  2078. #define PIPEA_DP_LINK_N_MASK (0xffffff)
  2079. /* Display & cursor control */
  2080. /* Pipe A */
  2081. #define PIPEADSL 0x70000
  2082. #define DSL_LINEMASK 0x00000fff
  2083. #define PIPEACONF 0x70008
  2084. #define PIPECONF_ENABLE (1<<31)
  2085. #define PIPECONF_DISABLE 0
  2086. #define PIPECONF_DOUBLE_WIDE (1<<30)
  2087. #define I965_PIPECONF_ACTIVE (1<<30)
  2088. #define PIPECONF_SINGLE_WIDE 0
  2089. #define PIPECONF_PIPE_UNLOCKED 0
  2090. #define PIPECONF_PIPE_LOCKED (1<<25)
  2091. #define PIPECONF_PALETTE 0
  2092. #define PIPECONF_GAMMA (1<<24)
  2093. #define PIPECONF_FORCE_BORDER (1<<25)
  2094. #define PIPECONF_PROGRESSIVE (0 << 21)
  2095. #define PIPECONF_INTERLACE_W_FIELD_INDICATION (6 << 21)
  2096. #define PIPECONF_INTERLACE_FIELD_0_ONLY (7 << 21)
  2097. #define PIPECONF_CXSR_DOWNCLOCK (1<<16)
  2098. #define PIPECONF_BPP_MASK (0x000000e0)
  2099. #define PIPECONF_BPP_8 (0<<5)
  2100. #define PIPECONF_BPP_10 (1<<5)
  2101. #define PIPECONF_BPP_6 (2<<5)
  2102. #define PIPECONF_BPP_12 (3<<5)
  2103. #define PIPECONF_DITHER_EN (1<<4)
  2104. #define PIPECONF_DITHER_TYPE_MASK (0x0000000c)
  2105. #define PIPECONF_DITHER_TYPE_SP (0<<2)
  2106. #define PIPECONF_DITHER_TYPE_ST1 (1<<2)
  2107. #define PIPECONF_DITHER_TYPE_ST2 (2<<2)
  2108. #define PIPECONF_DITHER_TYPE_TEMP (3<<2)
  2109. #define PIPEASTAT 0x70024
  2110. #define PIPE_FIFO_UNDERRUN_STATUS (1UL<<31)
  2111. #define PIPE_CRC_ERROR_ENABLE (1UL<<29)
  2112. #define PIPE_CRC_DONE_ENABLE (1UL<<28)
  2113. #define PIPE_GMBUS_EVENT_ENABLE (1UL<<27)
  2114. #define PIPE_HOTPLUG_INTERRUPT_ENABLE (1UL<<26)
  2115. #define PIPE_VSYNC_INTERRUPT_ENABLE (1UL<<25)
  2116. #define PIPE_DISPLAY_LINE_COMPARE_ENABLE (1UL<<24)
  2117. #define PIPE_DPST_EVENT_ENABLE (1UL<<23)
  2118. #define PIPE_LEGACY_BLC_EVENT_ENABLE (1UL<<22)
  2119. #define PIPE_ODD_FIELD_INTERRUPT_ENABLE (1UL<<21)
  2120. #define PIPE_EVEN_FIELD_INTERRUPT_ENABLE (1UL<<20)
  2121. #define PIPE_HOTPLUG_TV_INTERRUPT_ENABLE (1UL<<18) /* pre-965 */
  2122. #define PIPE_START_VBLANK_INTERRUPT_ENABLE (1UL<<18) /* 965 or later */
  2123. #define PIPE_VBLANK_INTERRUPT_ENABLE (1UL<<17)
  2124. #define PIPE_OVERLAY_UPDATED_ENABLE (1UL<<16)
  2125. #define PIPE_CRC_ERROR_INTERRUPT_STATUS (1UL<<13)
  2126. #define PIPE_CRC_DONE_INTERRUPT_STATUS (1UL<<12)
  2127. #define PIPE_GMBUS_INTERRUPT_STATUS (1UL<<11)
  2128. #define PIPE_HOTPLUG_INTERRUPT_STATUS (1UL<<10)
  2129. #define PIPE_VSYNC_INTERRUPT_STATUS (1UL<<9)
  2130. #define PIPE_DISPLAY_LINE_COMPARE_STATUS (1UL<<8)
  2131. #define PIPE_DPST_EVENT_STATUS (1UL<<7)
  2132. #define PIPE_LEGACY_BLC_EVENT_STATUS (1UL<<6)
  2133. #define PIPE_ODD_FIELD_INTERRUPT_STATUS (1UL<<5)
  2134. #define PIPE_EVEN_FIELD_INTERRUPT_STATUS (1UL<<4)
  2135. #define PIPE_HOTPLUG_TV_INTERRUPT_STATUS (1UL<<2) /* pre-965 */
  2136. #define PIPE_START_VBLANK_INTERRUPT_STATUS (1UL<<2) /* 965 or later */
  2137. #define PIPE_VBLANK_INTERRUPT_STATUS (1UL<<1)
  2138. #define PIPE_OVERLAY_UPDATED_STATUS (1UL<<0)
  2139. #define PIPE_BPC_MASK (7 << 5) /* Ironlake */
  2140. #define PIPE_8BPC (0 << 5)
  2141. #define PIPE_10BPC (1 << 5)
  2142. #define PIPE_6BPC (2 << 5)
  2143. #define PIPE_12BPC (3 << 5)
  2144. #define PIPESRC(pipe) _PIPE(pipe, PIPEASRC, PIPEBSRC)
  2145. #define PIPECONF(pipe) _PIPE(pipe, PIPEACONF, PIPEBCONF)
  2146. #define PIPEDSL(pipe) _PIPE(pipe, PIPEADSL, PIPEBDSL)
  2147. #define PIPEFRAMEPIXEL(pipe) _PIPE(pipe, PIPEAFRAMEPIXEL, PIPEBFRAMEPIXEL)
  2148. #define DSPARB 0x70030
  2149. #define DSPARB_CSTART_MASK (0x7f << 7)
  2150. #define DSPARB_CSTART_SHIFT 7
  2151. #define DSPARB_BSTART_MASK (0x7f)
  2152. #define DSPARB_BSTART_SHIFT 0
  2153. #define DSPARB_BEND_SHIFT 9 /* on 855 */
  2154. #define DSPARB_AEND_SHIFT 0
  2155. #define DSPFW1 0x70034
  2156. #define DSPFW_SR_SHIFT 23
  2157. #define DSPFW_SR_MASK (0x1ff<<23)
  2158. #define DSPFW_CURSORB_SHIFT 16
  2159. #define DSPFW_CURSORB_MASK (0x3f<<16)
  2160. #define DSPFW_PLANEB_SHIFT 8
  2161. #define DSPFW_PLANEB_MASK (0x7f<<8)
  2162. #define DSPFW_PLANEA_MASK (0x7f)
  2163. #define DSPFW2 0x70038
  2164. #define DSPFW_CURSORA_MASK 0x00003f00
  2165. #define DSPFW_CURSORA_SHIFT 8
  2166. #define DSPFW_PLANEC_MASK (0x7f)
  2167. #define DSPFW3 0x7003c
  2168. #define DSPFW_HPLL_SR_EN (1<<31)
  2169. #define DSPFW_CURSOR_SR_SHIFT 24
  2170. #define PINEVIEW_SELF_REFRESH_EN (1<<30)
  2171. #define DSPFW_CURSOR_SR_MASK (0x3f<<24)
  2172. #define DSPFW_HPLL_CURSOR_SHIFT 16
  2173. #define DSPFW_HPLL_CURSOR_MASK (0x3f<<16)
  2174. #define DSPFW_HPLL_SR_MASK (0x1ff)
  2175. /* FIFO watermark sizes etc */
  2176. #define G4X_FIFO_LINE_SIZE 64
  2177. #define I915_FIFO_LINE_SIZE 64
  2178. #define I830_FIFO_LINE_SIZE 32
  2179. #define G4X_FIFO_SIZE 127
  2180. #define I965_FIFO_SIZE 512
  2181. #define I945_FIFO_SIZE 127
  2182. #define I915_FIFO_SIZE 95
  2183. #define I855GM_FIFO_SIZE 127 /* In cachelines */
  2184. #define I830_FIFO_SIZE 95
  2185. #define G4X_MAX_WM 0x3f
  2186. #define I915_MAX_WM 0x3f
  2187. #define PINEVIEW_DISPLAY_FIFO 512 /* in 64byte unit */
  2188. #define PINEVIEW_FIFO_LINE_SIZE 64
  2189. #define PINEVIEW_MAX_WM 0x1ff
  2190. #define PINEVIEW_DFT_WM 0x3f
  2191. #define PINEVIEW_DFT_HPLLOFF_WM 0
  2192. #define PINEVIEW_GUARD_WM 10
  2193. #define PINEVIEW_CURSOR_FIFO 64
  2194. #define PINEVIEW_CURSOR_MAX_WM 0x3f
  2195. #define PINEVIEW_CURSOR_DFT_WM 0
  2196. #define PINEVIEW_CURSOR_GUARD_WM 5
  2197. #define I965_CURSOR_FIFO 64
  2198. #define I965_CURSOR_MAX_WM 32
  2199. #define I965_CURSOR_DFT_WM 8
  2200. /* define the Watermark register on Ironlake */
  2201. #define WM0_PIPEA_ILK 0x45100
  2202. #define WM0_PIPE_PLANE_MASK (0x7f<<16)
  2203. #define WM0_PIPE_PLANE_SHIFT 16
  2204. #define WM0_PIPE_SPRITE_MASK (0x3f<<8)
  2205. #define WM0_PIPE_SPRITE_SHIFT 8
  2206. #define WM0_PIPE_CURSOR_MASK (0x1f)
  2207. #define WM0_PIPEB_ILK 0x45104
  2208. #define WM1_LP_ILK 0x45108
  2209. #define WM1_LP_SR_EN (1<<31)
  2210. #define WM1_LP_LATENCY_SHIFT 24
  2211. #define WM1_LP_LATENCY_MASK (0x7f<<24)
  2212. #define WM1_LP_FBC_MASK (0xf<<20)
  2213. #define WM1_LP_FBC_SHIFT 20
  2214. #define WM1_LP_SR_MASK (0x1ff<<8)
  2215. #define WM1_LP_SR_SHIFT 8
  2216. #define WM1_LP_CURSOR_MASK (0x3f)
  2217. #define WM2_LP_ILK 0x4510c
  2218. #define WM2_LP_EN (1<<31)
  2219. #define WM3_LP_ILK 0x45110
  2220. #define WM3_LP_EN (1<<31)
  2221. #define WM1S_LP_ILK 0x45120
  2222. #define WM1S_LP_EN (1<<31)
  2223. /* Memory latency timer register */
  2224. #define MLTR_ILK 0x11222
  2225. #define MLTR_WM1_SHIFT 0
  2226. #define MLTR_WM2_SHIFT 8
  2227. /* the unit of memory self-refresh latency time is 0.5us */
  2228. #define ILK_SRLT_MASK 0x3f
  2229. #define ILK_LATENCY(shift) (I915_READ(MLTR_ILK) >> (shift) & ILK_SRLT_MASK)
  2230. #define ILK_READ_WM1_LATENCY() ILK_LATENCY(MLTR_WM1_SHIFT)
  2231. #define ILK_READ_WM2_LATENCY() ILK_LATENCY(MLTR_WM2_SHIFT)
  2232. /* define the fifo size on Ironlake */
  2233. #define ILK_DISPLAY_FIFO 128
  2234. #define ILK_DISPLAY_MAXWM 64
  2235. #define ILK_DISPLAY_DFTWM 8
  2236. #define ILK_CURSOR_FIFO 32
  2237. #define ILK_CURSOR_MAXWM 16
  2238. #define ILK_CURSOR_DFTWM 8
  2239. #define ILK_DISPLAY_SR_FIFO 512
  2240. #define ILK_DISPLAY_MAX_SRWM 0x1ff
  2241. #define ILK_DISPLAY_DFT_SRWM 0x3f
  2242. #define ILK_CURSOR_SR_FIFO 64
  2243. #define ILK_CURSOR_MAX_SRWM 0x3f
  2244. #define ILK_CURSOR_DFT_SRWM 8
  2245. #define ILK_FIFO_LINE_SIZE 64
  2246. /* define the WM info on Sandybridge */
  2247. #define SNB_DISPLAY_FIFO 128
  2248. #define SNB_DISPLAY_MAXWM 0x7f /* bit 16:22 */
  2249. #define SNB_DISPLAY_DFTWM 8
  2250. #define SNB_CURSOR_FIFO 32
  2251. #define SNB_CURSOR_MAXWM 0x1f /* bit 4:0 */
  2252. #define SNB_CURSOR_DFTWM 8
  2253. #define SNB_DISPLAY_SR_FIFO 512
  2254. #define SNB_DISPLAY_MAX_SRWM 0x1ff /* bit 16:8 */
  2255. #define SNB_DISPLAY_DFT_SRWM 0x3f
  2256. #define SNB_CURSOR_SR_FIFO 64
  2257. #define SNB_CURSOR_MAX_SRWM 0x3f /* bit 5:0 */
  2258. #define SNB_CURSOR_DFT_SRWM 8
  2259. #define SNB_FBC_MAX_SRWM 0xf /* bit 23:20 */
  2260. #define SNB_FIFO_LINE_SIZE 64
  2261. /* the address where we get all kinds of latency value */
  2262. #define SSKPD 0x5d10
  2263. #define SSKPD_WM_MASK 0x3f
  2264. #define SSKPD_WM0_SHIFT 0
  2265. #define SSKPD_WM1_SHIFT 8
  2266. #define SSKPD_WM2_SHIFT 16
  2267. #define SSKPD_WM3_SHIFT 24
  2268. #define SNB_LATENCY(shift) (I915_READ(MCHBAR_MIRROR_BASE_SNB + SSKPD) >> (shift) & SSKPD_WM_MASK)
  2269. #define SNB_READ_WM0_LATENCY() SNB_LATENCY(SSKPD_WM0_SHIFT)
  2270. #define SNB_READ_WM1_LATENCY() SNB_LATENCY(SSKPD_WM1_SHIFT)
  2271. #define SNB_READ_WM2_LATENCY() SNB_LATENCY(SSKPD_WM2_SHIFT)
  2272. #define SNB_READ_WM3_LATENCY() SNB_LATENCY(SSKPD_WM3_SHIFT)
  2273. /*
  2274. * The two pipe frame counter registers are not synchronized, so
  2275. * reading a stable value is somewhat tricky. The following code
  2276. * should work:
  2277. *
  2278. * do {
  2279. * high1 = ((INREG(PIPEAFRAMEHIGH) & PIPE_FRAME_HIGH_MASK) >>
  2280. * PIPE_FRAME_HIGH_SHIFT;
  2281. * low1 = ((INREG(PIPEAFRAMEPIXEL) & PIPE_FRAME_LOW_MASK) >>
  2282. * PIPE_FRAME_LOW_SHIFT);
  2283. * high2 = ((INREG(PIPEAFRAMEHIGH) & PIPE_FRAME_HIGH_MASK) >>
  2284. * PIPE_FRAME_HIGH_SHIFT);
  2285. * } while (high1 != high2);
  2286. * frame = (high1 << 8) | low1;
  2287. */
  2288. #define PIPEAFRAMEHIGH 0x70040
  2289. #define PIPE_FRAME_HIGH_MASK 0x0000ffff
  2290. #define PIPE_FRAME_HIGH_SHIFT 0
  2291. #define PIPEAFRAMEPIXEL 0x70044
  2292. #define PIPE_FRAME_LOW_MASK 0xff000000
  2293. #define PIPE_FRAME_LOW_SHIFT 24
  2294. #define PIPE_PIXEL_MASK 0x00ffffff
  2295. #define PIPE_PIXEL_SHIFT 0
  2296. /* GM45+ just has to be different */
  2297. #define PIPEA_FRMCOUNT_GM45 0x70040
  2298. #define PIPEA_FLIPCOUNT_GM45 0x70044
  2299. /* Cursor A & B regs */
  2300. #define CURACNTR 0x70080
  2301. /* Old style CUR*CNTR flags (desktop 8xx) */
  2302. #define CURSOR_ENABLE 0x80000000
  2303. #define CURSOR_GAMMA_ENABLE 0x40000000
  2304. #define CURSOR_STRIDE_MASK 0x30000000
  2305. #define CURSOR_FORMAT_SHIFT 24
  2306. #define CURSOR_FORMAT_MASK (0x07 << CURSOR_FORMAT_SHIFT)
  2307. #define CURSOR_FORMAT_2C (0x00 << CURSOR_FORMAT_SHIFT)
  2308. #define CURSOR_FORMAT_3C (0x01 << CURSOR_FORMAT_SHIFT)
  2309. #define CURSOR_FORMAT_4C (0x02 << CURSOR_FORMAT_SHIFT)
  2310. #define CURSOR_FORMAT_ARGB (0x04 << CURSOR_FORMAT_SHIFT)
  2311. #define CURSOR_FORMAT_XRGB (0x05 << CURSOR_FORMAT_SHIFT)
  2312. /* New style CUR*CNTR flags */
  2313. #define CURSOR_MODE 0x27
  2314. #define CURSOR_MODE_DISABLE 0x00
  2315. #define CURSOR_MODE_64_32B_AX 0x07
  2316. #define CURSOR_MODE_64_ARGB_AX ((1 << 5) | CURSOR_MODE_64_32B_AX)
  2317. #define MCURSOR_PIPE_SELECT (1 << 28)
  2318. #define MCURSOR_PIPE_A 0x00
  2319. #define MCURSOR_PIPE_B (1 << 28)
  2320. #define MCURSOR_GAMMA_ENABLE (1 << 26)
  2321. #define CURABASE 0x70084
  2322. #define CURAPOS 0x70088
  2323. #define CURSOR_POS_MASK 0x007FF
  2324. #define CURSOR_POS_SIGN 0x8000
  2325. #define CURSOR_X_SHIFT 0
  2326. #define CURSOR_Y_SHIFT 16
  2327. #define CURSIZE 0x700a0
  2328. #define CURBCNTR 0x700c0
  2329. #define CURBBASE 0x700c4
  2330. #define CURBPOS 0x700c8
  2331. #define CURCNTR(pipe) _PIPE(pipe, CURACNTR, CURBCNTR)
  2332. #define CURBASE(pipe) _PIPE(pipe, CURABASE, CURBBASE)
  2333. #define CURPOS(pipe) _PIPE(pipe, CURAPOS, CURBPOS)
  2334. /* Display A control */
  2335. #define DSPACNTR 0x70180
  2336. #define DISPLAY_PLANE_ENABLE (1<<31)
  2337. #define DISPLAY_PLANE_DISABLE 0
  2338. #define DISPPLANE_GAMMA_ENABLE (1<<30)
  2339. #define DISPPLANE_GAMMA_DISABLE 0
  2340. #define DISPPLANE_PIXFORMAT_MASK (0xf<<26)
  2341. #define DISPPLANE_8BPP (0x2<<26)
  2342. #define DISPPLANE_15_16BPP (0x4<<26)
  2343. #define DISPPLANE_16BPP (0x5<<26)
  2344. #define DISPPLANE_32BPP_NO_ALPHA (0x6<<26)
  2345. #define DISPPLANE_32BPP (0x7<<26)
  2346. #define DISPPLANE_32BPP_30BIT_NO_ALPHA (0xa<<26)
  2347. #define DISPPLANE_STEREO_ENABLE (1<<25)
  2348. #define DISPPLANE_STEREO_DISABLE 0
  2349. #define DISPPLANE_SEL_PIPE_MASK (1<<24)
  2350. #define DISPPLANE_SEL_PIPE_A 0
  2351. #define DISPPLANE_SEL_PIPE_B (1<<24)
  2352. #define DISPPLANE_SRC_KEY_ENABLE (1<<22)
  2353. #define DISPPLANE_SRC_KEY_DISABLE 0
  2354. #define DISPPLANE_LINE_DOUBLE (1<<20)
  2355. #define DISPPLANE_NO_LINE_DOUBLE 0
  2356. #define DISPPLANE_STEREO_POLARITY_FIRST 0
  2357. #define DISPPLANE_STEREO_POLARITY_SECOND (1<<18)
  2358. #define DISPPLANE_TRICKLE_FEED_DISABLE (1<<14) /* Ironlake */
  2359. #define DISPPLANE_TILED (1<<10)
  2360. #define DSPAADDR 0x70184
  2361. #define DSPASTRIDE 0x70188
  2362. #define DSPAPOS 0x7018C /* reserved */
  2363. #define DSPASIZE 0x70190
  2364. #define DSPASURF 0x7019C /* 965+ only */
  2365. #define DSPATILEOFF 0x701A4 /* 965+ only */
  2366. #define DSPCNTR(plane) _PIPE(plane, DSPACNTR, DSPBCNTR)
  2367. #define DSPADDR(plane) _PIPE(plane, DSPAADDR, DSPBADDR)
  2368. #define DSPSTRIDE(plane) _PIPE(plane, DSPASTRIDE, DSPBSTRIDE)
  2369. #define DSPPOS(plane) _PIPE(plane, DSPAPOS, DSPBPOS)
  2370. #define DSPSIZE(plane) _PIPE(plane, DSPASIZE, DSPBSIZE)
  2371. #define DSPSURF(plane) _PIPE(plane, DSPASURF, DSPBSURF)
  2372. #define DSPTILEOFF(plane) _PIPE(plane, DSPATILEOFF, DSPBTILEOFF)
  2373. /* VBIOS flags */
  2374. #define SWF00 0x71410
  2375. #define SWF01 0x71414
  2376. #define SWF02 0x71418
  2377. #define SWF03 0x7141c
  2378. #define SWF04 0x71420
  2379. #define SWF05 0x71424
  2380. #define SWF06 0x71428
  2381. #define SWF10 0x70410
  2382. #define SWF11 0x70414
  2383. #define SWF14 0x71420
  2384. #define SWF30 0x72414
  2385. #define SWF31 0x72418
  2386. #define SWF32 0x7241c
  2387. /* Pipe B */
  2388. #define PIPEBDSL 0x71000
  2389. #define PIPEBCONF 0x71008
  2390. #define PIPEBSTAT 0x71024
  2391. #define PIPEBFRAMEHIGH 0x71040
  2392. #define PIPEBFRAMEPIXEL 0x71044
  2393. #define PIPEB_FRMCOUNT_GM45 0x71040
  2394. #define PIPEB_FLIPCOUNT_GM45 0x71044
  2395. /* Display B control */
  2396. #define DSPBCNTR 0x71180
  2397. #define DISPPLANE_ALPHA_TRANS_ENABLE (1<<15)
  2398. #define DISPPLANE_ALPHA_TRANS_DISABLE 0
  2399. #define DISPPLANE_SPRITE_ABOVE_DISPLAY 0
  2400. #define DISPPLANE_SPRITE_ABOVE_OVERLAY (1)
  2401. #define DSPBADDR 0x71184
  2402. #define DSPBSTRIDE 0x71188
  2403. #define DSPBPOS 0x7118C
  2404. #define DSPBSIZE 0x71190
  2405. #define DSPBSURF 0x7119C
  2406. #define DSPBTILEOFF 0x711A4
  2407. /* VBIOS regs */
  2408. #define VGACNTRL 0x71400
  2409. # define VGA_DISP_DISABLE (1 << 31)
  2410. # define VGA_2X_MODE (1 << 30)
  2411. # define VGA_PIPE_B_SELECT (1 << 29)
  2412. /* Ironlake */
  2413. #define CPU_VGACNTRL 0x41000
  2414. #define DIGITAL_PORT_HOTPLUG_CNTRL 0x44030
  2415. #define DIGITAL_PORTA_HOTPLUG_ENABLE (1 << 4)
  2416. #define DIGITAL_PORTA_SHORT_PULSE_2MS (0 << 2)
  2417. #define DIGITAL_PORTA_SHORT_PULSE_4_5MS (1 << 2)
  2418. #define DIGITAL_PORTA_SHORT_PULSE_6MS (2 << 2)
  2419. #define DIGITAL_PORTA_SHORT_PULSE_100MS (3 << 2)
  2420. #define DIGITAL_PORTA_NO_DETECT (0 << 0)
  2421. #define DIGITAL_PORTA_LONG_PULSE_DETECT_MASK (1 << 1)
  2422. #define DIGITAL_PORTA_SHORT_PULSE_DETECT_MASK (1 << 0)
  2423. /* refresh rate hardware control */
  2424. #define RR_HW_CTL 0x45300
  2425. #define RR_HW_LOW_POWER_FRAMES_MASK 0xff
  2426. #define RR_HW_HIGH_POWER_FRAMES_MASK 0xff00
  2427. #define FDI_PLL_BIOS_0 0x46000
  2428. #define FDI_PLL_FB_CLOCK_MASK 0xff
  2429. #define FDI_PLL_BIOS_1 0x46004
  2430. #define FDI_PLL_BIOS_2 0x46008
  2431. #define DISPLAY_PORT_PLL_BIOS_0 0x4600c
  2432. #define DISPLAY_PORT_PLL_BIOS_1 0x46010
  2433. #define DISPLAY_PORT_PLL_BIOS_2 0x46014
  2434. #define PCH_DSPCLK_GATE_D 0x42020
  2435. # define DPFCUNIT_CLOCK_GATE_DISABLE (1 << 9)
  2436. # define DPFCRUNIT_CLOCK_GATE_DISABLE (1 << 8)
  2437. # define DPFDUNIT_CLOCK_GATE_DISABLE (1 << 7)
  2438. # define DPARBUNIT_CLOCK_GATE_DISABLE (1 << 5)
  2439. #define PCH_3DCGDIS0 0x46020
  2440. # define MARIUNIT_CLOCK_GATE_DISABLE (1 << 18)
  2441. # define SVSMUNIT_CLOCK_GATE_DISABLE (1 << 1)
  2442. #define PCH_3DCGDIS1 0x46024
  2443. # define VFMUNIT_CLOCK_GATE_DISABLE (1 << 11)
  2444. #define FDI_PLL_FREQ_CTL 0x46030
  2445. #define FDI_PLL_FREQ_CHANGE_REQUEST (1<<24)
  2446. #define FDI_PLL_FREQ_LOCK_LIMIT_MASK 0xfff00
  2447. #define FDI_PLL_FREQ_DISABLE_COUNT_LIMIT_MASK 0xff
  2448. #define PIPEA_DATA_M1 0x60030
  2449. #define TU_SIZE(x) (((x)-1) << 25) /* default size 64 */
  2450. #define TU_SIZE_MASK 0x7e000000
  2451. #define PIPE_DATA_M1_OFFSET 0
  2452. #define PIPEA_DATA_N1 0x60034
  2453. #define PIPE_DATA_N1_OFFSET 0
  2454. #define PIPEA_DATA_M2 0x60038
  2455. #define PIPE_DATA_M2_OFFSET 0
  2456. #define PIPEA_DATA_N2 0x6003c
  2457. #define PIPE_DATA_N2_OFFSET 0
  2458. #define PIPEA_LINK_M1 0x60040
  2459. #define PIPE_LINK_M1_OFFSET 0
  2460. #define PIPEA_LINK_N1 0x60044
  2461. #define PIPE_LINK_N1_OFFSET 0
  2462. #define PIPEA_LINK_M2 0x60048
  2463. #define PIPE_LINK_M2_OFFSET 0
  2464. #define PIPEA_LINK_N2 0x6004c
  2465. #define PIPE_LINK_N2_OFFSET 0
  2466. /* PIPEB timing regs are same start from 0x61000 */
  2467. #define PIPEB_DATA_M1 0x61030
  2468. #define PIPEB_DATA_N1 0x61034
  2469. #define PIPEB_DATA_M2 0x61038
  2470. #define PIPEB_DATA_N2 0x6103c
  2471. #define PIPEB_LINK_M1 0x61040
  2472. #define PIPEB_LINK_N1 0x61044
  2473. #define PIPEB_LINK_M2 0x61048
  2474. #define PIPEB_LINK_N2 0x6104c
  2475. #define PIPE_DATA_M1(pipe) _PIPE(pipe, PIPEA_DATA_M1, PIPEB_DATA_M1)
  2476. #define PIPE_DATA_N1(pipe) _PIPE(pipe, PIPEA_DATA_N1, PIPEB_DATA_N1)
  2477. #define PIPE_DATA_M2(pipe) _PIPE(pipe, PIPEA_DATA_M2, PIPEB_DATA_M2)
  2478. #define PIPE_DATA_N2(pipe) _PIPE(pipe, PIPEA_DATA_N2, PIPEB_DATA_N2)
  2479. #define PIPE_LINK_M1(pipe) _PIPE(pipe, PIPEA_LINK_M1, PIPEB_LINK_M1)
  2480. #define PIPE_LINK_N1(pipe) _PIPE(pipe, PIPEA_LINK_N1, PIPEB_LINK_N1)
  2481. #define PIPE_LINK_M2(pipe) _PIPE(pipe, PIPEA_LINK_M2, PIPEB_LINK_M2)
  2482. #define PIPE_LINK_N2(pipe) _PIPE(pipe, PIPEA_LINK_N2, PIPEB_LINK_N2)
  2483. /* CPU panel fitter */
  2484. #define PFA_CTL_1 0x68080
  2485. #define PFB_CTL_1 0x68880
  2486. #define PF_ENABLE (1<<31)
  2487. #define PF_FILTER_MASK (3<<23)
  2488. #define PF_FILTER_PROGRAMMED (0<<23)
  2489. #define PF_FILTER_MED_3x3 (1<<23)
  2490. #define PF_FILTER_EDGE_ENHANCE (2<<23)
  2491. #define PF_FILTER_EDGE_SOFTEN (3<<23)
  2492. #define PFA_WIN_SZ 0x68074
  2493. #define PFB_WIN_SZ 0x68874
  2494. #define PFA_WIN_POS 0x68070
  2495. #define PFB_WIN_POS 0x68870
  2496. /* legacy palette */
  2497. #define LGC_PALETTE_A 0x4a000
  2498. #define LGC_PALETTE_B 0x4a800
  2499. /* interrupts */
  2500. #define DE_MASTER_IRQ_CONTROL (1 << 31)
  2501. #define DE_SPRITEB_FLIP_DONE (1 << 29)
  2502. #define DE_SPRITEA_FLIP_DONE (1 << 28)
  2503. #define DE_PLANEB_FLIP_DONE (1 << 27)
  2504. #define DE_PLANEA_FLIP_DONE (1 << 26)
  2505. #define DE_PCU_EVENT (1 << 25)
  2506. #define DE_GTT_FAULT (1 << 24)
  2507. #define DE_POISON (1 << 23)
  2508. #define DE_PERFORM_COUNTER (1 << 22)
  2509. #define DE_PCH_EVENT (1 << 21)
  2510. #define DE_AUX_CHANNEL_A (1 << 20)
  2511. #define DE_DP_A_HOTPLUG (1 << 19)
  2512. #define DE_GSE (1 << 18)
  2513. #define DE_PIPEB_VBLANK (1 << 15)
  2514. #define DE_PIPEB_EVEN_FIELD (1 << 14)
  2515. #define DE_PIPEB_ODD_FIELD (1 << 13)
  2516. #define DE_PIPEB_LINE_COMPARE (1 << 12)
  2517. #define DE_PIPEB_VSYNC (1 << 11)
  2518. #define DE_PIPEB_FIFO_UNDERRUN (1 << 8)
  2519. #define DE_PIPEA_VBLANK (1 << 7)
  2520. #define DE_PIPEA_EVEN_FIELD (1 << 6)
  2521. #define DE_PIPEA_ODD_FIELD (1 << 5)
  2522. #define DE_PIPEA_LINE_COMPARE (1 << 4)
  2523. #define DE_PIPEA_VSYNC (1 << 3)
  2524. #define DE_PIPEA_FIFO_UNDERRUN (1 << 0)
  2525. #define DEISR 0x44000
  2526. #define DEIMR 0x44004
  2527. #define DEIIR 0x44008
  2528. #define DEIER 0x4400c
  2529. /* GT interrupt */
  2530. #define GT_PIPE_NOTIFY (1 << 4)
  2531. #define GT_SYNC_STATUS (1 << 2)
  2532. #define GT_USER_INTERRUPT (1 << 0)
  2533. #define GT_BSD_USER_INTERRUPT (1 << 5)
  2534. #define GT_GEN6_BSD_USER_INTERRUPT (1 << 12)
  2535. #define GT_BLT_USER_INTERRUPT (1 << 22)
  2536. #define GTISR 0x44010
  2537. #define GTIMR 0x44014
  2538. #define GTIIR 0x44018
  2539. #define GTIER 0x4401c
  2540. #define ILK_DISPLAY_CHICKEN2 0x42004
  2541. /* Required on all Ironlake and Sandybridge according to the B-Spec. */
  2542. #define ILK_ELPIN_409_SELECT (1 << 25)
  2543. #define ILK_DPARB_GATE (1<<22)
  2544. #define ILK_VSDPFD_FULL (1<<21)
  2545. #define ILK_DISPLAY_CHICKEN_FUSES 0x42014
  2546. #define ILK_INTERNAL_GRAPHICS_DISABLE (1<<31)
  2547. #define ILK_INTERNAL_DISPLAY_DISABLE (1<<30)
  2548. #define ILK_DISPLAY_DEBUG_DISABLE (1<<29)
  2549. #define ILK_HDCP_DISABLE (1<<25)
  2550. #define ILK_eDP_A_DISABLE (1<<24)
  2551. #define ILK_DESKTOP (1<<23)
  2552. #define ILK_DSPCLK_GATE 0x42020
  2553. #define ILK_DPARB_CLK_GATE (1<<5)
  2554. #define ILK_DPFD_CLK_GATE (1<<7)
  2555. /* According to spec this bit 7/8/9 of 0x42020 should be set to enable FBC */
  2556. #define ILK_CLK_FBC (1<<7)
  2557. #define ILK_DPFC_DIS1 (1<<8)
  2558. #define ILK_DPFC_DIS2 (1<<9)
  2559. #define DISP_ARB_CTL 0x45000
  2560. #define DISP_TILE_SURFACE_SWIZZLING (1<<13)
  2561. #define DISP_FBC_WM_DIS (1<<15)
  2562. /* PCH */
  2563. /* south display engine interrupt */
  2564. #define SDE_AUDIO_POWER_D (1 << 27)
  2565. #define SDE_AUDIO_POWER_C (1 << 26)
  2566. #define SDE_AUDIO_POWER_B (1 << 25)
  2567. #define SDE_AUDIO_POWER_SHIFT (25)
  2568. #define SDE_AUDIO_POWER_MASK (7 << SDE_AUDIO_POWER_SHIFT)
  2569. #define SDE_GMBUS (1 << 24)
  2570. #define SDE_AUDIO_HDCP_TRANSB (1 << 23)
  2571. #define SDE_AUDIO_HDCP_TRANSA (1 << 22)
  2572. #define SDE_AUDIO_HDCP_MASK (3 << 22)
  2573. #define SDE_AUDIO_TRANSB (1 << 21)
  2574. #define SDE_AUDIO_TRANSA (1 << 20)
  2575. #define SDE_AUDIO_TRANS_MASK (3 << 20)
  2576. #define SDE_POISON (1 << 19)
  2577. /* 18 reserved */
  2578. #define SDE_FDI_RXB (1 << 17)
  2579. #define SDE_FDI_RXA (1 << 16)
  2580. #define SDE_FDI_MASK (3 << 16)
  2581. #define SDE_AUXD (1 << 15)
  2582. #define SDE_AUXC (1 << 14)
  2583. #define SDE_AUXB (1 << 13)
  2584. #define SDE_AUX_MASK (7 << 13)
  2585. /* 12 reserved */
  2586. #define SDE_CRT_HOTPLUG (1 << 11)
  2587. #define SDE_PORTD_HOTPLUG (1 << 10)
  2588. #define SDE_PORTC_HOTPLUG (1 << 9)
  2589. #define SDE_PORTB_HOTPLUG (1 << 8)
  2590. #define SDE_SDVOB_HOTPLUG (1 << 6)
  2591. #define SDE_HOTPLUG_MASK (0xf << 8)
  2592. #define SDE_TRANSB_CRC_DONE (1 << 5)
  2593. #define SDE_TRANSB_CRC_ERR (1 << 4)
  2594. #define SDE_TRANSB_FIFO_UNDER (1 << 3)
  2595. #define SDE_TRANSA_CRC_DONE (1 << 2)
  2596. #define SDE_TRANSA_CRC_ERR (1 << 1)
  2597. #define SDE_TRANSA_FIFO_UNDER (1 << 0)
  2598. #define SDE_TRANS_MASK (0x3f)
  2599. /* CPT */
  2600. #define SDE_CRT_HOTPLUG_CPT (1 << 19)
  2601. #define SDE_PORTD_HOTPLUG_CPT (1 << 23)
  2602. #define SDE_PORTC_HOTPLUG_CPT (1 << 22)
  2603. #define SDE_PORTB_HOTPLUG_CPT (1 << 21)
  2604. #define SDE_HOTPLUG_MASK_CPT (SDE_CRT_HOTPLUG_CPT | \
  2605. SDE_PORTD_HOTPLUG_CPT | \
  2606. SDE_PORTC_HOTPLUG_CPT | \
  2607. SDE_PORTB_HOTPLUG_CPT)
  2608. #define SDEISR 0xc4000
  2609. #define SDEIMR 0xc4004
  2610. #define SDEIIR 0xc4008
  2611. #define SDEIER 0xc400c
  2612. /* digital port hotplug */
  2613. #define PCH_PORT_HOTPLUG 0xc4030
  2614. #define PORTD_HOTPLUG_ENABLE (1 << 20)
  2615. #define PORTD_PULSE_DURATION_2ms (0)
  2616. #define PORTD_PULSE_DURATION_4_5ms (1 << 18)
  2617. #define PORTD_PULSE_DURATION_6ms (2 << 18)
  2618. #define PORTD_PULSE_DURATION_100ms (3 << 18)
  2619. #define PORTD_HOTPLUG_NO_DETECT (0)
  2620. #define PORTD_HOTPLUG_SHORT_DETECT (1 << 16)
  2621. #define PORTD_HOTPLUG_LONG_DETECT (1 << 17)
  2622. #define PORTC_HOTPLUG_ENABLE (1 << 12)
  2623. #define PORTC_PULSE_DURATION_2ms (0)
  2624. #define PORTC_PULSE_DURATION_4_5ms (1 << 10)
  2625. #define PORTC_PULSE_DURATION_6ms (2 << 10)
  2626. #define PORTC_PULSE_DURATION_100ms (3 << 10)
  2627. #define PORTC_HOTPLUG_NO_DETECT (0)
  2628. #define PORTC_HOTPLUG_SHORT_DETECT (1 << 8)
  2629. #define PORTC_HOTPLUG_LONG_DETECT (1 << 9)
  2630. #define PORTB_HOTPLUG_ENABLE (1 << 4)
  2631. #define PORTB_PULSE_DURATION_2ms (0)
  2632. #define PORTB_PULSE_DURATION_4_5ms (1 << 2)
  2633. #define PORTB_PULSE_DURATION_6ms (2 << 2)
  2634. #define PORTB_PULSE_DURATION_100ms (3 << 2)
  2635. #define PORTB_HOTPLUG_NO_DETECT (0)
  2636. #define PORTB_HOTPLUG_SHORT_DETECT (1 << 0)
  2637. #define PORTB_HOTPLUG_LONG_DETECT (1 << 1)
  2638. #define PCH_GPIOA 0xc5010
  2639. #define PCH_GPIOB 0xc5014
  2640. #define PCH_GPIOC 0xc5018
  2641. #define PCH_GPIOD 0xc501c
  2642. #define PCH_GPIOE 0xc5020
  2643. #define PCH_GPIOF 0xc5024
  2644. #define PCH_GMBUS0 0xc5100
  2645. #define PCH_GMBUS1 0xc5104
  2646. #define PCH_GMBUS2 0xc5108
  2647. #define PCH_GMBUS3 0xc510c
  2648. #define PCH_GMBUS4 0xc5110
  2649. #define PCH_GMBUS5 0xc5120
  2650. #define PCH_DPLL_A 0xc6014
  2651. #define PCH_DPLL_B 0xc6018
  2652. #define PCH_DPLL(pipe) _PIPE(pipe, PCH_DPLL_A, PCH_DPLL_B)
  2653. #define PCH_FPA0 0xc6040
  2654. #define FP_CB_TUNE (0x3<<22)
  2655. #define PCH_FPA1 0xc6044
  2656. #define PCH_FPB0 0xc6048
  2657. #define PCH_FPB1 0xc604c
  2658. #define PCH_FP0(pipe) _PIPE(pipe, PCH_FPA0, PCH_FPB0)
  2659. #define PCH_FP1(pipe) _PIPE(pipe, PCH_FPA1, PCH_FPB1)
  2660. #define PCH_DPLL_TEST 0xc606c
  2661. #define PCH_DREF_CONTROL 0xC6200
  2662. #define DREF_CONTROL_MASK 0x7fc3
  2663. #define DREF_CPU_SOURCE_OUTPUT_DISABLE (0<<13)
  2664. #define DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD (2<<13)
  2665. #define DREF_CPU_SOURCE_OUTPUT_NONSPREAD (3<<13)
  2666. #define DREF_CPU_SOURCE_OUTPUT_MASK (3<<13)
  2667. #define DREF_SSC_SOURCE_DISABLE (0<<11)
  2668. #define DREF_SSC_SOURCE_ENABLE (2<<11)
  2669. #define DREF_SSC_SOURCE_MASK (3<<11)
  2670. #define DREF_NONSPREAD_SOURCE_DISABLE (0<<9)
  2671. #define DREF_NONSPREAD_CK505_ENABLE (1<<9)
  2672. #define DREF_NONSPREAD_SOURCE_ENABLE (2<<9)
  2673. #define DREF_NONSPREAD_SOURCE_MASK (3<<9)
  2674. #define DREF_SUPERSPREAD_SOURCE_DISABLE (0<<7)
  2675. #define DREF_SUPERSPREAD_SOURCE_ENABLE (2<<7)
  2676. #define DREF_SSC4_DOWNSPREAD (0<<6)
  2677. #define DREF_SSC4_CENTERSPREAD (1<<6)
  2678. #define DREF_SSC1_DISABLE (0<<1)
  2679. #define DREF_SSC1_ENABLE (1<<1)
  2680. #define DREF_SSC4_DISABLE (0)
  2681. #define DREF_SSC4_ENABLE (1)
  2682. #define PCH_RAWCLK_FREQ 0xc6204
  2683. #define FDL_TP1_TIMER_SHIFT 12
  2684. #define FDL_TP1_TIMER_MASK (3<<12)
  2685. #define FDL_TP2_TIMER_SHIFT 10
  2686. #define FDL_TP2_TIMER_MASK (3<<10)
  2687. #define RAWCLK_FREQ_MASK 0x3ff
  2688. #define PCH_DPLL_TMR_CFG 0xc6208
  2689. #define PCH_SSC4_PARMS 0xc6210
  2690. #define PCH_SSC4_AUX_PARMS 0xc6214
  2691. #define PCH_DPLL_SEL 0xc7000
  2692. #define TRANSA_DPLL_ENABLE (1<<3)
  2693. #define TRANSA_DPLLB_SEL (1<<0)
  2694. #define TRANSA_DPLLA_SEL 0
  2695. #define TRANSB_DPLL_ENABLE (1<<7)
  2696. #define TRANSB_DPLLB_SEL (1<<4)
  2697. #define TRANSB_DPLLA_SEL (0)
  2698. #define TRANSC_DPLL_ENABLE (1<<11)
  2699. #define TRANSC_DPLLB_SEL (1<<8)
  2700. #define TRANSC_DPLLA_SEL (0)
  2701. /* transcoder */
  2702. #define TRANS_HTOTAL_A 0xe0000
  2703. #define TRANS_HTOTAL_SHIFT 16
  2704. #define TRANS_HACTIVE_SHIFT 0
  2705. #define TRANS_HBLANK_A 0xe0004
  2706. #define TRANS_HBLANK_END_SHIFT 16
  2707. #define TRANS_HBLANK_START_SHIFT 0
  2708. #define TRANS_HSYNC_A 0xe0008
  2709. #define TRANS_HSYNC_END_SHIFT 16
  2710. #define TRANS_HSYNC_START_SHIFT 0
  2711. #define TRANS_VTOTAL_A 0xe000c
  2712. #define TRANS_VTOTAL_SHIFT 16
  2713. #define TRANS_VACTIVE_SHIFT 0
  2714. #define TRANS_VBLANK_A 0xe0010
  2715. #define TRANS_VBLANK_END_SHIFT 16
  2716. #define TRANS_VBLANK_START_SHIFT 0
  2717. #define TRANS_VSYNC_A 0xe0014
  2718. #define TRANS_VSYNC_END_SHIFT 16
  2719. #define TRANS_VSYNC_START_SHIFT 0
  2720. #define TRANSA_DATA_M1 0xe0030
  2721. #define TRANSA_DATA_N1 0xe0034
  2722. #define TRANSA_DATA_M2 0xe0038
  2723. #define TRANSA_DATA_N2 0xe003c
  2724. #define TRANSA_DP_LINK_M1 0xe0040
  2725. #define TRANSA_DP_LINK_N1 0xe0044
  2726. #define TRANSA_DP_LINK_M2 0xe0048
  2727. #define TRANSA_DP_LINK_N2 0xe004c
  2728. #define TRANS_HTOTAL_B 0xe1000
  2729. #define TRANS_HBLANK_B 0xe1004
  2730. #define TRANS_HSYNC_B 0xe1008
  2731. #define TRANS_VTOTAL_B 0xe100c
  2732. #define TRANS_VBLANK_B 0xe1010
  2733. #define TRANS_VSYNC_B 0xe1014
  2734. #define TRANS_HTOTAL(pipe) _PIPE(pipe, TRANS_HTOTAL_A, TRANS_HTOTAL_B)
  2735. #define TRANS_HBLANK(pipe) _PIPE(pipe, TRANS_HBLANK_A, TRANS_HBLANK_B)
  2736. #define TRANS_HSYNC(pipe) _PIPE(pipe, TRANS_HSYNC_A, TRANS_HSYNC_B)
  2737. #define TRANS_VTOTAL(pipe) _PIPE(pipe, TRANS_VTOTAL_A, TRANS_VTOTAL_B)
  2738. #define TRANS_VBLANK(pipe) _PIPE(pipe, TRANS_VBLANK_A, TRANS_VBLANK_B)
  2739. #define TRANS_VSYNC(pipe) _PIPE(pipe, TRANS_VSYNC_A, TRANS_VSYNC_B)
  2740. #define TRANSB_DATA_M1 0xe1030
  2741. #define TRANSB_DATA_N1 0xe1034
  2742. #define TRANSB_DATA_M2 0xe1038
  2743. #define TRANSB_DATA_N2 0xe103c
  2744. #define TRANSB_DP_LINK_M1 0xe1040
  2745. #define TRANSB_DP_LINK_N1 0xe1044
  2746. #define TRANSB_DP_LINK_M2 0xe1048
  2747. #define TRANSB_DP_LINK_N2 0xe104c
  2748. #define TRANSACONF 0xf0008
  2749. #define TRANSBCONF 0xf1008
  2750. #define TRANSCONF(plane) _PIPE(plane, TRANSACONF, TRANSBCONF)
  2751. #define TRANS_DISABLE (0<<31)
  2752. #define TRANS_ENABLE (1<<31)
  2753. #define TRANS_STATE_MASK (1<<30)
  2754. #define TRANS_STATE_DISABLE (0<<30)
  2755. #define TRANS_STATE_ENABLE (1<<30)
  2756. #define TRANS_FSYNC_DELAY_HB1 (0<<27)
  2757. #define TRANS_FSYNC_DELAY_HB2 (1<<27)
  2758. #define TRANS_FSYNC_DELAY_HB3 (2<<27)
  2759. #define TRANS_FSYNC_DELAY_HB4 (3<<27)
  2760. #define TRANS_DP_AUDIO_ONLY (1<<26)
  2761. #define TRANS_DP_VIDEO_AUDIO (0<<26)
  2762. #define TRANS_PROGRESSIVE (0<<21)
  2763. #define TRANS_8BPC (0<<5)
  2764. #define TRANS_10BPC (1<<5)
  2765. #define TRANS_6BPC (2<<5)
  2766. #define TRANS_12BPC (3<<5)
  2767. #define FDI_RXA_CHICKEN 0xc200c
  2768. #define FDI_RXB_CHICKEN 0xc2010
  2769. #define FDI_RX_PHASE_SYNC_POINTER_ENABLE (1)
  2770. #define FDI_RX_CHICKEN(pipe) _PIPE(pipe, FDI_RXA_CHICKEN, FDI_RXB_CHICKEN)
  2771. #define SOUTH_DSPCLK_GATE_D 0xc2020
  2772. #define PCH_DPLSUNIT_CLOCK_GATE_DISABLE (1<<29)
  2773. /* CPU: FDI_TX */
  2774. #define FDI_TXA_CTL 0x60100
  2775. #define FDI_TXB_CTL 0x61100
  2776. #define FDI_TX_CTL(pipe) _PIPE(pipe, FDI_TXA_CTL, FDI_TXB_CTL)
  2777. #define FDI_TX_DISABLE (0<<31)
  2778. #define FDI_TX_ENABLE (1<<31)
  2779. #define FDI_LINK_TRAIN_PATTERN_1 (0<<28)
  2780. #define FDI_LINK_TRAIN_PATTERN_2 (1<<28)
  2781. #define FDI_LINK_TRAIN_PATTERN_IDLE (2<<28)
  2782. #define FDI_LINK_TRAIN_NONE (3<<28)
  2783. #define FDI_LINK_TRAIN_VOLTAGE_0_4V (0<<25)
  2784. #define FDI_LINK_TRAIN_VOLTAGE_0_6V (1<<25)
  2785. #define FDI_LINK_TRAIN_VOLTAGE_0_8V (2<<25)
  2786. #define FDI_LINK_TRAIN_VOLTAGE_1_2V (3<<25)
  2787. #define FDI_LINK_TRAIN_PRE_EMPHASIS_NONE (0<<22)
  2788. #define FDI_LINK_TRAIN_PRE_EMPHASIS_1_5X (1<<22)
  2789. #define FDI_LINK_TRAIN_PRE_EMPHASIS_2X (2<<22)
  2790. #define FDI_LINK_TRAIN_PRE_EMPHASIS_3X (3<<22)
  2791. /* ILK always use 400mV 0dB for voltage swing and pre-emphasis level.
  2792. SNB has different settings. */
  2793. /* SNB A-stepping */
  2794. #define FDI_LINK_TRAIN_400MV_0DB_SNB_A (0x38<<22)
  2795. #define FDI_LINK_TRAIN_400MV_6DB_SNB_A (0x02<<22)
  2796. #define FDI_LINK_TRAIN_600MV_3_5DB_SNB_A (0x01<<22)
  2797. #define FDI_LINK_TRAIN_800MV_0DB_SNB_A (0x0<<22)
  2798. /* SNB B-stepping */
  2799. #define FDI_LINK_TRAIN_400MV_0DB_SNB_B (0x0<<22)
  2800. #define FDI_LINK_TRAIN_400MV_6DB_SNB_B (0x3a<<22)
  2801. #define FDI_LINK_TRAIN_600MV_3_5DB_SNB_B (0x39<<22)
  2802. #define FDI_LINK_TRAIN_800MV_0DB_SNB_B (0x38<<22)
  2803. #define FDI_LINK_TRAIN_VOL_EMP_MASK (0x3f<<22)
  2804. #define FDI_DP_PORT_WIDTH_X1 (0<<19)
  2805. #define FDI_DP_PORT_WIDTH_X2 (1<<19)
  2806. #define FDI_DP_PORT_WIDTH_X3 (2<<19)
  2807. #define FDI_DP_PORT_WIDTH_X4 (3<<19)
  2808. #define FDI_TX_ENHANCE_FRAME_ENABLE (1<<18)
  2809. /* Ironlake: hardwired to 1 */
  2810. #define FDI_TX_PLL_ENABLE (1<<14)
  2811. /* both Tx and Rx */
  2812. #define FDI_SCRAMBLING_ENABLE (0<<7)
  2813. #define FDI_SCRAMBLING_DISABLE (1<<7)
  2814. /* FDI_RX, FDI_X is hard-wired to Transcoder_X */
  2815. #define FDI_RXA_CTL 0xf000c
  2816. #define FDI_RXB_CTL 0xf100c
  2817. #define FDI_RX_CTL(pipe) _PIPE(pipe, FDI_RXA_CTL, FDI_RXB_CTL)
  2818. #define FDI_RX_ENABLE (1<<31)
  2819. /* train, dp width same as FDI_TX */
  2820. #define FDI_DP_PORT_WIDTH_X8 (7<<19)
  2821. #define FDI_8BPC (0<<16)
  2822. #define FDI_10BPC (1<<16)
  2823. #define FDI_6BPC (2<<16)
  2824. #define FDI_12BPC (3<<16)
  2825. #define FDI_LINK_REVERSE_OVERWRITE (1<<15)
  2826. #define FDI_DMI_LINK_REVERSE_MASK (1<<14)
  2827. #define FDI_RX_PLL_ENABLE (1<<13)
  2828. #define FDI_FS_ERR_CORRECT_ENABLE (1<<11)
  2829. #define FDI_FE_ERR_CORRECT_ENABLE (1<<10)
  2830. #define FDI_FS_ERR_REPORT_ENABLE (1<<9)
  2831. #define FDI_FE_ERR_REPORT_ENABLE (1<<8)
  2832. #define FDI_RX_ENHANCE_FRAME_ENABLE (1<<6)
  2833. #define FDI_PCDCLK (1<<4)
  2834. /* CPT */
  2835. #define FDI_AUTO_TRAINING (1<<10)
  2836. #define FDI_LINK_TRAIN_PATTERN_1_CPT (0<<8)
  2837. #define FDI_LINK_TRAIN_PATTERN_2_CPT (1<<8)
  2838. #define FDI_LINK_TRAIN_PATTERN_IDLE_CPT (2<<8)
  2839. #define FDI_LINK_TRAIN_NORMAL_CPT (3<<8)
  2840. #define FDI_LINK_TRAIN_PATTERN_MASK_CPT (3<<8)
  2841. #define FDI_RXA_MISC 0xf0010
  2842. #define FDI_RXB_MISC 0xf1010
  2843. #define FDI_RXA_TUSIZE1 0xf0030
  2844. #define FDI_RXA_TUSIZE2 0xf0038
  2845. #define FDI_RXB_TUSIZE1 0xf1030
  2846. #define FDI_RXB_TUSIZE2 0xf1038
  2847. #define FDI_RX_MISC(pipe) _PIPE(pipe, FDI_RXA_MISC, FDI_RXB_MISC)
  2848. #define FDI_RX_TUSIZE1(pipe) _PIPE(pipe, FDI_RXA_TUSIZE1, FDI_RXB_TUSIZE1)
  2849. #define FDI_RX_TUSIZE2(pipe) _PIPE(pipe, FDI_RXA_TUSIZE2, FDI_RXB_TUSIZE2)
  2850. /* FDI_RX interrupt register format */
  2851. #define FDI_RX_INTER_LANE_ALIGN (1<<10)
  2852. #define FDI_RX_SYMBOL_LOCK (1<<9) /* train 2 */
  2853. #define FDI_RX_BIT_LOCK (1<<8) /* train 1 */
  2854. #define FDI_RX_TRAIN_PATTERN_2_FAIL (1<<7)
  2855. #define FDI_RX_FS_CODE_ERR (1<<6)
  2856. #define FDI_RX_FE_CODE_ERR (1<<5)
  2857. #define FDI_RX_SYMBOL_ERR_RATE_ABOVE (1<<4)
  2858. #define FDI_RX_HDCP_LINK_FAIL (1<<3)
  2859. #define FDI_RX_PIXEL_FIFO_OVERFLOW (1<<2)
  2860. #define FDI_RX_CROSS_CLOCK_OVERFLOW (1<<1)
  2861. #define FDI_RX_SYMBOL_QUEUE_OVERFLOW (1<<0)
  2862. #define FDI_RXA_IIR 0xf0014
  2863. #define FDI_RXA_IMR 0xf0018
  2864. #define FDI_RXB_IIR 0xf1014
  2865. #define FDI_RXB_IMR 0xf1018
  2866. #define FDI_RX_IIR(pipe) _PIPE(pipe, FDI_RXA_IIR, FDI_RXB_IIR)
  2867. #define FDI_RX_IMR(pipe) _PIPE(pipe, FDI_RXA_IMR, FDI_RXB_IMR)
  2868. #define FDI_PLL_CTL_1 0xfe000
  2869. #define FDI_PLL_CTL_2 0xfe004
  2870. /* CRT */
  2871. #define PCH_ADPA 0xe1100
  2872. #define ADPA_TRANS_SELECT_MASK (1<<30)
  2873. #define ADPA_TRANS_A_SELECT 0
  2874. #define ADPA_TRANS_B_SELECT (1<<30)
  2875. #define ADPA_CRT_HOTPLUG_MASK 0x03ff0000 /* bit 25-16 */
  2876. #define ADPA_CRT_HOTPLUG_MONITOR_NONE (0<<24)
  2877. #define ADPA_CRT_HOTPLUG_MONITOR_MASK (3<<24)
  2878. #define ADPA_CRT_HOTPLUG_MONITOR_COLOR (3<<24)
  2879. #define ADPA_CRT_HOTPLUG_MONITOR_MONO (2<<24)
  2880. #define ADPA_CRT_HOTPLUG_ENABLE (1<<23)
  2881. #define ADPA_CRT_HOTPLUG_PERIOD_64 (0<<22)
  2882. #define ADPA_CRT_HOTPLUG_PERIOD_128 (1<<22)
  2883. #define ADPA_CRT_HOTPLUG_WARMUP_5MS (0<<21)
  2884. #define ADPA_CRT_HOTPLUG_WARMUP_10MS (1<<21)
  2885. #define ADPA_CRT_HOTPLUG_SAMPLE_2S (0<<20)
  2886. #define ADPA_CRT_HOTPLUG_SAMPLE_4S (1<<20)
  2887. #define ADPA_CRT_HOTPLUG_VOLTAGE_40 (0<<18)
  2888. #define ADPA_CRT_HOTPLUG_VOLTAGE_50 (1<<18)
  2889. #define ADPA_CRT_HOTPLUG_VOLTAGE_60 (2<<18)
  2890. #define ADPA_CRT_HOTPLUG_VOLTAGE_70 (3<<18)
  2891. #define ADPA_CRT_HOTPLUG_VOLREF_325MV (0<<17)
  2892. #define ADPA_CRT_HOTPLUG_VOLREF_475MV (1<<17)
  2893. #define ADPA_CRT_HOTPLUG_FORCE_TRIGGER (1<<16)
  2894. /* or SDVOB */
  2895. #define HDMIB 0xe1140
  2896. #define PORT_ENABLE (1 << 31)
  2897. #define TRANSCODER_A (0)
  2898. #define TRANSCODER_B (1 << 30)
  2899. #define COLOR_FORMAT_8bpc (0)
  2900. #define COLOR_FORMAT_12bpc (3 << 26)
  2901. #define SDVOB_HOTPLUG_ENABLE (1 << 23)
  2902. #define SDVO_ENCODING (0)
  2903. #define TMDS_ENCODING (2 << 10)
  2904. #define NULL_PACKET_VSYNC_ENABLE (1 << 9)
  2905. /* CPT */
  2906. #define HDMI_MODE_SELECT (1 << 9)
  2907. #define DVI_MODE_SELECT (0)
  2908. #define SDVOB_BORDER_ENABLE (1 << 7)
  2909. #define AUDIO_ENABLE (1 << 6)
  2910. #define VSYNC_ACTIVE_HIGH (1 << 4)
  2911. #define HSYNC_ACTIVE_HIGH (1 << 3)
  2912. #define PORT_DETECTED (1 << 2)
  2913. /* PCH SDVOB multiplex with HDMIB */
  2914. #define PCH_SDVOB HDMIB
  2915. #define HDMIC 0xe1150
  2916. #define HDMID 0xe1160
  2917. #define PCH_LVDS 0xe1180
  2918. #define LVDS_DETECTED (1 << 1)
  2919. #define BLC_PWM_CPU_CTL2 0x48250
  2920. #define PWM_ENABLE (1 << 31)
  2921. #define PWM_PIPE_A (0 << 29)
  2922. #define PWM_PIPE_B (1 << 29)
  2923. #define BLC_PWM_CPU_CTL 0x48254
  2924. #define BLC_PWM_PCH_CTL1 0xc8250
  2925. #define PWM_PCH_ENABLE (1 << 31)
  2926. #define PWM_POLARITY_ACTIVE_LOW (1 << 29)
  2927. #define PWM_POLARITY_ACTIVE_HIGH (0 << 29)
  2928. #define PWM_POLARITY_ACTIVE_LOW2 (1 << 28)
  2929. #define PWM_POLARITY_ACTIVE_HIGH2 (0 << 28)
  2930. #define BLC_PWM_PCH_CTL2 0xc8254
  2931. #define PCH_PP_STATUS 0xc7200
  2932. #define PCH_PP_CONTROL 0xc7204
  2933. #define PANEL_UNLOCK_REGS (0xabcd << 16)
  2934. #define EDP_FORCE_VDD (1 << 3)
  2935. #define EDP_BLC_ENABLE (1 << 2)
  2936. #define PANEL_POWER_RESET (1 << 1)
  2937. #define PANEL_POWER_OFF (0 << 0)
  2938. #define PANEL_POWER_ON (1 << 0)
  2939. #define PCH_PP_ON_DELAYS 0xc7208
  2940. #define EDP_PANEL (1 << 30)
  2941. #define PCH_PP_OFF_DELAYS 0xc720c
  2942. #define PCH_PP_DIVISOR 0xc7210
  2943. #define PCH_DP_B 0xe4100
  2944. #define PCH_DPB_AUX_CH_CTL 0xe4110
  2945. #define PCH_DPB_AUX_CH_DATA1 0xe4114
  2946. #define PCH_DPB_AUX_CH_DATA2 0xe4118
  2947. #define PCH_DPB_AUX_CH_DATA3 0xe411c
  2948. #define PCH_DPB_AUX_CH_DATA4 0xe4120
  2949. #define PCH_DPB_AUX_CH_DATA5 0xe4124
  2950. #define PCH_DP_C 0xe4200
  2951. #define PCH_DPC_AUX_CH_CTL 0xe4210
  2952. #define PCH_DPC_AUX_CH_DATA1 0xe4214
  2953. #define PCH_DPC_AUX_CH_DATA2 0xe4218
  2954. #define PCH_DPC_AUX_CH_DATA3 0xe421c
  2955. #define PCH_DPC_AUX_CH_DATA4 0xe4220
  2956. #define PCH_DPC_AUX_CH_DATA5 0xe4224
  2957. #define PCH_DP_D 0xe4300
  2958. #define PCH_DPD_AUX_CH_CTL 0xe4310
  2959. #define PCH_DPD_AUX_CH_DATA1 0xe4314
  2960. #define PCH_DPD_AUX_CH_DATA2 0xe4318
  2961. #define PCH_DPD_AUX_CH_DATA3 0xe431c
  2962. #define PCH_DPD_AUX_CH_DATA4 0xe4320
  2963. #define PCH_DPD_AUX_CH_DATA5 0xe4324
  2964. /* CPT */
  2965. #define PORT_TRANS_A_SEL_CPT 0
  2966. #define PORT_TRANS_B_SEL_CPT (1<<29)
  2967. #define PORT_TRANS_C_SEL_CPT (2<<29)
  2968. #define PORT_TRANS_SEL_MASK (3<<29)
  2969. #define TRANS_DP_CTL_A 0xe0300
  2970. #define TRANS_DP_CTL_B 0xe1300
  2971. #define TRANS_DP_CTL_C 0xe2300
  2972. #define TRANS_DP_CTL(pipe) (TRANS_DP_CTL_A + (pipe) * 0x01000)
  2973. #define TRANS_DP_OUTPUT_ENABLE (1<<31)
  2974. #define TRANS_DP_PORT_SEL_B (0<<29)
  2975. #define TRANS_DP_PORT_SEL_C (1<<29)
  2976. #define TRANS_DP_PORT_SEL_D (2<<29)
  2977. #define TRANS_DP_PORT_SEL_MASK (3<<29)
  2978. #define TRANS_DP_AUDIO_ONLY (1<<26)
  2979. #define TRANS_DP_ENH_FRAMING (1<<18)
  2980. #define TRANS_DP_8BPC (0<<9)
  2981. #define TRANS_DP_10BPC (1<<9)
  2982. #define TRANS_DP_6BPC (2<<9)
  2983. #define TRANS_DP_12BPC (3<<9)
  2984. #define TRANS_DP_BPC_MASK (3<<9)
  2985. #define TRANS_DP_VSYNC_ACTIVE_HIGH (1<<4)
  2986. #define TRANS_DP_VSYNC_ACTIVE_LOW 0
  2987. #define TRANS_DP_HSYNC_ACTIVE_HIGH (1<<3)
  2988. #define TRANS_DP_HSYNC_ACTIVE_LOW 0
  2989. #define TRANS_DP_SYNC_MASK (3<<3)
  2990. /* SNB eDP training params */
  2991. /* SNB A-stepping */
  2992. #define EDP_LINK_TRAIN_400MV_0DB_SNB_A (0x38<<22)
  2993. #define EDP_LINK_TRAIN_400MV_6DB_SNB_A (0x02<<22)
  2994. #define EDP_LINK_TRAIN_600MV_3_5DB_SNB_A (0x01<<22)
  2995. #define EDP_LINK_TRAIN_800MV_0DB_SNB_A (0x0<<22)
  2996. /* SNB B-stepping */
  2997. #define EDP_LINK_TRAIN_400_600MV_0DB_SNB_B (0x0<<22)
  2998. #define EDP_LINK_TRAIN_400MV_3_5DB_SNB_B (0x1<<22)
  2999. #define EDP_LINK_TRAIN_400_600MV_6DB_SNB_B (0x3a<<22)
  3000. #define EDP_LINK_TRAIN_600_800MV_3_5DB_SNB_B (0x39<<22)
  3001. #define EDP_LINK_TRAIN_800_1200MV_0DB_SNB_B (0x38<<22)
  3002. #define EDP_LINK_TRAIN_VOL_EMP_MASK_SNB (0x3f<<22)
  3003. #define FORCEWAKE 0xA18C
  3004. #define FORCEWAKE_ACK 0x130090
  3005. #define GEN6_RPNSWREQ 0xA008
  3006. #define GEN6_TURBO_DISABLE (1<<31)
  3007. #define GEN6_FREQUENCY(x) ((x)<<25)
  3008. #define GEN6_OFFSET(x) ((x)<<19)
  3009. #define GEN6_AGGRESSIVE_TURBO (0<<15)
  3010. #define GEN6_RC_VIDEO_FREQ 0xA00C
  3011. #define GEN6_RC_CONTROL 0xA090
  3012. #define GEN6_RC_CTL_RC6pp_ENABLE (1<<16)
  3013. #define GEN6_RC_CTL_RC6p_ENABLE (1<<17)
  3014. #define GEN6_RC_CTL_RC6_ENABLE (1<<18)
  3015. #define GEN6_RC_CTL_RC1e_ENABLE (1<<20)
  3016. #define GEN6_RC_CTL_RC7_ENABLE (1<<22)
  3017. #define GEN6_RC_CTL_EI_MODE(x) ((x)<<27)
  3018. #define GEN6_RC_CTL_HW_ENABLE (1<<31)
  3019. #define GEN6_RP_DOWN_TIMEOUT 0xA010
  3020. #define GEN6_RP_INTERRUPT_LIMITS 0xA014
  3021. #define GEN6_RPSTAT1 0xA01C
  3022. #define GEN6_RP_CONTROL 0xA024
  3023. #define GEN6_RP_MEDIA_TURBO (1<<11)
  3024. #define GEN6_RP_USE_NORMAL_FREQ (1<<9)
  3025. #define GEN6_RP_MEDIA_IS_GFX (1<<8)
  3026. #define GEN6_RP_ENABLE (1<<7)
  3027. #define GEN6_RP_UP_BUSY_MAX (0x2<<3)
  3028. #define GEN6_RP_DOWN_BUSY_MIN (0x2<<0)
  3029. #define GEN6_RP_UP_THRESHOLD 0xA02C
  3030. #define GEN6_RP_DOWN_THRESHOLD 0xA030
  3031. #define GEN6_RP_UP_EI 0xA068
  3032. #define GEN6_RP_DOWN_EI 0xA06C
  3033. #define GEN6_RP_IDLE_HYSTERSIS 0xA070
  3034. #define GEN6_RC_STATE 0xA094
  3035. #define GEN6_RC1_WAKE_RATE_LIMIT 0xA098
  3036. #define GEN6_RC6_WAKE_RATE_LIMIT 0xA09C
  3037. #define GEN6_RC6pp_WAKE_RATE_LIMIT 0xA0A0
  3038. #define GEN6_RC_EVALUATION_INTERVAL 0xA0A8
  3039. #define GEN6_RC_IDLE_HYSTERSIS 0xA0AC
  3040. #define GEN6_RC_SLEEP 0xA0B0
  3041. #define GEN6_RC1e_THRESHOLD 0xA0B4
  3042. #define GEN6_RC6_THRESHOLD 0xA0B8
  3043. #define GEN6_RC6p_THRESHOLD 0xA0BC
  3044. #define GEN6_RC6pp_THRESHOLD 0xA0C0
  3045. #define GEN6_PMINTRMSK 0xA168
  3046. #define GEN6_PMISR 0x44020
  3047. #define GEN6_PMIMR 0x44024
  3048. #define GEN6_PMIIR 0x44028
  3049. #define GEN6_PMIER 0x4402C
  3050. #define GEN6_PM_MBOX_EVENT (1<<25)
  3051. #define GEN6_PM_THERMAL_EVENT (1<<24)
  3052. #define GEN6_PM_RP_DOWN_TIMEOUT (1<<6)
  3053. #define GEN6_PM_RP_UP_THRESHOLD (1<<5)
  3054. #define GEN6_PM_RP_DOWN_THRESHOLD (1<<4)
  3055. #define GEN6_PM_RP_UP_EI_EXPIRED (1<<2)
  3056. #define GEN6_PM_RP_DOWN_EI_EXPIRED (1<<1)
  3057. #define GEN6_PCODE_MAILBOX 0x138124
  3058. #define GEN6_PCODE_READY (1<<31)
  3059. #define GEN6_READ_OC_PARAMS 0xc
  3060. #define GEN6_PCODE_WRITE_MIN_FREQ_TABLE 0x9
  3061. #define GEN6_PCODE_DATA 0x138128
  3062. #endif /* _I915_REG_H_ */