amd_iommu_init.c 34 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359
  1. /*
  2. * Copyright (C) 2007-2008 Advanced Micro Devices, Inc.
  3. * Author: Joerg Roedel <joerg.roedel@amd.com>
  4. * Leo Duran <leo.duran@amd.com>
  5. *
  6. * This program is free software; you can redistribute it and/or modify it
  7. * under the terms of the GNU General Public License version 2 as published
  8. * by the Free Software Foundation.
  9. *
  10. * This program is distributed in the hope that it will be useful,
  11. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  12. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  13. * GNU General Public License for more details.
  14. *
  15. * You should have received a copy of the GNU General Public License
  16. * along with this program; if not, write to the Free Software
  17. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
  18. */
  19. #include <linux/pci.h>
  20. #include <linux/acpi.h>
  21. #include <linux/gfp.h>
  22. #include <linux/list.h>
  23. #include <linux/sysdev.h>
  24. #include <linux/interrupt.h>
  25. #include <linux/msi.h>
  26. #include <asm/pci-direct.h>
  27. #include <asm/amd_iommu_types.h>
  28. #include <asm/amd_iommu.h>
  29. #include <asm/iommu.h>
  30. #include <asm/gart.h>
  31. /*
  32. * definitions for the ACPI scanning code
  33. */
  34. #define IVRS_HEADER_LENGTH 48
  35. #define ACPI_IVHD_TYPE 0x10
  36. #define ACPI_IVMD_TYPE_ALL 0x20
  37. #define ACPI_IVMD_TYPE 0x21
  38. #define ACPI_IVMD_TYPE_RANGE 0x22
  39. #define IVHD_DEV_ALL 0x01
  40. #define IVHD_DEV_SELECT 0x02
  41. #define IVHD_DEV_SELECT_RANGE_START 0x03
  42. #define IVHD_DEV_RANGE_END 0x04
  43. #define IVHD_DEV_ALIAS 0x42
  44. #define IVHD_DEV_ALIAS_RANGE 0x43
  45. #define IVHD_DEV_EXT_SELECT 0x46
  46. #define IVHD_DEV_EXT_SELECT_RANGE 0x47
  47. #define IVHD_FLAG_HT_TUN_EN_MASK 0x01
  48. #define IVHD_FLAG_PASSPW_EN_MASK 0x02
  49. #define IVHD_FLAG_RESPASSPW_EN_MASK 0x04
  50. #define IVHD_FLAG_ISOC_EN_MASK 0x08
  51. #define IVMD_FLAG_EXCL_RANGE 0x08
  52. #define IVMD_FLAG_UNITY_MAP 0x01
  53. #define ACPI_DEVFLAG_INITPASS 0x01
  54. #define ACPI_DEVFLAG_EXTINT 0x02
  55. #define ACPI_DEVFLAG_NMI 0x04
  56. #define ACPI_DEVFLAG_SYSMGT1 0x10
  57. #define ACPI_DEVFLAG_SYSMGT2 0x20
  58. #define ACPI_DEVFLAG_LINT0 0x40
  59. #define ACPI_DEVFLAG_LINT1 0x80
  60. #define ACPI_DEVFLAG_ATSDIS 0x10000000
  61. /*
  62. * ACPI table definitions
  63. *
  64. * These data structures are laid over the table to parse the important values
  65. * out of it.
  66. */
  67. /*
  68. * structure describing one IOMMU in the ACPI table. Typically followed by one
  69. * or more ivhd_entrys.
  70. */
  71. struct ivhd_header {
  72. u8 type;
  73. u8 flags;
  74. u16 length;
  75. u16 devid;
  76. u16 cap_ptr;
  77. u64 mmio_phys;
  78. u16 pci_seg;
  79. u16 info;
  80. u32 reserved;
  81. } __attribute__((packed));
  82. /*
  83. * A device entry describing which devices a specific IOMMU translates and
  84. * which requestor ids they use.
  85. */
  86. struct ivhd_entry {
  87. u8 type;
  88. u16 devid;
  89. u8 flags;
  90. u32 ext;
  91. } __attribute__((packed));
  92. /*
  93. * An AMD IOMMU memory definition structure. It defines things like exclusion
  94. * ranges for devices and regions that should be unity mapped.
  95. */
  96. struct ivmd_header {
  97. u8 type;
  98. u8 flags;
  99. u16 length;
  100. u16 devid;
  101. u16 aux;
  102. u64 resv;
  103. u64 range_start;
  104. u64 range_length;
  105. } __attribute__((packed));
  106. bool amd_iommu_dump;
  107. static int __initdata amd_iommu_detected;
  108. u16 amd_iommu_last_bdf; /* largest PCI device id we have
  109. to handle */
  110. LIST_HEAD(amd_iommu_unity_map); /* a list of required unity mappings
  111. we find in ACPI */
  112. #ifdef CONFIG_IOMMU_STRESS
  113. bool amd_iommu_isolate = false;
  114. #else
  115. bool amd_iommu_isolate = true; /* if true, device isolation is
  116. enabled */
  117. #endif
  118. bool amd_iommu_unmap_flush; /* if true, flush on every unmap */
  119. LIST_HEAD(amd_iommu_list); /* list of all AMD IOMMUs in the
  120. system */
  121. /*
  122. * Pointer to the device table which is shared by all AMD IOMMUs
  123. * it is indexed by the PCI device id or the HT unit id and contains
  124. * information about the domain the device belongs to as well as the
  125. * page table root pointer.
  126. */
  127. struct dev_table_entry *amd_iommu_dev_table;
  128. /*
  129. * The alias table is a driver specific data structure which contains the
  130. * mappings of the PCI device ids to the actual requestor ids on the IOMMU.
  131. * More than one device can share the same requestor id.
  132. */
  133. u16 *amd_iommu_alias_table;
  134. /*
  135. * The rlookup table is used to find the IOMMU which is responsible
  136. * for a specific device. It is also indexed by the PCI device id.
  137. */
  138. struct amd_iommu **amd_iommu_rlookup_table;
  139. /*
  140. * The pd table (protection domain table) is used to find the protection domain
  141. * data structure a device belongs to. Indexed with the PCI device id too.
  142. */
  143. struct protection_domain **amd_iommu_pd_table;
  144. /*
  145. * AMD IOMMU allows up to 2^16 differend protection domains. This is a bitmap
  146. * to know which ones are already in use.
  147. */
  148. unsigned long *amd_iommu_pd_alloc_bitmap;
  149. static u32 dev_table_size; /* size of the device table */
  150. static u32 alias_table_size; /* size of the alias table */
  151. static u32 rlookup_table_size; /* size if the rlookup table */
  152. static inline void update_last_devid(u16 devid)
  153. {
  154. if (devid > amd_iommu_last_bdf)
  155. amd_iommu_last_bdf = devid;
  156. }
  157. static inline unsigned long tbl_size(int entry_size)
  158. {
  159. unsigned shift = PAGE_SHIFT +
  160. get_order(((int)amd_iommu_last_bdf + 1) * entry_size);
  161. return 1UL << shift;
  162. }
  163. /****************************************************************************
  164. *
  165. * AMD IOMMU MMIO register space handling functions
  166. *
  167. * These functions are used to program the IOMMU device registers in
  168. * MMIO space required for that driver.
  169. *
  170. ****************************************************************************/
  171. /*
  172. * This function set the exclusion range in the IOMMU. DMA accesses to the
  173. * exclusion range are passed through untranslated
  174. */
  175. static void iommu_set_exclusion_range(struct amd_iommu *iommu)
  176. {
  177. u64 start = iommu->exclusion_start & PAGE_MASK;
  178. u64 limit = (start + iommu->exclusion_length) & PAGE_MASK;
  179. u64 entry;
  180. if (!iommu->exclusion_start)
  181. return;
  182. entry = start | MMIO_EXCL_ENABLE_MASK;
  183. memcpy_toio(iommu->mmio_base + MMIO_EXCL_BASE_OFFSET,
  184. &entry, sizeof(entry));
  185. entry = limit;
  186. memcpy_toio(iommu->mmio_base + MMIO_EXCL_LIMIT_OFFSET,
  187. &entry, sizeof(entry));
  188. }
  189. /* Programs the physical address of the device table into the IOMMU hardware */
  190. static void __init iommu_set_device_table(struct amd_iommu *iommu)
  191. {
  192. u64 entry;
  193. BUG_ON(iommu->mmio_base == NULL);
  194. entry = virt_to_phys(amd_iommu_dev_table);
  195. entry |= (dev_table_size >> 12) - 1;
  196. memcpy_toio(iommu->mmio_base + MMIO_DEV_TABLE_OFFSET,
  197. &entry, sizeof(entry));
  198. }
  199. /* Generic functions to enable/disable certain features of the IOMMU. */
  200. static void iommu_feature_enable(struct amd_iommu *iommu, u8 bit)
  201. {
  202. u32 ctrl;
  203. ctrl = readl(iommu->mmio_base + MMIO_CONTROL_OFFSET);
  204. ctrl |= (1 << bit);
  205. writel(ctrl, iommu->mmio_base + MMIO_CONTROL_OFFSET);
  206. }
  207. static void __init iommu_feature_disable(struct amd_iommu *iommu, u8 bit)
  208. {
  209. u32 ctrl;
  210. ctrl = readl(iommu->mmio_base + MMIO_CONTROL_OFFSET);
  211. ctrl &= ~(1 << bit);
  212. writel(ctrl, iommu->mmio_base + MMIO_CONTROL_OFFSET);
  213. }
  214. /* Function to enable the hardware */
  215. static void iommu_enable(struct amd_iommu *iommu)
  216. {
  217. printk(KERN_INFO "AMD-Vi: Enabling IOMMU at %s cap 0x%hx\n",
  218. dev_name(&iommu->dev->dev), iommu->cap_ptr);
  219. iommu_feature_enable(iommu, CONTROL_IOMMU_EN);
  220. }
  221. static void iommu_disable(struct amd_iommu *iommu)
  222. {
  223. /* Disable command buffer */
  224. iommu_feature_disable(iommu, CONTROL_CMDBUF_EN);
  225. /* Disable event logging and event interrupts */
  226. iommu_feature_disable(iommu, CONTROL_EVT_INT_EN);
  227. iommu_feature_disable(iommu, CONTROL_EVT_LOG_EN);
  228. /* Disable IOMMU hardware itself */
  229. iommu_feature_disable(iommu, CONTROL_IOMMU_EN);
  230. }
  231. /*
  232. * mapping and unmapping functions for the IOMMU MMIO space. Each AMD IOMMU in
  233. * the system has one.
  234. */
  235. static u8 * __init iommu_map_mmio_space(u64 address)
  236. {
  237. u8 *ret;
  238. if (!request_mem_region(address, MMIO_REGION_LENGTH, "amd_iommu"))
  239. return NULL;
  240. ret = ioremap_nocache(address, MMIO_REGION_LENGTH);
  241. if (ret != NULL)
  242. return ret;
  243. release_mem_region(address, MMIO_REGION_LENGTH);
  244. return NULL;
  245. }
  246. static void __init iommu_unmap_mmio_space(struct amd_iommu *iommu)
  247. {
  248. if (iommu->mmio_base)
  249. iounmap(iommu->mmio_base);
  250. release_mem_region(iommu->mmio_phys, MMIO_REGION_LENGTH);
  251. }
  252. /****************************************************************************
  253. *
  254. * The functions below belong to the first pass of AMD IOMMU ACPI table
  255. * parsing. In this pass we try to find out the highest device id this
  256. * code has to handle. Upon this information the size of the shared data
  257. * structures is determined later.
  258. *
  259. ****************************************************************************/
  260. /*
  261. * This function calculates the length of a given IVHD entry
  262. */
  263. static inline int ivhd_entry_length(u8 *ivhd)
  264. {
  265. return 0x04 << (*ivhd >> 6);
  266. }
  267. /*
  268. * This function reads the last device id the IOMMU has to handle from the PCI
  269. * capability header for this IOMMU
  270. */
  271. static int __init find_last_devid_on_pci(int bus, int dev, int fn, int cap_ptr)
  272. {
  273. u32 cap;
  274. cap = read_pci_config(bus, dev, fn, cap_ptr+MMIO_RANGE_OFFSET);
  275. update_last_devid(calc_devid(MMIO_GET_BUS(cap), MMIO_GET_LD(cap)));
  276. return 0;
  277. }
  278. /*
  279. * After reading the highest device id from the IOMMU PCI capability header
  280. * this function looks if there is a higher device id defined in the ACPI table
  281. */
  282. static int __init find_last_devid_from_ivhd(struct ivhd_header *h)
  283. {
  284. u8 *p = (void *)h, *end = (void *)h;
  285. struct ivhd_entry *dev;
  286. p += sizeof(*h);
  287. end += h->length;
  288. find_last_devid_on_pci(PCI_BUS(h->devid),
  289. PCI_SLOT(h->devid),
  290. PCI_FUNC(h->devid),
  291. h->cap_ptr);
  292. while (p < end) {
  293. dev = (struct ivhd_entry *)p;
  294. switch (dev->type) {
  295. case IVHD_DEV_SELECT:
  296. case IVHD_DEV_RANGE_END:
  297. case IVHD_DEV_ALIAS:
  298. case IVHD_DEV_EXT_SELECT:
  299. /* all the above subfield types refer to device ids */
  300. update_last_devid(dev->devid);
  301. break;
  302. default:
  303. break;
  304. }
  305. p += ivhd_entry_length(p);
  306. }
  307. WARN_ON(p != end);
  308. return 0;
  309. }
  310. /*
  311. * Iterate over all IVHD entries in the ACPI table and find the highest device
  312. * id which we need to handle. This is the first of three functions which parse
  313. * the ACPI table. So we check the checksum here.
  314. */
  315. static int __init find_last_devid_acpi(struct acpi_table_header *table)
  316. {
  317. int i;
  318. u8 checksum = 0, *p = (u8 *)table, *end = (u8 *)table;
  319. struct ivhd_header *h;
  320. /*
  321. * Validate checksum here so we don't need to do it when
  322. * we actually parse the table
  323. */
  324. for (i = 0; i < table->length; ++i)
  325. checksum += p[i];
  326. if (checksum != 0)
  327. /* ACPI table corrupt */
  328. return -ENODEV;
  329. p += IVRS_HEADER_LENGTH;
  330. end += table->length;
  331. while (p < end) {
  332. h = (struct ivhd_header *)p;
  333. switch (h->type) {
  334. case ACPI_IVHD_TYPE:
  335. find_last_devid_from_ivhd(h);
  336. break;
  337. default:
  338. break;
  339. }
  340. p += h->length;
  341. }
  342. WARN_ON(p != end);
  343. return 0;
  344. }
  345. /****************************************************************************
  346. *
  347. * The following functions belong the the code path which parses the ACPI table
  348. * the second time. In this ACPI parsing iteration we allocate IOMMU specific
  349. * data structures, initialize the device/alias/rlookup table and also
  350. * basically initialize the hardware.
  351. *
  352. ****************************************************************************/
  353. /*
  354. * Allocates the command buffer. This buffer is per AMD IOMMU. We can
  355. * write commands to that buffer later and the IOMMU will execute them
  356. * asynchronously
  357. */
  358. static u8 * __init alloc_command_buffer(struct amd_iommu *iommu)
  359. {
  360. u8 *cmd_buf = (u8 *)__get_free_pages(GFP_KERNEL | __GFP_ZERO,
  361. get_order(CMD_BUFFER_SIZE));
  362. if (cmd_buf == NULL)
  363. return NULL;
  364. iommu->cmd_buf_size = CMD_BUFFER_SIZE;
  365. return cmd_buf;
  366. }
  367. /*
  368. * This function resets the command buffer if the IOMMU stopped fetching
  369. * commands from it.
  370. */
  371. void amd_iommu_reset_cmd_buffer(struct amd_iommu *iommu)
  372. {
  373. iommu_feature_disable(iommu, CONTROL_CMDBUF_EN);
  374. writel(0x00, iommu->mmio_base + MMIO_CMD_HEAD_OFFSET);
  375. writel(0x00, iommu->mmio_base + MMIO_CMD_TAIL_OFFSET);
  376. iommu_feature_enable(iommu, CONTROL_CMDBUF_EN);
  377. }
  378. /*
  379. * This function writes the command buffer address to the hardware and
  380. * enables it.
  381. */
  382. static void iommu_enable_command_buffer(struct amd_iommu *iommu)
  383. {
  384. u64 entry;
  385. BUG_ON(iommu->cmd_buf == NULL);
  386. entry = (u64)virt_to_phys(iommu->cmd_buf);
  387. entry |= MMIO_CMD_SIZE_512;
  388. memcpy_toio(iommu->mmio_base + MMIO_CMD_BUF_OFFSET,
  389. &entry, sizeof(entry));
  390. amd_iommu_reset_cmd_buffer(iommu);
  391. }
  392. static void __init free_command_buffer(struct amd_iommu *iommu)
  393. {
  394. free_pages((unsigned long)iommu->cmd_buf,
  395. get_order(iommu->cmd_buf_size));
  396. }
  397. /* allocates the memory where the IOMMU will log its events to */
  398. static u8 * __init alloc_event_buffer(struct amd_iommu *iommu)
  399. {
  400. iommu->evt_buf = (u8 *)__get_free_pages(GFP_KERNEL | __GFP_ZERO,
  401. get_order(EVT_BUFFER_SIZE));
  402. if (iommu->evt_buf == NULL)
  403. return NULL;
  404. iommu->evt_buf_size = EVT_BUFFER_SIZE;
  405. return iommu->evt_buf;
  406. }
  407. static void iommu_enable_event_buffer(struct amd_iommu *iommu)
  408. {
  409. u64 entry;
  410. BUG_ON(iommu->evt_buf == NULL);
  411. entry = (u64)virt_to_phys(iommu->evt_buf) | EVT_LEN_MASK;
  412. memcpy_toio(iommu->mmio_base + MMIO_EVT_BUF_OFFSET,
  413. &entry, sizeof(entry));
  414. /* set head and tail to zero manually */
  415. writel(0x00, iommu->mmio_base + MMIO_EVT_HEAD_OFFSET);
  416. writel(0x00, iommu->mmio_base + MMIO_EVT_TAIL_OFFSET);
  417. iommu_feature_enable(iommu, CONTROL_EVT_LOG_EN);
  418. }
  419. static void __init free_event_buffer(struct amd_iommu *iommu)
  420. {
  421. free_pages((unsigned long)iommu->evt_buf, get_order(EVT_BUFFER_SIZE));
  422. }
  423. /* sets a specific bit in the device table entry. */
  424. static void set_dev_entry_bit(u16 devid, u8 bit)
  425. {
  426. int i = (bit >> 5) & 0x07;
  427. int _bit = bit & 0x1f;
  428. amd_iommu_dev_table[devid].data[i] |= (1 << _bit);
  429. }
  430. /* Writes the specific IOMMU for a device into the rlookup table */
  431. static void __init set_iommu_for_device(struct amd_iommu *iommu, u16 devid)
  432. {
  433. amd_iommu_rlookup_table[devid] = iommu;
  434. }
  435. /*
  436. * This function takes the device specific flags read from the ACPI
  437. * table and sets up the device table entry with that information
  438. */
  439. static void __init set_dev_entry_from_acpi(struct amd_iommu *iommu,
  440. u16 devid, u32 flags, u32 ext_flags)
  441. {
  442. if (flags & ACPI_DEVFLAG_INITPASS)
  443. set_dev_entry_bit(devid, DEV_ENTRY_INIT_PASS);
  444. if (flags & ACPI_DEVFLAG_EXTINT)
  445. set_dev_entry_bit(devid, DEV_ENTRY_EINT_PASS);
  446. if (flags & ACPI_DEVFLAG_NMI)
  447. set_dev_entry_bit(devid, DEV_ENTRY_NMI_PASS);
  448. if (flags & ACPI_DEVFLAG_SYSMGT1)
  449. set_dev_entry_bit(devid, DEV_ENTRY_SYSMGT1);
  450. if (flags & ACPI_DEVFLAG_SYSMGT2)
  451. set_dev_entry_bit(devid, DEV_ENTRY_SYSMGT2);
  452. if (flags & ACPI_DEVFLAG_LINT0)
  453. set_dev_entry_bit(devid, DEV_ENTRY_LINT0_PASS);
  454. if (flags & ACPI_DEVFLAG_LINT1)
  455. set_dev_entry_bit(devid, DEV_ENTRY_LINT1_PASS);
  456. set_iommu_for_device(iommu, devid);
  457. }
  458. /*
  459. * Reads the device exclusion range from ACPI and initialize IOMMU with
  460. * it
  461. */
  462. static void __init set_device_exclusion_range(u16 devid, struct ivmd_header *m)
  463. {
  464. struct amd_iommu *iommu = amd_iommu_rlookup_table[devid];
  465. if (!(m->flags & IVMD_FLAG_EXCL_RANGE))
  466. return;
  467. if (iommu) {
  468. /*
  469. * We only can configure exclusion ranges per IOMMU, not
  470. * per device. But we can enable the exclusion range per
  471. * device. This is done here
  472. */
  473. set_dev_entry_bit(m->devid, DEV_ENTRY_EX);
  474. iommu->exclusion_start = m->range_start;
  475. iommu->exclusion_length = m->range_length;
  476. }
  477. }
  478. /*
  479. * This function reads some important data from the IOMMU PCI space and
  480. * initializes the driver data structure with it. It reads the hardware
  481. * capabilities and the first/last device entries
  482. */
  483. static void __init init_iommu_from_pci(struct amd_iommu *iommu)
  484. {
  485. int cap_ptr = iommu->cap_ptr;
  486. u32 range, misc;
  487. pci_read_config_dword(iommu->dev, cap_ptr + MMIO_CAP_HDR_OFFSET,
  488. &iommu->cap);
  489. pci_read_config_dword(iommu->dev, cap_ptr + MMIO_RANGE_OFFSET,
  490. &range);
  491. pci_read_config_dword(iommu->dev, cap_ptr + MMIO_MISC_OFFSET,
  492. &misc);
  493. iommu->first_device = calc_devid(MMIO_GET_BUS(range),
  494. MMIO_GET_FD(range));
  495. iommu->last_device = calc_devid(MMIO_GET_BUS(range),
  496. MMIO_GET_LD(range));
  497. iommu->evt_msi_num = MMIO_MSI_NUM(misc);
  498. }
  499. /*
  500. * Takes a pointer to an AMD IOMMU entry in the ACPI table and
  501. * initializes the hardware and our data structures with it.
  502. */
  503. static void __init init_iommu_from_acpi(struct amd_iommu *iommu,
  504. struct ivhd_header *h)
  505. {
  506. u8 *p = (u8 *)h;
  507. u8 *end = p, flags = 0;
  508. u16 dev_i, devid = 0, devid_start = 0, devid_to = 0;
  509. u32 ext_flags = 0;
  510. bool alias = false;
  511. struct ivhd_entry *e;
  512. /*
  513. * First set the recommended feature enable bits from ACPI
  514. * into the IOMMU control registers
  515. */
  516. h->flags & IVHD_FLAG_HT_TUN_EN_MASK ?
  517. iommu_feature_enable(iommu, CONTROL_HT_TUN_EN) :
  518. iommu_feature_disable(iommu, CONTROL_HT_TUN_EN);
  519. h->flags & IVHD_FLAG_PASSPW_EN_MASK ?
  520. iommu_feature_enable(iommu, CONTROL_PASSPW_EN) :
  521. iommu_feature_disable(iommu, CONTROL_PASSPW_EN);
  522. h->flags & IVHD_FLAG_RESPASSPW_EN_MASK ?
  523. iommu_feature_enable(iommu, CONTROL_RESPASSPW_EN) :
  524. iommu_feature_disable(iommu, CONTROL_RESPASSPW_EN);
  525. h->flags & IVHD_FLAG_ISOC_EN_MASK ?
  526. iommu_feature_enable(iommu, CONTROL_ISOC_EN) :
  527. iommu_feature_disable(iommu, CONTROL_ISOC_EN);
  528. /*
  529. * make IOMMU memory accesses cache coherent
  530. */
  531. iommu_feature_enable(iommu, CONTROL_COHERENT_EN);
  532. /*
  533. * Done. Now parse the device entries
  534. */
  535. p += sizeof(struct ivhd_header);
  536. end += h->length;
  537. while (p < end) {
  538. e = (struct ivhd_entry *)p;
  539. switch (e->type) {
  540. case IVHD_DEV_ALL:
  541. DUMP_printk(" DEV_ALL\t\t\t first devid: %02x:%02x.%x"
  542. " last device %02x:%02x.%x flags: %02x\n",
  543. PCI_BUS(iommu->first_device),
  544. PCI_SLOT(iommu->first_device),
  545. PCI_FUNC(iommu->first_device),
  546. PCI_BUS(iommu->last_device),
  547. PCI_SLOT(iommu->last_device),
  548. PCI_FUNC(iommu->last_device),
  549. e->flags);
  550. for (dev_i = iommu->first_device;
  551. dev_i <= iommu->last_device; ++dev_i)
  552. set_dev_entry_from_acpi(iommu, dev_i,
  553. e->flags, 0);
  554. break;
  555. case IVHD_DEV_SELECT:
  556. DUMP_printk(" DEV_SELECT\t\t\t devid: %02x:%02x.%x "
  557. "flags: %02x\n",
  558. PCI_BUS(e->devid),
  559. PCI_SLOT(e->devid),
  560. PCI_FUNC(e->devid),
  561. e->flags);
  562. devid = e->devid;
  563. set_dev_entry_from_acpi(iommu, devid, e->flags, 0);
  564. break;
  565. case IVHD_DEV_SELECT_RANGE_START:
  566. DUMP_printk(" DEV_SELECT_RANGE_START\t "
  567. "devid: %02x:%02x.%x flags: %02x\n",
  568. PCI_BUS(e->devid),
  569. PCI_SLOT(e->devid),
  570. PCI_FUNC(e->devid),
  571. e->flags);
  572. devid_start = e->devid;
  573. flags = e->flags;
  574. ext_flags = 0;
  575. alias = false;
  576. break;
  577. case IVHD_DEV_ALIAS:
  578. DUMP_printk(" DEV_ALIAS\t\t\t devid: %02x:%02x.%x "
  579. "flags: %02x devid_to: %02x:%02x.%x\n",
  580. PCI_BUS(e->devid),
  581. PCI_SLOT(e->devid),
  582. PCI_FUNC(e->devid),
  583. e->flags,
  584. PCI_BUS(e->ext >> 8),
  585. PCI_SLOT(e->ext >> 8),
  586. PCI_FUNC(e->ext >> 8));
  587. devid = e->devid;
  588. devid_to = e->ext >> 8;
  589. set_dev_entry_from_acpi(iommu, devid , e->flags, 0);
  590. set_dev_entry_from_acpi(iommu, devid_to, e->flags, 0);
  591. amd_iommu_alias_table[devid] = devid_to;
  592. break;
  593. case IVHD_DEV_ALIAS_RANGE:
  594. DUMP_printk(" DEV_ALIAS_RANGE\t\t "
  595. "devid: %02x:%02x.%x flags: %02x "
  596. "devid_to: %02x:%02x.%x\n",
  597. PCI_BUS(e->devid),
  598. PCI_SLOT(e->devid),
  599. PCI_FUNC(e->devid),
  600. e->flags,
  601. PCI_BUS(e->ext >> 8),
  602. PCI_SLOT(e->ext >> 8),
  603. PCI_FUNC(e->ext >> 8));
  604. devid_start = e->devid;
  605. flags = e->flags;
  606. devid_to = e->ext >> 8;
  607. ext_flags = 0;
  608. alias = true;
  609. break;
  610. case IVHD_DEV_EXT_SELECT:
  611. DUMP_printk(" DEV_EXT_SELECT\t\t devid: %02x:%02x.%x "
  612. "flags: %02x ext: %08x\n",
  613. PCI_BUS(e->devid),
  614. PCI_SLOT(e->devid),
  615. PCI_FUNC(e->devid),
  616. e->flags, e->ext);
  617. devid = e->devid;
  618. set_dev_entry_from_acpi(iommu, devid, e->flags,
  619. e->ext);
  620. break;
  621. case IVHD_DEV_EXT_SELECT_RANGE:
  622. DUMP_printk(" DEV_EXT_SELECT_RANGE\t devid: "
  623. "%02x:%02x.%x flags: %02x ext: %08x\n",
  624. PCI_BUS(e->devid),
  625. PCI_SLOT(e->devid),
  626. PCI_FUNC(e->devid),
  627. e->flags, e->ext);
  628. devid_start = e->devid;
  629. flags = e->flags;
  630. ext_flags = e->ext;
  631. alias = false;
  632. break;
  633. case IVHD_DEV_RANGE_END:
  634. DUMP_printk(" DEV_RANGE_END\t\t devid: %02x:%02x.%x\n",
  635. PCI_BUS(e->devid),
  636. PCI_SLOT(e->devid),
  637. PCI_FUNC(e->devid));
  638. devid = e->devid;
  639. for (dev_i = devid_start; dev_i <= devid; ++dev_i) {
  640. if (alias) {
  641. amd_iommu_alias_table[dev_i] = devid_to;
  642. set_dev_entry_from_acpi(iommu,
  643. devid_to, flags, ext_flags);
  644. }
  645. set_dev_entry_from_acpi(iommu, dev_i,
  646. flags, ext_flags);
  647. }
  648. break;
  649. default:
  650. break;
  651. }
  652. p += ivhd_entry_length(p);
  653. }
  654. }
  655. /* Initializes the device->iommu mapping for the driver */
  656. static int __init init_iommu_devices(struct amd_iommu *iommu)
  657. {
  658. u16 i;
  659. for (i = iommu->first_device; i <= iommu->last_device; ++i)
  660. set_iommu_for_device(iommu, i);
  661. return 0;
  662. }
  663. static void __init free_iommu_one(struct amd_iommu *iommu)
  664. {
  665. free_command_buffer(iommu);
  666. free_event_buffer(iommu);
  667. iommu_unmap_mmio_space(iommu);
  668. }
  669. static void __init free_iommu_all(void)
  670. {
  671. struct amd_iommu *iommu, *next;
  672. for_each_iommu_safe(iommu, next) {
  673. list_del(&iommu->list);
  674. free_iommu_one(iommu);
  675. kfree(iommu);
  676. }
  677. }
  678. /*
  679. * This function clues the initialization function for one IOMMU
  680. * together and also allocates the command buffer and programs the
  681. * hardware. It does NOT enable the IOMMU. This is done afterwards.
  682. */
  683. static int __init init_iommu_one(struct amd_iommu *iommu, struct ivhd_header *h)
  684. {
  685. spin_lock_init(&iommu->lock);
  686. list_add_tail(&iommu->list, &amd_iommu_list);
  687. /*
  688. * Copy data from ACPI table entry to the iommu struct
  689. */
  690. iommu->dev = pci_get_bus_and_slot(PCI_BUS(h->devid), h->devid & 0xff);
  691. if (!iommu->dev)
  692. return 1;
  693. iommu->cap_ptr = h->cap_ptr;
  694. iommu->pci_seg = h->pci_seg;
  695. iommu->mmio_phys = h->mmio_phys;
  696. iommu->mmio_base = iommu_map_mmio_space(h->mmio_phys);
  697. if (!iommu->mmio_base)
  698. return -ENOMEM;
  699. iommu->cmd_buf = alloc_command_buffer(iommu);
  700. if (!iommu->cmd_buf)
  701. return -ENOMEM;
  702. iommu->evt_buf = alloc_event_buffer(iommu);
  703. if (!iommu->evt_buf)
  704. return -ENOMEM;
  705. iommu->int_enabled = false;
  706. init_iommu_from_pci(iommu);
  707. init_iommu_from_acpi(iommu, h);
  708. init_iommu_devices(iommu);
  709. return pci_enable_device(iommu->dev);
  710. }
  711. /*
  712. * Iterates over all IOMMU entries in the ACPI table, allocates the
  713. * IOMMU structure and initializes it with init_iommu_one()
  714. */
  715. static int __init init_iommu_all(struct acpi_table_header *table)
  716. {
  717. u8 *p = (u8 *)table, *end = (u8 *)table;
  718. struct ivhd_header *h;
  719. struct amd_iommu *iommu;
  720. int ret;
  721. end += table->length;
  722. p += IVRS_HEADER_LENGTH;
  723. while (p < end) {
  724. h = (struct ivhd_header *)p;
  725. switch (*p) {
  726. case ACPI_IVHD_TYPE:
  727. DUMP_printk("device: %02x:%02x.%01x cap: %04x "
  728. "seg: %d flags: %01x info %04x\n",
  729. PCI_BUS(h->devid), PCI_SLOT(h->devid),
  730. PCI_FUNC(h->devid), h->cap_ptr,
  731. h->pci_seg, h->flags, h->info);
  732. DUMP_printk(" mmio-addr: %016llx\n",
  733. h->mmio_phys);
  734. iommu = kzalloc(sizeof(struct amd_iommu), GFP_KERNEL);
  735. if (iommu == NULL)
  736. return -ENOMEM;
  737. ret = init_iommu_one(iommu, h);
  738. if (ret)
  739. return ret;
  740. break;
  741. default:
  742. break;
  743. }
  744. p += h->length;
  745. }
  746. WARN_ON(p != end);
  747. return 0;
  748. }
  749. /****************************************************************************
  750. *
  751. * The following functions initialize the MSI interrupts for all IOMMUs
  752. * in the system. Its a bit challenging because there could be multiple
  753. * IOMMUs per PCI BDF but we can call pci_enable_msi(x) only once per
  754. * pci_dev.
  755. *
  756. ****************************************************************************/
  757. static int __init iommu_setup_msi(struct amd_iommu *iommu)
  758. {
  759. int r;
  760. if (pci_enable_msi(iommu->dev))
  761. return 1;
  762. r = request_irq(iommu->dev->irq, amd_iommu_int_handler,
  763. IRQF_SAMPLE_RANDOM,
  764. "AMD-Vi",
  765. NULL);
  766. if (r) {
  767. pci_disable_msi(iommu->dev);
  768. return 1;
  769. }
  770. iommu->int_enabled = true;
  771. iommu_feature_enable(iommu, CONTROL_EVT_INT_EN);
  772. return 0;
  773. }
  774. static int iommu_init_msi(struct amd_iommu *iommu)
  775. {
  776. if (iommu->int_enabled)
  777. return 0;
  778. if (pci_find_capability(iommu->dev, PCI_CAP_ID_MSI))
  779. return iommu_setup_msi(iommu);
  780. return 1;
  781. }
  782. /****************************************************************************
  783. *
  784. * The next functions belong to the third pass of parsing the ACPI
  785. * table. In this last pass the memory mapping requirements are
  786. * gathered (like exclusion and unity mapping reanges).
  787. *
  788. ****************************************************************************/
  789. static void __init free_unity_maps(void)
  790. {
  791. struct unity_map_entry *entry, *next;
  792. list_for_each_entry_safe(entry, next, &amd_iommu_unity_map, list) {
  793. list_del(&entry->list);
  794. kfree(entry);
  795. }
  796. }
  797. /* called when we find an exclusion range definition in ACPI */
  798. static int __init init_exclusion_range(struct ivmd_header *m)
  799. {
  800. int i;
  801. switch (m->type) {
  802. case ACPI_IVMD_TYPE:
  803. set_device_exclusion_range(m->devid, m);
  804. break;
  805. case ACPI_IVMD_TYPE_ALL:
  806. for (i = 0; i <= amd_iommu_last_bdf; ++i)
  807. set_device_exclusion_range(i, m);
  808. break;
  809. case ACPI_IVMD_TYPE_RANGE:
  810. for (i = m->devid; i <= m->aux; ++i)
  811. set_device_exclusion_range(i, m);
  812. break;
  813. default:
  814. break;
  815. }
  816. return 0;
  817. }
  818. /* called for unity map ACPI definition */
  819. static int __init init_unity_map_range(struct ivmd_header *m)
  820. {
  821. struct unity_map_entry *e = 0;
  822. char *s;
  823. e = kzalloc(sizeof(*e), GFP_KERNEL);
  824. if (e == NULL)
  825. return -ENOMEM;
  826. switch (m->type) {
  827. default:
  828. kfree(e);
  829. return 0;
  830. case ACPI_IVMD_TYPE:
  831. s = "IVMD_TYPEi\t\t\t";
  832. e->devid_start = e->devid_end = m->devid;
  833. break;
  834. case ACPI_IVMD_TYPE_ALL:
  835. s = "IVMD_TYPE_ALL\t\t";
  836. e->devid_start = 0;
  837. e->devid_end = amd_iommu_last_bdf;
  838. break;
  839. case ACPI_IVMD_TYPE_RANGE:
  840. s = "IVMD_TYPE_RANGE\t\t";
  841. e->devid_start = m->devid;
  842. e->devid_end = m->aux;
  843. break;
  844. }
  845. e->address_start = PAGE_ALIGN(m->range_start);
  846. e->address_end = e->address_start + PAGE_ALIGN(m->range_length);
  847. e->prot = m->flags >> 1;
  848. DUMP_printk("%s devid_start: %02x:%02x.%x devid_end: %02x:%02x.%x"
  849. " range_start: %016llx range_end: %016llx flags: %x\n", s,
  850. PCI_BUS(e->devid_start), PCI_SLOT(e->devid_start),
  851. PCI_FUNC(e->devid_start), PCI_BUS(e->devid_end),
  852. PCI_SLOT(e->devid_end), PCI_FUNC(e->devid_end),
  853. e->address_start, e->address_end, m->flags);
  854. list_add_tail(&e->list, &amd_iommu_unity_map);
  855. return 0;
  856. }
  857. /* iterates over all memory definitions we find in the ACPI table */
  858. static int __init init_memory_definitions(struct acpi_table_header *table)
  859. {
  860. u8 *p = (u8 *)table, *end = (u8 *)table;
  861. struct ivmd_header *m;
  862. end += table->length;
  863. p += IVRS_HEADER_LENGTH;
  864. while (p < end) {
  865. m = (struct ivmd_header *)p;
  866. if (m->flags & IVMD_FLAG_EXCL_RANGE)
  867. init_exclusion_range(m);
  868. else if (m->flags & IVMD_FLAG_UNITY_MAP)
  869. init_unity_map_range(m);
  870. p += m->length;
  871. }
  872. return 0;
  873. }
  874. /*
  875. * Init the device table to not allow DMA access for devices and
  876. * suppress all page faults
  877. */
  878. static void init_device_table(void)
  879. {
  880. u16 devid;
  881. for (devid = 0; devid <= amd_iommu_last_bdf; ++devid) {
  882. set_dev_entry_bit(devid, DEV_ENTRY_VALID);
  883. set_dev_entry_bit(devid, DEV_ENTRY_TRANSLATION);
  884. }
  885. }
  886. /*
  887. * This function finally enables all IOMMUs found in the system after
  888. * they have been initialized
  889. */
  890. static void enable_iommus(void)
  891. {
  892. struct amd_iommu *iommu;
  893. for_each_iommu(iommu) {
  894. iommu_disable(iommu);
  895. iommu_set_device_table(iommu);
  896. iommu_enable_command_buffer(iommu);
  897. iommu_enable_event_buffer(iommu);
  898. iommu_set_exclusion_range(iommu);
  899. iommu_init_msi(iommu);
  900. iommu_enable(iommu);
  901. }
  902. }
  903. static void disable_iommus(void)
  904. {
  905. struct amd_iommu *iommu;
  906. for_each_iommu(iommu)
  907. iommu_disable(iommu);
  908. }
  909. /*
  910. * Suspend/Resume support
  911. * disable suspend until real resume implemented
  912. */
  913. static int amd_iommu_resume(struct sys_device *dev)
  914. {
  915. /* re-load the hardware */
  916. enable_iommus();
  917. /*
  918. * we have to flush after the IOMMUs are enabled because a
  919. * disabled IOMMU will never execute the commands we send
  920. */
  921. amd_iommu_flush_all_devices();
  922. amd_iommu_flush_all_domains();
  923. return 0;
  924. }
  925. static int amd_iommu_suspend(struct sys_device *dev, pm_message_t state)
  926. {
  927. /* disable IOMMUs to go out of the way for BIOS */
  928. disable_iommus();
  929. return 0;
  930. }
  931. static struct sysdev_class amd_iommu_sysdev_class = {
  932. .name = "amd_iommu",
  933. .suspend = amd_iommu_suspend,
  934. .resume = amd_iommu_resume,
  935. };
  936. static struct sys_device device_amd_iommu = {
  937. .id = 0,
  938. .cls = &amd_iommu_sysdev_class,
  939. };
  940. /*
  941. * This is the core init function for AMD IOMMU hardware in the system.
  942. * This function is called from the generic x86 DMA layer initialization
  943. * code.
  944. *
  945. * This function basically parses the ACPI table for AMD IOMMU (IVRS)
  946. * three times:
  947. *
  948. * 1 pass) Find the highest PCI device id the driver has to handle.
  949. * Upon this information the size of the data structures is
  950. * determined that needs to be allocated.
  951. *
  952. * 2 pass) Initialize the data structures just allocated with the
  953. * information in the ACPI table about available AMD IOMMUs
  954. * in the system. It also maps the PCI devices in the
  955. * system to specific IOMMUs
  956. *
  957. * 3 pass) After the basic data structures are allocated and
  958. * initialized we update them with information about memory
  959. * remapping requirements parsed out of the ACPI table in
  960. * this last pass.
  961. *
  962. * After that the hardware is initialized and ready to go. In the last
  963. * step we do some Linux specific things like registering the driver in
  964. * the dma_ops interface and initializing the suspend/resume support
  965. * functions. Finally it prints some information about AMD IOMMUs and
  966. * the driver state and enables the hardware.
  967. */
  968. int __init amd_iommu_init(void)
  969. {
  970. int i, ret = 0;
  971. if (no_iommu) {
  972. printk(KERN_INFO "AMD-Vi disabled by kernel command line\n");
  973. return 0;
  974. }
  975. if (!amd_iommu_detected)
  976. return -ENODEV;
  977. /*
  978. * First parse ACPI tables to find the largest Bus/Dev/Func
  979. * we need to handle. Upon this information the shared data
  980. * structures for the IOMMUs in the system will be allocated
  981. */
  982. if (acpi_table_parse("IVRS", find_last_devid_acpi) != 0)
  983. return -ENODEV;
  984. dev_table_size = tbl_size(DEV_TABLE_ENTRY_SIZE);
  985. alias_table_size = tbl_size(ALIAS_TABLE_ENTRY_SIZE);
  986. rlookup_table_size = tbl_size(RLOOKUP_TABLE_ENTRY_SIZE);
  987. ret = -ENOMEM;
  988. /* Device table - directly used by all IOMMUs */
  989. amd_iommu_dev_table = (void *)__get_free_pages(GFP_KERNEL | __GFP_ZERO,
  990. get_order(dev_table_size));
  991. if (amd_iommu_dev_table == NULL)
  992. goto out;
  993. /*
  994. * Alias table - map PCI Bus/Dev/Func to Bus/Dev/Func the
  995. * IOMMU see for that device
  996. */
  997. amd_iommu_alias_table = (void *)__get_free_pages(GFP_KERNEL,
  998. get_order(alias_table_size));
  999. if (amd_iommu_alias_table == NULL)
  1000. goto free;
  1001. /* IOMMU rlookup table - find the IOMMU for a specific device */
  1002. amd_iommu_rlookup_table = (void *)__get_free_pages(
  1003. GFP_KERNEL | __GFP_ZERO,
  1004. get_order(rlookup_table_size));
  1005. if (amd_iommu_rlookup_table == NULL)
  1006. goto free;
  1007. /*
  1008. * Protection Domain table - maps devices to protection domains
  1009. * This table has the same size as the rlookup_table
  1010. */
  1011. amd_iommu_pd_table = (void *)__get_free_pages(GFP_KERNEL | __GFP_ZERO,
  1012. get_order(rlookup_table_size));
  1013. if (amd_iommu_pd_table == NULL)
  1014. goto free;
  1015. amd_iommu_pd_alloc_bitmap = (void *)__get_free_pages(
  1016. GFP_KERNEL | __GFP_ZERO,
  1017. get_order(MAX_DOMAIN_ID/8));
  1018. if (amd_iommu_pd_alloc_bitmap == NULL)
  1019. goto free;
  1020. /* init the device table */
  1021. init_device_table();
  1022. /*
  1023. * let all alias entries point to itself
  1024. */
  1025. for (i = 0; i <= amd_iommu_last_bdf; ++i)
  1026. amd_iommu_alias_table[i] = i;
  1027. /*
  1028. * never allocate domain 0 because its used as the non-allocated and
  1029. * error value placeholder
  1030. */
  1031. amd_iommu_pd_alloc_bitmap[0] = 1;
  1032. /*
  1033. * now the data structures are allocated and basically initialized
  1034. * start the real acpi table scan
  1035. */
  1036. ret = -ENODEV;
  1037. if (acpi_table_parse("IVRS", init_iommu_all) != 0)
  1038. goto free;
  1039. if (acpi_table_parse("IVRS", init_memory_definitions) != 0)
  1040. goto free;
  1041. ret = sysdev_class_register(&amd_iommu_sysdev_class);
  1042. if (ret)
  1043. goto free;
  1044. ret = sysdev_register(&device_amd_iommu);
  1045. if (ret)
  1046. goto free;
  1047. ret = amd_iommu_init_dma_ops();
  1048. if (ret)
  1049. goto free;
  1050. enable_iommus();
  1051. printk(KERN_INFO "AMD-Vi: device isolation ");
  1052. if (amd_iommu_isolate)
  1053. printk("enabled\n");
  1054. else
  1055. printk("disabled\n");
  1056. if (amd_iommu_unmap_flush)
  1057. printk(KERN_INFO "AMD-Vi: IO/TLB flush on unmap enabled\n");
  1058. else
  1059. printk(KERN_INFO "AMD-Vi: Lazy IO/TLB flushing enabled\n");
  1060. out:
  1061. return ret;
  1062. free:
  1063. free_pages((unsigned long)amd_iommu_pd_alloc_bitmap,
  1064. get_order(MAX_DOMAIN_ID/8));
  1065. free_pages((unsigned long)amd_iommu_pd_table,
  1066. get_order(rlookup_table_size));
  1067. free_pages((unsigned long)amd_iommu_rlookup_table,
  1068. get_order(rlookup_table_size));
  1069. free_pages((unsigned long)amd_iommu_alias_table,
  1070. get_order(alias_table_size));
  1071. free_pages((unsigned long)amd_iommu_dev_table,
  1072. get_order(dev_table_size));
  1073. free_iommu_all();
  1074. free_unity_maps();
  1075. goto out;
  1076. }
  1077. void amd_iommu_shutdown(void)
  1078. {
  1079. disable_iommus();
  1080. }
  1081. /****************************************************************************
  1082. *
  1083. * Early detect code. This code runs at IOMMU detection time in the DMA
  1084. * layer. It just looks if there is an IVRS ACPI table to detect AMD
  1085. * IOMMUs
  1086. *
  1087. ****************************************************************************/
  1088. static int __init early_amd_iommu_detect(struct acpi_table_header *table)
  1089. {
  1090. return 0;
  1091. }
  1092. void __init amd_iommu_detect(void)
  1093. {
  1094. if (swiotlb || no_iommu || (iommu_detected && !gart_iommu_aperture))
  1095. return;
  1096. if (acpi_table_parse("IVRS", early_amd_iommu_detect) == 0) {
  1097. iommu_detected = 1;
  1098. amd_iommu_detected = 1;
  1099. #ifdef CONFIG_GART_IOMMU
  1100. gart_iommu_aperture_disabled = 1;
  1101. gart_iommu_aperture = 0;
  1102. #endif
  1103. }
  1104. }
  1105. /****************************************************************************
  1106. *
  1107. * Parsing functions for the AMD IOMMU specific kernel command line
  1108. * options.
  1109. *
  1110. ****************************************************************************/
  1111. static int __init parse_amd_iommu_dump(char *str)
  1112. {
  1113. amd_iommu_dump = true;
  1114. return 1;
  1115. }
  1116. static int __init parse_amd_iommu_options(char *str)
  1117. {
  1118. for (; *str; ++str) {
  1119. if (strncmp(str, "isolate", 7) == 0)
  1120. amd_iommu_isolate = true;
  1121. if (strncmp(str, "share", 5) == 0)
  1122. amd_iommu_isolate = false;
  1123. if (strncmp(str, "fullflush", 9) == 0)
  1124. amd_iommu_unmap_flush = true;
  1125. }
  1126. return 1;
  1127. }
  1128. __setup("amd_iommu_dump", parse_amd_iommu_dump);
  1129. __setup("amd_iommu=", parse_amd_iommu_options);