ipg.h 26 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818
  1. /*
  2. * Include file for Gigabit Ethernet device driver for Network
  3. * Interface Cards (NICs) utilizing the Tamarack Microelectronics
  4. * Inc. IPG Gigabit or Triple Speed Ethernet Media Access
  5. * Controller.
  6. */
  7. #ifndef __LINUX_IPG_H
  8. #define __LINUX_IPG_H
  9. #include <linux/version.h>
  10. #include <linux/module.h>
  11. #include <linux/kernel.h>
  12. #include <linux/pci.h>
  13. #include <linux/ioport.h>
  14. #include <linux/errno.h>
  15. #include <asm/io.h>
  16. #include <linux/delay.h>
  17. #include <linux/types.h>
  18. #include <linux/netdevice.h>
  19. #include <linux/etherdevice.h>
  20. #include <linux/init.h>
  21. #include <linux/skbuff.h>
  22. #include <linux/version.h>
  23. #include <asm/bitops.h>
  24. /*#include <asm/spinlock.h>*/
  25. #define DrvVer "2.09d"
  26. /*
  27. * Constants
  28. */
  29. /* GMII based PHY IDs */
  30. #define NS 0x2000
  31. #define MARVELL 0x0141
  32. #define ICPLUS_PHY 0x243
  33. /* NIC Physical Layer Device MII register fields. */
  34. #define MII_PHY_SELECTOR_IEEE8023 0x0001
  35. #define MII_PHY_TECHABILITYFIELD 0x1FE0
  36. /* GMII_PHY_1000 need to set to prefer master */
  37. #define GMII_PHY_1000BASETCONTROL_PreferMaster 0x0400
  38. /* NIC Physical Layer Device GMII constants. */
  39. #define GMII_PREAMBLE 0xFFFFFFFF
  40. #define GMII_ST 0x1
  41. #define GMII_READ 0x2
  42. #define GMII_WRITE 0x1
  43. #define GMII_TA_READ_MASK 0x1
  44. #define GMII_TA_WRITE 0x2
  45. /* I/O register offsets. */
  46. enum ipg_regs {
  47. DMA_CTRL = 0x00,
  48. RX_DMA_STATUS = 0x08, // Unused + reserved
  49. TFD_LIST_PTR_0 = 0x10,
  50. TFD_LIST_PTR_1 = 0x14,
  51. TX_DMA_BURST_THRESH = 0x18,
  52. TX_DMA_URGENT_THRESH = 0x19,
  53. TX_DMA_POLL_PERIOD = 0x1a,
  54. RFD_LIST_PTR_0 = 0x1c,
  55. RFD_LIST_PTR_1 = 0x20,
  56. RX_DMA_BURST_THRESH = 0x24,
  57. RX_DMA_URGENT_THRESH = 0x25,
  58. RX_DMA_POLL_PERIOD = 0x26,
  59. DEBUG_CTRL = 0x2c,
  60. ASIC_CTRL = 0x30,
  61. FIFO_CTRL = 0x38, // Unused
  62. FLOW_OFF_THRESH = 0x3c,
  63. FLOW_ON_THRESH = 0x3e,
  64. EEPROM_DATA = 0x48,
  65. EEPROM_CTRL = 0x4a,
  66. EXPROM_ADDR = 0x4c, // Unused
  67. EXPROM_DATA = 0x50, // Unused
  68. WAKE_EVENT = 0x51, // Unused
  69. COUNTDOWN = 0x54, // Unused
  70. INT_STATUS_ACK = 0x5a,
  71. INT_ENABLE = 0x5c,
  72. INT_STATUS = 0x5e, // Unused
  73. TX_STATUS = 0x60,
  74. MAC_CTRL = 0x6c,
  75. VLAN_TAG = 0x70, // Unused
  76. PHY_SET = 0x75, // JES20040127EEPROM
  77. PHY_CTRL = 0x76,
  78. STATION_ADDRESS_0 = 0x78,
  79. STATION_ADDRESS_1 = 0x7a,
  80. STATION_ADDRESS_2 = 0x7c,
  81. MAX_FRAME_SIZE = 0x86,
  82. RECEIVE_MODE = 0x88,
  83. HASHTABLE_0 = 0x8c,
  84. HASHTABLE_1 = 0x90,
  85. RMON_STATISTICS_MASK = 0x98,
  86. STATISTICS_MASK = 0x9c,
  87. RX_JUMBO_FRAMES = 0xbc, // Unused
  88. TCP_CHECKSUM_ERRORS = 0xc0, // Unused
  89. IP_CHECKSUM_ERRORS = 0xc2, // Unused
  90. UDP_CHECKSUM_ERRORS = 0xc4, // Unused
  91. TX_JUMBO_FRAMES = 0xf4 // Unused
  92. };
  93. /* Ethernet MIB statistic register offsets. */
  94. #define IPG_OCTETRCVOK 0xA8
  95. #define IPG_MCSTOCTETRCVDOK 0xAC
  96. #define IPG_BCSTOCTETRCVOK 0xB0
  97. #define IPG_FRAMESRCVDOK 0xB4
  98. #define IPG_MCSTFRAMESRCVDOK 0xB8
  99. #define IPG_BCSTFRAMESRCVDOK 0xBE
  100. #define IPG_MACCONTROLFRAMESRCVD 0xC6
  101. #define IPG_FRAMETOOLONGERRRORS 0xC8
  102. #define IPG_INRANGELENGTHERRORS 0xCA
  103. #define IPG_FRAMECHECKSEQERRORS 0xCC
  104. #define IPG_FRAMESLOSTRXERRORS 0xCE
  105. #define IPG_OCTETXMTOK 0xD0
  106. #define IPG_MCSTOCTETXMTOK 0xD4
  107. #define IPG_BCSTOCTETXMTOK 0xD8
  108. #define IPG_FRAMESXMTDOK 0xDC
  109. #define IPG_MCSTFRAMESXMTDOK 0xE0
  110. #define IPG_FRAMESWDEFERREDXMT 0xE4
  111. #define IPG_LATECOLLISIONS 0xE8
  112. #define IPG_MULTICOLFRAMES 0xEC
  113. #define IPG_SINGLECOLFRAMES 0xF0
  114. #define IPG_BCSTFRAMESXMTDOK 0xF6
  115. #define IPG_CARRIERSENSEERRORS 0xF8
  116. #define IPG_MACCONTROLFRAMESXMTDOK 0xFA
  117. #define IPG_FRAMESABORTXSCOLLS 0xFC
  118. #define IPG_FRAMESWEXDEFERRAL 0xFE
  119. /* RMON statistic register offsets. */
  120. #define IPG_ETHERSTATSCOLLISIONS 0x100
  121. #define IPG_ETHERSTATSOCTETSTRANSMIT 0x104
  122. #define IPG_ETHERSTATSPKTSTRANSMIT 0x108
  123. #define IPG_ETHERSTATSPKTS64OCTESTSTRANSMIT 0x10C
  124. #define IPG_ETHERSTATSPKTS65TO127OCTESTSTRANSMIT 0x110
  125. #define IPG_ETHERSTATSPKTS128TO255OCTESTSTRANSMIT 0x114
  126. #define IPG_ETHERSTATSPKTS256TO511OCTESTSTRANSMIT 0x118
  127. #define IPG_ETHERSTATSPKTS512TO1023OCTESTSTRANSMIT 0x11C
  128. #define IPG_ETHERSTATSPKTS1024TO1518OCTESTSTRANSMIT 0x120
  129. #define IPG_ETHERSTATSCRCALIGNERRORS 0x124
  130. #define IPG_ETHERSTATSUNDERSIZEPKTS 0x128
  131. #define IPG_ETHERSTATSFRAGMENTS 0x12C
  132. #define IPG_ETHERSTATSJABBERS 0x130
  133. #define IPG_ETHERSTATSOCTETS 0x134
  134. #define IPG_ETHERSTATSPKTS 0x138
  135. #define IPG_ETHERSTATSPKTS64OCTESTS 0x13C
  136. #define IPG_ETHERSTATSPKTS65TO127OCTESTS 0x140
  137. #define IPG_ETHERSTATSPKTS128TO255OCTESTS 0x144
  138. #define IPG_ETHERSTATSPKTS256TO511OCTESTS 0x148
  139. #define IPG_ETHERSTATSPKTS512TO1023OCTESTS 0x14C
  140. #define IPG_ETHERSTATSPKTS1024TO1518OCTESTS 0x150
  141. /* RMON statistic register equivalents. */
  142. #define IPG_ETHERSTATSMULTICASTPKTSTRANSMIT 0xE0
  143. #define IPG_ETHERSTATSBROADCASTPKTSTRANSMIT 0xF6
  144. #define IPG_ETHERSTATSMULTICASTPKTS 0xB8
  145. #define IPG_ETHERSTATSBROADCASTPKTS 0xBE
  146. #define IPG_ETHERSTATSOVERSIZEPKTS 0xC8
  147. #define IPG_ETHERSTATSDROPEVENTS 0xCE
  148. /* Serial EEPROM offsets */
  149. #define IPG_EEPROM_CONFIGPARAM 0x00
  150. #define IPG_EEPROM_ASICCTRL 0x01
  151. #define IPG_EEPROM_SUBSYSTEMVENDORID 0x02
  152. #define IPG_EEPROM_SUBSYSTEMID 0x03
  153. #define IPG_EEPROM_STATIONADDRESS0 0x10
  154. #define IPG_EEPROM_STATIONADDRESS1 0x11
  155. #define IPG_EEPROM_STATIONADDRESS2 0x12
  156. /* Register & data structure bit masks */
  157. /* PCI register masks. */
  158. /* IOBaseAddress */
  159. #define IPG_PIB_RSVD_MASK 0xFFFFFE01
  160. #define IPG_PIB_IOBASEADDRESS 0xFFFFFF00
  161. #define IPG_PIB_IOBASEADDRIND 0x00000001
  162. /* MemBaseAddress */
  163. #define IPG_PMB_RSVD_MASK 0xFFFFFE07
  164. #define IPG_PMB_MEMBASEADDRIND 0x00000001
  165. #define IPG_PMB_MEMMAPTYPE 0x00000006
  166. #define IPG_PMB_MEMMAPTYPE0 0x00000002
  167. #define IPG_PMB_MEMMAPTYPE1 0x00000004
  168. #define IPG_PMB_MEMBASEADDRESS 0xFFFFFE00
  169. /* ConfigStatus */
  170. #define IPG_CS_RSVD_MASK 0xFFB0
  171. #define IPG_CS_CAPABILITIES 0x0010
  172. #define IPG_CS_66MHZCAPABLE 0x0020
  173. #define IPG_CS_FASTBACK2BACK 0x0080
  174. #define IPG_CS_DATAPARITYREPORTED 0x0100
  175. #define IPG_CS_DEVSELTIMING 0x0600
  176. #define IPG_CS_SIGNALEDTARGETABORT 0x0800
  177. #define IPG_CS_RECEIVEDTARGETABORT 0x1000
  178. #define IPG_CS_RECEIVEDMASTERABORT 0x2000
  179. #define IPG_CS_SIGNALEDSYSTEMERROR 0x4000
  180. #define IPG_CS_DETECTEDPARITYERROR 0x8000
  181. /* TFD data structure masks. */
  182. /* TFDList, TFC */
  183. #define IPG_TFC_RSVD_MASK 0x0000FFFF9FFFFFFF
  184. #define IPG_TFC_FRAMEID 0x000000000000FFFF
  185. #define IPG_TFC_WORDALIGN 0x0000000000030000
  186. #define IPG_TFC_WORDALIGNTODWORD 0x0000000000000000
  187. #define IPG_TFC_WORDALIGNTOWORD 0x0000000000020000
  188. #define IPG_TFC_WORDALIGNDISABLED 0x0000000000030000
  189. #define IPG_TFC_TCPCHECKSUMENABLE 0x0000000000040000
  190. #define IPG_TFC_UDPCHECKSUMENABLE 0x0000000000080000
  191. #define IPG_TFC_IPCHECKSUMENABLE 0x0000000000100000
  192. #define IPG_TFC_FCSAPPENDDISABLE 0x0000000000200000
  193. #define IPG_TFC_TXINDICATE 0x0000000000400000
  194. #define IPG_TFC_TXDMAINDICATE 0x0000000000800000
  195. #define IPG_TFC_FRAGCOUNT 0x000000000F000000
  196. #define IPG_TFC_VLANTAGINSERT 0x0000000010000000
  197. #define IPG_TFC_TFDDONE 0x0000000080000000
  198. #define IPG_TFC_VID 0x00000FFF00000000
  199. #define IPG_TFC_CFI 0x0000100000000000
  200. #define IPG_TFC_USERPRIORITY 0x0000E00000000000
  201. /* TFDList, FragInfo */
  202. #define IPG_TFI_RSVD_MASK 0xFFFF00FFFFFFFFFF
  203. #define IPG_TFI_FRAGADDR 0x000000FFFFFFFFFF
  204. #define IPG_TFI_FRAGLEN 0xFFFF000000000000LL
  205. /* RFD data structure masks. */
  206. /* RFDList, RFS */
  207. #define IPG_RFS_RSVD_MASK 0x0000FFFFFFFFFFFF
  208. #define IPG_RFS_RXFRAMELEN 0x000000000000FFFF
  209. #define IPG_RFS_RXFIFOOVERRUN 0x0000000000010000
  210. #define IPG_RFS_RXRUNTFRAME 0x0000000000020000
  211. #define IPG_RFS_RXALIGNMENTERROR 0x0000000000040000
  212. #define IPG_RFS_RXFCSERROR 0x0000000000080000
  213. #define IPG_RFS_RXOVERSIZEDFRAME 0x0000000000100000
  214. #define IPG_RFS_RXLENGTHERROR 0x0000000000200000
  215. #define IPG_RFS_VLANDETECTED 0x0000000000400000
  216. #define IPG_RFS_TCPDETECTED 0x0000000000800000
  217. #define IPG_RFS_TCPERROR 0x0000000001000000
  218. #define IPG_RFS_UDPDETECTED 0x0000000002000000
  219. #define IPG_RFS_UDPERROR 0x0000000004000000
  220. #define IPG_RFS_IPDETECTED 0x0000000008000000
  221. #define IPG_RFS_IPERROR 0x0000000010000000
  222. #define IPG_RFS_FRAMESTART 0x0000000020000000
  223. #define IPG_RFS_FRAMEEND 0x0000000040000000
  224. #define IPG_RFS_RFDDONE 0x0000000080000000
  225. #define IPG_RFS_TCI 0x0000FFFF00000000
  226. /* RFDList, FragInfo */
  227. #define IPG_RFI_RSVD_MASK 0xFFFF00FFFFFFFFFF
  228. #define IPG_RFI_FRAGADDR 0x000000FFFFFFFFFF
  229. #define IPG_RFI_FRAGLEN 0xFFFF000000000000LL
  230. /* I/O Register masks. */
  231. /* RMON Statistics Mask */
  232. #define IPG_RZ_ALL 0x0FFFFFFF
  233. /* Statistics Mask */
  234. #define IPG_SM_ALL 0x0FFFFFFF
  235. #define IPG_SM_OCTETRCVOK_FRAMESRCVDOK 0x00000001
  236. #define IPG_SM_MCSTOCTETRCVDOK_MCSTFRAMESRCVDOK 0x00000002
  237. #define IPG_SM_BCSTOCTETRCVDOK_BCSTFRAMESRCVDOK 0x00000004
  238. #define IPG_SM_RXJUMBOFRAMES 0x00000008
  239. #define IPG_SM_TCPCHECKSUMERRORS 0x00000010
  240. #define IPG_SM_IPCHECKSUMERRORS 0x00000020
  241. #define IPG_SM_UDPCHECKSUMERRORS 0x00000040
  242. #define IPG_SM_MACCONTROLFRAMESRCVD 0x00000080
  243. #define IPG_SM_FRAMESTOOLONGERRORS 0x00000100
  244. #define IPG_SM_INRANGELENGTHERRORS 0x00000200
  245. #define IPG_SM_FRAMECHECKSEQERRORS 0x00000400
  246. #define IPG_SM_FRAMESLOSTRXERRORS 0x00000800
  247. #define IPG_SM_OCTETXMTOK_FRAMESXMTOK 0x00001000
  248. #define IPG_SM_MCSTOCTETXMTOK_MCSTFRAMESXMTDOK 0x00002000
  249. #define IPG_SM_BCSTOCTETXMTOK_BCSTFRAMESXMTDOK 0x00004000
  250. #define IPG_SM_FRAMESWDEFERREDXMT 0x00008000
  251. #define IPG_SM_LATECOLLISIONS 0x00010000
  252. #define IPG_SM_MULTICOLFRAMES 0x00020000
  253. #define IPG_SM_SINGLECOLFRAMES 0x00040000
  254. #define IPG_SM_TXJUMBOFRAMES 0x00080000
  255. #define IPG_SM_CARRIERSENSEERRORS 0x00100000
  256. #define IPG_SM_MACCONTROLFRAMESXMTD 0x00200000
  257. #define IPG_SM_FRAMESABORTXSCOLLS 0x00400000
  258. #define IPG_SM_FRAMESWEXDEFERAL 0x00800000
  259. /* Countdown */
  260. #define IPG_CD_RSVD_MASK 0x0700FFFF
  261. #define IPG_CD_COUNT 0x0000FFFF
  262. #define IPG_CD_COUNTDOWNSPEED 0x01000000
  263. #define IPG_CD_COUNTDOWNMODE 0x02000000
  264. #define IPG_CD_COUNTINTENABLED 0x04000000
  265. /* TxDMABurstThresh */
  266. #define IPG_TB_RSVD_MASK 0xFF
  267. /* TxDMAUrgentThresh */
  268. #define IPG_TU_RSVD_MASK 0xFF
  269. /* TxDMAPollPeriod */
  270. #define IPG_TP_RSVD_MASK 0xFF
  271. /* RxDMAUrgentThresh */
  272. #define IPG_RU_RSVD_MASK 0xFF
  273. /* RxDMAPollPeriod */
  274. #define IPG_RP_RSVD_MASK 0xFF
  275. /* ReceiveMode */
  276. #define IPG_RM_RSVD_MASK 0x3F
  277. #define IPG_RM_RECEIVEUNICAST 0x01
  278. #define IPG_RM_RECEIVEMULTICAST 0x02
  279. #define IPG_RM_RECEIVEBROADCAST 0x04
  280. #define IPG_RM_RECEIVEALLFRAMES 0x08
  281. #define IPG_RM_RECEIVEMULTICASTHASH 0x10
  282. #define IPG_RM_RECEIVEIPMULTICAST 0x20
  283. /* PhySet JES20040127EEPROM*/
  284. #define IPG_PS_MEM_LENB9B 0x01
  285. #define IPG_PS_MEM_LEN9 0x02
  286. #define IPG_PS_NON_COMPDET 0x04
  287. /* PhyCtrl */
  288. #define IPG_PC_RSVD_MASK 0xFF
  289. #define IPG_PC_MGMTCLK_LO 0x00
  290. #define IPG_PC_MGMTCLK_HI 0x01
  291. #define IPG_PC_MGMTCLK 0x01
  292. #define IPG_PC_MGMTDATA 0x02
  293. #define IPG_PC_MGMTDIR 0x04
  294. #define IPG_PC_DUPLEX_POLARITY 0x08
  295. #define IPG_PC_DUPLEX_STATUS 0x10
  296. #define IPG_PC_LINK_POLARITY 0x20
  297. #define IPG_PC_LINK_SPEED 0xC0
  298. #define IPG_PC_LINK_SPEED_10MBPS 0x40
  299. #define IPG_PC_LINK_SPEED_100MBPS 0x80
  300. #define IPG_PC_LINK_SPEED_1000MBPS 0xC0
  301. /* DMACtrl */
  302. #define IPG_DC_RSVD_MASK 0xC07D9818
  303. #define IPG_DC_RX_DMA_COMPLETE 0x00000008
  304. #define IPG_DC_RX_DMA_POLL_NOW 0x00000010
  305. #define IPG_DC_TX_DMA_COMPLETE 0x00000800
  306. #define IPG_DC_TX_DMA_POLL_NOW 0x00001000
  307. #define IPG_DC_TX_DMA_IN_PROG 0x00008000
  308. #define IPG_DC_RX_EARLY_DISABLE 0x00010000
  309. #define IPG_DC_MWI_DISABLE 0x00040000
  310. #define IPG_DC_TX_WRITE_BACK_DISABLE 0x00080000
  311. #define IPG_DC_TX_BURST_LIMIT 0x00700000
  312. #define IPG_DC_TARGET_ABORT 0x40000000
  313. #define IPG_DC_MASTER_ABORT 0x80000000
  314. /* ASICCtrl */
  315. #define IPG_AC_RSVD_MASK 0x07FFEFF2
  316. #define IPG_AC_EXP_ROM_SIZE 0x00000002
  317. #define IPG_AC_PHY_SPEED10 0x00000010
  318. #define IPG_AC_PHY_SPEED100 0x00000020
  319. #define IPG_AC_PHY_SPEED1000 0x00000040
  320. #define IPG_AC_PHY_MEDIA 0x00000080
  321. #define IPG_AC_FORCED_CFG 0x00000700
  322. #define IPG_AC_D3RESETDISABLE 0x00000800
  323. #define IPG_AC_SPEED_UP_MODE 0x00002000
  324. #define IPG_AC_LED_MODE 0x00004000
  325. #define IPG_AC_RST_OUT_POLARITY 0x00008000
  326. #define IPG_AC_GLOBAL_RESET 0x00010000
  327. #define IPG_AC_RX_RESET 0x00020000
  328. #define IPG_AC_TX_RESET 0x00040000
  329. #define IPG_AC_DMA 0x00080000
  330. #define IPG_AC_FIFO 0x00100000
  331. #define IPG_AC_NETWORK 0x00200000
  332. #define IPG_AC_HOST 0x00400000
  333. #define IPG_AC_AUTO_INIT 0x00800000
  334. #define IPG_AC_RST_OUT 0x01000000
  335. #define IPG_AC_INT_REQUEST 0x02000000
  336. #define IPG_AC_RESET_BUSY 0x04000000
  337. #define IPG_AC_LED_SPEED 0x08000000 //JES20040127EEPROM
  338. #define IPG_AC_LED_MODE_BIT_1 0x20000000 //JES20040127EEPROM
  339. /* EepromCtrl */
  340. #define IPG_EC_RSVD_MASK 0x83FF
  341. #define IPG_EC_EEPROM_ADDR 0x00FF
  342. #define IPG_EC_EEPROM_OPCODE 0x0300
  343. #define IPG_EC_EEPROM_SUBCOMMAD 0x0000
  344. #define IPG_EC_EEPROM_WRITEOPCODE 0x0100
  345. #define IPG_EC_EEPROM_READOPCODE 0x0200
  346. #define IPG_EC_EEPROM_ERASEOPCODE 0x0300
  347. #define IPG_EC_EEPROM_BUSY 0x8000
  348. /* FIFOCtrl */
  349. #define IPG_FC_RSVD_MASK 0xC001
  350. #define IPG_FC_RAM_TEST_MODE 0x0001
  351. #define IPG_FC_TRANSMITTING 0x4000
  352. #define IPG_FC_RECEIVING 0x8000
  353. /* TxStatus */
  354. #define IPG_TS_RSVD_MASK 0xFFFF00DD
  355. #define IPG_TS_TX_ERROR 0x00000001
  356. #define IPG_TS_LATE_COLLISION 0x00000004
  357. #define IPG_TS_TX_MAX_COLL 0x00000008
  358. #define IPG_TS_TX_UNDERRUN 0x00000010
  359. #define IPG_TS_TX_IND_REQD 0x00000040
  360. #define IPG_TS_TX_COMPLETE 0x00000080
  361. #define IPG_TS_TX_FRAMEID 0xFFFF0000
  362. /* WakeEvent */
  363. #define IPG_WE_WAKE_PKT_ENABLE 0x01
  364. #define IPG_WE_MAGIC_PKT_ENABLE 0x02
  365. #define IPG_WE_LINK_EVT_ENABLE 0x04
  366. #define IPG_WE_WAKE_POLARITY 0x08
  367. #define IPG_WE_WAKE_PKT_EVT 0x10
  368. #define IPG_WE_MAGIC_PKT_EVT 0x20
  369. #define IPG_WE_LINK_EVT 0x40
  370. #define IPG_WE_WOL_ENABLE 0x80
  371. /* IntEnable */
  372. #define IPG_IE_RSVD_MASK 0x1FFE
  373. #define IPG_IE_HOST_ERROR 0x0002
  374. #define IPG_IE_TX_COMPLETE 0x0004
  375. #define IPG_IE_MAC_CTRL_FRAME 0x0008
  376. #define IPG_IE_RX_COMPLETE 0x0010
  377. #define IPG_IE_RX_EARLY 0x0020
  378. #define IPG_IE_INT_REQUESTED 0x0040
  379. #define IPG_IE_UPDATE_STATS 0x0080
  380. #define IPG_IE_LINK_EVENT 0x0100
  381. #define IPG_IE_TX_DMA_COMPLETE 0x0200
  382. #define IPG_IE_RX_DMA_COMPLETE 0x0400
  383. #define IPG_IE_RFD_LIST_END 0x0800
  384. #define IPG_IE_RX_DMA_PRIORITY 0x1000
  385. /* IntStatus */
  386. #define IPG_IS_RSVD_MASK 0x1FFF
  387. #define IPG_IS_INTERRUPT_STATUS 0x0001
  388. #define IPG_IS_HOST_ERROR 0x0002
  389. #define IPG_IS_TX_COMPLETE 0x0004
  390. #define IPG_IS_MAC_CTRL_FRAME 0x0008
  391. #define IPG_IS_RX_COMPLETE 0x0010
  392. #define IPG_IS_RX_EARLY 0x0020
  393. #define IPG_IS_INT_REQUESTED 0x0040
  394. #define IPG_IS_UPDATE_STATS 0x0080
  395. #define IPG_IS_LINK_EVENT 0x0100
  396. #define IPG_IS_TX_DMA_COMPLETE 0x0200
  397. #define IPG_IS_RX_DMA_COMPLETE 0x0400
  398. #define IPG_IS_RFD_LIST_END 0x0800
  399. #define IPG_IS_RX_DMA_PRIORITY 0x1000
  400. /* MACCtrl */
  401. #define IPG_MC_RSVD_MASK 0x7FE33FA3
  402. #define IPG_MC_IFS_SELECT 0x00000003
  403. #define IPG_MC_IFS_4352BIT 0x00000003
  404. #define IPG_MC_IFS_1792BIT 0x00000002
  405. #define IPG_MC_IFS_1024BIT 0x00000001
  406. #define IPG_MC_IFS_96BIT 0x00000000
  407. #define IPG_MC_DUPLEX_SELECT 0x00000020
  408. #define IPG_MC_DUPLEX_SELECT_FD 0x00000020
  409. #define IPG_MC_DUPLEX_SELECT_HD 0x00000000
  410. #define IPG_MC_TX_FLOW_CONTROL_ENABLE 0x00000080
  411. #define IPG_MC_RX_FLOW_CONTROL_ENABLE 0x00000100
  412. #define IPG_MC_RCV_FCS 0x00000200
  413. #define IPG_MC_FIFO_LOOPBACK 0x00000400
  414. #define IPG_MC_MAC_LOOPBACK 0x00000800
  415. #define IPG_MC_AUTO_VLAN_TAGGING 0x00001000
  416. #define IPG_MC_AUTO_VLAN_UNTAGGING 0x00002000
  417. #define IPG_MC_COLLISION_DETECT 0x00010000
  418. #define IPG_MC_CARRIER_SENSE 0x00020000
  419. #define IPG_MC_STATISTICS_ENABLE 0x00200000
  420. #define IPG_MC_STATISTICS_DISABLE 0x00400000
  421. #define IPG_MC_STATISTICS_ENABLED 0x00800000
  422. #define IPG_MC_TX_ENABLE 0x01000000
  423. #define IPG_MC_TX_DISABLE 0x02000000
  424. #define IPG_MC_TX_ENABLED 0x04000000
  425. #define IPG_MC_RX_ENABLE 0x08000000
  426. #define IPG_MC_RX_DISABLE 0x10000000
  427. #define IPG_MC_RX_ENABLED 0x20000000
  428. #define IPG_MC_PAUSED 0x40000000
  429. /*
  430. * Tune
  431. */
  432. /* Assign IPG_APPEND_FCS_ON_TX > 0 for auto FCS append on TX. */
  433. #define IPG_APPEND_FCS_ON_TX 1
  434. /* Assign IPG_APPEND_FCS_ON_TX > 0 for auto FCS strip on RX. */
  435. #define IPG_STRIP_FCS_ON_RX 1
  436. /* Assign IPG_DROP_ON_RX_ETH_ERRORS > 0 to drop RX frames with
  437. * Ethernet errors.
  438. */
  439. #define IPG_DROP_ON_RX_ETH_ERRORS 1
  440. /* Assign IPG_INSERT_MANUAL_VLAN_TAG > 0 to insert VLAN tags manually
  441. * (via TFC).
  442. */
  443. #define IPG_INSERT_MANUAL_VLAN_TAG 0
  444. /* Assign IPG_ADD_IPCHECKSUM_ON_TX > 0 for auto IP checksum on TX. */
  445. #define IPG_ADD_IPCHECKSUM_ON_TX 0
  446. /* Assign IPG_ADD_TCPCHECKSUM_ON_TX > 0 for auto TCP checksum on TX.
  447. * DO NOT USE FOR SILICON REVISIONS B3 AND EARLIER.
  448. */
  449. #define IPG_ADD_TCPCHECKSUM_ON_TX 0
  450. /* Assign IPG_ADD_UDPCHECKSUM_ON_TX > 0 for auto UDP checksum on TX.
  451. * DO NOT USE FOR SILICON REVISIONS B3 AND EARLIER.
  452. */
  453. #define IPG_ADD_UDPCHECKSUM_ON_TX 0
  454. /* If inserting VLAN tags manually, assign the IPG_MANUAL_VLAN_xx
  455. * constants as desired.
  456. */
  457. #define IPG_MANUAL_VLAN_VID 0xABC
  458. #define IPG_MANUAL_VLAN_CFI 0x1
  459. #define IPG_MANUAL_VLAN_USERPRIORITY 0x5
  460. #define IPG_IO_REG_RANGE 0xFF
  461. #define IPG_MEM_REG_RANGE 0x154
  462. #define IPG_DRIVER_NAME "Sundance Technology IPG Triple-Speed Ethernet"
  463. #define IPG_NIC_PHY_ADDRESS 0x01
  464. #define IPG_DMALIST_ALIGN_PAD 0x07
  465. #define IPG_MULTICAST_HASHTABLE_SIZE 0x40
  466. /* Number of miliseconds to wait after issuing a software reset.
  467. * 0x05 <= IPG_AC_RESETWAIT to account for proper 10Mbps operation.
  468. */
  469. #define IPG_AC_RESETWAIT 0x05
  470. /* Number of IPG_AC_RESETWAIT timeperiods before declaring timeout. */
  471. #define IPG_AC_RESET_TIMEOUT 0x0A
  472. /* Minimum number of nanoseconds used to toggle MDC clock during
  473. * MII/GMII register access.
  474. */
  475. #define IPG_PC_PHYCTRLWAIT_NS 200
  476. #define IPG_TFDLIST_LENGTH 0x100
  477. /* Number of frames between TxDMAComplete interrupt.
  478. * 0 < IPG_FRAMESBETWEENTXDMACOMPLETES <= IPG_TFDLIST_LENGTH
  479. */
  480. #define IPG_FRAMESBETWEENTXDMACOMPLETES 0x1
  481. #ifdef JUMBO_FRAME
  482. # ifdef JUMBO_FRAME_SIZE_2K
  483. # define JUMBO_FRAME_SIZE 2048
  484. # define __IPG_RXFRAG_SIZE 2048
  485. # else
  486. # ifdef JUMBO_FRAME_SIZE_3K
  487. # define JUMBO_FRAME_SIZE 3072
  488. # define __IPG_RXFRAG_SIZE 3072
  489. # else
  490. # ifdef JUMBO_FRAME_SIZE_4K
  491. # define JUMBO_FRAME_SIZE 4096
  492. # define __IPG_RXFRAG_SIZE 4088
  493. # else
  494. # ifdef JUMBO_FRAME_SIZE_5K
  495. # define JUMBO_FRAME_SIZE 5120
  496. # define __IPG_RXFRAG_SIZE 4088
  497. # else
  498. # ifdef JUMBO_FRAME_SIZE_6K
  499. # define JUMBO_FRAME_SIZE 6144
  500. # define __IPG_RXFRAG_SIZE 4088
  501. # else
  502. # ifdef JUMBO_FRAME_SIZE_7K
  503. # define JUMBO_FRAME_SIZE 7168
  504. # define __IPG_RXFRAG_SIZE 4088
  505. # else
  506. # ifdef JUMBO_FRAME_SIZE_8K
  507. # define JUMBO_FRAME_SIZE 8192
  508. # define __IPG_RXFRAG_SIZE 4088
  509. # else
  510. # ifdef JUMBO_FRAME_SIZE_9K
  511. # define JUMBO_FRAME_SIZE 9216
  512. # define __IPG_RXFRAG_SIZE 4088
  513. # else
  514. # ifdef JUMBO_FRAME_SIZE_10K
  515. # define JUMBO_FRAME_SIZE 10240
  516. # define __IPG_RXFRAG_SIZE 4088
  517. # else
  518. # define JUMBO_FRAME_SIZE 4096
  519. # endif
  520. # endif
  521. # endif
  522. # endif
  523. # endif
  524. # endif
  525. # endif
  526. # endif
  527. # endif
  528. #endif
  529. /* Size of allocated received buffers. Nominally 0x0600.
  530. * Define larger if expecting jumbo frames.
  531. */
  532. #ifdef JUMBO_FRAME
  533. //IPG_TXFRAG_SIZE must <= 0x2b00, or TX will crash
  534. #define IPG_TXFRAG_SIZE JUMBO_FRAME_SIZE
  535. #endif
  536. /* Size of allocated received buffers. Nominally 0x0600.
  537. * Define larger if expecting jumbo frames.
  538. */
  539. #ifdef JUMBO_FRAME
  540. //4088=4096-8
  541. #define IPG_RXFRAG_SIZE __IPG_RXFRAG_SIZE
  542. #define IPG_RXSUPPORT_SIZE IPG_MAX_RXFRAME_SIZE
  543. #else
  544. #define IPG_RXFRAG_SIZE 0x0600
  545. #define IPG_RXSUPPORT_SIZE IPG_RXFRAG_SIZE
  546. #endif
  547. /* IPG_MAX_RXFRAME_SIZE <= IPG_RXFRAG_SIZE */
  548. #ifdef JUMBO_FRAME
  549. #define IPG_MAX_RXFRAME_SIZE JUMBO_FRAME_SIZE
  550. #else
  551. #define IPG_MAX_RXFRAME_SIZE 0x0600
  552. #endif
  553. #define IPG_RFDLIST_LENGTH 0x100
  554. /* Maximum number of RFDs to process per interrupt.
  555. * 1 < IPG_MAXRFDPROCESS_COUNT < IPG_RFDLIST_LENGTH
  556. */
  557. #define IPG_MAXRFDPROCESS_COUNT 0x80
  558. /* Minimum margin between last freed RFD, and current RFD.
  559. * 1 < IPG_MINUSEDRFDSTOFREE < IPG_RFDLIST_LENGTH
  560. */
  561. #define IPG_MINUSEDRFDSTOFREE 0x80
  562. /* specify the jumbo frame maximum size
  563. * per unit is 0x600 (the RxBuffer size that one RFD can carry)
  564. */
  565. #define MAX_JUMBOSIZE 0x8 // max is 12K
  566. /* Key register values loaded at driver start up. */
  567. /* TXDMAPollPeriod is specified in 320ns increments.
  568. *
  569. * Value Time
  570. * ---------------------
  571. * 0x00-0x01 320ns
  572. * 0x03 ~1us
  573. * 0x1F ~10us
  574. * 0xFF ~82us
  575. */
  576. #define IPG_TXDMAPOLLPERIOD_VALUE 0x26
  577. /* TxDMAUrgentThresh specifies the minimum amount of
  578. * data in the transmit FIFO before asserting an
  579. * urgent transmit DMA request.
  580. *
  581. * Value Min TxFIFO occupied space before urgent TX request
  582. * ---------------------------------------------------------------
  583. * 0x00-0x04 128 bytes (1024 bits)
  584. * 0x27 1248 bytes (~10000 bits)
  585. * 0x30 1536 bytes (12288 bits)
  586. * 0xFF 8192 bytes (65535 bits)
  587. */
  588. #define IPG_TXDMAURGENTTHRESH_VALUE 0x04
  589. /* TxDMABurstThresh specifies the minimum amount of
  590. * free space in the transmit FIFO before asserting an
  591. * transmit DMA request.
  592. *
  593. * Value Min TxFIFO free space before TX request
  594. * ----------------------------------------------------
  595. * 0x00-0x08 256 bytes
  596. * 0x30 1536 bytes
  597. * 0xFF 8192 bytes
  598. */
  599. #define IPG_TXDMABURSTTHRESH_VALUE 0x30
  600. /* RXDMAPollPeriod is specified in 320ns increments.
  601. *
  602. * Value Time
  603. * ---------------------
  604. * 0x00-0x01 320ns
  605. * 0x03 ~1us
  606. * 0x1F ~10us
  607. * 0xFF ~82us
  608. */
  609. #define IPG_RXDMAPOLLPERIOD_VALUE 0x01
  610. /* RxDMAUrgentThresh specifies the minimum amount of
  611. * free space within the receive FIFO before asserting
  612. * a urgent receive DMA request.
  613. *
  614. * Value Min RxFIFO free space before urgent RX request
  615. * ---------------------------------------------------------------
  616. * 0x00-0x04 128 bytes (1024 bits)
  617. * 0x27 1248 bytes (~10000 bits)
  618. * 0x30 1536 bytes (12288 bits)
  619. * 0xFF 8192 bytes (65535 bits)
  620. */
  621. #define IPG_RXDMAURGENTTHRESH_VALUE 0x30
  622. /* RxDMABurstThresh specifies the minimum amount of
  623. * occupied space within the receive FIFO before asserting
  624. * a receive DMA request.
  625. *
  626. * Value Min TxFIFO free space before TX request
  627. * ----------------------------------------------------
  628. * 0x00-0x08 256 bytes
  629. * 0x30 1536 bytes
  630. * 0xFF 8192 bytes
  631. */
  632. #define IPG_RXDMABURSTTHRESH_VALUE 0x30
  633. /* FlowOnThresh specifies the maximum amount of occupied
  634. * space in the receive FIFO before a PAUSE frame with
  635. * maximum pause time transmitted.
  636. *
  637. * Value Max RxFIFO occupied space before PAUSE
  638. * ---------------------------------------------------
  639. * 0x0000 0 bytes
  640. * 0x0740 29,696 bytes
  641. * 0x07FF 32,752 bytes
  642. */
  643. #define IPG_FLOWONTHRESH_VALUE 0x0740
  644. /* FlowOffThresh specifies the minimum amount of occupied
  645. * space in the receive FIFO before a PAUSE frame with
  646. * zero pause time is transmitted.
  647. *
  648. * Value Max RxFIFO occupied space before PAUSE
  649. * ---------------------------------------------------
  650. * 0x0000 0 bytes
  651. * 0x00BF 3056 bytes
  652. * 0x07FF 32,752 bytes
  653. */
  654. #define IPG_FLOWOFFTHRESH_VALUE 0x00BF
  655. /*
  656. * Miscellaneous macros.
  657. */
  658. /* Marco for printing debug statements.
  659. # define IPG_DDEBUG_MSG(args...) printk(KERN_DEBUG "IPG: " ## args) */
  660. #ifdef IPG_DEBUG
  661. # define IPG_DEBUG_MSG(args...)
  662. # define IPG_DDEBUG_MSG(args...) printk(KERN_DEBUG "IPG: " args)
  663. # define IPG_DUMPRFDLIST(args) ipg_dump_rfdlist(args)
  664. # define IPG_DUMPTFDLIST(args) ipg_dump_tfdlist(args)
  665. #else
  666. # define IPG_DEBUG_MSG(args...)
  667. # define IPG_DDEBUG_MSG(args...)
  668. # define IPG_DUMPRFDLIST(args)
  669. # define IPG_DUMPTFDLIST(args)
  670. #endif
  671. /*
  672. * End miscellaneous macros.
  673. */
  674. /* Transmit Frame Descriptor. The IPG supports 15 fragments,
  675. * however Linux requires only a single fragment. Note, each
  676. * TFD field is 64 bits wide.
  677. */
  678. struct ipg_tx {
  679. __le64 next_desc;
  680. __le64 tfc;
  681. __le64 frag_info;
  682. };
  683. /* Receive Frame Descriptor. Note, each RFD field is 64 bits wide.
  684. */
  685. struct ipg_rx {
  686. __le64 next_desc;
  687. __le64 rfs;
  688. __le64 frag_info;
  689. };
  690. struct SJumbo {
  691. int FoundStart;
  692. int CurrentSize;
  693. struct sk_buff *skb;
  694. };
  695. /* Structure of IPG NIC specific data. */
  696. struct ipg_nic_private {
  697. void __iomem *ioaddr;
  698. struct ipg_tx *txd;
  699. struct ipg_rx *rxd;
  700. dma_addr_t txd_map;
  701. dma_addr_t rxd_map;
  702. struct sk_buff *TxBuff[IPG_TFDLIST_LENGTH];
  703. struct sk_buff *RxBuff[IPG_RFDLIST_LENGTH];
  704. unsigned int tx_current;
  705. unsigned int tx_dirty;
  706. unsigned int rx_current;
  707. unsigned int rx_dirty;
  708. // Add by Grace 2005/05/19
  709. #ifdef JUMBO_FRAME
  710. struct SJumbo Jumbo;
  711. #endif
  712. unsigned int rx_buf_sz;
  713. struct pci_dev *pdev;
  714. struct net_device *dev;
  715. struct net_device_stats stats;
  716. spinlock_t lock;
  717. int tenmbpsmode;
  718. /*Jesse20040128EEPROM_VALUE */
  719. u16 LED_Mode;
  720. u16 station_addr[3]; /* Station Address in EEPROM Reg 0x10..0x12 */
  721. struct mutex mii_mutex;
  722. struct mii_if_info mii_if;
  723. int ResetCurrentTFD;
  724. #ifdef IPG_DEBUG
  725. int RFDlistendCount;
  726. int RFDListCheckedCount;
  727. int EmptyRFDListCount;
  728. #endif
  729. struct delayed_work task;
  730. };
  731. #endif /* __LINUX_IPG_H */