qib_init.c 46 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782
  1. /*
  2. * Copyright (c) 2012, 2013 Intel Corporation. All rights reserved.
  3. * Copyright (c) 2006 - 2012 QLogic Corporation. All rights reserved.
  4. * Copyright (c) 2003, 2004, 2005, 2006 PathScale, Inc. All rights reserved.
  5. *
  6. * This software is available to you under a choice of one of two
  7. * licenses. You may choose to be licensed under the terms of the GNU
  8. * General Public License (GPL) Version 2, available from the file
  9. * COPYING in the main directory of this source tree, or the
  10. * OpenIB.org BSD license below:
  11. *
  12. * Redistribution and use in source and binary forms, with or
  13. * without modification, are permitted provided that the following
  14. * conditions are met:
  15. *
  16. * - Redistributions of source code must retain the above
  17. * copyright notice, this list of conditions and the following
  18. * disclaimer.
  19. *
  20. * - Redistributions in binary form must reproduce the above
  21. * copyright notice, this list of conditions and the following
  22. * disclaimer in the documentation and/or other materials
  23. * provided with the distribution.
  24. *
  25. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
  26. * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  27. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
  28. * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
  29. * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
  30. * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
  31. * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
  32. * SOFTWARE.
  33. */
  34. #include <linux/pci.h>
  35. #include <linux/netdevice.h>
  36. #include <linux/vmalloc.h>
  37. #include <linux/delay.h>
  38. #include <linux/idr.h>
  39. #include <linux/module.h>
  40. #include <linux/printk.h>
  41. #ifdef CONFIG_INFINIBAND_QIB_DCA
  42. #include <linux/dca.h>
  43. #endif
  44. #include "qib.h"
  45. #include "qib_common.h"
  46. #include "qib_mad.h"
  47. #undef pr_fmt
  48. #define pr_fmt(fmt) QIB_DRV_NAME ": " fmt
  49. /*
  50. * min buffers we want to have per context, after driver
  51. */
  52. #define QIB_MIN_USER_CTXT_BUFCNT 7
  53. #define QLOGIC_IB_R_SOFTWARE_MASK 0xFF
  54. #define QLOGIC_IB_R_SOFTWARE_SHIFT 24
  55. #define QLOGIC_IB_R_EMULATOR_MASK (1ULL<<62)
  56. /*
  57. * Number of ctxts we are configured to use (to allow for more pio
  58. * buffers per ctxt, etc.) Zero means use chip value.
  59. */
  60. ushort qib_cfgctxts;
  61. module_param_named(cfgctxts, qib_cfgctxts, ushort, S_IRUGO);
  62. MODULE_PARM_DESC(cfgctxts, "Set max number of contexts to use");
  63. unsigned qib_numa_aware;
  64. module_param_named(numa_aware, qib_numa_aware, uint, S_IRUGO);
  65. MODULE_PARM_DESC(numa_aware,
  66. "0 -> PSM allocation close to HCA, 1 -> PSM allocation local to process");
  67. /*
  68. * If set, do not write to any regs if avoidable, hack to allow
  69. * check for deranged default register values.
  70. */
  71. ushort qib_mini_init;
  72. module_param_named(mini_init, qib_mini_init, ushort, S_IRUGO);
  73. MODULE_PARM_DESC(mini_init, "If set, do minimal diag init");
  74. unsigned qib_n_krcv_queues;
  75. module_param_named(krcvqs, qib_n_krcv_queues, uint, S_IRUGO);
  76. MODULE_PARM_DESC(krcvqs, "number of kernel receive queues per IB port");
  77. unsigned qib_cc_table_size;
  78. module_param_named(cc_table_size, qib_cc_table_size, uint, S_IRUGO);
  79. MODULE_PARM_DESC(cc_table_size, "Congestion control table entries 0 (CCA disabled - default), min = 128, max = 1984");
  80. /*
  81. * qib_wc_pat parameter:
  82. * 0 is WC via MTRR
  83. * 1 is WC via PAT
  84. * If PAT initialization fails, code reverts back to MTRR
  85. */
  86. unsigned qib_wc_pat = 1; /* default (1) is to use PAT, not MTRR */
  87. module_param_named(wc_pat, qib_wc_pat, uint, S_IRUGO);
  88. MODULE_PARM_DESC(wc_pat, "enable write-combining via PAT mechanism");
  89. static void verify_interrupt(unsigned long);
  90. static struct idr qib_unit_table;
  91. u32 qib_cpulist_count;
  92. unsigned long *qib_cpulist;
  93. /* set number of contexts we'll actually use */
  94. void qib_set_ctxtcnt(struct qib_devdata *dd)
  95. {
  96. if (!qib_cfgctxts) {
  97. dd->cfgctxts = dd->first_user_ctxt + num_online_cpus();
  98. if (dd->cfgctxts > dd->ctxtcnt)
  99. dd->cfgctxts = dd->ctxtcnt;
  100. } else if (qib_cfgctxts < dd->num_pports)
  101. dd->cfgctxts = dd->ctxtcnt;
  102. else if (qib_cfgctxts <= dd->ctxtcnt)
  103. dd->cfgctxts = qib_cfgctxts;
  104. else
  105. dd->cfgctxts = dd->ctxtcnt;
  106. dd->freectxts = (dd->first_user_ctxt > dd->cfgctxts) ? 0 :
  107. dd->cfgctxts - dd->first_user_ctxt;
  108. }
  109. /*
  110. * Common code for creating the receive context array.
  111. */
  112. int qib_create_ctxts(struct qib_devdata *dd)
  113. {
  114. unsigned i;
  115. int ret;
  116. int local_node_id = pcibus_to_node(dd->pcidev->bus);
  117. if (local_node_id < 0)
  118. local_node_id = numa_node_id();
  119. dd->assigned_node_id = local_node_id;
  120. /*
  121. * Allocate full ctxtcnt array, rather than just cfgctxts, because
  122. * cleanup iterates across all possible ctxts.
  123. */
  124. dd->rcd = kzalloc(sizeof(*dd->rcd) * dd->ctxtcnt, GFP_KERNEL);
  125. if (!dd->rcd) {
  126. qib_dev_err(dd,
  127. "Unable to allocate ctxtdata array, failing\n");
  128. ret = -ENOMEM;
  129. goto done;
  130. }
  131. /* create (one or more) kctxt */
  132. for (i = 0; i < dd->first_user_ctxt; ++i) {
  133. struct qib_pportdata *ppd;
  134. struct qib_ctxtdata *rcd;
  135. if (dd->skip_kctxt_mask & (1 << i))
  136. continue;
  137. ppd = dd->pport + (i % dd->num_pports);
  138. rcd = qib_create_ctxtdata(ppd, i, dd->assigned_node_id);
  139. if (!rcd) {
  140. qib_dev_err(dd,
  141. "Unable to allocate ctxtdata for Kernel ctxt, failing\n");
  142. ret = -ENOMEM;
  143. goto done;
  144. }
  145. rcd->pkeys[0] = QIB_DEFAULT_P_KEY;
  146. rcd->seq_cnt = 1;
  147. }
  148. ret = 0;
  149. done:
  150. return ret;
  151. }
  152. /*
  153. * Common code for user and kernel context setup.
  154. */
  155. struct qib_ctxtdata *qib_create_ctxtdata(struct qib_pportdata *ppd, u32 ctxt,
  156. int node_id)
  157. {
  158. struct qib_devdata *dd = ppd->dd;
  159. struct qib_ctxtdata *rcd;
  160. rcd = kzalloc_node(sizeof(*rcd), GFP_KERNEL, node_id);
  161. if (rcd) {
  162. INIT_LIST_HEAD(&rcd->qp_wait_list);
  163. rcd->node_id = node_id;
  164. rcd->ppd = ppd;
  165. rcd->dd = dd;
  166. rcd->cnt = 1;
  167. rcd->ctxt = ctxt;
  168. dd->rcd[ctxt] = rcd;
  169. dd->f_init_ctxt(rcd);
  170. /*
  171. * To avoid wasting a lot of memory, we allocate 32KB chunks
  172. * of physically contiguous memory, advance through it until
  173. * used up and then allocate more. Of course, we need
  174. * memory to store those extra pointers, now. 32KB seems to
  175. * be the most that is "safe" under memory pressure
  176. * (creating large files and then copying them over
  177. * NFS while doing lots of MPI jobs). The OOM killer can
  178. * get invoked, even though we say we can sleep and this can
  179. * cause significant system problems....
  180. */
  181. rcd->rcvegrbuf_size = 0x8000;
  182. rcd->rcvegrbufs_perchunk =
  183. rcd->rcvegrbuf_size / dd->rcvegrbufsize;
  184. rcd->rcvegrbuf_chunks = (rcd->rcvegrcnt +
  185. rcd->rcvegrbufs_perchunk - 1) /
  186. rcd->rcvegrbufs_perchunk;
  187. BUG_ON(!is_power_of_2(rcd->rcvegrbufs_perchunk));
  188. rcd->rcvegrbufs_perchunk_shift =
  189. ilog2(rcd->rcvegrbufs_perchunk);
  190. }
  191. return rcd;
  192. }
  193. /*
  194. * Common code for initializing the physical port structure.
  195. */
  196. void qib_init_pportdata(struct qib_pportdata *ppd, struct qib_devdata *dd,
  197. u8 hw_pidx, u8 port)
  198. {
  199. int size;
  200. ppd->dd = dd;
  201. ppd->hw_pidx = hw_pidx;
  202. ppd->port = port; /* IB port number, not index */
  203. spin_lock_init(&ppd->sdma_lock);
  204. spin_lock_init(&ppd->lflags_lock);
  205. init_waitqueue_head(&ppd->state_wait);
  206. init_timer(&ppd->symerr_clear_timer);
  207. ppd->symerr_clear_timer.function = qib_clear_symerror_on_linkup;
  208. ppd->symerr_clear_timer.data = (unsigned long)ppd;
  209. ppd->qib_wq = NULL;
  210. spin_lock_init(&ppd->cc_shadow_lock);
  211. if (qib_cc_table_size < IB_CCT_MIN_ENTRIES)
  212. goto bail;
  213. ppd->cc_supported_table_entries = min(max_t(int, qib_cc_table_size,
  214. IB_CCT_MIN_ENTRIES), IB_CCT_ENTRIES*IB_CC_TABLE_CAP_DEFAULT);
  215. ppd->cc_max_table_entries =
  216. ppd->cc_supported_table_entries/IB_CCT_ENTRIES;
  217. size = IB_CC_TABLE_CAP_DEFAULT * sizeof(struct ib_cc_table_entry)
  218. * IB_CCT_ENTRIES;
  219. ppd->ccti_entries = kzalloc(size, GFP_KERNEL);
  220. if (!ppd->ccti_entries) {
  221. qib_dev_err(dd,
  222. "failed to allocate congestion control table for port %d!\n",
  223. port);
  224. goto bail;
  225. }
  226. size = IB_CC_CCS_ENTRIES * sizeof(struct ib_cc_congestion_entry);
  227. ppd->congestion_entries = kzalloc(size, GFP_KERNEL);
  228. if (!ppd->congestion_entries) {
  229. qib_dev_err(dd,
  230. "failed to allocate congestion setting list for port %d!\n",
  231. port);
  232. goto bail_1;
  233. }
  234. size = sizeof(struct cc_table_shadow);
  235. ppd->ccti_entries_shadow = kzalloc(size, GFP_KERNEL);
  236. if (!ppd->ccti_entries_shadow) {
  237. qib_dev_err(dd,
  238. "failed to allocate shadow ccti list for port %d!\n",
  239. port);
  240. goto bail_2;
  241. }
  242. size = sizeof(struct ib_cc_congestion_setting_attr);
  243. ppd->congestion_entries_shadow = kzalloc(size, GFP_KERNEL);
  244. if (!ppd->congestion_entries_shadow) {
  245. qib_dev_err(dd,
  246. "failed to allocate shadow congestion setting list for port %d!\n",
  247. port);
  248. goto bail_3;
  249. }
  250. return;
  251. bail_3:
  252. kfree(ppd->ccti_entries_shadow);
  253. ppd->ccti_entries_shadow = NULL;
  254. bail_2:
  255. kfree(ppd->congestion_entries);
  256. ppd->congestion_entries = NULL;
  257. bail_1:
  258. kfree(ppd->ccti_entries);
  259. ppd->ccti_entries = NULL;
  260. bail:
  261. /* User is intentionally disabling the congestion control agent */
  262. if (!qib_cc_table_size)
  263. return;
  264. if (qib_cc_table_size < IB_CCT_MIN_ENTRIES) {
  265. qib_cc_table_size = 0;
  266. qib_dev_err(dd,
  267. "Congestion Control table size %d less than minimum %d for port %d\n",
  268. qib_cc_table_size, IB_CCT_MIN_ENTRIES, port);
  269. }
  270. qib_dev_err(dd, "Congestion Control Agent disabled for port %d\n",
  271. port);
  272. return;
  273. }
  274. static int init_pioavailregs(struct qib_devdata *dd)
  275. {
  276. int ret, pidx;
  277. u64 *status_page;
  278. dd->pioavailregs_dma = dma_alloc_coherent(
  279. &dd->pcidev->dev, PAGE_SIZE, &dd->pioavailregs_phys,
  280. GFP_KERNEL);
  281. if (!dd->pioavailregs_dma) {
  282. qib_dev_err(dd,
  283. "failed to allocate PIOavail reg area in memory\n");
  284. ret = -ENOMEM;
  285. goto done;
  286. }
  287. /*
  288. * We really want L2 cache aligned, but for current CPUs of
  289. * interest, they are the same.
  290. */
  291. status_page = (u64 *)
  292. ((char *) dd->pioavailregs_dma +
  293. ((2 * L1_CACHE_BYTES +
  294. dd->pioavregs * sizeof(u64)) & ~L1_CACHE_BYTES));
  295. /* device status comes first, for backwards compatibility */
  296. dd->devstatusp = status_page;
  297. *status_page++ = 0;
  298. for (pidx = 0; pidx < dd->num_pports; ++pidx) {
  299. dd->pport[pidx].statusp = status_page;
  300. *status_page++ = 0;
  301. }
  302. /*
  303. * Setup buffer to hold freeze and other messages, accessible to
  304. * apps, following statusp. This is per-unit, not per port.
  305. */
  306. dd->freezemsg = (char *) status_page;
  307. *dd->freezemsg = 0;
  308. /* length of msg buffer is "whatever is left" */
  309. ret = (char *) status_page - (char *) dd->pioavailregs_dma;
  310. dd->freezelen = PAGE_SIZE - ret;
  311. ret = 0;
  312. done:
  313. return ret;
  314. }
  315. /**
  316. * init_shadow_tids - allocate the shadow TID array
  317. * @dd: the qlogic_ib device
  318. *
  319. * allocate the shadow TID array, so we can qib_munlock previous
  320. * entries. It may make more sense to move the pageshadow to the
  321. * ctxt data structure, so we only allocate memory for ctxts actually
  322. * in use, since we at 8k per ctxt, now.
  323. * We don't want failures here to prevent use of the driver/chip,
  324. * so no return value.
  325. */
  326. static void init_shadow_tids(struct qib_devdata *dd)
  327. {
  328. struct page **pages;
  329. dma_addr_t *addrs;
  330. pages = vzalloc(dd->cfgctxts * dd->rcvtidcnt * sizeof(struct page *));
  331. if (!pages) {
  332. qib_dev_err(dd,
  333. "failed to allocate shadow page * array, no expected sends!\n");
  334. goto bail;
  335. }
  336. addrs = vzalloc(dd->cfgctxts * dd->rcvtidcnt * sizeof(dma_addr_t));
  337. if (!addrs) {
  338. qib_dev_err(dd,
  339. "failed to allocate shadow dma handle array, no expected sends!\n");
  340. goto bail_free;
  341. }
  342. dd->pageshadow = pages;
  343. dd->physshadow = addrs;
  344. return;
  345. bail_free:
  346. vfree(pages);
  347. bail:
  348. dd->pageshadow = NULL;
  349. }
  350. /*
  351. * Do initialization for device that is only needed on
  352. * first detect, not on resets.
  353. */
  354. static int loadtime_init(struct qib_devdata *dd)
  355. {
  356. int ret = 0;
  357. if (((dd->revision >> QLOGIC_IB_R_SOFTWARE_SHIFT) &
  358. QLOGIC_IB_R_SOFTWARE_MASK) != QIB_CHIP_SWVERSION) {
  359. qib_dev_err(dd,
  360. "Driver only handles version %d, chip swversion is %d (%llx), failng\n",
  361. QIB_CHIP_SWVERSION,
  362. (int)(dd->revision >>
  363. QLOGIC_IB_R_SOFTWARE_SHIFT) &
  364. QLOGIC_IB_R_SOFTWARE_MASK,
  365. (unsigned long long) dd->revision);
  366. ret = -ENOSYS;
  367. goto done;
  368. }
  369. if (dd->revision & QLOGIC_IB_R_EMULATOR_MASK)
  370. qib_devinfo(dd->pcidev, "%s", dd->boardversion);
  371. spin_lock_init(&dd->pioavail_lock);
  372. spin_lock_init(&dd->sendctrl_lock);
  373. spin_lock_init(&dd->uctxt_lock);
  374. spin_lock_init(&dd->qib_diag_trans_lock);
  375. spin_lock_init(&dd->eep_st_lock);
  376. mutex_init(&dd->eep_lock);
  377. if (qib_mini_init)
  378. goto done;
  379. ret = init_pioavailregs(dd);
  380. init_shadow_tids(dd);
  381. qib_get_eeprom_info(dd);
  382. /* setup time (don't start yet) to verify we got interrupt */
  383. init_timer(&dd->intrchk_timer);
  384. dd->intrchk_timer.function = verify_interrupt;
  385. dd->intrchk_timer.data = (unsigned long) dd;
  386. ret = qib_cq_init(dd);
  387. done:
  388. return ret;
  389. }
  390. /**
  391. * init_after_reset - re-initialize after a reset
  392. * @dd: the qlogic_ib device
  393. *
  394. * sanity check at least some of the values after reset, and
  395. * ensure no receive or transmit (explicitly, in case reset
  396. * failed
  397. */
  398. static int init_after_reset(struct qib_devdata *dd)
  399. {
  400. int i;
  401. /*
  402. * Ensure chip does no sends or receives, tail updates, or
  403. * pioavail updates while we re-initialize. This is mostly
  404. * for the driver data structures, not chip registers.
  405. */
  406. for (i = 0; i < dd->num_pports; ++i) {
  407. /*
  408. * ctxt == -1 means "all contexts". Only really safe for
  409. * _dis_abling things, as here.
  410. */
  411. dd->f_rcvctrl(dd->pport + i, QIB_RCVCTRL_CTXT_DIS |
  412. QIB_RCVCTRL_INTRAVAIL_DIS |
  413. QIB_RCVCTRL_TAILUPD_DIS, -1);
  414. /* Redundant across ports for some, but no big deal. */
  415. dd->f_sendctrl(dd->pport + i, QIB_SENDCTRL_SEND_DIS |
  416. QIB_SENDCTRL_AVAIL_DIS);
  417. }
  418. return 0;
  419. }
  420. static void enable_chip(struct qib_devdata *dd)
  421. {
  422. u64 rcvmask;
  423. int i;
  424. /*
  425. * Enable PIO send, and update of PIOavail regs to memory.
  426. */
  427. for (i = 0; i < dd->num_pports; ++i)
  428. dd->f_sendctrl(dd->pport + i, QIB_SENDCTRL_SEND_ENB |
  429. QIB_SENDCTRL_AVAIL_ENB);
  430. /*
  431. * Enable kernel ctxts' receive and receive interrupt.
  432. * Other ctxts done as user opens and inits them.
  433. */
  434. rcvmask = QIB_RCVCTRL_CTXT_ENB | QIB_RCVCTRL_INTRAVAIL_ENB;
  435. rcvmask |= (dd->flags & QIB_NODMA_RTAIL) ?
  436. QIB_RCVCTRL_TAILUPD_DIS : QIB_RCVCTRL_TAILUPD_ENB;
  437. for (i = 0; dd->rcd && i < dd->first_user_ctxt; ++i) {
  438. struct qib_ctxtdata *rcd = dd->rcd[i];
  439. if (rcd)
  440. dd->f_rcvctrl(rcd->ppd, rcvmask, i);
  441. }
  442. }
  443. static void verify_interrupt(unsigned long opaque)
  444. {
  445. struct qib_devdata *dd = (struct qib_devdata *) opaque;
  446. if (!dd)
  447. return; /* being torn down */
  448. /*
  449. * If we don't have a lid or any interrupts, let the user know and
  450. * don't bother checking again.
  451. */
  452. if (dd->int_counter == 0) {
  453. if (!dd->f_intr_fallback(dd))
  454. dev_err(&dd->pcidev->dev,
  455. "No interrupts detected, not usable.\n");
  456. else /* re-arm the timer to see if fallback works */
  457. mod_timer(&dd->intrchk_timer, jiffies + HZ/2);
  458. }
  459. }
  460. static void init_piobuf_state(struct qib_devdata *dd)
  461. {
  462. int i, pidx;
  463. u32 uctxts;
  464. /*
  465. * Ensure all buffers are free, and fifos empty. Buffers
  466. * are common, so only do once for port 0.
  467. *
  468. * After enable and qib_chg_pioavailkernel so we can safely
  469. * enable pioavail updates and PIOENABLE. After this, packets
  470. * are ready and able to go out.
  471. */
  472. dd->f_sendctrl(dd->pport, QIB_SENDCTRL_DISARM_ALL);
  473. for (pidx = 0; pidx < dd->num_pports; ++pidx)
  474. dd->f_sendctrl(dd->pport + pidx, QIB_SENDCTRL_FLUSH);
  475. /*
  476. * If not all sendbufs are used, add the one to each of the lower
  477. * numbered contexts. pbufsctxt and lastctxt_piobuf are
  478. * calculated in chip-specific code because it may cause some
  479. * chip-specific adjustments to be made.
  480. */
  481. uctxts = dd->cfgctxts - dd->first_user_ctxt;
  482. dd->ctxts_extrabuf = dd->pbufsctxt ?
  483. dd->lastctxt_piobuf - (dd->pbufsctxt * uctxts) : 0;
  484. /*
  485. * Set up the shadow copies of the piobufavail registers,
  486. * which we compare against the chip registers for now, and
  487. * the in memory DMA'ed copies of the registers.
  488. * By now pioavail updates to memory should have occurred, so
  489. * copy them into our working/shadow registers; this is in
  490. * case something went wrong with abort, but mostly to get the
  491. * initial values of the generation bit correct.
  492. */
  493. for (i = 0; i < dd->pioavregs; i++) {
  494. __le64 tmp;
  495. tmp = dd->pioavailregs_dma[i];
  496. /*
  497. * Don't need to worry about pioavailkernel here
  498. * because we will call qib_chg_pioavailkernel() later
  499. * in initialization, to busy out buffers as needed.
  500. */
  501. dd->pioavailshadow[i] = le64_to_cpu(tmp);
  502. }
  503. while (i < ARRAY_SIZE(dd->pioavailshadow))
  504. dd->pioavailshadow[i++] = 0; /* for debugging sanity */
  505. /* after pioavailshadow is setup */
  506. qib_chg_pioavailkernel(dd, 0, dd->piobcnt2k + dd->piobcnt4k,
  507. TXCHK_CHG_TYPE_KERN, NULL);
  508. dd->f_initvl15_bufs(dd);
  509. }
  510. /**
  511. * qib_create_workqueues - create per port workqueues
  512. * @dd: the qlogic_ib device
  513. */
  514. static int qib_create_workqueues(struct qib_devdata *dd)
  515. {
  516. int pidx;
  517. struct qib_pportdata *ppd;
  518. for (pidx = 0; pidx < dd->num_pports; ++pidx) {
  519. ppd = dd->pport + pidx;
  520. if (!ppd->qib_wq) {
  521. char wq_name[8]; /* 3 + 2 + 1 + 1 + 1 */
  522. snprintf(wq_name, sizeof(wq_name), "qib%d_%d",
  523. dd->unit, pidx);
  524. ppd->qib_wq =
  525. create_singlethread_workqueue(wq_name);
  526. if (!ppd->qib_wq)
  527. goto wq_error;
  528. }
  529. }
  530. return 0;
  531. wq_error:
  532. pr_err("create_singlethread_workqueue failed for port %d\n",
  533. pidx + 1);
  534. for (pidx = 0; pidx < dd->num_pports; ++pidx) {
  535. ppd = dd->pport + pidx;
  536. if (ppd->qib_wq) {
  537. destroy_workqueue(ppd->qib_wq);
  538. ppd->qib_wq = NULL;
  539. }
  540. }
  541. return -ENOMEM;
  542. }
  543. /**
  544. * qib_init - do the actual initialization sequence on the chip
  545. * @dd: the qlogic_ib device
  546. * @reinit: reinitializing, so don't allocate new memory
  547. *
  548. * Do the actual initialization sequence on the chip. This is done
  549. * both from the init routine called from the PCI infrastructure, and
  550. * when we reset the chip, or detect that it was reset internally,
  551. * or it's administratively re-enabled.
  552. *
  553. * Memory allocation here and in called routines is only done in
  554. * the first case (reinit == 0). We have to be careful, because even
  555. * without memory allocation, we need to re-write all the chip registers
  556. * TIDs, etc. after the reset or enable has completed.
  557. */
  558. int qib_init(struct qib_devdata *dd, int reinit)
  559. {
  560. int ret = 0, pidx, lastfail = 0;
  561. u32 portok = 0;
  562. unsigned i;
  563. struct qib_ctxtdata *rcd;
  564. struct qib_pportdata *ppd;
  565. unsigned long flags;
  566. /* Set linkstate to unknown, so we can watch for a transition. */
  567. for (pidx = 0; pidx < dd->num_pports; ++pidx) {
  568. ppd = dd->pport + pidx;
  569. spin_lock_irqsave(&ppd->lflags_lock, flags);
  570. ppd->lflags &= ~(QIBL_LINKACTIVE | QIBL_LINKARMED |
  571. QIBL_LINKDOWN | QIBL_LINKINIT |
  572. QIBL_LINKV);
  573. spin_unlock_irqrestore(&ppd->lflags_lock, flags);
  574. }
  575. if (reinit)
  576. ret = init_after_reset(dd);
  577. else
  578. ret = loadtime_init(dd);
  579. if (ret)
  580. goto done;
  581. /* Bypass most chip-init, to get to device creation */
  582. if (qib_mini_init)
  583. return 0;
  584. ret = dd->f_late_initreg(dd);
  585. if (ret)
  586. goto done;
  587. /* dd->rcd can be NULL if early init failed */
  588. for (i = 0; dd->rcd && i < dd->first_user_ctxt; ++i) {
  589. /*
  590. * Set up the (kernel) rcvhdr queue and egr TIDs. If doing
  591. * re-init, the simplest way to handle this is to free
  592. * existing, and re-allocate.
  593. * Need to re-create rest of ctxt 0 ctxtdata as well.
  594. */
  595. rcd = dd->rcd[i];
  596. if (!rcd)
  597. continue;
  598. lastfail = qib_create_rcvhdrq(dd, rcd);
  599. if (!lastfail)
  600. lastfail = qib_setup_eagerbufs(rcd);
  601. if (lastfail) {
  602. qib_dev_err(dd,
  603. "failed to allocate kernel ctxt's rcvhdrq and/or egr bufs\n");
  604. continue;
  605. }
  606. }
  607. for (pidx = 0; pidx < dd->num_pports; ++pidx) {
  608. int mtu;
  609. if (lastfail)
  610. ret = lastfail;
  611. ppd = dd->pport + pidx;
  612. mtu = ib_mtu_enum_to_int(qib_ibmtu);
  613. if (mtu == -1) {
  614. mtu = QIB_DEFAULT_MTU;
  615. qib_ibmtu = 0; /* don't leave invalid value */
  616. }
  617. /* set max we can ever have for this driver load */
  618. ppd->init_ibmaxlen = min(mtu > 2048 ?
  619. dd->piosize4k : dd->piosize2k,
  620. dd->rcvegrbufsize +
  621. (dd->rcvhdrentsize << 2));
  622. /*
  623. * Have to initialize ibmaxlen, but this will normally
  624. * change immediately in qib_set_mtu().
  625. */
  626. ppd->ibmaxlen = ppd->init_ibmaxlen;
  627. qib_set_mtu(ppd, mtu);
  628. spin_lock_irqsave(&ppd->lflags_lock, flags);
  629. ppd->lflags |= QIBL_IB_LINK_DISABLED;
  630. spin_unlock_irqrestore(&ppd->lflags_lock, flags);
  631. lastfail = dd->f_bringup_serdes(ppd);
  632. if (lastfail) {
  633. qib_devinfo(dd->pcidev,
  634. "Failed to bringup IB port %u\n", ppd->port);
  635. lastfail = -ENETDOWN;
  636. continue;
  637. }
  638. portok++;
  639. }
  640. if (!portok) {
  641. /* none of the ports initialized */
  642. if (!ret && lastfail)
  643. ret = lastfail;
  644. else if (!ret)
  645. ret = -ENETDOWN;
  646. /* but continue on, so we can debug cause */
  647. }
  648. enable_chip(dd);
  649. init_piobuf_state(dd);
  650. done:
  651. if (!ret) {
  652. /* chip is OK for user apps; mark it as initialized */
  653. for (pidx = 0; pidx < dd->num_pports; ++pidx) {
  654. ppd = dd->pport + pidx;
  655. /*
  656. * Set status even if port serdes is not initialized
  657. * so that diags will work.
  658. */
  659. *ppd->statusp |= QIB_STATUS_CHIP_PRESENT |
  660. QIB_STATUS_INITTED;
  661. if (!ppd->link_speed_enabled)
  662. continue;
  663. if (dd->flags & QIB_HAS_SEND_DMA)
  664. ret = qib_setup_sdma(ppd);
  665. init_timer(&ppd->hol_timer);
  666. ppd->hol_timer.function = qib_hol_event;
  667. ppd->hol_timer.data = (unsigned long)ppd;
  668. ppd->hol_state = QIB_HOL_UP;
  669. }
  670. /* now we can enable all interrupts from the chip */
  671. dd->f_set_intr_state(dd, 1);
  672. /*
  673. * Setup to verify we get an interrupt, and fallback
  674. * to an alternate if necessary and possible.
  675. */
  676. mod_timer(&dd->intrchk_timer, jiffies + HZ/2);
  677. /* start stats retrieval timer */
  678. mod_timer(&dd->stats_timer, jiffies + HZ * ACTIVITY_TIMER);
  679. }
  680. /* if ret is non-zero, we probably should do some cleanup here... */
  681. return ret;
  682. }
  683. /*
  684. * These next two routines are placeholders in case we don't have per-arch
  685. * code for controlling write combining. If explicit control of write
  686. * combining is not available, performance will probably be awful.
  687. */
  688. int __attribute__((weak)) qib_enable_wc(struct qib_devdata *dd)
  689. {
  690. return -EOPNOTSUPP;
  691. }
  692. void __attribute__((weak)) qib_disable_wc(struct qib_devdata *dd)
  693. {
  694. }
  695. static inline struct qib_devdata *__qib_lookup(int unit)
  696. {
  697. return idr_find(&qib_unit_table, unit);
  698. }
  699. struct qib_devdata *qib_lookup(int unit)
  700. {
  701. struct qib_devdata *dd;
  702. unsigned long flags;
  703. spin_lock_irqsave(&qib_devs_lock, flags);
  704. dd = __qib_lookup(unit);
  705. spin_unlock_irqrestore(&qib_devs_lock, flags);
  706. return dd;
  707. }
  708. /*
  709. * Stop the timers during unit shutdown, or after an error late
  710. * in initialization.
  711. */
  712. static void qib_stop_timers(struct qib_devdata *dd)
  713. {
  714. struct qib_pportdata *ppd;
  715. int pidx;
  716. if (dd->stats_timer.data) {
  717. del_timer_sync(&dd->stats_timer);
  718. dd->stats_timer.data = 0;
  719. }
  720. if (dd->intrchk_timer.data) {
  721. del_timer_sync(&dd->intrchk_timer);
  722. dd->intrchk_timer.data = 0;
  723. }
  724. for (pidx = 0; pidx < dd->num_pports; ++pidx) {
  725. ppd = dd->pport + pidx;
  726. if (ppd->hol_timer.data)
  727. del_timer_sync(&ppd->hol_timer);
  728. if (ppd->led_override_timer.data) {
  729. del_timer_sync(&ppd->led_override_timer);
  730. atomic_set(&ppd->led_override_timer_active, 0);
  731. }
  732. if (ppd->symerr_clear_timer.data)
  733. del_timer_sync(&ppd->symerr_clear_timer);
  734. }
  735. }
  736. /**
  737. * qib_shutdown_device - shut down a device
  738. * @dd: the qlogic_ib device
  739. *
  740. * This is called to make the device quiet when we are about to
  741. * unload the driver, and also when the device is administratively
  742. * disabled. It does not free any data structures.
  743. * Everything it does has to be setup again by qib_init(dd, 1)
  744. */
  745. static void qib_shutdown_device(struct qib_devdata *dd)
  746. {
  747. struct qib_pportdata *ppd;
  748. unsigned pidx;
  749. for (pidx = 0; pidx < dd->num_pports; ++pidx) {
  750. ppd = dd->pport + pidx;
  751. spin_lock_irq(&ppd->lflags_lock);
  752. ppd->lflags &= ~(QIBL_LINKDOWN | QIBL_LINKINIT |
  753. QIBL_LINKARMED | QIBL_LINKACTIVE |
  754. QIBL_LINKV);
  755. spin_unlock_irq(&ppd->lflags_lock);
  756. *ppd->statusp &= ~(QIB_STATUS_IB_CONF | QIB_STATUS_IB_READY);
  757. }
  758. dd->flags &= ~QIB_INITTED;
  759. /* mask interrupts, but not errors */
  760. dd->f_set_intr_state(dd, 0);
  761. for (pidx = 0; pidx < dd->num_pports; ++pidx) {
  762. ppd = dd->pport + pidx;
  763. dd->f_rcvctrl(ppd, QIB_RCVCTRL_TAILUPD_DIS |
  764. QIB_RCVCTRL_CTXT_DIS |
  765. QIB_RCVCTRL_INTRAVAIL_DIS |
  766. QIB_RCVCTRL_PKEY_ENB, -1);
  767. /*
  768. * Gracefully stop all sends allowing any in progress to
  769. * trickle out first.
  770. */
  771. dd->f_sendctrl(ppd, QIB_SENDCTRL_CLEAR);
  772. }
  773. /*
  774. * Enough for anything that's going to trickle out to have actually
  775. * done so.
  776. */
  777. udelay(20);
  778. for (pidx = 0; pidx < dd->num_pports; ++pidx) {
  779. ppd = dd->pport + pidx;
  780. dd->f_setextled(ppd, 0); /* make sure LEDs are off */
  781. if (dd->flags & QIB_HAS_SEND_DMA)
  782. qib_teardown_sdma(ppd);
  783. dd->f_sendctrl(ppd, QIB_SENDCTRL_AVAIL_DIS |
  784. QIB_SENDCTRL_SEND_DIS);
  785. /*
  786. * Clear SerdesEnable.
  787. * We can't count on interrupts since we are stopping.
  788. */
  789. dd->f_quiet_serdes(ppd);
  790. if (ppd->qib_wq) {
  791. destroy_workqueue(ppd->qib_wq);
  792. ppd->qib_wq = NULL;
  793. }
  794. }
  795. qib_update_eeprom_log(dd);
  796. }
  797. /**
  798. * qib_free_ctxtdata - free a context's allocated data
  799. * @dd: the qlogic_ib device
  800. * @rcd: the ctxtdata structure
  801. *
  802. * free up any allocated data for a context
  803. * This should not touch anything that would affect a simultaneous
  804. * re-allocation of context data, because it is called after qib_mutex
  805. * is released (and can be called from reinit as well).
  806. * It should never change any chip state, or global driver state.
  807. */
  808. void qib_free_ctxtdata(struct qib_devdata *dd, struct qib_ctxtdata *rcd)
  809. {
  810. if (!rcd)
  811. return;
  812. if (rcd->rcvhdrq) {
  813. dma_free_coherent(&dd->pcidev->dev, rcd->rcvhdrq_size,
  814. rcd->rcvhdrq, rcd->rcvhdrq_phys);
  815. rcd->rcvhdrq = NULL;
  816. if (rcd->rcvhdrtail_kvaddr) {
  817. dma_free_coherent(&dd->pcidev->dev, PAGE_SIZE,
  818. rcd->rcvhdrtail_kvaddr,
  819. rcd->rcvhdrqtailaddr_phys);
  820. rcd->rcvhdrtail_kvaddr = NULL;
  821. }
  822. }
  823. if (rcd->rcvegrbuf) {
  824. unsigned e;
  825. for (e = 0; e < rcd->rcvegrbuf_chunks; e++) {
  826. void *base = rcd->rcvegrbuf[e];
  827. size_t size = rcd->rcvegrbuf_size;
  828. dma_free_coherent(&dd->pcidev->dev, size,
  829. base, rcd->rcvegrbuf_phys[e]);
  830. }
  831. kfree(rcd->rcvegrbuf);
  832. rcd->rcvegrbuf = NULL;
  833. kfree(rcd->rcvegrbuf_phys);
  834. rcd->rcvegrbuf_phys = NULL;
  835. rcd->rcvegrbuf_chunks = 0;
  836. }
  837. kfree(rcd->tid_pg_list);
  838. vfree(rcd->user_event_mask);
  839. vfree(rcd->subctxt_uregbase);
  840. vfree(rcd->subctxt_rcvegrbuf);
  841. vfree(rcd->subctxt_rcvhdr_base);
  842. kfree(rcd);
  843. }
  844. /*
  845. * Perform a PIO buffer bandwidth write test, to verify proper system
  846. * configuration. Even when all the setup calls work, occasionally
  847. * BIOS or other issues can prevent write combining from working, or
  848. * can cause other bandwidth problems to the chip.
  849. *
  850. * This test simply writes the same buffer over and over again, and
  851. * measures close to the peak bandwidth to the chip (not testing
  852. * data bandwidth to the wire). On chips that use an address-based
  853. * trigger to send packets to the wire, this is easy. On chips that
  854. * use a count to trigger, we want to make sure that the packet doesn't
  855. * go out on the wire, or trigger flow control checks.
  856. */
  857. static void qib_verify_pioperf(struct qib_devdata *dd)
  858. {
  859. u32 pbnum, cnt, lcnt;
  860. u32 __iomem *piobuf;
  861. u32 *addr;
  862. u64 msecs, emsecs;
  863. piobuf = dd->f_getsendbuf(dd->pport, 0ULL, &pbnum);
  864. if (!piobuf) {
  865. qib_devinfo(dd->pcidev,
  866. "No PIObufs for checking perf, skipping\n");
  867. return;
  868. }
  869. /*
  870. * Enough to give us a reasonable test, less than piobuf size, and
  871. * likely multiple of store buffer length.
  872. */
  873. cnt = 1024;
  874. addr = vmalloc(cnt);
  875. if (!addr) {
  876. qib_devinfo(dd->pcidev,
  877. "Couldn't get memory for checking PIO perf,"
  878. " skipping\n");
  879. goto done;
  880. }
  881. preempt_disable(); /* we want reasonably accurate elapsed time */
  882. msecs = 1 + jiffies_to_msecs(jiffies);
  883. for (lcnt = 0; lcnt < 10000U; lcnt++) {
  884. /* wait until we cross msec boundary */
  885. if (jiffies_to_msecs(jiffies) >= msecs)
  886. break;
  887. udelay(1);
  888. }
  889. dd->f_set_armlaunch(dd, 0);
  890. /*
  891. * length 0, no dwords actually sent
  892. */
  893. writeq(0, piobuf);
  894. qib_flush_wc();
  895. /*
  896. * This is only roughly accurate, since even with preempt we
  897. * still take interrupts that could take a while. Running for
  898. * >= 5 msec seems to get us "close enough" to accurate values.
  899. */
  900. msecs = jiffies_to_msecs(jiffies);
  901. for (emsecs = lcnt = 0; emsecs <= 5UL; lcnt++) {
  902. qib_pio_copy(piobuf + 64, addr, cnt >> 2);
  903. emsecs = jiffies_to_msecs(jiffies) - msecs;
  904. }
  905. /* 1 GiB/sec, slightly over IB SDR line rate */
  906. if (lcnt < (emsecs * 1024U))
  907. qib_dev_err(dd,
  908. "Performance problem: bandwidth to PIO buffers is only %u MiB/sec\n",
  909. lcnt / (u32) emsecs);
  910. preempt_enable();
  911. vfree(addr);
  912. done:
  913. /* disarm piobuf, so it's available again */
  914. dd->f_sendctrl(dd->pport, QIB_SENDCTRL_DISARM_BUF(pbnum));
  915. qib_sendbuf_done(dd, pbnum);
  916. dd->f_set_armlaunch(dd, 1);
  917. }
  918. void qib_free_devdata(struct qib_devdata *dd)
  919. {
  920. unsigned long flags;
  921. spin_lock_irqsave(&qib_devs_lock, flags);
  922. idr_remove(&qib_unit_table, dd->unit);
  923. list_del(&dd->list);
  924. spin_unlock_irqrestore(&qib_devs_lock, flags);
  925. ib_dealloc_device(&dd->verbs_dev.ibdev);
  926. }
  927. /*
  928. * Allocate our primary per-unit data structure. Must be done via verbs
  929. * allocator, because the verbs cleanup process both does cleanup and
  930. * free of the data structure.
  931. * "extra" is for chip-specific data.
  932. *
  933. * Use the idr mechanism to get a unit number for this unit.
  934. */
  935. struct qib_devdata *qib_alloc_devdata(struct pci_dev *pdev, size_t extra)
  936. {
  937. unsigned long flags;
  938. struct qib_devdata *dd;
  939. int ret;
  940. dd = (struct qib_devdata *) ib_alloc_device(sizeof(*dd) + extra);
  941. if (!dd) {
  942. dd = ERR_PTR(-ENOMEM);
  943. goto bail;
  944. }
  945. idr_preload(GFP_KERNEL);
  946. spin_lock_irqsave(&qib_devs_lock, flags);
  947. ret = idr_alloc(&qib_unit_table, dd, 0, 0, GFP_NOWAIT);
  948. if (ret >= 0) {
  949. dd->unit = ret;
  950. list_add(&dd->list, &qib_dev_list);
  951. }
  952. spin_unlock_irqrestore(&qib_devs_lock, flags);
  953. idr_preload_end();
  954. if (ret < 0) {
  955. qib_early_err(&pdev->dev,
  956. "Could not allocate unit ID: error %d\n", -ret);
  957. ib_dealloc_device(&dd->verbs_dev.ibdev);
  958. dd = ERR_PTR(ret);
  959. goto bail;
  960. }
  961. if (!qib_cpulist_count) {
  962. u32 count = num_online_cpus();
  963. qib_cpulist = kzalloc(BITS_TO_LONGS(count) *
  964. sizeof(long), GFP_KERNEL);
  965. if (qib_cpulist)
  966. qib_cpulist_count = count;
  967. else
  968. qib_early_err(&pdev->dev,
  969. "Could not alloc cpulist info, cpu affinity might be wrong\n");
  970. }
  971. bail:
  972. return dd;
  973. }
  974. /*
  975. * Called from freeze mode handlers, and from PCI error
  976. * reporting code. Should be paranoid about state of
  977. * system and data structures.
  978. */
  979. void qib_disable_after_error(struct qib_devdata *dd)
  980. {
  981. if (dd->flags & QIB_INITTED) {
  982. u32 pidx;
  983. dd->flags &= ~QIB_INITTED;
  984. if (dd->pport)
  985. for (pidx = 0; pidx < dd->num_pports; ++pidx) {
  986. struct qib_pportdata *ppd;
  987. ppd = dd->pport + pidx;
  988. if (dd->flags & QIB_PRESENT) {
  989. qib_set_linkstate(ppd,
  990. QIB_IB_LINKDOWN_DISABLE);
  991. dd->f_setextled(ppd, 0);
  992. }
  993. *ppd->statusp &= ~QIB_STATUS_IB_READY;
  994. }
  995. }
  996. /*
  997. * Mark as having had an error for driver, and also
  998. * for /sys and status word mapped to user programs.
  999. * This marks unit as not usable, until reset.
  1000. */
  1001. if (dd->devstatusp)
  1002. *dd->devstatusp |= QIB_STATUS_HWERROR;
  1003. }
  1004. static void qib_remove_one(struct pci_dev *);
  1005. static int qib_init_one(struct pci_dev *, const struct pci_device_id *);
  1006. #define DRIVER_LOAD_MSG "Intel " QIB_DRV_NAME " loaded: "
  1007. #define PFX QIB_DRV_NAME ": "
  1008. static DEFINE_PCI_DEVICE_TABLE(qib_pci_tbl) = {
  1009. { PCI_DEVICE(PCI_VENDOR_ID_PATHSCALE, PCI_DEVICE_ID_QLOGIC_IB_6120) },
  1010. { PCI_DEVICE(PCI_VENDOR_ID_QLOGIC, PCI_DEVICE_ID_QLOGIC_IB_7220) },
  1011. { PCI_DEVICE(PCI_VENDOR_ID_QLOGIC, PCI_DEVICE_ID_QLOGIC_IB_7322) },
  1012. { 0, }
  1013. };
  1014. MODULE_DEVICE_TABLE(pci, qib_pci_tbl);
  1015. struct pci_driver qib_driver = {
  1016. .name = QIB_DRV_NAME,
  1017. .probe = qib_init_one,
  1018. .remove = qib_remove_one,
  1019. .id_table = qib_pci_tbl,
  1020. .err_handler = &qib_pci_err_handler,
  1021. };
  1022. #ifdef CONFIG_INFINIBAND_QIB_DCA
  1023. static int qib_notify_dca(struct notifier_block *, unsigned long, void *);
  1024. static struct notifier_block dca_notifier = {
  1025. .notifier_call = qib_notify_dca,
  1026. .next = NULL,
  1027. .priority = 0
  1028. };
  1029. static int qib_notify_dca_device(struct device *device, void *data)
  1030. {
  1031. struct qib_devdata *dd = dev_get_drvdata(device);
  1032. unsigned long event = *(unsigned long *)data;
  1033. return dd->f_notify_dca(dd, event);
  1034. }
  1035. static int qib_notify_dca(struct notifier_block *nb, unsigned long event,
  1036. void *p)
  1037. {
  1038. int rval;
  1039. rval = driver_for_each_device(&qib_driver.driver, NULL,
  1040. &event, qib_notify_dca_device);
  1041. return rval ? NOTIFY_BAD : NOTIFY_DONE;
  1042. }
  1043. #endif
  1044. /*
  1045. * Do all the generic driver unit- and chip-independent memory
  1046. * allocation and initialization.
  1047. */
  1048. static int __init qlogic_ib_init(void)
  1049. {
  1050. int ret;
  1051. ret = qib_dev_init();
  1052. if (ret)
  1053. goto bail;
  1054. /*
  1055. * These must be called before the driver is registered with
  1056. * the PCI subsystem.
  1057. */
  1058. idr_init(&qib_unit_table);
  1059. #ifdef CONFIG_INFINIBAND_QIB_DCA
  1060. dca_register_notify(&dca_notifier);
  1061. #endif
  1062. ret = pci_register_driver(&qib_driver);
  1063. if (ret < 0) {
  1064. pr_err("Unable to register driver: error %d\n", -ret);
  1065. goto bail_dev;
  1066. }
  1067. /* not fatal if it doesn't work */
  1068. if (qib_init_qibfs())
  1069. pr_err("Unable to register ipathfs\n");
  1070. goto bail; /* all OK */
  1071. bail_dev:
  1072. #ifdef CONFIG_INFINIBAND_QIB_DCA
  1073. dca_unregister_notify(&dca_notifier);
  1074. #endif
  1075. idr_destroy(&qib_unit_table);
  1076. qib_dev_cleanup();
  1077. bail:
  1078. return ret;
  1079. }
  1080. module_init(qlogic_ib_init);
  1081. /*
  1082. * Do the non-unit driver cleanup, memory free, etc. at unload.
  1083. */
  1084. static void __exit qlogic_ib_cleanup(void)
  1085. {
  1086. int ret;
  1087. ret = qib_exit_qibfs();
  1088. if (ret)
  1089. pr_err(
  1090. "Unable to cleanup counter filesystem: error %d\n",
  1091. -ret);
  1092. #ifdef CONFIG_INFINIBAND_QIB_DCA
  1093. dca_unregister_notify(&dca_notifier);
  1094. #endif
  1095. pci_unregister_driver(&qib_driver);
  1096. qib_cpulist_count = 0;
  1097. kfree(qib_cpulist);
  1098. idr_destroy(&qib_unit_table);
  1099. qib_dev_cleanup();
  1100. }
  1101. module_exit(qlogic_ib_cleanup);
  1102. /* this can only be called after a successful initialization */
  1103. static void cleanup_device_data(struct qib_devdata *dd)
  1104. {
  1105. int ctxt;
  1106. int pidx;
  1107. struct qib_ctxtdata **tmp;
  1108. unsigned long flags;
  1109. /* users can't do anything more with chip */
  1110. for (pidx = 0; pidx < dd->num_pports; ++pidx) {
  1111. if (dd->pport[pidx].statusp)
  1112. *dd->pport[pidx].statusp &= ~QIB_STATUS_CHIP_PRESENT;
  1113. spin_lock(&dd->pport[pidx].cc_shadow_lock);
  1114. kfree(dd->pport[pidx].congestion_entries);
  1115. dd->pport[pidx].congestion_entries = NULL;
  1116. kfree(dd->pport[pidx].ccti_entries);
  1117. dd->pport[pidx].ccti_entries = NULL;
  1118. kfree(dd->pport[pidx].ccti_entries_shadow);
  1119. dd->pport[pidx].ccti_entries_shadow = NULL;
  1120. kfree(dd->pport[pidx].congestion_entries_shadow);
  1121. dd->pport[pidx].congestion_entries_shadow = NULL;
  1122. spin_unlock(&dd->pport[pidx].cc_shadow_lock);
  1123. }
  1124. if (!qib_wc_pat)
  1125. qib_disable_wc(dd);
  1126. if (dd->pioavailregs_dma) {
  1127. dma_free_coherent(&dd->pcidev->dev, PAGE_SIZE,
  1128. (void *) dd->pioavailregs_dma,
  1129. dd->pioavailregs_phys);
  1130. dd->pioavailregs_dma = NULL;
  1131. }
  1132. if (dd->pageshadow) {
  1133. struct page **tmpp = dd->pageshadow;
  1134. dma_addr_t *tmpd = dd->physshadow;
  1135. int i, cnt = 0;
  1136. for (ctxt = 0; ctxt < dd->cfgctxts; ctxt++) {
  1137. int ctxt_tidbase = ctxt * dd->rcvtidcnt;
  1138. int maxtid = ctxt_tidbase + dd->rcvtidcnt;
  1139. for (i = ctxt_tidbase; i < maxtid; i++) {
  1140. if (!tmpp[i])
  1141. continue;
  1142. pci_unmap_page(dd->pcidev, tmpd[i],
  1143. PAGE_SIZE, PCI_DMA_FROMDEVICE);
  1144. qib_release_user_pages(&tmpp[i], 1);
  1145. tmpp[i] = NULL;
  1146. cnt++;
  1147. }
  1148. }
  1149. tmpp = dd->pageshadow;
  1150. dd->pageshadow = NULL;
  1151. vfree(tmpp);
  1152. }
  1153. /*
  1154. * Free any resources still in use (usually just kernel contexts)
  1155. * at unload; we do for ctxtcnt, because that's what we allocate.
  1156. * We acquire lock to be really paranoid that rcd isn't being
  1157. * accessed from some interrupt-related code (that should not happen,
  1158. * but best to be sure).
  1159. */
  1160. spin_lock_irqsave(&dd->uctxt_lock, flags);
  1161. tmp = dd->rcd;
  1162. dd->rcd = NULL;
  1163. spin_unlock_irqrestore(&dd->uctxt_lock, flags);
  1164. for (ctxt = 0; tmp && ctxt < dd->ctxtcnt; ctxt++) {
  1165. struct qib_ctxtdata *rcd = tmp[ctxt];
  1166. tmp[ctxt] = NULL; /* debugging paranoia */
  1167. qib_free_ctxtdata(dd, rcd);
  1168. }
  1169. kfree(tmp);
  1170. kfree(dd->boardname);
  1171. qib_cq_exit(dd);
  1172. }
  1173. /*
  1174. * Clean up on unit shutdown, or error during unit load after
  1175. * successful initialization.
  1176. */
  1177. static void qib_postinit_cleanup(struct qib_devdata *dd)
  1178. {
  1179. /*
  1180. * Clean up chip-specific stuff.
  1181. * We check for NULL here, because it's outside
  1182. * the kregbase check, and we need to call it
  1183. * after the free_irq. Thus it's possible that
  1184. * the function pointers were never initialized.
  1185. */
  1186. if (dd->f_cleanup)
  1187. dd->f_cleanup(dd);
  1188. qib_pcie_ddcleanup(dd);
  1189. cleanup_device_data(dd);
  1190. qib_free_devdata(dd);
  1191. }
  1192. static int qib_init_one(struct pci_dev *pdev, const struct pci_device_id *ent)
  1193. {
  1194. int ret, j, pidx, initfail;
  1195. struct qib_devdata *dd = NULL;
  1196. ret = qib_pcie_init(pdev, ent);
  1197. if (ret)
  1198. goto bail;
  1199. /*
  1200. * Do device-specific initialiation, function table setup, dd
  1201. * allocation, etc.
  1202. */
  1203. switch (ent->device) {
  1204. case PCI_DEVICE_ID_QLOGIC_IB_6120:
  1205. #ifdef CONFIG_PCI_MSI
  1206. dd = qib_init_iba6120_funcs(pdev, ent);
  1207. #else
  1208. qib_early_err(&pdev->dev,
  1209. "Intel PCIE device 0x%x cannot work if CONFIG_PCI_MSI is not enabled\n",
  1210. ent->device);
  1211. dd = ERR_PTR(-ENODEV);
  1212. #endif
  1213. break;
  1214. case PCI_DEVICE_ID_QLOGIC_IB_7220:
  1215. dd = qib_init_iba7220_funcs(pdev, ent);
  1216. break;
  1217. case PCI_DEVICE_ID_QLOGIC_IB_7322:
  1218. dd = qib_init_iba7322_funcs(pdev, ent);
  1219. break;
  1220. default:
  1221. qib_early_err(&pdev->dev,
  1222. "Failing on unknown Intel deviceid 0x%x\n",
  1223. ent->device);
  1224. ret = -ENODEV;
  1225. }
  1226. if (IS_ERR(dd))
  1227. ret = PTR_ERR(dd);
  1228. if (ret)
  1229. goto bail; /* error already printed */
  1230. ret = qib_create_workqueues(dd);
  1231. if (ret)
  1232. goto bail;
  1233. /* do the generic initialization */
  1234. initfail = qib_init(dd, 0);
  1235. ret = qib_register_ib_device(dd);
  1236. /*
  1237. * Now ready for use. this should be cleared whenever we
  1238. * detect a reset, or initiate one. If earlier failure,
  1239. * we still create devices, so diags, etc. can be used
  1240. * to determine cause of problem.
  1241. */
  1242. if (!qib_mini_init && !initfail && !ret)
  1243. dd->flags |= QIB_INITTED;
  1244. j = qib_device_create(dd);
  1245. if (j)
  1246. qib_dev_err(dd, "Failed to create /dev devices: %d\n", -j);
  1247. j = qibfs_add(dd);
  1248. if (j)
  1249. qib_dev_err(dd, "Failed filesystem setup for counters: %d\n",
  1250. -j);
  1251. if (qib_mini_init || initfail || ret) {
  1252. qib_stop_timers(dd);
  1253. flush_workqueue(ib_wq);
  1254. for (pidx = 0; pidx < dd->num_pports; ++pidx)
  1255. dd->f_quiet_serdes(dd->pport + pidx);
  1256. if (qib_mini_init)
  1257. goto bail;
  1258. if (!j) {
  1259. (void) qibfs_remove(dd);
  1260. qib_device_remove(dd);
  1261. }
  1262. if (!ret)
  1263. qib_unregister_ib_device(dd);
  1264. qib_postinit_cleanup(dd);
  1265. if (initfail)
  1266. ret = initfail;
  1267. goto bail;
  1268. }
  1269. if (!qib_wc_pat) {
  1270. ret = qib_enable_wc(dd);
  1271. if (ret) {
  1272. qib_dev_err(dd,
  1273. "Write combining not enabled (err %d): performance may be poor\n",
  1274. -ret);
  1275. ret = 0;
  1276. }
  1277. }
  1278. qib_verify_pioperf(dd);
  1279. bail:
  1280. return ret;
  1281. }
  1282. static void qib_remove_one(struct pci_dev *pdev)
  1283. {
  1284. struct qib_devdata *dd = pci_get_drvdata(pdev);
  1285. int ret;
  1286. /* unregister from IB core */
  1287. qib_unregister_ib_device(dd);
  1288. /*
  1289. * Disable the IB link, disable interrupts on the device,
  1290. * clear dma engines, etc.
  1291. */
  1292. if (!qib_mini_init)
  1293. qib_shutdown_device(dd);
  1294. qib_stop_timers(dd);
  1295. /* wait until all of our (qsfp) queue_work() calls complete */
  1296. flush_workqueue(ib_wq);
  1297. ret = qibfs_remove(dd);
  1298. if (ret)
  1299. qib_dev_err(dd, "Failed counters filesystem cleanup: %d\n",
  1300. -ret);
  1301. qib_device_remove(dd);
  1302. qib_postinit_cleanup(dd);
  1303. }
  1304. /**
  1305. * qib_create_rcvhdrq - create a receive header queue
  1306. * @dd: the qlogic_ib device
  1307. * @rcd: the context data
  1308. *
  1309. * This must be contiguous memory (from an i/o perspective), and must be
  1310. * DMA'able (which means for some systems, it will go through an IOMMU,
  1311. * or be forced into a low address range).
  1312. */
  1313. int qib_create_rcvhdrq(struct qib_devdata *dd, struct qib_ctxtdata *rcd)
  1314. {
  1315. unsigned amt;
  1316. int old_node_id;
  1317. if (!rcd->rcvhdrq) {
  1318. dma_addr_t phys_hdrqtail;
  1319. gfp_t gfp_flags;
  1320. amt = ALIGN(dd->rcvhdrcnt * dd->rcvhdrentsize *
  1321. sizeof(u32), PAGE_SIZE);
  1322. gfp_flags = (rcd->ctxt >= dd->first_user_ctxt) ?
  1323. GFP_USER : GFP_KERNEL;
  1324. old_node_id = dev_to_node(&dd->pcidev->dev);
  1325. set_dev_node(&dd->pcidev->dev, rcd->node_id);
  1326. rcd->rcvhdrq = dma_alloc_coherent(
  1327. &dd->pcidev->dev, amt, &rcd->rcvhdrq_phys,
  1328. gfp_flags | __GFP_COMP);
  1329. set_dev_node(&dd->pcidev->dev, old_node_id);
  1330. if (!rcd->rcvhdrq) {
  1331. qib_dev_err(dd,
  1332. "attempt to allocate %d bytes for ctxt %u rcvhdrq failed\n",
  1333. amt, rcd->ctxt);
  1334. goto bail;
  1335. }
  1336. if (rcd->ctxt >= dd->first_user_ctxt) {
  1337. rcd->user_event_mask = vmalloc_user(PAGE_SIZE);
  1338. if (!rcd->user_event_mask)
  1339. goto bail_free_hdrq;
  1340. }
  1341. if (!(dd->flags & QIB_NODMA_RTAIL)) {
  1342. set_dev_node(&dd->pcidev->dev, rcd->node_id);
  1343. rcd->rcvhdrtail_kvaddr = dma_alloc_coherent(
  1344. &dd->pcidev->dev, PAGE_SIZE, &phys_hdrqtail,
  1345. gfp_flags);
  1346. set_dev_node(&dd->pcidev->dev, old_node_id);
  1347. if (!rcd->rcvhdrtail_kvaddr)
  1348. goto bail_free;
  1349. rcd->rcvhdrqtailaddr_phys = phys_hdrqtail;
  1350. }
  1351. rcd->rcvhdrq_size = amt;
  1352. }
  1353. /* clear for security and sanity on each use */
  1354. memset(rcd->rcvhdrq, 0, rcd->rcvhdrq_size);
  1355. if (rcd->rcvhdrtail_kvaddr)
  1356. memset(rcd->rcvhdrtail_kvaddr, 0, PAGE_SIZE);
  1357. return 0;
  1358. bail_free:
  1359. qib_dev_err(dd,
  1360. "attempt to allocate 1 page for ctxt %u rcvhdrqtailaddr failed\n",
  1361. rcd->ctxt);
  1362. vfree(rcd->user_event_mask);
  1363. rcd->user_event_mask = NULL;
  1364. bail_free_hdrq:
  1365. dma_free_coherent(&dd->pcidev->dev, amt, rcd->rcvhdrq,
  1366. rcd->rcvhdrq_phys);
  1367. rcd->rcvhdrq = NULL;
  1368. bail:
  1369. return -ENOMEM;
  1370. }
  1371. /**
  1372. * allocate eager buffers, both kernel and user contexts.
  1373. * @rcd: the context we are setting up.
  1374. *
  1375. * Allocate the eager TID buffers and program them into hip.
  1376. * They are no longer completely contiguous, we do multiple allocation
  1377. * calls. Otherwise we get the OOM code involved, by asking for too
  1378. * much per call, with disastrous results on some kernels.
  1379. */
  1380. int qib_setup_eagerbufs(struct qib_ctxtdata *rcd)
  1381. {
  1382. struct qib_devdata *dd = rcd->dd;
  1383. unsigned e, egrcnt, egrperchunk, chunk, egrsize, egroff;
  1384. size_t size;
  1385. gfp_t gfp_flags;
  1386. int old_node_id;
  1387. /*
  1388. * GFP_USER, but without GFP_FS, so buffer cache can be
  1389. * coalesced (we hope); otherwise, even at order 4,
  1390. * heavy filesystem activity makes these fail, and we can
  1391. * use compound pages.
  1392. */
  1393. gfp_flags = __GFP_WAIT | __GFP_IO | __GFP_COMP;
  1394. egrcnt = rcd->rcvegrcnt;
  1395. egroff = rcd->rcvegr_tid_base;
  1396. egrsize = dd->rcvegrbufsize;
  1397. chunk = rcd->rcvegrbuf_chunks;
  1398. egrperchunk = rcd->rcvegrbufs_perchunk;
  1399. size = rcd->rcvegrbuf_size;
  1400. if (!rcd->rcvegrbuf) {
  1401. rcd->rcvegrbuf =
  1402. kzalloc_node(chunk * sizeof(rcd->rcvegrbuf[0]),
  1403. GFP_KERNEL, rcd->node_id);
  1404. if (!rcd->rcvegrbuf)
  1405. goto bail;
  1406. }
  1407. if (!rcd->rcvegrbuf_phys) {
  1408. rcd->rcvegrbuf_phys =
  1409. kmalloc_node(chunk * sizeof(rcd->rcvegrbuf_phys[0]),
  1410. GFP_KERNEL, rcd->node_id);
  1411. if (!rcd->rcvegrbuf_phys)
  1412. goto bail_rcvegrbuf;
  1413. }
  1414. for (e = 0; e < rcd->rcvegrbuf_chunks; e++) {
  1415. if (rcd->rcvegrbuf[e])
  1416. continue;
  1417. old_node_id = dev_to_node(&dd->pcidev->dev);
  1418. set_dev_node(&dd->pcidev->dev, rcd->node_id);
  1419. rcd->rcvegrbuf[e] =
  1420. dma_alloc_coherent(&dd->pcidev->dev, size,
  1421. &rcd->rcvegrbuf_phys[e],
  1422. gfp_flags);
  1423. set_dev_node(&dd->pcidev->dev, old_node_id);
  1424. if (!rcd->rcvegrbuf[e])
  1425. goto bail_rcvegrbuf_phys;
  1426. }
  1427. rcd->rcvegr_phys = rcd->rcvegrbuf_phys[0];
  1428. for (e = chunk = 0; chunk < rcd->rcvegrbuf_chunks; chunk++) {
  1429. dma_addr_t pa = rcd->rcvegrbuf_phys[chunk];
  1430. unsigned i;
  1431. /* clear for security and sanity on each use */
  1432. memset(rcd->rcvegrbuf[chunk], 0, size);
  1433. for (i = 0; e < egrcnt && i < egrperchunk; e++, i++) {
  1434. dd->f_put_tid(dd, e + egroff +
  1435. (u64 __iomem *)
  1436. ((char __iomem *)
  1437. dd->kregbase +
  1438. dd->rcvegrbase),
  1439. RCVHQ_RCV_TYPE_EAGER, pa);
  1440. pa += egrsize;
  1441. }
  1442. cond_resched(); /* don't hog the cpu */
  1443. }
  1444. return 0;
  1445. bail_rcvegrbuf_phys:
  1446. for (e = 0; e < rcd->rcvegrbuf_chunks && rcd->rcvegrbuf[e]; e++)
  1447. dma_free_coherent(&dd->pcidev->dev, size,
  1448. rcd->rcvegrbuf[e], rcd->rcvegrbuf_phys[e]);
  1449. kfree(rcd->rcvegrbuf_phys);
  1450. rcd->rcvegrbuf_phys = NULL;
  1451. bail_rcvegrbuf:
  1452. kfree(rcd->rcvegrbuf);
  1453. rcd->rcvegrbuf = NULL;
  1454. bail:
  1455. return -ENOMEM;
  1456. }
  1457. /*
  1458. * Note: Changes to this routine should be mirrored
  1459. * for the diagnostics routine qib_remap_ioaddr32().
  1460. * There is also related code for VL15 buffers in qib_init_7322_variables().
  1461. * The teardown code that unmaps is in qib_pcie_ddcleanup()
  1462. */
  1463. int init_chip_wc_pat(struct qib_devdata *dd, u32 vl15buflen)
  1464. {
  1465. u64 __iomem *qib_kregbase = NULL;
  1466. void __iomem *qib_piobase = NULL;
  1467. u64 __iomem *qib_userbase = NULL;
  1468. u64 qib_kreglen;
  1469. u64 qib_pio2koffset = dd->piobufbase & 0xffffffff;
  1470. u64 qib_pio4koffset = dd->piobufbase >> 32;
  1471. u64 qib_pio2klen = dd->piobcnt2k * dd->palign;
  1472. u64 qib_pio4klen = dd->piobcnt4k * dd->align4k;
  1473. u64 qib_physaddr = dd->physaddr;
  1474. u64 qib_piolen;
  1475. u64 qib_userlen = 0;
  1476. /*
  1477. * Free the old mapping because the kernel will try to reuse the
  1478. * old mapping and not create a new mapping with the
  1479. * write combining attribute.
  1480. */
  1481. iounmap(dd->kregbase);
  1482. dd->kregbase = NULL;
  1483. /*
  1484. * Assumes chip address space looks like:
  1485. * - kregs + sregs + cregs + uregs (in any order)
  1486. * - piobufs (2K and 4K bufs in either order)
  1487. * or:
  1488. * - kregs + sregs + cregs (in any order)
  1489. * - piobufs (2K and 4K bufs in either order)
  1490. * - uregs
  1491. */
  1492. if (dd->piobcnt4k == 0) {
  1493. qib_kreglen = qib_pio2koffset;
  1494. qib_piolen = qib_pio2klen;
  1495. } else if (qib_pio2koffset < qib_pio4koffset) {
  1496. qib_kreglen = qib_pio2koffset;
  1497. qib_piolen = qib_pio4koffset + qib_pio4klen - qib_kreglen;
  1498. } else {
  1499. qib_kreglen = qib_pio4koffset;
  1500. qib_piolen = qib_pio2koffset + qib_pio2klen - qib_kreglen;
  1501. }
  1502. qib_piolen += vl15buflen;
  1503. /* Map just the configured ports (not all hw ports) */
  1504. if (dd->uregbase > qib_kreglen)
  1505. qib_userlen = dd->ureg_align * dd->cfgctxts;
  1506. /* Sanity checks passed, now create the new mappings */
  1507. qib_kregbase = ioremap_nocache(qib_physaddr, qib_kreglen);
  1508. if (!qib_kregbase)
  1509. goto bail;
  1510. qib_piobase = ioremap_wc(qib_physaddr + qib_kreglen, qib_piolen);
  1511. if (!qib_piobase)
  1512. goto bail_kregbase;
  1513. if (qib_userlen) {
  1514. qib_userbase = ioremap_nocache(qib_physaddr + dd->uregbase,
  1515. qib_userlen);
  1516. if (!qib_userbase)
  1517. goto bail_piobase;
  1518. }
  1519. dd->kregbase = qib_kregbase;
  1520. dd->kregend = (u64 __iomem *)
  1521. ((char __iomem *) qib_kregbase + qib_kreglen);
  1522. dd->piobase = qib_piobase;
  1523. dd->pio2kbase = (void __iomem *)
  1524. (((char __iomem *) dd->piobase) +
  1525. qib_pio2koffset - qib_kreglen);
  1526. if (dd->piobcnt4k)
  1527. dd->pio4kbase = (void __iomem *)
  1528. (((char __iomem *) dd->piobase) +
  1529. qib_pio4koffset - qib_kreglen);
  1530. if (qib_userlen)
  1531. /* ureg will now be accessed relative to dd->userbase */
  1532. dd->userbase = qib_userbase;
  1533. return 0;
  1534. bail_piobase:
  1535. iounmap(qib_piobase);
  1536. bail_kregbase:
  1537. iounmap(qib_kregbase);
  1538. bail:
  1539. return -ENOMEM;
  1540. }