jme.c 67 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067
  1. /*
  2. * JMicron JMC2x0 series PCIe Ethernet Linux Device Driver
  3. *
  4. * Copyright 2008 JMicron Technology Corporation
  5. * http://www.jmicron.com/
  6. *
  7. * Author: Guo-Fu Tseng <cooldavid@cooldavid.org>
  8. *
  9. * This program is free software; you can redistribute it and/or modify
  10. * it under the terms of the GNU General Public License as published by
  11. * the Free Software Foundation; either version 2 of the License.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  21. *
  22. */
  23. #include <linux/module.h>
  24. #include <linux/kernel.h>
  25. #include <linux/pci.h>
  26. #include <linux/netdevice.h>
  27. #include <linux/etherdevice.h>
  28. #include <linux/ethtool.h>
  29. #include <linux/mii.h>
  30. #include <linux/crc32.h>
  31. #include <linux/delay.h>
  32. #include <linux/spinlock.h>
  33. #include <linux/in.h>
  34. #include <linux/ip.h>
  35. #include <linux/ipv6.h>
  36. #include <linux/tcp.h>
  37. #include <linux/udp.h>
  38. #include <linux/if_vlan.h>
  39. #include <net/ip6_checksum.h>
  40. #include "jme.h"
  41. static int force_pseudohp = -1;
  42. static int no_pseudohp = -1;
  43. static int no_extplug = -1;
  44. module_param(force_pseudohp, int, 0);
  45. MODULE_PARM_DESC(force_pseudohp,
  46. "Enable pseudo hot-plug feature manually by driver instead of BIOS.");
  47. module_param(no_pseudohp, int, 0);
  48. MODULE_PARM_DESC(no_pseudohp, "Disable pseudo hot-plug feature.");
  49. module_param(no_extplug, int, 0);
  50. MODULE_PARM_DESC(no_extplug,
  51. "Do not use external plug signal for pseudo hot-plug.");
  52. static int
  53. jme_mdio_read(struct net_device *netdev, int phy, int reg)
  54. {
  55. struct jme_adapter *jme = netdev_priv(netdev);
  56. int i, val, again = (reg == MII_BMSR) ? 1 : 0;
  57. read_again:
  58. jwrite32(jme, JME_SMI, SMI_OP_REQ |
  59. smi_phy_addr(phy) |
  60. smi_reg_addr(reg));
  61. wmb();
  62. for (i = JME_PHY_TIMEOUT * 50 ; i > 0 ; --i) {
  63. udelay(20);
  64. val = jread32(jme, JME_SMI);
  65. if ((val & SMI_OP_REQ) == 0)
  66. break;
  67. }
  68. if (i == 0) {
  69. jeprintk(jme->pdev, "phy(%d) read timeout : %d\n", phy, reg);
  70. return 0;
  71. }
  72. if (again--)
  73. goto read_again;
  74. return (val & SMI_DATA_MASK) >> SMI_DATA_SHIFT;
  75. }
  76. static void
  77. jme_mdio_write(struct net_device *netdev,
  78. int phy, int reg, int val)
  79. {
  80. struct jme_adapter *jme = netdev_priv(netdev);
  81. int i;
  82. jwrite32(jme, JME_SMI, SMI_OP_WRITE | SMI_OP_REQ |
  83. ((val << SMI_DATA_SHIFT) & SMI_DATA_MASK) |
  84. smi_phy_addr(phy) | smi_reg_addr(reg));
  85. wmb();
  86. for (i = JME_PHY_TIMEOUT * 50 ; i > 0 ; --i) {
  87. udelay(20);
  88. if ((jread32(jme, JME_SMI) & SMI_OP_REQ) == 0)
  89. break;
  90. }
  91. if (i == 0)
  92. jeprintk(jme->pdev, "phy(%d) write timeout : %d\n", phy, reg);
  93. return;
  94. }
  95. static inline void
  96. jme_reset_phy_processor(struct jme_adapter *jme)
  97. {
  98. u32 val;
  99. jme_mdio_write(jme->dev,
  100. jme->mii_if.phy_id,
  101. MII_ADVERTISE, ADVERTISE_ALL |
  102. ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM);
  103. if (jme->pdev->device == PCI_DEVICE_ID_JMICRON_JMC250)
  104. jme_mdio_write(jme->dev,
  105. jme->mii_if.phy_id,
  106. MII_CTRL1000,
  107. ADVERTISE_1000FULL | ADVERTISE_1000HALF);
  108. val = jme_mdio_read(jme->dev,
  109. jme->mii_if.phy_id,
  110. MII_BMCR);
  111. jme_mdio_write(jme->dev,
  112. jme->mii_if.phy_id,
  113. MII_BMCR, val | BMCR_RESET);
  114. return;
  115. }
  116. static void
  117. jme_setup_wakeup_frame(struct jme_adapter *jme,
  118. u32 *mask, u32 crc, int fnr)
  119. {
  120. int i;
  121. /*
  122. * Setup CRC pattern
  123. */
  124. jwrite32(jme, JME_WFOI, WFOI_CRC_SEL | (fnr & WFOI_FRAME_SEL));
  125. wmb();
  126. jwrite32(jme, JME_WFODP, crc);
  127. wmb();
  128. /*
  129. * Setup Mask
  130. */
  131. for (i = 0 ; i < WAKEUP_FRAME_MASK_DWNR ; ++i) {
  132. jwrite32(jme, JME_WFOI,
  133. ((i << WFOI_MASK_SHIFT) & WFOI_MASK_SEL) |
  134. (fnr & WFOI_FRAME_SEL));
  135. wmb();
  136. jwrite32(jme, JME_WFODP, mask[i]);
  137. wmb();
  138. }
  139. }
  140. static inline void
  141. jme_reset_mac_processor(struct jme_adapter *jme)
  142. {
  143. u32 mask[WAKEUP_FRAME_MASK_DWNR] = {0, 0, 0, 0};
  144. u32 crc = 0xCDCDCDCD;
  145. u32 gpreg0;
  146. int i;
  147. jwrite32(jme, JME_GHC, jme->reg_ghc | GHC_SWRST);
  148. udelay(2);
  149. jwrite32(jme, JME_GHC, jme->reg_ghc);
  150. jwrite32(jme, JME_RXDBA_LO, 0x00000000);
  151. jwrite32(jme, JME_RXDBA_HI, 0x00000000);
  152. jwrite32(jme, JME_RXQDC, 0x00000000);
  153. jwrite32(jme, JME_RXNDA, 0x00000000);
  154. jwrite32(jme, JME_TXDBA_LO, 0x00000000);
  155. jwrite32(jme, JME_TXDBA_HI, 0x00000000);
  156. jwrite32(jme, JME_TXQDC, 0x00000000);
  157. jwrite32(jme, JME_TXNDA, 0x00000000);
  158. jwrite32(jme, JME_RXMCHT_LO, 0x00000000);
  159. jwrite32(jme, JME_RXMCHT_HI, 0x00000000);
  160. for (i = 0 ; i < WAKEUP_FRAME_NR ; ++i)
  161. jme_setup_wakeup_frame(jme, mask, crc, i);
  162. if (jme->fpgaver)
  163. gpreg0 = GPREG0_DEFAULT | GPREG0_LNKINTPOLL;
  164. else
  165. gpreg0 = GPREG0_DEFAULT;
  166. jwrite32(jme, JME_GPREG0, gpreg0);
  167. jwrite32(jme, JME_GPREG1, GPREG1_DEFAULT);
  168. }
  169. static inline void
  170. jme_reset_ghc_speed(struct jme_adapter *jme)
  171. {
  172. jme->reg_ghc &= ~(GHC_SPEED_1000M | GHC_DPX);
  173. jwrite32(jme, JME_GHC, jme->reg_ghc);
  174. }
  175. static inline void
  176. jme_clear_pm(struct jme_adapter *jme)
  177. {
  178. jwrite32(jme, JME_PMCS, 0xFFFF0000 | jme->reg_pmcs);
  179. pci_set_power_state(jme->pdev, PCI_D0);
  180. pci_enable_wake(jme->pdev, PCI_D0, false);
  181. }
  182. static int
  183. jme_reload_eeprom(struct jme_adapter *jme)
  184. {
  185. u32 val;
  186. int i;
  187. val = jread32(jme, JME_SMBCSR);
  188. if (val & SMBCSR_EEPROMD) {
  189. val |= SMBCSR_CNACK;
  190. jwrite32(jme, JME_SMBCSR, val);
  191. val |= SMBCSR_RELOAD;
  192. jwrite32(jme, JME_SMBCSR, val);
  193. mdelay(12);
  194. for (i = JME_EEPROM_RELOAD_TIMEOUT; i > 0; --i) {
  195. mdelay(1);
  196. if ((jread32(jme, JME_SMBCSR) & SMBCSR_RELOAD) == 0)
  197. break;
  198. }
  199. if (i == 0) {
  200. jeprintk(jme->pdev, "eeprom reload timeout\n");
  201. return -EIO;
  202. }
  203. }
  204. return 0;
  205. }
  206. static void
  207. jme_load_macaddr(struct net_device *netdev)
  208. {
  209. struct jme_adapter *jme = netdev_priv(netdev);
  210. unsigned char macaddr[6];
  211. u32 val;
  212. spin_lock_bh(&jme->macaddr_lock);
  213. val = jread32(jme, JME_RXUMA_LO);
  214. macaddr[0] = (val >> 0) & 0xFF;
  215. macaddr[1] = (val >> 8) & 0xFF;
  216. macaddr[2] = (val >> 16) & 0xFF;
  217. macaddr[3] = (val >> 24) & 0xFF;
  218. val = jread32(jme, JME_RXUMA_HI);
  219. macaddr[4] = (val >> 0) & 0xFF;
  220. macaddr[5] = (val >> 8) & 0xFF;
  221. memcpy(netdev->dev_addr, macaddr, 6);
  222. spin_unlock_bh(&jme->macaddr_lock);
  223. }
  224. static inline void
  225. jme_set_rx_pcc(struct jme_adapter *jme, int p)
  226. {
  227. switch (p) {
  228. case PCC_OFF:
  229. jwrite32(jme, JME_PCCRX0,
  230. ((PCC_OFF_TO << PCCRXTO_SHIFT) & PCCRXTO_MASK) |
  231. ((PCC_OFF_CNT << PCCRX_SHIFT) & PCCRX_MASK));
  232. break;
  233. case PCC_P1:
  234. jwrite32(jme, JME_PCCRX0,
  235. ((PCC_P1_TO << PCCRXTO_SHIFT) & PCCRXTO_MASK) |
  236. ((PCC_P1_CNT << PCCRX_SHIFT) & PCCRX_MASK));
  237. break;
  238. case PCC_P2:
  239. jwrite32(jme, JME_PCCRX0,
  240. ((PCC_P2_TO << PCCRXTO_SHIFT) & PCCRXTO_MASK) |
  241. ((PCC_P2_CNT << PCCRX_SHIFT) & PCCRX_MASK));
  242. break;
  243. case PCC_P3:
  244. jwrite32(jme, JME_PCCRX0,
  245. ((PCC_P3_TO << PCCRXTO_SHIFT) & PCCRXTO_MASK) |
  246. ((PCC_P3_CNT << PCCRX_SHIFT) & PCCRX_MASK));
  247. break;
  248. default:
  249. break;
  250. }
  251. wmb();
  252. if (!(test_bit(JME_FLAG_POLL, &jme->flags)))
  253. netif_info(jme, rx_status, jme->dev, "Switched to PCC_P%d\n", p);
  254. }
  255. static void
  256. jme_start_irq(struct jme_adapter *jme)
  257. {
  258. register struct dynpcc_info *dpi = &(jme->dpi);
  259. jme_set_rx_pcc(jme, PCC_P1);
  260. dpi->cur = PCC_P1;
  261. dpi->attempt = PCC_P1;
  262. dpi->cnt = 0;
  263. jwrite32(jme, JME_PCCTX,
  264. ((PCC_TX_TO << PCCTXTO_SHIFT) & PCCTXTO_MASK) |
  265. ((PCC_TX_CNT << PCCTX_SHIFT) & PCCTX_MASK) |
  266. PCCTXQ0_EN
  267. );
  268. /*
  269. * Enable Interrupts
  270. */
  271. jwrite32(jme, JME_IENS, INTR_ENABLE);
  272. }
  273. static inline void
  274. jme_stop_irq(struct jme_adapter *jme)
  275. {
  276. /*
  277. * Disable Interrupts
  278. */
  279. jwrite32f(jme, JME_IENC, INTR_ENABLE);
  280. }
  281. static u32
  282. jme_linkstat_from_phy(struct jme_adapter *jme)
  283. {
  284. u32 phylink, bmsr;
  285. phylink = jme_mdio_read(jme->dev, jme->mii_if.phy_id, 17);
  286. bmsr = jme_mdio_read(jme->dev, jme->mii_if.phy_id, MII_BMSR);
  287. if (bmsr & BMSR_ANCOMP)
  288. phylink |= PHY_LINK_AUTONEG_COMPLETE;
  289. return phylink;
  290. }
  291. static inline void
  292. jme_set_phyfifoa(struct jme_adapter *jme)
  293. {
  294. jme_mdio_write(jme->dev, jme->mii_if.phy_id, 27, 0x0004);
  295. }
  296. static inline void
  297. jme_set_phyfifob(struct jme_adapter *jme)
  298. {
  299. jme_mdio_write(jme->dev, jme->mii_if.phy_id, 27, 0x0000);
  300. }
  301. static int
  302. jme_check_link(struct net_device *netdev, int testonly)
  303. {
  304. struct jme_adapter *jme = netdev_priv(netdev);
  305. u32 phylink, ghc, cnt = JME_SPDRSV_TIMEOUT, bmcr, gpreg1;
  306. char linkmsg[64];
  307. int rc = 0;
  308. linkmsg[0] = '\0';
  309. if (jme->fpgaver)
  310. phylink = jme_linkstat_from_phy(jme);
  311. else
  312. phylink = jread32(jme, JME_PHY_LINK);
  313. if (phylink & PHY_LINK_UP) {
  314. if (!(phylink & PHY_LINK_AUTONEG_COMPLETE)) {
  315. /*
  316. * If we did not enable AN
  317. * Speed/Duplex Info should be obtained from SMI
  318. */
  319. phylink = PHY_LINK_UP;
  320. bmcr = jme_mdio_read(jme->dev,
  321. jme->mii_if.phy_id,
  322. MII_BMCR);
  323. phylink |= ((bmcr & BMCR_SPEED1000) &&
  324. (bmcr & BMCR_SPEED100) == 0) ?
  325. PHY_LINK_SPEED_1000M :
  326. (bmcr & BMCR_SPEED100) ?
  327. PHY_LINK_SPEED_100M :
  328. PHY_LINK_SPEED_10M;
  329. phylink |= (bmcr & BMCR_FULLDPLX) ?
  330. PHY_LINK_DUPLEX : 0;
  331. strcat(linkmsg, "Forced: ");
  332. } else {
  333. /*
  334. * Keep polling for speed/duplex resolve complete
  335. */
  336. while (!(phylink & PHY_LINK_SPEEDDPU_RESOLVED) &&
  337. --cnt) {
  338. udelay(1);
  339. if (jme->fpgaver)
  340. phylink = jme_linkstat_from_phy(jme);
  341. else
  342. phylink = jread32(jme, JME_PHY_LINK);
  343. }
  344. if (!cnt)
  345. jeprintk(jme->pdev,
  346. "Waiting speed resolve timeout.\n");
  347. strcat(linkmsg, "ANed: ");
  348. }
  349. if (jme->phylink == phylink) {
  350. rc = 1;
  351. goto out;
  352. }
  353. if (testonly)
  354. goto out;
  355. jme->phylink = phylink;
  356. ghc = jme->reg_ghc & ~(GHC_SPEED | GHC_DPX |
  357. GHC_TO_CLK_PCIE | GHC_TXMAC_CLK_PCIE |
  358. GHC_TO_CLK_GPHY | GHC_TXMAC_CLK_GPHY);
  359. switch (phylink & PHY_LINK_SPEED_MASK) {
  360. case PHY_LINK_SPEED_10M:
  361. ghc |= GHC_SPEED_10M |
  362. GHC_TO_CLK_PCIE | GHC_TXMAC_CLK_PCIE;
  363. strcat(linkmsg, "10 Mbps, ");
  364. break;
  365. case PHY_LINK_SPEED_100M:
  366. ghc |= GHC_SPEED_100M |
  367. GHC_TO_CLK_PCIE | GHC_TXMAC_CLK_PCIE;
  368. strcat(linkmsg, "100 Mbps, ");
  369. break;
  370. case PHY_LINK_SPEED_1000M:
  371. ghc |= GHC_SPEED_1000M |
  372. GHC_TO_CLK_GPHY | GHC_TXMAC_CLK_GPHY;
  373. strcat(linkmsg, "1000 Mbps, ");
  374. break;
  375. default:
  376. break;
  377. }
  378. if (phylink & PHY_LINK_DUPLEX) {
  379. jwrite32(jme, JME_TXMCS, TXMCS_DEFAULT);
  380. ghc |= GHC_DPX;
  381. } else {
  382. jwrite32(jme, JME_TXMCS, TXMCS_DEFAULT |
  383. TXMCS_BACKOFF |
  384. TXMCS_CARRIERSENSE |
  385. TXMCS_COLLISION);
  386. jwrite32(jme, JME_TXTRHD, TXTRHD_TXPEN |
  387. ((0x2000 << TXTRHD_TXP_SHIFT) & TXTRHD_TXP) |
  388. TXTRHD_TXREN |
  389. ((8 << TXTRHD_TXRL_SHIFT) & TXTRHD_TXRL));
  390. }
  391. gpreg1 = GPREG1_DEFAULT;
  392. if (is_buggy250(jme->pdev->device, jme->chiprev)) {
  393. if (!(phylink & PHY_LINK_DUPLEX))
  394. gpreg1 |= GPREG1_HALFMODEPATCH;
  395. switch (phylink & PHY_LINK_SPEED_MASK) {
  396. case PHY_LINK_SPEED_10M:
  397. jme_set_phyfifoa(jme);
  398. gpreg1 |= GPREG1_RSSPATCH;
  399. break;
  400. case PHY_LINK_SPEED_100M:
  401. jme_set_phyfifob(jme);
  402. gpreg1 |= GPREG1_RSSPATCH;
  403. break;
  404. case PHY_LINK_SPEED_1000M:
  405. jme_set_phyfifoa(jme);
  406. break;
  407. default:
  408. break;
  409. }
  410. }
  411. jwrite32(jme, JME_GPREG1, gpreg1);
  412. jwrite32(jme, JME_GHC, ghc);
  413. jme->reg_ghc = ghc;
  414. strcat(linkmsg, (phylink & PHY_LINK_DUPLEX) ?
  415. "Full-Duplex, " :
  416. "Half-Duplex, ");
  417. strcat(linkmsg, (phylink & PHY_LINK_MDI_STAT) ?
  418. "MDI-X" :
  419. "MDI");
  420. netif_info(jme, link, jme->dev, "Link is up at %s.\n", linkmsg);
  421. netif_carrier_on(netdev);
  422. } else {
  423. if (testonly)
  424. goto out;
  425. netif_info(jme, link, jme->dev, "Link is down.\n");
  426. jme->phylink = 0;
  427. netif_carrier_off(netdev);
  428. }
  429. out:
  430. return rc;
  431. }
  432. static int
  433. jme_setup_tx_resources(struct jme_adapter *jme)
  434. {
  435. struct jme_ring *txring = &(jme->txring[0]);
  436. txring->alloc = dma_alloc_coherent(&(jme->pdev->dev),
  437. TX_RING_ALLOC_SIZE(jme->tx_ring_size),
  438. &(txring->dmaalloc),
  439. GFP_ATOMIC);
  440. if (!txring->alloc)
  441. goto err_set_null;
  442. /*
  443. * 16 Bytes align
  444. */
  445. txring->desc = (void *)ALIGN((unsigned long)(txring->alloc),
  446. RING_DESC_ALIGN);
  447. txring->dma = ALIGN(txring->dmaalloc, RING_DESC_ALIGN);
  448. txring->next_to_use = 0;
  449. atomic_set(&txring->next_to_clean, 0);
  450. atomic_set(&txring->nr_free, jme->tx_ring_size);
  451. txring->bufinf = kmalloc(sizeof(struct jme_buffer_info) *
  452. jme->tx_ring_size, GFP_ATOMIC);
  453. if (unlikely(!(txring->bufinf)))
  454. goto err_free_txring;
  455. /*
  456. * Initialize Transmit Descriptors
  457. */
  458. memset(txring->alloc, 0, TX_RING_ALLOC_SIZE(jme->tx_ring_size));
  459. memset(txring->bufinf, 0,
  460. sizeof(struct jme_buffer_info) * jme->tx_ring_size);
  461. return 0;
  462. err_free_txring:
  463. dma_free_coherent(&(jme->pdev->dev),
  464. TX_RING_ALLOC_SIZE(jme->tx_ring_size),
  465. txring->alloc,
  466. txring->dmaalloc);
  467. err_set_null:
  468. txring->desc = NULL;
  469. txring->dmaalloc = 0;
  470. txring->dma = 0;
  471. txring->bufinf = NULL;
  472. return -ENOMEM;
  473. }
  474. static void
  475. jme_free_tx_resources(struct jme_adapter *jme)
  476. {
  477. int i;
  478. struct jme_ring *txring = &(jme->txring[0]);
  479. struct jme_buffer_info *txbi;
  480. if (txring->alloc) {
  481. if (txring->bufinf) {
  482. for (i = 0 ; i < jme->tx_ring_size ; ++i) {
  483. txbi = txring->bufinf + i;
  484. if (txbi->skb) {
  485. dev_kfree_skb(txbi->skb);
  486. txbi->skb = NULL;
  487. }
  488. txbi->mapping = 0;
  489. txbi->len = 0;
  490. txbi->nr_desc = 0;
  491. txbi->start_xmit = 0;
  492. }
  493. kfree(txring->bufinf);
  494. }
  495. dma_free_coherent(&(jme->pdev->dev),
  496. TX_RING_ALLOC_SIZE(jme->tx_ring_size),
  497. txring->alloc,
  498. txring->dmaalloc);
  499. txring->alloc = NULL;
  500. txring->desc = NULL;
  501. txring->dmaalloc = 0;
  502. txring->dma = 0;
  503. txring->bufinf = NULL;
  504. }
  505. txring->next_to_use = 0;
  506. atomic_set(&txring->next_to_clean, 0);
  507. atomic_set(&txring->nr_free, 0);
  508. }
  509. static inline void
  510. jme_enable_tx_engine(struct jme_adapter *jme)
  511. {
  512. /*
  513. * Select Queue 0
  514. */
  515. jwrite32(jme, JME_TXCS, TXCS_DEFAULT | TXCS_SELECT_QUEUE0);
  516. wmb();
  517. /*
  518. * Setup TX Queue 0 DMA Bass Address
  519. */
  520. jwrite32(jme, JME_TXDBA_LO, (__u64)jme->txring[0].dma & 0xFFFFFFFFUL);
  521. jwrite32(jme, JME_TXDBA_HI, (__u64)(jme->txring[0].dma) >> 32);
  522. jwrite32(jme, JME_TXNDA, (__u64)jme->txring[0].dma & 0xFFFFFFFFUL);
  523. /*
  524. * Setup TX Descptor Count
  525. */
  526. jwrite32(jme, JME_TXQDC, jme->tx_ring_size);
  527. /*
  528. * Enable TX Engine
  529. */
  530. wmb();
  531. jwrite32(jme, JME_TXCS, jme->reg_txcs |
  532. TXCS_SELECT_QUEUE0 |
  533. TXCS_ENABLE);
  534. }
  535. static inline void
  536. jme_restart_tx_engine(struct jme_adapter *jme)
  537. {
  538. /*
  539. * Restart TX Engine
  540. */
  541. jwrite32(jme, JME_TXCS, jme->reg_txcs |
  542. TXCS_SELECT_QUEUE0 |
  543. TXCS_ENABLE);
  544. }
  545. static inline void
  546. jme_disable_tx_engine(struct jme_adapter *jme)
  547. {
  548. int i;
  549. u32 val;
  550. /*
  551. * Disable TX Engine
  552. */
  553. jwrite32(jme, JME_TXCS, jme->reg_txcs | TXCS_SELECT_QUEUE0);
  554. wmb();
  555. val = jread32(jme, JME_TXCS);
  556. for (i = JME_TX_DISABLE_TIMEOUT ; (val & TXCS_ENABLE) && i > 0 ; --i) {
  557. mdelay(1);
  558. val = jread32(jme, JME_TXCS);
  559. rmb();
  560. }
  561. if (!i)
  562. jeprintk(jme->pdev, "Disable TX engine timeout.\n");
  563. }
  564. static void
  565. jme_set_clean_rxdesc(struct jme_adapter *jme, int i)
  566. {
  567. struct jme_ring *rxring = &(jme->rxring[0]);
  568. register struct rxdesc *rxdesc = rxring->desc;
  569. struct jme_buffer_info *rxbi = rxring->bufinf;
  570. rxdesc += i;
  571. rxbi += i;
  572. rxdesc->dw[0] = 0;
  573. rxdesc->dw[1] = 0;
  574. rxdesc->desc1.bufaddrh = cpu_to_le32((__u64)rxbi->mapping >> 32);
  575. rxdesc->desc1.bufaddrl = cpu_to_le32(
  576. (__u64)rxbi->mapping & 0xFFFFFFFFUL);
  577. rxdesc->desc1.datalen = cpu_to_le16(rxbi->len);
  578. if (jme->dev->features & NETIF_F_HIGHDMA)
  579. rxdesc->desc1.flags = RXFLAG_64BIT;
  580. wmb();
  581. rxdesc->desc1.flags |= RXFLAG_OWN | RXFLAG_INT;
  582. }
  583. static int
  584. jme_make_new_rx_buf(struct jme_adapter *jme, int i)
  585. {
  586. struct jme_ring *rxring = &(jme->rxring[0]);
  587. struct jme_buffer_info *rxbi = rxring->bufinf + i;
  588. struct sk_buff *skb;
  589. skb = netdev_alloc_skb(jme->dev,
  590. jme->dev->mtu + RX_EXTRA_LEN);
  591. if (unlikely(!skb))
  592. return -ENOMEM;
  593. rxbi->skb = skb;
  594. rxbi->len = skb_tailroom(skb);
  595. rxbi->mapping = pci_map_page(jme->pdev,
  596. virt_to_page(skb->data),
  597. offset_in_page(skb->data),
  598. rxbi->len,
  599. PCI_DMA_FROMDEVICE);
  600. return 0;
  601. }
  602. static void
  603. jme_free_rx_buf(struct jme_adapter *jme, int i)
  604. {
  605. struct jme_ring *rxring = &(jme->rxring[0]);
  606. struct jme_buffer_info *rxbi = rxring->bufinf;
  607. rxbi += i;
  608. if (rxbi->skb) {
  609. pci_unmap_page(jme->pdev,
  610. rxbi->mapping,
  611. rxbi->len,
  612. PCI_DMA_FROMDEVICE);
  613. dev_kfree_skb(rxbi->skb);
  614. rxbi->skb = NULL;
  615. rxbi->mapping = 0;
  616. rxbi->len = 0;
  617. }
  618. }
  619. static void
  620. jme_free_rx_resources(struct jme_adapter *jme)
  621. {
  622. int i;
  623. struct jme_ring *rxring = &(jme->rxring[0]);
  624. if (rxring->alloc) {
  625. if (rxring->bufinf) {
  626. for (i = 0 ; i < jme->rx_ring_size ; ++i)
  627. jme_free_rx_buf(jme, i);
  628. kfree(rxring->bufinf);
  629. }
  630. dma_free_coherent(&(jme->pdev->dev),
  631. RX_RING_ALLOC_SIZE(jme->rx_ring_size),
  632. rxring->alloc,
  633. rxring->dmaalloc);
  634. rxring->alloc = NULL;
  635. rxring->desc = NULL;
  636. rxring->dmaalloc = 0;
  637. rxring->dma = 0;
  638. rxring->bufinf = NULL;
  639. }
  640. rxring->next_to_use = 0;
  641. atomic_set(&rxring->next_to_clean, 0);
  642. }
  643. static int
  644. jme_setup_rx_resources(struct jme_adapter *jme)
  645. {
  646. int i;
  647. struct jme_ring *rxring = &(jme->rxring[0]);
  648. rxring->alloc = dma_alloc_coherent(&(jme->pdev->dev),
  649. RX_RING_ALLOC_SIZE(jme->rx_ring_size),
  650. &(rxring->dmaalloc),
  651. GFP_ATOMIC);
  652. if (!rxring->alloc)
  653. goto err_set_null;
  654. /*
  655. * 16 Bytes align
  656. */
  657. rxring->desc = (void *)ALIGN((unsigned long)(rxring->alloc),
  658. RING_DESC_ALIGN);
  659. rxring->dma = ALIGN(rxring->dmaalloc, RING_DESC_ALIGN);
  660. rxring->next_to_use = 0;
  661. atomic_set(&rxring->next_to_clean, 0);
  662. rxring->bufinf = kmalloc(sizeof(struct jme_buffer_info) *
  663. jme->rx_ring_size, GFP_ATOMIC);
  664. if (unlikely(!(rxring->bufinf)))
  665. goto err_free_rxring;
  666. /*
  667. * Initiallize Receive Descriptors
  668. */
  669. memset(rxring->bufinf, 0,
  670. sizeof(struct jme_buffer_info) * jme->rx_ring_size);
  671. for (i = 0 ; i < jme->rx_ring_size ; ++i) {
  672. if (unlikely(jme_make_new_rx_buf(jme, i))) {
  673. jme_free_rx_resources(jme);
  674. return -ENOMEM;
  675. }
  676. jme_set_clean_rxdesc(jme, i);
  677. }
  678. return 0;
  679. err_free_rxring:
  680. dma_free_coherent(&(jme->pdev->dev),
  681. RX_RING_ALLOC_SIZE(jme->rx_ring_size),
  682. rxring->alloc,
  683. rxring->dmaalloc);
  684. err_set_null:
  685. rxring->desc = NULL;
  686. rxring->dmaalloc = 0;
  687. rxring->dma = 0;
  688. rxring->bufinf = NULL;
  689. return -ENOMEM;
  690. }
  691. static inline void
  692. jme_enable_rx_engine(struct jme_adapter *jme)
  693. {
  694. /*
  695. * Select Queue 0
  696. */
  697. jwrite32(jme, JME_RXCS, jme->reg_rxcs |
  698. RXCS_QUEUESEL_Q0);
  699. wmb();
  700. /*
  701. * Setup RX DMA Bass Address
  702. */
  703. jwrite32(jme, JME_RXDBA_LO, (__u64)(jme->rxring[0].dma) & 0xFFFFFFFFUL);
  704. jwrite32(jme, JME_RXDBA_HI, (__u64)(jme->rxring[0].dma) >> 32);
  705. jwrite32(jme, JME_RXNDA, (__u64)(jme->rxring[0].dma) & 0xFFFFFFFFUL);
  706. /*
  707. * Setup RX Descriptor Count
  708. */
  709. jwrite32(jme, JME_RXQDC, jme->rx_ring_size);
  710. /*
  711. * Setup Unicast Filter
  712. */
  713. jme_set_multi(jme->dev);
  714. /*
  715. * Enable RX Engine
  716. */
  717. wmb();
  718. jwrite32(jme, JME_RXCS, jme->reg_rxcs |
  719. RXCS_QUEUESEL_Q0 |
  720. RXCS_ENABLE |
  721. RXCS_QST);
  722. }
  723. static inline void
  724. jme_restart_rx_engine(struct jme_adapter *jme)
  725. {
  726. /*
  727. * Start RX Engine
  728. */
  729. jwrite32(jme, JME_RXCS, jme->reg_rxcs |
  730. RXCS_QUEUESEL_Q0 |
  731. RXCS_ENABLE |
  732. RXCS_QST);
  733. }
  734. static inline void
  735. jme_disable_rx_engine(struct jme_adapter *jme)
  736. {
  737. int i;
  738. u32 val;
  739. /*
  740. * Disable RX Engine
  741. */
  742. jwrite32(jme, JME_RXCS, jme->reg_rxcs);
  743. wmb();
  744. val = jread32(jme, JME_RXCS);
  745. for (i = JME_RX_DISABLE_TIMEOUT ; (val & RXCS_ENABLE) && i > 0 ; --i) {
  746. mdelay(1);
  747. val = jread32(jme, JME_RXCS);
  748. rmb();
  749. }
  750. if (!i)
  751. jeprintk(jme->pdev, "Disable RX engine timeout.\n");
  752. }
  753. static int
  754. jme_rxsum_ok(struct jme_adapter *jme, u16 flags)
  755. {
  756. if (!(flags & (RXWBFLAG_TCPON | RXWBFLAG_UDPON | RXWBFLAG_IPV4)))
  757. return false;
  758. if (unlikely((flags & (RXWBFLAG_MF | RXWBFLAG_TCPON | RXWBFLAG_TCPCS))
  759. == RXWBFLAG_TCPON)) {
  760. if (flags & RXWBFLAG_IPV4)
  761. netif_err(jme, rx_err, jme->dev, "TCP Checksum error\n");
  762. return false;
  763. }
  764. if (unlikely((flags & (RXWBFLAG_MF | RXWBFLAG_UDPON | RXWBFLAG_UDPCS))
  765. == RXWBFLAG_UDPON)) {
  766. if (flags & RXWBFLAG_IPV4)
  767. netif_err(jme, rx_err, jme->dev, "UDP Checksum error.\n");
  768. return false;
  769. }
  770. if (unlikely((flags & (RXWBFLAG_IPV4 | RXWBFLAG_IPCS))
  771. == RXWBFLAG_IPV4)) {
  772. netif_err(jme, rx_err, jme->dev, "IPv4 Checksum error.\n");
  773. return false;
  774. }
  775. return true;
  776. }
  777. static void
  778. jme_alloc_and_feed_skb(struct jme_adapter *jme, int idx)
  779. {
  780. struct jme_ring *rxring = &(jme->rxring[0]);
  781. struct rxdesc *rxdesc = rxring->desc;
  782. struct jme_buffer_info *rxbi = rxring->bufinf;
  783. struct sk_buff *skb;
  784. int framesize;
  785. rxdesc += idx;
  786. rxbi += idx;
  787. skb = rxbi->skb;
  788. pci_dma_sync_single_for_cpu(jme->pdev,
  789. rxbi->mapping,
  790. rxbi->len,
  791. PCI_DMA_FROMDEVICE);
  792. if (unlikely(jme_make_new_rx_buf(jme, idx))) {
  793. pci_dma_sync_single_for_device(jme->pdev,
  794. rxbi->mapping,
  795. rxbi->len,
  796. PCI_DMA_FROMDEVICE);
  797. ++(NET_STAT(jme).rx_dropped);
  798. } else {
  799. framesize = le16_to_cpu(rxdesc->descwb.framesize)
  800. - RX_PREPAD_SIZE;
  801. skb_reserve(skb, RX_PREPAD_SIZE);
  802. skb_put(skb, framesize);
  803. skb->protocol = eth_type_trans(skb, jme->dev);
  804. if (jme_rxsum_ok(jme, le16_to_cpu(rxdesc->descwb.flags)))
  805. skb->ip_summed = CHECKSUM_UNNECESSARY;
  806. else
  807. skb->ip_summed = CHECKSUM_NONE;
  808. if (rxdesc->descwb.flags & cpu_to_le16(RXWBFLAG_TAGON)) {
  809. if (jme->vlgrp) {
  810. jme->jme_vlan_rx(skb, jme->vlgrp,
  811. le16_to_cpu(rxdesc->descwb.vlan));
  812. NET_STAT(jme).rx_bytes += 4;
  813. } else {
  814. dev_kfree_skb(skb);
  815. }
  816. } else {
  817. jme->jme_rx(skb);
  818. }
  819. if ((rxdesc->descwb.flags & cpu_to_le16(RXWBFLAG_DEST)) ==
  820. cpu_to_le16(RXWBFLAG_DEST_MUL))
  821. ++(NET_STAT(jme).multicast);
  822. NET_STAT(jme).rx_bytes += framesize;
  823. ++(NET_STAT(jme).rx_packets);
  824. }
  825. jme_set_clean_rxdesc(jme, idx);
  826. }
  827. static int
  828. jme_process_receive(struct jme_adapter *jme, int limit)
  829. {
  830. struct jme_ring *rxring = &(jme->rxring[0]);
  831. struct rxdesc *rxdesc = rxring->desc;
  832. int i, j, ccnt, desccnt, mask = jme->rx_ring_mask;
  833. if (unlikely(!atomic_dec_and_test(&jme->rx_cleaning)))
  834. goto out_inc;
  835. if (unlikely(atomic_read(&jme->link_changing) != 1))
  836. goto out_inc;
  837. if (unlikely(!netif_carrier_ok(jme->dev)))
  838. goto out_inc;
  839. i = atomic_read(&rxring->next_to_clean);
  840. while (limit > 0) {
  841. rxdesc = rxring->desc;
  842. rxdesc += i;
  843. if ((rxdesc->descwb.flags & cpu_to_le16(RXWBFLAG_OWN)) ||
  844. !(rxdesc->descwb.desccnt & RXWBDCNT_WBCPL))
  845. goto out;
  846. --limit;
  847. desccnt = rxdesc->descwb.desccnt & RXWBDCNT_DCNT;
  848. if (unlikely(desccnt > 1 ||
  849. rxdesc->descwb.errstat & RXWBERR_ALLERR)) {
  850. if (rxdesc->descwb.errstat & RXWBERR_CRCERR)
  851. ++(NET_STAT(jme).rx_crc_errors);
  852. else if (rxdesc->descwb.errstat & RXWBERR_OVERUN)
  853. ++(NET_STAT(jme).rx_fifo_errors);
  854. else
  855. ++(NET_STAT(jme).rx_errors);
  856. if (desccnt > 1)
  857. limit -= desccnt - 1;
  858. for (j = i, ccnt = desccnt ; ccnt-- ; ) {
  859. jme_set_clean_rxdesc(jme, j);
  860. j = (j + 1) & (mask);
  861. }
  862. } else {
  863. jme_alloc_and_feed_skb(jme, i);
  864. }
  865. i = (i + desccnt) & (mask);
  866. }
  867. out:
  868. atomic_set(&rxring->next_to_clean, i);
  869. out_inc:
  870. atomic_inc(&jme->rx_cleaning);
  871. return limit > 0 ? limit : 0;
  872. }
  873. static void
  874. jme_attempt_pcc(struct dynpcc_info *dpi, int atmp)
  875. {
  876. if (likely(atmp == dpi->cur)) {
  877. dpi->cnt = 0;
  878. return;
  879. }
  880. if (dpi->attempt == atmp) {
  881. ++(dpi->cnt);
  882. } else {
  883. dpi->attempt = atmp;
  884. dpi->cnt = 0;
  885. }
  886. }
  887. static void
  888. jme_dynamic_pcc(struct jme_adapter *jme)
  889. {
  890. register struct dynpcc_info *dpi = &(jme->dpi);
  891. if ((NET_STAT(jme).rx_bytes - dpi->last_bytes) > PCC_P3_THRESHOLD)
  892. jme_attempt_pcc(dpi, PCC_P3);
  893. else if ((NET_STAT(jme).rx_packets - dpi->last_pkts) > PCC_P2_THRESHOLD ||
  894. dpi->intr_cnt > PCC_INTR_THRESHOLD)
  895. jme_attempt_pcc(dpi, PCC_P2);
  896. else
  897. jme_attempt_pcc(dpi, PCC_P1);
  898. if (unlikely(dpi->attempt != dpi->cur && dpi->cnt > 5)) {
  899. if (dpi->attempt < dpi->cur)
  900. tasklet_schedule(&jme->rxclean_task);
  901. jme_set_rx_pcc(jme, dpi->attempt);
  902. dpi->cur = dpi->attempt;
  903. dpi->cnt = 0;
  904. }
  905. }
  906. static void
  907. jme_start_pcc_timer(struct jme_adapter *jme)
  908. {
  909. struct dynpcc_info *dpi = &(jme->dpi);
  910. dpi->last_bytes = NET_STAT(jme).rx_bytes;
  911. dpi->last_pkts = NET_STAT(jme).rx_packets;
  912. dpi->intr_cnt = 0;
  913. jwrite32(jme, JME_TMCSR,
  914. TMCSR_EN | ((0xFFFFFF - PCC_INTERVAL_US) & TMCSR_CNT));
  915. }
  916. static inline void
  917. jme_stop_pcc_timer(struct jme_adapter *jme)
  918. {
  919. jwrite32(jme, JME_TMCSR, 0);
  920. }
  921. static void
  922. jme_shutdown_nic(struct jme_adapter *jme)
  923. {
  924. u32 phylink;
  925. phylink = jme_linkstat_from_phy(jme);
  926. if (!(phylink & PHY_LINK_UP)) {
  927. /*
  928. * Disable all interrupt before issue timer
  929. */
  930. jme_stop_irq(jme);
  931. jwrite32(jme, JME_TIMER2, TMCSR_EN | 0xFFFFFE);
  932. }
  933. }
  934. static void
  935. jme_pcc_tasklet(unsigned long arg)
  936. {
  937. struct jme_adapter *jme = (struct jme_adapter *)arg;
  938. struct net_device *netdev = jme->dev;
  939. if (unlikely(test_bit(JME_FLAG_SHUTDOWN, &jme->flags))) {
  940. jme_shutdown_nic(jme);
  941. return;
  942. }
  943. if (unlikely(!netif_carrier_ok(netdev) ||
  944. (atomic_read(&jme->link_changing) != 1)
  945. )) {
  946. jme_stop_pcc_timer(jme);
  947. return;
  948. }
  949. if (!(test_bit(JME_FLAG_POLL, &jme->flags)))
  950. jme_dynamic_pcc(jme);
  951. jme_start_pcc_timer(jme);
  952. }
  953. static inline void
  954. jme_polling_mode(struct jme_adapter *jme)
  955. {
  956. jme_set_rx_pcc(jme, PCC_OFF);
  957. }
  958. static inline void
  959. jme_interrupt_mode(struct jme_adapter *jme)
  960. {
  961. jme_set_rx_pcc(jme, PCC_P1);
  962. }
  963. static inline int
  964. jme_pseudo_hotplug_enabled(struct jme_adapter *jme)
  965. {
  966. u32 apmc;
  967. apmc = jread32(jme, JME_APMC);
  968. return apmc & JME_APMC_PSEUDO_HP_EN;
  969. }
  970. static void
  971. jme_start_shutdown_timer(struct jme_adapter *jme)
  972. {
  973. u32 apmc;
  974. apmc = jread32(jme, JME_APMC) | JME_APMC_PCIE_SD_EN;
  975. apmc &= ~JME_APMC_EPIEN_CTRL;
  976. if (!no_extplug) {
  977. jwrite32f(jme, JME_APMC, apmc | JME_APMC_EPIEN_CTRL_EN);
  978. wmb();
  979. }
  980. jwrite32f(jme, JME_APMC, apmc);
  981. jwrite32f(jme, JME_TIMER2, 0);
  982. set_bit(JME_FLAG_SHUTDOWN, &jme->flags);
  983. jwrite32(jme, JME_TMCSR,
  984. TMCSR_EN | ((0xFFFFFF - APMC_PHP_SHUTDOWN_DELAY) & TMCSR_CNT));
  985. }
  986. static void
  987. jme_stop_shutdown_timer(struct jme_adapter *jme)
  988. {
  989. u32 apmc;
  990. jwrite32f(jme, JME_TMCSR, 0);
  991. jwrite32f(jme, JME_TIMER2, 0);
  992. clear_bit(JME_FLAG_SHUTDOWN, &jme->flags);
  993. apmc = jread32(jme, JME_APMC);
  994. apmc &= ~(JME_APMC_PCIE_SD_EN | JME_APMC_EPIEN_CTRL);
  995. jwrite32f(jme, JME_APMC, apmc | JME_APMC_EPIEN_CTRL_DIS);
  996. wmb();
  997. jwrite32f(jme, JME_APMC, apmc);
  998. }
  999. static void
  1000. jme_link_change_tasklet(unsigned long arg)
  1001. {
  1002. struct jme_adapter *jme = (struct jme_adapter *)arg;
  1003. struct net_device *netdev = jme->dev;
  1004. int rc;
  1005. while (!atomic_dec_and_test(&jme->link_changing)) {
  1006. atomic_inc(&jme->link_changing);
  1007. netif_info(jme, intr, jme->dev, "Get link change lock failed.\n");
  1008. while (atomic_read(&jme->link_changing) != 1)
  1009. netif_info(jme, intr, jme->dev, "Waiting link change lock.\n");
  1010. }
  1011. if (jme_check_link(netdev, 1) && jme->old_mtu == netdev->mtu)
  1012. goto out;
  1013. jme->old_mtu = netdev->mtu;
  1014. netif_stop_queue(netdev);
  1015. if (jme_pseudo_hotplug_enabled(jme))
  1016. jme_stop_shutdown_timer(jme);
  1017. jme_stop_pcc_timer(jme);
  1018. tasklet_disable(&jme->txclean_task);
  1019. tasklet_disable(&jme->rxclean_task);
  1020. tasklet_disable(&jme->rxempty_task);
  1021. if (netif_carrier_ok(netdev)) {
  1022. jme_reset_ghc_speed(jme);
  1023. jme_disable_rx_engine(jme);
  1024. jme_disable_tx_engine(jme);
  1025. jme_reset_mac_processor(jme);
  1026. jme_free_rx_resources(jme);
  1027. jme_free_tx_resources(jme);
  1028. if (test_bit(JME_FLAG_POLL, &jme->flags))
  1029. jme_polling_mode(jme);
  1030. netif_carrier_off(netdev);
  1031. }
  1032. jme_check_link(netdev, 0);
  1033. if (netif_carrier_ok(netdev)) {
  1034. rc = jme_setup_rx_resources(jme);
  1035. if (rc) {
  1036. jeprintk(jme->pdev, "Allocating resources for RX error"
  1037. ", Device STOPPED!\n");
  1038. goto out_enable_tasklet;
  1039. }
  1040. rc = jme_setup_tx_resources(jme);
  1041. if (rc) {
  1042. jeprintk(jme->pdev, "Allocating resources for TX error"
  1043. ", Device STOPPED!\n");
  1044. goto err_out_free_rx_resources;
  1045. }
  1046. jme_enable_rx_engine(jme);
  1047. jme_enable_tx_engine(jme);
  1048. netif_start_queue(netdev);
  1049. if (test_bit(JME_FLAG_POLL, &jme->flags))
  1050. jme_interrupt_mode(jme);
  1051. jme_start_pcc_timer(jme);
  1052. } else if (jme_pseudo_hotplug_enabled(jme)) {
  1053. jme_start_shutdown_timer(jme);
  1054. }
  1055. goto out_enable_tasklet;
  1056. err_out_free_rx_resources:
  1057. jme_free_rx_resources(jme);
  1058. out_enable_tasklet:
  1059. tasklet_enable(&jme->txclean_task);
  1060. tasklet_hi_enable(&jme->rxclean_task);
  1061. tasklet_hi_enable(&jme->rxempty_task);
  1062. out:
  1063. atomic_inc(&jme->link_changing);
  1064. }
  1065. static void
  1066. jme_rx_clean_tasklet(unsigned long arg)
  1067. {
  1068. struct jme_adapter *jme = (struct jme_adapter *)arg;
  1069. struct dynpcc_info *dpi = &(jme->dpi);
  1070. jme_process_receive(jme, jme->rx_ring_size);
  1071. ++(dpi->intr_cnt);
  1072. }
  1073. static int
  1074. jme_poll(JME_NAPI_HOLDER(holder), JME_NAPI_WEIGHT(budget))
  1075. {
  1076. struct jme_adapter *jme = jme_napi_priv(holder);
  1077. int rest;
  1078. rest = jme_process_receive(jme, JME_NAPI_WEIGHT_VAL(budget));
  1079. while (atomic_read(&jme->rx_empty) > 0) {
  1080. atomic_dec(&jme->rx_empty);
  1081. ++(NET_STAT(jme).rx_dropped);
  1082. jme_restart_rx_engine(jme);
  1083. }
  1084. atomic_inc(&jme->rx_empty);
  1085. if (rest) {
  1086. JME_RX_COMPLETE(netdev, holder);
  1087. jme_interrupt_mode(jme);
  1088. }
  1089. JME_NAPI_WEIGHT_SET(budget, rest);
  1090. return JME_NAPI_WEIGHT_VAL(budget) - rest;
  1091. }
  1092. static void
  1093. jme_rx_empty_tasklet(unsigned long arg)
  1094. {
  1095. struct jme_adapter *jme = (struct jme_adapter *)arg;
  1096. if (unlikely(atomic_read(&jme->link_changing) != 1))
  1097. return;
  1098. if (unlikely(!netif_carrier_ok(jme->dev)))
  1099. return;
  1100. netif_info(jme, rx_status, jme->dev, "RX Queue Full!\n");
  1101. jme_rx_clean_tasklet(arg);
  1102. while (atomic_read(&jme->rx_empty) > 0) {
  1103. atomic_dec(&jme->rx_empty);
  1104. ++(NET_STAT(jme).rx_dropped);
  1105. jme_restart_rx_engine(jme);
  1106. }
  1107. atomic_inc(&jme->rx_empty);
  1108. }
  1109. static void
  1110. jme_wake_queue_if_stopped(struct jme_adapter *jme)
  1111. {
  1112. struct jme_ring *txring = &(jme->txring[0]);
  1113. smp_wmb();
  1114. if (unlikely(netif_queue_stopped(jme->dev) &&
  1115. atomic_read(&txring->nr_free) >= (jme->tx_wake_threshold))) {
  1116. netif_info(jme, tx_done, jme->dev, "TX Queue Waked.\n");
  1117. netif_wake_queue(jme->dev);
  1118. }
  1119. }
  1120. static void
  1121. jme_tx_clean_tasklet(unsigned long arg)
  1122. {
  1123. struct jme_adapter *jme = (struct jme_adapter *)arg;
  1124. struct jme_ring *txring = &(jme->txring[0]);
  1125. struct txdesc *txdesc = txring->desc;
  1126. struct jme_buffer_info *txbi = txring->bufinf, *ctxbi, *ttxbi;
  1127. int i, j, cnt = 0, max, err, mask;
  1128. tx_dbg(jme, "Into txclean.\n");
  1129. if (unlikely(!atomic_dec_and_test(&jme->tx_cleaning)))
  1130. goto out;
  1131. if (unlikely(atomic_read(&jme->link_changing) != 1))
  1132. goto out;
  1133. if (unlikely(!netif_carrier_ok(jme->dev)))
  1134. goto out;
  1135. max = jme->tx_ring_size - atomic_read(&txring->nr_free);
  1136. mask = jme->tx_ring_mask;
  1137. for (i = atomic_read(&txring->next_to_clean) ; cnt < max ; ) {
  1138. ctxbi = txbi + i;
  1139. if (likely(ctxbi->skb &&
  1140. !(txdesc[i].descwb.flags & TXWBFLAG_OWN))) {
  1141. tx_dbg(jme, "txclean: %d+%d@%lu\n",
  1142. i, ctxbi->nr_desc, jiffies);
  1143. err = txdesc[i].descwb.flags & TXWBFLAG_ALLERR;
  1144. for (j = 1 ; j < ctxbi->nr_desc ; ++j) {
  1145. ttxbi = txbi + ((i + j) & (mask));
  1146. txdesc[(i + j) & (mask)].dw[0] = 0;
  1147. pci_unmap_page(jme->pdev,
  1148. ttxbi->mapping,
  1149. ttxbi->len,
  1150. PCI_DMA_TODEVICE);
  1151. ttxbi->mapping = 0;
  1152. ttxbi->len = 0;
  1153. }
  1154. dev_kfree_skb(ctxbi->skb);
  1155. cnt += ctxbi->nr_desc;
  1156. if (unlikely(err)) {
  1157. ++(NET_STAT(jme).tx_carrier_errors);
  1158. } else {
  1159. ++(NET_STAT(jme).tx_packets);
  1160. NET_STAT(jme).tx_bytes += ctxbi->len;
  1161. }
  1162. ctxbi->skb = NULL;
  1163. ctxbi->len = 0;
  1164. ctxbi->start_xmit = 0;
  1165. } else {
  1166. break;
  1167. }
  1168. i = (i + ctxbi->nr_desc) & mask;
  1169. ctxbi->nr_desc = 0;
  1170. }
  1171. tx_dbg(jme, "txclean: done %d@%lu.\n", i, jiffies);
  1172. atomic_set(&txring->next_to_clean, i);
  1173. atomic_add(cnt, &txring->nr_free);
  1174. jme_wake_queue_if_stopped(jme);
  1175. out:
  1176. atomic_inc(&jme->tx_cleaning);
  1177. }
  1178. static void
  1179. jme_intr_msi(struct jme_adapter *jme, u32 intrstat)
  1180. {
  1181. /*
  1182. * Disable interrupt
  1183. */
  1184. jwrite32f(jme, JME_IENC, INTR_ENABLE);
  1185. if (intrstat & (INTR_LINKCH | INTR_SWINTR)) {
  1186. /*
  1187. * Link change event is critical
  1188. * all other events are ignored
  1189. */
  1190. jwrite32(jme, JME_IEVE, intrstat);
  1191. tasklet_schedule(&jme->linkch_task);
  1192. goto out_reenable;
  1193. }
  1194. if (intrstat & INTR_TMINTR) {
  1195. jwrite32(jme, JME_IEVE, INTR_TMINTR);
  1196. tasklet_schedule(&jme->pcc_task);
  1197. }
  1198. if (intrstat & (INTR_PCCTXTO | INTR_PCCTX)) {
  1199. jwrite32(jme, JME_IEVE, INTR_PCCTXTO | INTR_PCCTX | INTR_TX0);
  1200. tasklet_schedule(&jme->txclean_task);
  1201. }
  1202. if ((intrstat & (INTR_PCCRX0TO | INTR_PCCRX0 | INTR_RX0EMP))) {
  1203. jwrite32(jme, JME_IEVE, (intrstat & (INTR_PCCRX0TO |
  1204. INTR_PCCRX0 |
  1205. INTR_RX0EMP)) |
  1206. INTR_RX0);
  1207. }
  1208. if (test_bit(JME_FLAG_POLL, &jme->flags)) {
  1209. if (intrstat & INTR_RX0EMP)
  1210. atomic_inc(&jme->rx_empty);
  1211. if ((intrstat & (INTR_PCCRX0TO | INTR_PCCRX0 | INTR_RX0EMP))) {
  1212. if (likely(JME_RX_SCHEDULE_PREP(jme))) {
  1213. jme_polling_mode(jme);
  1214. JME_RX_SCHEDULE(jme);
  1215. }
  1216. }
  1217. } else {
  1218. if (intrstat & INTR_RX0EMP) {
  1219. atomic_inc(&jme->rx_empty);
  1220. tasklet_hi_schedule(&jme->rxempty_task);
  1221. } else if (intrstat & (INTR_PCCRX0TO | INTR_PCCRX0)) {
  1222. tasklet_hi_schedule(&jme->rxclean_task);
  1223. }
  1224. }
  1225. out_reenable:
  1226. /*
  1227. * Re-enable interrupt
  1228. */
  1229. jwrite32f(jme, JME_IENS, INTR_ENABLE);
  1230. }
  1231. static irqreturn_t
  1232. jme_intr(int irq, void *dev_id)
  1233. {
  1234. struct net_device *netdev = dev_id;
  1235. struct jme_adapter *jme = netdev_priv(netdev);
  1236. u32 intrstat;
  1237. intrstat = jread32(jme, JME_IEVE);
  1238. /*
  1239. * Check if it's really an interrupt for us
  1240. */
  1241. if (unlikely((intrstat & INTR_ENABLE) == 0))
  1242. return IRQ_NONE;
  1243. /*
  1244. * Check if the device still exist
  1245. */
  1246. if (unlikely(intrstat == ~((typeof(intrstat))0)))
  1247. return IRQ_NONE;
  1248. jme_intr_msi(jme, intrstat);
  1249. return IRQ_HANDLED;
  1250. }
  1251. static irqreturn_t
  1252. jme_msi(int irq, void *dev_id)
  1253. {
  1254. struct net_device *netdev = dev_id;
  1255. struct jme_adapter *jme = netdev_priv(netdev);
  1256. u32 intrstat;
  1257. intrstat = jread32(jme, JME_IEVE);
  1258. jme_intr_msi(jme, intrstat);
  1259. return IRQ_HANDLED;
  1260. }
  1261. static void
  1262. jme_reset_link(struct jme_adapter *jme)
  1263. {
  1264. jwrite32(jme, JME_TMCSR, TMCSR_SWIT);
  1265. }
  1266. static void
  1267. jme_restart_an(struct jme_adapter *jme)
  1268. {
  1269. u32 bmcr;
  1270. spin_lock_bh(&jme->phy_lock);
  1271. bmcr = jme_mdio_read(jme->dev, jme->mii_if.phy_id, MII_BMCR);
  1272. bmcr |= (BMCR_ANENABLE | BMCR_ANRESTART);
  1273. jme_mdio_write(jme->dev, jme->mii_if.phy_id, MII_BMCR, bmcr);
  1274. spin_unlock_bh(&jme->phy_lock);
  1275. }
  1276. static int
  1277. jme_request_irq(struct jme_adapter *jme)
  1278. {
  1279. int rc;
  1280. struct net_device *netdev = jme->dev;
  1281. irq_handler_t handler = jme_intr;
  1282. int irq_flags = IRQF_SHARED;
  1283. if (!pci_enable_msi(jme->pdev)) {
  1284. set_bit(JME_FLAG_MSI, &jme->flags);
  1285. handler = jme_msi;
  1286. irq_flags = 0;
  1287. }
  1288. rc = request_irq(jme->pdev->irq, handler, irq_flags, netdev->name,
  1289. netdev);
  1290. if (rc) {
  1291. jeprintk(jme->pdev,
  1292. "Unable to request %s interrupt (return: %d)\n",
  1293. test_bit(JME_FLAG_MSI, &jme->flags) ? "MSI" : "INTx",
  1294. rc);
  1295. if (test_bit(JME_FLAG_MSI, &jme->flags)) {
  1296. pci_disable_msi(jme->pdev);
  1297. clear_bit(JME_FLAG_MSI, &jme->flags);
  1298. }
  1299. } else {
  1300. netdev->irq = jme->pdev->irq;
  1301. }
  1302. return rc;
  1303. }
  1304. static void
  1305. jme_free_irq(struct jme_adapter *jme)
  1306. {
  1307. free_irq(jme->pdev->irq, jme->dev);
  1308. if (test_bit(JME_FLAG_MSI, &jme->flags)) {
  1309. pci_disable_msi(jme->pdev);
  1310. clear_bit(JME_FLAG_MSI, &jme->flags);
  1311. jme->dev->irq = jme->pdev->irq;
  1312. }
  1313. }
  1314. static int
  1315. jme_open(struct net_device *netdev)
  1316. {
  1317. struct jme_adapter *jme = netdev_priv(netdev);
  1318. int rc;
  1319. jme_clear_pm(jme);
  1320. JME_NAPI_ENABLE(jme);
  1321. tasklet_enable(&jme->linkch_task);
  1322. tasklet_enable(&jme->txclean_task);
  1323. tasklet_hi_enable(&jme->rxclean_task);
  1324. tasklet_hi_enable(&jme->rxempty_task);
  1325. rc = jme_request_irq(jme);
  1326. if (rc)
  1327. goto err_out;
  1328. jme_start_irq(jme);
  1329. if (test_bit(JME_FLAG_SSET, &jme->flags))
  1330. jme_set_settings(netdev, &jme->old_ecmd);
  1331. else
  1332. jme_reset_phy_processor(jme);
  1333. jme_reset_link(jme);
  1334. return 0;
  1335. err_out:
  1336. netif_stop_queue(netdev);
  1337. netif_carrier_off(netdev);
  1338. return rc;
  1339. }
  1340. #ifdef CONFIG_PM
  1341. static void
  1342. jme_set_100m_half(struct jme_adapter *jme)
  1343. {
  1344. u32 bmcr, tmp;
  1345. bmcr = jme_mdio_read(jme->dev, jme->mii_if.phy_id, MII_BMCR);
  1346. tmp = bmcr & ~(BMCR_ANENABLE | BMCR_SPEED100 |
  1347. BMCR_SPEED1000 | BMCR_FULLDPLX);
  1348. tmp |= BMCR_SPEED100;
  1349. if (bmcr != tmp)
  1350. jme_mdio_write(jme->dev, jme->mii_if.phy_id, MII_BMCR, tmp);
  1351. if (jme->fpgaver)
  1352. jwrite32(jme, JME_GHC, GHC_SPEED_100M | GHC_LINK_POLL);
  1353. else
  1354. jwrite32(jme, JME_GHC, GHC_SPEED_100M);
  1355. }
  1356. #define JME_WAIT_LINK_TIME 2000 /* 2000ms */
  1357. static void
  1358. jme_wait_link(struct jme_adapter *jme)
  1359. {
  1360. u32 phylink, to = JME_WAIT_LINK_TIME;
  1361. mdelay(1000);
  1362. phylink = jme_linkstat_from_phy(jme);
  1363. while (!(phylink & PHY_LINK_UP) && (to -= 10) > 0) {
  1364. mdelay(10);
  1365. phylink = jme_linkstat_from_phy(jme);
  1366. }
  1367. }
  1368. #endif
  1369. static inline void
  1370. jme_phy_off(struct jme_adapter *jme)
  1371. {
  1372. jme_mdio_write(jme->dev, jme->mii_if.phy_id, MII_BMCR, BMCR_PDOWN);
  1373. }
  1374. static int
  1375. jme_close(struct net_device *netdev)
  1376. {
  1377. struct jme_adapter *jme = netdev_priv(netdev);
  1378. netif_stop_queue(netdev);
  1379. netif_carrier_off(netdev);
  1380. jme_stop_irq(jme);
  1381. jme_free_irq(jme);
  1382. JME_NAPI_DISABLE(jme);
  1383. tasklet_disable(&jme->linkch_task);
  1384. tasklet_disable(&jme->txclean_task);
  1385. tasklet_disable(&jme->rxclean_task);
  1386. tasklet_disable(&jme->rxempty_task);
  1387. jme_reset_ghc_speed(jme);
  1388. jme_disable_rx_engine(jme);
  1389. jme_disable_tx_engine(jme);
  1390. jme_reset_mac_processor(jme);
  1391. jme_free_rx_resources(jme);
  1392. jme_free_tx_resources(jme);
  1393. jme->phylink = 0;
  1394. jme_phy_off(jme);
  1395. return 0;
  1396. }
  1397. static int
  1398. jme_alloc_txdesc(struct jme_adapter *jme,
  1399. struct sk_buff *skb)
  1400. {
  1401. struct jme_ring *txring = &(jme->txring[0]);
  1402. int idx, nr_alloc, mask = jme->tx_ring_mask;
  1403. idx = txring->next_to_use;
  1404. nr_alloc = skb_shinfo(skb)->nr_frags + 2;
  1405. if (unlikely(atomic_read(&txring->nr_free) < nr_alloc))
  1406. return -1;
  1407. atomic_sub(nr_alloc, &txring->nr_free);
  1408. txring->next_to_use = (txring->next_to_use + nr_alloc) & mask;
  1409. return idx;
  1410. }
  1411. static void
  1412. jme_fill_tx_map(struct pci_dev *pdev,
  1413. struct txdesc *txdesc,
  1414. struct jme_buffer_info *txbi,
  1415. struct page *page,
  1416. u32 page_offset,
  1417. u32 len,
  1418. u8 hidma)
  1419. {
  1420. dma_addr_t dmaaddr;
  1421. dmaaddr = pci_map_page(pdev,
  1422. page,
  1423. page_offset,
  1424. len,
  1425. PCI_DMA_TODEVICE);
  1426. pci_dma_sync_single_for_device(pdev,
  1427. dmaaddr,
  1428. len,
  1429. PCI_DMA_TODEVICE);
  1430. txdesc->dw[0] = 0;
  1431. txdesc->dw[1] = 0;
  1432. txdesc->desc2.flags = TXFLAG_OWN;
  1433. txdesc->desc2.flags |= (hidma) ? TXFLAG_64BIT : 0;
  1434. txdesc->desc2.datalen = cpu_to_le16(len);
  1435. txdesc->desc2.bufaddrh = cpu_to_le32((__u64)dmaaddr >> 32);
  1436. txdesc->desc2.bufaddrl = cpu_to_le32(
  1437. (__u64)dmaaddr & 0xFFFFFFFFUL);
  1438. txbi->mapping = dmaaddr;
  1439. txbi->len = len;
  1440. }
  1441. static void
  1442. jme_map_tx_skb(struct jme_adapter *jme, struct sk_buff *skb, int idx)
  1443. {
  1444. struct jme_ring *txring = &(jme->txring[0]);
  1445. struct txdesc *txdesc = txring->desc, *ctxdesc;
  1446. struct jme_buffer_info *txbi = txring->bufinf, *ctxbi;
  1447. u8 hidma = jme->dev->features & NETIF_F_HIGHDMA;
  1448. int i, nr_frags = skb_shinfo(skb)->nr_frags;
  1449. int mask = jme->tx_ring_mask;
  1450. struct skb_frag_struct *frag;
  1451. u32 len;
  1452. for (i = 0 ; i < nr_frags ; ++i) {
  1453. frag = &skb_shinfo(skb)->frags[i];
  1454. ctxdesc = txdesc + ((idx + i + 2) & (mask));
  1455. ctxbi = txbi + ((idx + i + 2) & (mask));
  1456. jme_fill_tx_map(jme->pdev, ctxdesc, ctxbi, frag->page,
  1457. frag->page_offset, frag->size, hidma);
  1458. }
  1459. len = skb_is_nonlinear(skb) ? skb_headlen(skb) : skb->len;
  1460. ctxdesc = txdesc + ((idx + 1) & (mask));
  1461. ctxbi = txbi + ((idx + 1) & (mask));
  1462. jme_fill_tx_map(jme->pdev, ctxdesc, ctxbi, virt_to_page(skb->data),
  1463. offset_in_page(skb->data), len, hidma);
  1464. }
  1465. static int
  1466. jme_expand_header(struct jme_adapter *jme, struct sk_buff *skb)
  1467. {
  1468. if (unlikely(skb_shinfo(skb)->gso_size &&
  1469. skb_header_cloned(skb) &&
  1470. pskb_expand_head(skb, 0, 0, GFP_ATOMIC))) {
  1471. dev_kfree_skb(skb);
  1472. return -1;
  1473. }
  1474. return 0;
  1475. }
  1476. static int
  1477. jme_tx_tso(struct sk_buff *skb, __le16 *mss, u8 *flags)
  1478. {
  1479. *mss = cpu_to_le16(skb_shinfo(skb)->gso_size << TXDESC_MSS_SHIFT);
  1480. if (*mss) {
  1481. *flags |= TXFLAG_LSEN;
  1482. if (skb->protocol == htons(ETH_P_IP)) {
  1483. struct iphdr *iph = ip_hdr(skb);
  1484. iph->check = 0;
  1485. tcp_hdr(skb)->check = ~csum_tcpudp_magic(iph->saddr,
  1486. iph->daddr, 0,
  1487. IPPROTO_TCP,
  1488. 0);
  1489. } else {
  1490. struct ipv6hdr *ip6h = ipv6_hdr(skb);
  1491. tcp_hdr(skb)->check = ~csum_ipv6_magic(&ip6h->saddr,
  1492. &ip6h->daddr, 0,
  1493. IPPROTO_TCP,
  1494. 0);
  1495. }
  1496. return 0;
  1497. }
  1498. return 1;
  1499. }
  1500. static void
  1501. jme_tx_csum(struct jme_adapter *jme, struct sk_buff *skb, u8 *flags)
  1502. {
  1503. if (skb->ip_summed == CHECKSUM_PARTIAL) {
  1504. u8 ip_proto;
  1505. switch (skb->protocol) {
  1506. case htons(ETH_P_IP):
  1507. ip_proto = ip_hdr(skb)->protocol;
  1508. break;
  1509. case htons(ETH_P_IPV6):
  1510. ip_proto = ipv6_hdr(skb)->nexthdr;
  1511. break;
  1512. default:
  1513. ip_proto = 0;
  1514. break;
  1515. }
  1516. switch (ip_proto) {
  1517. case IPPROTO_TCP:
  1518. *flags |= TXFLAG_TCPCS;
  1519. break;
  1520. case IPPROTO_UDP:
  1521. *flags |= TXFLAG_UDPCS;
  1522. break;
  1523. default:
  1524. netif_err(jme, tx_err, jme->dev, "Error upper layer protocol.\n");
  1525. break;
  1526. }
  1527. }
  1528. }
  1529. static inline void
  1530. jme_tx_vlan(struct sk_buff *skb, __le16 *vlan, u8 *flags)
  1531. {
  1532. if (vlan_tx_tag_present(skb)) {
  1533. *flags |= TXFLAG_TAGON;
  1534. *vlan = cpu_to_le16(vlan_tx_tag_get(skb));
  1535. }
  1536. }
  1537. static int
  1538. jme_fill_tx_desc(struct jme_adapter *jme, struct sk_buff *skb, int idx)
  1539. {
  1540. struct jme_ring *txring = &(jme->txring[0]);
  1541. struct txdesc *txdesc;
  1542. struct jme_buffer_info *txbi;
  1543. u8 flags;
  1544. txdesc = (struct txdesc *)txring->desc + idx;
  1545. txbi = txring->bufinf + idx;
  1546. txdesc->dw[0] = 0;
  1547. txdesc->dw[1] = 0;
  1548. txdesc->dw[2] = 0;
  1549. txdesc->dw[3] = 0;
  1550. txdesc->desc1.pktsize = cpu_to_le16(skb->len);
  1551. /*
  1552. * Set OWN bit at final.
  1553. * When kernel transmit faster than NIC.
  1554. * And NIC trying to send this descriptor before we tell
  1555. * it to start sending this TX queue.
  1556. * Other fields are already filled correctly.
  1557. */
  1558. wmb();
  1559. flags = TXFLAG_OWN | TXFLAG_INT;
  1560. /*
  1561. * Set checksum flags while not tso
  1562. */
  1563. if (jme_tx_tso(skb, &txdesc->desc1.mss, &flags))
  1564. jme_tx_csum(jme, skb, &flags);
  1565. jme_tx_vlan(skb, &txdesc->desc1.vlan, &flags);
  1566. jme_map_tx_skb(jme, skb, idx);
  1567. txdesc->desc1.flags = flags;
  1568. /*
  1569. * Set tx buffer info after telling NIC to send
  1570. * For better tx_clean timing
  1571. */
  1572. wmb();
  1573. txbi->nr_desc = skb_shinfo(skb)->nr_frags + 2;
  1574. txbi->skb = skb;
  1575. txbi->len = skb->len;
  1576. txbi->start_xmit = jiffies;
  1577. if (!txbi->start_xmit)
  1578. txbi->start_xmit = (0UL-1);
  1579. return 0;
  1580. }
  1581. static void
  1582. jme_stop_queue_if_full(struct jme_adapter *jme)
  1583. {
  1584. struct jme_ring *txring = &(jme->txring[0]);
  1585. struct jme_buffer_info *txbi = txring->bufinf;
  1586. int idx = atomic_read(&txring->next_to_clean);
  1587. txbi += idx;
  1588. smp_wmb();
  1589. if (unlikely(atomic_read(&txring->nr_free) < (MAX_SKB_FRAGS+2))) {
  1590. netif_stop_queue(jme->dev);
  1591. netif_info(jme, tx_queued, jme->dev, "TX Queue Paused.\n");
  1592. smp_wmb();
  1593. if (atomic_read(&txring->nr_free)
  1594. >= (jme->tx_wake_threshold)) {
  1595. netif_wake_queue(jme->dev);
  1596. netif_info(jme, tx_queued, jme->dev, "TX Queue Fast Waked.\n");
  1597. }
  1598. }
  1599. if (unlikely(txbi->start_xmit &&
  1600. (jiffies - txbi->start_xmit) >= TX_TIMEOUT &&
  1601. txbi->skb)) {
  1602. netif_stop_queue(jme->dev);
  1603. netif_info(jme, tx_queued, jme->dev, "TX Queue Stopped %d@%lu.\n", idx, jiffies);
  1604. }
  1605. }
  1606. /*
  1607. * This function is already protected by netif_tx_lock()
  1608. */
  1609. static netdev_tx_t
  1610. jme_start_xmit(struct sk_buff *skb, struct net_device *netdev)
  1611. {
  1612. struct jme_adapter *jme = netdev_priv(netdev);
  1613. int idx;
  1614. if (unlikely(jme_expand_header(jme, skb))) {
  1615. ++(NET_STAT(jme).tx_dropped);
  1616. return NETDEV_TX_OK;
  1617. }
  1618. idx = jme_alloc_txdesc(jme, skb);
  1619. if (unlikely(idx < 0)) {
  1620. netif_stop_queue(netdev);
  1621. netif_err(jme, tx_err, jme->dev, "BUG! Tx ring full when queue awake!\n");
  1622. return NETDEV_TX_BUSY;
  1623. }
  1624. jme_fill_tx_desc(jme, skb, idx);
  1625. jwrite32(jme, JME_TXCS, jme->reg_txcs |
  1626. TXCS_SELECT_QUEUE0 |
  1627. TXCS_QUEUE0S |
  1628. TXCS_ENABLE);
  1629. tx_dbg(jme, "xmit: %d+%d@%lu\n", idx,
  1630. skb_shinfo(skb)->nr_frags + 2,
  1631. jiffies);
  1632. jme_stop_queue_if_full(jme);
  1633. return NETDEV_TX_OK;
  1634. }
  1635. static int
  1636. jme_set_macaddr(struct net_device *netdev, void *p)
  1637. {
  1638. struct jme_adapter *jme = netdev_priv(netdev);
  1639. struct sockaddr *addr = p;
  1640. u32 val;
  1641. if (netif_running(netdev))
  1642. return -EBUSY;
  1643. spin_lock_bh(&jme->macaddr_lock);
  1644. memcpy(netdev->dev_addr, addr->sa_data, netdev->addr_len);
  1645. val = (addr->sa_data[3] & 0xff) << 24 |
  1646. (addr->sa_data[2] & 0xff) << 16 |
  1647. (addr->sa_data[1] & 0xff) << 8 |
  1648. (addr->sa_data[0] & 0xff);
  1649. jwrite32(jme, JME_RXUMA_LO, val);
  1650. val = (addr->sa_data[5] & 0xff) << 8 |
  1651. (addr->sa_data[4] & 0xff);
  1652. jwrite32(jme, JME_RXUMA_HI, val);
  1653. spin_unlock_bh(&jme->macaddr_lock);
  1654. return 0;
  1655. }
  1656. static void
  1657. jme_set_multi(struct net_device *netdev)
  1658. {
  1659. struct jme_adapter *jme = netdev_priv(netdev);
  1660. u32 mc_hash[2] = {};
  1661. spin_lock_bh(&jme->rxmcs_lock);
  1662. jme->reg_rxmcs |= RXMCS_BRDFRAME | RXMCS_UNIFRAME;
  1663. if (netdev->flags & IFF_PROMISC) {
  1664. jme->reg_rxmcs |= RXMCS_ALLFRAME;
  1665. } else if (netdev->flags & IFF_ALLMULTI) {
  1666. jme->reg_rxmcs |= RXMCS_ALLMULFRAME;
  1667. } else if (netdev->flags & IFF_MULTICAST) {
  1668. struct dev_mc_list *mclist;
  1669. int bit_nr;
  1670. jme->reg_rxmcs |= RXMCS_MULFRAME | RXMCS_MULFILTERED;
  1671. netdev_for_each_mc_addr(mclist, netdev) {
  1672. bit_nr = ether_crc(ETH_ALEN, mclist->dmi_addr) & 0x3F;
  1673. mc_hash[bit_nr >> 5] |= 1 << (bit_nr & 0x1F);
  1674. }
  1675. jwrite32(jme, JME_RXMCHT_LO, mc_hash[0]);
  1676. jwrite32(jme, JME_RXMCHT_HI, mc_hash[1]);
  1677. }
  1678. wmb();
  1679. jwrite32(jme, JME_RXMCS, jme->reg_rxmcs);
  1680. spin_unlock_bh(&jme->rxmcs_lock);
  1681. }
  1682. static int
  1683. jme_change_mtu(struct net_device *netdev, int new_mtu)
  1684. {
  1685. struct jme_adapter *jme = netdev_priv(netdev);
  1686. if (new_mtu == jme->old_mtu)
  1687. return 0;
  1688. if (((new_mtu + ETH_HLEN) > MAX_ETHERNET_JUMBO_PACKET_SIZE) ||
  1689. ((new_mtu) < IPV6_MIN_MTU))
  1690. return -EINVAL;
  1691. if (new_mtu > 4000) {
  1692. jme->reg_rxcs &= ~RXCS_FIFOTHNP;
  1693. jme->reg_rxcs |= RXCS_FIFOTHNP_64QW;
  1694. jme_restart_rx_engine(jme);
  1695. } else {
  1696. jme->reg_rxcs &= ~RXCS_FIFOTHNP;
  1697. jme->reg_rxcs |= RXCS_FIFOTHNP_128QW;
  1698. jme_restart_rx_engine(jme);
  1699. }
  1700. if (new_mtu > 1900) {
  1701. netdev->features &= ~(NETIF_F_HW_CSUM |
  1702. NETIF_F_TSO |
  1703. NETIF_F_TSO6);
  1704. } else {
  1705. if (test_bit(JME_FLAG_TXCSUM, &jme->flags))
  1706. netdev->features |= NETIF_F_HW_CSUM;
  1707. if (test_bit(JME_FLAG_TSO, &jme->flags))
  1708. netdev->features |= NETIF_F_TSO | NETIF_F_TSO6;
  1709. }
  1710. netdev->mtu = new_mtu;
  1711. jme_reset_link(jme);
  1712. return 0;
  1713. }
  1714. static void
  1715. jme_tx_timeout(struct net_device *netdev)
  1716. {
  1717. struct jme_adapter *jme = netdev_priv(netdev);
  1718. jme->phylink = 0;
  1719. jme_reset_phy_processor(jme);
  1720. if (test_bit(JME_FLAG_SSET, &jme->flags))
  1721. jme_set_settings(netdev, &jme->old_ecmd);
  1722. /*
  1723. * Force to Reset the link again
  1724. */
  1725. jme_reset_link(jme);
  1726. }
  1727. static inline void jme_pause_rx(struct jme_adapter *jme)
  1728. {
  1729. atomic_dec(&jme->link_changing);
  1730. jme_set_rx_pcc(jme, PCC_OFF);
  1731. if (test_bit(JME_FLAG_POLL, &jme->flags)) {
  1732. JME_NAPI_DISABLE(jme);
  1733. } else {
  1734. tasklet_disable(&jme->rxclean_task);
  1735. tasklet_disable(&jme->rxempty_task);
  1736. }
  1737. }
  1738. static inline void jme_resume_rx(struct jme_adapter *jme)
  1739. {
  1740. struct dynpcc_info *dpi = &(jme->dpi);
  1741. if (test_bit(JME_FLAG_POLL, &jme->flags)) {
  1742. JME_NAPI_ENABLE(jme);
  1743. } else {
  1744. tasklet_hi_enable(&jme->rxclean_task);
  1745. tasklet_hi_enable(&jme->rxempty_task);
  1746. }
  1747. dpi->cur = PCC_P1;
  1748. dpi->attempt = PCC_P1;
  1749. dpi->cnt = 0;
  1750. jme_set_rx_pcc(jme, PCC_P1);
  1751. atomic_inc(&jme->link_changing);
  1752. }
  1753. static void
  1754. jme_vlan_rx_register(struct net_device *netdev, struct vlan_group *grp)
  1755. {
  1756. struct jme_adapter *jme = netdev_priv(netdev);
  1757. jme_pause_rx(jme);
  1758. jme->vlgrp = grp;
  1759. jme_resume_rx(jme);
  1760. }
  1761. static void
  1762. jme_get_drvinfo(struct net_device *netdev,
  1763. struct ethtool_drvinfo *info)
  1764. {
  1765. struct jme_adapter *jme = netdev_priv(netdev);
  1766. strcpy(info->driver, DRV_NAME);
  1767. strcpy(info->version, DRV_VERSION);
  1768. strcpy(info->bus_info, pci_name(jme->pdev));
  1769. }
  1770. static int
  1771. jme_get_regs_len(struct net_device *netdev)
  1772. {
  1773. return JME_REG_LEN;
  1774. }
  1775. static void
  1776. mmapio_memcpy(struct jme_adapter *jme, u32 *p, u32 reg, int len)
  1777. {
  1778. int i;
  1779. for (i = 0 ; i < len ; i += 4)
  1780. p[i >> 2] = jread32(jme, reg + i);
  1781. }
  1782. static void
  1783. mdio_memcpy(struct jme_adapter *jme, u32 *p, int reg_nr)
  1784. {
  1785. int i;
  1786. u16 *p16 = (u16 *)p;
  1787. for (i = 0 ; i < reg_nr ; ++i)
  1788. p16[i] = jme_mdio_read(jme->dev, jme->mii_if.phy_id, i);
  1789. }
  1790. static void
  1791. jme_get_regs(struct net_device *netdev, struct ethtool_regs *regs, void *p)
  1792. {
  1793. struct jme_adapter *jme = netdev_priv(netdev);
  1794. u32 *p32 = (u32 *)p;
  1795. memset(p, 0xFF, JME_REG_LEN);
  1796. regs->version = 1;
  1797. mmapio_memcpy(jme, p32, JME_MAC, JME_MAC_LEN);
  1798. p32 += 0x100 >> 2;
  1799. mmapio_memcpy(jme, p32, JME_PHY, JME_PHY_LEN);
  1800. p32 += 0x100 >> 2;
  1801. mmapio_memcpy(jme, p32, JME_MISC, JME_MISC_LEN);
  1802. p32 += 0x100 >> 2;
  1803. mmapio_memcpy(jme, p32, JME_RSS, JME_RSS_LEN);
  1804. p32 += 0x100 >> 2;
  1805. mdio_memcpy(jme, p32, JME_PHY_REG_NR);
  1806. }
  1807. static int
  1808. jme_get_coalesce(struct net_device *netdev, struct ethtool_coalesce *ecmd)
  1809. {
  1810. struct jme_adapter *jme = netdev_priv(netdev);
  1811. ecmd->tx_coalesce_usecs = PCC_TX_TO;
  1812. ecmd->tx_max_coalesced_frames = PCC_TX_CNT;
  1813. if (test_bit(JME_FLAG_POLL, &jme->flags)) {
  1814. ecmd->use_adaptive_rx_coalesce = false;
  1815. ecmd->rx_coalesce_usecs = 0;
  1816. ecmd->rx_max_coalesced_frames = 0;
  1817. return 0;
  1818. }
  1819. ecmd->use_adaptive_rx_coalesce = true;
  1820. switch (jme->dpi.cur) {
  1821. case PCC_P1:
  1822. ecmd->rx_coalesce_usecs = PCC_P1_TO;
  1823. ecmd->rx_max_coalesced_frames = PCC_P1_CNT;
  1824. break;
  1825. case PCC_P2:
  1826. ecmd->rx_coalesce_usecs = PCC_P2_TO;
  1827. ecmd->rx_max_coalesced_frames = PCC_P2_CNT;
  1828. break;
  1829. case PCC_P3:
  1830. ecmd->rx_coalesce_usecs = PCC_P3_TO;
  1831. ecmd->rx_max_coalesced_frames = PCC_P3_CNT;
  1832. break;
  1833. default:
  1834. break;
  1835. }
  1836. return 0;
  1837. }
  1838. static int
  1839. jme_set_coalesce(struct net_device *netdev, struct ethtool_coalesce *ecmd)
  1840. {
  1841. struct jme_adapter *jme = netdev_priv(netdev);
  1842. struct dynpcc_info *dpi = &(jme->dpi);
  1843. if (netif_running(netdev))
  1844. return -EBUSY;
  1845. if (ecmd->use_adaptive_rx_coalesce &&
  1846. test_bit(JME_FLAG_POLL, &jme->flags)) {
  1847. clear_bit(JME_FLAG_POLL, &jme->flags);
  1848. jme->jme_rx = netif_rx;
  1849. jme->jme_vlan_rx = vlan_hwaccel_rx;
  1850. dpi->cur = PCC_P1;
  1851. dpi->attempt = PCC_P1;
  1852. dpi->cnt = 0;
  1853. jme_set_rx_pcc(jme, PCC_P1);
  1854. jme_interrupt_mode(jme);
  1855. } else if (!(ecmd->use_adaptive_rx_coalesce) &&
  1856. !(test_bit(JME_FLAG_POLL, &jme->flags))) {
  1857. set_bit(JME_FLAG_POLL, &jme->flags);
  1858. jme->jme_rx = netif_receive_skb;
  1859. jme->jme_vlan_rx = vlan_hwaccel_receive_skb;
  1860. jme_interrupt_mode(jme);
  1861. }
  1862. return 0;
  1863. }
  1864. static void
  1865. jme_get_pauseparam(struct net_device *netdev,
  1866. struct ethtool_pauseparam *ecmd)
  1867. {
  1868. struct jme_adapter *jme = netdev_priv(netdev);
  1869. u32 val;
  1870. ecmd->tx_pause = (jme->reg_txpfc & TXPFC_PF_EN) != 0;
  1871. ecmd->rx_pause = (jme->reg_rxmcs & RXMCS_FLOWCTRL) != 0;
  1872. spin_lock_bh(&jme->phy_lock);
  1873. val = jme_mdio_read(jme->dev, jme->mii_if.phy_id, MII_ADVERTISE);
  1874. spin_unlock_bh(&jme->phy_lock);
  1875. ecmd->autoneg =
  1876. (val & (ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM)) != 0;
  1877. }
  1878. static int
  1879. jme_set_pauseparam(struct net_device *netdev,
  1880. struct ethtool_pauseparam *ecmd)
  1881. {
  1882. struct jme_adapter *jme = netdev_priv(netdev);
  1883. u32 val;
  1884. if (((jme->reg_txpfc & TXPFC_PF_EN) != 0) ^
  1885. (ecmd->tx_pause != 0)) {
  1886. if (ecmd->tx_pause)
  1887. jme->reg_txpfc |= TXPFC_PF_EN;
  1888. else
  1889. jme->reg_txpfc &= ~TXPFC_PF_EN;
  1890. jwrite32(jme, JME_TXPFC, jme->reg_txpfc);
  1891. }
  1892. spin_lock_bh(&jme->rxmcs_lock);
  1893. if (((jme->reg_rxmcs & RXMCS_FLOWCTRL) != 0) ^
  1894. (ecmd->rx_pause != 0)) {
  1895. if (ecmd->rx_pause)
  1896. jme->reg_rxmcs |= RXMCS_FLOWCTRL;
  1897. else
  1898. jme->reg_rxmcs &= ~RXMCS_FLOWCTRL;
  1899. jwrite32(jme, JME_RXMCS, jme->reg_rxmcs);
  1900. }
  1901. spin_unlock_bh(&jme->rxmcs_lock);
  1902. spin_lock_bh(&jme->phy_lock);
  1903. val = jme_mdio_read(jme->dev, jme->mii_if.phy_id, MII_ADVERTISE);
  1904. if (((val & (ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM)) != 0) ^
  1905. (ecmd->autoneg != 0)) {
  1906. if (ecmd->autoneg)
  1907. val |= (ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM);
  1908. else
  1909. val &= ~(ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM);
  1910. jme_mdio_write(jme->dev, jme->mii_if.phy_id,
  1911. MII_ADVERTISE, val);
  1912. }
  1913. spin_unlock_bh(&jme->phy_lock);
  1914. return 0;
  1915. }
  1916. static void
  1917. jme_get_wol(struct net_device *netdev,
  1918. struct ethtool_wolinfo *wol)
  1919. {
  1920. struct jme_adapter *jme = netdev_priv(netdev);
  1921. wol->supported = WAKE_MAGIC | WAKE_PHY;
  1922. wol->wolopts = 0;
  1923. if (jme->reg_pmcs & (PMCS_LFEN | PMCS_LREN))
  1924. wol->wolopts |= WAKE_PHY;
  1925. if (jme->reg_pmcs & PMCS_MFEN)
  1926. wol->wolopts |= WAKE_MAGIC;
  1927. }
  1928. static int
  1929. jme_set_wol(struct net_device *netdev,
  1930. struct ethtool_wolinfo *wol)
  1931. {
  1932. struct jme_adapter *jme = netdev_priv(netdev);
  1933. if (wol->wolopts & (WAKE_MAGICSECURE |
  1934. WAKE_UCAST |
  1935. WAKE_MCAST |
  1936. WAKE_BCAST |
  1937. WAKE_ARP))
  1938. return -EOPNOTSUPP;
  1939. jme->reg_pmcs = 0;
  1940. if (wol->wolopts & WAKE_PHY)
  1941. jme->reg_pmcs |= PMCS_LFEN | PMCS_LREN;
  1942. if (wol->wolopts & WAKE_MAGIC)
  1943. jme->reg_pmcs |= PMCS_MFEN;
  1944. jwrite32(jme, JME_PMCS, jme->reg_pmcs);
  1945. return 0;
  1946. }
  1947. static int
  1948. jme_get_settings(struct net_device *netdev,
  1949. struct ethtool_cmd *ecmd)
  1950. {
  1951. struct jme_adapter *jme = netdev_priv(netdev);
  1952. int rc;
  1953. spin_lock_bh(&jme->phy_lock);
  1954. rc = mii_ethtool_gset(&(jme->mii_if), ecmd);
  1955. spin_unlock_bh(&jme->phy_lock);
  1956. return rc;
  1957. }
  1958. static int
  1959. jme_set_settings(struct net_device *netdev,
  1960. struct ethtool_cmd *ecmd)
  1961. {
  1962. struct jme_adapter *jme = netdev_priv(netdev);
  1963. int rc, fdc = 0;
  1964. if (ecmd->speed == SPEED_1000 && ecmd->autoneg != AUTONEG_ENABLE)
  1965. return -EINVAL;
  1966. if (jme->mii_if.force_media &&
  1967. ecmd->autoneg != AUTONEG_ENABLE &&
  1968. (jme->mii_if.full_duplex != ecmd->duplex))
  1969. fdc = 1;
  1970. spin_lock_bh(&jme->phy_lock);
  1971. rc = mii_ethtool_sset(&(jme->mii_if), ecmd);
  1972. spin_unlock_bh(&jme->phy_lock);
  1973. if (!rc && fdc)
  1974. jme_reset_link(jme);
  1975. if (!rc) {
  1976. set_bit(JME_FLAG_SSET, &jme->flags);
  1977. jme->old_ecmd = *ecmd;
  1978. }
  1979. return rc;
  1980. }
  1981. static u32
  1982. jme_get_link(struct net_device *netdev)
  1983. {
  1984. struct jme_adapter *jme = netdev_priv(netdev);
  1985. return jread32(jme, JME_PHY_LINK) & PHY_LINK_UP;
  1986. }
  1987. static u32
  1988. jme_get_msglevel(struct net_device *netdev)
  1989. {
  1990. struct jme_adapter *jme = netdev_priv(netdev);
  1991. return jme->msg_enable;
  1992. }
  1993. static void
  1994. jme_set_msglevel(struct net_device *netdev, u32 value)
  1995. {
  1996. struct jme_adapter *jme = netdev_priv(netdev);
  1997. jme->msg_enable = value;
  1998. }
  1999. static u32
  2000. jme_get_rx_csum(struct net_device *netdev)
  2001. {
  2002. struct jme_adapter *jme = netdev_priv(netdev);
  2003. return jme->reg_rxmcs & RXMCS_CHECKSUM;
  2004. }
  2005. static int
  2006. jme_set_rx_csum(struct net_device *netdev, u32 on)
  2007. {
  2008. struct jme_adapter *jme = netdev_priv(netdev);
  2009. spin_lock_bh(&jme->rxmcs_lock);
  2010. if (on)
  2011. jme->reg_rxmcs |= RXMCS_CHECKSUM;
  2012. else
  2013. jme->reg_rxmcs &= ~RXMCS_CHECKSUM;
  2014. jwrite32(jme, JME_RXMCS, jme->reg_rxmcs);
  2015. spin_unlock_bh(&jme->rxmcs_lock);
  2016. return 0;
  2017. }
  2018. static int
  2019. jme_set_tx_csum(struct net_device *netdev, u32 on)
  2020. {
  2021. struct jme_adapter *jme = netdev_priv(netdev);
  2022. if (on) {
  2023. set_bit(JME_FLAG_TXCSUM, &jme->flags);
  2024. if (netdev->mtu <= 1900)
  2025. netdev->features |= NETIF_F_HW_CSUM;
  2026. } else {
  2027. clear_bit(JME_FLAG_TXCSUM, &jme->flags);
  2028. netdev->features &= ~NETIF_F_HW_CSUM;
  2029. }
  2030. return 0;
  2031. }
  2032. static int
  2033. jme_set_tso(struct net_device *netdev, u32 on)
  2034. {
  2035. struct jme_adapter *jme = netdev_priv(netdev);
  2036. if (on) {
  2037. set_bit(JME_FLAG_TSO, &jme->flags);
  2038. if (netdev->mtu <= 1900)
  2039. netdev->features |= NETIF_F_TSO | NETIF_F_TSO6;
  2040. } else {
  2041. clear_bit(JME_FLAG_TSO, &jme->flags);
  2042. netdev->features &= ~(NETIF_F_TSO | NETIF_F_TSO6);
  2043. }
  2044. return 0;
  2045. }
  2046. static int
  2047. jme_nway_reset(struct net_device *netdev)
  2048. {
  2049. struct jme_adapter *jme = netdev_priv(netdev);
  2050. jme_restart_an(jme);
  2051. return 0;
  2052. }
  2053. static u8
  2054. jme_smb_read(struct jme_adapter *jme, unsigned int addr)
  2055. {
  2056. u32 val;
  2057. int to;
  2058. val = jread32(jme, JME_SMBCSR);
  2059. to = JME_SMB_BUSY_TIMEOUT;
  2060. while ((val & SMBCSR_BUSY) && --to) {
  2061. msleep(1);
  2062. val = jread32(jme, JME_SMBCSR);
  2063. }
  2064. if (!to) {
  2065. netif_err(jme, hw, jme->dev, "SMB Bus Busy.\n");
  2066. return 0xFF;
  2067. }
  2068. jwrite32(jme, JME_SMBINTF,
  2069. ((addr << SMBINTF_HWADDR_SHIFT) & SMBINTF_HWADDR) |
  2070. SMBINTF_HWRWN_READ |
  2071. SMBINTF_HWCMD);
  2072. val = jread32(jme, JME_SMBINTF);
  2073. to = JME_SMB_BUSY_TIMEOUT;
  2074. while ((val & SMBINTF_HWCMD) && --to) {
  2075. msleep(1);
  2076. val = jread32(jme, JME_SMBINTF);
  2077. }
  2078. if (!to) {
  2079. netif_err(jme, hw, jme->dev, "SMB Bus Busy.\n");
  2080. return 0xFF;
  2081. }
  2082. return (val & SMBINTF_HWDATR) >> SMBINTF_HWDATR_SHIFT;
  2083. }
  2084. static void
  2085. jme_smb_write(struct jme_adapter *jme, unsigned int addr, u8 data)
  2086. {
  2087. u32 val;
  2088. int to;
  2089. val = jread32(jme, JME_SMBCSR);
  2090. to = JME_SMB_BUSY_TIMEOUT;
  2091. while ((val & SMBCSR_BUSY) && --to) {
  2092. msleep(1);
  2093. val = jread32(jme, JME_SMBCSR);
  2094. }
  2095. if (!to) {
  2096. netif_err(jme, hw, jme->dev, "SMB Bus Busy.\n");
  2097. return;
  2098. }
  2099. jwrite32(jme, JME_SMBINTF,
  2100. ((data << SMBINTF_HWDATW_SHIFT) & SMBINTF_HWDATW) |
  2101. ((addr << SMBINTF_HWADDR_SHIFT) & SMBINTF_HWADDR) |
  2102. SMBINTF_HWRWN_WRITE |
  2103. SMBINTF_HWCMD);
  2104. val = jread32(jme, JME_SMBINTF);
  2105. to = JME_SMB_BUSY_TIMEOUT;
  2106. while ((val & SMBINTF_HWCMD) && --to) {
  2107. msleep(1);
  2108. val = jread32(jme, JME_SMBINTF);
  2109. }
  2110. if (!to) {
  2111. netif_err(jme, hw, jme->dev, "SMB Bus Busy.\n");
  2112. return;
  2113. }
  2114. mdelay(2);
  2115. }
  2116. static int
  2117. jme_get_eeprom_len(struct net_device *netdev)
  2118. {
  2119. struct jme_adapter *jme = netdev_priv(netdev);
  2120. u32 val;
  2121. val = jread32(jme, JME_SMBCSR);
  2122. return (val & SMBCSR_EEPROMD) ? JME_SMB_LEN : 0;
  2123. }
  2124. static int
  2125. jme_get_eeprom(struct net_device *netdev,
  2126. struct ethtool_eeprom *eeprom, u8 *data)
  2127. {
  2128. struct jme_adapter *jme = netdev_priv(netdev);
  2129. int i, offset = eeprom->offset, len = eeprom->len;
  2130. /*
  2131. * ethtool will check the boundary for us
  2132. */
  2133. eeprom->magic = JME_EEPROM_MAGIC;
  2134. for (i = 0 ; i < len ; ++i)
  2135. data[i] = jme_smb_read(jme, i + offset);
  2136. return 0;
  2137. }
  2138. static int
  2139. jme_set_eeprom(struct net_device *netdev,
  2140. struct ethtool_eeprom *eeprom, u8 *data)
  2141. {
  2142. struct jme_adapter *jme = netdev_priv(netdev);
  2143. int i, offset = eeprom->offset, len = eeprom->len;
  2144. if (eeprom->magic != JME_EEPROM_MAGIC)
  2145. return -EINVAL;
  2146. /*
  2147. * ethtool will check the boundary for us
  2148. */
  2149. for (i = 0 ; i < len ; ++i)
  2150. jme_smb_write(jme, i + offset, data[i]);
  2151. return 0;
  2152. }
  2153. static const struct ethtool_ops jme_ethtool_ops = {
  2154. .get_drvinfo = jme_get_drvinfo,
  2155. .get_regs_len = jme_get_regs_len,
  2156. .get_regs = jme_get_regs,
  2157. .get_coalesce = jme_get_coalesce,
  2158. .set_coalesce = jme_set_coalesce,
  2159. .get_pauseparam = jme_get_pauseparam,
  2160. .set_pauseparam = jme_set_pauseparam,
  2161. .get_wol = jme_get_wol,
  2162. .set_wol = jme_set_wol,
  2163. .get_settings = jme_get_settings,
  2164. .set_settings = jme_set_settings,
  2165. .get_link = jme_get_link,
  2166. .get_msglevel = jme_get_msglevel,
  2167. .set_msglevel = jme_set_msglevel,
  2168. .get_rx_csum = jme_get_rx_csum,
  2169. .set_rx_csum = jme_set_rx_csum,
  2170. .set_tx_csum = jme_set_tx_csum,
  2171. .set_tso = jme_set_tso,
  2172. .set_sg = ethtool_op_set_sg,
  2173. .nway_reset = jme_nway_reset,
  2174. .get_eeprom_len = jme_get_eeprom_len,
  2175. .get_eeprom = jme_get_eeprom,
  2176. .set_eeprom = jme_set_eeprom,
  2177. };
  2178. static int
  2179. jme_pci_dma64(struct pci_dev *pdev)
  2180. {
  2181. if (pdev->device == PCI_DEVICE_ID_JMICRON_JMC250 &&
  2182. !pci_set_dma_mask(pdev, DMA_BIT_MASK(64)))
  2183. if (!pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(64)))
  2184. return 1;
  2185. if (pdev->device == PCI_DEVICE_ID_JMICRON_JMC250 &&
  2186. !pci_set_dma_mask(pdev, DMA_BIT_MASK(40)))
  2187. if (!pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(40)))
  2188. return 1;
  2189. if (!pci_set_dma_mask(pdev, DMA_BIT_MASK(32)))
  2190. if (!pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(32)))
  2191. return 0;
  2192. return -1;
  2193. }
  2194. static inline void
  2195. jme_phy_init(struct jme_adapter *jme)
  2196. {
  2197. u16 reg26;
  2198. reg26 = jme_mdio_read(jme->dev, jme->mii_if.phy_id, 26);
  2199. jme_mdio_write(jme->dev, jme->mii_if.phy_id, 26, reg26 | 0x1000);
  2200. }
  2201. static inline void
  2202. jme_check_hw_ver(struct jme_adapter *jme)
  2203. {
  2204. u32 chipmode;
  2205. chipmode = jread32(jme, JME_CHIPMODE);
  2206. jme->fpgaver = (chipmode & CM_FPGAVER_MASK) >> CM_FPGAVER_SHIFT;
  2207. jme->chiprev = (chipmode & CM_CHIPREV_MASK) >> CM_CHIPREV_SHIFT;
  2208. }
  2209. static const struct net_device_ops jme_netdev_ops = {
  2210. .ndo_open = jme_open,
  2211. .ndo_stop = jme_close,
  2212. .ndo_validate_addr = eth_validate_addr,
  2213. .ndo_start_xmit = jme_start_xmit,
  2214. .ndo_set_mac_address = jme_set_macaddr,
  2215. .ndo_set_multicast_list = jme_set_multi,
  2216. .ndo_change_mtu = jme_change_mtu,
  2217. .ndo_tx_timeout = jme_tx_timeout,
  2218. .ndo_vlan_rx_register = jme_vlan_rx_register,
  2219. };
  2220. static int __devinit
  2221. jme_init_one(struct pci_dev *pdev,
  2222. const struct pci_device_id *ent)
  2223. {
  2224. int rc = 0, using_dac, i;
  2225. struct net_device *netdev;
  2226. struct jme_adapter *jme;
  2227. u16 bmcr, bmsr;
  2228. u32 apmc;
  2229. /*
  2230. * set up PCI device basics
  2231. */
  2232. rc = pci_enable_device(pdev);
  2233. if (rc) {
  2234. jeprintk(pdev, "Cannot enable PCI device.\n");
  2235. goto err_out;
  2236. }
  2237. using_dac = jme_pci_dma64(pdev);
  2238. if (using_dac < 0) {
  2239. jeprintk(pdev, "Cannot set PCI DMA Mask.\n");
  2240. rc = -EIO;
  2241. goto err_out_disable_pdev;
  2242. }
  2243. if (!(pci_resource_flags(pdev, 0) & IORESOURCE_MEM)) {
  2244. jeprintk(pdev, "No PCI resource region found.\n");
  2245. rc = -ENOMEM;
  2246. goto err_out_disable_pdev;
  2247. }
  2248. rc = pci_request_regions(pdev, DRV_NAME);
  2249. if (rc) {
  2250. jeprintk(pdev, "Cannot obtain PCI resource region.\n");
  2251. goto err_out_disable_pdev;
  2252. }
  2253. pci_set_master(pdev);
  2254. /*
  2255. * alloc and init net device
  2256. */
  2257. netdev = alloc_etherdev(sizeof(*jme));
  2258. if (!netdev) {
  2259. jeprintk(pdev, "Cannot allocate netdev structure.\n");
  2260. rc = -ENOMEM;
  2261. goto err_out_release_regions;
  2262. }
  2263. netdev->netdev_ops = &jme_netdev_ops;
  2264. netdev->ethtool_ops = &jme_ethtool_ops;
  2265. netdev->watchdog_timeo = TX_TIMEOUT;
  2266. netdev->features = NETIF_F_HW_CSUM |
  2267. NETIF_F_SG |
  2268. NETIF_F_TSO |
  2269. NETIF_F_TSO6 |
  2270. NETIF_F_HW_VLAN_TX |
  2271. NETIF_F_HW_VLAN_RX;
  2272. if (using_dac)
  2273. netdev->features |= NETIF_F_HIGHDMA;
  2274. SET_NETDEV_DEV(netdev, &pdev->dev);
  2275. pci_set_drvdata(pdev, netdev);
  2276. /*
  2277. * init adapter info
  2278. */
  2279. jme = netdev_priv(netdev);
  2280. jme->pdev = pdev;
  2281. jme->dev = netdev;
  2282. jme->jme_rx = netif_rx;
  2283. jme->jme_vlan_rx = vlan_hwaccel_rx;
  2284. jme->old_mtu = netdev->mtu = 1500;
  2285. jme->phylink = 0;
  2286. jme->tx_ring_size = 1 << 10;
  2287. jme->tx_ring_mask = jme->tx_ring_size - 1;
  2288. jme->tx_wake_threshold = 1 << 9;
  2289. jme->rx_ring_size = 1 << 9;
  2290. jme->rx_ring_mask = jme->rx_ring_size - 1;
  2291. jme->msg_enable = JME_DEF_MSG_ENABLE;
  2292. jme->regs = ioremap(pci_resource_start(pdev, 0),
  2293. pci_resource_len(pdev, 0));
  2294. if (!(jme->regs)) {
  2295. jeprintk(pdev, "Mapping PCI resource region error.\n");
  2296. rc = -ENOMEM;
  2297. goto err_out_free_netdev;
  2298. }
  2299. if (no_pseudohp) {
  2300. apmc = jread32(jme, JME_APMC) & ~JME_APMC_PSEUDO_HP_EN;
  2301. jwrite32(jme, JME_APMC, apmc);
  2302. } else if (force_pseudohp) {
  2303. apmc = jread32(jme, JME_APMC) | JME_APMC_PSEUDO_HP_EN;
  2304. jwrite32(jme, JME_APMC, apmc);
  2305. }
  2306. NETIF_NAPI_SET(netdev, &jme->napi, jme_poll, jme->rx_ring_size >> 2)
  2307. spin_lock_init(&jme->phy_lock);
  2308. spin_lock_init(&jme->macaddr_lock);
  2309. spin_lock_init(&jme->rxmcs_lock);
  2310. atomic_set(&jme->link_changing, 1);
  2311. atomic_set(&jme->rx_cleaning, 1);
  2312. atomic_set(&jme->tx_cleaning, 1);
  2313. atomic_set(&jme->rx_empty, 1);
  2314. tasklet_init(&jme->pcc_task,
  2315. jme_pcc_tasklet,
  2316. (unsigned long) jme);
  2317. tasklet_init(&jme->linkch_task,
  2318. jme_link_change_tasklet,
  2319. (unsigned long) jme);
  2320. tasklet_init(&jme->txclean_task,
  2321. jme_tx_clean_tasklet,
  2322. (unsigned long) jme);
  2323. tasklet_init(&jme->rxclean_task,
  2324. jme_rx_clean_tasklet,
  2325. (unsigned long) jme);
  2326. tasklet_init(&jme->rxempty_task,
  2327. jme_rx_empty_tasklet,
  2328. (unsigned long) jme);
  2329. tasklet_disable_nosync(&jme->linkch_task);
  2330. tasklet_disable_nosync(&jme->txclean_task);
  2331. tasklet_disable_nosync(&jme->rxclean_task);
  2332. tasklet_disable_nosync(&jme->rxempty_task);
  2333. jme->dpi.cur = PCC_P1;
  2334. jme->reg_ghc = 0;
  2335. jme->reg_rxcs = RXCS_DEFAULT;
  2336. jme->reg_rxmcs = RXMCS_DEFAULT;
  2337. jme->reg_txpfc = 0;
  2338. jme->reg_pmcs = PMCS_MFEN;
  2339. set_bit(JME_FLAG_TXCSUM, &jme->flags);
  2340. set_bit(JME_FLAG_TSO, &jme->flags);
  2341. /*
  2342. * Get Max Read Req Size from PCI Config Space
  2343. */
  2344. pci_read_config_byte(pdev, PCI_DCSR_MRRS, &jme->mrrs);
  2345. jme->mrrs &= PCI_DCSR_MRRS_MASK;
  2346. switch (jme->mrrs) {
  2347. case MRRS_128B:
  2348. jme->reg_txcs = TXCS_DEFAULT | TXCS_DMASIZE_128B;
  2349. break;
  2350. case MRRS_256B:
  2351. jme->reg_txcs = TXCS_DEFAULT | TXCS_DMASIZE_256B;
  2352. break;
  2353. default:
  2354. jme->reg_txcs = TXCS_DEFAULT | TXCS_DMASIZE_512B;
  2355. break;
  2356. };
  2357. /*
  2358. * Must check before reset_mac_processor
  2359. */
  2360. jme_check_hw_ver(jme);
  2361. jme->mii_if.dev = netdev;
  2362. if (jme->fpgaver) {
  2363. jme->mii_if.phy_id = 0;
  2364. for (i = 1 ; i < 32 ; ++i) {
  2365. bmcr = jme_mdio_read(netdev, i, MII_BMCR);
  2366. bmsr = jme_mdio_read(netdev, i, MII_BMSR);
  2367. if (bmcr != 0xFFFFU && (bmcr != 0 || bmsr != 0)) {
  2368. jme->mii_if.phy_id = i;
  2369. break;
  2370. }
  2371. }
  2372. if (!jme->mii_if.phy_id) {
  2373. rc = -EIO;
  2374. jeprintk(pdev, "Can not find phy_id.\n");
  2375. goto err_out_unmap;
  2376. }
  2377. jme->reg_ghc |= GHC_LINK_POLL;
  2378. } else {
  2379. jme->mii_if.phy_id = 1;
  2380. }
  2381. if (pdev->device == PCI_DEVICE_ID_JMICRON_JMC250)
  2382. jme->mii_if.supports_gmii = true;
  2383. else
  2384. jme->mii_if.supports_gmii = false;
  2385. jme->mii_if.mdio_read = jme_mdio_read;
  2386. jme->mii_if.mdio_write = jme_mdio_write;
  2387. jme_clear_pm(jme);
  2388. jme_set_phyfifoa(jme);
  2389. pci_read_config_byte(pdev, PCI_REVISION_ID, &jme->rev);
  2390. if (!jme->fpgaver)
  2391. jme_phy_init(jme);
  2392. jme_phy_off(jme);
  2393. /*
  2394. * Reset MAC processor and reload EEPROM for MAC Address
  2395. */
  2396. jme_reset_mac_processor(jme);
  2397. rc = jme_reload_eeprom(jme);
  2398. if (rc) {
  2399. jeprintk(pdev,
  2400. "Reload eeprom for reading MAC Address error.\n");
  2401. goto err_out_unmap;
  2402. }
  2403. jme_load_macaddr(netdev);
  2404. /*
  2405. * Tell stack that we are not ready to work until open()
  2406. */
  2407. netif_carrier_off(netdev);
  2408. netif_stop_queue(netdev);
  2409. /*
  2410. * Register netdev
  2411. */
  2412. rc = register_netdev(netdev);
  2413. if (rc) {
  2414. jeprintk(pdev, "Cannot register net device.\n");
  2415. goto err_out_unmap;
  2416. }
  2417. netif_info(jme, probe, jme->dev, "%s%s ver:%x rev:%x macaddr:%pM\n",
  2418. (jme->pdev->device == PCI_DEVICE_ID_JMICRON_JMC250) ?
  2419. "JMC250 Gigabit Ethernet" :
  2420. (jme->pdev->device == PCI_DEVICE_ID_JMICRON_JMC260) ?
  2421. "JMC260 Fast Ethernet" : "Unknown",
  2422. (jme->fpgaver != 0) ? " (FPGA)" : "",
  2423. (jme->fpgaver != 0) ? jme->fpgaver : jme->chiprev,
  2424. jme->rev, netdev->dev_addr);
  2425. return 0;
  2426. err_out_unmap:
  2427. iounmap(jme->regs);
  2428. err_out_free_netdev:
  2429. pci_set_drvdata(pdev, NULL);
  2430. free_netdev(netdev);
  2431. err_out_release_regions:
  2432. pci_release_regions(pdev);
  2433. err_out_disable_pdev:
  2434. pci_disable_device(pdev);
  2435. err_out:
  2436. return rc;
  2437. }
  2438. static void __devexit
  2439. jme_remove_one(struct pci_dev *pdev)
  2440. {
  2441. struct net_device *netdev = pci_get_drvdata(pdev);
  2442. struct jme_adapter *jme = netdev_priv(netdev);
  2443. unregister_netdev(netdev);
  2444. iounmap(jme->regs);
  2445. pci_set_drvdata(pdev, NULL);
  2446. free_netdev(netdev);
  2447. pci_release_regions(pdev);
  2448. pci_disable_device(pdev);
  2449. }
  2450. #ifdef CONFIG_PM
  2451. static int
  2452. jme_suspend(struct pci_dev *pdev, pm_message_t state)
  2453. {
  2454. struct net_device *netdev = pci_get_drvdata(pdev);
  2455. struct jme_adapter *jme = netdev_priv(netdev);
  2456. atomic_dec(&jme->link_changing);
  2457. netif_device_detach(netdev);
  2458. netif_stop_queue(netdev);
  2459. jme_stop_irq(jme);
  2460. tasklet_disable(&jme->txclean_task);
  2461. tasklet_disable(&jme->rxclean_task);
  2462. tasklet_disable(&jme->rxempty_task);
  2463. if (netif_carrier_ok(netdev)) {
  2464. if (test_bit(JME_FLAG_POLL, &jme->flags))
  2465. jme_polling_mode(jme);
  2466. jme_stop_pcc_timer(jme);
  2467. jme_reset_ghc_speed(jme);
  2468. jme_disable_rx_engine(jme);
  2469. jme_disable_tx_engine(jme);
  2470. jme_reset_mac_processor(jme);
  2471. jme_free_rx_resources(jme);
  2472. jme_free_tx_resources(jme);
  2473. netif_carrier_off(netdev);
  2474. jme->phylink = 0;
  2475. }
  2476. tasklet_enable(&jme->txclean_task);
  2477. tasklet_hi_enable(&jme->rxclean_task);
  2478. tasklet_hi_enable(&jme->rxempty_task);
  2479. pci_save_state(pdev);
  2480. if (jme->reg_pmcs) {
  2481. jme_set_100m_half(jme);
  2482. if (jme->reg_pmcs & (PMCS_LFEN | PMCS_LREN))
  2483. jme_wait_link(jme);
  2484. jwrite32(jme, JME_PMCS, jme->reg_pmcs);
  2485. pci_enable_wake(pdev, PCI_D3cold, true);
  2486. } else {
  2487. jme_phy_off(jme);
  2488. }
  2489. pci_set_power_state(pdev, PCI_D3cold);
  2490. return 0;
  2491. }
  2492. static int
  2493. jme_resume(struct pci_dev *pdev)
  2494. {
  2495. struct net_device *netdev = pci_get_drvdata(pdev);
  2496. struct jme_adapter *jme = netdev_priv(netdev);
  2497. jme_clear_pm(jme);
  2498. pci_restore_state(pdev);
  2499. if (test_bit(JME_FLAG_SSET, &jme->flags))
  2500. jme_set_settings(netdev, &jme->old_ecmd);
  2501. else
  2502. jme_reset_phy_processor(jme);
  2503. jme_start_irq(jme);
  2504. netif_device_attach(netdev);
  2505. atomic_inc(&jme->link_changing);
  2506. jme_reset_link(jme);
  2507. return 0;
  2508. }
  2509. #endif
  2510. static DEFINE_PCI_DEVICE_TABLE(jme_pci_tbl) = {
  2511. { PCI_VDEVICE(JMICRON, PCI_DEVICE_ID_JMICRON_JMC250) },
  2512. { PCI_VDEVICE(JMICRON, PCI_DEVICE_ID_JMICRON_JMC260) },
  2513. { }
  2514. };
  2515. static struct pci_driver jme_driver = {
  2516. .name = DRV_NAME,
  2517. .id_table = jme_pci_tbl,
  2518. .probe = jme_init_one,
  2519. .remove = __devexit_p(jme_remove_one),
  2520. #ifdef CONFIG_PM
  2521. .suspend = jme_suspend,
  2522. .resume = jme_resume,
  2523. #endif /* CONFIG_PM */
  2524. };
  2525. static int __init
  2526. jme_init_module(void)
  2527. {
  2528. printk(KERN_INFO PFX "JMicron JMC2XX ethernet "
  2529. "driver version %s\n", DRV_VERSION);
  2530. return pci_register_driver(&jme_driver);
  2531. }
  2532. static void __exit
  2533. jme_cleanup_module(void)
  2534. {
  2535. pci_unregister_driver(&jme_driver);
  2536. }
  2537. module_init(jme_init_module);
  2538. module_exit(jme_cleanup_module);
  2539. MODULE_AUTHOR("Guo-Fu Tseng <cooldavid@cooldavid.org>");
  2540. MODULE_DESCRIPTION("JMicron JMC2x0 PCI Express Ethernet driver");
  2541. MODULE_LICENSE("GPL");
  2542. MODULE_VERSION(DRV_VERSION);
  2543. MODULE_DEVICE_TABLE(pci, jme_pci_tbl);