clock.c 25 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970
  1. /*
  2. * linux/arch/arm/mach-omap2/clock.c
  3. *
  4. * Copyright (C) 2005-2008 Texas Instruments, Inc.
  5. * Copyright (C) 2004-2008 Nokia Corporation
  6. *
  7. * Contacts:
  8. * Richard Woodruff <r-woodruff2@ti.com>
  9. * Paul Walmsley
  10. *
  11. * This program is free software; you can redistribute it and/or modify
  12. * it under the terms of the GNU General Public License version 2 as
  13. * published by the Free Software Foundation.
  14. */
  15. #undef DEBUG
  16. #include <linux/module.h>
  17. #include <linux/kernel.h>
  18. #include <linux/device.h>
  19. #include <linux/list.h>
  20. #include <linux/errno.h>
  21. #include <linux/delay.h>
  22. #include <linux/clk.h>
  23. #include <linux/io.h>
  24. #include <linux/bitops.h>
  25. #include <mach/clock.h>
  26. #include <mach/clockdomain.h>
  27. #include <mach/cpu.h>
  28. #include <asm/div64.h>
  29. #include "memory.h"
  30. #include "sdrc.h"
  31. #include "clock.h"
  32. #include "prm.h"
  33. #include "prm-regbits-24xx.h"
  34. #include "cm.h"
  35. #include "cm-regbits-24xx.h"
  36. #include "cm-regbits-34xx.h"
  37. #define MAX_CLOCK_ENABLE_WAIT 100000
  38. /* DPLL rate rounding: minimum DPLL multiplier, divider values */
  39. #define DPLL_MIN_MULTIPLIER 1
  40. #define DPLL_MIN_DIVIDER 1
  41. /* Possible error results from _dpll_test_mult */
  42. #define DPLL_MULT_UNDERFLOW -1
  43. /*
  44. * Scale factor to mitigate roundoff errors in DPLL rate rounding.
  45. * The higher the scale factor, the greater the risk of arithmetic overflow,
  46. * but the closer the rounded rate to the target rate. DPLL_SCALE_FACTOR
  47. * must be a power of DPLL_SCALE_BASE.
  48. */
  49. #define DPLL_SCALE_FACTOR 64
  50. #define DPLL_SCALE_BASE 2
  51. #define DPLL_ROUNDING_VAL ((DPLL_SCALE_BASE / 2) * \
  52. (DPLL_SCALE_FACTOR / DPLL_SCALE_BASE))
  53. u8 cpu_mask;
  54. /*-------------------------------------------------------------------------
  55. * OMAP2/3 specific clock functions
  56. *-------------------------------------------------------------------------*/
  57. /**
  58. * omap2_init_clk_clkdm - look up a clockdomain name, store pointer in clk
  59. * @clk: OMAP clock struct ptr to use
  60. *
  61. * Convert a clockdomain name stored in a struct clk 'clk' into a
  62. * clockdomain pointer, and save it into the struct clk. Intended to be
  63. * called during clk_register(). No return value.
  64. */
  65. void omap2_init_clk_clkdm(struct clk *clk)
  66. {
  67. struct clockdomain *clkdm;
  68. if (!clk->clkdm_name)
  69. return;
  70. clkdm = clkdm_lookup(clk->clkdm_name);
  71. if (clkdm) {
  72. pr_debug("clock: associated clk %s to clkdm %s\n",
  73. clk->name, clk->clkdm_name);
  74. clk->clkdm = clkdm;
  75. } else {
  76. pr_debug("clock: could not associate clk %s to "
  77. "clkdm %s\n", clk->name, clk->clkdm_name);
  78. }
  79. }
  80. /**
  81. * omap2_init_clksel_parent - set a clksel clk's parent field from the hardware
  82. * @clk: OMAP clock struct ptr to use
  83. *
  84. * Given a pointer to a source-selectable struct clk, read the hardware
  85. * register and determine what its parent is currently set to. Update the
  86. * clk->parent field with the appropriate clk ptr.
  87. */
  88. void omap2_init_clksel_parent(struct clk *clk)
  89. {
  90. const struct clksel *clks;
  91. const struct clksel_rate *clkr;
  92. u32 r, found = 0;
  93. if (!clk->clksel)
  94. return;
  95. r = __raw_readl(clk->clksel_reg) & clk->clksel_mask;
  96. r >>= __ffs(clk->clksel_mask);
  97. for (clks = clk->clksel; clks->parent && !found; clks++) {
  98. for (clkr = clks->rates; clkr->div && !found; clkr++) {
  99. if ((clkr->flags & cpu_mask) && (clkr->val == r)) {
  100. if (clk->parent != clks->parent) {
  101. pr_debug("clock: inited %s parent "
  102. "to %s (was %s)\n",
  103. clk->name, clks->parent->name,
  104. ((clk->parent) ?
  105. clk->parent->name : "NULL"));
  106. clk->parent = clks->parent;
  107. };
  108. found = 1;
  109. }
  110. }
  111. }
  112. if (!found)
  113. printk(KERN_ERR "clock: init parent: could not find "
  114. "regval %0x for clock %s\n", r, clk->name);
  115. return;
  116. }
  117. /* Returns the DPLL rate */
  118. u32 omap2_get_dpll_rate(struct clk *clk)
  119. {
  120. long long dpll_clk;
  121. u32 dpll_mult, dpll_div, dpll;
  122. struct dpll_data *dd;
  123. dd = clk->dpll_data;
  124. /* REVISIT: What do we return on error? */
  125. if (!dd)
  126. return 0;
  127. dpll = __raw_readl(dd->mult_div1_reg);
  128. dpll_mult = dpll & dd->mult_mask;
  129. dpll_mult >>= __ffs(dd->mult_mask);
  130. dpll_div = dpll & dd->div1_mask;
  131. dpll_div >>= __ffs(dd->div1_mask);
  132. dpll_clk = (long long)clk->parent->rate * dpll_mult;
  133. do_div(dpll_clk, dpll_div + 1);
  134. return dpll_clk;
  135. }
  136. /*
  137. * Used for clocks that have the same value as the parent clock,
  138. * divided by some factor
  139. */
  140. void omap2_fixed_divisor_recalc(struct clk *clk)
  141. {
  142. WARN_ON(!clk->fixed_div);
  143. clk->rate = clk->parent->rate / clk->fixed_div;
  144. }
  145. /**
  146. * omap2_wait_clock_ready - wait for clock to enable
  147. * @reg: physical address of clock IDLEST register
  148. * @mask: value to mask against to determine if the clock is active
  149. * @name: name of the clock (for printk)
  150. *
  151. * Returns 1 if the clock enabled in time, or 0 if it failed to enable
  152. * in roughly MAX_CLOCK_ENABLE_WAIT microseconds.
  153. */
  154. int omap2_wait_clock_ready(void __iomem *reg, u32 mask, const char *name)
  155. {
  156. int i = 0;
  157. int ena = 0;
  158. /*
  159. * 24xx uses 0 to indicate not ready, and 1 to indicate ready.
  160. * 34xx reverses this, just to keep us on our toes
  161. */
  162. if (cpu_mask & (RATE_IN_242X | RATE_IN_243X))
  163. ena = mask;
  164. else if (cpu_mask & RATE_IN_343X)
  165. ena = 0;
  166. /* Wait for lock */
  167. while (((__raw_readl(reg) & mask) != ena) &&
  168. (i++ < MAX_CLOCK_ENABLE_WAIT)) {
  169. udelay(1);
  170. }
  171. if (i < MAX_CLOCK_ENABLE_WAIT)
  172. pr_debug("Clock %s stable after %d loops\n", name, i);
  173. else
  174. printk(KERN_ERR "Clock %s didn't enable in %d tries\n",
  175. name, MAX_CLOCK_ENABLE_WAIT);
  176. return (i < MAX_CLOCK_ENABLE_WAIT) ? 1 : 0;
  177. };
  178. /*
  179. * Note: We don't need special code here for INVERT_ENABLE
  180. * for the time being since INVERT_ENABLE only applies to clocks enabled by
  181. * CM_CLKEN_PLL
  182. */
  183. static void omap2_clk_wait_ready(struct clk *clk)
  184. {
  185. void __iomem *reg, *other_reg, *st_reg;
  186. u32 bit;
  187. /*
  188. * REVISIT: This code is pretty ugly. It would be nice to generalize
  189. * it and pull it into struct clk itself somehow.
  190. */
  191. reg = clk->enable_reg;
  192. /*
  193. * Convert CM_ICLKEN* <-> CM_FCLKEN*. This conversion assumes
  194. * it's just a matter of XORing the bits.
  195. */
  196. other_reg = (void __iomem *)((u32)reg ^ (CM_FCLKEN ^ CM_ICLKEN));
  197. /* Check if both functional and interface clocks
  198. * are running. */
  199. bit = 1 << clk->enable_bit;
  200. if (!(__raw_readl(other_reg) & bit))
  201. return;
  202. st_reg = (void __iomem *)(((u32)other_reg & ~0xf0) | 0x20); /* CM_IDLEST* */
  203. omap2_wait_clock_ready(st_reg, bit, clk->name);
  204. }
  205. static int omap2_dflt_clk_enable(struct clk *clk)
  206. {
  207. u32 regval32;
  208. if (unlikely(clk->enable_reg == NULL)) {
  209. printk(KERN_ERR "clock.c: Enable for %s without enable code\n",
  210. clk->name);
  211. return 0; /* REVISIT: -EINVAL */
  212. }
  213. regval32 = __raw_readl(clk->enable_reg);
  214. if (clk->flags & INVERT_ENABLE)
  215. regval32 &= ~(1 << clk->enable_bit);
  216. else
  217. regval32 |= (1 << clk->enable_bit);
  218. __raw_writel(regval32, clk->enable_reg);
  219. wmb();
  220. return 0;
  221. }
  222. static int omap2_dflt_clk_enable_wait(struct clk *clk)
  223. {
  224. int ret;
  225. if (!clk->enable_reg) {
  226. printk(KERN_ERR "clock.c: Enable for %s without enable code\n",
  227. clk->name);
  228. return 0; /* REVISIT: -EINVAL */
  229. }
  230. ret = omap2_dflt_clk_enable(clk);
  231. if (ret == 0)
  232. omap2_clk_wait_ready(clk);
  233. return ret;
  234. }
  235. static void omap2_dflt_clk_disable(struct clk *clk)
  236. {
  237. u32 regval32;
  238. if (!clk->enable_reg) {
  239. /*
  240. * 'Independent' here refers to a clock which is not
  241. * controlled by its parent.
  242. */
  243. printk(KERN_ERR "clock: clk_disable called on independent "
  244. "clock %s which has no enable_reg\n", clk->name);
  245. return;
  246. }
  247. regval32 = __raw_readl(clk->enable_reg);
  248. if (clk->flags & INVERT_ENABLE)
  249. regval32 |= (1 << clk->enable_bit);
  250. else
  251. regval32 &= ~(1 << clk->enable_bit);
  252. __raw_writel(regval32, clk->enable_reg);
  253. wmb();
  254. }
  255. const struct clkops clkops_omap2_dflt_wait = {
  256. .enable = omap2_dflt_clk_enable_wait,
  257. .disable = omap2_dflt_clk_disable,
  258. };
  259. const struct clkops clkops_omap2_dflt = {
  260. .enable = omap2_dflt_clk_enable,
  261. .disable = omap2_dflt_clk_disable,
  262. };
  263. /* Enables clock without considering parent dependencies or use count
  264. * REVISIT: Maybe change this to use clk->enable like on omap1?
  265. */
  266. static int _omap2_clk_enable(struct clk *clk)
  267. {
  268. return clk->ops->enable(clk);
  269. }
  270. /* Disables clock without considering parent dependencies or use count */
  271. static void _omap2_clk_disable(struct clk *clk)
  272. {
  273. clk->ops->disable(clk);
  274. }
  275. void omap2_clk_disable(struct clk *clk)
  276. {
  277. if (clk->usecount > 0 && !(--clk->usecount)) {
  278. _omap2_clk_disable(clk);
  279. if (clk->parent)
  280. omap2_clk_disable(clk->parent);
  281. if (clk->clkdm)
  282. omap2_clkdm_clk_disable(clk->clkdm, clk);
  283. }
  284. }
  285. int omap2_clk_enable(struct clk *clk)
  286. {
  287. int ret = 0;
  288. if (clk->usecount++ == 0) {
  289. if (clk->parent)
  290. ret = omap2_clk_enable(clk->parent);
  291. if (ret != 0) {
  292. clk->usecount--;
  293. return ret;
  294. }
  295. if (clk->clkdm)
  296. omap2_clkdm_clk_enable(clk->clkdm, clk);
  297. ret = _omap2_clk_enable(clk);
  298. if (ret != 0) {
  299. if (clk->clkdm)
  300. omap2_clkdm_clk_disable(clk->clkdm, clk);
  301. if (clk->parent) {
  302. omap2_clk_disable(clk->parent);
  303. clk->usecount--;
  304. }
  305. }
  306. }
  307. return ret;
  308. }
  309. /*
  310. * Used for clocks that are part of CLKSEL_xyz governed clocks.
  311. * REVISIT: Maybe change to use clk->enable() functions like on omap1?
  312. */
  313. void omap2_clksel_recalc(struct clk *clk)
  314. {
  315. u32 div = 0;
  316. pr_debug("clock: recalc'ing clksel clk %s\n", clk->name);
  317. div = omap2_clksel_get_divisor(clk);
  318. if (div == 0)
  319. return;
  320. if (clk->rate == (clk->parent->rate / div))
  321. return;
  322. clk->rate = clk->parent->rate / div;
  323. pr_debug("clock: new clock rate is %ld (div %d)\n", clk->rate, div);
  324. }
  325. /**
  326. * omap2_get_clksel_by_parent - return clksel struct for a given clk & parent
  327. * @clk: OMAP struct clk ptr to inspect
  328. * @src_clk: OMAP struct clk ptr of the parent clk to search for
  329. *
  330. * Scan the struct clksel array associated with the clock to find
  331. * the element associated with the supplied parent clock address.
  332. * Returns a pointer to the struct clksel on success or NULL on error.
  333. */
  334. static const struct clksel *omap2_get_clksel_by_parent(struct clk *clk,
  335. struct clk *src_clk)
  336. {
  337. const struct clksel *clks;
  338. if (!clk->clksel)
  339. return NULL;
  340. for (clks = clk->clksel; clks->parent; clks++) {
  341. if (clks->parent == src_clk)
  342. break; /* Found the requested parent */
  343. }
  344. if (!clks->parent) {
  345. printk(KERN_ERR "clock: Could not find parent clock %s in "
  346. "clksel array of clock %s\n", src_clk->name,
  347. clk->name);
  348. return NULL;
  349. }
  350. return clks;
  351. }
  352. /**
  353. * omap2_clksel_round_rate_div - find divisor for the given clock and rate
  354. * @clk: OMAP struct clk to use
  355. * @target_rate: desired clock rate
  356. * @new_div: ptr to where we should store the divisor
  357. *
  358. * Finds 'best' divider value in an array based on the source and target
  359. * rates. The divider array must be sorted with smallest divider first.
  360. * Note that this will not work for clocks which are part of CONFIG_PARTICIPANT,
  361. * they are only settable as part of virtual_prcm set.
  362. *
  363. * Returns the rounded clock rate or returns 0xffffffff on error.
  364. */
  365. u32 omap2_clksel_round_rate_div(struct clk *clk, unsigned long target_rate,
  366. u32 *new_div)
  367. {
  368. unsigned long test_rate;
  369. const struct clksel *clks;
  370. const struct clksel_rate *clkr;
  371. u32 last_div = 0;
  372. printk(KERN_INFO "clock: clksel_round_rate_div: %s target_rate %ld\n",
  373. clk->name, target_rate);
  374. *new_div = 1;
  375. clks = omap2_get_clksel_by_parent(clk, clk->parent);
  376. if (!clks)
  377. return ~0;
  378. for (clkr = clks->rates; clkr->div; clkr++) {
  379. if (!(clkr->flags & cpu_mask))
  380. continue;
  381. /* Sanity check */
  382. if (clkr->div <= last_div)
  383. printk(KERN_ERR "clock: clksel_rate table not sorted "
  384. "for clock %s", clk->name);
  385. last_div = clkr->div;
  386. test_rate = clk->parent->rate / clkr->div;
  387. if (test_rate <= target_rate)
  388. break; /* found it */
  389. }
  390. if (!clkr->div) {
  391. printk(KERN_ERR "clock: Could not find divisor for target "
  392. "rate %ld for clock %s parent %s\n", target_rate,
  393. clk->name, clk->parent->name);
  394. return ~0;
  395. }
  396. *new_div = clkr->div;
  397. printk(KERN_INFO "clock: new_div = %d, new_rate = %ld\n", *new_div,
  398. (clk->parent->rate / clkr->div));
  399. return (clk->parent->rate / clkr->div);
  400. }
  401. /**
  402. * omap2_clksel_round_rate - find rounded rate for the given clock and rate
  403. * @clk: OMAP struct clk to use
  404. * @target_rate: desired clock rate
  405. *
  406. * Compatibility wrapper for OMAP clock framework
  407. * Finds best target rate based on the source clock and possible dividers.
  408. * rates. The divider array must be sorted with smallest divider first.
  409. * Note that this will not work for clocks which are part of CONFIG_PARTICIPANT,
  410. * they are only settable as part of virtual_prcm set.
  411. *
  412. * Returns the rounded clock rate or returns 0xffffffff on error.
  413. */
  414. long omap2_clksel_round_rate(struct clk *clk, unsigned long target_rate)
  415. {
  416. u32 new_div;
  417. return omap2_clksel_round_rate_div(clk, target_rate, &new_div);
  418. }
  419. /* Given a clock and a rate apply a clock specific rounding function */
  420. long omap2_clk_round_rate(struct clk *clk, unsigned long rate)
  421. {
  422. if (clk->round_rate)
  423. return clk->round_rate(clk, rate);
  424. if (clk->flags & RATE_FIXED)
  425. printk(KERN_ERR "clock: generic omap2_clk_round_rate called "
  426. "on fixed-rate clock %s\n", clk->name);
  427. return clk->rate;
  428. }
  429. /**
  430. * omap2_clksel_to_divisor() - turn clksel field value into integer divider
  431. * @clk: OMAP struct clk to use
  432. * @field_val: register field value to find
  433. *
  434. * Given a struct clk of a rate-selectable clksel clock, and a register field
  435. * value to search for, find the corresponding clock divisor. The register
  436. * field value should be pre-masked and shifted down so the LSB is at bit 0
  437. * before calling. Returns 0 on error
  438. */
  439. u32 omap2_clksel_to_divisor(struct clk *clk, u32 field_val)
  440. {
  441. const struct clksel *clks;
  442. const struct clksel_rate *clkr;
  443. clks = omap2_get_clksel_by_parent(clk, clk->parent);
  444. if (!clks)
  445. return 0;
  446. for (clkr = clks->rates; clkr->div; clkr++) {
  447. if ((clkr->flags & cpu_mask) && (clkr->val == field_val))
  448. break;
  449. }
  450. if (!clkr->div) {
  451. printk(KERN_ERR "clock: Could not find fieldval %d for "
  452. "clock %s parent %s\n", field_val, clk->name,
  453. clk->parent->name);
  454. return 0;
  455. }
  456. return clkr->div;
  457. }
  458. /**
  459. * omap2_divisor_to_clksel() - turn clksel integer divisor into a field value
  460. * @clk: OMAP struct clk to use
  461. * @div: integer divisor to search for
  462. *
  463. * Given a struct clk of a rate-selectable clksel clock, and a clock divisor,
  464. * find the corresponding register field value. The return register value is
  465. * the value before left-shifting. Returns 0xffffffff on error
  466. */
  467. u32 omap2_divisor_to_clksel(struct clk *clk, u32 div)
  468. {
  469. const struct clksel *clks;
  470. const struct clksel_rate *clkr;
  471. /* should never happen */
  472. WARN_ON(div == 0);
  473. clks = omap2_get_clksel_by_parent(clk, clk->parent);
  474. if (!clks)
  475. return 0;
  476. for (clkr = clks->rates; clkr->div; clkr++) {
  477. if ((clkr->flags & cpu_mask) && (clkr->div == div))
  478. break;
  479. }
  480. if (!clkr->div) {
  481. printk(KERN_ERR "clock: Could not find divisor %d for "
  482. "clock %s parent %s\n", div, clk->name,
  483. clk->parent->name);
  484. return 0;
  485. }
  486. return clkr->val;
  487. }
  488. /**
  489. * omap2_get_clksel - find clksel register addr & field mask for a clk
  490. * @clk: struct clk to use
  491. * @field_mask: ptr to u32 to store the register field mask
  492. *
  493. * Returns the address of the clksel register upon success or NULL on error.
  494. */
  495. static void __iomem *omap2_get_clksel(struct clk *clk, u32 *field_mask)
  496. {
  497. if (!clk->clksel_reg || (clk->clksel_mask == 0))
  498. return NULL;
  499. *field_mask = clk->clksel_mask;
  500. return clk->clksel_reg;
  501. }
  502. /**
  503. * omap2_clksel_get_divisor - get current divider applied to parent clock.
  504. * @clk: OMAP struct clk to use.
  505. *
  506. * Returns the integer divisor upon success or 0 on error.
  507. */
  508. u32 omap2_clksel_get_divisor(struct clk *clk)
  509. {
  510. u32 field_mask, field_val;
  511. void __iomem *div_addr;
  512. div_addr = omap2_get_clksel(clk, &field_mask);
  513. if (!div_addr)
  514. return 0;
  515. field_val = __raw_readl(div_addr) & field_mask;
  516. field_val >>= __ffs(field_mask);
  517. return omap2_clksel_to_divisor(clk, field_val);
  518. }
  519. int omap2_clksel_set_rate(struct clk *clk, unsigned long rate)
  520. {
  521. u32 field_mask, field_val, reg_val, validrate, new_div = 0;
  522. void __iomem *div_addr;
  523. validrate = omap2_clksel_round_rate_div(clk, rate, &new_div);
  524. if (validrate != rate)
  525. return -EINVAL;
  526. div_addr = omap2_get_clksel(clk, &field_mask);
  527. if (!div_addr)
  528. return -EINVAL;
  529. field_val = omap2_divisor_to_clksel(clk, new_div);
  530. if (field_val == ~0)
  531. return -EINVAL;
  532. reg_val = __raw_readl(div_addr);
  533. reg_val &= ~field_mask;
  534. reg_val |= (field_val << __ffs(field_mask));
  535. __raw_writel(reg_val, div_addr);
  536. wmb();
  537. clk->rate = clk->parent->rate / new_div;
  538. if (clk->flags & DELAYED_APP && cpu_is_omap24xx()) {
  539. prm_write_mod_reg(OMAP24XX_VALID_CONFIG,
  540. OMAP24XX_GR_MOD, OMAP24XX_PRCM_CLKCFG_CTRL_OFFSET);
  541. wmb();
  542. }
  543. return 0;
  544. }
  545. /* Set the clock rate for a clock source */
  546. int omap2_clk_set_rate(struct clk *clk, unsigned long rate)
  547. {
  548. int ret = -EINVAL;
  549. pr_debug("clock: set_rate for clock %s to rate %ld\n", clk->name, rate);
  550. /* CONFIG_PARTICIPANT clocks are changed only in sets via the
  551. rate table mechanism, driven by mpu_speed */
  552. if (clk->flags & CONFIG_PARTICIPANT)
  553. return -EINVAL;
  554. /* dpll_ck, core_ck, virt_prcm_set; plus all clksel clocks */
  555. if (clk->set_rate)
  556. ret = clk->set_rate(clk, rate);
  557. return ret;
  558. }
  559. /*
  560. * Converts encoded control register address into a full address
  561. * On error, *src_addr will be returned as 0.
  562. */
  563. static u32 omap2_clksel_get_src_field(void __iomem **src_addr,
  564. struct clk *src_clk, u32 *field_mask,
  565. struct clk *clk, u32 *parent_div)
  566. {
  567. const struct clksel *clks;
  568. const struct clksel_rate *clkr;
  569. *parent_div = 0;
  570. *src_addr = NULL;
  571. clks = omap2_get_clksel_by_parent(clk, src_clk);
  572. if (!clks)
  573. return 0;
  574. for (clkr = clks->rates; clkr->div; clkr++) {
  575. if (clkr->flags & (cpu_mask | DEFAULT_RATE))
  576. break; /* Found the default rate for this platform */
  577. }
  578. if (!clkr->div) {
  579. printk(KERN_ERR "clock: Could not find default rate for "
  580. "clock %s parent %s\n", clk->name,
  581. src_clk->parent->name);
  582. return 0;
  583. }
  584. /* Should never happen. Add a clksel mask to the struct clk. */
  585. WARN_ON(clk->clksel_mask == 0);
  586. *field_mask = clk->clksel_mask;
  587. *src_addr = clk->clksel_reg;
  588. *parent_div = clkr->div;
  589. return clkr->val;
  590. }
  591. int omap2_clk_set_parent(struct clk *clk, struct clk *new_parent)
  592. {
  593. void __iomem *src_addr;
  594. u32 field_val, field_mask, reg_val, parent_div;
  595. if (clk->flags & CONFIG_PARTICIPANT)
  596. return -EINVAL;
  597. if (!clk->clksel)
  598. return -EINVAL;
  599. field_val = omap2_clksel_get_src_field(&src_addr, new_parent,
  600. &field_mask, clk, &parent_div);
  601. if (!src_addr)
  602. return -EINVAL;
  603. if (clk->usecount > 0)
  604. _omap2_clk_disable(clk);
  605. /* Set new source value (previous dividers if any in effect) */
  606. reg_val = __raw_readl(src_addr) & ~field_mask;
  607. reg_val |= (field_val << __ffs(field_mask));
  608. __raw_writel(reg_val, src_addr);
  609. wmb();
  610. if (clk->flags & DELAYED_APP && cpu_is_omap24xx()) {
  611. __raw_writel(OMAP24XX_VALID_CONFIG, OMAP24XX_PRCM_CLKCFG_CTRL);
  612. wmb();
  613. }
  614. if (clk->usecount > 0)
  615. _omap2_clk_enable(clk);
  616. clk->parent = new_parent;
  617. /* CLKSEL clocks follow their parents' rates, divided by a divisor */
  618. clk->rate = new_parent->rate;
  619. if (parent_div > 0)
  620. clk->rate /= parent_div;
  621. pr_debug("clock: set parent of %s to %s (new rate %ld)\n",
  622. clk->name, clk->parent->name, clk->rate);
  623. return 0;
  624. }
  625. /* DPLL rate rounding code */
  626. /**
  627. * omap2_dpll_set_rate_tolerance: set the error tolerance during rate rounding
  628. * @clk: struct clk * of the DPLL
  629. * @tolerance: maximum rate error tolerance
  630. *
  631. * Set the maximum DPLL rate error tolerance for the rate rounding
  632. * algorithm. The rate tolerance is an attempt to balance DPLL power
  633. * saving (the least divider value "n") vs. rate fidelity (the least
  634. * difference between the desired DPLL target rate and the rounded
  635. * rate out of the algorithm). So, increasing the tolerance is likely
  636. * to decrease DPLL power consumption and increase DPLL rate error.
  637. * Returns -EINVAL if provided a null clock ptr or a clk that is not a
  638. * DPLL; or 0 upon success.
  639. */
  640. int omap2_dpll_set_rate_tolerance(struct clk *clk, unsigned int tolerance)
  641. {
  642. if (!clk || !clk->dpll_data)
  643. return -EINVAL;
  644. clk->dpll_data->rate_tolerance = tolerance;
  645. return 0;
  646. }
  647. static unsigned long _dpll_compute_new_rate(unsigned long parent_rate,
  648. unsigned int m, unsigned int n)
  649. {
  650. unsigned long long num;
  651. num = (unsigned long long)parent_rate * m;
  652. do_div(num, n);
  653. return num;
  654. }
  655. /*
  656. * _dpll_test_mult - test a DPLL multiplier value
  657. * @m: pointer to the DPLL m (multiplier) value under test
  658. * @n: current DPLL n (divider) value under test
  659. * @new_rate: pointer to storage for the resulting rounded rate
  660. * @target_rate: the desired DPLL rate
  661. * @parent_rate: the DPLL's parent clock rate
  662. *
  663. * This code tests a DPLL multiplier value, ensuring that the
  664. * resulting rate will not be higher than the target_rate, and that
  665. * the multiplier value itself is valid for the DPLL. Initially, the
  666. * integer pointed to by the m argument should be prescaled by
  667. * multiplying by DPLL_SCALE_FACTOR. The code will replace this with
  668. * a non-scaled m upon return. This non-scaled m will result in a
  669. * new_rate as close as possible to target_rate (but not greater than
  670. * target_rate) given the current (parent_rate, n, prescaled m)
  671. * triple. Returns DPLL_MULT_UNDERFLOW in the event that the
  672. * non-scaled m attempted to underflow, which can allow the calling
  673. * function to bail out early; or 0 upon success.
  674. */
  675. static int _dpll_test_mult(int *m, int n, unsigned long *new_rate,
  676. unsigned long target_rate,
  677. unsigned long parent_rate)
  678. {
  679. int r = 0, carry = 0;
  680. /* Unscale m and round if necessary */
  681. if (*m % DPLL_SCALE_FACTOR >= DPLL_ROUNDING_VAL)
  682. carry = 1;
  683. *m = (*m / DPLL_SCALE_FACTOR) + carry;
  684. /*
  685. * The new rate must be <= the target rate to avoid programming
  686. * a rate that is impossible for the hardware to handle
  687. */
  688. *new_rate = _dpll_compute_new_rate(parent_rate, *m, n);
  689. if (*new_rate > target_rate) {
  690. (*m)--;
  691. *new_rate = 0;
  692. }
  693. /* Guard against m underflow */
  694. if (*m < DPLL_MIN_MULTIPLIER) {
  695. *m = DPLL_MIN_MULTIPLIER;
  696. *new_rate = 0;
  697. r = DPLL_MULT_UNDERFLOW;
  698. }
  699. if (*new_rate == 0)
  700. *new_rate = _dpll_compute_new_rate(parent_rate, *m, n);
  701. return r;
  702. }
  703. /**
  704. * omap2_dpll_round_rate - round a target rate for an OMAP DPLL
  705. * @clk: struct clk * for a DPLL
  706. * @target_rate: desired DPLL clock rate
  707. *
  708. * Given a DPLL, a desired target rate, and a rate tolerance, round
  709. * the target rate to a possible, programmable rate for this DPLL.
  710. * Rate tolerance is assumed to be set by the caller before this
  711. * function is called. Attempts to select the minimum possible n
  712. * within the tolerance to reduce power consumption. Stores the
  713. * computed (m, n) in the DPLL's dpll_data structure so set_rate()
  714. * will not need to call this (expensive) function again. Returns ~0
  715. * if the target rate cannot be rounded, either because the rate is
  716. * too low or because the rate tolerance is set too tightly; or the
  717. * rounded rate upon success.
  718. */
  719. long omap2_dpll_round_rate(struct clk *clk, unsigned long target_rate)
  720. {
  721. int m, n, r, e, scaled_max_m;
  722. unsigned long scaled_rt_rp, new_rate;
  723. int min_e = -1, min_e_m = -1, min_e_n = -1;
  724. struct dpll_data *dd;
  725. if (!clk || !clk->dpll_data)
  726. return ~0;
  727. dd = clk->dpll_data;
  728. pr_debug("clock: starting DPLL round_rate for clock %s, target rate "
  729. "%ld\n", clk->name, target_rate);
  730. scaled_rt_rp = target_rate / (clk->parent->rate / DPLL_SCALE_FACTOR);
  731. scaled_max_m = dd->max_multiplier * DPLL_SCALE_FACTOR;
  732. dd->last_rounded_rate = 0;
  733. for (n = DPLL_MIN_DIVIDER; n <= dd->max_divider; n++) {
  734. /* Compute the scaled DPLL multiplier, based on the divider */
  735. m = scaled_rt_rp * n;
  736. /*
  737. * Since we're counting n up, a m overflow means we
  738. * can bail out completely (since as n increases in
  739. * the next iteration, there's no way that m can
  740. * increase beyond the current m)
  741. */
  742. if (m > scaled_max_m)
  743. break;
  744. r = _dpll_test_mult(&m, n, &new_rate, target_rate,
  745. clk->parent->rate);
  746. /* m can't be set low enough for this n - try with a larger n */
  747. if (r == DPLL_MULT_UNDERFLOW)
  748. continue;
  749. e = target_rate - new_rate;
  750. pr_debug("clock: n = %d: m = %d: rate error is %d "
  751. "(new_rate = %ld)\n", n, m, e, new_rate);
  752. if (min_e == -1 ||
  753. min_e >= (int)(abs(e) - dd->rate_tolerance)) {
  754. min_e = e;
  755. min_e_m = m;
  756. min_e_n = n;
  757. pr_debug("clock: found new least error %d\n", min_e);
  758. /* We found good settings -- bail out now */
  759. if (min_e <= clk->dpll_data->rate_tolerance)
  760. break;
  761. }
  762. }
  763. if (min_e < 0) {
  764. pr_debug("clock: error: target rate or tolerance too low\n");
  765. return ~0;
  766. }
  767. dd->last_rounded_m = min_e_m;
  768. dd->last_rounded_n = min_e_n;
  769. dd->last_rounded_rate = _dpll_compute_new_rate(clk->parent->rate,
  770. min_e_m, min_e_n);
  771. pr_debug("clock: final least error: e = %d, m = %d, n = %d\n",
  772. min_e, min_e_m, min_e_n);
  773. pr_debug("clock: final rate: %ld (target rate: %ld)\n",
  774. dd->last_rounded_rate, target_rate);
  775. return dd->last_rounded_rate;
  776. }
  777. /*-------------------------------------------------------------------------
  778. * Omap2 clock reset and init functions
  779. *-------------------------------------------------------------------------*/
  780. #ifdef CONFIG_OMAP_RESET_CLOCKS
  781. void omap2_clk_disable_unused(struct clk *clk)
  782. {
  783. u32 regval32, v;
  784. v = (clk->flags & INVERT_ENABLE) ? (1 << clk->enable_bit) : 0;
  785. regval32 = __raw_readl(clk->enable_reg);
  786. if ((regval32 & (1 << clk->enable_bit)) == v)
  787. return;
  788. printk(KERN_INFO "Disabling unused clock \"%s\"\n", clk->name);
  789. _omap2_clk_disable(clk);
  790. }
  791. #endif