viamode.c 41 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017
  1. /*
  2. * Copyright 1998-2008 VIA Technologies, Inc. All Rights Reserved.
  3. * Copyright 2001-2008 S3 Graphics, Inc. All Rights Reserved.
  4. * This program is free software; you can redistribute it and/or
  5. * modify it under the terms of the GNU General Public
  6. * License as published by the Free Software Foundation;
  7. * either version 2, or (at your option) any later version.
  8. * This program is distributed in the hope that it will be useful,
  9. * but WITHOUT ANY WARRANTIES OR REPRESENTATIONS; without even
  10. * the implied warranty of MERCHANTABILITY or FITNESS FOR
  11. * A PARTICULAR PURPOSE.See the GNU General Public License
  12. * for more details.
  13. * You should have received a copy of the GNU General Public License
  14. * along with this program; if not, write to the Free Software
  15. * Foundation, Inc.,
  16. * 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA.
  17. */
  18. #include "global.h"
  19. struct res_map_refresh res_map_refresh_tbl[] = {
  20. /*hres, vres, vclock, vmode_refresh*/
  21. {480, 640, RES_480X640_60HZ_PIXCLOCK, 60},
  22. {640, 480, RES_640X480_60HZ_PIXCLOCK, 60},
  23. {640, 480, RES_640X480_75HZ_PIXCLOCK, 75},
  24. {640, 480, RES_640X480_85HZ_PIXCLOCK, 85},
  25. {640, 480, RES_640X480_100HZ_PIXCLOCK, 100},
  26. {640, 480, RES_640X480_120HZ_PIXCLOCK, 120},
  27. {720, 480, RES_720X480_60HZ_PIXCLOCK, 60},
  28. {720, 576, RES_720X576_60HZ_PIXCLOCK, 60},
  29. {800, 480, RES_800X480_60HZ_PIXCLOCK, 60},
  30. {800, 600, RES_800X600_60HZ_PIXCLOCK, 60},
  31. {800, 600, RES_800X600_75HZ_PIXCLOCK, 75},
  32. {800, 600, RES_800X600_85HZ_PIXCLOCK, 85},
  33. {800, 600, RES_800X600_100HZ_PIXCLOCK, 100},
  34. {800, 600, RES_800X600_120HZ_PIXCLOCK, 120},
  35. {848, 480, RES_848X480_60HZ_PIXCLOCK, 60},
  36. {856, 480, RES_856X480_60HZ_PIXCLOCK, 60},
  37. {1024, 512, RES_1024X512_60HZ_PIXCLOCK, 60},
  38. {1024, 600, RES_1024X600_60HZ_PIXCLOCK, 60},
  39. {1024, 768, RES_1024X768_60HZ_PIXCLOCK, 60},
  40. {1024, 768, RES_1024X768_75HZ_PIXCLOCK, 75},
  41. {1024, 768, RES_1024X768_85HZ_PIXCLOCK, 85},
  42. {1024, 768, RES_1024X768_100HZ_PIXCLOCK, 100},
  43. /* {1152,864, RES_1152X864_70HZ_PIXCLOCK, 70},*/
  44. {1152, 864, RES_1152X864_75HZ_PIXCLOCK, 75},
  45. {1280, 768, RES_1280X768_60HZ_PIXCLOCK, 60},
  46. {1280, 800, RES_1280X800_60HZ_PIXCLOCK, 60},
  47. {1280, 960, RES_1280X960_60HZ_PIXCLOCK, 60},
  48. {1280, 1024, RES_1280X1024_60HZ_PIXCLOCK, 60},
  49. {1280, 1024, RES_1280X1024_75HZ_PIXCLOCK, 75},
  50. {1280, 1024, RES_1280X768_85HZ_PIXCLOCK, 85},
  51. {1440, 1050, RES_1440X1050_60HZ_PIXCLOCK, 60},
  52. {1600, 1200, RES_1600X1200_60HZ_PIXCLOCK, 60},
  53. {1600, 1200, RES_1600X1200_75HZ_PIXCLOCK, 75},
  54. {1280, 720, RES_1280X720_60HZ_PIXCLOCK, 60},
  55. {1920, 1080, RES_1920X1080_60HZ_PIXCLOCK, 60},
  56. {1400, 1050, RES_1400X1050_60HZ_PIXCLOCK, 60},
  57. {1400, 1050, RES_1400X1050_75HZ_PIXCLOCK, 75},
  58. {1368, 768, RES_1368X768_60HZ_PIXCLOCK, 60},
  59. {960, 600, RES_960X600_60HZ_PIXCLOCK, 60},
  60. {1000, 600, RES_1000X600_60HZ_PIXCLOCK, 60},
  61. {1024, 576, RES_1024X576_60HZ_PIXCLOCK, 60},
  62. {1088, 612, RES_1088X612_60HZ_PIXCLOCK, 60},
  63. {1152, 720, RES_1152X720_60HZ_PIXCLOCK, 60},
  64. {1200, 720, RES_1200X720_60HZ_PIXCLOCK, 60},
  65. {1280, 600, RES_1280X600_60HZ_PIXCLOCK, 60},
  66. {1280, 720, RES_1280X720_50HZ_PIXCLOCK, 50},
  67. {1280, 768, RES_1280X768_50HZ_PIXCLOCK, 50},
  68. {1360, 768, RES_1360X768_60HZ_PIXCLOCK, 60},
  69. {1366, 768, RES_1366X768_50HZ_PIXCLOCK, 50},
  70. {1366, 768, RES_1366X768_60HZ_PIXCLOCK, 60},
  71. {1440, 900, RES_1440X900_60HZ_PIXCLOCK, 60},
  72. {1440, 900, RES_1440X900_75HZ_PIXCLOCK, 75},
  73. {1600, 900, RES_1600X900_60HZ_PIXCLOCK, 60},
  74. {1600, 1024, RES_1600X1024_60HZ_PIXCLOCK, 60},
  75. {1680, 1050, RES_1680X1050_60HZ_PIXCLOCK, 60},
  76. {1680, 1050, RES_1680X1050_75HZ_PIXCLOCK, 75},
  77. {1792, 1344, RES_1792X1344_60HZ_PIXCLOCK, 60},
  78. {1856, 1392, RES_1856X1392_60HZ_PIXCLOCK, 60},
  79. {1920, 1200, RES_1920X1200_60HZ_PIXCLOCK, 60},
  80. {1920, 1440, RES_1920X1440_60HZ_PIXCLOCK, 60},
  81. {1920, 1440, RES_1920X1440_75HZ_PIXCLOCK, 75},
  82. {2048, 1536, RES_2048X1536_60HZ_PIXCLOCK, 60}
  83. };
  84. struct io_reg CN400_ModeXregs[] = { {VIASR, SR10, 0xFF, 0x01},
  85. {VIASR, SR15, 0x02, 0x02},
  86. {VIASR, SR16, 0xBF, 0x08},
  87. {VIASR, SR17, 0xFF, 0x1F},
  88. {VIASR, SR18, 0xFF, 0x4E},
  89. {VIASR, SR1A, 0xFB, 0x08},
  90. {VIASR, SR1E, 0x0F, 0x01},
  91. {VIASR, SR2A, 0xFF, 0x00},
  92. {VIACR, CR0A, 0xFF, 0x1E}, /* Cursor Start */
  93. {VIACR, CR0B, 0xFF, 0x00}, /* Cursor End */
  94. {VIACR, CR0E, 0xFF, 0x00}, /* Cursor Location High */
  95. {VIACR, CR0F, 0xFF, 0x00}, /* Cursor Localtion Low */
  96. {VIACR, CR32, 0xFF, 0x00},
  97. {VIACR, CR33, 0xFF, 0x00},
  98. {VIACR, CR35, 0xFF, 0x00},
  99. {VIACR, CR36, 0x08, 0x00},
  100. {VIACR, CR69, 0xFF, 0x00},
  101. {VIACR, CR6A, 0xFF, 0x40},
  102. {VIACR, CR6B, 0xFF, 0x00},
  103. {VIACR, CR6C, 0xFF, 0x00},
  104. {VIACR, CR7A, 0xFF, 0x01}, /* LCD Scaling Parameter 1 */
  105. {VIACR, CR7B, 0xFF, 0x02}, /* LCD Scaling Parameter 2 */
  106. {VIACR, CR7C, 0xFF, 0x03}, /* LCD Scaling Parameter 3 */
  107. {VIACR, CR7D, 0xFF, 0x04}, /* LCD Scaling Parameter 4 */
  108. {VIACR, CR7E, 0xFF, 0x07}, /* LCD Scaling Parameter 5 */
  109. {VIACR, CR7F, 0xFF, 0x0A}, /* LCD Scaling Parameter 6 */
  110. {VIACR, CR80, 0xFF, 0x0D}, /* LCD Scaling Parameter 7 */
  111. {VIACR, CR81, 0xFF, 0x13}, /* LCD Scaling Parameter 8 */
  112. {VIACR, CR82, 0xFF, 0x16}, /* LCD Scaling Parameter 9 */
  113. {VIACR, CR83, 0xFF, 0x19}, /* LCD Scaling Parameter 10 */
  114. {VIACR, CR84, 0xFF, 0x1C}, /* LCD Scaling Parameter 11 */
  115. {VIACR, CR85, 0xFF, 0x1D}, /* LCD Scaling Parameter 12 */
  116. {VIACR, CR86, 0xFF, 0x1E}, /* LCD Scaling Parameter 13 */
  117. {VIACR, CR87, 0xFF, 0x1F}, /* LCD Scaling Parameter 14 */
  118. {VIACR, CR88, 0xFF, 0x40}, /* LCD Panel Type */
  119. {VIACR, CR89, 0xFF, 0x00}, /* LCD Timing Control 0 */
  120. {VIACR, CR8A, 0xFF, 0x88}, /* LCD Timing Control 1 */
  121. {VIACR, CR8B, 0xFF, 0x69}, /* LCD Power Sequence Control 0 */
  122. {VIACR, CR8C, 0xFF, 0x57}, /* LCD Power Sequence Control 1 */
  123. {VIACR, CR8D, 0xFF, 0x00}, /* LCD Power Sequence Control 2 */
  124. {VIACR, CR8E, 0xFF, 0x7B}, /* LCD Power Sequence Control 3 */
  125. {VIACR, CR8F, 0xFF, 0x03}, /* LCD Power Sequence Control 4 */
  126. {VIACR, CR90, 0xFF, 0x30}, /* LCD Power Sequence Control 5 */
  127. {VIACR, CR91, 0xFF, 0xA0}, /* 24/12 bit LVDS Data off */
  128. {VIACR, CR96, 0xFF, 0x00},
  129. {VIACR, CR97, 0xFF, 0x00},
  130. {VIACR, CR99, 0xFF, 0x00},
  131. {VIACR, CR9B, 0xFF, 0x00}
  132. };
  133. /* Video Mode Table for VT3314 chipset*/
  134. /* Common Setting for Video Mode */
  135. struct io_reg CN700_ModeXregs[] = { {VIASR, SR10, 0xFF, 0x01},
  136. {VIASR, SR15, 0x02, 0x02},
  137. {VIASR, SR16, 0xBF, 0x08},
  138. {VIASR, SR17, 0xFF, 0x1F},
  139. {VIASR, SR18, 0xFF, 0x4E},
  140. {VIASR, SR1A, 0xFB, 0x82},
  141. {VIASR, SR1B, 0xFF, 0xF0},
  142. {VIASR, SR1F, 0xFF, 0x00},
  143. {VIASR, SR1E, 0xFF, 0x01},
  144. {VIASR, SR22, 0xFF, 0x1F},
  145. {VIASR, SR2A, 0x0F, 0x00},
  146. {VIASR, SR2E, 0xFF, 0xFF},
  147. {VIASR, SR3F, 0xFF, 0xFF},
  148. {VIASR, SR40, 0xF7, 0x00},
  149. {VIASR, CR30, 0xFF, 0x04},
  150. {VIACR, CR32, 0xFF, 0x00},
  151. {VIACR, CR33, 0x7F, 0x00},
  152. {VIACR, CR35, 0xFF, 0x00},
  153. {VIACR, CR36, 0xFF, 0x31},
  154. {VIACR, CR41, 0xFF, 0x80},
  155. {VIACR, CR42, 0xFF, 0x00},
  156. {VIACR, CR55, 0x80, 0x00},
  157. {VIACR, CR5D, 0x80, 0x00}, /*Horizontal Retrace Start bit[11] should be 0*/
  158. {VIACR, CR68, 0xFF, 0x67}, /* Default FIFO For IGA2 */
  159. {VIACR, CR69, 0xFF, 0x00},
  160. {VIACR, CR6A, 0xFD, 0x40},
  161. {VIACR, CR6B, 0xFF, 0x00},
  162. {VIACR, CR6C, 0xFF, 0x00},
  163. {VIACR, CR77, 0xFF, 0x00}, /* LCD scaling Factor */
  164. {VIACR, CR78, 0xFF, 0x00}, /* LCD scaling Factor */
  165. {VIACR, CR79, 0xFF, 0x00}, /* LCD scaling Factor */
  166. {VIACR, CR9F, 0x03, 0x00}, /* LCD scaling Factor */
  167. {VIACR, CR7A, 0xFF, 0x01}, /* LCD Scaling Parameter 1 */
  168. {VIACR, CR7B, 0xFF, 0x02}, /* LCD Scaling Parameter 2 */
  169. {VIACR, CR7C, 0xFF, 0x03}, /* LCD Scaling Parameter 3 */
  170. {VIACR, CR7D, 0xFF, 0x04}, /* LCD Scaling Parameter 4 */
  171. {VIACR, CR7E, 0xFF, 0x07}, /* LCD Scaling Parameter 5 */
  172. {VIACR, CR7F, 0xFF, 0x0A}, /* LCD Scaling Parameter 6 */
  173. {VIACR, CR80, 0xFF, 0x0D}, /* LCD Scaling Parameter 7 */
  174. {VIACR, CR81, 0xFF, 0x13}, /* LCD Scaling Parameter 8 */
  175. {VIACR, CR82, 0xFF, 0x16}, /* LCD Scaling Parameter 9 */
  176. {VIACR, CR83, 0xFF, 0x19}, /* LCD Scaling Parameter 10 */
  177. {VIACR, CR84, 0xFF, 0x1C}, /* LCD Scaling Parameter 11 */
  178. {VIACR, CR85, 0xFF, 0x1D}, /* LCD Scaling Parameter 12 */
  179. {VIACR, CR86, 0xFF, 0x1E}, /* LCD Scaling Parameter 13 */
  180. {VIACR, CR87, 0xFF, 0x1F}, /* LCD Scaling Parameter 14 */
  181. {VIACR, CR88, 0xFF, 0x40}, /* LCD Panel Type */
  182. {VIACR, CR89, 0xFF, 0x00}, /* LCD Timing Control 0 */
  183. {VIACR, CR8A, 0xFF, 0x88}, /* LCD Timing Control 1 */
  184. {VIACR, CR8B, 0xFF, 0x5D}, /* LCD Power Sequence Control 0 */
  185. {VIACR, CR8C, 0xFF, 0x2B}, /* LCD Power Sequence Control 1 */
  186. {VIACR, CR8D, 0xFF, 0x6F}, /* LCD Power Sequence Control 2 */
  187. {VIACR, CR8E, 0xFF, 0x2B}, /* LCD Power Sequence Control 3 */
  188. {VIACR, CR8F, 0xFF, 0x01}, /* LCD Power Sequence Control 4 */
  189. {VIACR, CR90, 0xFF, 0x01}, /* LCD Power Sequence Control 5 */
  190. {VIACR, CR91, 0xFF, 0xA0}, /* 24/12 bit LVDS Data off */
  191. {VIACR, CR96, 0xFF, 0x00},
  192. {VIACR, CR97, 0xFF, 0x00},
  193. {VIACR, CR99, 0xFF, 0x00},
  194. {VIACR, CR9B, 0xFF, 0x00},
  195. {VIACR, CR9D, 0xFF, 0x80},
  196. {VIACR, CR9E, 0xFF, 0x80}
  197. };
  198. struct io_reg KM400_ModeXregs[] = {
  199. {VIASR, SR10, 0xFF, 0x01}, /* Unlock Register */
  200. {VIASR, SR16, 0xFF, 0x08}, /* Display FIFO threshold Control */
  201. {VIASR, SR17, 0xFF, 0x1F}, /* Display FIFO Control */
  202. {VIASR, SR18, 0xFF, 0x4E}, /* GFX PREQ threshold */
  203. {VIASR, SR1A, 0xFF, 0x0a}, /* GFX PREQ threshold */
  204. {VIASR, SR1F, 0xFF, 0x00}, /* Memory Control 0 */
  205. {VIASR, SR1B, 0xFF, 0xF0}, /* Power Management Control 0 */
  206. {VIASR, SR1E, 0xFF, 0x01}, /* Power Management Control */
  207. {VIASR, SR20, 0xFF, 0x00}, /* Sequencer Arbiter Control 0 */
  208. {VIASR, SR21, 0xFF, 0x00}, /* Sequencer Arbiter Control 1 */
  209. {VIASR, SR22, 0xFF, 0x1F}, /* Display Arbiter Control 1 */
  210. {VIASR, SR2A, 0xFF, 0x00}, /* Power Management Control 5 */
  211. {VIASR, SR2D, 0xFF, 0xFF}, /* Power Management Control 1 */
  212. {VIASR, SR2E, 0xFF, 0xFF}, /* Power Management Control 2 */
  213. {VIACR, CR0A, 0xFF, 0x1E}, /* Cursor Start */
  214. {VIACR, CR0B, 0xFF, 0x00}, /* Cursor End */
  215. {VIACR, CR0E, 0xFF, 0x00}, /* Cursor Location High */
  216. {VIACR, CR0F, 0xFF, 0x00}, /* Cursor Localtion Low */
  217. {VIACR, CR33, 0xFF, 0x00},
  218. {VIACR, CR55, 0x80, 0x00},
  219. {VIACR, CR5D, 0x80, 0x00},
  220. {VIACR, CR36, 0xFF, 0x01}, /* Power Mangement 3 */
  221. {VIACR, CR68, 0xFF, 0x67}, /* Default FIFO For IGA2 */
  222. {VIACR, CR6A, 0x20, 0x20}, /* Extended FIFO On */
  223. {VIACR, CR7A, 0xFF, 0x01}, /* LCD Scaling Parameter 1 */
  224. {VIACR, CR7B, 0xFF, 0x02}, /* LCD Scaling Parameter 2 */
  225. {VIACR, CR7C, 0xFF, 0x03}, /* LCD Scaling Parameter 3 */
  226. {VIACR, CR7D, 0xFF, 0x04}, /* LCD Scaling Parameter 4 */
  227. {VIACR, CR7E, 0xFF, 0x07}, /* LCD Scaling Parameter 5 */
  228. {VIACR, CR7F, 0xFF, 0x0A}, /* LCD Scaling Parameter 6 */
  229. {VIACR, CR80, 0xFF, 0x0D}, /* LCD Scaling Parameter 7 */
  230. {VIACR, CR81, 0xFF, 0x13}, /* LCD Scaling Parameter 8 */
  231. {VIACR, CR82, 0xFF, 0x16}, /* LCD Scaling Parameter 9 */
  232. {VIACR, CR83, 0xFF, 0x19}, /* LCD Scaling Parameter 10 */
  233. {VIACR, CR84, 0xFF, 0x1C}, /* LCD Scaling Parameter 11 */
  234. {VIACR, CR85, 0xFF, 0x1D}, /* LCD Scaling Parameter 12 */
  235. {VIACR, CR86, 0xFF, 0x1E}, /* LCD Scaling Parameter 13 */
  236. {VIACR, CR87, 0xFF, 0x1F}, /* LCD Scaling Parameter 14 */
  237. {VIACR, CR88, 0xFF, 0x40}, /* LCD Panel Type */
  238. {VIACR, CR89, 0xFF, 0x00}, /* LCD Timing Control 0 */
  239. {VIACR, CR8A, 0xFF, 0x88}, /* LCD Timing Control 1 */
  240. {VIACR, CR8B, 0xFF, 0x2D}, /* LCD Power Sequence Control 0 */
  241. {VIACR, CR8C, 0xFF, 0x2D}, /* LCD Power Sequence Control 1 */
  242. {VIACR, CR8D, 0xFF, 0xC8}, /* LCD Power Sequence Control 2 */
  243. {VIACR, CR8E, 0xFF, 0x36}, /* LCD Power Sequence Control 3 */
  244. {VIACR, CR8F, 0xFF, 0x00}, /* LCD Power Sequence Control 4 */
  245. {VIACR, CR90, 0xFF, 0x10}, /* LCD Power Sequence Control 5 */
  246. {VIACR, CR91, 0xFF, 0xA0}, /* 24/12 bit LVDS Data off */
  247. {VIACR, CR96, 0xFF, 0x03}, /* DVP0 ; DVP0 Clock Skew */
  248. {VIACR, CR97, 0xFF, 0x03}, /* DFP high ; DFPH Clock Skew */
  249. {VIACR, CR99, 0xFF, 0x03}, /* DFP low ; DFPL Clock Skew*/
  250. {VIACR, CR9B, 0xFF, 0x07} /* DVI on DVP1 ; DVP1 Clock Skew*/
  251. };
  252. /* For VT3324: Common Setting for Video Mode */
  253. struct io_reg CX700_ModeXregs[] = { {VIASR, SR10, 0xFF, 0x01},
  254. {VIASR, SR15, 0x02, 0x02},
  255. {VIASR, SR16, 0xBF, 0x08},
  256. {VIASR, SR17, 0xFF, 0x1F},
  257. {VIASR, SR18, 0xFF, 0x4E},
  258. {VIASR, SR1A, 0xFB, 0x08},
  259. {VIASR, SR1B, 0xFF, 0xF0},
  260. {VIASR, SR1E, 0xFF, 0x01},
  261. {VIASR, SR2A, 0xFF, 0x00},
  262. {VIASR, SR2D, 0xFF, 0xFF}, /* VCK and LCK PLL power on. */
  263. {VIACR, CR0A, 0xFF, 0x1E}, /* Cursor Start */
  264. {VIACR, CR0B, 0xFF, 0x00}, /* Cursor End */
  265. {VIACR, CR0E, 0xFF, 0x00}, /* Cursor Location High */
  266. {VIACR, CR0F, 0xFF, 0x00}, /* Cursor Localtion Low */
  267. {VIACR, CR32, 0xFF, 0x00},
  268. {VIACR, CR33, 0xFF, 0x00},
  269. {VIACR, CR35, 0xFF, 0x00},
  270. {VIACR, CR36, 0x08, 0x00},
  271. {VIACR, CR47, 0xC8, 0x00}, /* Clear VCK Plus. */
  272. {VIACR, CR69, 0xFF, 0x00},
  273. {VIACR, CR6A, 0xFF, 0x40},
  274. {VIACR, CR6B, 0xFF, 0x00},
  275. {VIACR, CR6C, 0xFF, 0x00},
  276. {VIACR, CR7A, 0xFF, 0x01}, /* LCD Scaling Parameter 1 */
  277. {VIACR, CR7B, 0xFF, 0x02}, /* LCD Scaling Parameter 2 */
  278. {VIACR, CR7C, 0xFF, 0x03}, /* LCD Scaling Parameter 3 */
  279. {VIACR, CR7D, 0xFF, 0x04}, /* LCD Scaling Parameter 4 */
  280. {VIACR, CR7E, 0xFF, 0x07}, /* LCD Scaling Parameter 5 */
  281. {VIACR, CR7F, 0xFF, 0x0A}, /* LCD Scaling Parameter 6 */
  282. {VIACR, CR80, 0xFF, 0x0D}, /* LCD Scaling Parameter 7 */
  283. {VIACR, CR81, 0xFF, 0x13}, /* LCD Scaling Parameter 8 */
  284. {VIACR, CR82, 0xFF, 0x16}, /* LCD Scaling Parameter 9 */
  285. {VIACR, CR83, 0xFF, 0x19}, /* LCD Scaling Parameter 10 */
  286. {VIACR, CR84, 0xFF, 0x1C}, /* LCD Scaling Parameter 11 */
  287. {VIACR, CR85, 0xFF, 0x1D}, /* LCD Scaling Parameter 12 */
  288. {VIACR, CR86, 0xFF, 0x1E}, /* LCD Scaling Parameter 13 */
  289. {VIACR, CR87, 0xFF, 0x1F}, /* LCD Scaling Parameter 14 */
  290. {VIACR, CR88, 0xFF, 0x40}, /* LCD Panel Type */
  291. {VIACR, CR89, 0xFF, 0x00}, /* LCD Timing Control 0 */
  292. {VIACR, CR8A, 0xFF, 0x88}, /* LCD Timing Control 1 */
  293. {VIACR, CRD4, 0xFF, 0x81}, /* Second power sequence control */
  294. {VIACR, CR8B, 0xFF, 0x5D}, /* LCD Power Sequence Control 0 */
  295. {VIACR, CR8C, 0xFF, 0x2B}, /* LCD Power Sequence Control 1 */
  296. {VIACR, CR8D, 0xFF, 0x6F}, /* LCD Power Sequence Control 2 */
  297. {VIACR, CR8E, 0xFF, 0x2B}, /* LCD Power Sequence Control 3 */
  298. {VIACR, CR8F, 0xFF, 0x01}, /* LCD Power Sequence Control 4 */
  299. {VIACR, CR90, 0xFF, 0x01}, /* LCD Power Sequence Control 5 */
  300. {VIACR, CR91, 0xFF, 0x80}, /* 24/12 bit LVDS Data off */
  301. {VIACR, CR96, 0xFF, 0x00},
  302. {VIACR, CR97, 0xFF, 0x00},
  303. {VIACR, CR99, 0xFF, 0x00},
  304. {VIACR, CR9B, 0xFF, 0x00}
  305. };
  306. /* Video Mode Table */
  307. /* Common Setting for Video Mode */
  308. struct io_reg CLE266_ModeXregs[] = { {VIASR, SR1E, 0xF0, 0x00},
  309. {VIASR, SR2A, 0x0F, 0x00},
  310. {VIASR, SR15, 0x02, 0x02},
  311. {VIASR, SR16, 0xBF, 0x08},
  312. {VIASR, SR17, 0xFF, 0x1F},
  313. {VIASR, SR18, 0xFF, 0x4E},
  314. {VIASR, SR1A, 0xFB, 0x08},
  315. {VIACR, CR32, 0xFF, 0x00},
  316. {VIACR, CR35, 0xFF, 0x00},
  317. {VIACR, CR36, 0x08, 0x00},
  318. {VIACR, CR6A, 0xFF, 0x80},
  319. {VIACR, CR6A, 0xFF, 0xC0},
  320. {VIACR, CR55, 0x80, 0x00},
  321. {VIACR, CR5D, 0x80, 0x00},
  322. {VIAGR, GR20, 0xFF, 0x00},
  323. {VIAGR, GR21, 0xFF, 0x00},
  324. {VIAGR, GR22, 0xFF, 0x00},
  325. /* LCD Parameters */
  326. {VIACR, CR7A, 0xFF, 0x01}, /* LCD Parameter 1 */
  327. {VIACR, CR7B, 0xFF, 0x02}, /* LCD Parameter 2 */
  328. {VIACR, CR7C, 0xFF, 0x03}, /* LCD Parameter 3 */
  329. {VIACR, CR7D, 0xFF, 0x04}, /* LCD Parameter 4 */
  330. {VIACR, CR7E, 0xFF, 0x07}, /* LCD Parameter 5 */
  331. {VIACR, CR7F, 0xFF, 0x0A}, /* LCD Parameter 6 */
  332. {VIACR, CR80, 0xFF, 0x0D}, /* LCD Parameter 7 */
  333. {VIACR, CR81, 0xFF, 0x13}, /* LCD Parameter 8 */
  334. {VIACR, CR82, 0xFF, 0x16}, /* LCD Parameter 9 */
  335. {VIACR, CR83, 0xFF, 0x19}, /* LCD Parameter 10 */
  336. {VIACR, CR84, 0xFF, 0x1C}, /* LCD Parameter 11 */
  337. {VIACR, CR85, 0xFF, 0x1D}, /* LCD Parameter 12 */
  338. {VIACR, CR86, 0xFF, 0x1E}, /* LCD Parameter 13 */
  339. {VIACR, CR87, 0xFF, 0x1F}, /* LCD Parameter 14 */
  340. };
  341. /* Mode:1024X768 */
  342. struct io_reg PM1024x768[] = { {VIASR, 0x16, 0xBF, 0x0C},
  343. {VIASR, 0x18, 0xFF, 0x4C}
  344. };
  345. struct patch_table res_patch_table[] = {
  346. {VIA_RES_1024X768, ARRAY_SIZE(PM1024x768), PM1024x768}
  347. };
  348. /* struct VPITTable {
  349. unsigned char Misc;
  350. unsigned char SR[StdSR];
  351. unsigned char CR[StdCR];
  352. unsigned char GR[StdGR];
  353. unsigned char AR[StdAR];
  354. };*/
  355. struct VPITTable VPIT = {
  356. /* Msic */
  357. 0xC7,
  358. /* Sequencer */
  359. {0x01, 0x0F, 0x00, 0x0E},
  360. /* Graphic Controller */
  361. {0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x05, 0x0F, 0xFF},
  362. /* Attribute Controller */
  363. {0x00, 0x01, 0x02, 0x03, 0x04, 0x05, 0x06, 0x07,
  364. 0x08, 0x09, 0x0A, 0x0B, 0x0C, 0x0D, 0x0E, 0x0F,
  365. 0x01, 0x00, 0x0F, 0x00}
  366. };
  367. /********************/
  368. /* Mode Table */
  369. /********************/
  370. /* 480x640 */
  371. struct crt_mode_table CRTM480x640[] = {
  372. /* r_rate, vclk, hsp, vsp */
  373. /* HT, HA, HBS, HBE, HSS, HSE, VT, VA, VBS, VBE, VSS, VSE */
  374. {REFRESH_60, CLK_25_175M, M480X640_R60_HSP, M480X640_R60_VSP,
  375. {624, 480, 480, 144, 504, 48, 663, 640, 640, 23, 641, 3} } /* GTF*/
  376. };
  377. /* 640x480*/
  378. struct crt_mode_table CRTM640x480[] = {
  379. /*r_rate,vclk,hsp,vsp */
  380. /*HT, HA, HBS, HBE, HSS, HSE, VT, VA, VBS, VBE, VSS, VSE */
  381. {REFRESH_60, CLK_25_175M, M640X480_R60_HSP, M640X480_R60_VSP,
  382. {800, 640, 648, 144, 656, 96, 525, 480, 480, 45, 490, 2} },
  383. {REFRESH_75, CLK_31_500M, M640X480_R75_HSP, M640X480_R75_VSP,
  384. {840, 640, 640, 200, 656, 64, 500, 480, 480, 20, 481, 3} },
  385. {REFRESH_85, CLK_36_000M, M640X480_R85_HSP, M640X480_R85_VSP,
  386. {832, 640, 640, 192, 696, 56, 509, 480, 480, 29, 481, 3} },
  387. {REFRESH_100, CLK_43_163M, M640X480_R100_HSP, M640X480_R100_VSP,
  388. {848, 640, 640, 208, 680, 64, 509, 480, 480, 29, 481, 3} }, /*GTF*/
  389. {REFRESH_120, CLK_52_406M, M640X480_R120_HSP,
  390. M640X480_R120_VSP,
  391. {848, 640, 640, 208, 680, 64, 515, 480, 480, 35, 481,
  392. 3} } /*GTF*/
  393. };
  394. /*720x480 (GTF)*/
  395. struct crt_mode_table CRTM720x480[] = {
  396. /*r_rate,vclk,hsp,vsp */
  397. /*HT, HA, HBS, HBE, HSS, HSE, VT, VA, VBS, VBE, VSS, VSE */
  398. {REFRESH_60, CLK_26_880M, M720X480_R60_HSP, M720X480_R60_VSP,
  399. {896, 720, 720, 176, 736, 72, 497, 480, 480, 17, 481, 3} }
  400. };
  401. /*720x576 (GTF)*/
  402. struct crt_mode_table CRTM720x576[] = {
  403. /*r_rate,vclk,hsp,vsp */
  404. /*HT, HA, HBS, HBE, HSS, HSE, VT, VA, VBS, VBE, VSS, VSE */
  405. {REFRESH_60, CLK_32_668M, M720X576_R60_HSP, M720X576_R60_VSP,
  406. {912, 720, 720, 192, 744, 72, 597, 576, 576, 21, 577, 3} }
  407. };
  408. /* 800x480 (CVT) */
  409. struct crt_mode_table CRTM800x480[] = {
  410. /* r_rate, vclk, hsp, vsp */
  411. /* HT, HA, HBS, HBE, HSS, HSE, VT, VA, VBS, VBE, VSS, VSE */
  412. {REFRESH_60, CLK_29_581M, M800X480_R60_HSP, M800X480_R60_VSP,
  413. {992, 800, 800, 192, 824, 72, 500, 480, 480, 20, 483, 7} }
  414. };
  415. /* 800x600*/
  416. struct crt_mode_table CRTM800x600[] = {
  417. /*r_rate,vclk,hsp,vsp */
  418. /*HT, HA, HBS, HBE, HSS, HSE, VT, VA, VBS, VBE, VSS, VSE */
  419. {REFRESH_60, CLK_40_000M, M800X600_R60_HSP, M800X600_R60_VSP,
  420. {1056, 800, 800, 256, 840, 128, 628, 600, 600, 28, 601, 4} },
  421. {REFRESH_75, CLK_49_500M, M800X600_R75_HSP, M800X600_R75_VSP,
  422. {1056, 800, 800, 256, 816, 80, 625, 600, 600, 25, 601, 3} },
  423. {REFRESH_85, CLK_56_250M, M800X600_R85_HSP, M800X600_R85_VSP,
  424. {1048, 800, 800, 248, 832, 64, 631, 600, 600, 31, 601, 3} },
  425. {REFRESH_100, CLK_68_179M, M800X600_R100_HSP, M800X600_R100_VSP,
  426. {1072, 800, 800, 272, 848, 88, 636, 600, 600, 36, 601, 3} },
  427. {REFRESH_120, CLK_83_950M, M800X600_R120_HSP,
  428. M800X600_R120_VSP,
  429. {1088, 800, 800, 288, 856, 88, 643, 600, 600, 43, 601,
  430. 3} }
  431. };
  432. /* 848x480 (CVT) */
  433. struct crt_mode_table CRTM848x480[] = {
  434. /* r_rate, vclk, hsp, vsp */
  435. /* HT, HA, HBS, HBE, HSS, HSE, VT, VA, VBS, VBE, VSS, VSE */
  436. {REFRESH_60, CLK_31_500M, M848X480_R60_HSP, M848X480_R60_VSP,
  437. {1056, 848, 848, 208, 872, 80, 500, 480, 480, 20, 483, 5} }
  438. };
  439. /*856x480 (GTF) convert to 852x480*/
  440. struct crt_mode_table CRTM852x480[] = {
  441. /*r_rate,vclk,hsp,vsp */
  442. /*HT, HA, HBS, HBE, HSS, HSE, VT, VA, VBS, VBE, VSS, VSE */
  443. {REFRESH_60, CLK_31_728M, M852X480_R60_HSP, M852X480_R60_VSP,
  444. {1064, 856, 856, 208, 872, 88, 497, 480, 480, 17, 481, 3} }
  445. };
  446. /*1024x512 (GTF)*/
  447. struct crt_mode_table CRTM1024x512[] = {
  448. /*r_rate,vclk,hsp,vsp */
  449. /*HT, HA, HBS, HBE, HSS, HSE, VT, VA, VBS, VBE, VSS, VSE */
  450. {REFRESH_60, CLK_41_291M, M1024X512_R60_HSP, M1024X512_R60_VSP,
  451. {1296, 1024, 1024, 272, 1056, 104, 531, 512, 512, 19, 513, 3} }
  452. };
  453. /* 1024x600*/
  454. struct crt_mode_table CRTM1024x600[] = {
  455. /*r_rate,vclk,hsp,vsp */
  456. /*HT, HA, HBS, HBE, HSS, HSE, VT, VA, VBS, VBE, VSS, VSE */
  457. {REFRESH_60, CLK_48_875M, M1024X600_R60_HSP, M1024X600_R60_VSP,
  458. {1312, 1024, 1024, 288, 1064, 104, 622, 600, 600, 22, 601, 3} },
  459. };
  460. /* 1024x768*/
  461. struct crt_mode_table CRTM1024x768[] = {
  462. /*r_rate,vclk,hsp,vsp */
  463. /*HT, HA, HBS, HBE, HSS, HSE, VT, VA, VBS, VBE, VSS, VSE */
  464. {REFRESH_60, CLK_65_000M, M1024X768_R60_HSP, M1024X768_R60_VSP,
  465. {1344, 1024, 1024, 320, 1048, 136, 806, 768, 768, 38, 771, 6} },
  466. {REFRESH_75, CLK_78_750M, M1024X768_R75_HSP, M1024X768_R75_VSP,
  467. {1312, 1024, 1024, 288, 1040, 96, 800, 768, 768, 32, 769, 3} },
  468. {REFRESH_85, CLK_94_500M, M1024X768_R85_HSP, M1024X768_R85_VSP,
  469. {1376, 1024, 1024, 352, 1072, 96, 808, 768, 768, 40, 769, 3} },
  470. {REFRESH_100, CLK_113_309M, M1024X768_R100_HSP, M1024X768_R100_VSP,
  471. {1392, 1024, 1024, 368, 1096, 112, 814, 768, 768, 46, 769, 3} }
  472. };
  473. /* 1152x864*/
  474. struct crt_mode_table CRTM1152x864[] = {
  475. /*r_rate,vclk,hsp,vsp */
  476. /*HT, HA, HBS, HBE, HSS, HSE, VT, VA, VBS, VBE, VSS, VSE */
  477. {REFRESH_75, CLK_108_000M, M1152X864_R75_HSP, M1152X864_R75_VSP,
  478. {1600, 1152, 1152, 448, 1216, 128, 900, 864, 864, 36, 865, 3} }
  479. };
  480. /* 1280x720 (HDMI 720P)*/
  481. struct crt_mode_table CRTM1280x720[] = {
  482. /*r_rate,vclk,hsp,vsp */
  483. /*HT, HA, HBS, HBE, HSS, HSE, VT, VA, VBS, VBE, VSS, VSE */
  484. {REFRESH_60, CLK_74_481M, M1280X720_R60_HSP, M1280X720_R60_VSP,
  485. {1648, 1280, 1280, 368, 1392, 40, 750, 720, 720, 30, 725, 5} },
  486. {REFRESH_50, CLK_60_466M, M1280X720_R50_HSP, M1280X720_R50_VSP,
  487. {1632, 1280, 1280, 352, 1328, 128, 741, 720, 720, 21, 721, 3} }
  488. };
  489. /*1280x768 (GTF)*/
  490. struct crt_mode_table CRTM1280x768[] = {
  491. /*r_rate,vclk,hsp,vsp */
  492. /*HT, HA, HBS, HBE, HSS, HSE, VT, VA, VBS, VBE, VSS, VSE */
  493. {REFRESH_60, CLK_80_136M, M1280X768_R60_HSP, M1280X768_R60_VSP,
  494. {1680, 1280, 1280, 400, 1344, 136, 795, 768, 768, 27, 769, 3} },
  495. {REFRESH_50, CLK_65_178M, M1280X768_R50_HSP, M1280X768_R50_VSP,
  496. {1648, 1280, 1280, 368, 1336, 128, 791, 768, 768, 23, 769, 3} }
  497. };
  498. /* 1280x800 (CVT) */
  499. struct crt_mode_table CRTM1280x800[] = {
  500. /* r_rate, vclk, hsp, vsp */
  501. /* HT, HA, HBS, HBE, HSS, HSE, VT, VA, VBS, VBE, VSS, VSE */
  502. {REFRESH_60, CLK_83_375M, M1280X800_R60_HSP, M1280X800_R60_VSP,
  503. {1680, 1280, 1280, 400, 1352, 128, 831, 800, 800, 31, 803, 6} }
  504. };
  505. /*1280x960*/
  506. struct crt_mode_table CRTM1280x960[] = {
  507. /*r_rate,vclk,hsp,vsp */
  508. /*HT, HA, HBS, HBE, HSS, HSE, VT, VA, VBS, VBE, VSS, VSE */
  509. {REFRESH_60, CLK_108_000M, M1280X960_R60_HSP, M1280X960_R60_VSP,
  510. {1800, 1280, 1280, 520, 1376, 112, 1000, 960, 960, 40, 961, 3} }
  511. };
  512. /* 1280x1024*/
  513. struct crt_mode_table CRTM1280x1024[] = {
  514. /*r_rate,vclk,,hsp,vsp */
  515. /*HT, HA, HBS, HBE, HSS, HSE, VT, VA, VBS, VBE, VSS, VSE */
  516. {REFRESH_60, CLK_108_000M, M1280X1024_R60_HSP, M1280X1024_R60_VSP,
  517. {1688, 1280, 1280, 408, 1328, 112, 1066, 1024, 1024, 42, 1025,
  518. 3} },
  519. {REFRESH_75, CLK_135_000M, M1280X1024_R75_HSP, M1280X1024_R75_VSP,
  520. {1688, 1280, 1280, 408, 1296, 144, 1066, 1024, 1024, 42, 1025,
  521. 3} },
  522. {REFRESH_85, CLK_157_500M, M1280X1024_R85_HSP, M1280X1024_R85_VSP,
  523. {1728, 1280, 1280, 448, 1344, 160, 1072, 1024, 1024, 48, 1025, 3} }
  524. };
  525. /* 1368x768 (GTF) */
  526. struct crt_mode_table CRTM1368x768[] = {
  527. /* r_rate, vclk, hsp, vsp */
  528. /* HT, HA, HBS, HBE, HSS, HSE, VT, VA, VBS, VBE, VSS, VSE */
  529. {REFRESH_60, CLK_85_860M, M1368X768_R60_HSP, M1368X768_R60_VSP,
  530. {1800, 1368, 1368, 432, 1440, 144, 795, 768, 768, 27, 769, 3} }
  531. };
  532. /*1440x1050 (GTF)*/
  533. struct crt_mode_table CRTM1440x1050[] = {
  534. /*r_rate,vclk,hsp,vsp */
  535. /*HT, HA, HBS, HBE, HSS, HSE, VT, VA, VBS, VBE, VSS, VSE */
  536. {REFRESH_60, CLK_125_104M, M1440X1050_R60_HSP, M1440X1050_R60_VSP,
  537. {1936, 1440, 1440, 496, 1536, 152, 1077, 1040, 1040, 37, 1041, 3} }
  538. };
  539. /* 1600x1200*/
  540. struct crt_mode_table CRTM1600x1200[] = {
  541. /*r_rate,vclk,hsp,vsp */
  542. /*HT, HA, HBS, HBE, HSS, HSE, VT, VA, VBS, VBE, VSS, VSE */
  543. {REFRESH_60, CLK_162_000M, M1600X1200_R60_HSP, M1600X1200_R60_VSP,
  544. {2160, 1600, 1600, 560, 1664, 192, 1250, 1200, 1200, 50, 1201,
  545. 3} },
  546. {REFRESH_75, CLK_202_500M, M1600X1200_R75_HSP, M1600X1200_R75_VSP,
  547. {2160, 1600, 1600, 560, 1664, 192, 1250, 1200, 1200, 50, 1201, 3} }
  548. };
  549. /* 1680x1050 (CVT) */
  550. struct crt_mode_table CRTM1680x1050[] = {
  551. /* r_rate, vclk, hsp, vsp */
  552. /* HT, HA, HBS, HBE, HSS, HSE, VT, VA, VBS, VBE, VSS, VSE */
  553. {REFRESH_60, CLK_146_760M, M1680x1050_R60_HSP, M1680x1050_R60_VSP,
  554. {2240, 1680, 1680, 560, 1784, 176, 1089, 1050, 1050, 39, 1053,
  555. 6} },
  556. {REFRESH_75, CLK_187_000M, M1680x1050_R75_HSP, M1680x1050_R75_VSP,
  557. {2272, 1680, 1680, 592, 1800, 176, 1099, 1050, 1050, 49, 1053, 6} }
  558. };
  559. /* 1680x1050 (CVT Reduce Blanking) */
  560. struct crt_mode_table CRTM1680x1050_RB[] = {
  561. /* r_rate, vclk, hsp, vsp */
  562. /* HT, HA, HBS, HBE, HSS, HSE, VT, VA, VBS, VBE, VSS, VSE */
  563. {REFRESH_60, CLK_119_000M, M1680x1050_RB_R60_HSP,
  564. M1680x1050_RB_R60_VSP,
  565. {1840, 1680, 1680, 160, 1728, 32, 1080, 1050, 1050, 30, 1053, 6} }
  566. };
  567. /* 1920x1080 (CVT)*/
  568. struct crt_mode_table CRTM1920x1080[] = {
  569. /*r_rate,vclk,hsp,vsp */
  570. /*HT, HA, HBS, HBE, HSS, HSE, VT, VA, VBS, VBE, VSS, VSE */
  571. {REFRESH_60, CLK_172_798M, M1920X1080_R60_HSP, M1920X1080_R60_VSP,
  572. {2576, 1920, 1920, 656, 2048, 200, 1120, 1080, 1080, 40, 1083, 5} }
  573. };
  574. /* 1920x1080 (CVT with Reduce Blanking) */
  575. struct crt_mode_table CRTM1920x1080_RB[] = {
  576. /* r_rate, vclk, hsp, vsp */
  577. /* HT, HA, HBS, HBE, HSS, HSE, VT, VA, VBS, VBE, VSS, VSE */
  578. {REFRESH_60, CLK_138_400M, M1920X1080_RB_R60_HSP,
  579. M1920X1080_RB_R60_VSP,
  580. {2080, 1920, 1920, 160, 1968, 32, 1111, 1080, 1080, 31, 1083, 5} }
  581. };
  582. /* 1920x1440*/
  583. struct crt_mode_table CRTM1920x1440[] = {
  584. /*r_rate,vclk,hsp,vsp */
  585. /*HT, HA, HBS, HBE, HSS, HSE, VT, VA, VBS, VBE, VSS, VSE */
  586. {REFRESH_60, CLK_234_000M, M1920X1440_R60_HSP, M1920X1440_R60_VSP,
  587. {2600, 1920, 1920, 680, 2048, 208, 1500, 1440, 1440, 60, 1441,
  588. 3} },
  589. {REFRESH_75, CLK_297_500M, M1920X1440_R75_HSP, M1920X1440_R75_VSP,
  590. {2640, 1920, 1920, 720, 2064, 224, 1500, 1440, 1440, 60, 1441, 3} }
  591. };
  592. /* 1400x1050 (CVT) */
  593. struct crt_mode_table CRTM1400x1050[] = {
  594. /* r_rate, vclk, hsp, vsp */
  595. /* HT, HA, HBS, HBE, HSS, HSE, VT, VA, VBS, VBE, VSS, VSE */
  596. {REFRESH_60, CLK_121_750M, M1400X1050_R60_HSP, M1400X1050_R60_VSP,
  597. {1864, 1400, 1400, 464, 1488, 144, 1089, 1050, 1050, 39, 1053,
  598. 4} },
  599. {REFRESH_75, CLK_156_000M, M1400X1050_R75_HSP, M1400X1050_R75_VSP,
  600. {1896, 1400, 1400, 496, 1504, 144, 1099, 1050, 1050, 49, 1053, 4} }
  601. };
  602. /* 1400x1050 (CVT Reduce Blanking) */
  603. struct crt_mode_table CRTM1400x1050_RB[] = {
  604. /* r_rate, vclk, hsp, vsp */
  605. /* HT, HA, HBS, HBE, HSS, HSE, VT, VA, VBS, VBE, VSS, VSE */
  606. {REFRESH_60, CLK_101_000M, M1400X1050_RB_R60_HSP,
  607. M1400X1050_RB_R60_VSP,
  608. {1560, 1400, 1400, 160, 1448, 32, 1080, 1050, 1050, 30, 1053, 4} }
  609. };
  610. /* 960x600 (CVT) */
  611. struct crt_mode_table CRTM960x600[] = {
  612. /* r_rate, vclk, hsp, vsp */
  613. /* HT, HA, HBS, HBE, HSS, HSE, VT, VA, VBS, VBE, VSS, VSE */
  614. {REFRESH_60, CLK_45_250M, M960X600_R60_HSP, M960X600_R60_VSP,
  615. {1216, 960, 960, 256, 992, 96, 624, 600, 600, 24, 603, 6} }
  616. };
  617. /* 1000x600 (GTF) */
  618. struct crt_mode_table CRTM1000x600[] = {
  619. /* r_rate, vclk, hsp, vsp */
  620. /* HT, HA, HBS, HBE, HSS, HSE, VT, VA, VBS, VBE, VSS, VSE */
  621. {REFRESH_60, CLK_48_000M, M1000X600_R60_HSP, M1000X600_R60_VSP,
  622. {1288, 1000, 1000, 288, 1040, 104, 622, 600, 600, 22, 601, 3} }
  623. };
  624. /* 1024x576 (GTF) */
  625. struct crt_mode_table CRTM1024x576[] = {
  626. /* r_rate, vclk, hsp, vsp */
  627. /* HT, HA, HBS, HBE, HSS, HSE, VT, VA, VBS, VBE, VSS, VSE */
  628. {REFRESH_60, CLK_46_996M, M1024X576_R60_HSP, M1024X576_R60_VSP,
  629. {1312, 1024, 1024, 288, 1064, 104, 597, 576, 576, 21, 577, 3} }
  630. };
  631. /* 1088x612 (CVT) */
  632. struct crt_mode_table CRTM1088x612[] = {
  633. /* r_rate, vclk, hsp, vsp */
  634. /* HT, HA, HBS, HBE, HSS, HSE, VT, VA, VBS, VBE, VSS, VSE */
  635. {REFRESH_60, CLK_52_977M, M1088X612_R60_HSP, M1088X612_R60_VSP,
  636. {1392, 1088, 1088, 304, 1136, 104, 636, 612, 612, 24, 615, 5} }
  637. };
  638. /* 1152x720 (CVT) */
  639. struct crt_mode_table CRTM1152x720[] = {
  640. /* r_rate, vclk, hsp, vsp */
  641. /* HT, HA, HBS, HBE, HSS, HSE, VT, VA, VBS, VBE, VSS, VSE */
  642. {REFRESH_60, CLK_66_750M, M1152X720_R60_HSP, M1152X720_R60_VSP,
  643. {1488, 1152, 1152, 336, 1208, 112, 748, 720, 720, 28, 723, 6} }
  644. };
  645. /* 1200x720 (GTF) */
  646. struct crt_mode_table CRTM1200x720[] = {
  647. /* r_rate, vclk, hsp, vsp */
  648. /* HT, HA, HBS, HBE, HSS, HSE, VT, VA, VBS, VBE, VSS, VSE */
  649. {REFRESH_60, CLK_70_159M, M1200X720_R60_HSP, M1200X720_R60_VSP,
  650. {1568, 1200, 1200, 368, 1256, 128, 746, 720, 720, 26, 721, 3} }
  651. };
  652. /* 1280x600 (GTF) */
  653. struct crt_mode_table CRTM1280x600[] = {
  654. /* r_rate, vclk, hsp, vsp */
  655. /* HT, HA, HBS, HBE, HSS, HSE, VT, VA, VBS, VBE, VSS, VSE */
  656. {REFRESH_60, CLK_61_500M, M1280x600_R60_HSP, M1280x600_R60_VSP,
  657. {1648, 1280, 1280, 368, 1336, 128, 622, 600, 600, 22, 601, 3} }
  658. };
  659. /* 1360x768 (CVT) */
  660. struct crt_mode_table CRTM1360x768[] = {
  661. /* r_rate, vclk, hsp, vsp */
  662. /* HT, HA, HBS, HBE, HSS, HSE, VT, VA, VBS, VBE, VSS, VSE */
  663. {REFRESH_60, CLK_84_750M, M1360X768_R60_HSP, M1360X768_R60_VSP,
  664. {1776, 1360, 1360, 416, 1432, 136, 798, 768, 768, 30, 771, 5} }
  665. };
  666. /* 1360x768 (CVT Reduce Blanking) */
  667. struct crt_mode_table CRTM1360x768_RB[] = {
  668. /* r_rate, vclk, hsp, vsp */
  669. /* HT, HA, HBS, HBE, HSS, HSE, VT, VA, VBS, VBE, VSS, VSE */
  670. {REFRESH_60, CLK_72_000M, M1360X768_RB_R60_HSP,
  671. M1360X768_RB_R60_VSP,
  672. {1520, 1360, 1360, 160, 1408, 32, 790, 768, 768, 22, 771, 5} }
  673. };
  674. /* 1366x768 (GTF) */
  675. struct crt_mode_table CRTM1366x768[] = {
  676. /* r_rate, vclk, hsp, vsp */
  677. /* HT, HA, HBS, HBE, HSS, HSE, VT, VA, VBS, VBE, VSS, VSE */
  678. {REFRESH_60, CLK_85_860M, M1368X768_R60_HSP, M1368X768_R60_VSP,
  679. {1800, 1368, 1368, 432, 1440, 144, 795, 768, 768, 27, 769, 3} },
  680. {REFRESH_50, CLK_69_924M, M1368X768_R50_HSP, M1368X768_R50_VSP,
  681. {1768, 1368, 1368, 400, 1424, 144, 791, 768, 768, 23, 769, 3} }
  682. };
  683. /* 1440x900 (CVT) */
  684. struct crt_mode_table CRTM1440x900[] = {
  685. /* r_rate, vclk, hsp, vsp */
  686. /* HT, HA, HBS, HBE, HSS, HSE, VT, VA, VBS, VBE, VSS, VSE */
  687. {REFRESH_60, CLK_106_500M, M1440X900_R60_HSP, M1440X900_R60_VSP,
  688. {1904, 1440, 1440, 464, 1520, 152, 934, 900, 900, 34, 903, 6} },
  689. {REFRESH_75, CLK_136_700M, M1440X900_R75_HSP, M1440X900_R75_VSP,
  690. {1936, 1440, 1440, 496, 1536, 152, 942, 900, 900, 42, 903, 6} }
  691. };
  692. /* 1440x900 (CVT Reduce Blanking) */
  693. struct crt_mode_table CRTM1440x900_RB[] = {
  694. /* r_rate, vclk, hsp, vsp */
  695. /* HT, HA, HBS, HBE, HSS, HSE, VT, VA, VBS, VBE, VSS, VSE */
  696. {REFRESH_60, CLK_88_750M, M1440X900_RB_R60_HSP,
  697. M1440X900_RB_R60_VSP,
  698. {1600, 1440, 1440, 160, 1488, 32, 926, 900, 900, 26, 903, 6} }
  699. };
  700. /* 1600x900 (CVT) */
  701. struct crt_mode_table CRTM1600x900[] = {
  702. /* r_rate, vclk, hsp, vsp */
  703. /* HT, HA, HBS, HBE, HSS, HSE, VT, VA, VBS, VBE, VSS, VSE */
  704. {REFRESH_60, CLK_118_840M, M1600X900_R60_HSP, M1600X900_R60_VSP,
  705. {2112, 1600, 1600, 512, 1688, 168, 934, 900, 900, 34, 903, 5} }
  706. };
  707. /* 1600x900 (CVT Reduce Blanking) */
  708. struct crt_mode_table CRTM1600x900_RB[] = {
  709. /* r_rate, vclk, hsp, vsp */
  710. /* HT, HA, HBS, HBE, HSS, HSE, VT, VA, VBS, VBE, VSS, VSE */
  711. {REFRESH_60, CLK_97_750M, M1600X900_RB_R60_HSP,
  712. M1600X900_RB_R60_VSP,
  713. {1760, 1600, 1600, 160, 1648, 32, 926, 900, 900, 26, 903, 5} }
  714. };
  715. /* 1600x1024 (GTF) */
  716. struct crt_mode_table CRTM1600x1024[] = {
  717. /* r_rate, vclk, hsp, vsp */
  718. /* HT, HA, HBS, HBE, HSS, HSE, VT, VA, VBS, VBE, VSS, VSE */
  719. {REFRESH_60, CLK_136_700M, M1600X1024_R60_HSP, M1600X1024_R60_VSP,
  720. {2144, 1600, 1600, 544, 1704, 168, 1060, 1024, 1024, 36, 1025, 3} }
  721. };
  722. /* 1792x1344 (DMT) */
  723. struct crt_mode_table CRTM1792x1344[] = {
  724. /* r_rate, vclk, hsp, vsp */
  725. /* HT, HA, HBS, HBE, HSS, HSE, VT, VA, VBS, VBE, VSS, VSE */
  726. {REFRESH_60, CLK_204_000M, M1792x1344_R60_HSP, M1792x1344_R60_VSP,
  727. {2448, 1792, 1792, 656, 1920, 200, 1394, 1344, 1344, 50, 1345, 3} }
  728. };
  729. /* 1856x1392 (DMT) */
  730. struct crt_mode_table CRTM1856x1392[] = {
  731. /* r_rate, vclk, hsp, vsp */
  732. /* HT, HA, HBS, HBE, HSS, HSE, VT, VA, VBS, VBE, VSS, VSE */
  733. {REFRESH_60, CLK_218_500M, M1856x1392_R60_HSP, M1856x1392_R60_VSP,
  734. {2528, 1856, 1856, 672, 1952, 224, 1439, 1392, 1392, 47, 1393, 3} }
  735. };
  736. /* 1920x1200 (CVT) */
  737. struct crt_mode_table CRTM1920x1200[] = {
  738. /* r_rate, vclk, hsp, vsp */
  739. /* HT, HA, HBS, HBE, HSS, HSE, VT, VA, VBS, VBE, VSS, VSE */
  740. {REFRESH_60, CLK_193_295M, M1920X1200_R60_HSP, M1920X1200_R60_VSP,
  741. {2592, 1920, 1920, 672, 2056, 200, 1245, 1200, 1200, 45, 1203, 6} }
  742. };
  743. /* 1920x1200 (CVT with Reduce Blanking) */
  744. struct crt_mode_table CRTM1920x1200_RB[] = {
  745. /* r_rate, vclk, hsp, vsp */
  746. /* HT, HA, HBS, HBE, HSS, HSE, VT, VA, VBS, VBE, VSS, VSE */
  747. {REFRESH_60, CLK_153_920M, M1920X1200_RB_R60_HSP,
  748. M1920X1200_RB_R60_VSP,
  749. {2080, 1920, 1920, 160, 1968, 32, 1235, 1200, 1200, 35, 1203, 6} }
  750. };
  751. /* 2048x1536 (CVT) */
  752. struct crt_mode_table CRTM2048x1536[] = {
  753. /* r_rate, vclk, hsp, vsp */
  754. /* HT, HA, HBS, HBE, HSS, HSE, VT, VA, VBS, VBE, VSS, VSE */
  755. {REFRESH_60, CLK_267_250M, M2048x1536_R60_HSP, M2048x1536_R60_VSP,
  756. {2800, 2048, 2048, 752, 2200, 224, 1592, 1536, 1536, 56, 1539, 4} }
  757. };
  758. /* Video Mode Table */
  759. /* struct VideoModeTable {*/
  760. /* int ModeIndex;*/
  761. /* struct crt_mode_table *crtc;*/
  762. /* int mode_array;*/
  763. /* };*/
  764. struct VideoModeTable CLE266Modes[] = {
  765. /* Display : 480x640 (GTF) */
  766. {VIA_RES_480X640, CRTM480x640, ARRAY_SIZE(CRTM480x640)},
  767. /* Display : 640x480 */
  768. {VIA_RES_640X480, CRTM640x480, ARRAY_SIZE(CRTM640x480)},
  769. /* Display : 720x480 (GTF) */
  770. {VIA_RES_720X480, CRTM720x480, ARRAY_SIZE(CRTM720x480)},
  771. /* Display : 720x576 (GTF) */
  772. {VIA_RES_720X576, CRTM720x576, ARRAY_SIZE(CRTM720x576)},
  773. /* Display : 800x600 */
  774. {VIA_RES_800X600, CRTM800x600, ARRAY_SIZE(CRTM800x600)},
  775. /* Display : 800x480 (CVT) */
  776. {VIA_RES_800X480, CRTM800x480, ARRAY_SIZE(CRTM800x480)},
  777. /* Display : 848x480 (CVT) */
  778. {VIA_RES_848X480, CRTM848x480, ARRAY_SIZE(CRTM848x480)},
  779. /* Display : 852x480 (GTF) */
  780. {VIA_RES_856X480, CRTM852x480, ARRAY_SIZE(CRTM852x480)},
  781. /* Display : 1024x512 (GTF) */
  782. {VIA_RES_1024X512, CRTM1024x512, ARRAY_SIZE(CRTM1024x512)},
  783. /* Display : 1024x600 */
  784. {VIA_RES_1024X600, CRTM1024x600, ARRAY_SIZE(CRTM1024x600)},
  785. /* Display : 1024x576 (GTF) */
  786. /*{ VIA_RES_1024X576, CRTM1024x576, ARRAY_SIZE(CRTM1024x576)}, */
  787. /* Display : 1024x768 */
  788. {VIA_RES_1024X768, CRTM1024x768, ARRAY_SIZE(CRTM1024x768)},
  789. /* Display : 1152x864 */
  790. {VIA_RES_1152X864, CRTM1152x864, ARRAY_SIZE(CRTM1152x864)},
  791. /* Display : 1280x768 (GTF) */
  792. {VIA_RES_1280X768, CRTM1280x768, ARRAY_SIZE(CRTM1280x768)},
  793. /* Display : 960x600 (CVT) */
  794. {VIA_RES_960X600, CRTM960x600, ARRAY_SIZE(CRTM960x600)},
  795. /* Display : 1000x600 (GTF) */
  796. {VIA_RES_1000X600, CRTM1000x600, ARRAY_SIZE(CRTM1000x600)},
  797. /* Display : 1024x576 (GTF) */
  798. {VIA_RES_1024X576, CRTM1024x576, ARRAY_SIZE(CRTM1024x576)},
  799. /* Display : 1088x612 (GTF) */
  800. {VIA_RES_1088X612, CRTM1088x612, ARRAY_SIZE(CRTM1088x612)},
  801. /* Display : 1152x720 (CVT) */
  802. {VIA_RES_1152X720, CRTM1152x720, ARRAY_SIZE(CRTM1152x720)},
  803. /* Display : 1200x720 (GTF) */
  804. {VIA_RES_1200X720, CRTM1200x720, ARRAY_SIZE(CRTM1200x720)},
  805. /* Display : 1280x600 (GTF) */
  806. {VIA_RES_1280X600, CRTM1280x600, ARRAY_SIZE(CRTM1280x600)},
  807. /* Display : 1280x800 (CVT) */
  808. {VIA_RES_1280X800, CRTM1280x800, ARRAY_SIZE(CRTM1280x800)},
  809. /* Display : 1280x800 (GTF) */
  810. /*{ M1280x800, CRTM1280x800, ARRAY_SIZE(CRTM1280x800)}, */
  811. /* Display : 1280x960 */
  812. {VIA_RES_1280X960, CRTM1280x960, ARRAY_SIZE(CRTM1280x960)},
  813. /* Display : 1280x1024 */
  814. {VIA_RES_1280X1024, CRTM1280x1024, ARRAY_SIZE(CRTM1280x1024)},
  815. /* Display : 1360x768 (CVT) */
  816. {VIA_RES_1360X768, CRTM1360x768, ARRAY_SIZE(CRTM1360x768)},
  817. /* Display : 1360x768 (CVT Reduce Blanking) */
  818. {VIA_RES_1360X768_RB, CRTM1360x768_RB,
  819. ARRAY_SIZE(CRTM1360x768_RB)},
  820. /* Display : 1366x768 */
  821. {VIA_RES_1366X768, CRTM1366x768, ARRAY_SIZE(CRTM1366x768)},
  822. /* Display : 1368x768 (GTF) */
  823. /*{ M1368x768,CRTM1368x768,ARRAY_SIZE(CRTM1368x768)}, */
  824. /* Display : 1368x768 (GTF) */
  825. {VIA_RES_1368X768, CRTM1368x768, ARRAY_SIZE(CRTM1368x768)},
  826. /* Display : 1440x900 (CVT) */
  827. {VIA_RES_1440X900, CRTM1440x900, ARRAY_SIZE(CRTM1440x900)},
  828. /* Display : 1440x900 (CVT Reduce Blanking) */
  829. {VIA_RES_1440X900_RB, CRTM1440x900_RB,
  830. ARRAY_SIZE(CRTM1440x900_RB)},
  831. /* Display : 1440x1050 (GTF) */
  832. {VIA_RES_1440X1050, CRTM1440x1050, ARRAY_SIZE(CRTM1440x1050)},
  833. /* Display : 1400x1050 (CVT Reduce Blanking) */
  834. {VIA_RES_1400X1050_RB, CRTM1400x1050_RB,
  835. ARRAY_SIZE(CRTM1400x1050_RB)},
  836. /* Display : 1600x900 (CVT) */
  837. {VIA_RES_1600X900, CRTM1600x900, ARRAY_SIZE(CRTM1600x900)},
  838. /* Display : 1600x900 (CVT Reduce Blanking) */
  839. {VIA_RES_1600X900_RB, CRTM1600x900_RB,
  840. ARRAY_SIZE(CRTM1600x900_RB)},
  841. /* Display : 1600x1024 (GTF) */
  842. {VIA_RES_1600X1024, CRTM1600x1024, ARRAY_SIZE(CRTM1600x1024)},
  843. /* Display : 1600x1200 */
  844. {VIA_RES_1600X1200, CRTM1600x1200, ARRAY_SIZE(CRTM1600x1200)},
  845. /* Display : 1680x1050 (CVT) */
  846. {VIA_RES_1680X1050, CRTM1680x1050, ARRAY_SIZE(CRTM1680x1050)},
  847. /* Display : 1680x1050 (CVT Reduce Blanking) */
  848. {VIA_RES_1680X1050_RB, CRTM1680x1050_RB,
  849. ARRAY_SIZE(CRTM1680x1050_RB)},
  850. /* Display : 1792x1344 (DMT) */
  851. {VIA_RES_1792X1344, CRTM1792x1344, ARRAY_SIZE(CRTM1792x1344)},
  852. /* Display : 1856x1392 (DMT) */
  853. {VIA_RES_1856X1392, CRTM1856x1392, ARRAY_SIZE(CRTM1856x1392)},
  854. /* Display : 1920x1440 */
  855. {VIA_RES_1920X1440, CRTM1920x1440, ARRAY_SIZE(CRTM1920x1440)},
  856. /* Display : 2048x1536 */
  857. {VIA_RES_2048X1536, CRTM2048x1536, ARRAY_SIZE(CRTM2048x1536)},
  858. /* Display : 1280x720 */
  859. {VIA_RES_1280X720, CRTM1280x720, ARRAY_SIZE(CRTM1280x720)},
  860. /* Display : 1920x1080 (CVT) */
  861. {VIA_RES_1920X1080, CRTM1920x1080, ARRAY_SIZE(CRTM1920x1080)},
  862. /* Display : 1920x1080 (CVT Reduce Blanking) */
  863. {VIA_RES_1920X1080_RB, CRTM1920x1080_RB,
  864. ARRAY_SIZE(CRTM1920x1080_RB)},
  865. /* Display : 1920x1200 (CVT) */
  866. {VIA_RES_1920X1200, CRTM1920x1200, ARRAY_SIZE(CRTM1920x1200)},
  867. /* Display : 1920x1200 (CVT Reduce Blanking) */
  868. {VIA_RES_1920X1200_RB, CRTM1920x1200_RB,
  869. ARRAY_SIZE(CRTM1920x1200_RB)},
  870. /* Display : 1400x1050 (CVT) */
  871. {VIA_RES_1400X1050, CRTM1400x1050, ARRAY_SIZE(CRTM1400x1050)}
  872. };
  873. struct crt_mode_table CEAM1280x720[] = {
  874. {REFRESH_60, CLK_74_270M, M1280X720_CEA_R60_HSP,
  875. M1280X720_CEA_R60_VSP,
  876. /* HT, HA, HBS, HBE, HSS, HSE, VT, VA, VBS, VBE, VSS, VSE */
  877. {1650, 1280, 1280, 370, 1390, 40, 750, 720, 720, 30, 725, 5} }
  878. };
  879. struct crt_mode_table CEAM1920x1080[] = {
  880. {REFRESH_60, CLK_148_500M, M1920X1080_CEA_R60_HSP,
  881. M1920X1080_CEA_R60_VSP,
  882. /* HT, HA, HBS, HBE, HSS, HSE, VT, VA, VBS, VBE, VSS, VSE */
  883. {2200, 1920, 1920, 300, 2008, 44, 1125, 1080, 1080, 45, 1084, 5} }
  884. };
  885. struct VideoModeTable CEA_HDMI_Modes[] = {
  886. /* Display : 1280x720 */
  887. {VIA_RES_1280X720, CEAM1280x720, ARRAY_SIZE(CEAM1280x720)},
  888. {VIA_RES_1920X1080, CEAM1920x1080, ARRAY_SIZE(CEAM1920x1080)}
  889. };
  890. int NUM_TOTAL_RES_MAP_REFRESH = ARRAY_SIZE(res_map_refresh_tbl);
  891. int NUM_TOTAL_CEA_MODES = ARRAY_SIZE(CEA_HDMI_Modes);
  892. int NUM_TOTAL_CN400_ModeXregs = ARRAY_SIZE(CN400_ModeXregs);
  893. int NUM_TOTAL_CN700_ModeXregs = ARRAY_SIZE(CN700_ModeXregs);
  894. int NUM_TOTAL_KM400_ModeXregs = ARRAY_SIZE(KM400_ModeXregs);
  895. int NUM_TOTAL_CX700_ModeXregs = ARRAY_SIZE(CX700_ModeXregs);
  896. int NUM_TOTAL_CLE266_ModeXregs = ARRAY_SIZE(CLE266_ModeXregs);
  897. int NUM_TOTAL_PATCH_MODE = ARRAY_SIZE(res_patch_table);
  898. int NUM_TOTAL_MODETABLE = ARRAY_SIZE(CLE266Modes);