ssb.h 16 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535
  1. #ifndef LINUX_SSB_H_
  2. #define LINUX_SSB_H_
  3. #include <linux/device.h>
  4. #include <linux/list.h>
  5. #include <linux/types.h>
  6. #include <linux/spinlock.h>
  7. #include <linux/pci.h>
  8. #include <linux/mod_devicetable.h>
  9. #include <linux/dma-mapping.h>
  10. #include <linux/ssb/ssb_regs.h>
  11. struct pcmcia_device;
  12. struct ssb_bus;
  13. struct ssb_driver;
  14. struct ssb_sprom {
  15. u8 revision;
  16. u8 il0mac[6]; /* MAC address for 802.11b/g */
  17. u8 et0mac[6]; /* MAC address for Ethernet */
  18. u8 et1mac[6]; /* MAC address for 802.11a */
  19. u8 et0phyaddr; /* MII address for enet0 */
  20. u8 et1phyaddr; /* MII address for enet1 */
  21. u8 et0mdcport; /* MDIO for enet0 */
  22. u8 et1mdcport; /* MDIO for enet1 */
  23. u8 board_rev; /* Board revision number from SPROM. */
  24. u8 country_code; /* Country Code */
  25. u8 ant_available_a; /* 2GHz antenna available bits (up to 4) */
  26. u8 ant_available_bg; /* 5GHz antenna available bits (up to 4) */
  27. u16 pa0b0;
  28. u16 pa0b1;
  29. u16 pa0b2;
  30. u16 pa1b0;
  31. u16 pa1b1;
  32. u16 pa1b2;
  33. u16 pa1lob0;
  34. u16 pa1lob1;
  35. u16 pa1lob2;
  36. u16 pa1hib0;
  37. u16 pa1hib1;
  38. u16 pa1hib2;
  39. u8 gpio0; /* GPIO pin 0 */
  40. u8 gpio1; /* GPIO pin 1 */
  41. u8 gpio2; /* GPIO pin 2 */
  42. u8 gpio3; /* GPIO pin 3 */
  43. u16 maxpwr_bg; /* 2.4GHz Amplifier Max Power (in dBm Q5.2) */
  44. u16 maxpwr_al; /* 5.2GHz Amplifier Max Power (in dBm Q5.2) */
  45. u16 maxpwr_a; /* 5.3GHz Amplifier Max Power (in dBm Q5.2) */
  46. u16 maxpwr_ah; /* 5.8GHz Amplifier Max Power (in dBm Q5.2) */
  47. u8 itssi_a; /* Idle TSSI Target for A-PHY */
  48. u8 itssi_bg; /* Idle TSSI Target for B/G-PHY */
  49. u8 tri2g; /* 2.4GHz TX isolation */
  50. u8 tri5gl; /* 5.2GHz TX isolation */
  51. u8 tri5g; /* 5.3GHz TX isolation */
  52. u8 tri5gh; /* 5.8GHz TX isolation */
  53. u8 txpid2g[4]; /* 2GHz TX power index */
  54. u8 txpid5gl[4]; /* 4.9 - 5.1GHz TX power index */
  55. u8 txpid5g[4]; /* 5.1 - 5.5GHz TX power index */
  56. u8 txpid5gh[4]; /* 5.5 - ...GHz TX power index */
  57. u8 rxpo2g; /* 2GHz RX power offset */
  58. u8 rxpo5g; /* 5GHz RX power offset */
  59. u8 rssisav2g; /* 2GHz RSSI params */
  60. u8 rssismc2g;
  61. u8 rssismf2g;
  62. u8 bxa2g; /* 2GHz BX arch */
  63. u8 rssisav5g; /* 5GHz RSSI params */
  64. u8 rssismc5g;
  65. u8 rssismf5g;
  66. u8 bxa5g; /* 5GHz BX arch */
  67. u16 cck2gpo; /* CCK power offset */
  68. u32 ofdm2gpo; /* 2.4GHz OFDM power offset */
  69. u32 ofdm5glpo; /* 5.2GHz OFDM power offset */
  70. u32 ofdm5gpo; /* 5.3GHz OFDM power offset */
  71. u32 ofdm5ghpo; /* 5.8GHz OFDM power offset */
  72. u16 boardflags_lo; /* Board flags (bits 0-15) */
  73. u16 boardflags_hi; /* Board flags (bits 16-31) */
  74. u16 boardflags2_lo; /* Board flags (bits 32-47) */
  75. u16 boardflags2_hi; /* Board flags (bits 48-63) */
  76. /* TODO store board flags in a single u64 */
  77. /* Antenna gain values for up to 4 antennas
  78. * on each band. Values in dBm/4 (Q5.2). Negative gain means the
  79. * loss in the connectors is bigger than the gain. */
  80. struct {
  81. struct {
  82. s8 a0, a1, a2, a3;
  83. } ghz24; /* 2.4GHz band */
  84. struct {
  85. s8 a0, a1, a2, a3;
  86. } ghz5; /* 5GHz band */
  87. } antenna_gain;
  88. /* TODO - add any parameters needed from rev 2, 3, 4, 5 or 8 SPROMs */
  89. };
  90. /* Information about the PCB the circuitry is soldered on. */
  91. struct ssb_boardinfo {
  92. u16 vendor;
  93. u16 type;
  94. u16 rev;
  95. };
  96. struct ssb_device;
  97. /* Lowlevel read/write operations on the device MMIO.
  98. * Internal, don't use that outside of ssb. */
  99. struct ssb_bus_ops {
  100. u8 (*read8)(struct ssb_device *dev, u16 offset);
  101. u16 (*read16)(struct ssb_device *dev, u16 offset);
  102. u32 (*read32)(struct ssb_device *dev, u16 offset);
  103. void (*write8)(struct ssb_device *dev, u16 offset, u8 value);
  104. void (*write16)(struct ssb_device *dev, u16 offset, u16 value);
  105. void (*write32)(struct ssb_device *dev, u16 offset, u32 value);
  106. #ifdef CONFIG_SSB_BLOCKIO
  107. void (*block_read)(struct ssb_device *dev, void *buffer,
  108. size_t count, u16 offset, u8 reg_width);
  109. void (*block_write)(struct ssb_device *dev, const void *buffer,
  110. size_t count, u16 offset, u8 reg_width);
  111. #endif
  112. };
  113. /* Core-ID values. */
  114. #define SSB_DEV_CHIPCOMMON 0x800
  115. #define SSB_DEV_ILINE20 0x801
  116. #define SSB_DEV_SDRAM 0x803
  117. #define SSB_DEV_PCI 0x804
  118. #define SSB_DEV_MIPS 0x805
  119. #define SSB_DEV_ETHERNET 0x806
  120. #define SSB_DEV_V90 0x807
  121. #define SSB_DEV_USB11_HOSTDEV 0x808
  122. #define SSB_DEV_ADSL 0x809
  123. #define SSB_DEV_ILINE100 0x80A
  124. #define SSB_DEV_IPSEC 0x80B
  125. #define SSB_DEV_PCMCIA 0x80D
  126. #define SSB_DEV_INTERNAL_MEM 0x80E
  127. #define SSB_DEV_MEMC_SDRAM 0x80F
  128. #define SSB_DEV_EXTIF 0x811
  129. #define SSB_DEV_80211 0x812
  130. #define SSB_DEV_MIPS_3302 0x816
  131. #define SSB_DEV_USB11_HOST 0x817
  132. #define SSB_DEV_USB11_DEV 0x818
  133. #define SSB_DEV_USB20_HOST 0x819
  134. #define SSB_DEV_USB20_DEV 0x81A
  135. #define SSB_DEV_SDIO_HOST 0x81B
  136. #define SSB_DEV_ROBOSWITCH 0x81C
  137. #define SSB_DEV_PARA_ATA 0x81D
  138. #define SSB_DEV_SATA_XORDMA 0x81E
  139. #define SSB_DEV_ETHERNET_GBIT 0x81F
  140. #define SSB_DEV_PCIE 0x820
  141. #define SSB_DEV_MIMO_PHY 0x821
  142. #define SSB_DEV_SRAM_CTRLR 0x822
  143. #define SSB_DEV_MINI_MACPHY 0x823
  144. #define SSB_DEV_ARM_1176 0x824
  145. #define SSB_DEV_ARM_7TDMI 0x825
  146. /* Vendor-ID values */
  147. #define SSB_VENDOR_BROADCOM 0x4243
  148. /* Some kernel subsystems poke with dev->drvdata, so we must use the
  149. * following ugly workaround to get from struct device to struct ssb_device */
  150. struct __ssb_dev_wrapper {
  151. struct device dev;
  152. struct ssb_device *sdev;
  153. };
  154. struct ssb_device {
  155. /* Having a copy of the ops pointer in each dev struct
  156. * is an optimization. */
  157. const struct ssb_bus_ops *ops;
  158. struct device *dev, *dma_dev;
  159. struct ssb_bus *bus;
  160. struct ssb_device_id id;
  161. u8 core_index;
  162. unsigned int irq;
  163. /* Internal-only stuff follows. */
  164. void *drvdata; /* Per-device data */
  165. void *devtypedata; /* Per-devicetype (eg 802.11) data */
  166. };
  167. /* Go from struct device to struct ssb_device. */
  168. static inline
  169. struct ssb_device * dev_to_ssb_dev(struct device *dev)
  170. {
  171. struct __ssb_dev_wrapper *wrap;
  172. wrap = container_of(dev, struct __ssb_dev_wrapper, dev);
  173. return wrap->sdev;
  174. }
  175. /* Device specific user data */
  176. static inline
  177. void ssb_set_drvdata(struct ssb_device *dev, void *data)
  178. {
  179. dev->drvdata = data;
  180. }
  181. static inline
  182. void * ssb_get_drvdata(struct ssb_device *dev)
  183. {
  184. return dev->drvdata;
  185. }
  186. /* Devicetype specific user data. This is per device-type (not per device) */
  187. void ssb_set_devtypedata(struct ssb_device *dev, void *data);
  188. static inline
  189. void * ssb_get_devtypedata(struct ssb_device *dev)
  190. {
  191. return dev->devtypedata;
  192. }
  193. struct ssb_driver {
  194. const char *name;
  195. const struct ssb_device_id *id_table;
  196. int (*probe)(struct ssb_device *dev, const struct ssb_device_id *id);
  197. void (*remove)(struct ssb_device *dev);
  198. int (*suspend)(struct ssb_device *dev, pm_message_t state);
  199. int (*resume)(struct ssb_device *dev);
  200. void (*shutdown)(struct ssb_device *dev);
  201. struct device_driver drv;
  202. };
  203. #define drv_to_ssb_drv(_drv) container_of(_drv, struct ssb_driver, drv)
  204. extern int __ssb_driver_register(struct ssb_driver *drv, struct module *owner);
  205. static inline int ssb_driver_register(struct ssb_driver *drv)
  206. {
  207. return __ssb_driver_register(drv, THIS_MODULE);
  208. }
  209. extern void ssb_driver_unregister(struct ssb_driver *drv);
  210. enum ssb_bustype {
  211. SSB_BUSTYPE_SSB, /* This SSB bus is the system bus */
  212. SSB_BUSTYPE_PCI, /* SSB is connected to PCI bus */
  213. SSB_BUSTYPE_PCMCIA, /* SSB is connected to PCMCIA bus */
  214. SSB_BUSTYPE_SDIO, /* SSB is connected to SDIO bus */
  215. };
  216. /* board_vendor */
  217. #define SSB_BOARDVENDOR_BCM 0x14E4 /* Broadcom */
  218. #define SSB_BOARDVENDOR_DELL 0x1028 /* Dell */
  219. #define SSB_BOARDVENDOR_HP 0x0E11 /* HP */
  220. /* board_type */
  221. #define SSB_BOARD_BCM94306MP 0x0418
  222. #define SSB_BOARD_BCM4309G 0x0421
  223. #define SSB_BOARD_BCM4306CB 0x0417
  224. #define SSB_BOARD_BCM4309MP 0x040C
  225. #define SSB_BOARD_MP4318 0x044A
  226. #define SSB_BOARD_BU4306 0x0416
  227. #define SSB_BOARD_BU4309 0x040A
  228. /* chip_package */
  229. #define SSB_CHIPPACK_BCM4712S 1 /* Small 200pin 4712 */
  230. #define SSB_CHIPPACK_BCM4712M 2 /* Medium 225pin 4712 */
  231. #define SSB_CHIPPACK_BCM4712L 0 /* Large 340pin 4712 */
  232. #include <linux/ssb/ssb_driver_chipcommon.h>
  233. #include <linux/ssb/ssb_driver_mips.h>
  234. #include <linux/ssb/ssb_driver_extif.h>
  235. #include <linux/ssb/ssb_driver_pci.h>
  236. struct ssb_bus {
  237. /* The MMIO area. */
  238. void __iomem *mmio;
  239. const struct ssb_bus_ops *ops;
  240. /* The core currently mapped into the MMIO window.
  241. * Not valid on all host-buses. So don't use outside of SSB. */
  242. struct ssb_device *mapped_device;
  243. union {
  244. /* Currently mapped PCMCIA segment. (bustype == SSB_BUSTYPE_PCMCIA only) */
  245. u8 mapped_pcmcia_seg;
  246. /* Current SSB base address window for SDIO. */
  247. u32 sdio_sbaddr;
  248. };
  249. /* Lock for core and segment switching.
  250. * On PCMCIA-host busses this is used to protect the whole MMIO access. */
  251. spinlock_t bar_lock;
  252. /* The host-bus this backplane is running on. */
  253. enum ssb_bustype bustype;
  254. /* Pointers to the host-bus. Check bustype before using any of these pointers. */
  255. union {
  256. /* Pointer to the PCI bus (only valid if bustype == SSB_BUSTYPE_PCI). */
  257. struct pci_dev *host_pci;
  258. /* Pointer to the PCMCIA device (only if bustype == SSB_BUSTYPE_PCMCIA). */
  259. struct pcmcia_device *host_pcmcia;
  260. /* Pointer to the SDIO device (only if bustype == SSB_BUSTYPE_SDIO). */
  261. struct sdio_func *host_sdio;
  262. };
  263. /* See enum ssb_quirks */
  264. unsigned int quirks;
  265. #ifdef CONFIG_SSB_SPROM
  266. /* Mutex to protect the SPROM writing. */
  267. struct mutex sprom_mutex;
  268. #endif
  269. /* ID information about the Chip. */
  270. u16 chip_id;
  271. u8 chip_rev;
  272. u16 sprom_offset;
  273. u16 sprom_size; /* number of words in sprom */
  274. u8 chip_package;
  275. /* List of devices (cores) on the backplane. */
  276. struct ssb_device devices[SSB_MAX_NR_CORES];
  277. u8 nr_devices;
  278. /* Software ID number for this bus. */
  279. unsigned int busnumber;
  280. /* The ChipCommon device (if available). */
  281. struct ssb_chipcommon chipco;
  282. /* The PCI-core device (if available). */
  283. struct ssb_pcicore pcicore;
  284. /* The MIPS-core device (if available). */
  285. struct ssb_mipscore mipscore;
  286. /* The EXTif-core device (if available). */
  287. struct ssb_extif extif;
  288. /* The following structure elements are not available in early
  289. * SSB initialization. Though, they are available for regular
  290. * registered drivers at any stage. So be careful when
  291. * using them in the ssb core code. */
  292. /* ID information about the PCB. */
  293. struct ssb_boardinfo boardinfo;
  294. /* Contents of the SPROM. */
  295. struct ssb_sprom sprom;
  296. /* If the board has a cardbus slot, this is set to true. */
  297. bool has_cardbus_slot;
  298. #ifdef CONFIG_SSB_EMBEDDED
  299. /* Lock for GPIO register access. */
  300. spinlock_t gpio_lock;
  301. #endif /* EMBEDDED */
  302. /* Internal-only stuff follows. Do not touch. */
  303. struct list_head list;
  304. #ifdef CONFIG_SSB_DEBUG
  305. /* Is the bus already powered up? */
  306. bool powered_up;
  307. int power_warn_count;
  308. #endif /* DEBUG */
  309. };
  310. enum ssb_quirks {
  311. /* SDIO connected card requires performing a read after writing a 32-bit value */
  312. SSB_QUIRK_SDIO_READ_AFTER_WRITE32 = (1 << 0),
  313. };
  314. /* The initialization-invariants. */
  315. struct ssb_init_invariants {
  316. /* Versioning information about the PCB. */
  317. struct ssb_boardinfo boardinfo;
  318. /* The SPROM information. That's either stored in an
  319. * EEPROM or NVRAM on the board. */
  320. struct ssb_sprom sprom;
  321. /* If the board has a cardbus slot, this is set to true. */
  322. bool has_cardbus_slot;
  323. };
  324. /* Type of function to fetch the invariants. */
  325. typedef int (*ssb_invariants_func_t)(struct ssb_bus *bus,
  326. struct ssb_init_invariants *iv);
  327. /* Register a SSB system bus. get_invariants() is called after the
  328. * basic system devices are initialized.
  329. * The invariants are usually fetched from some NVRAM.
  330. * Put the invariants into the struct pointed to by iv. */
  331. extern int ssb_bus_ssbbus_register(struct ssb_bus *bus,
  332. unsigned long baseaddr,
  333. ssb_invariants_func_t get_invariants);
  334. #ifdef CONFIG_SSB_PCIHOST
  335. extern int ssb_bus_pcibus_register(struct ssb_bus *bus,
  336. struct pci_dev *host_pci);
  337. #endif /* CONFIG_SSB_PCIHOST */
  338. #ifdef CONFIG_SSB_PCMCIAHOST
  339. extern int ssb_bus_pcmciabus_register(struct ssb_bus *bus,
  340. struct pcmcia_device *pcmcia_dev,
  341. unsigned long baseaddr);
  342. #endif /* CONFIG_SSB_PCMCIAHOST */
  343. #ifdef CONFIG_SSB_SDIOHOST
  344. extern int ssb_bus_sdiobus_register(struct ssb_bus *bus,
  345. struct sdio_func *sdio_func,
  346. unsigned int quirks);
  347. #endif /* CONFIG_SSB_SDIOHOST */
  348. extern void ssb_bus_unregister(struct ssb_bus *bus);
  349. /* Does the device have an SPROM? */
  350. extern bool ssb_is_sprom_available(struct ssb_bus *bus);
  351. /* Set a fallback SPROM.
  352. * See kdoc at the function definition for complete documentation. */
  353. extern int ssb_arch_set_fallback_sprom(const struct ssb_sprom *sprom);
  354. /* Suspend a SSB bus.
  355. * Call this from the parent bus suspend routine. */
  356. extern int ssb_bus_suspend(struct ssb_bus *bus);
  357. /* Resume a SSB bus.
  358. * Call this from the parent bus resume routine. */
  359. extern int ssb_bus_resume(struct ssb_bus *bus);
  360. extern u32 ssb_clockspeed(struct ssb_bus *bus);
  361. /* Is the device enabled in hardware? */
  362. int ssb_device_is_enabled(struct ssb_device *dev);
  363. /* Enable a device and pass device-specific SSB_TMSLOW flags.
  364. * If no device-specific flags are available, use 0. */
  365. void ssb_device_enable(struct ssb_device *dev, u32 core_specific_flags);
  366. /* Disable a device in hardware and pass SSB_TMSLOW flags (if any). */
  367. void ssb_device_disable(struct ssb_device *dev, u32 core_specific_flags);
  368. /* Device MMIO register read/write functions. */
  369. static inline u8 ssb_read8(struct ssb_device *dev, u16 offset)
  370. {
  371. return dev->ops->read8(dev, offset);
  372. }
  373. static inline u16 ssb_read16(struct ssb_device *dev, u16 offset)
  374. {
  375. return dev->ops->read16(dev, offset);
  376. }
  377. static inline u32 ssb_read32(struct ssb_device *dev, u16 offset)
  378. {
  379. return dev->ops->read32(dev, offset);
  380. }
  381. static inline void ssb_write8(struct ssb_device *dev, u16 offset, u8 value)
  382. {
  383. dev->ops->write8(dev, offset, value);
  384. }
  385. static inline void ssb_write16(struct ssb_device *dev, u16 offset, u16 value)
  386. {
  387. dev->ops->write16(dev, offset, value);
  388. }
  389. static inline void ssb_write32(struct ssb_device *dev, u16 offset, u32 value)
  390. {
  391. dev->ops->write32(dev, offset, value);
  392. }
  393. #ifdef CONFIG_SSB_BLOCKIO
  394. static inline void ssb_block_read(struct ssb_device *dev, void *buffer,
  395. size_t count, u16 offset, u8 reg_width)
  396. {
  397. dev->ops->block_read(dev, buffer, count, offset, reg_width);
  398. }
  399. static inline void ssb_block_write(struct ssb_device *dev, const void *buffer,
  400. size_t count, u16 offset, u8 reg_width)
  401. {
  402. dev->ops->block_write(dev, buffer, count, offset, reg_width);
  403. }
  404. #endif /* CONFIG_SSB_BLOCKIO */
  405. /* The SSB DMA API. Use this API for any DMA operation on the device.
  406. * This API basically is a wrapper that calls the correct DMA API for
  407. * the host device type the SSB device is attached to. */
  408. /* Translation (routing) bits that need to be ORed to DMA
  409. * addresses before they are given to a device. */
  410. extern u32 ssb_dma_translation(struct ssb_device *dev);
  411. #define SSB_DMA_TRANSLATION_MASK 0xC0000000
  412. #define SSB_DMA_TRANSLATION_SHIFT 30
  413. static inline void __cold __ssb_dma_not_implemented(struct ssb_device *dev)
  414. {
  415. #ifdef CONFIG_SSB_DEBUG
  416. printk(KERN_ERR "SSB: BUG! Calling DMA API for "
  417. "unsupported bustype %d\n", dev->bus->bustype);
  418. #endif /* DEBUG */
  419. }
  420. #ifdef CONFIG_SSB_PCIHOST
  421. /* PCI-host wrapper driver */
  422. extern int ssb_pcihost_register(struct pci_driver *driver);
  423. static inline void ssb_pcihost_unregister(struct pci_driver *driver)
  424. {
  425. pci_unregister_driver(driver);
  426. }
  427. static inline
  428. void ssb_pcihost_set_power_state(struct ssb_device *sdev, pci_power_t state)
  429. {
  430. if (sdev->bus->bustype == SSB_BUSTYPE_PCI)
  431. pci_set_power_state(sdev->bus->host_pci, state);
  432. }
  433. #else
  434. static inline void ssb_pcihost_unregister(struct pci_driver *driver)
  435. {
  436. }
  437. static inline
  438. void ssb_pcihost_set_power_state(struct ssb_device *sdev, pci_power_t state)
  439. {
  440. }
  441. #endif /* CONFIG_SSB_PCIHOST */
  442. /* If a driver is shutdown or suspended, call this to signal
  443. * that the bus may be completely powered down. SSB will decide,
  444. * if it's really time to power down the bus, based on if there
  445. * are other devices that want to run. */
  446. extern int ssb_bus_may_powerdown(struct ssb_bus *bus);
  447. /* Before initializing and enabling a device, call this to power-up the bus.
  448. * If you want to allow use of dynamic-power-control, pass the flag.
  449. * Otherwise static always-on powercontrol will be used. */
  450. extern int ssb_bus_powerup(struct ssb_bus *bus, bool dynamic_pctl);
  451. extern void ssb_commit_settings(struct ssb_bus *bus);
  452. /* Various helper functions */
  453. extern u32 ssb_admatch_base(u32 adm);
  454. extern u32 ssb_admatch_size(u32 adm);
  455. /* PCI device mapping and fixup routines.
  456. * Called from the architecture pcibios init code.
  457. * These are only available on SSB_EMBEDDED configurations. */
  458. #ifdef CONFIG_SSB_EMBEDDED
  459. int ssb_pcibios_plat_dev_init(struct pci_dev *dev);
  460. int ssb_pcibios_map_irq(const struct pci_dev *dev, u8 slot, u8 pin);
  461. #endif /* CONFIG_SSB_EMBEDDED */
  462. #endif /* LINUX_SSB_H_ */