omap-serial.c 39 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543
  1. /*
  2. * Driver for OMAP-UART controller.
  3. * Based on drivers/serial/8250.c
  4. *
  5. * Copyright (C) 2010 Texas Instruments.
  6. *
  7. * Authors:
  8. * Govindraj R <govindraj.raja@ti.com>
  9. * Thara Gopinath <thara@ti.com>
  10. *
  11. * This program is free software; you can redistribute it and/or modify
  12. * it under the terms of the GNU General Public License as published by
  13. * the Free Software Foundation; either version 2 of the License, or
  14. * (at your option) any later version.
  15. *
  16. * Note: This driver is made separate from 8250 driver as we cannot
  17. * over load 8250 driver with omap platform specific configuration for
  18. * features like DMA, it makes easier to implement features like DMA and
  19. * hardware flow control and software flow control configuration with
  20. * this driver as required for the omap-platform.
  21. */
  22. #if defined(CONFIG_SERIAL_OMAP_CONSOLE) && defined(CONFIG_MAGIC_SYSRQ)
  23. #define SUPPORT_SYSRQ
  24. #endif
  25. #include <linux/module.h>
  26. #include <linux/init.h>
  27. #include <linux/console.h>
  28. #include <linux/serial_reg.h>
  29. #include <linux/delay.h>
  30. #include <linux/slab.h>
  31. #include <linux/tty.h>
  32. #include <linux/tty_flip.h>
  33. #include <linux/io.h>
  34. #include <linux/clk.h>
  35. #include <linux/serial_core.h>
  36. #include <linux/irq.h>
  37. #include <linux/pm_runtime.h>
  38. #include <linux/of.h>
  39. #include <linux/gpio.h>
  40. #include <plat/dmtimer.h>
  41. #include <plat/omap-serial.h>
  42. #define UART_BUILD_REVISION(x, y) (((x) << 8) | (y))
  43. #define OMAP_UART_REV_42 0x0402
  44. #define OMAP_UART_REV_46 0x0406
  45. #define OMAP_UART_REV_52 0x0502
  46. #define OMAP_UART_REV_63 0x0603
  47. #define DEFAULT_CLK_SPEED 48000000 /* 48Mhz*/
  48. /* SCR register bitmasks */
  49. #define OMAP_UART_SCR_RX_TRIG_GRANU1_MASK (1 << 7)
  50. /* FCR register bitmasks */
  51. #define OMAP_UART_FCR_RX_FIFO_TRIG_SHIFT 6
  52. #define OMAP_UART_FCR_RX_FIFO_TRIG_MASK (0x3 << 6)
  53. /* MVR register bitmasks */
  54. #define OMAP_UART_MVR_SCHEME_SHIFT 30
  55. #define OMAP_UART_LEGACY_MVR_MAJ_MASK 0xf0
  56. #define OMAP_UART_LEGACY_MVR_MAJ_SHIFT 4
  57. #define OMAP_UART_LEGACY_MVR_MIN_MASK 0x0f
  58. #define OMAP_UART_MVR_MAJ_MASK 0x700
  59. #define OMAP_UART_MVR_MAJ_SHIFT 8
  60. #define OMAP_UART_MVR_MIN_MASK 0x3f
  61. static struct uart_omap_port *ui[OMAP_MAX_HSUART_PORTS];
  62. /* Forward declaration of functions */
  63. static void serial_omap_mdr1_errataset(struct uart_omap_port *up, u8 mdr1);
  64. static struct workqueue_struct *serial_omap_uart_wq;
  65. static inline unsigned int serial_in(struct uart_omap_port *up, int offset)
  66. {
  67. offset <<= up->port.regshift;
  68. return readw(up->port.membase + offset);
  69. }
  70. static inline void serial_out(struct uart_omap_port *up, int offset, int value)
  71. {
  72. offset <<= up->port.regshift;
  73. writew(value, up->port.membase + offset);
  74. }
  75. static inline void serial_omap_clear_fifos(struct uart_omap_port *up)
  76. {
  77. serial_out(up, UART_FCR, UART_FCR_ENABLE_FIFO);
  78. serial_out(up, UART_FCR, UART_FCR_ENABLE_FIFO |
  79. UART_FCR_CLEAR_RCVR | UART_FCR_CLEAR_XMIT);
  80. serial_out(up, UART_FCR, 0);
  81. }
  82. static int serial_omap_get_context_loss_count(struct uart_omap_port *up)
  83. {
  84. struct omap_uart_port_info *pdata = up->dev->platform_data;
  85. if (!pdata->get_context_loss_count)
  86. return 0;
  87. return pdata->get_context_loss_count(up->dev);
  88. }
  89. static void serial_omap_set_forceidle(struct uart_omap_port *up)
  90. {
  91. struct omap_uart_port_info *pdata = up->dev->platform_data;
  92. if (pdata->set_forceidle)
  93. pdata->set_forceidle(up->dev);
  94. }
  95. static void serial_omap_set_noidle(struct uart_omap_port *up)
  96. {
  97. struct omap_uart_port_info *pdata = up->dev->platform_data;
  98. if (pdata->set_noidle)
  99. pdata->set_noidle(up->dev);
  100. }
  101. static void serial_omap_enable_wakeup(struct uart_omap_port *up, bool enable)
  102. {
  103. struct omap_uart_port_info *pdata = up->dev->platform_data;
  104. if (pdata->enable_wakeup)
  105. pdata->enable_wakeup(up->dev, enable);
  106. }
  107. /*
  108. * serial_omap_get_divisor - calculate divisor value
  109. * @port: uart port info
  110. * @baud: baudrate for which divisor needs to be calculated.
  111. *
  112. * We have written our own function to get the divisor so as to support
  113. * 13x mode. 3Mbps Baudrate as an different divisor.
  114. * Reference OMAP TRM Chapter 17:
  115. * Table 17-1. UART Mode Baud Rates, Divisor Values, and Error Rates
  116. * referring to oversampling - divisor value
  117. * baudrate 460,800 to 3,686,400 all have divisor 13
  118. * except 3,000,000 which has divisor value 16
  119. */
  120. static unsigned int
  121. serial_omap_get_divisor(struct uart_port *port, unsigned int baud)
  122. {
  123. unsigned int divisor;
  124. if (baud > OMAP_MODE13X_SPEED && baud != 3000000)
  125. divisor = 13;
  126. else
  127. divisor = 16;
  128. return port->uartclk/(baud * divisor);
  129. }
  130. static void serial_omap_enable_ms(struct uart_port *port)
  131. {
  132. struct uart_omap_port *up = to_uart_omap_port(port);
  133. dev_dbg(up->port.dev, "serial_omap_enable_ms+%d\n", up->port.line);
  134. pm_runtime_get_sync(up->dev);
  135. up->ier |= UART_IER_MSI;
  136. serial_out(up, UART_IER, up->ier);
  137. pm_runtime_mark_last_busy(up->dev);
  138. pm_runtime_put_autosuspend(up->dev);
  139. }
  140. static void serial_omap_stop_tx(struct uart_port *port)
  141. {
  142. struct uart_omap_port *up = to_uart_omap_port(port);
  143. pm_runtime_get_sync(up->dev);
  144. if (up->ier & UART_IER_THRI) {
  145. up->ier &= ~UART_IER_THRI;
  146. serial_out(up, UART_IER, up->ier);
  147. }
  148. serial_omap_set_forceidle(up);
  149. pm_runtime_mark_last_busy(up->dev);
  150. pm_runtime_put_autosuspend(up->dev);
  151. }
  152. static void serial_omap_stop_rx(struct uart_port *port)
  153. {
  154. struct uart_omap_port *up = to_uart_omap_port(port);
  155. pm_runtime_get_sync(up->dev);
  156. up->ier &= ~UART_IER_RLSI;
  157. up->port.read_status_mask &= ~UART_LSR_DR;
  158. serial_out(up, UART_IER, up->ier);
  159. pm_runtime_mark_last_busy(up->dev);
  160. pm_runtime_put_autosuspend(up->dev);
  161. }
  162. static void transmit_chars(struct uart_omap_port *up, unsigned int lsr)
  163. {
  164. struct circ_buf *xmit = &up->port.state->xmit;
  165. int count;
  166. if (!(lsr & UART_LSR_THRE))
  167. return;
  168. if (up->port.x_char) {
  169. serial_out(up, UART_TX, up->port.x_char);
  170. up->port.icount.tx++;
  171. up->port.x_char = 0;
  172. return;
  173. }
  174. if (uart_circ_empty(xmit) || uart_tx_stopped(&up->port)) {
  175. serial_omap_stop_tx(&up->port);
  176. return;
  177. }
  178. count = up->port.fifosize / 4;
  179. do {
  180. serial_out(up, UART_TX, xmit->buf[xmit->tail]);
  181. xmit->tail = (xmit->tail + 1) & (UART_XMIT_SIZE - 1);
  182. up->port.icount.tx++;
  183. if (uart_circ_empty(xmit))
  184. break;
  185. } while (--count > 0);
  186. if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS)
  187. uart_write_wakeup(&up->port);
  188. if (uart_circ_empty(xmit))
  189. serial_omap_stop_tx(&up->port);
  190. }
  191. static inline void serial_omap_enable_ier_thri(struct uart_omap_port *up)
  192. {
  193. if (!(up->ier & UART_IER_THRI)) {
  194. up->ier |= UART_IER_THRI;
  195. serial_out(up, UART_IER, up->ier);
  196. }
  197. }
  198. static void serial_omap_start_tx(struct uart_port *port)
  199. {
  200. struct uart_omap_port *up = to_uart_omap_port(port);
  201. pm_runtime_get_sync(up->dev);
  202. serial_omap_enable_ier_thri(up);
  203. serial_omap_set_noidle(up);
  204. pm_runtime_mark_last_busy(up->dev);
  205. pm_runtime_put_autosuspend(up->dev);
  206. }
  207. static unsigned int check_modem_status(struct uart_omap_port *up)
  208. {
  209. unsigned int status;
  210. status = serial_in(up, UART_MSR);
  211. status |= up->msr_saved_flags;
  212. up->msr_saved_flags = 0;
  213. if ((status & UART_MSR_ANY_DELTA) == 0)
  214. return status;
  215. if (status & UART_MSR_ANY_DELTA && up->ier & UART_IER_MSI &&
  216. up->port.state != NULL) {
  217. if (status & UART_MSR_TERI)
  218. up->port.icount.rng++;
  219. if (status & UART_MSR_DDSR)
  220. up->port.icount.dsr++;
  221. if (status & UART_MSR_DDCD)
  222. uart_handle_dcd_change
  223. (&up->port, status & UART_MSR_DCD);
  224. if (status & UART_MSR_DCTS)
  225. uart_handle_cts_change
  226. (&up->port, status & UART_MSR_CTS);
  227. wake_up_interruptible(&up->port.state->port.delta_msr_wait);
  228. }
  229. return status;
  230. }
  231. static void serial_omap_rlsi(struct uart_omap_port *up, unsigned int lsr)
  232. {
  233. unsigned int flag;
  234. up->port.icount.rx++;
  235. flag = TTY_NORMAL;
  236. if (lsr & UART_LSR_BI) {
  237. flag = TTY_BREAK;
  238. lsr &= ~(UART_LSR_FE | UART_LSR_PE);
  239. up->port.icount.brk++;
  240. /*
  241. * We do the SysRQ and SAK checking
  242. * here because otherwise the break
  243. * may get masked by ignore_status_mask
  244. * or read_status_mask.
  245. */
  246. if (uart_handle_break(&up->port))
  247. return;
  248. }
  249. if (lsr & UART_LSR_PE) {
  250. flag = TTY_PARITY;
  251. up->port.icount.parity++;
  252. }
  253. if (lsr & UART_LSR_FE) {
  254. flag = TTY_FRAME;
  255. up->port.icount.frame++;
  256. }
  257. if (lsr & UART_LSR_OE)
  258. up->port.icount.overrun++;
  259. #ifdef CONFIG_SERIAL_OMAP_CONSOLE
  260. if (up->port.line == up->port.cons->index) {
  261. /* Recover the break flag from console xmit */
  262. lsr |= up->lsr_break_flag;
  263. }
  264. #endif
  265. uart_insert_char(&up->port, lsr, UART_LSR_OE, 0, flag);
  266. }
  267. static void serial_omap_rdi(struct uart_omap_port *up, unsigned int lsr)
  268. {
  269. unsigned char ch = 0;
  270. unsigned int flag;
  271. if (!(lsr & UART_LSR_DR))
  272. return;
  273. ch = serial_in(up, UART_RX);
  274. flag = TTY_NORMAL;
  275. up->port.icount.rx++;
  276. if (uart_handle_sysrq_char(&up->port, ch))
  277. return;
  278. uart_insert_char(&up->port, lsr, UART_LSR_OE, ch, flag);
  279. }
  280. /**
  281. * serial_omap_irq() - This handles the interrupt from one port
  282. * @irq: uart port irq number
  283. * @dev_id: uart port info
  284. */
  285. static inline irqreturn_t serial_omap_irq(int irq, void *dev_id)
  286. {
  287. struct uart_omap_port *up = dev_id;
  288. struct tty_struct *tty = up->port.state->port.tty;
  289. unsigned int iir, lsr;
  290. unsigned int type;
  291. irqreturn_t ret = IRQ_NONE;
  292. int max_count = 256;
  293. spin_lock(&up->port.lock);
  294. pm_runtime_get_sync(up->dev);
  295. do {
  296. iir = serial_in(up, UART_IIR);
  297. if (iir & UART_IIR_NO_INT)
  298. break;
  299. ret = IRQ_HANDLED;
  300. lsr = serial_in(up, UART_LSR);
  301. /* extract IRQ type from IIR register */
  302. type = iir & 0x3e;
  303. switch (type) {
  304. case UART_IIR_MSI:
  305. check_modem_status(up);
  306. break;
  307. case UART_IIR_THRI:
  308. transmit_chars(up, lsr);
  309. break;
  310. case UART_IIR_RX_TIMEOUT:
  311. /* FALLTHROUGH */
  312. case UART_IIR_RDI:
  313. serial_omap_rdi(up, lsr);
  314. break;
  315. case UART_IIR_RLSI:
  316. serial_omap_rlsi(up, lsr);
  317. break;
  318. case UART_IIR_CTS_RTS_DSR:
  319. /* simply try again */
  320. break;
  321. case UART_IIR_XOFF:
  322. /* FALLTHROUGH */
  323. default:
  324. break;
  325. }
  326. } while (!(iir & UART_IIR_NO_INT) && max_count--);
  327. spin_unlock(&up->port.lock);
  328. tty_flip_buffer_push(tty);
  329. pm_runtime_mark_last_busy(up->dev);
  330. pm_runtime_put_autosuspend(up->dev);
  331. up->port_activity = jiffies;
  332. return ret;
  333. }
  334. static unsigned int serial_omap_tx_empty(struct uart_port *port)
  335. {
  336. struct uart_omap_port *up = to_uart_omap_port(port);
  337. unsigned long flags = 0;
  338. unsigned int ret = 0;
  339. pm_runtime_get_sync(up->dev);
  340. dev_dbg(up->port.dev, "serial_omap_tx_empty+%d\n", up->port.line);
  341. spin_lock_irqsave(&up->port.lock, flags);
  342. ret = serial_in(up, UART_LSR) & UART_LSR_TEMT ? TIOCSER_TEMT : 0;
  343. spin_unlock_irqrestore(&up->port.lock, flags);
  344. pm_runtime_mark_last_busy(up->dev);
  345. pm_runtime_put_autosuspend(up->dev);
  346. return ret;
  347. }
  348. static unsigned int serial_omap_get_mctrl(struct uart_port *port)
  349. {
  350. struct uart_omap_port *up = to_uart_omap_port(port);
  351. unsigned int status;
  352. unsigned int ret = 0;
  353. pm_runtime_get_sync(up->dev);
  354. status = check_modem_status(up);
  355. pm_runtime_mark_last_busy(up->dev);
  356. pm_runtime_put_autosuspend(up->dev);
  357. dev_dbg(up->port.dev, "serial_omap_get_mctrl+%d\n", up->port.line);
  358. if (status & UART_MSR_DCD)
  359. ret |= TIOCM_CAR;
  360. if (status & UART_MSR_RI)
  361. ret |= TIOCM_RNG;
  362. if (status & UART_MSR_DSR)
  363. ret |= TIOCM_DSR;
  364. if (status & UART_MSR_CTS)
  365. ret |= TIOCM_CTS;
  366. return ret;
  367. }
  368. static void serial_omap_set_mctrl(struct uart_port *port, unsigned int mctrl)
  369. {
  370. struct uart_omap_port *up = to_uart_omap_port(port);
  371. unsigned char mcr = 0;
  372. dev_dbg(up->port.dev, "serial_omap_set_mctrl+%d\n", up->port.line);
  373. if (mctrl & TIOCM_RTS)
  374. mcr |= UART_MCR_RTS;
  375. if (mctrl & TIOCM_DTR)
  376. mcr |= UART_MCR_DTR;
  377. if (mctrl & TIOCM_OUT1)
  378. mcr |= UART_MCR_OUT1;
  379. if (mctrl & TIOCM_OUT2)
  380. mcr |= UART_MCR_OUT2;
  381. if (mctrl & TIOCM_LOOP)
  382. mcr |= UART_MCR_LOOP;
  383. pm_runtime_get_sync(up->dev);
  384. up->mcr = serial_in(up, UART_MCR);
  385. up->mcr |= mcr;
  386. serial_out(up, UART_MCR, up->mcr);
  387. pm_runtime_mark_last_busy(up->dev);
  388. pm_runtime_put_autosuspend(up->dev);
  389. if (gpio_is_valid(up->DTR_gpio) &&
  390. !!(mctrl & TIOCM_DTR) != up->DTR_active) {
  391. up->DTR_active = !up->DTR_active;
  392. if (gpio_cansleep(up->DTR_gpio))
  393. schedule_work(&up->qos_work);
  394. else
  395. gpio_set_value(up->DTR_gpio,
  396. up->DTR_active != up->DTR_inverted);
  397. }
  398. }
  399. static void serial_omap_break_ctl(struct uart_port *port, int break_state)
  400. {
  401. struct uart_omap_port *up = to_uart_omap_port(port);
  402. unsigned long flags = 0;
  403. dev_dbg(up->port.dev, "serial_omap_break_ctl+%d\n", up->port.line);
  404. pm_runtime_get_sync(up->dev);
  405. spin_lock_irqsave(&up->port.lock, flags);
  406. if (break_state == -1)
  407. up->lcr |= UART_LCR_SBC;
  408. else
  409. up->lcr &= ~UART_LCR_SBC;
  410. serial_out(up, UART_LCR, up->lcr);
  411. spin_unlock_irqrestore(&up->port.lock, flags);
  412. pm_runtime_mark_last_busy(up->dev);
  413. pm_runtime_put_autosuspend(up->dev);
  414. }
  415. static int serial_omap_startup(struct uart_port *port)
  416. {
  417. struct uart_omap_port *up = to_uart_omap_port(port);
  418. unsigned long flags = 0;
  419. int retval;
  420. /*
  421. * Allocate the IRQ
  422. */
  423. retval = request_irq(up->port.irq, serial_omap_irq, up->port.irqflags,
  424. up->name, up);
  425. if (retval)
  426. return retval;
  427. dev_dbg(up->port.dev, "serial_omap_startup+%d\n", up->port.line);
  428. pm_runtime_get_sync(up->dev);
  429. /*
  430. * Clear the FIFO buffers and disable them.
  431. * (they will be reenabled in set_termios())
  432. */
  433. serial_omap_clear_fifos(up);
  434. /* For Hardware flow control */
  435. serial_out(up, UART_MCR, UART_MCR_RTS);
  436. /*
  437. * Clear the interrupt registers.
  438. */
  439. (void) serial_in(up, UART_LSR);
  440. if (serial_in(up, UART_LSR) & UART_LSR_DR)
  441. (void) serial_in(up, UART_RX);
  442. (void) serial_in(up, UART_IIR);
  443. (void) serial_in(up, UART_MSR);
  444. /*
  445. * Now, initialize the UART
  446. */
  447. serial_out(up, UART_LCR, UART_LCR_WLEN8);
  448. spin_lock_irqsave(&up->port.lock, flags);
  449. /*
  450. * Most PC uarts need OUT2 raised to enable interrupts.
  451. */
  452. up->port.mctrl |= TIOCM_OUT2;
  453. serial_omap_set_mctrl(&up->port, up->port.mctrl);
  454. spin_unlock_irqrestore(&up->port.lock, flags);
  455. up->msr_saved_flags = 0;
  456. /*
  457. * Finally, enable interrupts. Note: Modem status interrupts
  458. * are set via set_termios(), which will be occurring imminently
  459. * anyway, so we don't enable them here.
  460. */
  461. up->ier = UART_IER_RLSI | UART_IER_RDI;
  462. serial_out(up, UART_IER, up->ier);
  463. /* Enable module level wake up */
  464. serial_out(up, UART_OMAP_WER, OMAP_UART_WER_MOD_WKUP);
  465. pm_runtime_mark_last_busy(up->dev);
  466. pm_runtime_put_autosuspend(up->dev);
  467. up->port_activity = jiffies;
  468. return 0;
  469. }
  470. static void serial_omap_shutdown(struct uart_port *port)
  471. {
  472. struct uart_omap_port *up = to_uart_omap_port(port);
  473. unsigned long flags = 0;
  474. dev_dbg(up->port.dev, "serial_omap_shutdown+%d\n", up->port.line);
  475. pm_runtime_get_sync(up->dev);
  476. /*
  477. * Disable interrupts from this port
  478. */
  479. up->ier = 0;
  480. serial_out(up, UART_IER, 0);
  481. spin_lock_irqsave(&up->port.lock, flags);
  482. up->port.mctrl &= ~TIOCM_OUT2;
  483. serial_omap_set_mctrl(&up->port, up->port.mctrl);
  484. spin_unlock_irqrestore(&up->port.lock, flags);
  485. /*
  486. * Disable break condition and FIFOs
  487. */
  488. serial_out(up, UART_LCR, serial_in(up, UART_LCR) & ~UART_LCR_SBC);
  489. serial_omap_clear_fifos(up);
  490. /*
  491. * Read data port to reset things, and then free the irq
  492. */
  493. if (serial_in(up, UART_LSR) & UART_LSR_DR)
  494. (void) serial_in(up, UART_RX);
  495. pm_runtime_mark_last_busy(up->dev);
  496. pm_runtime_put_autosuspend(up->dev);
  497. free_irq(up->port.irq, up);
  498. }
  499. static inline void
  500. serial_omap_configure_xonxoff
  501. (struct uart_omap_port *up, struct ktermios *termios)
  502. {
  503. up->lcr = serial_in(up, UART_LCR);
  504. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
  505. up->efr = serial_in(up, UART_EFR);
  506. serial_out(up, UART_EFR, up->efr & ~UART_EFR_ECB);
  507. serial_out(up, UART_XON1, termios->c_cc[VSTART]);
  508. serial_out(up, UART_XOFF1, termios->c_cc[VSTOP]);
  509. /* clear SW control mode bits */
  510. up->efr &= OMAP_UART_SW_CLR;
  511. /*
  512. * IXON Flag:
  513. * Enable XON/XOFF flow control on output.
  514. * Transmit XON1, XOFF1
  515. */
  516. if (termios->c_iflag & IXON)
  517. up->efr |= OMAP_UART_SW_TX;
  518. /*
  519. * IXOFF Flag:
  520. * Enable XON/XOFF flow control on input.
  521. * Receiver compares XON1, XOFF1.
  522. */
  523. if (termios->c_iflag & IXOFF)
  524. up->efr |= OMAP_UART_SW_RX;
  525. serial_out(up, UART_EFR, up->efr | UART_EFR_ECB);
  526. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_A);
  527. up->mcr = serial_in(up, UART_MCR);
  528. /*
  529. * IXANY Flag:
  530. * Enable any character to restart output.
  531. * Operation resumes after receiving any
  532. * character after recognition of the XOFF character
  533. */
  534. if (termios->c_iflag & IXANY)
  535. up->mcr |= UART_MCR_XONANY;
  536. serial_out(up, UART_MCR, up->mcr | UART_MCR_TCRTLR);
  537. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
  538. serial_out(up, UART_TI752_TCR, OMAP_UART_TCR_TRIG);
  539. /* Enable special char function UARTi.EFR_REG[5] and
  540. * load the new software flow control mode IXON or IXOFF
  541. * and restore the UARTi.EFR_REG[4] ENHANCED_EN value.
  542. */
  543. serial_out(up, UART_EFR, up->efr | UART_EFR_SCD);
  544. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_A);
  545. serial_out(up, UART_MCR, up->mcr & ~UART_MCR_TCRTLR);
  546. serial_out(up, UART_LCR, up->lcr);
  547. }
  548. static void serial_omap_uart_qos_work(struct work_struct *work)
  549. {
  550. struct uart_omap_port *up = container_of(work, struct uart_omap_port,
  551. qos_work);
  552. pm_qos_update_request(&up->pm_qos_request, up->latency);
  553. if (gpio_is_valid(up->DTR_gpio))
  554. gpio_set_value_cansleep(up->DTR_gpio,
  555. up->DTR_active != up->DTR_inverted);
  556. }
  557. static void
  558. serial_omap_set_termios(struct uart_port *port, struct ktermios *termios,
  559. struct ktermios *old)
  560. {
  561. struct uart_omap_port *up = to_uart_omap_port(port);
  562. unsigned char cval = 0;
  563. unsigned char efr = 0;
  564. unsigned long flags = 0;
  565. unsigned int baud, quot;
  566. switch (termios->c_cflag & CSIZE) {
  567. case CS5:
  568. cval = UART_LCR_WLEN5;
  569. break;
  570. case CS6:
  571. cval = UART_LCR_WLEN6;
  572. break;
  573. case CS7:
  574. cval = UART_LCR_WLEN7;
  575. break;
  576. default:
  577. case CS8:
  578. cval = UART_LCR_WLEN8;
  579. break;
  580. }
  581. if (termios->c_cflag & CSTOPB)
  582. cval |= UART_LCR_STOP;
  583. if (termios->c_cflag & PARENB)
  584. cval |= UART_LCR_PARITY;
  585. if (!(termios->c_cflag & PARODD))
  586. cval |= UART_LCR_EPAR;
  587. /*
  588. * Ask the core to calculate the divisor for us.
  589. */
  590. baud = uart_get_baud_rate(port, termios, old, 0, port->uartclk/13);
  591. quot = serial_omap_get_divisor(port, baud);
  592. /* calculate wakeup latency constraint */
  593. up->calc_latency = (USEC_PER_SEC * up->port.fifosize) / (baud / 8);
  594. up->latency = up->calc_latency;
  595. schedule_work(&up->qos_work);
  596. up->dll = quot & 0xff;
  597. up->dlh = quot >> 8;
  598. up->mdr1 = UART_OMAP_MDR1_DISABLE;
  599. up->fcr = UART_FCR_R_TRIG_01 | UART_FCR_T_TRIG_01 |
  600. UART_FCR_ENABLE_FIFO;
  601. /*
  602. * Ok, we're now changing the port state. Do it with
  603. * interrupts disabled.
  604. */
  605. pm_runtime_get_sync(up->dev);
  606. spin_lock_irqsave(&up->port.lock, flags);
  607. /*
  608. * Update the per-port timeout.
  609. */
  610. uart_update_timeout(port, termios->c_cflag, baud);
  611. up->port.read_status_mask = UART_LSR_OE | UART_LSR_THRE | UART_LSR_DR;
  612. if (termios->c_iflag & INPCK)
  613. up->port.read_status_mask |= UART_LSR_FE | UART_LSR_PE;
  614. if (termios->c_iflag & (BRKINT | PARMRK))
  615. up->port.read_status_mask |= UART_LSR_BI;
  616. /*
  617. * Characters to ignore
  618. */
  619. up->port.ignore_status_mask = 0;
  620. if (termios->c_iflag & IGNPAR)
  621. up->port.ignore_status_mask |= UART_LSR_PE | UART_LSR_FE;
  622. if (termios->c_iflag & IGNBRK) {
  623. up->port.ignore_status_mask |= UART_LSR_BI;
  624. /*
  625. * If we're ignoring parity and break indicators,
  626. * ignore overruns too (for real raw support).
  627. */
  628. if (termios->c_iflag & IGNPAR)
  629. up->port.ignore_status_mask |= UART_LSR_OE;
  630. }
  631. /*
  632. * ignore all characters if CREAD is not set
  633. */
  634. if ((termios->c_cflag & CREAD) == 0)
  635. up->port.ignore_status_mask |= UART_LSR_DR;
  636. /*
  637. * Modem status interrupts
  638. */
  639. up->ier &= ~UART_IER_MSI;
  640. if (UART_ENABLE_MS(&up->port, termios->c_cflag))
  641. up->ier |= UART_IER_MSI;
  642. serial_out(up, UART_IER, up->ier);
  643. serial_out(up, UART_LCR, cval); /* reset DLAB */
  644. up->lcr = cval;
  645. up->scr = OMAP_UART_SCR_TX_EMPTY;
  646. /* FIFOs and DMA Settings */
  647. /* FCR can be changed only when the
  648. * baud clock is not running
  649. * DLL_REG and DLH_REG set to 0.
  650. */
  651. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_A);
  652. serial_out(up, UART_DLL, 0);
  653. serial_out(up, UART_DLM, 0);
  654. serial_out(up, UART_LCR, 0);
  655. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
  656. up->efr = serial_in(up, UART_EFR);
  657. serial_out(up, UART_EFR, up->efr | UART_EFR_ECB);
  658. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_A);
  659. up->mcr = serial_in(up, UART_MCR);
  660. serial_out(up, UART_MCR, up->mcr | UART_MCR_TCRTLR);
  661. /* FIFO ENABLE, DMA MODE */
  662. up->scr |= OMAP_UART_SCR_RX_TRIG_GRANU1_MASK;
  663. /* Set receive FIFO threshold to 1 byte */
  664. up->fcr &= ~OMAP_UART_FCR_RX_FIFO_TRIG_MASK;
  665. up->fcr |= (0x1 << OMAP_UART_FCR_RX_FIFO_TRIG_SHIFT);
  666. serial_out(up, UART_FCR, up->fcr);
  667. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
  668. serial_out(up, UART_OMAP_SCR, up->scr);
  669. serial_out(up, UART_EFR, up->efr);
  670. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_A);
  671. serial_out(up, UART_MCR, up->mcr);
  672. /* Protocol, Baud Rate, and Interrupt Settings */
  673. if (up->errata & UART_ERRATA_i202_MDR1_ACCESS)
  674. serial_omap_mdr1_errataset(up, up->mdr1);
  675. else
  676. serial_out(up, UART_OMAP_MDR1, up->mdr1);
  677. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
  678. up->efr = serial_in(up, UART_EFR);
  679. serial_out(up, UART_EFR, up->efr | UART_EFR_ECB);
  680. serial_out(up, UART_LCR, 0);
  681. serial_out(up, UART_IER, 0);
  682. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
  683. serial_out(up, UART_DLL, up->dll); /* LS of divisor */
  684. serial_out(up, UART_DLM, up->dlh); /* MS of divisor */
  685. serial_out(up, UART_LCR, 0);
  686. serial_out(up, UART_IER, up->ier);
  687. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
  688. serial_out(up, UART_EFR, up->efr);
  689. serial_out(up, UART_LCR, cval);
  690. if (baud > 230400 && baud != 3000000)
  691. up->mdr1 = UART_OMAP_MDR1_13X_MODE;
  692. else
  693. up->mdr1 = UART_OMAP_MDR1_16X_MODE;
  694. if (up->errata & UART_ERRATA_i202_MDR1_ACCESS)
  695. serial_omap_mdr1_errataset(up, up->mdr1);
  696. else
  697. serial_out(up, UART_OMAP_MDR1, up->mdr1);
  698. /* Hardware Flow Control Configuration */
  699. if (termios->c_cflag & CRTSCTS) {
  700. efr |= (UART_EFR_CTS | UART_EFR_RTS);
  701. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_A);
  702. up->mcr = serial_in(up, UART_MCR);
  703. serial_out(up, UART_MCR, up->mcr | UART_MCR_TCRTLR);
  704. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
  705. up->efr = serial_in(up, UART_EFR);
  706. serial_out(up, UART_EFR, up->efr | UART_EFR_ECB);
  707. serial_out(up, UART_TI752_TCR, OMAP_UART_TCR_TRIG);
  708. serial_out(up, UART_EFR, efr); /* Enable AUTORTS and AUTOCTS */
  709. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_A);
  710. serial_out(up, UART_MCR, up->mcr | UART_MCR_RTS);
  711. serial_out(up, UART_LCR, cval);
  712. }
  713. serial_omap_set_mctrl(&up->port, up->port.mctrl);
  714. /* Software Flow Control Configuration */
  715. serial_omap_configure_xonxoff(up, termios);
  716. spin_unlock_irqrestore(&up->port.lock, flags);
  717. pm_runtime_mark_last_busy(up->dev);
  718. pm_runtime_put_autosuspend(up->dev);
  719. dev_dbg(up->port.dev, "serial_omap_set_termios+%d\n", up->port.line);
  720. }
  721. static void
  722. serial_omap_pm(struct uart_port *port, unsigned int state,
  723. unsigned int oldstate)
  724. {
  725. struct uart_omap_port *up = to_uart_omap_port(port);
  726. unsigned char efr;
  727. dev_dbg(up->port.dev, "serial_omap_pm+%d\n", up->port.line);
  728. pm_runtime_get_sync(up->dev);
  729. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
  730. efr = serial_in(up, UART_EFR);
  731. serial_out(up, UART_EFR, efr | UART_EFR_ECB);
  732. serial_out(up, UART_LCR, 0);
  733. serial_out(up, UART_IER, (state != 0) ? UART_IERX_SLEEP : 0);
  734. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
  735. serial_out(up, UART_EFR, efr);
  736. serial_out(up, UART_LCR, 0);
  737. if (!device_may_wakeup(up->dev)) {
  738. if (!state)
  739. pm_runtime_forbid(up->dev);
  740. else
  741. pm_runtime_allow(up->dev);
  742. }
  743. pm_runtime_mark_last_busy(up->dev);
  744. pm_runtime_put_autosuspend(up->dev);
  745. }
  746. static void serial_omap_release_port(struct uart_port *port)
  747. {
  748. dev_dbg(port->dev, "serial_omap_release_port+\n");
  749. }
  750. static int serial_omap_request_port(struct uart_port *port)
  751. {
  752. dev_dbg(port->dev, "serial_omap_request_port+\n");
  753. return 0;
  754. }
  755. static void serial_omap_config_port(struct uart_port *port, int flags)
  756. {
  757. struct uart_omap_port *up = to_uart_omap_port(port);
  758. dev_dbg(up->port.dev, "serial_omap_config_port+%d\n",
  759. up->port.line);
  760. up->port.type = PORT_OMAP;
  761. }
  762. static int
  763. serial_omap_verify_port(struct uart_port *port, struct serial_struct *ser)
  764. {
  765. /* we don't want the core code to modify any port params */
  766. dev_dbg(port->dev, "serial_omap_verify_port+\n");
  767. return -EINVAL;
  768. }
  769. static const char *
  770. serial_omap_type(struct uart_port *port)
  771. {
  772. struct uart_omap_port *up = to_uart_omap_port(port);
  773. dev_dbg(up->port.dev, "serial_omap_type+%d\n", up->port.line);
  774. return up->name;
  775. }
  776. #define BOTH_EMPTY (UART_LSR_TEMT | UART_LSR_THRE)
  777. static inline void wait_for_xmitr(struct uart_omap_port *up)
  778. {
  779. unsigned int status, tmout = 10000;
  780. /* Wait up to 10ms for the character(s) to be sent. */
  781. do {
  782. status = serial_in(up, UART_LSR);
  783. if (status & UART_LSR_BI)
  784. up->lsr_break_flag = UART_LSR_BI;
  785. if (--tmout == 0)
  786. break;
  787. udelay(1);
  788. } while ((status & BOTH_EMPTY) != BOTH_EMPTY);
  789. /* Wait up to 1s for flow control if necessary */
  790. if (up->port.flags & UPF_CONS_FLOW) {
  791. tmout = 1000000;
  792. for (tmout = 1000000; tmout; tmout--) {
  793. unsigned int msr = serial_in(up, UART_MSR);
  794. up->msr_saved_flags |= msr & MSR_SAVE_FLAGS;
  795. if (msr & UART_MSR_CTS)
  796. break;
  797. udelay(1);
  798. }
  799. }
  800. }
  801. #ifdef CONFIG_CONSOLE_POLL
  802. static void serial_omap_poll_put_char(struct uart_port *port, unsigned char ch)
  803. {
  804. struct uart_omap_port *up = to_uart_omap_port(port);
  805. pm_runtime_get_sync(up->dev);
  806. wait_for_xmitr(up);
  807. serial_out(up, UART_TX, ch);
  808. pm_runtime_mark_last_busy(up->dev);
  809. pm_runtime_put_autosuspend(up->dev);
  810. }
  811. static int serial_omap_poll_get_char(struct uart_port *port)
  812. {
  813. struct uart_omap_port *up = to_uart_omap_port(port);
  814. unsigned int status;
  815. pm_runtime_get_sync(up->dev);
  816. status = serial_in(up, UART_LSR);
  817. if (!(status & UART_LSR_DR))
  818. return NO_POLL_CHAR;
  819. status = serial_in(up, UART_RX);
  820. pm_runtime_mark_last_busy(up->dev);
  821. pm_runtime_put_autosuspend(up->dev);
  822. return status;
  823. }
  824. #endif /* CONFIG_CONSOLE_POLL */
  825. #ifdef CONFIG_SERIAL_OMAP_CONSOLE
  826. static struct uart_omap_port *serial_omap_console_ports[4];
  827. static struct uart_driver serial_omap_reg;
  828. static void serial_omap_console_putchar(struct uart_port *port, int ch)
  829. {
  830. struct uart_omap_port *up = to_uart_omap_port(port);
  831. wait_for_xmitr(up);
  832. serial_out(up, UART_TX, ch);
  833. }
  834. static void
  835. serial_omap_console_write(struct console *co, const char *s,
  836. unsigned int count)
  837. {
  838. struct uart_omap_port *up = serial_omap_console_ports[co->index];
  839. unsigned long flags;
  840. unsigned int ier;
  841. int locked = 1;
  842. pm_runtime_get_sync(up->dev);
  843. local_irq_save(flags);
  844. if (up->port.sysrq)
  845. locked = 0;
  846. else if (oops_in_progress)
  847. locked = spin_trylock(&up->port.lock);
  848. else
  849. spin_lock(&up->port.lock);
  850. /*
  851. * First save the IER then disable the interrupts
  852. */
  853. ier = serial_in(up, UART_IER);
  854. serial_out(up, UART_IER, 0);
  855. uart_console_write(&up->port, s, count, serial_omap_console_putchar);
  856. /*
  857. * Finally, wait for transmitter to become empty
  858. * and restore the IER
  859. */
  860. wait_for_xmitr(up);
  861. serial_out(up, UART_IER, ier);
  862. /*
  863. * The receive handling will happen properly because the
  864. * receive ready bit will still be set; it is not cleared
  865. * on read. However, modem control will not, we must
  866. * call it if we have saved something in the saved flags
  867. * while processing with interrupts off.
  868. */
  869. if (up->msr_saved_flags)
  870. check_modem_status(up);
  871. pm_runtime_mark_last_busy(up->dev);
  872. pm_runtime_put_autosuspend(up->dev);
  873. if (locked)
  874. spin_unlock(&up->port.lock);
  875. local_irq_restore(flags);
  876. }
  877. static int __init
  878. serial_omap_console_setup(struct console *co, char *options)
  879. {
  880. struct uart_omap_port *up;
  881. int baud = 115200;
  882. int bits = 8;
  883. int parity = 'n';
  884. int flow = 'n';
  885. if (serial_omap_console_ports[co->index] == NULL)
  886. return -ENODEV;
  887. up = serial_omap_console_ports[co->index];
  888. if (options)
  889. uart_parse_options(options, &baud, &parity, &bits, &flow);
  890. return uart_set_options(&up->port, co, baud, parity, bits, flow);
  891. }
  892. static struct console serial_omap_console = {
  893. .name = OMAP_SERIAL_NAME,
  894. .write = serial_omap_console_write,
  895. .device = uart_console_device,
  896. .setup = serial_omap_console_setup,
  897. .flags = CON_PRINTBUFFER,
  898. .index = -1,
  899. .data = &serial_omap_reg,
  900. };
  901. static void serial_omap_add_console_port(struct uart_omap_port *up)
  902. {
  903. serial_omap_console_ports[up->port.line] = up;
  904. }
  905. #define OMAP_CONSOLE (&serial_omap_console)
  906. #else
  907. #define OMAP_CONSOLE NULL
  908. static inline void serial_omap_add_console_port(struct uart_omap_port *up)
  909. {}
  910. #endif
  911. static struct uart_ops serial_omap_pops = {
  912. .tx_empty = serial_omap_tx_empty,
  913. .set_mctrl = serial_omap_set_mctrl,
  914. .get_mctrl = serial_omap_get_mctrl,
  915. .stop_tx = serial_omap_stop_tx,
  916. .start_tx = serial_omap_start_tx,
  917. .stop_rx = serial_omap_stop_rx,
  918. .enable_ms = serial_omap_enable_ms,
  919. .break_ctl = serial_omap_break_ctl,
  920. .startup = serial_omap_startup,
  921. .shutdown = serial_omap_shutdown,
  922. .set_termios = serial_omap_set_termios,
  923. .pm = serial_omap_pm,
  924. .type = serial_omap_type,
  925. .release_port = serial_omap_release_port,
  926. .request_port = serial_omap_request_port,
  927. .config_port = serial_omap_config_port,
  928. .verify_port = serial_omap_verify_port,
  929. #ifdef CONFIG_CONSOLE_POLL
  930. .poll_put_char = serial_omap_poll_put_char,
  931. .poll_get_char = serial_omap_poll_get_char,
  932. #endif
  933. };
  934. static struct uart_driver serial_omap_reg = {
  935. .owner = THIS_MODULE,
  936. .driver_name = "OMAP-SERIAL",
  937. .dev_name = OMAP_SERIAL_NAME,
  938. .nr = OMAP_MAX_HSUART_PORTS,
  939. .cons = OMAP_CONSOLE,
  940. };
  941. #ifdef CONFIG_PM_SLEEP
  942. static int serial_omap_suspend(struct device *dev)
  943. {
  944. struct uart_omap_port *up = dev_get_drvdata(dev);
  945. if (up) {
  946. uart_suspend_port(&serial_omap_reg, &up->port);
  947. flush_work_sync(&up->qos_work);
  948. }
  949. return 0;
  950. }
  951. static int serial_omap_resume(struct device *dev)
  952. {
  953. struct uart_omap_port *up = dev_get_drvdata(dev);
  954. if (up)
  955. uart_resume_port(&serial_omap_reg, &up->port);
  956. return 0;
  957. }
  958. #endif
  959. static void omap_serial_fill_features_erratas(struct uart_omap_port *up)
  960. {
  961. u32 mvr, scheme;
  962. u16 revision, major, minor;
  963. mvr = serial_in(up, UART_OMAP_MVER);
  964. /* Check revision register scheme */
  965. scheme = mvr >> OMAP_UART_MVR_SCHEME_SHIFT;
  966. switch (scheme) {
  967. case 0: /* Legacy Scheme: OMAP2/3 */
  968. /* MINOR_REV[0:4], MAJOR_REV[4:7] */
  969. major = (mvr & OMAP_UART_LEGACY_MVR_MAJ_MASK) >>
  970. OMAP_UART_LEGACY_MVR_MAJ_SHIFT;
  971. minor = (mvr & OMAP_UART_LEGACY_MVR_MIN_MASK);
  972. break;
  973. case 1:
  974. /* New Scheme: OMAP4+ */
  975. /* MINOR_REV[0:5], MAJOR_REV[8:10] */
  976. major = (mvr & OMAP_UART_MVR_MAJ_MASK) >>
  977. OMAP_UART_MVR_MAJ_SHIFT;
  978. minor = (mvr & OMAP_UART_MVR_MIN_MASK);
  979. break;
  980. default:
  981. dev_warn(up->dev,
  982. "Unknown %s revision, defaulting to highest\n",
  983. up->name);
  984. /* highest possible revision */
  985. major = 0xff;
  986. minor = 0xff;
  987. }
  988. /* normalize revision for the driver */
  989. revision = UART_BUILD_REVISION(major, minor);
  990. switch (revision) {
  991. case OMAP_UART_REV_46:
  992. up->errata |= (UART_ERRATA_i202_MDR1_ACCESS |
  993. UART_ERRATA_i291_DMA_FORCEIDLE);
  994. break;
  995. case OMAP_UART_REV_52:
  996. up->errata |= (UART_ERRATA_i202_MDR1_ACCESS |
  997. UART_ERRATA_i291_DMA_FORCEIDLE);
  998. break;
  999. case OMAP_UART_REV_63:
  1000. up->errata |= UART_ERRATA_i202_MDR1_ACCESS;
  1001. break;
  1002. default:
  1003. break;
  1004. }
  1005. }
  1006. static struct omap_uart_port_info *of_get_uart_port_info(struct device *dev)
  1007. {
  1008. struct omap_uart_port_info *omap_up_info;
  1009. omap_up_info = devm_kzalloc(dev, sizeof(*omap_up_info), GFP_KERNEL);
  1010. if (!omap_up_info)
  1011. return NULL; /* out of memory */
  1012. of_property_read_u32(dev->of_node, "clock-frequency",
  1013. &omap_up_info->uartclk);
  1014. return omap_up_info;
  1015. }
  1016. static int serial_omap_probe(struct platform_device *pdev)
  1017. {
  1018. struct uart_omap_port *up;
  1019. struct resource *mem, *irq;
  1020. struct omap_uart_port_info *omap_up_info = pdev->dev.platform_data;
  1021. int ret;
  1022. if (pdev->dev.of_node)
  1023. omap_up_info = of_get_uart_port_info(&pdev->dev);
  1024. mem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  1025. if (!mem) {
  1026. dev_err(&pdev->dev, "no mem resource?\n");
  1027. return -ENODEV;
  1028. }
  1029. irq = platform_get_resource(pdev, IORESOURCE_IRQ, 0);
  1030. if (!irq) {
  1031. dev_err(&pdev->dev, "no irq resource?\n");
  1032. return -ENODEV;
  1033. }
  1034. if (!devm_request_mem_region(&pdev->dev, mem->start, resource_size(mem),
  1035. pdev->dev.driver->name)) {
  1036. dev_err(&pdev->dev, "memory region already claimed\n");
  1037. return -EBUSY;
  1038. }
  1039. if (gpio_is_valid(omap_up_info->DTR_gpio) &&
  1040. omap_up_info->DTR_present) {
  1041. ret = gpio_request(omap_up_info->DTR_gpio, "omap-serial");
  1042. if (ret < 0)
  1043. return ret;
  1044. ret = gpio_direction_output(omap_up_info->DTR_gpio,
  1045. omap_up_info->DTR_inverted);
  1046. if (ret < 0)
  1047. return ret;
  1048. }
  1049. up = devm_kzalloc(&pdev->dev, sizeof(*up), GFP_KERNEL);
  1050. if (!up)
  1051. return -ENOMEM;
  1052. if (gpio_is_valid(omap_up_info->DTR_gpio) &&
  1053. omap_up_info->DTR_present) {
  1054. up->DTR_gpio = omap_up_info->DTR_gpio;
  1055. up->DTR_inverted = omap_up_info->DTR_inverted;
  1056. } else
  1057. up->DTR_gpio = -EINVAL;
  1058. up->DTR_active = 0;
  1059. up->dev = &pdev->dev;
  1060. up->port.dev = &pdev->dev;
  1061. up->port.type = PORT_OMAP;
  1062. up->port.iotype = UPIO_MEM;
  1063. up->port.irq = irq->start;
  1064. up->port.regshift = 2;
  1065. up->port.fifosize = 64;
  1066. up->port.ops = &serial_omap_pops;
  1067. if (pdev->dev.of_node)
  1068. up->port.line = of_alias_get_id(pdev->dev.of_node, "serial");
  1069. else
  1070. up->port.line = pdev->id;
  1071. if (up->port.line < 0) {
  1072. dev_err(&pdev->dev, "failed to get alias/pdev id, errno %d\n",
  1073. up->port.line);
  1074. ret = -ENODEV;
  1075. goto err_port_line;
  1076. }
  1077. sprintf(up->name, "OMAP UART%d", up->port.line);
  1078. up->port.mapbase = mem->start;
  1079. up->port.membase = devm_ioremap(&pdev->dev, mem->start,
  1080. resource_size(mem));
  1081. if (!up->port.membase) {
  1082. dev_err(&pdev->dev, "can't ioremap UART\n");
  1083. ret = -ENOMEM;
  1084. goto err_ioremap;
  1085. }
  1086. up->port.flags = omap_up_info->flags;
  1087. up->port.uartclk = omap_up_info->uartclk;
  1088. if (!up->port.uartclk) {
  1089. up->port.uartclk = DEFAULT_CLK_SPEED;
  1090. dev_warn(&pdev->dev, "No clock speed specified: using default:"
  1091. "%d\n", DEFAULT_CLK_SPEED);
  1092. }
  1093. up->latency = PM_QOS_CPU_DMA_LAT_DEFAULT_VALUE;
  1094. up->calc_latency = PM_QOS_CPU_DMA_LAT_DEFAULT_VALUE;
  1095. pm_qos_add_request(&up->pm_qos_request,
  1096. PM_QOS_CPU_DMA_LATENCY, up->latency);
  1097. serial_omap_uart_wq = create_singlethread_workqueue(up->name);
  1098. INIT_WORK(&up->qos_work, serial_omap_uart_qos_work);
  1099. platform_set_drvdata(pdev, up);
  1100. pm_runtime_enable(&pdev->dev);
  1101. pm_runtime_use_autosuspend(&pdev->dev);
  1102. pm_runtime_set_autosuspend_delay(&pdev->dev,
  1103. omap_up_info->autosuspend_timeout);
  1104. pm_runtime_irq_safe(&pdev->dev);
  1105. pm_runtime_get_sync(&pdev->dev);
  1106. omap_serial_fill_features_erratas(up);
  1107. ui[up->port.line] = up;
  1108. serial_omap_add_console_port(up);
  1109. ret = uart_add_one_port(&serial_omap_reg, &up->port);
  1110. if (ret != 0)
  1111. goto err_add_port;
  1112. pm_runtime_mark_last_busy(up->dev);
  1113. pm_runtime_put_autosuspend(up->dev);
  1114. return 0;
  1115. err_add_port:
  1116. pm_runtime_put(&pdev->dev);
  1117. pm_runtime_disable(&pdev->dev);
  1118. err_ioremap:
  1119. err_port_line:
  1120. dev_err(&pdev->dev, "[UART%d]: failure [%s]: %d\n",
  1121. pdev->id, __func__, ret);
  1122. return ret;
  1123. }
  1124. static int serial_omap_remove(struct platform_device *dev)
  1125. {
  1126. struct uart_omap_port *up = platform_get_drvdata(dev);
  1127. pm_runtime_put_sync(up->dev);
  1128. pm_runtime_disable(up->dev);
  1129. uart_remove_one_port(&serial_omap_reg, &up->port);
  1130. pm_qos_remove_request(&up->pm_qos_request);
  1131. return 0;
  1132. }
  1133. /*
  1134. * Work Around for Errata i202 (2430, 3430, 3630, 4430 and 4460)
  1135. * The access to uart register after MDR1 Access
  1136. * causes UART to corrupt data.
  1137. *
  1138. * Need a delay =
  1139. * 5 L4 clock cycles + 5 UART functional clock cycle (@48MHz = ~0.2uS)
  1140. * give 10 times as much
  1141. */
  1142. static void serial_omap_mdr1_errataset(struct uart_omap_port *up, u8 mdr1)
  1143. {
  1144. u8 timeout = 255;
  1145. serial_out(up, UART_OMAP_MDR1, mdr1);
  1146. udelay(2);
  1147. serial_out(up, UART_FCR, up->fcr | UART_FCR_CLEAR_XMIT |
  1148. UART_FCR_CLEAR_RCVR);
  1149. /*
  1150. * Wait for FIFO to empty: when empty, RX_FIFO_E bit is 0 and
  1151. * TX_FIFO_E bit is 1.
  1152. */
  1153. while (UART_LSR_THRE != (serial_in(up, UART_LSR) &
  1154. (UART_LSR_THRE | UART_LSR_DR))) {
  1155. timeout--;
  1156. if (!timeout) {
  1157. /* Should *never* happen. we warn and carry on */
  1158. dev_crit(up->dev, "Errata i202: timedout %x\n",
  1159. serial_in(up, UART_LSR));
  1160. break;
  1161. }
  1162. udelay(1);
  1163. }
  1164. }
  1165. #ifdef CONFIG_PM_RUNTIME
  1166. static void serial_omap_restore_context(struct uart_omap_port *up)
  1167. {
  1168. if (up->errata & UART_ERRATA_i202_MDR1_ACCESS)
  1169. serial_omap_mdr1_errataset(up, UART_OMAP_MDR1_DISABLE);
  1170. else
  1171. serial_out(up, UART_OMAP_MDR1, UART_OMAP_MDR1_DISABLE);
  1172. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B); /* Config B mode */
  1173. serial_out(up, UART_EFR, UART_EFR_ECB);
  1174. serial_out(up, UART_LCR, 0x0); /* Operational mode */
  1175. serial_out(up, UART_IER, 0x0);
  1176. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B); /* Config B mode */
  1177. serial_out(up, UART_DLL, up->dll);
  1178. serial_out(up, UART_DLM, up->dlh);
  1179. serial_out(up, UART_LCR, 0x0); /* Operational mode */
  1180. serial_out(up, UART_IER, up->ier);
  1181. serial_out(up, UART_FCR, up->fcr);
  1182. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_A);
  1183. serial_out(up, UART_MCR, up->mcr);
  1184. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B); /* Config B mode */
  1185. serial_out(up, UART_OMAP_SCR, up->scr);
  1186. serial_out(up, UART_EFR, up->efr);
  1187. serial_out(up, UART_LCR, up->lcr);
  1188. if (up->errata & UART_ERRATA_i202_MDR1_ACCESS)
  1189. serial_omap_mdr1_errataset(up, up->mdr1);
  1190. else
  1191. serial_out(up, UART_OMAP_MDR1, up->mdr1);
  1192. }
  1193. static int serial_omap_runtime_suspend(struct device *dev)
  1194. {
  1195. struct uart_omap_port *up = dev_get_drvdata(dev);
  1196. struct omap_uart_port_info *pdata = dev->platform_data;
  1197. if (!up)
  1198. return -EINVAL;
  1199. if (!pdata)
  1200. return 0;
  1201. up->context_loss_cnt = serial_omap_get_context_loss_count(up);
  1202. if (device_may_wakeup(dev)) {
  1203. if (!up->wakeups_enabled) {
  1204. serial_omap_enable_wakeup(up, true);
  1205. up->wakeups_enabled = true;
  1206. }
  1207. } else {
  1208. if (up->wakeups_enabled) {
  1209. serial_omap_enable_wakeup(up, false);
  1210. up->wakeups_enabled = false;
  1211. }
  1212. }
  1213. up->latency = PM_QOS_CPU_DMA_LAT_DEFAULT_VALUE;
  1214. schedule_work(&up->qos_work);
  1215. return 0;
  1216. }
  1217. static int serial_omap_runtime_resume(struct device *dev)
  1218. {
  1219. struct uart_omap_port *up = dev_get_drvdata(dev);
  1220. struct omap_uart_port_info *pdata = dev->platform_data;
  1221. if (up && pdata) {
  1222. u32 loss_cnt = serial_omap_get_context_loss_count(up);
  1223. if (up->context_loss_cnt != loss_cnt)
  1224. serial_omap_restore_context(up);
  1225. up->latency = up->calc_latency;
  1226. schedule_work(&up->qos_work);
  1227. }
  1228. return 0;
  1229. }
  1230. #endif
  1231. static const struct dev_pm_ops serial_omap_dev_pm_ops = {
  1232. SET_SYSTEM_SLEEP_PM_OPS(serial_omap_suspend, serial_omap_resume)
  1233. SET_RUNTIME_PM_OPS(serial_omap_runtime_suspend,
  1234. serial_omap_runtime_resume, NULL)
  1235. };
  1236. #if defined(CONFIG_OF)
  1237. static const struct of_device_id omap_serial_of_match[] = {
  1238. { .compatible = "ti,omap2-uart" },
  1239. { .compatible = "ti,omap3-uart" },
  1240. { .compatible = "ti,omap4-uart" },
  1241. {},
  1242. };
  1243. MODULE_DEVICE_TABLE(of, omap_serial_of_match);
  1244. #endif
  1245. static struct platform_driver serial_omap_driver = {
  1246. .probe = serial_omap_probe,
  1247. .remove = serial_omap_remove,
  1248. .driver = {
  1249. .name = DRIVER_NAME,
  1250. .pm = &serial_omap_dev_pm_ops,
  1251. .of_match_table = of_match_ptr(omap_serial_of_match),
  1252. },
  1253. };
  1254. static int __init serial_omap_init(void)
  1255. {
  1256. int ret;
  1257. ret = uart_register_driver(&serial_omap_reg);
  1258. if (ret != 0)
  1259. return ret;
  1260. ret = platform_driver_register(&serial_omap_driver);
  1261. if (ret != 0)
  1262. uart_unregister_driver(&serial_omap_reg);
  1263. return ret;
  1264. }
  1265. static void __exit serial_omap_exit(void)
  1266. {
  1267. platform_driver_unregister(&serial_omap_driver);
  1268. uart_unregister_driver(&serial_omap_reg);
  1269. }
  1270. module_init(serial_omap_init);
  1271. module_exit(serial_omap_exit);
  1272. MODULE_DESCRIPTION("OMAP High Speed UART driver");
  1273. MODULE_LICENSE("GPL");
  1274. MODULE_AUTHOR("Texas Instruments Inc");