cputable.c 7.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255
  1. /*
  2. * arch/ppc64/kernel/cputable.c
  3. *
  4. * Copyright (C) 2001 Ben. Herrenschmidt (benh@kernel.crashing.org)
  5. *
  6. * Modifications for ppc64:
  7. * Copyright (C) 2003 Dave Engebretsen <engebret@us.ibm.com>
  8. *
  9. * This program is free software; you can redistribute it and/or
  10. * modify it under the terms of the GNU General Public License
  11. * as published by the Free Software Foundation; either version
  12. * 2 of the License, or (at your option) any later version.
  13. */
  14. #include <linux/config.h>
  15. #include <linux/string.h>
  16. #include <linux/sched.h>
  17. #include <linux/threads.h>
  18. #include <linux/init.h>
  19. #include <linux/module.h>
  20. #include <asm/cputable.h>
  21. struct cpu_spec* cur_cpu_spec = NULL;
  22. EXPORT_SYMBOL(cur_cpu_spec);
  23. /* NOTE:
  24. * Unlike ppc32, ppc64 will only call this once for the boot CPU, it's
  25. * the responsibility of the appropriate CPU save/restore functions to
  26. * eventually copy these settings over. Those save/restore aren't yet
  27. * part of the cputable though. That has to be fixed for both ppc32
  28. * and ppc64
  29. */
  30. extern void __setup_cpu_power3(unsigned long offset, struct cpu_spec* spec);
  31. extern void __setup_cpu_power4(unsigned long offset, struct cpu_spec* spec);
  32. extern void __setup_cpu_ppc970(unsigned long offset, struct cpu_spec* spec);
  33. extern void __setup_cpu_be(unsigned long offset, struct cpu_spec* spec);
  34. /* We only set the altivec features if the kernel was compiled with altivec
  35. * support
  36. */
  37. #ifdef CONFIG_ALTIVEC
  38. #define CPU_FTR_ALTIVEC_COMP CPU_FTR_ALTIVEC
  39. #define PPC_FEATURE_HAS_ALTIVEC_COMP PPC_FEATURE_HAS_ALTIVEC
  40. #else
  41. #define CPU_FTR_ALTIVEC_COMP 0
  42. #define PPC_FEATURE_HAS_ALTIVEC_COMP 0
  43. #endif
  44. struct cpu_spec cpu_specs[] = {
  45. { /* Power3 */
  46. .pvr_mask = 0xffff0000,
  47. .pvr_value = 0x00400000,
  48. .cpu_name = "POWER3 (630)",
  49. .cpu_features = CPU_FTR_SPLIT_ID_CACHE |
  50. CPU_FTR_USE_TB | CPU_FTR_HPTE_TABLE | CPU_FTR_IABR,
  51. .cpu_user_features = COMMON_USER_PPC64,
  52. .icache_bsize = 128,
  53. .dcache_bsize = 128,
  54. .num_pmcs = 8,
  55. .cpu_setup = __setup_cpu_power3,
  56. },
  57. { /* Power3+ */
  58. .pvr_mask = 0xffff0000,
  59. .pvr_value = 0x00410000,
  60. .cpu_name = "POWER3 (630+)",
  61. .cpu_features = CPU_FTR_SPLIT_ID_CACHE |
  62. CPU_FTR_USE_TB | CPU_FTR_HPTE_TABLE | CPU_FTR_IABR,
  63. .cpu_user_features = COMMON_USER_PPC64,
  64. .icache_bsize = 128,
  65. .dcache_bsize = 128,
  66. .num_pmcs = 8,
  67. .cpu_setup = __setup_cpu_power3,
  68. },
  69. { /* Northstar */
  70. .pvr_mask = 0xffff0000,
  71. .pvr_value = 0x00330000,
  72. .cpu_name = "RS64-II (northstar)",
  73. .cpu_features = CPU_FTR_SPLIT_ID_CACHE |
  74. CPU_FTR_USE_TB | CPU_FTR_HPTE_TABLE | CPU_FTR_IABR |
  75. CPU_FTR_MMCRA | CPU_FTR_CTRL,
  76. .cpu_user_features = COMMON_USER_PPC64,
  77. .icache_bsize = 128,
  78. .dcache_bsize = 128,
  79. .num_pmcs = 8,
  80. .cpu_setup = __setup_cpu_power3,
  81. },
  82. { /* Pulsar */
  83. .pvr_mask = 0xffff0000,
  84. .pvr_value = 0x00340000,
  85. .cpu_name = "RS64-III (pulsar)",
  86. .cpu_features = CPU_FTR_SPLIT_ID_CACHE |
  87. CPU_FTR_USE_TB | CPU_FTR_HPTE_TABLE | CPU_FTR_IABR |
  88. CPU_FTR_MMCRA | CPU_FTR_CTRL,
  89. .cpu_user_features = COMMON_USER_PPC64,
  90. .icache_bsize = 128,
  91. .dcache_bsize = 128,
  92. .num_pmcs = 8,
  93. .cpu_setup = __setup_cpu_power3,
  94. },
  95. { /* I-star */
  96. .pvr_mask = 0xffff0000,
  97. .pvr_value = 0x00360000,
  98. .cpu_name = "RS64-III (icestar)",
  99. .cpu_features = CPU_FTR_SPLIT_ID_CACHE |
  100. CPU_FTR_USE_TB | CPU_FTR_HPTE_TABLE | CPU_FTR_IABR |
  101. CPU_FTR_MMCRA | CPU_FTR_CTRL,
  102. .cpu_user_features = COMMON_USER_PPC64,
  103. .icache_bsize = 128,
  104. .dcache_bsize = 128,
  105. .num_pmcs = 8,
  106. .cpu_setup = __setup_cpu_power3,
  107. },
  108. { /* S-star */
  109. .pvr_mask = 0xffff0000,
  110. .pvr_value = 0x00370000,
  111. .cpu_name = "RS64-IV (sstar)",
  112. .cpu_features = CPU_FTR_SPLIT_ID_CACHE |
  113. CPU_FTR_USE_TB | CPU_FTR_HPTE_TABLE | CPU_FTR_IABR |
  114. CPU_FTR_MMCRA | CPU_FTR_CTRL,
  115. .cpu_user_features = COMMON_USER_PPC64,
  116. .icache_bsize = 128,
  117. .dcache_bsize = 128,
  118. .num_pmcs = 8,
  119. .cpu_setup = __setup_cpu_power3,
  120. },
  121. { /* Power4 */
  122. .pvr_mask = 0xffff0000,
  123. .pvr_value = 0x00350000,
  124. .cpu_name = "POWER4 (gp)",
  125. .cpu_features = CPU_FTR_SPLIT_ID_CACHE |
  126. CPU_FTR_USE_TB | CPU_FTR_HPTE_TABLE |
  127. CPU_FTR_PPCAS_ARCH_V2 | CPU_FTR_MMCRA,
  128. .cpu_user_features = COMMON_USER_PPC64,
  129. .icache_bsize = 128,
  130. .dcache_bsize = 128,
  131. .num_pmcs = 8,
  132. .cpu_setup = __setup_cpu_power4,
  133. },
  134. { /* Power4+ */
  135. .pvr_mask = 0xffff0000,
  136. .pvr_value = 0x00380000,
  137. .cpu_name = "POWER4+ (gq)",
  138. .cpu_features = CPU_FTR_SPLIT_ID_CACHE |
  139. CPU_FTR_USE_TB | CPU_FTR_HPTE_TABLE |
  140. CPU_FTR_PPCAS_ARCH_V2 | CPU_FTR_MMCRA,
  141. .cpu_user_features = COMMON_USER_PPC64,
  142. .icache_bsize = 128,
  143. .dcache_bsize = 128,
  144. .num_pmcs = 8,
  145. .cpu_setup = __setup_cpu_power4,
  146. },
  147. { /* PPC970 */
  148. .pvr_mask = 0xffff0000,
  149. .pvr_value = 0x00390000,
  150. .cpu_name = "PPC970",
  151. .cpu_features = CPU_FTR_SPLIT_ID_CACHE |
  152. CPU_FTR_USE_TB | CPU_FTR_HPTE_TABLE |
  153. CPU_FTR_PPCAS_ARCH_V2 | CPU_FTR_ALTIVEC_COMP |
  154. CPU_FTR_CAN_NAP | CPU_FTR_MMCRA,
  155. .cpu_user_features = COMMON_USER_PPC64 |
  156. PPC_FEATURE_HAS_ALTIVEC_COMP,
  157. .icache_bsize = 128,
  158. .dcache_bsize = 128,
  159. .num_pmcs = 8,
  160. .cpu_setup = __setup_cpu_ppc970,
  161. },
  162. { /* PPC970FX */
  163. .pvr_mask = 0xffff0000,
  164. .pvr_value = 0x003c0000,
  165. .cpu_name = "PPC970FX",
  166. .cpu_features = CPU_FTR_SPLIT_ID_CACHE |
  167. CPU_FTR_USE_TB | CPU_FTR_HPTE_TABLE |
  168. CPU_FTR_PPCAS_ARCH_V2 | CPU_FTR_ALTIVEC_COMP |
  169. CPU_FTR_CAN_NAP | CPU_FTR_MMCRA,
  170. .cpu_user_features = COMMON_USER_PPC64 |
  171. PPC_FEATURE_HAS_ALTIVEC_COMP,
  172. .icache_bsize = 128,
  173. .dcache_bsize = 128,
  174. .num_pmcs = 8,
  175. .cpu_setup = __setup_cpu_ppc970,
  176. },
  177. { /* PPC970MP */
  178. .pvr_mask = 0xffff0000,
  179. .pvr_value = 0x00440000,
  180. .cpu_name = "PPC970MP",
  181. .cpu_features = CPU_FTR_SPLIT_ID_CACHE |
  182. CPU_FTR_USE_TB | CPU_FTR_HPTE_TABLE |
  183. CPU_FTR_PPCAS_ARCH_V2 | CPU_FTR_ALTIVEC_COMP |
  184. CPU_FTR_CAN_NAP | CPU_FTR_MMCRA,
  185. .cpu_user_features = COMMON_USER_PPC64 |
  186. PPC_FEATURE_HAS_ALTIVEC_COMP,
  187. .icache_bsize = 128,
  188. .dcache_bsize = 128,
  189. .cpu_setup = __setup_cpu_ppc970,
  190. },
  191. { /* Power5 */
  192. .pvr_mask = 0xffff0000,
  193. .pvr_value = 0x003a0000,
  194. .cpu_name = "POWER5 (gr)",
  195. .cpu_features = CPU_FTR_SPLIT_ID_CACHE |
  196. CPU_FTR_USE_TB | CPU_FTR_HPTE_TABLE |
  197. CPU_FTR_PPCAS_ARCH_V2 | CPU_FTR_MMCRA | CPU_FTR_SMT |
  198. CPU_FTR_COHERENT_ICACHE | CPU_FTR_LOCKLESS_TLBIE |
  199. CPU_FTR_MMCRA_SIHV,
  200. .cpu_user_features = COMMON_USER_PPC64,
  201. .icache_bsize = 128,
  202. .dcache_bsize = 128,
  203. .num_pmcs = 6,
  204. .cpu_setup = __setup_cpu_power4,
  205. },
  206. { /* Power5 */
  207. .pvr_mask = 0xffff0000,
  208. .pvr_value = 0x003b0000,
  209. .cpu_name = "POWER5 (gs)",
  210. .cpu_features = CPU_FTR_SPLIT_ID_CACHE |
  211. CPU_FTR_USE_TB | CPU_FTR_HPTE_TABLE |
  212. CPU_FTR_PPCAS_ARCH_V2 | CPU_FTR_MMCRA | CPU_FTR_SMT |
  213. CPU_FTR_COHERENT_ICACHE | CPU_FTR_LOCKLESS_TLBIE |
  214. CPU_FTR_MMCRA_SIHV,
  215. .cpu_user_features = COMMON_USER_PPC64,
  216. .icache_bsize = 128,
  217. .dcache_bsize = 128,
  218. .num_pmcs = 6,
  219. .cpu_setup = __setup_cpu_power4,
  220. },
  221. { /* BE DD1.x */
  222. .pvr_mask = 0xffff0000,
  223. .pvr_value = 0x00700000,
  224. .cpu_name = "Broadband Engine",
  225. .cpu_features = CPU_FTR_SPLIT_ID_CACHE |
  226. CPU_FTR_USE_TB | CPU_FTR_HPTE_TABLE |
  227. CPU_FTR_PPCAS_ARCH_V2 | CPU_FTR_ALTIVEC_COMP |
  228. CPU_FTR_SMT,
  229. .cpu_user_features = COMMON_USER_PPC64 |
  230. PPC_FEATURE_HAS_ALTIVEC_COMP,
  231. .icache_bsize = 128,
  232. .dcache_bsize = 128,
  233. .cpu_setup = __setup_cpu_be,
  234. },
  235. { /* default match */
  236. .pvr_mask = 0x00000000,
  237. .pvr_value = 0x00000000,
  238. .cpu_name = "POWER4 (compatible)",
  239. .cpu_features = CPU_FTR_SPLIT_ID_CACHE |
  240. CPU_FTR_USE_TB | CPU_FTR_HPTE_TABLE |
  241. CPU_FTR_PPCAS_ARCH_V2,
  242. .cpu_user_features = COMMON_USER_PPC64,
  243. .icache_bsize = 128,
  244. .dcache_bsize = 128,
  245. .num_pmcs = 6,
  246. .cpu_setup = __setup_cpu_power4,
  247. }
  248. };