cx18-irq.c 5.4 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200
  1. /*
  2. * cx18 interrupt handling
  3. *
  4. * Copyright (C) 2007 Hans Verkuil <hverkuil@xs4all.nl>
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License as published by
  8. * the Free Software Foundation; either version 2 of the License, or
  9. * (at your option) any later version.
  10. *
  11. * This program is distributed in the hope that it will be useful,
  12. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  13. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  14. * GNU General Public License for more details.
  15. *
  16. * You should have received a copy of the GNU General Public License
  17. * along with this program; if not, write to the Free Software
  18. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA
  19. * 02111-1307 USA
  20. */
  21. #include "cx18-driver.h"
  22. #include "cx18-io.h"
  23. #include "cx18-firmware.h"
  24. #include "cx18-fileops.h"
  25. #include "cx18-queue.h"
  26. #include "cx18-irq.h"
  27. #include "cx18-ioctl.h"
  28. #include "cx18-mailbox.h"
  29. #include "cx18-vbi.h"
  30. #include "cx18-scb.h"
  31. #include "cx18-dvb.h"
  32. void cx18_work_handler(struct work_struct *work)
  33. {
  34. struct cx18 *cx = container_of(work, struct cx18, work);
  35. if (test_and_clear_bit(CX18_F_I_WORK_INITED, &cx->i_flags)) {
  36. struct sched_param param = { .sched_priority = MAX_RT_PRIO-1 };
  37. /* This thread must use the FIFO scheduler as it
  38. * is realtime sensitive. */
  39. sched_setscheduler(current, SCHED_FIFO, &param);
  40. }
  41. if (test_and_clear_bit(CX18_F_I_WORK_HANDLER_DVB, &cx->i_flags))
  42. cx18_dvb_work_handler(cx);
  43. }
  44. static void epu_dma_done(struct cx18 *cx, struct cx18_mailbox *mb)
  45. {
  46. u32 handle = mb->args[0];
  47. struct cx18_stream *s = NULL;
  48. struct cx18_buffer *buf;
  49. u32 off;
  50. int i;
  51. int id;
  52. for (i = 0; i < CX18_MAX_STREAMS; i++) {
  53. s = &cx->streams[i];
  54. if ((handle == s->handle) && (s->dvb.enabled))
  55. break;
  56. if (s->v4l2dev && handle == s->handle)
  57. break;
  58. }
  59. if (i == CX18_MAX_STREAMS) {
  60. CX18_WARN("Got DMA done notification for unknown/inactive"
  61. " handle %d\n", handle);
  62. mb->error = CXERR_NOT_OPEN;
  63. mb->cmd = 0;
  64. cx18_mb_ack(cx, mb);
  65. return;
  66. }
  67. off = mb->args[1];
  68. if (mb->args[2] != 1)
  69. CX18_WARN("Ack struct = %d for %s\n",
  70. mb->args[2], s->name);
  71. id = cx18_read_enc(cx, off);
  72. buf = cx18_queue_get_buf_irq(s, id, cx18_read_enc(cx, off + 4));
  73. CX18_DEBUG_HI_DMA("DMA DONE for %s (buffer %d)\n", s->name, id);
  74. if (buf) {
  75. cx18_buf_sync_for_cpu(s, buf);
  76. if (s->type == CX18_ENC_STREAM_TYPE_TS && s->dvb.enabled) {
  77. CX18_DEBUG_HI_DMA("TS recv bytesused = %d\n",
  78. buf->bytesused);
  79. set_bit(CX18_F_I_WORK_HANDLER_DVB, &cx->i_flags);
  80. set_bit(CX18_F_I_HAVE_WORK, &cx->i_flags);
  81. } else
  82. set_bit(CX18_F_B_NEED_BUF_SWAP, &buf->b_flags);
  83. } else {
  84. CX18_WARN("Could not find buf %d for stream %s\n",
  85. cx18_read_enc(cx, off), s->name);
  86. }
  87. mb->error = 0;
  88. mb->cmd = 0;
  89. cx18_mb_ack(cx, mb);
  90. wake_up(&cx->dma_waitq);
  91. if (s->id != -1)
  92. wake_up(&s->waitq);
  93. }
  94. static void epu_debug(struct cx18 *cx, struct cx18_mailbox *mb)
  95. {
  96. char str[256] = { 0 };
  97. char *p;
  98. if (mb->args[1]) {
  99. cx18_setup_page(cx, mb->args[1]);
  100. cx18_memcpy_fromio(cx, str, cx->enc_mem + mb->args[1], 252);
  101. str[252] = 0;
  102. }
  103. cx18_mb_ack(cx, mb);
  104. CX18_DEBUG_INFO("%x %s\n", mb->args[0], str);
  105. p = strchr(str, '.');
  106. if (!test_bit(CX18_F_I_LOADED_FW, &cx->i_flags) && p && p > str)
  107. CX18_INFO("FW version: %s\n", p - 1);
  108. }
  109. static void epu_cmd(struct cx18 *cx, u32 sw1)
  110. {
  111. struct cx18_mailbox mb;
  112. if (sw1 & IRQ_CPU_TO_EPU) {
  113. cx18_memcpy_fromio(cx, &mb, &cx->scb->cpu2epu_mb, sizeof(mb));
  114. mb.error = 0;
  115. switch (mb.cmd) {
  116. case CX18_EPU_DMA_DONE:
  117. epu_dma_done(cx, &mb);
  118. break;
  119. case CX18_EPU_DEBUG:
  120. epu_debug(cx, &mb);
  121. break;
  122. default:
  123. CX18_WARN("Unknown CPU_TO_EPU mailbox command %#08x\n",
  124. mb.cmd);
  125. break;
  126. }
  127. }
  128. if (sw1 & IRQ_APU_TO_EPU) {
  129. cx18_memcpy_fromio(cx, &mb, &cx->scb->apu2epu_mb, sizeof(mb));
  130. CX18_WARN("Unknown APU_TO_EPU mailbox command %#08x\n", mb.cmd);
  131. }
  132. if (sw1 & IRQ_HPU_TO_EPU) {
  133. cx18_memcpy_fromio(cx, &mb, &cx->scb->hpu2epu_mb, sizeof(mb));
  134. CX18_WARN("Unknown HPU_TO_EPU mailbox command %#08x\n", mb.cmd);
  135. }
  136. }
  137. static void xpu_ack(struct cx18 *cx, u32 sw2)
  138. {
  139. if (sw2 & IRQ_CPU_TO_EPU_ACK)
  140. wake_up(&cx->mb_cpu_waitq);
  141. if (sw2 & IRQ_APU_TO_EPU_ACK)
  142. wake_up(&cx->mb_apu_waitq);
  143. if (sw2 & IRQ_HPU_TO_EPU_ACK)
  144. wake_up(&cx->mb_hpu_waitq);
  145. }
  146. irqreturn_t cx18_irq_handler(int irq, void *dev_id)
  147. {
  148. struct cx18 *cx = (struct cx18 *)dev_id;
  149. u32 sw1, sw1_mask;
  150. u32 sw2, sw2_mask;
  151. u32 hw2, hw2_mask;
  152. sw1_mask = cx18_read_reg(cx, SW1_INT_ENABLE_PCI);
  153. sw1 = cx18_read_reg(cx, SW1_INT_STATUS) & sw1_mask;
  154. sw2_mask = cx18_read_reg(cx, SW2_INT_ENABLE_PCI);
  155. sw2 = cx18_read_reg(cx, SW2_INT_STATUS) & sw2_mask;
  156. hw2_mask = cx18_read_reg(cx, HW2_INT_MASK5_PCI);
  157. hw2 = cx18_read_reg(cx, HW2_INT_CLR_STATUS) & hw2_mask;
  158. if (sw1)
  159. cx18_write_reg_expect(cx, sw1, SW1_INT_STATUS, ~sw1, sw1);
  160. if (sw2)
  161. cx18_write_reg_expect(cx, sw2, SW2_INT_STATUS, ~sw2, sw2);
  162. if (hw2)
  163. cx18_write_reg_expect(cx, hw2, HW2_INT_CLR_STATUS, ~hw2, hw2);
  164. if (sw1 || sw2 || hw2)
  165. CX18_DEBUG_HI_IRQ("SW1: %x SW2: %x HW2: %x\n", sw1, sw2, hw2);
  166. /* To do: interrupt-based I2C handling
  167. if (hw2 & (HW2_I2C1_INT|HW2_I2C2_INT)) {
  168. }
  169. */
  170. if (sw2)
  171. xpu_ack(cx, sw2);
  172. if (sw1)
  173. epu_cmd(cx, sw1);
  174. if (test_and_clear_bit(CX18_F_I_HAVE_WORK, &cx->i_flags))
  175. queue_work(cx->work_queue, &cx->work);
  176. return (sw1 || sw2 || hw2) ? IRQ_HANDLED : IRQ_NONE;
  177. }