hdmi.c 23 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890
  1. /*
  2. * hdmi.c
  3. *
  4. * HDMI interface DSS driver setting for TI's OMAP4 family of processor.
  5. * Copyright (C) 2010-2011 Texas Instruments Incorporated - http://www.ti.com/
  6. * Authors: Yong Zhi
  7. * Mythri pk <mythripk@ti.com>
  8. *
  9. * This program is free software; you can redistribute it and/or modify it
  10. * under the terms of the GNU General Public License version 2 as published by
  11. * the Free Software Foundation.
  12. *
  13. * This program is distributed in the hope that it will be useful, but WITHOUT
  14. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  15. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  16. * more details.
  17. *
  18. * You should have received a copy of the GNU General Public License along with
  19. * this program. If not, see <http://www.gnu.org/licenses/>.
  20. */
  21. #define DSS_SUBSYS_NAME "HDMI"
  22. #include <linux/kernel.h>
  23. #include <linux/module.h>
  24. #include <linux/err.h>
  25. #include <linux/io.h>
  26. #include <linux/interrupt.h>
  27. #include <linux/mutex.h>
  28. #include <linux/delay.h>
  29. #include <linux/string.h>
  30. #include <linux/platform_device.h>
  31. #include <linux/pm_runtime.h>
  32. #include <linux/clk.h>
  33. #include <video/omapdss.h>
  34. #if defined(CONFIG_SND_OMAP_SOC_OMAP4_HDMI) || \
  35. defined(CONFIG_SND_OMAP_SOC_OMAP4_HDMI_MODULE)
  36. #include <sound/soc.h>
  37. #include <sound/pcm_params.h>
  38. #include "ti_hdmi_4xxx_ip.h"
  39. #endif
  40. #include "ti_hdmi.h"
  41. #include "dss.h"
  42. #include "dss_features.h"
  43. #define HDMI_WP 0x0
  44. #define HDMI_CORE_SYS 0x400
  45. #define HDMI_CORE_AV 0x900
  46. #define HDMI_PLLCTRL 0x200
  47. #define HDMI_PHY 0x300
  48. /* HDMI EDID Length move this */
  49. #define HDMI_EDID_MAX_LENGTH 256
  50. #define EDID_TIMING_DESCRIPTOR_SIZE 0x12
  51. #define EDID_DESCRIPTOR_BLOCK0_ADDRESS 0x36
  52. #define EDID_DESCRIPTOR_BLOCK1_ADDRESS 0x80
  53. #define EDID_SIZE_BLOCK0_TIMING_DESCRIPTOR 4
  54. #define EDID_SIZE_BLOCK1_TIMING_DESCRIPTOR 4
  55. #define HDMI_DEFAULT_REGN 16
  56. #define HDMI_DEFAULT_REGM2 1
  57. static struct {
  58. struct mutex lock;
  59. struct platform_device *pdev;
  60. struct hdmi_ip_data ip_data;
  61. struct clk *sys_clk;
  62. } hdmi;
  63. /*
  64. * Logic for the below structure :
  65. * user enters the CEA or VESA timings by specifying the HDMI/DVI code.
  66. * There is a correspondence between CEA/VESA timing and code, please
  67. * refer to section 6.3 in HDMI 1.3 specification for timing code.
  68. *
  69. * In the below structure, cea_vesa_timings corresponds to all OMAP4
  70. * supported CEA and VESA timing values.code_cea corresponds to the CEA
  71. * code, It is used to get the timing from cea_vesa_timing array.Similarly
  72. * with code_vesa. Code_index is used for back mapping, that is once EDID
  73. * is read from the TV, EDID is parsed to find the timing values and then
  74. * map it to corresponding CEA or VESA index.
  75. */
  76. static const struct hdmi_config cea_timings[] = {
  77. { {640, 480, 25200, 96, 16, 48, 2, 10, 33, 0, 0, 0}, {1, HDMI_HDMI} },
  78. { {720, 480, 27027, 62, 16, 60, 6, 9, 30, 0, 0, 0}, {2, HDMI_HDMI} },
  79. { {1280, 720, 74250, 40, 110, 220, 5, 5, 20, 1, 1, 0}, {4, HDMI_HDMI} },
  80. { {1920, 540, 74250, 44, 88, 148, 5, 2, 15, 1, 1, 1}, {5, HDMI_HDMI} },
  81. { {1440, 240, 27027, 124, 38, 114, 3, 4, 15, 0, 0, 1}, {6, HDMI_HDMI} },
  82. { {1920, 1080, 148500, 44, 88, 148, 5, 4, 36, 1, 1, 0}, {16, HDMI_HDMI} },
  83. { {720, 576, 27000, 64, 12, 68, 5, 5, 39, 0, 0, 0}, {17, HDMI_HDMI} },
  84. { {1280, 720, 74250, 40, 440, 220, 5, 5, 20, 1, 1, 0}, {19, HDMI_HDMI} },
  85. { {1920, 540, 74250, 44, 528, 148, 5, 2, 15, 1, 1, 1}, {20, HDMI_HDMI} },
  86. { {1440, 288, 27000, 126, 24, 138, 3, 2, 19, 0, 0, 1}, {21, HDMI_HDMI} },
  87. { {1440, 576, 54000, 128, 24, 136, 5, 5, 39, 0, 0, 0}, {29, HDMI_HDMI} },
  88. { {1920, 1080, 148500, 44, 528, 148, 5, 4, 36, 1, 1, 0}, {31, HDMI_HDMI} },
  89. { {1920, 1080, 74250, 44, 638, 148, 5, 4, 36, 1, 1, 0}, {32, HDMI_HDMI} },
  90. { {2880, 480, 108108, 248, 64, 240, 6, 9, 30, 0, 0, 0}, {35, HDMI_HDMI} },
  91. { {2880, 576, 108000, 256, 48, 272, 5, 5, 39, 0, 0, 0}, {37, HDMI_HDMI} },
  92. };
  93. static const struct hdmi_config vesa_timings[] = {
  94. /* VESA From Here */
  95. { {640, 480, 25175, 96, 16, 48, 2 , 11, 31, 0, 0, 0}, {4, HDMI_DVI} },
  96. { {800, 600, 40000, 128, 40, 88, 4 , 1, 23, 1, 1, 0}, {9, HDMI_DVI} },
  97. { {848, 480, 33750, 112, 16, 112, 8 , 6, 23, 1, 1, 0}, {0xE, HDMI_DVI} },
  98. { {1280, 768, 79500, 128, 64, 192, 7 , 3, 20, 1, 0, 0}, {0x17, HDMI_DVI} },
  99. { {1280, 800, 83500, 128, 72, 200, 6 , 3, 22, 1, 0, 0}, {0x1C, HDMI_DVI} },
  100. { {1360, 768, 85500, 112, 64, 256, 6 , 3, 18, 1, 1, 0}, {0x27, HDMI_DVI} },
  101. { {1280, 960, 108000, 112, 96, 312, 3 , 1, 36, 1, 1, 0}, {0x20, HDMI_DVI} },
  102. { {1280, 1024, 108000, 112, 48, 248, 3 , 1, 38, 1, 1, 0}, {0x23, HDMI_DVI} },
  103. { {1024, 768, 65000, 136, 24, 160, 6, 3, 29, 0, 0, 0}, {0x10, HDMI_DVI} },
  104. { {1400, 1050, 121750, 144, 88, 232, 4, 3, 32, 1, 0, 0}, {0x2A, HDMI_DVI} },
  105. { {1440, 900, 106500, 152, 80, 232, 6, 3, 25, 1, 0, 0}, {0x2F, HDMI_DVI} },
  106. { {1680, 1050, 146250, 176 , 104, 280, 6, 3, 30, 1, 0, 0}, {0x3A, HDMI_DVI} },
  107. { {1366, 768, 85500, 143, 70, 213, 3, 3, 24, 1, 1, 0}, {0x51, HDMI_DVI} },
  108. { {1920, 1080, 148500, 44, 148, 80, 5, 4, 36, 1, 1, 0}, {0x52, HDMI_DVI} },
  109. { {1280, 768, 68250, 32, 48, 80, 7, 3, 12, 0, 1, 0}, {0x16, HDMI_DVI} },
  110. { {1400, 1050, 101000, 32, 48, 80, 4, 3, 23, 0, 1, 0}, {0x29, HDMI_DVI} },
  111. { {1680, 1050, 119000, 32, 48, 80, 6, 3, 21, 0, 1, 0}, {0x39, HDMI_DVI} },
  112. { {1280, 800, 79500, 32, 48, 80, 6, 3, 14, 0, 1, 0}, {0x1B, HDMI_DVI} },
  113. { {1280, 720, 74250, 40, 110, 220, 5, 5, 20, 1, 1, 0}, {0x55, HDMI_DVI} }
  114. };
  115. static int hdmi_runtime_get(void)
  116. {
  117. int r;
  118. DSSDBG("hdmi_runtime_get\n");
  119. r = pm_runtime_get_sync(&hdmi.pdev->dev);
  120. WARN_ON(r < 0);
  121. if (r < 0)
  122. return r;
  123. return 0;
  124. }
  125. static void hdmi_runtime_put(void)
  126. {
  127. int r;
  128. DSSDBG("hdmi_runtime_put\n");
  129. r = pm_runtime_put_sync(&hdmi.pdev->dev);
  130. WARN_ON(r < 0);
  131. }
  132. int hdmi_init_display(struct omap_dss_device *dssdev)
  133. {
  134. DSSDBG("init_display\n");
  135. dss_init_hdmi_ip_ops(&hdmi.ip_data);
  136. return 0;
  137. }
  138. static const struct hdmi_config *hdmi_find_timing(
  139. const struct hdmi_config *timings_arr,
  140. int len)
  141. {
  142. int i;
  143. for (i = 0; i < len; i++) {
  144. if (timings_arr[i].cm.code == hdmi.ip_data.cfg.cm.code)
  145. return &timings_arr[i];
  146. }
  147. return NULL;
  148. }
  149. static const struct hdmi_config *hdmi_get_timings(void)
  150. {
  151. const struct hdmi_config *arr;
  152. int len;
  153. if (hdmi.ip_data.cfg.cm.mode == HDMI_DVI) {
  154. arr = vesa_timings;
  155. len = ARRAY_SIZE(vesa_timings);
  156. } else {
  157. arr = cea_timings;
  158. len = ARRAY_SIZE(cea_timings);
  159. }
  160. return hdmi_find_timing(arr, len);
  161. }
  162. static bool hdmi_timings_compare(struct omap_video_timings *timing1,
  163. const struct hdmi_video_timings *timing2)
  164. {
  165. int timing1_vsync, timing1_hsync, timing2_vsync, timing2_hsync;
  166. if ((timing2->pixel_clock == timing1->pixel_clock) &&
  167. (timing2->x_res == timing1->x_res) &&
  168. (timing2->y_res == timing1->y_res)) {
  169. timing2_hsync = timing2->hfp + timing2->hsw + timing2->hbp;
  170. timing1_hsync = timing1->hfp + timing1->hsw + timing1->hbp;
  171. timing2_vsync = timing2->vfp + timing2->vsw + timing2->vbp;
  172. timing1_vsync = timing2->vfp + timing2->vsw + timing2->vbp;
  173. DSSDBG("timing1_hsync = %d timing1_vsync = %d"\
  174. "timing2_hsync = %d timing2_vsync = %d\n",
  175. timing1_hsync, timing1_vsync,
  176. timing2_hsync, timing2_vsync);
  177. if ((timing1_hsync == timing2_hsync) &&
  178. (timing1_vsync == timing2_vsync)) {
  179. return true;
  180. }
  181. }
  182. return false;
  183. }
  184. static struct hdmi_cm hdmi_get_code(struct omap_video_timings *timing)
  185. {
  186. int i;
  187. struct hdmi_cm cm = {-1};
  188. DSSDBG("hdmi_get_code\n");
  189. for (i = 0; i < ARRAY_SIZE(cea_timings); i++) {
  190. if (hdmi_timings_compare(timing, &cea_timings[i].timings)) {
  191. cm = cea_timings[i].cm;
  192. goto end;
  193. }
  194. }
  195. for (i = 0; i < ARRAY_SIZE(vesa_timings); i++) {
  196. if (hdmi_timings_compare(timing, &vesa_timings[i].timings)) {
  197. cm = vesa_timings[i].cm;
  198. goto end;
  199. }
  200. }
  201. end: return cm;
  202. }
  203. unsigned long hdmi_get_pixel_clock(void)
  204. {
  205. /* HDMI Pixel Clock in Mhz */
  206. return hdmi.ip_data.cfg.timings.pixel_clock * 1000;
  207. }
  208. static void hdmi_compute_pll(struct omap_dss_device *dssdev, int phy,
  209. struct hdmi_pll_info *pi)
  210. {
  211. unsigned long clkin, refclk;
  212. u32 mf;
  213. clkin = clk_get_rate(hdmi.sys_clk) / 10000;
  214. /*
  215. * Input clock is predivided by N + 1
  216. * out put of which is reference clk
  217. */
  218. if (dssdev->clocks.hdmi.regn == 0)
  219. pi->regn = HDMI_DEFAULT_REGN;
  220. else
  221. pi->regn = dssdev->clocks.hdmi.regn;
  222. refclk = clkin / pi->regn;
  223. if (dssdev->clocks.hdmi.regm2 == 0)
  224. pi->regm2 = HDMI_DEFAULT_REGM2;
  225. else
  226. pi->regm2 = dssdev->clocks.hdmi.regm2;
  227. /*
  228. * multiplier is pixel_clk/ref_clk
  229. * Multiplying by 100 to avoid fractional part removal
  230. */
  231. pi->regm = phy * pi->regm2 / refclk;
  232. /*
  233. * fractional multiplier is remainder of the difference between
  234. * multiplier and actual phy(required pixel clock thus should be
  235. * multiplied by 2^18(262144) divided by the reference clock
  236. */
  237. mf = (phy - pi->regm / pi->regm2 * refclk) * 262144;
  238. pi->regmf = pi->regm2 * mf / refclk;
  239. /*
  240. * Dcofreq should be set to 1 if required pixel clock
  241. * is greater than 1000MHz
  242. */
  243. pi->dcofreq = phy > 1000 * 100;
  244. pi->regsd = ((pi->regm * clkin / 10) / (pi->regn * 250) + 5) / 10;
  245. /* Set the reference clock to sysclk reference */
  246. pi->refsel = HDMI_REFSEL_SYSCLK;
  247. DSSDBG("M = %d Mf = %d\n", pi->regm, pi->regmf);
  248. DSSDBG("range = %d sd = %d\n", pi->dcofreq, pi->regsd);
  249. }
  250. static int hdmi_power_on(struct omap_dss_device *dssdev)
  251. {
  252. int r;
  253. const struct hdmi_config *timing;
  254. struct omap_video_timings *p;
  255. unsigned long phy;
  256. r = hdmi_runtime_get();
  257. if (r)
  258. return r;
  259. dss_mgr_disable(dssdev->manager);
  260. p = &dssdev->panel.timings;
  261. DSSDBG("hdmi_power_on x_res= %d y_res = %d\n",
  262. dssdev->panel.timings.x_res,
  263. dssdev->panel.timings.y_res);
  264. timing = hdmi_get_timings();
  265. if (timing == NULL) {
  266. /* HDMI code 4 corresponds to 640 * 480 VGA */
  267. hdmi.ip_data.cfg.cm.code = 4;
  268. /* DVI mode 1 corresponds to HDMI 0 to DVI */
  269. hdmi.ip_data.cfg.cm.mode = HDMI_DVI;
  270. hdmi.ip_data.cfg = vesa_timings[0];
  271. } else {
  272. hdmi.ip_data.cfg = *timing;
  273. }
  274. phy = p->pixel_clock;
  275. hdmi_compute_pll(dssdev, phy, &hdmi.ip_data.pll_data);
  276. hdmi.ip_data.ops->video_enable(&hdmi.ip_data, 0);
  277. /* config the PLL and PHY hdmi_set_pll_pwrfirst */
  278. r = hdmi.ip_data.ops->pll_enable(&hdmi.ip_data);
  279. if (r) {
  280. DSSDBG("Failed to lock PLL\n");
  281. goto err;
  282. }
  283. r = hdmi.ip_data.ops->phy_enable(&hdmi.ip_data);
  284. if (r) {
  285. DSSDBG("Failed to start PHY\n");
  286. goto err;
  287. }
  288. hdmi.ip_data.ops->video_configure(&hdmi.ip_data);
  289. /* Make selection of HDMI in DSS */
  290. dss_select_hdmi_venc_clk_source(DSS_HDMI_M_PCLK);
  291. /* Select the dispc clock source as PRCM clock, to ensure that it is not
  292. * DSI PLL source as the clock selected by DSI PLL might not be
  293. * sufficient for the resolution selected / that can be changed
  294. * dynamically by user. This can be moved to single location , say
  295. * Boardfile.
  296. */
  297. dss_select_dispc_clk_source(dssdev->clocks.dispc.dispc_fclk_src);
  298. /* bypass TV gamma table */
  299. dispc_enable_gamma_table(0);
  300. /* tv size */
  301. dss_mgr_set_timings(dssdev->manager, &dssdev->panel.timings);
  302. hdmi.ip_data.ops->video_enable(&hdmi.ip_data, 1);
  303. r = dss_mgr_enable(dssdev->manager);
  304. if (r)
  305. goto err_mgr_enable;
  306. return 0;
  307. err_mgr_enable:
  308. hdmi.ip_data.ops->video_enable(&hdmi.ip_data, 0);
  309. hdmi.ip_data.ops->phy_disable(&hdmi.ip_data);
  310. hdmi.ip_data.ops->pll_disable(&hdmi.ip_data);
  311. err:
  312. hdmi_runtime_put();
  313. return -EIO;
  314. }
  315. static void hdmi_power_off(struct omap_dss_device *dssdev)
  316. {
  317. dss_mgr_disable(dssdev->manager);
  318. hdmi.ip_data.ops->video_enable(&hdmi.ip_data, 0);
  319. hdmi.ip_data.ops->phy_disable(&hdmi.ip_data);
  320. hdmi.ip_data.ops->pll_disable(&hdmi.ip_data);
  321. hdmi_runtime_put();
  322. }
  323. int omapdss_hdmi_display_check_timing(struct omap_dss_device *dssdev,
  324. struct omap_video_timings *timings)
  325. {
  326. struct hdmi_cm cm;
  327. cm = hdmi_get_code(timings);
  328. if (cm.code == -1) {
  329. return -EINVAL;
  330. }
  331. return 0;
  332. }
  333. void omapdss_hdmi_display_set_timing(struct omap_dss_device *dssdev)
  334. {
  335. struct hdmi_cm cm;
  336. cm = hdmi_get_code(&dssdev->panel.timings);
  337. hdmi.ip_data.cfg.cm.code = cm.code;
  338. hdmi.ip_data.cfg.cm.mode = cm.mode;
  339. if (dssdev->state == OMAP_DSS_DISPLAY_ACTIVE) {
  340. int r;
  341. hdmi_power_off(dssdev);
  342. r = hdmi_power_on(dssdev);
  343. if (r)
  344. DSSERR("failed to power on device\n");
  345. } else {
  346. dss_mgr_set_timings(dssdev->manager, &dssdev->panel.timings);
  347. }
  348. }
  349. void hdmi_dump_regs(struct seq_file *s)
  350. {
  351. mutex_lock(&hdmi.lock);
  352. if (hdmi_runtime_get())
  353. return;
  354. hdmi.ip_data.ops->dump_wrapper(&hdmi.ip_data, s);
  355. hdmi.ip_data.ops->dump_pll(&hdmi.ip_data, s);
  356. hdmi.ip_data.ops->dump_phy(&hdmi.ip_data, s);
  357. hdmi.ip_data.ops->dump_core(&hdmi.ip_data, s);
  358. hdmi_runtime_put();
  359. mutex_unlock(&hdmi.lock);
  360. }
  361. int omapdss_hdmi_read_edid(u8 *buf, int len)
  362. {
  363. int r;
  364. mutex_lock(&hdmi.lock);
  365. r = hdmi_runtime_get();
  366. BUG_ON(r);
  367. r = hdmi.ip_data.ops->read_edid(&hdmi.ip_data, buf, len);
  368. hdmi_runtime_put();
  369. mutex_unlock(&hdmi.lock);
  370. return r;
  371. }
  372. bool omapdss_hdmi_detect(void)
  373. {
  374. int r;
  375. mutex_lock(&hdmi.lock);
  376. r = hdmi_runtime_get();
  377. BUG_ON(r);
  378. r = hdmi.ip_data.ops->detect(&hdmi.ip_data);
  379. hdmi_runtime_put();
  380. mutex_unlock(&hdmi.lock);
  381. return r == 1;
  382. }
  383. int omapdss_hdmi_display_enable(struct omap_dss_device *dssdev)
  384. {
  385. struct omap_dss_hdmi_data *priv = dssdev->data;
  386. int r = 0;
  387. DSSDBG("ENTER hdmi_display_enable\n");
  388. mutex_lock(&hdmi.lock);
  389. if (dssdev->manager == NULL) {
  390. DSSERR("failed to enable display: no manager\n");
  391. r = -ENODEV;
  392. goto err0;
  393. }
  394. hdmi.ip_data.hpd_gpio = priv->hpd_gpio;
  395. r = omap_dss_start_device(dssdev);
  396. if (r) {
  397. DSSERR("failed to start device\n");
  398. goto err0;
  399. }
  400. if (dssdev->platform_enable) {
  401. r = dssdev->platform_enable(dssdev);
  402. if (r) {
  403. DSSERR("failed to enable GPIO's\n");
  404. goto err1;
  405. }
  406. }
  407. r = hdmi_power_on(dssdev);
  408. if (r) {
  409. DSSERR("failed to power on device\n");
  410. goto err2;
  411. }
  412. mutex_unlock(&hdmi.lock);
  413. return 0;
  414. err2:
  415. if (dssdev->platform_disable)
  416. dssdev->platform_disable(dssdev);
  417. err1:
  418. omap_dss_stop_device(dssdev);
  419. err0:
  420. mutex_unlock(&hdmi.lock);
  421. return r;
  422. }
  423. void omapdss_hdmi_display_disable(struct omap_dss_device *dssdev)
  424. {
  425. DSSDBG("Enter hdmi_display_disable\n");
  426. mutex_lock(&hdmi.lock);
  427. hdmi_power_off(dssdev);
  428. if (dssdev->platform_disable)
  429. dssdev->platform_disable(dssdev);
  430. omap_dss_stop_device(dssdev);
  431. mutex_unlock(&hdmi.lock);
  432. }
  433. #if defined(CONFIG_SND_OMAP_SOC_OMAP4_HDMI) || \
  434. defined(CONFIG_SND_OMAP_SOC_OMAP4_HDMI_MODULE)
  435. static int hdmi_audio_trigger(struct snd_pcm_substream *substream, int cmd,
  436. struct snd_soc_dai *dai)
  437. {
  438. struct snd_soc_pcm_runtime *rtd = substream->private_data;
  439. struct snd_soc_codec *codec = rtd->codec;
  440. struct platform_device *pdev = to_platform_device(codec->dev);
  441. struct hdmi_ip_data *ip_data = snd_soc_codec_get_drvdata(codec);
  442. int err = 0;
  443. if (!(ip_data->ops) && !(ip_data->ops->audio_enable)) {
  444. dev_err(&pdev->dev, "Cannot enable/disable audio\n");
  445. return -ENODEV;
  446. }
  447. switch (cmd) {
  448. case SNDRV_PCM_TRIGGER_START:
  449. case SNDRV_PCM_TRIGGER_RESUME:
  450. case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
  451. ip_data->ops->audio_enable(ip_data, true);
  452. break;
  453. case SNDRV_PCM_TRIGGER_STOP:
  454. case SNDRV_PCM_TRIGGER_SUSPEND:
  455. case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
  456. ip_data->ops->audio_enable(ip_data, false);
  457. break;
  458. default:
  459. err = -EINVAL;
  460. }
  461. return err;
  462. }
  463. static int hdmi_audio_hw_params(struct snd_pcm_substream *substream,
  464. struct snd_pcm_hw_params *params,
  465. struct snd_soc_dai *dai)
  466. {
  467. struct snd_soc_pcm_runtime *rtd = substream->private_data;
  468. struct snd_soc_codec *codec = rtd->codec;
  469. struct hdmi_ip_data *ip_data = snd_soc_codec_get_drvdata(codec);
  470. struct hdmi_audio_format audio_format;
  471. struct hdmi_audio_dma audio_dma;
  472. struct hdmi_core_audio_config core_cfg;
  473. struct hdmi_core_infoframe_audio aud_if_cfg;
  474. int err, n, cts;
  475. enum hdmi_core_audio_sample_freq sample_freq;
  476. switch (params_format(params)) {
  477. case SNDRV_PCM_FORMAT_S16_LE:
  478. core_cfg.i2s_cfg.word_max_length =
  479. HDMI_AUDIO_I2S_MAX_WORD_20BITS;
  480. core_cfg.i2s_cfg.word_length = HDMI_AUDIO_I2S_CHST_WORD_16_BITS;
  481. core_cfg.i2s_cfg.in_length_bits =
  482. HDMI_AUDIO_I2S_INPUT_LENGTH_16;
  483. core_cfg.i2s_cfg.justification = HDMI_AUDIO_JUSTIFY_LEFT;
  484. audio_format.samples_per_word = HDMI_AUDIO_ONEWORD_TWOSAMPLES;
  485. audio_format.sample_size = HDMI_AUDIO_SAMPLE_16BITS;
  486. audio_format.justification = HDMI_AUDIO_JUSTIFY_LEFT;
  487. audio_dma.transfer_size = 0x10;
  488. break;
  489. case SNDRV_PCM_FORMAT_S24_LE:
  490. core_cfg.i2s_cfg.word_max_length =
  491. HDMI_AUDIO_I2S_MAX_WORD_24BITS;
  492. core_cfg.i2s_cfg.word_length = HDMI_AUDIO_I2S_CHST_WORD_24_BITS;
  493. core_cfg.i2s_cfg.in_length_bits =
  494. HDMI_AUDIO_I2S_INPUT_LENGTH_24;
  495. audio_format.samples_per_word = HDMI_AUDIO_ONEWORD_ONESAMPLE;
  496. audio_format.sample_size = HDMI_AUDIO_SAMPLE_24BITS;
  497. audio_format.justification = HDMI_AUDIO_JUSTIFY_RIGHT;
  498. core_cfg.i2s_cfg.justification = HDMI_AUDIO_JUSTIFY_RIGHT;
  499. audio_dma.transfer_size = 0x20;
  500. break;
  501. default:
  502. return -EINVAL;
  503. }
  504. switch (params_rate(params)) {
  505. case 32000:
  506. sample_freq = HDMI_AUDIO_FS_32000;
  507. break;
  508. case 44100:
  509. sample_freq = HDMI_AUDIO_FS_44100;
  510. break;
  511. case 48000:
  512. sample_freq = HDMI_AUDIO_FS_48000;
  513. break;
  514. default:
  515. return -EINVAL;
  516. }
  517. err = hdmi_config_audio_acr(ip_data, params_rate(params), &n, &cts);
  518. if (err < 0)
  519. return err;
  520. /* Audio wrapper config */
  521. audio_format.stereo_channels = HDMI_AUDIO_STEREO_ONECHANNEL;
  522. audio_format.active_chnnls_msk = 0x03;
  523. audio_format.type = HDMI_AUDIO_TYPE_LPCM;
  524. audio_format.sample_order = HDMI_AUDIO_SAMPLE_LEFT_FIRST;
  525. /* Disable start/stop signals of IEC 60958 blocks */
  526. audio_format.en_sig_blk_strt_end = HDMI_AUDIO_BLOCK_SIG_STARTEND_OFF;
  527. audio_dma.block_size = 0xC0;
  528. audio_dma.mode = HDMI_AUDIO_TRANSF_DMA;
  529. audio_dma.fifo_threshold = 0x20; /* in number of samples */
  530. hdmi_wp_audio_config_dma(ip_data, &audio_dma);
  531. hdmi_wp_audio_config_format(ip_data, &audio_format);
  532. /*
  533. * I2S config
  534. */
  535. core_cfg.i2s_cfg.en_high_bitrate_aud = false;
  536. /* Only used with high bitrate audio */
  537. core_cfg.i2s_cfg.cbit_order = false;
  538. /* Serial data and word select should change on sck rising edge */
  539. core_cfg.i2s_cfg.sck_edge_mode = HDMI_AUDIO_I2S_SCK_EDGE_RISING;
  540. core_cfg.i2s_cfg.vbit = HDMI_AUDIO_I2S_VBIT_FOR_PCM;
  541. /* Set I2S word select polarity */
  542. core_cfg.i2s_cfg.ws_polarity = HDMI_AUDIO_I2S_WS_POLARITY_LOW_IS_LEFT;
  543. core_cfg.i2s_cfg.direction = HDMI_AUDIO_I2S_MSB_SHIFTED_FIRST;
  544. /* Set serial data to word select shift. See Phillips spec. */
  545. core_cfg.i2s_cfg.shift = HDMI_AUDIO_I2S_FIRST_BIT_SHIFT;
  546. /* Enable one of the four available serial data channels */
  547. core_cfg.i2s_cfg.active_sds = HDMI_AUDIO_I2S_SD0_EN;
  548. /* Core audio config */
  549. core_cfg.freq_sample = sample_freq;
  550. core_cfg.n = n;
  551. core_cfg.cts = cts;
  552. if (dss_has_feature(FEAT_HDMI_CTS_SWMODE)) {
  553. core_cfg.aud_par_busclk = 0;
  554. core_cfg.cts_mode = HDMI_AUDIO_CTS_MODE_SW;
  555. core_cfg.use_mclk = dss_has_feature(FEAT_HDMI_AUDIO_USE_MCLK);
  556. } else {
  557. core_cfg.aud_par_busclk = (((128 * 31) - 1) << 8);
  558. core_cfg.cts_mode = HDMI_AUDIO_CTS_MODE_HW;
  559. core_cfg.use_mclk = true;
  560. }
  561. if (core_cfg.use_mclk)
  562. core_cfg.mclk_mode = HDMI_AUDIO_MCLK_128FS;
  563. core_cfg.layout = HDMI_AUDIO_LAYOUT_2CH;
  564. core_cfg.en_spdif = false;
  565. /* Use sample frequency from channel status word */
  566. core_cfg.fs_override = true;
  567. /* Enable ACR packets */
  568. core_cfg.en_acr_pkt = true;
  569. /* Disable direct streaming digital audio */
  570. core_cfg.en_dsd_audio = false;
  571. /* Use parallel audio interface */
  572. core_cfg.en_parallel_aud_input = true;
  573. hdmi_core_audio_config(ip_data, &core_cfg);
  574. /*
  575. * Configure packet
  576. * info frame audio see doc CEA861-D page 74
  577. */
  578. aud_if_cfg.db1_coding_type = HDMI_INFOFRAME_AUDIO_DB1CT_FROM_STREAM;
  579. aud_if_cfg.db1_channel_count = 2;
  580. aud_if_cfg.db2_sample_freq = HDMI_INFOFRAME_AUDIO_DB2SF_FROM_STREAM;
  581. aud_if_cfg.db2_sample_size = HDMI_INFOFRAME_AUDIO_DB2SS_FROM_STREAM;
  582. aud_if_cfg.db4_channel_alloc = 0x00;
  583. aud_if_cfg.db5_downmix_inh = false;
  584. aud_if_cfg.db5_lsv = 0;
  585. hdmi_core_audio_infoframe_config(ip_data, &aud_if_cfg);
  586. return 0;
  587. }
  588. static int hdmi_audio_startup(struct snd_pcm_substream *substream,
  589. struct snd_soc_dai *dai)
  590. {
  591. if (!hdmi.ip_data.cfg.cm.mode) {
  592. pr_err("Current video settings do not support audio.\n");
  593. return -EIO;
  594. }
  595. return 0;
  596. }
  597. static int hdmi_audio_codec_probe(struct snd_soc_codec *codec)
  598. {
  599. struct hdmi_ip_data *priv = &hdmi.ip_data;
  600. snd_soc_codec_set_drvdata(codec, priv);
  601. return 0;
  602. }
  603. static struct snd_soc_codec_driver hdmi_audio_codec_drv = {
  604. .probe = hdmi_audio_codec_probe,
  605. };
  606. static struct snd_soc_dai_ops hdmi_audio_codec_ops = {
  607. .hw_params = hdmi_audio_hw_params,
  608. .trigger = hdmi_audio_trigger,
  609. .startup = hdmi_audio_startup,
  610. };
  611. static struct snd_soc_dai_driver hdmi_codec_dai_drv = {
  612. .name = "hdmi-audio-codec",
  613. .playback = {
  614. .channels_min = 2,
  615. .channels_max = 2,
  616. .rates = SNDRV_PCM_RATE_32000 |
  617. SNDRV_PCM_RATE_44100 | SNDRV_PCM_RATE_48000,
  618. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  619. SNDRV_PCM_FMTBIT_S24_LE,
  620. },
  621. .ops = &hdmi_audio_codec_ops,
  622. };
  623. #endif
  624. static int hdmi_get_clocks(struct platform_device *pdev)
  625. {
  626. struct clk *clk;
  627. clk = clk_get(&pdev->dev, "sys_clk");
  628. if (IS_ERR(clk)) {
  629. DSSERR("can't get sys_clk\n");
  630. return PTR_ERR(clk);
  631. }
  632. hdmi.sys_clk = clk;
  633. return 0;
  634. }
  635. static void hdmi_put_clocks(void)
  636. {
  637. if (hdmi.sys_clk)
  638. clk_put(hdmi.sys_clk);
  639. }
  640. /* HDMI HW IP initialisation */
  641. static int omapdss_hdmihw_probe(struct platform_device *pdev)
  642. {
  643. struct resource *hdmi_mem;
  644. int r;
  645. hdmi.pdev = pdev;
  646. mutex_init(&hdmi.lock);
  647. hdmi_mem = platform_get_resource(hdmi.pdev, IORESOURCE_MEM, 0);
  648. if (!hdmi_mem) {
  649. DSSERR("can't get IORESOURCE_MEM HDMI\n");
  650. return -EINVAL;
  651. }
  652. /* Base address taken from platform */
  653. hdmi.ip_data.base_wp = ioremap(hdmi_mem->start,
  654. resource_size(hdmi_mem));
  655. if (!hdmi.ip_data.base_wp) {
  656. DSSERR("can't ioremap WP\n");
  657. return -ENOMEM;
  658. }
  659. r = hdmi_get_clocks(pdev);
  660. if (r) {
  661. iounmap(hdmi.ip_data.base_wp);
  662. return r;
  663. }
  664. pm_runtime_enable(&pdev->dev);
  665. hdmi.ip_data.core_sys_offset = HDMI_CORE_SYS;
  666. hdmi.ip_data.core_av_offset = HDMI_CORE_AV;
  667. hdmi.ip_data.pll_offset = HDMI_PLLCTRL;
  668. hdmi.ip_data.phy_offset = HDMI_PHY;
  669. hdmi_panel_init();
  670. #if defined(CONFIG_SND_OMAP_SOC_OMAP4_HDMI) || \
  671. defined(CONFIG_SND_OMAP_SOC_OMAP4_HDMI_MODULE)
  672. /* Register ASoC codec DAI */
  673. r = snd_soc_register_codec(&pdev->dev, &hdmi_audio_codec_drv,
  674. &hdmi_codec_dai_drv, 1);
  675. if (r) {
  676. DSSERR("can't register ASoC HDMI audio codec\n");
  677. return r;
  678. }
  679. #endif
  680. return 0;
  681. }
  682. static int omapdss_hdmihw_remove(struct platform_device *pdev)
  683. {
  684. hdmi_panel_exit();
  685. #if defined(CONFIG_SND_OMAP_SOC_OMAP4_HDMI) || \
  686. defined(CONFIG_SND_OMAP_SOC_OMAP4_HDMI_MODULE)
  687. snd_soc_unregister_codec(&pdev->dev);
  688. #endif
  689. pm_runtime_disable(&pdev->dev);
  690. hdmi_put_clocks();
  691. iounmap(hdmi.ip_data.base_wp);
  692. return 0;
  693. }
  694. static int hdmi_runtime_suspend(struct device *dev)
  695. {
  696. clk_disable(hdmi.sys_clk);
  697. dispc_runtime_put();
  698. return 0;
  699. }
  700. static int hdmi_runtime_resume(struct device *dev)
  701. {
  702. int r;
  703. r = dispc_runtime_get();
  704. if (r < 0)
  705. return r;
  706. clk_enable(hdmi.sys_clk);
  707. return 0;
  708. }
  709. static const struct dev_pm_ops hdmi_pm_ops = {
  710. .runtime_suspend = hdmi_runtime_suspend,
  711. .runtime_resume = hdmi_runtime_resume,
  712. };
  713. static struct platform_driver omapdss_hdmihw_driver = {
  714. .probe = omapdss_hdmihw_probe,
  715. .remove = omapdss_hdmihw_remove,
  716. .driver = {
  717. .name = "omapdss_hdmi",
  718. .owner = THIS_MODULE,
  719. .pm = &hdmi_pm_ops,
  720. },
  721. };
  722. int hdmi_init_platform_driver(void)
  723. {
  724. return platform_driver_register(&omapdss_hdmihw_driver);
  725. }
  726. void hdmi_uninit_platform_driver(void)
  727. {
  728. platform_driver_unregister(&omapdss_hdmihw_driver);
  729. }