i915_dma.c 49 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863
  1. /* i915_dma.c -- DMA support for the I915 -*- linux-c -*-
  2. */
  3. /*
  4. * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
  5. * All Rights Reserved.
  6. *
  7. * Permission is hereby granted, free of charge, to any person obtaining a
  8. * copy of this software and associated documentation files (the
  9. * "Software"), to deal in the Software without restriction, including
  10. * without limitation the rights to use, copy, modify, merge, publish,
  11. * distribute, sub license, and/or sell copies of the Software, and to
  12. * permit persons to whom the Software is furnished to do so, subject to
  13. * the following conditions:
  14. *
  15. * The above copyright notice and this permission notice (including the
  16. * next paragraph) shall be included in all copies or substantial portions
  17. * of the Software.
  18. *
  19. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
  20. * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  21. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
  22. * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
  23. * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
  24. * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
  25. * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
  26. *
  27. */
  28. #include "drmP.h"
  29. #include "drm.h"
  30. #include "drm_crtc_helper.h"
  31. #include "drm_fb_helper.h"
  32. #include "intel_drv.h"
  33. #include "i915_drm.h"
  34. #include "i915_drv.h"
  35. #include "i915_trace.h"
  36. #include <linux/vgaarb.h>
  37. #include <linux/acpi.h>
  38. #include <linux/pnp.h>
  39. #include <linux/vga_switcheroo.h>
  40. #include <linux/slab.h>
  41. /**
  42. * Sets up the hardware status page for devices that need a physical address
  43. * in the register.
  44. */
  45. static int i915_init_phys_hws(struct drm_device *dev)
  46. {
  47. drm_i915_private_t *dev_priv = dev->dev_private;
  48. /* Program Hardware Status Page */
  49. dev_priv->status_page_dmah =
  50. drm_pci_alloc(dev, PAGE_SIZE, PAGE_SIZE);
  51. if (!dev_priv->status_page_dmah) {
  52. DRM_ERROR("Can not allocate hardware status page\n");
  53. return -ENOMEM;
  54. }
  55. dev_priv->render_ring.status_page.page_addr
  56. = dev_priv->status_page_dmah->vaddr;
  57. dev_priv->dma_status_page = dev_priv->status_page_dmah->busaddr;
  58. memset(dev_priv->render_ring.status_page.page_addr, 0, PAGE_SIZE);
  59. if (IS_I965G(dev))
  60. dev_priv->dma_status_page |= (dev_priv->dma_status_page >> 28) &
  61. 0xf0;
  62. I915_WRITE(HWS_PGA, dev_priv->dma_status_page);
  63. DRM_DEBUG_DRIVER("Enabled hardware status page\n");
  64. return 0;
  65. }
  66. /**
  67. * Frees the hardware status page, whether it's a physical address or a virtual
  68. * address set up by the X Server.
  69. */
  70. static void i915_free_hws(struct drm_device *dev)
  71. {
  72. drm_i915_private_t *dev_priv = dev->dev_private;
  73. if (dev_priv->status_page_dmah) {
  74. drm_pci_free(dev, dev_priv->status_page_dmah);
  75. dev_priv->status_page_dmah = NULL;
  76. }
  77. if (dev_priv->render_ring.status_page.gfx_addr) {
  78. dev_priv->render_ring.status_page.gfx_addr = 0;
  79. dev_priv->status_gfx_addr = 0;
  80. drm_core_ioremapfree(&dev_priv->hws_map, dev);
  81. }
  82. /* Need to rewrite hardware status page */
  83. I915_WRITE(HWS_PGA, 0x1ffff000);
  84. }
  85. void i915_kernel_lost_context(struct drm_device * dev)
  86. {
  87. drm_i915_private_t *dev_priv = dev->dev_private;
  88. struct drm_i915_master_private *master_priv;
  89. struct intel_ring_buffer *ring = &dev_priv->render_ring;
  90. /*
  91. * We should never lose context on the ring with modesetting
  92. * as we don't expose it to userspace
  93. */
  94. if (drm_core_check_feature(dev, DRIVER_MODESET))
  95. return;
  96. ring->head = I915_READ(PRB0_HEAD) & HEAD_ADDR;
  97. ring->tail = I915_READ(PRB0_TAIL) & TAIL_ADDR;
  98. ring->space = ring->head - (ring->tail + 8);
  99. if (ring->space < 0)
  100. ring->space += ring->size;
  101. if (!dev->primary->master)
  102. return;
  103. master_priv = dev->primary->master->driver_priv;
  104. if (ring->head == ring->tail && master_priv->sarea_priv)
  105. master_priv->sarea_priv->perf_boxes |= I915_BOX_RING_EMPTY;
  106. }
  107. static int i915_dma_cleanup(struct drm_device * dev)
  108. {
  109. drm_i915_private_t *dev_priv = dev->dev_private;
  110. /* Make sure interrupts are disabled here because the uninstall ioctl
  111. * may not have been called from userspace and after dev_private
  112. * is freed, it's too late.
  113. */
  114. if (dev->irq_enabled)
  115. drm_irq_uninstall(dev);
  116. intel_cleanup_ring_buffer(dev, &dev_priv->render_ring);
  117. /* Clear the HWS virtual address at teardown */
  118. if (I915_NEED_GFX_HWS(dev))
  119. i915_free_hws(dev);
  120. return 0;
  121. }
  122. static int i915_initialize(struct drm_device * dev, drm_i915_init_t * init)
  123. {
  124. drm_i915_private_t *dev_priv = dev->dev_private;
  125. struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
  126. master_priv->sarea = drm_getsarea(dev);
  127. if (master_priv->sarea) {
  128. master_priv->sarea_priv = (drm_i915_sarea_t *)
  129. ((u8 *)master_priv->sarea->handle + init->sarea_priv_offset);
  130. } else {
  131. DRM_DEBUG_DRIVER("sarea not found assuming DRI2 userspace\n");
  132. }
  133. if (init->ring_size != 0) {
  134. if (dev_priv->render_ring.gem_object != NULL) {
  135. i915_dma_cleanup(dev);
  136. DRM_ERROR("Client tried to initialize ringbuffer in "
  137. "GEM mode\n");
  138. return -EINVAL;
  139. }
  140. dev_priv->render_ring.size = init->ring_size;
  141. dev_priv->render_ring.map.offset = init->ring_start;
  142. dev_priv->render_ring.map.size = init->ring_size;
  143. dev_priv->render_ring.map.type = 0;
  144. dev_priv->render_ring.map.flags = 0;
  145. dev_priv->render_ring.map.mtrr = 0;
  146. drm_core_ioremap_wc(&dev_priv->render_ring.map, dev);
  147. if (dev_priv->render_ring.map.handle == NULL) {
  148. i915_dma_cleanup(dev);
  149. DRM_ERROR("can not ioremap virtual address for"
  150. " ring buffer\n");
  151. return -ENOMEM;
  152. }
  153. }
  154. dev_priv->render_ring.virtual_start = dev_priv->render_ring.map.handle;
  155. dev_priv->cpp = init->cpp;
  156. dev_priv->back_offset = init->back_offset;
  157. dev_priv->front_offset = init->front_offset;
  158. dev_priv->current_page = 0;
  159. if (master_priv->sarea_priv)
  160. master_priv->sarea_priv->pf_current_page = 0;
  161. /* Allow hardware batchbuffers unless told otherwise.
  162. */
  163. dev_priv->allow_batchbuffer = 1;
  164. return 0;
  165. }
  166. static int i915_dma_resume(struct drm_device * dev)
  167. {
  168. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  169. struct intel_ring_buffer *ring;
  170. DRM_DEBUG_DRIVER("%s\n", __func__);
  171. ring = &dev_priv->render_ring;
  172. if (ring->map.handle == NULL) {
  173. DRM_ERROR("can not ioremap virtual address for"
  174. " ring buffer\n");
  175. return -ENOMEM;
  176. }
  177. /* Program Hardware Status Page */
  178. if (!ring->status_page.page_addr) {
  179. DRM_ERROR("Can not find hardware status page\n");
  180. return -EINVAL;
  181. }
  182. DRM_DEBUG_DRIVER("hw status page @ %p\n",
  183. ring->status_page.page_addr);
  184. if (ring->status_page.gfx_addr != 0)
  185. ring->setup_status_page(dev, ring);
  186. else
  187. I915_WRITE(HWS_PGA, dev_priv->dma_status_page);
  188. DRM_DEBUG_DRIVER("Enabled hardware status page\n");
  189. return 0;
  190. }
  191. static int i915_dma_init(struct drm_device *dev, void *data,
  192. struct drm_file *file_priv)
  193. {
  194. drm_i915_init_t *init = data;
  195. int retcode = 0;
  196. switch (init->func) {
  197. case I915_INIT_DMA:
  198. retcode = i915_initialize(dev, init);
  199. break;
  200. case I915_CLEANUP_DMA:
  201. retcode = i915_dma_cleanup(dev);
  202. break;
  203. case I915_RESUME_DMA:
  204. retcode = i915_dma_resume(dev);
  205. break;
  206. default:
  207. retcode = -EINVAL;
  208. break;
  209. }
  210. return retcode;
  211. }
  212. /* Implement basically the same security restrictions as hardware does
  213. * for MI_BATCH_NON_SECURE. These can be made stricter at any time.
  214. *
  215. * Most of the calculations below involve calculating the size of a
  216. * particular instruction. It's important to get the size right as
  217. * that tells us where the next instruction to check is. Any illegal
  218. * instruction detected will be given a size of zero, which is a
  219. * signal to abort the rest of the buffer.
  220. */
  221. static int do_validate_cmd(int cmd)
  222. {
  223. switch (((cmd >> 29) & 0x7)) {
  224. case 0x0:
  225. switch ((cmd >> 23) & 0x3f) {
  226. case 0x0:
  227. return 1; /* MI_NOOP */
  228. case 0x4:
  229. return 1; /* MI_FLUSH */
  230. default:
  231. return 0; /* disallow everything else */
  232. }
  233. break;
  234. case 0x1:
  235. return 0; /* reserved */
  236. case 0x2:
  237. return (cmd & 0xff) + 2; /* 2d commands */
  238. case 0x3:
  239. if (((cmd >> 24) & 0x1f) <= 0x18)
  240. return 1;
  241. switch ((cmd >> 24) & 0x1f) {
  242. case 0x1c:
  243. return 1;
  244. case 0x1d:
  245. switch ((cmd >> 16) & 0xff) {
  246. case 0x3:
  247. return (cmd & 0x1f) + 2;
  248. case 0x4:
  249. return (cmd & 0xf) + 2;
  250. default:
  251. return (cmd & 0xffff) + 2;
  252. }
  253. case 0x1e:
  254. if (cmd & (1 << 23))
  255. return (cmd & 0xffff) + 1;
  256. else
  257. return 1;
  258. case 0x1f:
  259. if ((cmd & (1 << 23)) == 0) /* inline vertices */
  260. return (cmd & 0x1ffff) + 2;
  261. else if (cmd & (1 << 17)) /* indirect random */
  262. if ((cmd & 0xffff) == 0)
  263. return 0; /* unknown length, too hard */
  264. else
  265. return (((cmd & 0xffff) + 1) / 2) + 1;
  266. else
  267. return 2; /* indirect sequential */
  268. default:
  269. return 0;
  270. }
  271. default:
  272. return 0;
  273. }
  274. return 0;
  275. }
  276. static int validate_cmd(int cmd)
  277. {
  278. int ret = do_validate_cmd(cmd);
  279. /* printk("validate_cmd( %x ): %d\n", cmd, ret); */
  280. return ret;
  281. }
  282. static int i915_emit_cmds(struct drm_device * dev, int *buffer, int dwords)
  283. {
  284. drm_i915_private_t *dev_priv = dev->dev_private;
  285. int i;
  286. if ((dwords+1) * sizeof(int) >= dev_priv->render_ring.size - 8)
  287. return -EINVAL;
  288. BEGIN_LP_RING((dwords+1)&~1);
  289. for (i = 0; i < dwords;) {
  290. int cmd, sz;
  291. cmd = buffer[i];
  292. if ((sz = validate_cmd(cmd)) == 0 || i + sz > dwords)
  293. return -EINVAL;
  294. OUT_RING(cmd);
  295. while (++i, --sz) {
  296. OUT_RING(buffer[i]);
  297. }
  298. }
  299. if (dwords & 1)
  300. OUT_RING(0);
  301. ADVANCE_LP_RING();
  302. return 0;
  303. }
  304. int
  305. i915_emit_box(struct drm_device *dev,
  306. struct drm_clip_rect *boxes,
  307. int i, int DR1, int DR4)
  308. {
  309. struct drm_clip_rect box = boxes[i];
  310. if (box.y2 <= box.y1 || box.x2 <= box.x1 || box.y2 <= 0 || box.x2 <= 0) {
  311. DRM_ERROR("Bad box %d,%d..%d,%d\n",
  312. box.x1, box.y1, box.x2, box.y2);
  313. return -EINVAL;
  314. }
  315. if (IS_I965G(dev)) {
  316. BEGIN_LP_RING(4);
  317. OUT_RING(GFX_OP_DRAWRECT_INFO_I965);
  318. OUT_RING((box.x1 & 0xffff) | (box.y1 << 16));
  319. OUT_RING(((box.x2 - 1) & 0xffff) | ((box.y2 - 1) << 16));
  320. OUT_RING(DR4);
  321. ADVANCE_LP_RING();
  322. } else {
  323. BEGIN_LP_RING(6);
  324. OUT_RING(GFX_OP_DRAWRECT_INFO);
  325. OUT_RING(DR1);
  326. OUT_RING((box.x1 & 0xffff) | (box.y1 << 16));
  327. OUT_RING(((box.x2 - 1) & 0xffff) | ((box.y2 - 1) << 16));
  328. OUT_RING(DR4);
  329. OUT_RING(0);
  330. ADVANCE_LP_RING();
  331. }
  332. return 0;
  333. }
  334. /* XXX: Emitting the counter should really be moved to part of the IRQ
  335. * emit. For now, do it in both places:
  336. */
  337. static void i915_emit_breadcrumb(struct drm_device *dev)
  338. {
  339. drm_i915_private_t *dev_priv = dev->dev_private;
  340. struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
  341. dev_priv->counter++;
  342. if (dev_priv->counter > 0x7FFFFFFFUL)
  343. dev_priv->counter = 0;
  344. if (master_priv->sarea_priv)
  345. master_priv->sarea_priv->last_enqueue = dev_priv->counter;
  346. BEGIN_LP_RING(4);
  347. OUT_RING(MI_STORE_DWORD_INDEX);
  348. OUT_RING(I915_BREADCRUMB_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
  349. OUT_RING(dev_priv->counter);
  350. OUT_RING(0);
  351. ADVANCE_LP_RING();
  352. }
  353. static int i915_dispatch_cmdbuffer(struct drm_device * dev,
  354. drm_i915_cmdbuffer_t *cmd,
  355. struct drm_clip_rect *cliprects,
  356. void *cmdbuf)
  357. {
  358. int nbox = cmd->num_cliprects;
  359. int i = 0, count, ret;
  360. if (cmd->sz & 0x3) {
  361. DRM_ERROR("alignment");
  362. return -EINVAL;
  363. }
  364. i915_kernel_lost_context(dev);
  365. count = nbox ? nbox : 1;
  366. for (i = 0; i < count; i++) {
  367. if (i < nbox) {
  368. ret = i915_emit_box(dev, cliprects, i,
  369. cmd->DR1, cmd->DR4);
  370. if (ret)
  371. return ret;
  372. }
  373. ret = i915_emit_cmds(dev, cmdbuf, cmd->sz / 4);
  374. if (ret)
  375. return ret;
  376. }
  377. i915_emit_breadcrumb(dev);
  378. return 0;
  379. }
  380. static int i915_dispatch_batchbuffer(struct drm_device * dev,
  381. drm_i915_batchbuffer_t * batch,
  382. struct drm_clip_rect *cliprects)
  383. {
  384. int nbox = batch->num_cliprects;
  385. int i = 0, count;
  386. if ((batch->start | batch->used) & 0x7) {
  387. DRM_ERROR("alignment");
  388. return -EINVAL;
  389. }
  390. i915_kernel_lost_context(dev);
  391. count = nbox ? nbox : 1;
  392. for (i = 0; i < count; i++) {
  393. if (i < nbox) {
  394. int ret = i915_emit_box(dev, cliprects, i,
  395. batch->DR1, batch->DR4);
  396. if (ret)
  397. return ret;
  398. }
  399. if (!IS_I830(dev) && !IS_845G(dev)) {
  400. BEGIN_LP_RING(2);
  401. if (IS_I965G(dev)) {
  402. OUT_RING(MI_BATCH_BUFFER_START | (2 << 6) | MI_BATCH_NON_SECURE_I965);
  403. OUT_RING(batch->start);
  404. } else {
  405. OUT_RING(MI_BATCH_BUFFER_START | (2 << 6));
  406. OUT_RING(batch->start | MI_BATCH_NON_SECURE);
  407. }
  408. ADVANCE_LP_RING();
  409. } else {
  410. BEGIN_LP_RING(4);
  411. OUT_RING(MI_BATCH_BUFFER);
  412. OUT_RING(batch->start | MI_BATCH_NON_SECURE);
  413. OUT_RING(batch->start + batch->used - 4);
  414. OUT_RING(0);
  415. ADVANCE_LP_RING();
  416. }
  417. }
  418. i915_emit_breadcrumb(dev);
  419. return 0;
  420. }
  421. static int i915_dispatch_flip(struct drm_device * dev)
  422. {
  423. drm_i915_private_t *dev_priv = dev->dev_private;
  424. struct drm_i915_master_private *master_priv =
  425. dev->primary->master->driver_priv;
  426. if (!master_priv->sarea_priv)
  427. return -EINVAL;
  428. DRM_DEBUG_DRIVER("%s: page=%d pfCurrentPage=%d\n",
  429. __func__,
  430. dev_priv->current_page,
  431. master_priv->sarea_priv->pf_current_page);
  432. i915_kernel_lost_context(dev);
  433. BEGIN_LP_RING(2);
  434. OUT_RING(MI_FLUSH | MI_READ_FLUSH);
  435. OUT_RING(0);
  436. ADVANCE_LP_RING();
  437. BEGIN_LP_RING(6);
  438. OUT_RING(CMD_OP_DISPLAYBUFFER_INFO | ASYNC_FLIP);
  439. OUT_RING(0);
  440. if (dev_priv->current_page == 0) {
  441. OUT_RING(dev_priv->back_offset);
  442. dev_priv->current_page = 1;
  443. } else {
  444. OUT_RING(dev_priv->front_offset);
  445. dev_priv->current_page = 0;
  446. }
  447. OUT_RING(0);
  448. ADVANCE_LP_RING();
  449. BEGIN_LP_RING(2);
  450. OUT_RING(MI_WAIT_FOR_EVENT | MI_WAIT_FOR_PLANE_A_FLIP);
  451. OUT_RING(0);
  452. ADVANCE_LP_RING();
  453. master_priv->sarea_priv->last_enqueue = dev_priv->counter++;
  454. BEGIN_LP_RING(4);
  455. OUT_RING(MI_STORE_DWORD_INDEX);
  456. OUT_RING(I915_BREADCRUMB_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
  457. OUT_RING(dev_priv->counter);
  458. OUT_RING(0);
  459. ADVANCE_LP_RING();
  460. master_priv->sarea_priv->pf_current_page = dev_priv->current_page;
  461. return 0;
  462. }
  463. static int i915_quiescent(struct drm_device * dev)
  464. {
  465. drm_i915_private_t *dev_priv = dev->dev_private;
  466. i915_kernel_lost_context(dev);
  467. return intel_wait_ring_buffer(dev, &dev_priv->render_ring,
  468. dev_priv->render_ring.size - 8);
  469. }
  470. static int i915_flush_ioctl(struct drm_device *dev, void *data,
  471. struct drm_file *file_priv)
  472. {
  473. int ret;
  474. RING_LOCK_TEST_WITH_RETURN(dev, file_priv);
  475. mutex_lock(&dev->struct_mutex);
  476. ret = i915_quiescent(dev);
  477. mutex_unlock(&dev->struct_mutex);
  478. return ret;
  479. }
  480. static int i915_batchbuffer(struct drm_device *dev, void *data,
  481. struct drm_file *file_priv)
  482. {
  483. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  484. struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
  485. drm_i915_sarea_t *sarea_priv = (drm_i915_sarea_t *)
  486. master_priv->sarea_priv;
  487. drm_i915_batchbuffer_t *batch = data;
  488. int ret;
  489. struct drm_clip_rect *cliprects = NULL;
  490. if (!dev_priv->allow_batchbuffer) {
  491. DRM_ERROR("Batchbuffer ioctl disabled\n");
  492. return -EINVAL;
  493. }
  494. DRM_DEBUG_DRIVER("i915 batchbuffer, start %x used %d cliprects %d\n",
  495. batch->start, batch->used, batch->num_cliprects);
  496. RING_LOCK_TEST_WITH_RETURN(dev, file_priv);
  497. if (batch->num_cliprects < 0)
  498. return -EINVAL;
  499. if (batch->num_cliprects) {
  500. cliprects = kcalloc(batch->num_cliprects,
  501. sizeof(struct drm_clip_rect),
  502. GFP_KERNEL);
  503. if (cliprects == NULL)
  504. return -ENOMEM;
  505. ret = copy_from_user(cliprects, batch->cliprects,
  506. batch->num_cliprects *
  507. sizeof(struct drm_clip_rect));
  508. if (ret != 0)
  509. goto fail_free;
  510. }
  511. mutex_lock(&dev->struct_mutex);
  512. ret = i915_dispatch_batchbuffer(dev, batch, cliprects);
  513. mutex_unlock(&dev->struct_mutex);
  514. if (sarea_priv)
  515. sarea_priv->last_dispatch = READ_BREADCRUMB(dev_priv);
  516. fail_free:
  517. kfree(cliprects);
  518. return ret;
  519. }
  520. static int i915_cmdbuffer(struct drm_device *dev, void *data,
  521. struct drm_file *file_priv)
  522. {
  523. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  524. struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
  525. drm_i915_sarea_t *sarea_priv = (drm_i915_sarea_t *)
  526. master_priv->sarea_priv;
  527. drm_i915_cmdbuffer_t *cmdbuf = data;
  528. struct drm_clip_rect *cliprects = NULL;
  529. void *batch_data;
  530. int ret;
  531. DRM_DEBUG_DRIVER("i915 cmdbuffer, buf %p sz %d cliprects %d\n",
  532. cmdbuf->buf, cmdbuf->sz, cmdbuf->num_cliprects);
  533. RING_LOCK_TEST_WITH_RETURN(dev, file_priv);
  534. if (cmdbuf->num_cliprects < 0)
  535. return -EINVAL;
  536. batch_data = kmalloc(cmdbuf->sz, GFP_KERNEL);
  537. if (batch_data == NULL)
  538. return -ENOMEM;
  539. ret = copy_from_user(batch_data, cmdbuf->buf, cmdbuf->sz);
  540. if (ret != 0)
  541. goto fail_batch_free;
  542. if (cmdbuf->num_cliprects) {
  543. cliprects = kcalloc(cmdbuf->num_cliprects,
  544. sizeof(struct drm_clip_rect), GFP_KERNEL);
  545. if (cliprects == NULL) {
  546. ret = -ENOMEM;
  547. goto fail_batch_free;
  548. }
  549. ret = copy_from_user(cliprects, cmdbuf->cliprects,
  550. cmdbuf->num_cliprects *
  551. sizeof(struct drm_clip_rect));
  552. if (ret != 0)
  553. goto fail_clip_free;
  554. }
  555. mutex_lock(&dev->struct_mutex);
  556. ret = i915_dispatch_cmdbuffer(dev, cmdbuf, cliprects, batch_data);
  557. mutex_unlock(&dev->struct_mutex);
  558. if (ret) {
  559. DRM_ERROR("i915_dispatch_cmdbuffer failed\n");
  560. goto fail_clip_free;
  561. }
  562. if (sarea_priv)
  563. sarea_priv->last_dispatch = READ_BREADCRUMB(dev_priv);
  564. fail_clip_free:
  565. kfree(cliprects);
  566. fail_batch_free:
  567. kfree(batch_data);
  568. return ret;
  569. }
  570. static int i915_flip_bufs(struct drm_device *dev, void *data,
  571. struct drm_file *file_priv)
  572. {
  573. int ret;
  574. DRM_DEBUG_DRIVER("%s\n", __func__);
  575. RING_LOCK_TEST_WITH_RETURN(dev, file_priv);
  576. mutex_lock(&dev->struct_mutex);
  577. ret = i915_dispatch_flip(dev);
  578. mutex_unlock(&dev->struct_mutex);
  579. return ret;
  580. }
  581. static int i915_getparam(struct drm_device *dev, void *data,
  582. struct drm_file *file_priv)
  583. {
  584. drm_i915_private_t *dev_priv = dev->dev_private;
  585. drm_i915_getparam_t *param = data;
  586. int value;
  587. if (!dev_priv) {
  588. DRM_ERROR("called with no initialization\n");
  589. return -EINVAL;
  590. }
  591. switch (param->param) {
  592. case I915_PARAM_IRQ_ACTIVE:
  593. value = dev->pdev->irq ? 1 : 0;
  594. break;
  595. case I915_PARAM_ALLOW_BATCHBUFFER:
  596. value = dev_priv->allow_batchbuffer ? 1 : 0;
  597. break;
  598. case I915_PARAM_LAST_DISPATCH:
  599. value = READ_BREADCRUMB(dev_priv);
  600. break;
  601. case I915_PARAM_CHIPSET_ID:
  602. value = dev->pci_device;
  603. break;
  604. case I915_PARAM_HAS_GEM:
  605. value = dev_priv->has_gem;
  606. break;
  607. case I915_PARAM_NUM_FENCES_AVAIL:
  608. value = dev_priv->num_fence_regs - dev_priv->fence_reg_start;
  609. break;
  610. case I915_PARAM_HAS_OVERLAY:
  611. value = dev_priv->overlay ? 1 : 0;
  612. break;
  613. case I915_PARAM_HAS_PAGEFLIPPING:
  614. value = 1;
  615. break;
  616. case I915_PARAM_HAS_EXECBUF2:
  617. /* depends on GEM */
  618. value = dev_priv->has_gem;
  619. break;
  620. default:
  621. DRM_DEBUG_DRIVER("Unknown parameter %d\n",
  622. param->param);
  623. return -EINVAL;
  624. }
  625. if (DRM_COPY_TO_USER(param->value, &value, sizeof(int))) {
  626. DRM_ERROR("DRM_COPY_TO_USER failed\n");
  627. return -EFAULT;
  628. }
  629. return 0;
  630. }
  631. static int i915_setparam(struct drm_device *dev, void *data,
  632. struct drm_file *file_priv)
  633. {
  634. drm_i915_private_t *dev_priv = dev->dev_private;
  635. drm_i915_setparam_t *param = data;
  636. if (!dev_priv) {
  637. DRM_ERROR("called with no initialization\n");
  638. return -EINVAL;
  639. }
  640. switch (param->param) {
  641. case I915_SETPARAM_USE_MI_BATCHBUFFER_START:
  642. break;
  643. case I915_SETPARAM_TEX_LRU_LOG_GRANULARITY:
  644. dev_priv->tex_lru_log_granularity = param->value;
  645. break;
  646. case I915_SETPARAM_ALLOW_BATCHBUFFER:
  647. dev_priv->allow_batchbuffer = param->value;
  648. break;
  649. case I915_SETPARAM_NUM_USED_FENCES:
  650. if (param->value > dev_priv->num_fence_regs ||
  651. param->value < 0)
  652. return -EINVAL;
  653. /* Userspace can use first N regs */
  654. dev_priv->fence_reg_start = param->value;
  655. break;
  656. default:
  657. DRM_DEBUG_DRIVER("unknown parameter %d\n",
  658. param->param);
  659. return -EINVAL;
  660. }
  661. return 0;
  662. }
  663. static int i915_set_status_page(struct drm_device *dev, void *data,
  664. struct drm_file *file_priv)
  665. {
  666. drm_i915_private_t *dev_priv = dev->dev_private;
  667. drm_i915_hws_addr_t *hws = data;
  668. struct intel_ring_buffer *ring = &dev_priv->render_ring;
  669. if (!I915_NEED_GFX_HWS(dev))
  670. return -EINVAL;
  671. if (!dev_priv) {
  672. DRM_ERROR("called with no initialization\n");
  673. return -EINVAL;
  674. }
  675. if (drm_core_check_feature(dev, DRIVER_MODESET)) {
  676. WARN(1, "tried to set status page when mode setting active\n");
  677. return 0;
  678. }
  679. DRM_DEBUG_DRIVER("set status page addr 0x%08x\n", (u32)hws->addr);
  680. ring->status_page.gfx_addr = hws->addr & (0x1ffff<<12);
  681. dev_priv->hws_map.offset = dev->agp->base + hws->addr;
  682. dev_priv->hws_map.size = 4*1024;
  683. dev_priv->hws_map.type = 0;
  684. dev_priv->hws_map.flags = 0;
  685. dev_priv->hws_map.mtrr = 0;
  686. drm_core_ioremap_wc(&dev_priv->hws_map, dev);
  687. if (dev_priv->hws_map.handle == NULL) {
  688. i915_dma_cleanup(dev);
  689. dev_priv->status_gfx_addr = 0;
  690. DRM_ERROR("can not ioremap virtual address for"
  691. " G33 hw status page\n");
  692. return -ENOMEM;
  693. }
  694. ring->status_page.page_addr = dev_priv->hws_map.handle;
  695. memset(ring->status_page.page_addr, 0, PAGE_SIZE);
  696. I915_WRITE(HWS_PGA, ring->status_page.gfx_addr);
  697. DRM_DEBUG_DRIVER("load hws HWS_PGA with gfx mem 0x%x\n",
  698. dev_priv->status_gfx_addr);
  699. DRM_DEBUG_DRIVER("load hws at %p\n",
  700. dev_priv->hw_status_page);
  701. return 0;
  702. }
  703. static int i915_get_bridge_dev(struct drm_device *dev)
  704. {
  705. struct drm_i915_private *dev_priv = dev->dev_private;
  706. dev_priv->bridge_dev = pci_get_bus_and_slot(0, PCI_DEVFN(0,0));
  707. if (!dev_priv->bridge_dev) {
  708. DRM_ERROR("bridge device not found\n");
  709. return -1;
  710. }
  711. return 0;
  712. }
  713. #define MCHBAR_I915 0x44
  714. #define MCHBAR_I965 0x48
  715. #define MCHBAR_SIZE (4*4096)
  716. #define DEVEN_REG 0x54
  717. #define DEVEN_MCHBAR_EN (1 << 28)
  718. /* Allocate space for the MCH regs if needed, return nonzero on error */
  719. static int
  720. intel_alloc_mchbar_resource(struct drm_device *dev)
  721. {
  722. drm_i915_private_t *dev_priv = dev->dev_private;
  723. int reg = IS_I965G(dev) ? MCHBAR_I965 : MCHBAR_I915;
  724. u32 temp_lo, temp_hi = 0;
  725. u64 mchbar_addr;
  726. int ret = 0;
  727. if (IS_I965G(dev))
  728. pci_read_config_dword(dev_priv->bridge_dev, reg + 4, &temp_hi);
  729. pci_read_config_dword(dev_priv->bridge_dev, reg, &temp_lo);
  730. mchbar_addr = ((u64)temp_hi << 32) | temp_lo;
  731. /* If ACPI doesn't have it, assume we need to allocate it ourselves */
  732. #ifdef CONFIG_PNP
  733. if (mchbar_addr &&
  734. pnp_range_reserved(mchbar_addr, mchbar_addr + MCHBAR_SIZE)) {
  735. ret = 0;
  736. goto out;
  737. }
  738. #endif
  739. /* Get some space for it */
  740. ret = pci_bus_alloc_resource(dev_priv->bridge_dev->bus, &dev_priv->mch_res,
  741. MCHBAR_SIZE, MCHBAR_SIZE,
  742. PCIBIOS_MIN_MEM,
  743. 0, pcibios_align_resource,
  744. dev_priv->bridge_dev);
  745. if (ret) {
  746. DRM_DEBUG_DRIVER("failed bus alloc: %d\n", ret);
  747. dev_priv->mch_res.start = 0;
  748. goto out;
  749. }
  750. if (IS_I965G(dev))
  751. pci_write_config_dword(dev_priv->bridge_dev, reg + 4,
  752. upper_32_bits(dev_priv->mch_res.start));
  753. pci_write_config_dword(dev_priv->bridge_dev, reg,
  754. lower_32_bits(dev_priv->mch_res.start));
  755. out:
  756. return ret;
  757. }
  758. /* Setup MCHBAR if possible, return true if we should disable it again */
  759. static void
  760. intel_setup_mchbar(struct drm_device *dev)
  761. {
  762. drm_i915_private_t *dev_priv = dev->dev_private;
  763. int mchbar_reg = IS_I965G(dev) ? MCHBAR_I965 : MCHBAR_I915;
  764. u32 temp;
  765. bool enabled;
  766. dev_priv->mchbar_need_disable = false;
  767. if (IS_I915G(dev) || IS_I915GM(dev)) {
  768. pci_read_config_dword(dev_priv->bridge_dev, DEVEN_REG, &temp);
  769. enabled = !!(temp & DEVEN_MCHBAR_EN);
  770. } else {
  771. pci_read_config_dword(dev_priv->bridge_dev, mchbar_reg, &temp);
  772. enabled = temp & 1;
  773. }
  774. /* If it's already enabled, don't have to do anything */
  775. if (enabled)
  776. return;
  777. if (intel_alloc_mchbar_resource(dev))
  778. return;
  779. dev_priv->mchbar_need_disable = true;
  780. /* Space is allocated or reserved, so enable it. */
  781. if (IS_I915G(dev) || IS_I915GM(dev)) {
  782. pci_write_config_dword(dev_priv->bridge_dev, DEVEN_REG,
  783. temp | DEVEN_MCHBAR_EN);
  784. } else {
  785. pci_read_config_dword(dev_priv->bridge_dev, mchbar_reg, &temp);
  786. pci_write_config_dword(dev_priv->bridge_dev, mchbar_reg, temp | 1);
  787. }
  788. }
  789. static void
  790. intel_teardown_mchbar(struct drm_device *dev)
  791. {
  792. drm_i915_private_t *dev_priv = dev->dev_private;
  793. int mchbar_reg = IS_I965G(dev) ? MCHBAR_I965 : MCHBAR_I915;
  794. u32 temp;
  795. if (dev_priv->mchbar_need_disable) {
  796. if (IS_I915G(dev) || IS_I915GM(dev)) {
  797. pci_read_config_dword(dev_priv->bridge_dev, DEVEN_REG, &temp);
  798. temp &= ~DEVEN_MCHBAR_EN;
  799. pci_write_config_dword(dev_priv->bridge_dev, DEVEN_REG, temp);
  800. } else {
  801. pci_read_config_dword(dev_priv->bridge_dev, mchbar_reg, &temp);
  802. temp &= ~1;
  803. pci_write_config_dword(dev_priv->bridge_dev, mchbar_reg, temp);
  804. }
  805. }
  806. if (dev_priv->mch_res.start)
  807. release_resource(&dev_priv->mch_res);
  808. }
  809. /**
  810. * i915_probe_agp - get AGP bootup configuration
  811. * @pdev: PCI device
  812. * @aperture_size: returns AGP aperture configured size
  813. * @preallocated_size: returns size of BIOS preallocated AGP space
  814. *
  815. * Since Intel integrated graphics are UMA, the BIOS has to set aside
  816. * some RAM for the framebuffer at early boot. This code figures out
  817. * how much was set aside so we can use it for our own purposes.
  818. */
  819. static int i915_probe_agp(struct drm_device *dev, uint32_t *aperture_size,
  820. uint32_t *preallocated_size,
  821. uint32_t *start)
  822. {
  823. struct drm_i915_private *dev_priv = dev->dev_private;
  824. u16 tmp = 0;
  825. unsigned long overhead;
  826. unsigned long stolen;
  827. /* Get the fb aperture size and "stolen" memory amount. */
  828. pci_read_config_word(dev_priv->bridge_dev, INTEL_GMCH_CTRL, &tmp);
  829. *aperture_size = 1024 * 1024;
  830. *preallocated_size = 1024 * 1024;
  831. switch (dev->pdev->device) {
  832. case PCI_DEVICE_ID_INTEL_82830_CGC:
  833. case PCI_DEVICE_ID_INTEL_82845G_IG:
  834. case PCI_DEVICE_ID_INTEL_82855GM_IG:
  835. case PCI_DEVICE_ID_INTEL_82865_IG:
  836. if ((tmp & INTEL_GMCH_MEM_MASK) == INTEL_GMCH_MEM_64M)
  837. *aperture_size *= 64;
  838. else
  839. *aperture_size *= 128;
  840. break;
  841. default:
  842. /* 9xx supports large sizes, just look at the length */
  843. *aperture_size = pci_resource_len(dev->pdev, 2);
  844. break;
  845. }
  846. /*
  847. * Some of the preallocated space is taken by the GTT
  848. * and popup. GTT is 1K per MB of aperture size, and popup is 4K.
  849. */
  850. if (IS_G4X(dev) || IS_PINEVIEW(dev) || IS_IRONLAKE(dev) || IS_GEN6(dev))
  851. overhead = 4096;
  852. else
  853. overhead = (*aperture_size / 1024) + 4096;
  854. if (IS_GEN6(dev)) {
  855. /* SNB has memory control reg at 0x50.w */
  856. pci_read_config_word(dev->pdev, SNB_GMCH_CTRL, &tmp);
  857. switch (tmp & SNB_GMCH_GMS_STOLEN_MASK) {
  858. case INTEL_855_GMCH_GMS_DISABLED:
  859. DRM_ERROR("video memory is disabled\n");
  860. return -1;
  861. case SNB_GMCH_GMS_STOLEN_32M:
  862. stolen = 32 * 1024 * 1024;
  863. break;
  864. case SNB_GMCH_GMS_STOLEN_64M:
  865. stolen = 64 * 1024 * 1024;
  866. break;
  867. case SNB_GMCH_GMS_STOLEN_96M:
  868. stolen = 96 * 1024 * 1024;
  869. break;
  870. case SNB_GMCH_GMS_STOLEN_128M:
  871. stolen = 128 * 1024 * 1024;
  872. break;
  873. case SNB_GMCH_GMS_STOLEN_160M:
  874. stolen = 160 * 1024 * 1024;
  875. break;
  876. case SNB_GMCH_GMS_STOLEN_192M:
  877. stolen = 192 * 1024 * 1024;
  878. break;
  879. case SNB_GMCH_GMS_STOLEN_224M:
  880. stolen = 224 * 1024 * 1024;
  881. break;
  882. case SNB_GMCH_GMS_STOLEN_256M:
  883. stolen = 256 * 1024 * 1024;
  884. break;
  885. case SNB_GMCH_GMS_STOLEN_288M:
  886. stolen = 288 * 1024 * 1024;
  887. break;
  888. case SNB_GMCH_GMS_STOLEN_320M:
  889. stolen = 320 * 1024 * 1024;
  890. break;
  891. case SNB_GMCH_GMS_STOLEN_352M:
  892. stolen = 352 * 1024 * 1024;
  893. break;
  894. case SNB_GMCH_GMS_STOLEN_384M:
  895. stolen = 384 * 1024 * 1024;
  896. break;
  897. case SNB_GMCH_GMS_STOLEN_416M:
  898. stolen = 416 * 1024 * 1024;
  899. break;
  900. case SNB_GMCH_GMS_STOLEN_448M:
  901. stolen = 448 * 1024 * 1024;
  902. break;
  903. case SNB_GMCH_GMS_STOLEN_480M:
  904. stolen = 480 * 1024 * 1024;
  905. break;
  906. case SNB_GMCH_GMS_STOLEN_512M:
  907. stolen = 512 * 1024 * 1024;
  908. break;
  909. default:
  910. DRM_ERROR("unexpected GMCH_GMS value: 0x%02x\n",
  911. tmp & SNB_GMCH_GMS_STOLEN_MASK);
  912. return -1;
  913. }
  914. } else {
  915. switch (tmp & INTEL_GMCH_GMS_MASK) {
  916. case INTEL_855_GMCH_GMS_DISABLED:
  917. DRM_ERROR("video memory is disabled\n");
  918. return -1;
  919. case INTEL_855_GMCH_GMS_STOLEN_1M:
  920. stolen = 1 * 1024 * 1024;
  921. break;
  922. case INTEL_855_GMCH_GMS_STOLEN_4M:
  923. stolen = 4 * 1024 * 1024;
  924. break;
  925. case INTEL_855_GMCH_GMS_STOLEN_8M:
  926. stolen = 8 * 1024 * 1024;
  927. break;
  928. case INTEL_855_GMCH_GMS_STOLEN_16M:
  929. stolen = 16 * 1024 * 1024;
  930. break;
  931. case INTEL_855_GMCH_GMS_STOLEN_32M:
  932. stolen = 32 * 1024 * 1024;
  933. break;
  934. case INTEL_915G_GMCH_GMS_STOLEN_48M:
  935. stolen = 48 * 1024 * 1024;
  936. break;
  937. case INTEL_915G_GMCH_GMS_STOLEN_64M:
  938. stolen = 64 * 1024 * 1024;
  939. break;
  940. case INTEL_GMCH_GMS_STOLEN_128M:
  941. stolen = 128 * 1024 * 1024;
  942. break;
  943. case INTEL_GMCH_GMS_STOLEN_256M:
  944. stolen = 256 * 1024 * 1024;
  945. break;
  946. case INTEL_GMCH_GMS_STOLEN_96M:
  947. stolen = 96 * 1024 * 1024;
  948. break;
  949. case INTEL_GMCH_GMS_STOLEN_160M:
  950. stolen = 160 * 1024 * 1024;
  951. break;
  952. case INTEL_GMCH_GMS_STOLEN_224M:
  953. stolen = 224 * 1024 * 1024;
  954. break;
  955. case INTEL_GMCH_GMS_STOLEN_352M:
  956. stolen = 352 * 1024 * 1024;
  957. break;
  958. default:
  959. DRM_ERROR("unexpected GMCH_GMS value: 0x%02x\n",
  960. tmp & INTEL_GMCH_GMS_MASK);
  961. return -1;
  962. }
  963. }
  964. *preallocated_size = stolen - overhead;
  965. *start = overhead;
  966. return 0;
  967. }
  968. #define PTE_ADDRESS_MASK 0xfffff000
  969. #define PTE_ADDRESS_MASK_HIGH 0x000000f0 /* i915+ */
  970. #define PTE_MAPPING_TYPE_UNCACHED (0 << 1)
  971. #define PTE_MAPPING_TYPE_DCACHE (1 << 1) /* i830 only */
  972. #define PTE_MAPPING_TYPE_CACHED (3 << 1)
  973. #define PTE_MAPPING_TYPE_MASK (3 << 1)
  974. #define PTE_VALID (1 << 0)
  975. /**
  976. * i915_gtt_to_phys - take a GTT address and turn it into a physical one
  977. * @dev: drm device
  978. * @gtt_addr: address to translate
  979. *
  980. * Some chip functions require allocations from stolen space but need the
  981. * physical address of the memory in question. We use this routine
  982. * to get a physical address suitable for register programming from a given
  983. * GTT address.
  984. */
  985. static unsigned long i915_gtt_to_phys(struct drm_device *dev,
  986. unsigned long gtt_addr)
  987. {
  988. unsigned long *gtt;
  989. unsigned long entry, phys;
  990. int gtt_bar = IS_I9XX(dev) ? 0 : 1;
  991. int gtt_offset, gtt_size;
  992. if (IS_I965G(dev)) {
  993. if (IS_G4X(dev) || IS_IRONLAKE(dev) || IS_GEN6(dev)) {
  994. gtt_offset = 2*1024*1024;
  995. gtt_size = 2*1024*1024;
  996. } else {
  997. gtt_offset = 512*1024;
  998. gtt_size = 512*1024;
  999. }
  1000. } else {
  1001. gtt_bar = 3;
  1002. gtt_offset = 0;
  1003. gtt_size = pci_resource_len(dev->pdev, gtt_bar);
  1004. }
  1005. gtt = ioremap_wc(pci_resource_start(dev->pdev, gtt_bar) + gtt_offset,
  1006. gtt_size);
  1007. if (!gtt) {
  1008. DRM_ERROR("ioremap of GTT failed\n");
  1009. return 0;
  1010. }
  1011. entry = *(volatile u32 *)(gtt + (gtt_addr / 1024));
  1012. DRM_DEBUG_DRIVER("GTT addr: 0x%08lx, PTE: 0x%08lx\n", gtt_addr, entry);
  1013. /* Mask out these reserved bits on this hardware. */
  1014. if (!IS_I9XX(dev) || IS_I915G(dev) || IS_I915GM(dev) ||
  1015. IS_I945G(dev) || IS_I945GM(dev)) {
  1016. entry &= ~PTE_ADDRESS_MASK_HIGH;
  1017. }
  1018. /* If it's not a mapping type we know, then bail. */
  1019. if ((entry & PTE_MAPPING_TYPE_MASK) != PTE_MAPPING_TYPE_UNCACHED &&
  1020. (entry & PTE_MAPPING_TYPE_MASK) != PTE_MAPPING_TYPE_CACHED) {
  1021. iounmap(gtt);
  1022. return 0;
  1023. }
  1024. if (!(entry & PTE_VALID)) {
  1025. DRM_ERROR("bad GTT entry in stolen space\n");
  1026. iounmap(gtt);
  1027. return 0;
  1028. }
  1029. iounmap(gtt);
  1030. phys =(entry & PTE_ADDRESS_MASK) |
  1031. ((uint64_t)(entry & PTE_ADDRESS_MASK_HIGH) << (32 - 4));
  1032. DRM_DEBUG_DRIVER("GTT addr: 0x%08lx, phys addr: 0x%08lx\n", gtt_addr, phys);
  1033. return phys;
  1034. }
  1035. static void i915_warn_stolen(struct drm_device *dev)
  1036. {
  1037. DRM_ERROR("not enough stolen space for compressed buffer, disabling\n");
  1038. DRM_ERROR("hint: you may be able to increase stolen memory size in the BIOS to avoid this\n");
  1039. }
  1040. static void i915_setup_compression(struct drm_device *dev, int size)
  1041. {
  1042. struct drm_i915_private *dev_priv = dev->dev_private;
  1043. struct drm_mm_node *compressed_fb, *compressed_llb;
  1044. unsigned long cfb_base;
  1045. unsigned long ll_base = 0;
  1046. /* Leave 1M for line length buffer & misc. */
  1047. compressed_fb = drm_mm_search_free(&dev_priv->vram, size, 4096, 0);
  1048. if (!compressed_fb) {
  1049. dev_priv->no_fbc_reason = FBC_STOLEN_TOO_SMALL;
  1050. i915_warn_stolen(dev);
  1051. return;
  1052. }
  1053. compressed_fb = drm_mm_get_block(compressed_fb, size, 4096);
  1054. if (!compressed_fb) {
  1055. i915_warn_stolen(dev);
  1056. dev_priv->no_fbc_reason = FBC_STOLEN_TOO_SMALL;
  1057. return;
  1058. }
  1059. cfb_base = i915_gtt_to_phys(dev, compressed_fb->start);
  1060. if (!cfb_base) {
  1061. DRM_ERROR("failed to get stolen phys addr, disabling FBC\n");
  1062. drm_mm_put_block(compressed_fb);
  1063. }
  1064. if (!IS_GM45(dev)) {
  1065. compressed_llb = drm_mm_search_free(&dev_priv->vram, 4096,
  1066. 4096, 0);
  1067. if (!compressed_llb) {
  1068. i915_warn_stolen(dev);
  1069. return;
  1070. }
  1071. compressed_llb = drm_mm_get_block(compressed_llb, 4096, 4096);
  1072. if (!compressed_llb) {
  1073. i915_warn_stolen(dev);
  1074. return;
  1075. }
  1076. ll_base = i915_gtt_to_phys(dev, compressed_llb->start);
  1077. if (!ll_base) {
  1078. DRM_ERROR("failed to get stolen phys addr, disabling FBC\n");
  1079. drm_mm_put_block(compressed_fb);
  1080. drm_mm_put_block(compressed_llb);
  1081. }
  1082. }
  1083. dev_priv->cfb_size = size;
  1084. intel_disable_fbc(dev);
  1085. dev_priv->compressed_fb = compressed_fb;
  1086. if (IS_GM45(dev)) {
  1087. I915_WRITE(DPFC_CB_BASE, compressed_fb->start);
  1088. } else {
  1089. I915_WRITE(FBC_CFB_BASE, cfb_base);
  1090. I915_WRITE(FBC_LL_BASE, ll_base);
  1091. dev_priv->compressed_llb = compressed_llb;
  1092. }
  1093. DRM_DEBUG("FBC base 0x%08lx, ll base 0x%08lx, size %dM\n", cfb_base,
  1094. ll_base, size >> 20);
  1095. }
  1096. static void i915_cleanup_compression(struct drm_device *dev)
  1097. {
  1098. struct drm_i915_private *dev_priv = dev->dev_private;
  1099. drm_mm_put_block(dev_priv->compressed_fb);
  1100. if (!IS_GM45(dev))
  1101. drm_mm_put_block(dev_priv->compressed_llb);
  1102. }
  1103. /* true = enable decode, false = disable decoder */
  1104. static unsigned int i915_vga_set_decode(void *cookie, bool state)
  1105. {
  1106. struct drm_device *dev = cookie;
  1107. intel_modeset_vga_set_state(dev, state);
  1108. if (state)
  1109. return VGA_RSRC_LEGACY_IO | VGA_RSRC_LEGACY_MEM |
  1110. VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
  1111. else
  1112. return VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
  1113. }
  1114. static void i915_switcheroo_set_state(struct pci_dev *pdev, enum vga_switcheroo_state state)
  1115. {
  1116. struct drm_device *dev = pci_get_drvdata(pdev);
  1117. pm_message_t pmm = { .event = PM_EVENT_SUSPEND };
  1118. if (state == VGA_SWITCHEROO_ON) {
  1119. printk(KERN_INFO "i915: switched off\n");
  1120. /* i915 resume handler doesn't set to D0 */
  1121. pci_set_power_state(dev->pdev, PCI_D0);
  1122. i915_resume(dev);
  1123. } else {
  1124. printk(KERN_ERR "i915: switched off\n");
  1125. i915_suspend(dev, pmm);
  1126. }
  1127. }
  1128. static bool i915_switcheroo_can_switch(struct pci_dev *pdev)
  1129. {
  1130. struct drm_device *dev = pci_get_drvdata(pdev);
  1131. bool can_switch;
  1132. spin_lock(&dev->count_lock);
  1133. can_switch = (dev->open_count == 0);
  1134. spin_unlock(&dev->count_lock);
  1135. return can_switch;
  1136. }
  1137. static int i915_load_modeset_init(struct drm_device *dev,
  1138. unsigned long prealloc_start,
  1139. unsigned long prealloc_size,
  1140. unsigned long agp_size)
  1141. {
  1142. struct drm_i915_private *dev_priv = dev->dev_private;
  1143. int fb_bar = IS_I9XX(dev) ? 2 : 0;
  1144. int ret = 0;
  1145. dev->mode_config.fb_base = drm_get_resource_start(dev, fb_bar) &
  1146. 0xff000000;
  1147. /* Basic memrange allocator for stolen space (aka vram) */
  1148. drm_mm_init(&dev_priv->vram, 0, prealloc_size);
  1149. DRM_INFO("set up %ldM of stolen space\n", prealloc_size / (1024*1024));
  1150. /* We're off and running w/KMS */
  1151. dev_priv->mm.suspended = 0;
  1152. /* Let GEM Manage from end of prealloc space to end of aperture.
  1153. *
  1154. * However, leave one page at the end still bound to the scratch page.
  1155. * There are a number of places where the hardware apparently
  1156. * prefetches past the end of the object, and we've seen multiple
  1157. * hangs with the GPU head pointer stuck in a batchbuffer bound
  1158. * at the last page of the aperture. One page should be enough to
  1159. * keep any prefetching inside of the aperture.
  1160. */
  1161. i915_gem_do_init(dev, prealloc_size, agp_size - 4096);
  1162. mutex_lock(&dev->struct_mutex);
  1163. ret = i915_gem_init_ringbuffer(dev);
  1164. mutex_unlock(&dev->struct_mutex);
  1165. if (ret)
  1166. goto out;
  1167. /* Try to set up FBC with a reasonable compressed buffer size */
  1168. if (I915_HAS_FBC(dev) && i915_powersave) {
  1169. int cfb_size;
  1170. /* Try to get an 8M buffer... */
  1171. if (prealloc_size > (9*1024*1024))
  1172. cfb_size = 8*1024*1024;
  1173. else /* fall back to 7/8 of the stolen space */
  1174. cfb_size = prealloc_size * 7 / 8;
  1175. i915_setup_compression(dev, cfb_size);
  1176. }
  1177. /* Allow hardware batchbuffers unless told otherwise.
  1178. */
  1179. dev_priv->allow_batchbuffer = 1;
  1180. ret = intel_init_bios(dev);
  1181. if (ret)
  1182. DRM_INFO("failed to find VBIOS tables\n");
  1183. /* if we have > 1 VGA cards, then disable the radeon VGA resources */
  1184. ret = vga_client_register(dev->pdev, dev, NULL, i915_vga_set_decode);
  1185. if (ret)
  1186. goto destroy_ringbuffer;
  1187. ret = vga_switcheroo_register_client(dev->pdev,
  1188. i915_switcheroo_set_state,
  1189. i915_switcheroo_can_switch);
  1190. if (ret)
  1191. goto destroy_ringbuffer;
  1192. intel_modeset_init(dev);
  1193. ret = drm_irq_install(dev);
  1194. if (ret)
  1195. goto destroy_ringbuffer;
  1196. /* Always safe in the mode setting case. */
  1197. /* FIXME: do pre/post-mode set stuff in core KMS code */
  1198. dev->vblank_disable_allowed = 1;
  1199. /*
  1200. * Initialize the hardware status page IRQ location.
  1201. */
  1202. I915_WRITE(INSTPM, (1 << 5) | (1 << 21));
  1203. intel_fbdev_init(dev);
  1204. drm_kms_helper_poll_init(dev);
  1205. return 0;
  1206. destroy_ringbuffer:
  1207. mutex_lock(&dev->struct_mutex);
  1208. i915_gem_cleanup_ringbuffer(dev);
  1209. mutex_unlock(&dev->struct_mutex);
  1210. out:
  1211. return ret;
  1212. }
  1213. int i915_master_create(struct drm_device *dev, struct drm_master *master)
  1214. {
  1215. struct drm_i915_master_private *master_priv;
  1216. master_priv = kzalloc(sizeof(*master_priv), GFP_KERNEL);
  1217. if (!master_priv)
  1218. return -ENOMEM;
  1219. master->driver_priv = master_priv;
  1220. return 0;
  1221. }
  1222. void i915_master_destroy(struct drm_device *dev, struct drm_master *master)
  1223. {
  1224. struct drm_i915_master_private *master_priv = master->driver_priv;
  1225. if (!master_priv)
  1226. return;
  1227. kfree(master_priv);
  1228. master->driver_priv = NULL;
  1229. }
  1230. static void i915_get_mem_freq(struct drm_device *dev)
  1231. {
  1232. drm_i915_private_t *dev_priv = dev->dev_private;
  1233. u32 tmp;
  1234. if (!IS_PINEVIEW(dev))
  1235. return;
  1236. tmp = I915_READ(CLKCFG);
  1237. switch (tmp & CLKCFG_FSB_MASK) {
  1238. case CLKCFG_FSB_533:
  1239. dev_priv->fsb_freq = 533; /* 133*4 */
  1240. break;
  1241. case CLKCFG_FSB_800:
  1242. dev_priv->fsb_freq = 800; /* 200*4 */
  1243. break;
  1244. case CLKCFG_FSB_667:
  1245. dev_priv->fsb_freq = 667; /* 167*4 */
  1246. break;
  1247. case CLKCFG_FSB_400:
  1248. dev_priv->fsb_freq = 400; /* 100*4 */
  1249. break;
  1250. }
  1251. switch (tmp & CLKCFG_MEM_MASK) {
  1252. case CLKCFG_MEM_533:
  1253. dev_priv->mem_freq = 533;
  1254. break;
  1255. case CLKCFG_MEM_667:
  1256. dev_priv->mem_freq = 667;
  1257. break;
  1258. case CLKCFG_MEM_800:
  1259. dev_priv->mem_freq = 800;
  1260. break;
  1261. }
  1262. }
  1263. /**
  1264. * i915_driver_load - setup chip and create an initial config
  1265. * @dev: DRM device
  1266. * @flags: startup flags
  1267. *
  1268. * The driver load routine has to do several things:
  1269. * - drive output discovery via intel_modeset_init()
  1270. * - initialize the memory manager
  1271. * - allocate initial config memory
  1272. * - setup the DRM framebuffer with the allocated memory
  1273. */
  1274. int i915_driver_load(struct drm_device *dev, unsigned long flags)
  1275. {
  1276. struct drm_i915_private *dev_priv;
  1277. resource_size_t base, size;
  1278. int ret = 0, mmio_bar;
  1279. uint32_t agp_size, prealloc_size, prealloc_start;
  1280. /* i915 has 4 more counters */
  1281. dev->counters += 4;
  1282. dev->types[6] = _DRM_STAT_IRQ;
  1283. dev->types[7] = _DRM_STAT_PRIMARY;
  1284. dev->types[8] = _DRM_STAT_SECONDARY;
  1285. dev->types[9] = _DRM_STAT_DMA;
  1286. dev_priv = kzalloc(sizeof(drm_i915_private_t), GFP_KERNEL);
  1287. if (dev_priv == NULL)
  1288. return -ENOMEM;
  1289. dev->dev_private = (void *)dev_priv;
  1290. dev_priv->dev = dev;
  1291. dev_priv->info = (struct intel_device_info *) flags;
  1292. /* Add register map (needed for suspend/resume) */
  1293. mmio_bar = IS_I9XX(dev) ? 0 : 1;
  1294. base = drm_get_resource_start(dev, mmio_bar);
  1295. size = drm_get_resource_len(dev, mmio_bar);
  1296. if (i915_get_bridge_dev(dev)) {
  1297. ret = -EIO;
  1298. goto free_priv;
  1299. }
  1300. dev_priv->regs = ioremap(base, size);
  1301. if (!dev_priv->regs) {
  1302. DRM_ERROR("failed to map registers\n");
  1303. ret = -EIO;
  1304. goto put_bridge;
  1305. }
  1306. dev_priv->mm.gtt_mapping =
  1307. io_mapping_create_wc(dev->agp->base,
  1308. dev->agp->agp_info.aper_size * 1024*1024);
  1309. if (dev_priv->mm.gtt_mapping == NULL) {
  1310. ret = -EIO;
  1311. goto out_rmmap;
  1312. }
  1313. /* Set up a WC MTRR for non-PAT systems. This is more common than
  1314. * one would think, because the kernel disables PAT on first
  1315. * generation Core chips because WC PAT gets overridden by a UC
  1316. * MTRR if present. Even if a UC MTRR isn't present.
  1317. */
  1318. dev_priv->mm.gtt_mtrr = mtrr_add(dev->agp->base,
  1319. dev->agp->agp_info.aper_size *
  1320. 1024 * 1024,
  1321. MTRR_TYPE_WRCOMB, 1);
  1322. if (dev_priv->mm.gtt_mtrr < 0) {
  1323. DRM_INFO("MTRR allocation failed. Graphics "
  1324. "performance may suffer.\n");
  1325. }
  1326. ret = i915_probe_agp(dev, &agp_size, &prealloc_size, &prealloc_start);
  1327. if (ret)
  1328. goto out_iomapfree;
  1329. dev_priv->wq = create_singlethread_workqueue("i915");
  1330. if (dev_priv->wq == NULL) {
  1331. DRM_ERROR("Failed to create our workqueue.\n");
  1332. ret = -ENOMEM;
  1333. goto out_iomapfree;
  1334. }
  1335. /* enable GEM by default */
  1336. dev_priv->has_gem = 1;
  1337. if (prealloc_size > agp_size * 3 / 4) {
  1338. DRM_ERROR("Detected broken video BIOS with %d/%dkB of video "
  1339. "memory stolen.\n",
  1340. prealloc_size / 1024, agp_size / 1024);
  1341. DRM_ERROR("Disabling GEM. (try reducing stolen memory or "
  1342. "updating the BIOS to fix).\n");
  1343. dev_priv->has_gem = 0;
  1344. }
  1345. if (dev_priv->has_gem == 0 &&
  1346. drm_core_check_feature(dev, DRIVER_MODESET)) {
  1347. DRM_ERROR("kernel modesetting requires GEM, disabling driver.\n");
  1348. ret = -ENODEV;
  1349. goto out_iomapfree;
  1350. }
  1351. dev->driver->get_vblank_counter = i915_get_vblank_counter;
  1352. dev->max_vblank_count = 0xffffff; /* only 24 bits of frame count */
  1353. if (IS_G4X(dev) || IS_IRONLAKE(dev) || IS_GEN6(dev)) {
  1354. dev->max_vblank_count = 0xffffffff; /* full 32 bit counter */
  1355. dev->driver->get_vblank_counter = gm45_get_vblank_counter;
  1356. }
  1357. /* Try to make sure MCHBAR is enabled before poking at it */
  1358. intel_setup_mchbar(dev);
  1359. i915_gem_load(dev);
  1360. /* Init HWS */
  1361. if (!I915_NEED_GFX_HWS(dev)) {
  1362. ret = i915_init_phys_hws(dev);
  1363. if (ret != 0)
  1364. goto out_workqueue_free;
  1365. }
  1366. i915_get_mem_freq(dev);
  1367. /* On the 945G/GM, the chipset reports the MSI capability on the
  1368. * integrated graphics even though the support isn't actually there
  1369. * according to the published specs. It doesn't appear to function
  1370. * correctly in testing on 945G.
  1371. * This may be a side effect of MSI having been made available for PEG
  1372. * and the registers being closely associated.
  1373. *
  1374. * According to chipset errata, on the 965GM, MSI interrupts may
  1375. * be lost or delayed, but we use them anyways to avoid
  1376. * stuck interrupts on some machines.
  1377. */
  1378. if (!IS_I945G(dev) && !IS_I945GM(dev))
  1379. pci_enable_msi(dev->pdev);
  1380. spin_lock_init(&dev_priv->user_irq_lock);
  1381. spin_lock_init(&dev_priv->error_lock);
  1382. dev_priv->trace_irq_seqno = 0;
  1383. ret = drm_vblank_init(dev, I915_NUM_PIPE);
  1384. if (ret) {
  1385. (void) i915_driver_unload(dev);
  1386. return ret;
  1387. }
  1388. /* Start out suspended */
  1389. dev_priv->mm.suspended = 1;
  1390. intel_detect_pch(dev);
  1391. if (drm_core_check_feature(dev, DRIVER_MODESET)) {
  1392. ret = i915_load_modeset_init(dev, prealloc_start,
  1393. prealloc_size, agp_size);
  1394. if (ret < 0) {
  1395. DRM_ERROR("failed to init modeset\n");
  1396. goto out_workqueue_free;
  1397. }
  1398. }
  1399. /* Must be done after probing outputs */
  1400. intel_opregion_init(dev, 0);
  1401. setup_timer(&dev_priv->hangcheck_timer, i915_hangcheck_elapsed,
  1402. (unsigned long) dev);
  1403. return 0;
  1404. out_workqueue_free:
  1405. destroy_workqueue(dev_priv->wq);
  1406. out_iomapfree:
  1407. io_mapping_free(dev_priv->mm.gtt_mapping);
  1408. out_rmmap:
  1409. iounmap(dev_priv->regs);
  1410. put_bridge:
  1411. pci_dev_put(dev_priv->bridge_dev);
  1412. free_priv:
  1413. kfree(dev_priv);
  1414. return ret;
  1415. }
  1416. int i915_driver_unload(struct drm_device *dev)
  1417. {
  1418. struct drm_i915_private *dev_priv = dev->dev_private;
  1419. i915_destroy_error_state(dev);
  1420. destroy_workqueue(dev_priv->wq);
  1421. del_timer_sync(&dev_priv->hangcheck_timer);
  1422. io_mapping_free(dev_priv->mm.gtt_mapping);
  1423. if (dev_priv->mm.gtt_mtrr >= 0) {
  1424. mtrr_del(dev_priv->mm.gtt_mtrr, dev->agp->base,
  1425. dev->agp->agp_info.aper_size * 1024 * 1024);
  1426. dev_priv->mm.gtt_mtrr = -1;
  1427. }
  1428. if (drm_core_check_feature(dev, DRIVER_MODESET)) {
  1429. intel_modeset_cleanup(dev);
  1430. /*
  1431. * free the memory space allocated for the child device
  1432. * config parsed from VBT
  1433. */
  1434. if (dev_priv->child_dev && dev_priv->child_dev_num) {
  1435. kfree(dev_priv->child_dev);
  1436. dev_priv->child_dev = NULL;
  1437. dev_priv->child_dev_num = 0;
  1438. }
  1439. drm_irq_uninstall(dev);
  1440. vga_switcheroo_unregister_client(dev->pdev);
  1441. vga_client_register(dev->pdev, NULL, NULL, NULL);
  1442. }
  1443. if (dev->pdev->msi_enabled)
  1444. pci_disable_msi(dev->pdev);
  1445. if (dev_priv->regs != NULL)
  1446. iounmap(dev_priv->regs);
  1447. intel_opregion_free(dev, 0);
  1448. if (drm_core_check_feature(dev, DRIVER_MODESET)) {
  1449. i915_gem_free_all_phys_object(dev);
  1450. mutex_lock(&dev->struct_mutex);
  1451. i915_gem_cleanup_ringbuffer(dev);
  1452. mutex_unlock(&dev->struct_mutex);
  1453. if (I915_HAS_FBC(dev) && i915_powersave)
  1454. i915_cleanup_compression(dev);
  1455. drm_mm_takedown(&dev_priv->vram);
  1456. i915_gem_lastclose(dev);
  1457. intel_cleanup_overlay(dev);
  1458. }
  1459. intel_teardown_mchbar(dev);
  1460. pci_dev_put(dev_priv->bridge_dev);
  1461. kfree(dev->dev_private);
  1462. return 0;
  1463. }
  1464. int i915_driver_open(struct drm_device *dev, struct drm_file *file_priv)
  1465. {
  1466. struct drm_i915_file_private *i915_file_priv;
  1467. DRM_DEBUG_DRIVER("\n");
  1468. i915_file_priv = (struct drm_i915_file_private *)
  1469. kmalloc(sizeof(*i915_file_priv), GFP_KERNEL);
  1470. if (!i915_file_priv)
  1471. return -ENOMEM;
  1472. file_priv->driver_priv = i915_file_priv;
  1473. INIT_LIST_HEAD(&i915_file_priv->mm.request_list);
  1474. return 0;
  1475. }
  1476. /**
  1477. * i915_driver_lastclose - clean up after all DRM clients have exited
  1478. * @dev: DRM device
  1479. *
  1480. * Take care of cleaning up after all DRM clients have exited. In the
  1481. * mode setting case, we want to restore the kernel's initial mode (just
  1482. * in case the last client left us in a bad state).
  1483. *
  1484. * Additionally, in the non-mode setting case, we'll tear down the AGP
  1485. * and DMA structures, since the kernel won't be using them, and clea
  1486. * up any GEM state.
  1487. */
  1488. void i915_driver_lastclose(struct drm_device * dev)
  1489. {
  1490. drm_i915_private_t *dev_priv = dev->dev_private;
  1491. if (!dev_priv || drm_core_check_feature(dev, DRIVER_MODESET)) {
  1492. drm_fb_helper_restore();
  1493. vga_switcheroo_process_delayed_switch();
  1494. return;
  1495. }
  1496. i915_gem_lastclose(dev);
  1497. if (dev_priv->agp_heap)
  1498. i915_mem_takedown(&(dev_priv->agp_heap));
  1499. i915_dma_cleanup(dev);
  1500. }
  1501. void i915_driver_preclose(struct drm_device * dev, struct drm_file *file_priv)
  1502. {
  1503. drm_i915_private_t *dev_priv = dev->dev_private;
  1504. i915_gem_release(dev, file_priv);
  1505. if (!drm_core_check_feature(dev, DRIVER_MODESET))
  1506. i915_mem_release(dev, file_priv, dev_priv->agp_heap);
  1507. }
  1508. void i915_driver_postclose(struct drm_device *dev, struct drm_file *file_priv)
  1509. {
  1510. struct drm_i915_file_private *i915_file_priv = file_priv->driver_priv;
  1511. kfree(i915_file_priv);
  1512. }
  1513. struct drm_ioctl_desc i915_ioctls[] = {
  1514. DRM_IOCTL_DEF(DRM_I915_INIT, i915_dma_init, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
  1515. DRM_IOCTL_DEF(DRM_I915_FLUSH, i915_flush_ioctl, DRM_AUTH),
  1516. DRM_IOCTL_DEF(DRM_I915_FLIP, i915_flip_bufs, DRM_AUTH),
  1517. DRM_IOCTL_DEF(DRM_I915_BATCHBUFFER, i915_batchbuffer, DRM_AUTH),
  1518. DRM_IOCTL_DEF(DRM_I915_IRQ_EMIT, i915_irq_emit, DRM_AUTH),
  1519. DRM_IOCTL_DEF(DRM_I915_IRQ_WAIT, i915_irq_wait, DRM_AUTH),
  1520. DRM_IOCTL_DEF(DRM_I915_GETPARAM, i915_getparam, DRM_AUTH),
  1521. DRM_IOCTL_DEF(DRM_I915_SETPARAM, i915_setparam, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
  1522. DRM_IOCTL_DEF(DRM_I915_ALLOC, i915_mem_alloc, DRM_AUTH),
  1523. DRM_IOCTL_DEF(DRM_I915_FREE, i915_mem_free, DRM_AUTH),
  1524. DRM_IOCTL_DEF(DRM_I915_INIT_HEAP, i915_mem_init_heap, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
  1525. DRM_IOCTL_DEF(DRM_I915_CMDBUFFER, i915_cmdbuffer, DRM_AUTH),
  1526. DRM_IOCTL_DEF(DRM_I915_DESTROY_HEAP, i915_mem_destroy_heap, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY ),
  1527. DRM_IOCTL_DEF(DRM_I915_SET_VBLANK_PIPE, i915_vblank_pipe_set, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY ),
  1528. DRM_IOCTL_DEF(DRM_I915_GET_VBLANK_PIPE, i915_vblank_pipe_get, DRM_AUTH ),
  1529. DRM_IOCTL_DEF(DRM_I915_VBLANK_SWAP, i915_vblank_swap, DRM_AUTH),
  1530. DRM_IOCTL_DEF(DRM_I915_HWS_ADDR, i915_set_status_page, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
  1531. DRM_IOCTL_DEF(DRM_I915_GEM_INIT, i915_gem_init_ioctl, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY|DRM_UNLOCKED),
  1532. DRM_IOCTL_DEF(DRM_I915_GEM_EXECBUFFER, i915_gem_execbuffer, DRM_AUTH|DRM_UNLOCKED),
  1533. DRM_IOCTL_DEF(DRM_I915_GEM_EXECBUFFER2, i915_gem_execbuffer2, DRM_AUTH|DRM_UNLOCKED),
  1534. DRM_IOCTL_DEF(DRM_I915_GEM_PIN, i915_gem_pin_ioctl, DRM_AUTH|DRM_ROOT_ONLY|DRM_UNLOCKED),
  1535. DRM_IOCTL_DEF(DRM_I915_GEM_UNPIN, i915_gem_unpin_ioctl, DRM_AUTH|DRM_ROOT_ONLY|DRM_UNLOCKED),
  1536. DRM_IOCTL_DEF(DRM_I915_GEM_BUSY, i915_gem_busy_ioctl, DRM_AUTH|DRM_UNLOCKED),
  1537. DRM_IOCTL_DEF(DRM_I915_GEM_THROTTLE, i915_gem_throttle_ioctl, DRM_AUTH|DRM_UNLOCKED),
  1538. DRM_IOCTL_DEF(DRM_I915_GEM_ENTERVT, i915_gem_entervt_ioctl, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY|DRM_UNLOCKED),
  1539. DRM_IOCTL_DEF(DRM_I915_GEM_LEAVEVT, i915_gem_leavevt_ioctl, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY|DRM_UNLOCKED),
  1540. DRM_IOCTL_DEF(DRM_I915_GEM_CREATE, i915_gem_create_ioctl, DRM_UNLOCKED),
  1541. DRM_IOCTL_DEF(DRM_I915_GEM_PREAD, i915_gem_pread_ioctl, DRM_UNLOCKED),
  1542. DRM_IOCTL_DEF(DRM_I915_GEM_PWRITE, i915_gem_pwrite_ioctl, DRM_UNLOCKED),
  1543. DRM_IOCTL_DEF(DRM_I915_GEM_MMAP, i915_gem_mmap_ioctl, DRM_UNLOCKED),
  1544. DRM_IOCTL_DEF(DRM_I915_GEM_MMAP_GTT, i915_gem_mmap_gtt_ioctl, DRM_UNLOCKED),
  1545. DRM_IOCTL_DEF(DRM_I915_GEM_SET_DOMAIN, i915_gem_set_domain_ioctl, DRM_UNLOCKED),
  1546. DRM_IOCTL_DEF(DRM_I915_GEM_SW_FINISH, i915_gem_sw_finish_ioctl, DRM_UNLOCKED),
  1547. DRM_IOCTL_DEF(DRM_I915_GEM_SET_TILING, i915_gem_set_tiling, DRM_UNLOCKED),
  1548. DRM_IOCTL_DEF(DRM_I915_GEM_GET_TILING, i915_gem_get_tiling, DRM_UNLOCKED),
  1549. DRM_IOCTL_DEF(DRM_I915_GEM_GET_APERTURE, i915_gem_get_aperture_ioctl, DRM_UNLOCKED),
  1550. DRM_IOCTL_DEF(DRM_I915_GET_PIPE_FROM_CRTC_ID, intel_get_pipe_from_crtc_id, DRM_UNLOCKED),
  1551. DRM_IOCTL_DEF(DRM_I915_GEM_MADVISE, i915_gem_madvise_ioctl, DRM_UNLOCKED),
  1552. DRM_IOCTL_DEF(DRM_I915_OVERLAY_PUT_IMAGE, intel_overlay_put_image, DRM_MASTER|DRM_CONTROL_ALLOW|DRM_UNLOCKED),
  1553. DRM_IOCTL_DEF(DRM_I915_OVERLAY_ATTRS, intel_overlay_attrs, DRM_MASTER|DRM_CONTROL_ALLOW|DRM_UNLOCKED),
  1554. };
  1555. int i915_max_ioctl = DRM_ARRAY_SIZE(i915_ioctls);
  1556. /**
  1557. * Determine if the device really is AGP or not.
  1558. *
  1559. * All Intel graphics chipsets are treated as AGP, even if they are really
  1560. * PCI-e.
  1561. *
  1562. * \param dev The device to be tested.
  1563. *
  1564. * \returns
  1565. * A value of 1 is always retured to indictate every i9x5 is AGP.
  1566. */
  1567. int i915_driver_device_is_agp(struct drm_device * dev)
  1568. {
  1569. return 1;
  1570. }