ssb.h 18 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631
  1. #ifndef LINUX_SSB_H_
  2. #define LINUX_SSB_H_
  3. #include <linux/device.h>
  4. #include <linux/list.h>
  5. #include <linux/types.h>
  6. #include <linux/spinlock.h>
  7. #include <linux/pci.h>
  8. #include <linux/gpio.h>
  9. #include <linux/mod_devicetable.h>
  10. #include <linux/dma-mapping.h>
  11. #include <linux/platform_device.h>
  12. #include <linux/ssb/ssb_regs.h>
  13. struct pcmcia_device;
  14. struct ssb_bus;
  15. struct ssb_driver;
  16. struct ssb_sprom_core_pwr_info {
  17. u8 itssi_2g, itssi_5g;
  18. u8 maxpwr_2g, maxpwr_5gl, maxpwr_5g, maxpwr_5gh;
  19. u16 pa_2g[4], pa_5gl[4], pa_5g[4], pa_5gh[4];
  20. };
  21. struct ssb_sprom {
  22. u8 revision;
  23. u8 il0mac[6] __aligned(sizeof(u16)); /* MAC address for 802.11b/g */
  24. u8 et0mac[6] __aligned(sizeof(u16)); /* MAC address for Ethernet */
  25. u8 et1mac[6] __aligned(sizeof(u16)); /* MAC address for 802.11a */
  26. u8 et0phyaddr; /* MII address for enet0 */
  27. u8 et1phyaddr; /* MII address for enet1 */
  28. u8 et0mdcport; /* MDIO for enet0 */
  29. u8 et1mdcport; /* MDIO for enet1 */
  30. u16 board_rev; /* Board revision number from SPROM. */
  31. u16 board_num; /* Board number from SPROM. */
  32. u16 board_type; /* Board type from SPROM. */
  33. u8 country_code; /* Country Code */
  34. char alpha2[2]; /* Country Code as two chars like EU or US */
  35. u8 leddc_on_time; /* LED Powersave Duty Cycle On Count */
  36. u8 leddc_off_time; /* LED Powersave Duty Cycle Off Count */
  37. u8 ant_available_a; /* 2GHz antenna available bits (up to 4) */
  38. u8 ant_available_bg; /* 5GHz antenna available bits (up to 4) */
  39. u16 pa0b0;
  40. u16 pa0b1;
  41. u16 pa0b2;
  42. u16 pa1b0;
  43. u16 pa1b1;
  44. u16 pa1b2;
  45. u16 pa1lob0;
  46. u16 pa1lob1;
  47. u16 pa1lob2;
  48. u16 pa1hib0;
  49. u16 pa1hib1;
  50. u16 pa1hib2;
  51. u8 gpio0; /* GPIO pin 0 */
  52. u8 gpio1; /* GPIO pin 1 */
  53. u8 gpio2; /* GPIO pin 2 */
  54. u8 gpio3; /* GPIO pin 3 */
  55. u8 maxpwr_bg; /* 2.4GHz Amplifier Max Power (in dBm Q5.2) */
  56. u8 maxpwr_al; /* 5.2GHz Amplifier Max Power (in dBm Q5.2) */
  57. u8 maxpwr_a; /* 5.3GHz Amplifier Max Power (in dBm Q5.2) */
  58. u8 maxpwr_ah; /* 5.8GHz Amplifier Max Power (in dBm Q5.2) */
  59. u8 itssi_a; /* Idle TSSI Target for A-PHY */
  60. u8 itssi_bg; /* Idle TSSI Target for B/G-PHY */
  61. u8 tri2g; /* 2.4GHz TX isolation */
  62. u8 tri5gl; /* 5.2GHz TX isolation */
  63. u8 tri5g; /* 5.3GHz TX isolation */
  64. u8 tri5gh; /* 5.8GHz TX isolation */
  65. u8 txpid2g[4]; /* 2GHz TX power index */
  66. u8 txpid5gl[4]; /* 4.9 - 5.1GHz TX power index */
  67. u8 txpid5g[4]; /* 5.1 - 5.5GHz TX power index */
  68. u8 txpid5gh[4]; /* 5.5 - ...GHz TX power index */
  69. s8 rxpo2g; /* 2GHz RX power offset */
  70. s8 rxpo5g; /* 5GHz RX power offset */
  71. u8 rssisav2g; /* 2GHz RSSI params */
  72. u8 rssismc2g;
  73. u8 rssismf2g;
  74. u8 bxa2g; /* 2GHz BX arch */
  75. u8 rssisav5g; /* 5GHz RSSI params */
  76. u8 rssismc5g;
  77. u8 rssismf5g;
  78. u8 bxa5g; /* 5GHz BX arch */
  79. u16 cck2gpo; /* CCK power offset */
  80. u32 ofdm2gpo; /* 2.4GHz OFDM power offset */
  81. u32 ofdm5glpo; /* 5.2GHz OFDM power offset */
  82. u32 ofdm5gpo; /* 5.3GHz OFDM power offset */
  83. u32 ofdm5ghpo; /* 5.8GHz OFDM power offset */
  84. u16 boardflags_lo; /* Board flags (bits 0-15) */
  85. u16 boardflags_hi; /* Board flags (bits 16-31) */
  86. u16 boardflags2_lo; /* Board flags (bits 32-47) */
  87. u16 boardflags2_hi; /* Board flags (bits 48-63) */
  88. /* TODO store board flags in a single u64 */
  89. struct ssb_sprom_core_pwr_info core_pwr_info[4];
  90. /* Antenna gain values for up to 4 antennas
  91. * on each band. Values in dBm/4 (Q5.2). Negative gain means the
  92. * loss in the connectors is bigger than the gain. */
  93. struct {
  94. s8 a0, a1, a2, a3;
  95. } antenna_gain;
  96. struct {
  97. struct {
  98. u8 tssipos, extpa_gain, pdet_range, tr_iso, antswlut;
  99. } ghz2;
  100. struct {
  101. u8 tssipos, extpa_gain, pdet_range, tr_iso, antswlut;
  102. } ghz5;
  103. } fem;
  104. u16 mcs2gpo[8];
  105. u16 mcs5gpo[8];
  106. u16 mcs5glpo[8];
  107. u16 mcs5ghpo[8];
  108. u8 opo;
  109. u8 rxgainerr2ga[3];
  110. u8 rxgainerr5gla[3];
  111. u8 rxgainerr5gma[3];
  112. u8 rxgainerr5gha[3];
  113. u8 rxgainerr5gua[3];
  114. u8 noiselvl2ga[3];
  115. u8 noiselvl5gla[3];
  116. u8 noiselvl5gma[3];
  117. u8 noiselvl5gha[3];
  118. u8 noiselvl5gua[3];
  119. u8 regrev;
  120. u8 txchain;
  121. u8 rxchain;
  122. u8 antswitch;
  123. u16 cddpo;
  124. u16 stbcpo;
  125. u16 bw40po;
  126. u16 bwduppo;
  127. u8 tempthresh;
  128. u8 tempoffset;
  129. u16 rawtempsense;
  130. u8 measpower;
  131. u8 tempsense_slope;
  132. u8 tempcorrx;
  133. u8 tempsense_option;
  134. u8 freqoffset_corr;
  135. u8 iqcal_swp_dis;
  136. u8 hw_iqcal_en;
  137. u8 elna2g;
  138. u8 elna5g;
  139. u8 phycal_tempdelta;
  140. u8 temps_period;
  141. u8 temps_hysteresis;
  142. u8 measpower1;
  143. u8 measpower2;
  144. u8 pcieingress_war;
  145. /* power per rate from sromrev 9 */
  146. u16 cckbw202gpo;
  147. u16 cckbw20ul2gpo;
  148. u32 legofdmbw202gpo;
  149. u32 legofdmbw20ul2gpo;
  150. u32 legofdmbw205glpo;
  151. u32 legofdmbw20ul5glpo;
  152. u32 legofdmbw205gmpo;
  153. u32 legofdmbw20ul5gmpo;
  154. u32 legofdmbw205ghpo;
  155. u32 legofdmbw20ul5ghpo;
  156. u32 mcsbw202gpo;
  157. u32 mcsbw20ul2gpo;
  158. u32 mcsbw402gpo;
  159. u32 mcsbw205glpo;
  160. u32 mcsbw20ul5glpo;
  161. u32 mcsbw405glpo;
  162. u32 mcsbw205gmpo;
  163. u32 mcsbw20ul5gmpo;
  164. u32 mcsbw405gmpo;
  165. u32 mcsbw205ghpo;
  166. u32 mcsbw20ul5ghpo;
  167. u32 mcsbw405ghpo;
  168. u16 mcs32po;
  169. u16 legofdm40duppo;
  170. u8 sar2g;
  171. u8 sar5g;
  172. };
  173. /* Information about the PCB the circuitry is soldered on. */
  174. struct ssb_boardinfo {
  175. u16 vendor;
  176. u16 type;
  177. };
  178. struct ssb_device;
  179. /* Lowlevel read/write operations on the device MMIO.
  180. * Internal, don't use that outside of ssb. */
  181. struct ssb_bus_ops {
  182. u8 (*read8)(struct ssb_device *dev, u16 offset);
  183. u16 (*read16)(struct ssb_device *dev, u16 offset);
  184. u32 (*read32)(struct ssb_device *dev, u16 offset);
  185. void (*write8)(struct ssb_device *dev, u16 offset, u8 value);
  186. void (*write16)(struct ssb_device *dev, u16 offset, u16 value);
  187. void (*write32)(struct ssb_device *dev, u16 offset, u32 value);
  188. #ifdef CONFIG_SSB_BLOCKIO
  189. void (*block_read)(struct ssb_device *dev, void *buffer,
  190. size_t count, u16 offset, u8 reg_width);
  191. void (*block_write)(struct ssb_device *dev, const void *buffer,
  192. size_t count, u16 offset, u8 reg_width);
  193. #endif
  194. };
  195. /* Core-ID values. */
  196. #define SSB_DEV_CHIPCOMMON 0x800
  197. #define SSB_DEV_ILINE20 0x801
  198. #define SSB_DEV_SDRAM 0x803
  199. #define SSB_DEV_PCI 0x804
  200. #define SSB_DEV_MIPS 0x805
  201. #define SSB_DEV_ETHERNET 0x806
  202. #define SSB_DEV_V90 0x807
  203. #define SSB_DEV_USB11_HOSTDEV 0x808
  204. #define SSB_DEV_ADSL 0x809
  205. #define SSB_DEV_ILINE100 0x80A
  206. #define SSB_DEV_IPSEC 0x80B
  207. #define SSB_DEV_PCMCIA 0x80D
  208. #define SSB_DEV_INTERNAL_MEM 0x80E
  209. #define SSB_DEV_MEMC_SDRAM 0x80F
  210. #define SSB_DEV_EXTIF 0x811
  211. #define SSB_DEV_80211 0x812
  212. #define SSB_DEV_MIPS_3302 0x816
  213. #define SSB_DEV_USB11_HOST 0x817
  214. #define SSB_DEV_USB11_DEV 0x818
  215. #define SSB_DEV_USB20_HOST 0x819
  216. #define SSB_DEV_USB20_DEV 0x81A
  217. #define SSB_DEV_SDIO_HOST 0x81B
  218. #define SSB_DEV_ROBOSWITCH 0x81C
  219. #define SSB_DEV_PARA_ATA 0x81D
  220. #define SSB_DEV_SATA_XORDMA 0x81E
  221. #define SSB_DEV_ETHERNET_GBIT 0x81F
  222. #define SSB_DEV_PCIE 0x820
  223. #define SSB_DEV_MIMO_PHY 0x821
  224. #define SSB_DEV_SRAM_CTRLR 0x822
  225. #define SSB_DEV_MINI_MACPHY 0x823
  226. #define SSB_DEV_ARM_1176 0x824
  227. #define SSB_DEV_ARM_7TDMI 0x825
  228. #define SSB_DEV_ARM_CM3 0x82A
  229. /* Vendor-ID values */
  230. #define SSB_VENDOR_BROADCOM 0x4243
  231. /* Some kernel subsystems poke with dev->drvdata, so we must use the
  232. * following ugly workaround to get from struct device to struct ssb_device */
  233. struct __ssb_dev_wrapper {
  234. struct device dev;
  235. struct ssb_device *sdev;
  236. };
  237. struct ssb_device {
  238. /* Having a copy of the ops pointer in each dev struct
  239. * is an optimization. */
  240. const struct ssb_bus_ops *ops;
  241. struct device *dev, *dma_dev;
  242. struct ssb_bus *bus;
  243. struct ssb_device_id id;
  244. u8 core_index;
  245. unsigned int irq;
  246. /* Internal-only stuff follows. */
  247. void *drvdata; /* Per-device data */
  248. void *devtypedata; /* Per-devicetype (eg 802.11) data */
  249. };
  250. /* Go from struct device to struct ssb_device. */
  251. static inline
  252. struct ssb_device * dev_to_ssb_dev(struct device *dev)
  253. {
  254. struct __ssb_dev_wrapper *wrap;
  255. wrap = container_of(dev, struct __ssb_dev_wrapper, dev);
  256. return wrap->sdev;
  257. }
  258. /* Device specific user data */
  259. static inline
  260. void ssb_set_drvdata(struct ssb_device *dev, void *data)
  261. {
  262. dev->drvdata = data;
  263. }
  264. static inline
  265. void * ssb_get_drvdata(struct ssb_device *dev)
  266. {
  267. return dev->drvdata;
  268. }
  269. /* Devicetype specific user data. This is per device-type (not per device) */
  270. void ssb_set_devtypedata(struct ssb_device *dev, void *data);
  271. static inline
  272. void * ssb_get_devtypedata(struct ssb_device *dev)
  273. {
  274. return dev->devtypedata;
  275. }
  276. struct ssb_driver {
  277. const char *name;
  278. const struct ssb_device_id *id_table;
  279. int (*probe)(struct ssb_device *dev, const struct ssb_device_id *id);
  280. void (*remove)(struct ssb_device *dev);
  281. int (*suspend)(struct ssb_device *dev, pm_message_t state);
  282. int (*resume)(struct ssb_device *dev);
  283. void (*shutdown)(struct ssb_device *dev);
  284. struct device_driver drv;
  285. };
  286. #define drv_to_ssb_drv(_drv) container_of(_drv, struct ssb_driver, drv)
  287. extern int __ssb_driver_register(struct ssb_driver *drv, struct module *owner);
  288. #define ssb_driver_register(drv) \
  289. __ssb_driver_register(drv, THIS_MODULE)
  290. extern void ssb_driver_unregister(struct ssb_driver *drv);
  291. enum ssb_bustype {
  292. SSB_BUSTYPE_SSB, /* This SSB bus is the system bus */
  293. SSB_BUSTYPE_PCI, /* SSB is connected to PCI bus */
  294. SSB_BUSTYPE_PCMCIA, /* SSB is connected to PCMCIA bus */
  295. SSB_BUSTYPE_SDIO, /* SSB is connected to SDIO bus */
  296. };
  297. /* board_vendor */
  298. #define SSB_BOARDVENDOR_BCM 0x14E4 /* Broadcom */
  299. #define SSB_BOARDVENDOR_DELL 0x1028 /* Dell */
  300. #define SSB_BOARDVENDOR_HP 0x0E11 /* HP */
  301. /* board_type */
  302. #define SSB_BOARD_BCM94306MP 0x0418
  303. #define SSB_BOARD_BCM4309G 0x0421
  304. #define SSB_BOARD_BCM4306CB 0x0417
  305. #define SSB_BOARD_BCM4309MP 0x040C
  306. #define SSB_BOARD_MP4318 0x044A
  307. #define SSB_BOARD_BU4306 0x0416
  308. #define SSB_BOARD_BU4309 0x040A
  309. /* chip_package */
  310. #define SSB_CHIPPACK_BCM4712S 1 /* Small 200pin 4712 */
  311. #define SSB_CHIPPACK_BCM4712M 2 /* Medium 225pin 4712 */
  312. #define SSB_CHIPPACK_BCM4712L 0 /* Large 340pin 4712 */
  313. #include <linux/ssb/ssb_driver_chipcommon.h>
  314. #include <linux/ssb/ssb_driver_mips.h>
  315. #include <linux/ssb/ssb_driver_extif.h>
  316. #include <linux/ssb/ssb_driver_pci.h>
  317. struct ssb_bus {
  318. /* The MMIO area. */
  319. void __iomem *mmio;
  320. const struct ssb_bus_ops *ops;
  321. /* The core currently mapped into the MMIO window.
  322. * Not valid on all host-buses. So don't use outside of SSB. */
  323. struct ssb_device *mapped_device;
  324. union {
  325. /* Currently mapped PCMCIA segment. (bustype == SSB_BUSTYPE_PCMCIA only) */
  326. u8 mapped_pcmcia_seg;
  327. /* Current SSB base address window for SDIO. */
  328. u32 sdio_sbaddr;
  329. };
  330. /* Lock for core and segment switching.
  331. * On PCMCIA-host busses this is used to protect the whole MMIO access. */
  332. spinlock_t bar_lock;
  333. /* The host-bus this backplane is running on. */
  334. enum ssb_bustype bustype;
  335. /* Pointers to the host-bus. Check bustype before using any of these pointers. */
  336. union {
  337. /* Pointer to the PCI bus (only valid if bustype == SSB_BUSTYPE_PCI). */
  338. struct pci_dev *host_pci;
  339. /* Pointer to the PCMCIA device (only if bustype == SSB_BUSTYPE_PCMCIA). */
  340. struct pcmcia_device *host_pcmcia;
  341. /* Pointer to the SDIO device (only if bustype == SSB_BUSTYPE_SDIO). */
  342. struct sdio_func *host_sdio;
  343. };
  344. /* See enum ssb_quirks */
  345. unsigned int quirks;
  346. #ifdef CONFIG_SSB_SPROM
  347. /* Mutex to protect the SPROM writing. */
  348. struct mutex sprom_mutex;
  349. #endif
  350. /* ID information about the Chip. */
  351. u16 chip_id;
  352. u8 chip_rev;
  353. u16 sprom_offset;
  354. u16 sprom_size; /* number of words in sprom */
  355. u8 chip_package;
  356. /* List of devices (cores) on the backplane. */
  357. struct ssb_device devices[SSB_MAX_NR_CORES];
  358. u8 nr_devices;
  359. /* Software ID number for this bus. */
  360. unsigned int busnumber;
  361. /* The ChipCommon device (if available). */
  362. struct ssb_chipcommon chipco;
  363. /* The PCI-core device (if available). */
  364. struct ssb_pcicore pcicore;
  365. /* The MIPS-core device (if available). */
  366. struct ssb_mipscore mipscore;
  367. /* The EXTif-core device (if available). */
  368. struct ssb_extif extif;
  369. /* The following structure elements are not available in early
  370. * SSB initialization. Though, they are available for regular
  371. * registered drivers at any stage. So be careful when
  372. * using them in the ssb core code. */
  373. /* ID information about the PCB. */
  374. struct ssb_boardinfo boardinfo;
  375. /* Contents of the SPROM. */
  376. struct ssb_sprom sprom;
  377. /* If the board has a cardbus slot, this is set to true. */
  378. bool has_cardbus_slot;
  379. #ifdef CONFIG_SSB_EMBEDDED
  380. /* Lock for GPIO register access. */
  381. spinlock_t gpio_lock;
  382. struct platform_device *watchdog;
  383. #endif /* EMBEDDED */
  384. #ifdef CONFIG_SSB_DRIVER_GPIO
  385. struct gpio_chip gpio;
  386. #endif /* DRIVER_GPIO */
  387. /* Internal-only stuff follows. Do not touch. */
  388. struct list_head list;
  389. #ifdef CONFIG_SSB_DEBUG
  390. /* Is the bus already powered up? */
  391. bool powered_up;
  392. int power_warn_count;
  393. #endif /* DEBUG */
  394. };
  395. enum ssb_quirks {
  396. /* SDIO connected card requires performing a read after writing a 32-bit value */
  397. SSB_QUIRK_SDIO_READ_AFTER_WRITE32 = (1 << 0),
  398. };
  399. /* The initialization-invariants. */
  400. struct ssb_init_invariants {
  401. /* Versioning information about the PCB. */
  402. struct ssb_boardinfo boardinfo;
  403. /* The SPROM information. That's either stored in an
  404. * EEPROM or NVRAM on the board. */
  405. struct ssb_sprom sprom;
  406. /* If the board has a cardbus slot, this is set to true. */
  407. bool has_cardbus_slot;
  408. };
  409. /* Type of function to fetch the invariants. */
  410. typedef int (*ssb_invariants_func_t)(struct ssb_bus *bus,
  411. struct ssb_init_invariants *iv);
  412. /* Register a SSB system bus. get_invariants() is called after the
  413. * basic system devices are initialized.
  414. * The invariants are usually fetched from some NVRAM.
  415. * Put the invariants into the struct pointed to by iv. */
  416. extern int ssb_bus_ssbbus_register(struct ssb_bus *bus,
  417. unsigned long baseaddr,
  418. ssb_invariants_func_t get_invariants);
  419. #ifdef CONFIG_SSB_PCIHOST
  420. extern int ssb_bus_pcibus_register(struct ssb_bus *bus,
  421. struct pci_dev *host_pci);
  422. #endif /* CONFIG_SSB_PCIHOST */
  423. #ifdef CONFIG_SSB_PCMCIAHOST
  424. extern int ssb_bus_pcmciabus_register(struct ssb_bus *bus,
  425. struct pcmcia_device *pcmcia_dev,
  426. unsigned long baseaddr);
  427. #endif /* CONFIG_SSB_PCMCIAHOST */
  428. #ifdef CONFIG_SSB_SDIOHOST
  429. extern int ssb_bus_sdiobus_register(struct ssb_bus *bus,
  430. struct sdio_func *sdio_func,
  431. unsigned int quirks);
  432. #endif /* CONFIG_SSB_SDIOHOST */
  433. extern void ssb_bus_unregister(struct ssb_bus *bus);
  434. /* Does the device have an SPROM? */
  435. extern bool ssb_is_sprom_available(struct ssb_bus *bus);
  436. /* Set a fallback SPROM.
  437. * See kdoc at the function definition for complete documentation. */
  438. extern int ssb_arch_register_fallback_sprom(
  439. int (*sprom_callback)(struct ssb_bus *bus,
  440. struct ssb_sprom *out));
  441. /* Suspend a SSB bus.
  442. * Call this from the parent bus suspend routine. */
  443. extern int ssb_bus_suspend(struct ssb_bus *bus);
  444. /* Resume a SSB bus.
  445. * Call this from the parent bus resume routine. */
  446. extern int ssb_bus_resume(struct ssb_bus *bus);
  447. extern u32 ssb_clockspeed(struct ssb_bus *bus);
  448. /* Is the device enabled in hardware? */
  449. int ssb_device_is_enabled(struct ssb_device *dev);
  450. /* Enable a device and pass device-specific SSB_TMSLOW flags.
  451. * If no device-specific flags are available, use 0. */
  452. void ssb_device_enable(struct ssb_device *dev, u32 core_specific_flags);
  453. /* Disable a device in hardware and pass SSB_TMSLOW flags (if any). */
  454. void ssb_device_disable(struct ssb_device *dev, u32 core_specific_flags);
  455. /* Device MMIO register read/write functions. */
  456. static inline u8 ssb_read8(struct ssb_device *dev, u16 offset)
  457. {
  458. return dev->ops->read8(dev, offset);
  459. }
  460. static inline u16 ssb_read16(struct ssb_device *dev, u16 offset)
  461. {
  462. return dev->ops->read16(dev, offset);
  463. }
  464. static inline u32 ssb_read32(struct ssb_device *dev, u16 offset)
  465. {
  466. return dev->ops->read32(dev, offset);
  467. }
  468. static inline void ssb_write8(struct ssb_device *dev, u16 offset, u8 value)
  469. {
  470. dev->ops->write8(dev, offset, value);
  471. }
  472. static inline void ssb_write16(struct ssb_device *dev, u16 offset, u16 value)
  473. {
  474. dev->ops->write16(dev, offset, value);
  475. }
  476. static inline void ssb_write32(struct ssb_device *dev, u16 offset, u32 value)
  477. {
  478. dev->ops->write32(dev, offset, value);
  479. }
  480. #ifdef CONFIG_SSB_BLOCKIO
  481. static inline void ssb_block_read(struct ssb_device *dev, void *buffer,
  482. size_t count, u16 offset, u8 reg_width)
  483. {
  484. dev->ops->block_read(dev, buffer, count, offset, reg_width);
  485. }
  486. static inline void ssb_block_write(struct ssb_device *dev, const void *buffer,
  487. size_t count, u16 offset, u8 reg_width)
  488. {
  489. dev->ops->block_write(dev, buffer, count, offset, reg_width);
  490. }
  491. #endif /* CONFIG_SSB_BLOCKIO */
  492. /* The SSB DMA API. Use this API for any DMA operation on the device.
  493. * This API basically is a wrapper that calls the correct DMA API for
  494. * the host device type the SSB device is attached to. */
  495. /* Translation (routing) bits that need to be ORed to DMA
  496. * addresses before they are given to a device. */
  497. extern u32 ssb_dma_translation(struct ssb_device *dev);
  498. #define SSB_DMA_TRANSLATION_MASK 0xC0000000
  499. #define SSB_DMA_TRANSLATION_SHIFT 30
  500. static inline void __cold __ssb_dma_not_implemented(struct ssb_device *dev)
  501. {
  502. #ifdef CONFIG_SSB_DEBUG
  503. printk(KERN_ERR "SSB: BUG! Calling DMA API for "
  504. "unsupported bustype %d\n", dev->bus->bustype);
  505. #endif /* DEBUG */
  506. }
  507. #ifdef CONFIG_SSB_PCIHOST
  508. /* PCI-host wrapper driver */
  509. extern int ssb_pcihost_register(struct pci_driver *driver);
  510. static inline void ssb_pcihost_unregister(struct pci_driver *driver)
  511. {
  512. pci_unregister_driver(driver);
  513. }
  514. static inline
  515. void ssb_pcihost_set_power_state(struct ssb_device *sdev, pci_power_t state)
  516. {
  517. if (sdev->bus->bustype == SSB_BUSTYPE_PCI)
  518. pci_set_power_state(sdev->bus->host_pci, state);
  519. }
  520. #else
  521. static inline void ssb_pcihost_unregister(struct pci_driver *driver)
  522. {
  523. }
  524. static inline
  525. void ssb_pcihost_set_power_state(struct ssb_device *sdev, pci_power_t state)
  526. {
  527. }
  528. #endif /* CONFIG_SSB_PCIHOST */
  529. /* If a driver is shutdown or suspended, call this to signal
  530. * that the bus may be completely powered down. SSB will decide,
  531. * if it's really time to power down the bus, based on if there
  532. * are other devices that want to run. */
  533. extern int ssb_bus_may_powerdown(struct ssb_bus *bus);
  534. /* Before initializing and enabling a device, call this to power-up the bus.
  535. * If you want to allow use of dynamic-power-control, pass the flag.
  536. * Otherwise static always-on powercontrol will be used. */
  537. extern int ssb_bus_powerup(struct ssb_bus *bus, bool dynamic_pctl);
  538. extern void ssb_commit_settings(struct ssb_bus *bus);
  539. /* Various helper functions */
  540. extern u32 ssb_admatch_base(u32 adm);
  541. extern u32 ssb_admatch_size(u32 adm);
  542. /* PCI device mapping and fixup routines.
  543. * Called from the architecture pcibios init code.
  544. * These are only available on SSB_EMBEDDED configurations. */
  545. #ifdef CONFIG_SSB_EMBEDDED
  546. int ssb_pcibios_plat_dev_init(struct pci_dev *dev);
  547. int ssb_pcibios_map_irq(const struct pci_dev *dev, u8 slot, u8 pin);
  548. #endif /* CONFIG_SSB_EMBEDDED */
  549. #endif /* LINUX_SSB_H_ */