psb_drv.h 25 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963
  1. /**************************************************************************
  2. * Copyright (c) 2007-2011, Intel Corporation.
  3. * All Rights Reserved.
  4. *
  5. * This program is free software; you can redistribute it and/or modify it
  6. * under the terms and conditions of the GNU General Public License,
  7. * version 2, as published by the Free Software Foundation.
  8. *
  9. * This program is distributed in the hope it will be useful, but WITHOUT
  10. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  11. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  12. * more details.
  13. *
  14. * You should have received a copy of the GNU General Public License along with
  15. * this program; if not, write to the Free Software Foundation, Inc.,
  16. * 51 Franklin St - Fifth Floor, Boston, MA 02110-1301 USA.
  17. *
  18. **************************************************************************/
  19. #ifndef _PSB_DRV_H_
  20. #define _PSB_DRV_H_
  21. #include <linux/kref.h>
  22. #include <drm/drmP.h>
  23. #include "drm_global.h"
  24. #include "gem_glue.h"
  25. #include "gma_drm.h"
  26. #include "psb_reg.h"
  27. #include "psb_intel_drv.h"
  28. #include "gtt.h"
  29. #include "power.h"
  30. #include "opregion.h"
  31. #include "oaktrail.h"
  32. /* Append new drm mode definition here, align with libdrm definition */
  33. #define DRM_MODE_SCALE_NO_SCALE 2
  34. enum {
  35. CHIP_PSB_8108 = 0, /* Poulsbo */
  36. CHIP_PSB_8109 = 1, /* Poulsbo */
  37. CHIP_MRST_4100 = 2, /* Moorestown/Oaktrail */
  38. CHIP_MFLD_0130 = 3, /* Medfield */
  39. };
  40. #define IS_PSB(dev) (((dev)->pci_device & 0xfffe) == 0x8108)
  41. #define IS_MRST(dev) (((dev)->pci_device & 0xfffc) == 0x4100)
  42. #define IS_MFLD(dev) (((dev)->pci_device & 0xfff8) == 0x0130)
  43. /*
  44. * Driver definitions
  45. */
  46. #define DRIVER_NAME "gma500"
  47. #define DRIVER_DESC "DRM driver for the Intel GMA500"
  48. #define PSB_DRM_DRIVER_DATE "2011-06-06"
  49. #define PSB_DRM_DRIVER_MAJOR 1
  50. #define PSB_DRM_DRIVER_MINOR 0
  51. #define PSB_DRM_DRIVER_PATCHLEVEL 0
  52. /*
  53. * Hardware offsets
  54. */
  55. #define PSB_VDC_OFFSET 0x00000000
  56. #define PSB_VDC_SIZE 0x000080000
  57. #define MRST_MMIO_SIZE 0x0000C0000
  58. #define MDFLD_MMIO_SIZE 0x000100000
  59. #define PSB_SGX_SIZE 0x8000
  60. #define PSB_SGX_OFFSET 0x00040000
  61. #define MRST_SGX_OFFSET 0x00080000
  62. /*
  63. * PCI resource identifiers
  64. */
  65. #define PSB_MMIO_RESOURCE 0
  66. #define PSB_GATT_RESOURCE 2
  67. #define PSB_GTT_RESOURCE 3
  68. /*
  69. * PCI configuration
  70. */
  71. #define PSB_GMCH_CTRL 0x52
  72. #define PSB_BSM 0x5C
  73. #define _PSB_GMCH_ENABLED 0x4
  74. #define PSB_PGETBL_CTL 0x2020
  75. #define _PSB_PGETBL_ENABLED 0x00000001
  76. #define PSB_SGX_2D_SLAVE_PORT 0x4000
  77. /* To get rid of */
  78. #define PSB_TT_PRIV0_LIMIT (256*1024*1024)
  79. #define PSB_TT_PRIV0_PLIMIT (PSB_TT_PRIV0_LIMIT >> PAGE_SHIFT)
  80. /*
  81. * SGX side MMU definitions (these can probably go)
  82. */
  83. /*
  84. * Flags for external memory type field.
  85. */
  86. #define PSB_MMU_CACHED_MEMORY 0x0001 /* Bind to MMU only */
  87. #define PSB_MMU_RO_MEMORY 0x0002 /* MMU RO memory */
  88. #define PSB_MMU_WO_MEMORY 0x0004 /* MMU WO memory */
  89. /*
  90. * PTE's and PDE's
  91. */
  92. #define PSB_PDE_MASK 0x003FFFFF
  93. #define PSB_PDE_SHIFT 22
  94. #define PSB_PTE_SHIFT 12
  95. /*
  96. * Cache control
  97. */
  98. #define PSB_PTE_VALID 0x0001 /* PTE / PDE valid */
  99. #define PSB_PTE_WO 0x0002 /* Write only */
  100. #define PSB_PTE_RO 0x0004 /* Read only */
  101. #define PSB_PTE_CACHED 0x0008 /* CPU cache coherent */
  102. /*
  103. * VDC registers and bits
  104. */
  105. #define PSB_MSVDX_CLOCKGATING 0x2064
  106. #define PSB_TOPAZ_CLOCKGATING 0x2068
  107. #define PSB_HWSTAM 0x2098
  108. #define PSB_INSTPM 0x20C0
  109. #define PSB_INT_IDENTITY_R 0x20A4
  110. #define _PSB_IRQ_ASLE (1<<0)
  111. #define _MDFLD_PIPEC_EVENT_FLAG (1<<2)
  112. #define _MDFLD_PIPEC_VBLANK_FLAG (1<<3)
  113. #define _PSB_DPST_PIPEB_FLAG (1<<4)
  114. #define _MDFLD_PIPEB_EVENT_FLAG (1<<4)
  115. #define _PSB_VSYNC_PIPEB_FLAG (1<<5)
  116. #define _PSB_DPST_PIPEA_FLAG (1<<6)
  117. #define _PSB_PIPEA_EVENT_FLAG (1<<6)
  118. #define _PSB_VSYNC_PIPEA_FLAG (1<<7)
  119. #define _MDFLD_MIPIA_FLAG (1<<16)
  120. #define _MDFLD_MIPIC_FLAG (1<<17)
  121. #define _PSB_IRQ_DISP_HOTSYNC (1<<17)
  122. #define _PSB_IRQ_SGX_FLAG (1<<18)
  123. #define _PSB_IRQ_MSVDX_FLAG (1<<19)
  124. #define _LNC_IRQ_TOPAZ_FLAG (1<<20)
  125. #define _PSB_PIPE_EVENT_FLAG (_PSB_VSYNC_PIPEA_FLAG | \
  126. _PSB_VSYNC_PIPEB_FLAG)
  127. /* This flag includes all the display IRQ bits excepts the vblank irqs. */
  128. #define _MDFLD_DISP_ALL_IRQ_FLAG (_MDFLD_PIPEC_EVENT_FLAG | \
  129. _MDFLD_PIPEB_EVENT_FLAG | \
  130. _PSB_PIPEA_EVENT_FLAG | \
  131. _PSB_VSYNC_PIPEA_FLAG | \
  132. _MDFLD_MIPIA_FLAG | \
  133. _MDFLD_MIPIC_FLAG)
  134. #define PSB_INT_IDENTITY_R 0x20A4
  135. #define PSB_INT_MASK_R 0x20A8
  136. #define PSB_INT_ENABLE_R 0x20A0
  137. #define _PSB_MMU_ER_MASK 0x0001FF00
  138. #define _PSB_MMU_ER_HOST (1 << 16)
  139. #define GPIOA 0x5010
  140. #define GPIOB 0x5014
  141. #define GPIOC 0x5018
  142. #define GPIOD 0x501c
  143. #define GPIOE 0x5020
  144. #define GPIOF 0x5024
  145. #define GPIOG 0x5028
  146. #define GPIOH 0x502c
  147. #define GPIO_CLOCK_DIR_MASK (1 << 0)
  148. #define GPIO_CLOCK_DIR_IN (0 << 1)
  149. #define GPIO_CLOCK_DIR_OUT (1 << 1)
  150. #define GPIO_CLOCK_VAL_MASK (1 << 2)
  151. #define GPIO_CLOCK_VAL_OUT (1 << 3)
  152. #define GPIO_CLOCK_VAL_IN (1 << 4)
  153. #define GPIO_CLOCK_PULLUP_DISABLE (1 << 5)
  154. #define GPIO_DATA_DIR_MASK (1 << 8)
  155. #define GPIO_DATA_DIR_IN (0 << 9)
  156. #define GPIO_DATA_DIR_OUT (1 << 9)
  157. #define GPIO_DATA_VAL_MASK (1 << 10)
  158. #define GPIO_DATA_VAL_OUT (1 << 11)
  159. #define GPIO_DATA_VAL_IN (1 << 12)
  160. #define GPIO_DATA_PULLUP_DISABLE (1 << 13)
  161. #define VCLK_DIVISOR_VGA0 0x6000
  162. #define VCLK_DIVISOR_VGA1 0x6004
  163. #define VCLK_POST_DIV 0x6010
  164. #define PSB_COMM_2D (PSB_ENGINE_2D << 4)
  165. #define PSB_COMM_3D (PSB_ENGINE_3D << 4)
  166. #define PSB_COMM_TA (PSB_ENGINE_TA << 4)
  167. #define PSB_COMM_HP (PSB_ENGINE_HP << 4)
  168. #define PSB_COMM_USER_IRQ (1024 >> 2)
  169. #define PSB_COMM_USER_IRQ_LOST (PSB_COMM_USER_IRQ + 1)
  170. #define PSB_COMM_FW (2048 >> 2)
  171. #define PSB_UIRQ_VISTEST 1
  172. #define PSB_UIRQ_OOM_REPLY 2
  173. #define PSB_UIRQ_FIRE_TA_REPLY 3
  174. #define PSB_UIRQ_FIRE_RASTER_REPLY 4
  175. #define PSB_2D_SIZE (256*1024*1024)
  176. #define PSB_MAX_RELOC_PAGES 1024
  177. #define PSB_LOW_REG_OFFS 0x0204
  178. #define PSB_HIGH_REG_OFFS 0x0600
  179. #define PSB_NUM_VBLANKS 2
  180. #define PSB_2D_SIZE (256*1024*1024)
  181. #define PSB_MAX_RELOC_PAGES 1024
  182. #define PSB_LOW_REG_OFFS 0x0204
  183. #define PSB_HIGH_REG_OFFS 0x0600
  184. #define PSB_NUM_VBLANKS 2
  185. #define PSB_WATCHDOG_DELAY (DRM_HZ * 2)
  186. #define PSB_LID_DELAY (DRM_HZ / 10)
  187. #define MDFLD_PNW_B0 0x04
  188. #define MDFLD_PNW_C0 0x08
  189. #define MDFLD_DSR_2D_3D_0 (1 << 0)
  190. #define MDFLD_DSR_2D_3D_2 (1 << 1)
  191. #define MDFLD_DSR_CURSOR_0 (1 << 2)
  192. #define MDFLD_DSR_CURSOR_2 (1 << 3)
  193. #define MDFLD_DSR_OVERLAY_0 (1 << 4)
  194. #define MDFLD_DSR_OVERLAY_2 (1 << 5)
  195. #define MDFLD_DSR_MIPI_CONTROL (1 << 6)
  196. #define MDFLD_DSR_DAMAGE_MASK_0 ((1 << 0) | (1 << 2) | (1 << 4))
  197. #define MDFLD_DSR_DAMAGE_MASK_2 ((1 << 1) | (1 << 3) | (1 << 5))
  198. #define MDFLD_DSR_2D_3D (MDFLD_DSR_2D_3D_0 | MDFLD_DSR_2D_3D_2)
  199. #define MDFLD_DSR_RR 45
  200. #define MDFLD_DPU_ENABLE (1 << 31)
  201. #define MDFLD_DSR_FULLSCREEN (1 << 30)
  202. #define MDFLD_DSR_DELAY (DRM_HZ / MDFLD_DSR_RR)
  203. #define PSB_PWR_STATE_ON 1
  204. #define PSB_PWR_STATE_OFF 2
  205. #define PSB_PMPOLICY_NOPM 0
  206. #define PSB_PMPOLICY_CLOCKGATING 1
  207. #define PSB_PMPOLICY_POWERDOWN 2
  208. #define PSB_PMSTATE_POWERUP 0
  209. #define PSB_PMSTATE_CLOCKGATED 1
  210. #define PSB_PMSTATE_POWERDOWN 2
  211. #define PSB_PCIx_MSI_ADDR_LOC 0x94
  212. #define PSB_PCIx_MSI_DATA_LOC 0x98
  213. /* Medfield crystal settings */
  214. #define KSEL_CRYSTAL_19 1
  215. #define KSEL_BYPASS_19 5
  216. #define KSEL_BYPASS_25 6
  217. #define KSEL_BYPASS_83_100 7
  218. struct opregion_header;
  219. struct opregion_acpi;
  220. struct opregion_swsci;
  221. struct opregion_asle;
  222. struct psb_intel_opregion {
  223. struct opregion_header *header;
  224. struct opregion_acpi *acpi;
  225. struct opregion_swsci *swsci;
  226. struct opregion_asle *asle;
  227. void *vbt;
  228. u32 __iomem *lid_state;
  229. };
  230. struct sdvo_device_mapping {
  231. u8 initialized;
  232. u8 dvo_port;
  233. u8 slave_addr;
  234. u8 dvo_wiring;
  235. u8 i2c_pin;
  236. u8 i2c_speed;
  237. u8 ddc_pin;
  238. };
  239. struct intel_gmbus {
  240. struct i2c_adapter adapter;
  241. struct i2c_adapter *force_bit;
  242. u32 reg0;
  243. };
  244. /*
  245. * Register offset maps
  246. */
  247. struct psb_offset {
  248. u32 fp0;
  249. u32 fp1;
  250. u32 cntr;
  251. u32 conf;
  252. u32 src;
  253. u32 dpll;
  254. u32 dpll_md;
  255. u32 htotal;
  256. u32 hblank;
  257. u32 hsync;
  258. u32 vtotal;
  259. u32 vblank;
  260. u32 vsync;
  261. u32 stride;
  262. u32 size;
  263. u32 pos;
  264. u32 surf;
  265. u32 addr;
  266. u32 base;
  267. u32 status;
  268. u32 linoff;
  269. u32 tileoff;
  270. u32 palette;
  271. };
  272. /*
  273. * Register save state. This is used to hold the context when the
  274. * device is powered off. In the case of Oaktrail this can (but does not
  275. * yet) include screen blank. Operations occuring during the save
  276. * update the register cache instead.
  277. */
  278. /*
  279. * Common status for pipes.
  280. */
  281. struct psb_pipe {
  282. u32 fp0;
  283. u32 fp1;
  284. u32 cntr;
  285. u32 conf;
  286. u32 src;
  287. u32 dpll;
  288. u32 dpll_md;
  289. u32 htotal;
  290. u32 hblank;
  291. u32 hsync;
  292. u32 vtotal;
  293. u32 vblank;
  294. u32 vsync;
  295. u32 stride;
  296. u32 size;
  297. u32 pos;
  298. u32 base;
  299. u32 surf;
  300. u32 addr;
  301. u32 status;
  302. u32 linoff;
  303. u32 tileoff;
  304. u32 palette[256];
  305. };
  306. struct psb_state {
  307. uint32_t saveVCLK_DIVISOR_VGA0;
  308. uint32_t saveVCLK_DIVISOR_VGA1;
  309. uint32_t saveVCLK_POST_DIV;
  310. uint32_t saveVGACNTRL;
  311. uint32_t saveADPA;
  312. uint32_t saveLVDS;
  313. uint32_t saveDVOA;
  314. uint32_t saveDVOB;
  315. uint32_t saveDVOC;
  316. uint32_t savePP_ON;
  317. uint32_t savePP_OFF;
  318. uint32_t savePP_CONTROL;
  319. uint32_t savePP_CYCLE;
  320. uint32_t savePFIT_CONTROL;
  321. uint32_t saveCLOCKGATING;
  322. uint32_t saveDSPARB;
  323. uint32_t savePFIT_AUTO_RATIOS;
  324. uint32_t savePFIT_PGM_RATIOS;
  325. uint32_t savePP_ON_DELAYS;
  326. uint32_t savePP_OFF_DELAYS;
  327. uint32_t savePP_DIVISOR;
  328. uint32_t saveBCLRPAT_A;
  329. uint32_t saveBCLRPAT_B;
  330. uint32_t savePERF_MODE;
  331. uint32_t saveDSPFW1;
  332. uint32_t saveDSPFW2;
  333. uint32_t saveDSPFW3;
  334. uint32_t saveDSPFW4;
  335. uint32_t saveDSPFW5;
  336. uint32_t saveDSPFW6;
  337. uint32_t saveCHICKENBIT;
  338. uint32_t saveDSPACURSOR_CTRL;
  339. uint32_t saveDSPBCURSOR_CTRL;
  340. uint32_t saveDSPACURSOR_BASE;
  341. uint32_t saveDSPBCURSOR_BASE;
  342. uint32_t saveDSPACURSOR_POS;
  343. uint32_t saveDSPBCURSOR_POS;
  344. uint32_t saveOV_OVADD;
  345. uint32_t saveOV_OGAMC0;
  346. uint32_t saveOV_OGAMC1;
  347. uint32_t saveOV_OGAMC2;
  348. uint32_t saveOV_OGAMC3;
  349. uint32_t saveOV_OGAMC4;
  350. uint32_t saveOV_OGAMC5;
  351. uint32_t saveOVC_OVADD;
  352. uint32_t saveOVC_OGAMC0;
  353. uint32_t saveOVC_OGAMC1;
  354. uint32_t saveOVC_OGAMC2;
  355. uint32_t saveOVC_OGAMC3;
  356. uint32_t saveOVC_OGAMC4;
  357. uint32_t saveOVC_OGAMC5;
  358. /* DPST register save */
  359. uint32_t saveHISTOGRAM_INT_CONTROL_REG;
  360. uint32_t saveHISTOGRAM_LOGIC_CONTROL_REG;
  361. uint32_t savePWM_CONTROL_LOGIC;
  362. };
  363. struct medfield_state {
  364. uint32_t saveMIPI;
  365. uint32_t saveMIPI_C;
  366. uint32_t savePFIT_CONTROL;
  367. uint32_t savePFIT_PGM_RATIOS;
  368. uint32_t saveHDMIPHYMISCCTL;
  369. uint32_t saveHDMIB_CONTROL;
  370. };
  371. struct cdv_state {
  372. uint32_t saveDSPCLK_GATE_D;
  373. uint32_t saveRAMCLK_GATE_D;
  374. uint32_t saveDSPARB;
  375. uint32_t saveDSPFW[6];
  376. uint32_t saveADPA;
  377. uint32_t savePP_CONTROL;
  378. uint32_t savePFIT_PGM_RATIOS;
  379. uint32_t saveLVDS;
  380. uint32_t savePFIT_CONTROL;
  381. uint32_t savePP_ON_DELAYS;
  382. uint32_t savePP_OFF_DELAYS;
  383. uint32_t savePP_CYCLE;
  384. uint32_t saveVGACNTRL;
  385. uint32_t saveIER;
  386. uint32_t saveIMR;
  387. u8 saveLBB;
  388. };
  389. struct psb_save_area {
  390. struct psb_pipe pipe[3];
  391. uint32_t saveBSM;
  392. uint32_t saveVBT;
  393. union {
  394. struct psb_state psb;
  395. struct medfield_state mdfld;
  396. struct cdv_state cdv;
  397. };
  398. uint32_t saveBLC_PWM_CTL2;
  399. uint32_t saveBLC_PWM_CTL;
  400. };
  401. struct psb_ops;
  402. #define PSB_NUM_PIPE 3
  403. struct drm_psb_private {
  404. struct drm_device *dev;
  405. const struct psb_ops *ops;
  406. const struct psb_offset *regmap;
  407. struct child_device_config *child_dev;
  408. int child_dev_num;
  409. struct psb_gtt gtt;
  410. /* GTT Memory manager */
  411. struct psb_gtt_mm *gtt_mm;
  412. struct page *scratch_page;
  413. u32 __iomem *gtt_map;
  414. uint32_t stolen_base;
  415. u8 __iomem *vram_addr;
  416. unsigned long vram_stolen_size;
  417. int gtt_initialized;
  418. u16 gmch_ctrl; /* Saved GTT setup */
  419. u32 pge_ctl;
  420. struct mutex gtt_mutex;
  421. struct resource *gtt_mem; /* Our PCI resource */
  422. struct psb_mmu_driver *mmu;
  423. struct psb_mmu_pd *pf_pd;
  424. /*
  425. * Register base
  426. */
  427. uint8_t __iomem *sgx_reg;
  428. uint8_t __iomem *vdc_reg;
  429. uint32_t gatt_free_offset;
  430. /*
  431. * Fencing / irq.
  432. */
  433. uint32_t vdc_irq_mask;
  434. uint32_t pipestat[PSB_NUM_PIPE];
  435. spinlock_t irqmask_lock;
  436. /*
  437. * Power
  438. */
  439. bool suspended;
  440. bool display_power;
  441. int display_count;
  442. /*
  443. * Modesetting
  444. */
  445. struct psb_intel_mode_device mode_dev;
  446. struct drm_crtc *plane_to_crtc_mapping[PSB_NUM_PIPE];
  447. struct drm_crtc *pipe_to_crtc_mapping[PSB_NUM_PIPE];
  448. uint32_t num_pipe;
  449. /*
  450. * OSPM info (Power management base) (can go ?)
  451. */
  452. uint32_t ospm_base;
  453. /*
  454. * Sizes info
  455. */
  456. u32 fuse_reg_value;
  457. u32 video_device_fuse;
  458. /* PCI revision ID for B0:D2:F0 */
  459. uint8_t platform_rev_id;
  460. /* gmbus */
  461. struct intel_gmbus *gmbus;
  462. /* Used by SDVO */
  463. int crt_ddc_pin;
  464. /* FIXME: The mappings should be parsed from bios but for now we can
  465. pretend there are no mappings available */
  466. struct sdvo_device_mapping sdvo_mappings[2];
  467. u32 hotplug_supported_mask;
  468. struct drm_property *broadcast_rgb_property;
  469. struct drm_property *force_audio_property;
  470. /*
  471. * LVDS info
  472. */
  473. int backlight_duty_cycle; /* restore backlight to this value */
  474. bool panel_wants_dither;
  475. struct drm_display_mode *panel_fixed_mode;
  476. struct drm_display_mode *lfp_lvds_vbt_mode;
  477. struct drm_display_mode *sdvo_lvds_vbt_mode;
  478. struct bdb_lvds_backlight *lvds_bl; /* LVDS backlight info from VBT */
  479. struct psb_intel_i2c_chan *lvds_i2c_bus; /* FIXME: Remove this? */
  480. /* Feature bits from the VBIOS */
  481. unsigned int int_tv_support:1;
  482. unsigned int lvds_dither:1;
  483. unsigned int lvds_vbt:1;
  484. unsigned int int_crt_support:1;
  485. unsigned int lvds_use_ssc:1;
  486. int lvds_ssc_freq;
  487. bool is_lvds_on;
  488. bool is_mipi_on;
  489. u32 mipi_ctrl_display;
  490. unsigned int core_freq;
  491. uint32_t iLVDS_enable;
  492. /* Runtime PM state */
  493. int rpm_enabled;
  494. /* MID specific */
  495. bool has_gct;
  496. struct oaktrail_gct_data gct_data;
  497. /* Oaktrail HDMI state */
  498. struct oaktrail_hdmi_dev *hdmi_priv;
  499. /*
  500. * Register state
  501. */
  502. struct psb_save_area regs;
  503. /* MSI reg save */
  504. uint32_t msi_addr;
  505. uint32_t msi_data;
  506. /*
  507. * Hotplug handling
  508. */
  509. struct work_struct hotplug_work;
  510. /*
  511. * LID-Switch
  512. */
  513. spinlock_t lid_lock;
  514. struct timer_list lid_timer;
  515. struct psb_intel_opregion opregion;
  516. u32 lid_last_state;
  517. /*
  518. * Watchdog
  519. */
  520. uint32_t apm_reg;
  521. uint16_t apm_base;
  522. /*
  523. * Used for modifying backlight from
  524. * xrandr -- consider removing and using HAL instead
  525. */
  526. struct backlight_device *backlight_device;
  527. struct drm_property *backlight_property;
  528. uint32_t blc_adj1;
  529. uint32_t blc_adj2;
  530. void *fbdev;
  531. /* 2D acceleration */
  532. spinlock_t lock_2d;
  533. /*
  534. * Panel brightness
  535. */
  536. int brightness;
  537. int brightness_adjusted;
  538. bool dsr_enable;
  539. u32 dsr_fb_update;
  540. bool dpi_panel_on[3];
  541. void *dsi_configs[2];
  542. u32 bpp;
  543. u32 bpp2;
  544. u32 pipeconf[3];
  545. u32 dspcntr[3];
  546. int mdfld_panel_id;
  547. bool dplla_96mhz; /* DPLL data from the VBT */
  548. };
  549. /*
  550. * Operations for each board type
  551. */
  552. struct psb_ops {
  553. const char *name;
  554. unsigned int accel_2d:1;
  555. int pipes; /* Number of output pipes */
  556. int crtcs; /* Number of CRTCs */
  557. int sgx_offset; /* Base offset of SGX device */
  558. int hdmi_mask; /* Mask of HDMI CRTCs */
  559. int lvds_mask; /* Mask of LVDS CRTCs */
  560. /* Sub functions */
  561. struct drm_crtc_helper_funcs const *crtc_helper;
  562. struct drm_crtc_funcs const *crtc_funcs;
  563. /* Setup hooks */
  564. int (*chip_setup)(struct drm_device *dev);
  565. void (*chip_teardown)(struct drm_device *dev);
  566. /* Optional helper caller after modeset */
  567. void (*errata)(struct drm_device *dev);
  568. /* Display management hooks */
  569. int (*output_init)(struct drm_device *dev);
  570. int (*hotplug)(struct drm_device *dev);
  571. void (*hotplug_enable)(struct drm_device *dev, bool on);
  572. /* Power management hooks */
  573. void (*init_pm)(struct drm_device *dev);
  574. int (*save_regs)(struct drm_device *dev);
  575. int (*restore_regs)(struct drm_device *dev);
  576. int (*power_up)(struct drm_device *dev);
  577. int (*power_down)(struct drm_device *dev);
  578. void (*lvds_bl_power)(struct drm_device *dev, bool on);
  579. #ifdef CONFIG_BACKLIGHT_CLASS_DEVICE
  580. /* Backlight */
  581. int (*backlight_init)(struct drm_device *dev);
  582. #endif
  583. int i2c_bus; /* I2C bus identifier for Moorestown */
  584. };
  585. struct psb_mmu_driver;
  586. extern int drm_crtc_probe_output_modes(struct drm_device *dev, int, int);
  587. extern int drm_pick_crtcs(struct drm_device *dev);
  588. static inline struct drm_psb_private *psb_priv(struct drm_device *dev)
  589. {
  590. return (struct drm_psb_private *) dev->dev_private;
  591. }
  592. /*
  593. * MMU stuff.
  594. */
  595. extern struct psb_mmu_driver *psb_mmu_driver_init(uint8_t __iomem * registers,
  596. int trap_pagefaults,
  597. int invalid_type,
  598. struct drm_psb_private *dev_priv);
  599. extern void psb_mmu_driver_takedown(struct psb_mmu_driver *driver);
  600. extern struct psb_mmu_pd *psb_mmu_get_default_pd(struct psb_mmu_driver
  601. *driver);
  602. extern void psb_mmu_mirror_gtt(struct psb_mmu_pd *pd, uint32_t mmu_offset,
  603. uint32_t gtt_start, uint32_t gtt_pages);
  604. extern struct psb_mmu_pd *psb_mmu_alloc_pd(struct psb_mmu_driver *driver,
  605. int trap_pagefaults,
  606. int invalid_type);
  607. extern void psb_mmu_free_pagedir(struct psb_mmu_pd *pd);
  608. extern void psb_mmu_flush(struct psb_mmu_driver *driver, int rc_prot);
  609. extern void psb_mmu_remove_pfn_sequence(struct psb_mmu_pd *pd,
  610. unsigned long address,
  611. uint32_t num_pages);
  612. extern int psb_mmu_insert_pfn_sequence(struct psb_mmu_pd *pd,
  613. uint32_t start_pfn,
  614. unsigned long address,
  615. uint32_t num_pages, int type);
  616. extern int psb_mmu_virtual_to_pfn(struct psb_mmu_pd *pd, uint32_t virtual,
  617. unsigned long *pfn);
  618. /*
  619. * Enable / disable MMU for different requestors.
  620. */
  621. extern void psb_mmu_set_pd_context(struct psb_mmu_pd *pd, int hw_context);
  622. extern int psb_mmu_insert_pages(struct psb_mmu_pd *pd, struct page **pages,
  623. unsigned long address, uint32_t num_pages,
  624. uint32_t desired_tile_stride,
  625. uint32_t hw_tile_stride, int type);
  626. extern void psb_mmu_remove_pages(struct psb_mmu_pd *pd,
  627. unsigned long address, uint32_t num_pages,
  628. uint32_t desired_tile_stride,
  629. uint32_t hw_tile_stride);
  630. /*
  631. *psb_irq.c
  632. */
  633. extern irqreturn_t psb_irq_handler(DRM_IRQ_ARGS);
  634. extern int psb_irq_enable_dpst(struct drm_device *dev);
  635. extern int psb_irq_disable_dpst(struct drm_device *dev);
  636. extern void psb_irq_preinstall(struct drm_device *dev);
  637. extern int psb_irq_postinstall(struct drm_device *dev);
  638. extern void psb_irq_uninstall(struct drm_device *dev);
  639. extern void psb_irq_turn_on_dpst(struct drm_device *dev);
  640. extern void psb_irq_turn_off_dpst(struct drm_device *dev);
  641. extern void psb_irq_uninstall_islands(struct drm_device *dev, int hw_islands);
  642. extern int psb_vblank_wait2(struct drm_device *dev, unsigned int *sequence);
  643. extern int psb_vblank_wait(struct drm_device *dev, unsigned int *sequence);
  644. extern int psb_enable_vblank(struct drm_device *dev, int crtc);
  645. extern void psb_disable_vblank(struct drm_device *dev, int crtc);
  646. void
  647. psb_enable_pipestat(struct drm_psb_private *dev_priv, int pipe, u32 mask);
  648. void
  649. psb_disable_pipestat(struct drm_psb_private *dev_priv, int pipe, u32 mask);
  650. extern u32 psb_get_vblank_counter(struct drm_device *dev, int crtc);
  651. /*
  652. * framebuffer.c
  653. */
  654. extern int psbfb_probed(struct drm_device *dev);
  655. extern int psbfb_remove(struct drm_device *dev,
  656. struct drm_framebuffer *fb);
  657. /*
  658. * accel_2d.c
  659. */
  660. extern void psbfb_copyarea(struct fb_info *info,
  661. const struct fb_copyarea *region);
  662. extern int psbfb_sync(struct fb_info *info);
  663. extern void psb_spank(struct drm_psb_private *dev_priv);
  664. /*
  665. * psb_reset.c
  666. */
  667. extern void psb_lid_timer_init(struct drm_psb_private *dev_priv);
  668. extern void psb_lid_timer_takedown(struct drm_psb_private *dev_priv);
  669. extern void psb_print_pagefault(struct drm_psb_private *dev_priv);
  670. /* modesetting */
  671. extern void psb_modeset_init(struct drm_device *dev);
  672. extern void psb_modeset_cleanup(struct drm_device *dev);
  673. extern int psb_fbdev_init(struct drm_device *dev);
  674. /* backlight.c */
  675. int gma_backlight_init(struct drm_device *dev);
  676. void gma_backlight_exit(struct drm_device *dev);
  677. /* oaktrail_crtc.c */
  678. extern const struct drm_crtc_helper_funcs oaktrail_helper_funcs;
  679. /* oaktrail_lvds.c */
  680. extern void oaktrail_lvds_init(struct drm_device *dev,
  681. struct psb_intel_mode_device *mode_dev);
  682. /* psb_intel_display.c */
  683. extern const struct drm_crtc_helper_funcs psb_intel_helper_funcs;
  684. extern const struct drm_crtc_funcs psb_intel_crtc_funcs;
  685. /* psb_intel_lvds.c */
  686. extern const struct drm_connector_helper_funcs
  687. psb_intel_lvds_connector_helper_funcs;
  688. extern const struct drm_connector_funcs psb_intel_lvds_connector_funcs;
  689. /* gem.c */
  690. extern int psb_gem_init_object(struct drm_gem_object *obj);
  691. extern void psb_gem_free_object(struct drm_gem_object *obj);
  692. extern int psb_gem_get_aperture(struct drm_device *dev, void *data,
  693. struct drm_file *file);
  694. extern int psb_gem_dumb_create(struct drm_file *file, struct drm_device *dev,
  695. struct drm_mode_create_dumb *args);
  696. extern int psb_gem_dumb_destroy(struct drm_file *file, struct drm_device *dev,
  697. uint32_t handle);
  698. extern int psb_gem_dumb_map_gtt(struct drm_file *file, struct drm_device *dev,
  699. uint32_t handle, uint64_t *offset);
  700. extern int psb_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf);
  701. extern int psb_gem_create_ioctl(struct drm_device *dev, void *data,
  702. struct drm_file *file);
  703. extern int psb_gem_mmap_ioctl(struct drm_device *dev, void *data,
  704. struct drm_file *file);
  705. /* psb_device.c */
  706. extern const struct psb_ops psb_chip_ops;
  707. /* oaktrail_device.c */
  708. extern const struct psb_ops oaktrail_chip_ops;
  709. /* mdlfd_device.c */
  710. extern const struct psb_ops mdfld_chip_ops;
  711. /* cdv_device.c */
  712. extern const struct psb_ops cdv_chip_ops;
  713. /*
  714. * Debug print bits setting
  715. */
  716. #define PSB_D_GENERAL (1 << 0)
  717. #define PSB_D_INIT (1 << 1)
  718. #define PSB_D_IRQ (1 << 2)
  719. #define PSB_D_ENTRY (1 << 3)
  720. /* debug the get H/V BP/FP count */
  721. #define PSB_D_HV (1 << 4)
  722. #define PSB_D_DBI_BF (1 << 5)
  723. #define PSB_D_PM (1 << 6)
  724. #define PSB_D_RENDER (1 << 7)
  725. #define PSB_D_REG (1 << 8)
  726. #define PSB_D_MSVDX (1 << 9)
  727. #define PSB_D_TOPAZ (1 << 10)
  728. extern int drm_psb_no_fb;
  729. extern int drm_idle_check_interval;
  730. /*
  731. * Utilities
  732. */
  733. static inline u32 MRST_MSG_READ32(uint port, uint offset)
  734. {
  735. int mcr = (0xD0<<24) | (port << 16) | (offset << 8);
  736. uint32_t ret_val = 0;
  737. struct pci_dev *pci_root = pci_get_bus_and_slot(0, 0);
  738. pci_write_config_dword(pci_root, 0xD0, mcr);
  739. pci_read_config_dword(pci_root, 0xD4, &ret_val);
  740. pci_dev_put(pci_root);
  741. return ret_val;
  742. }
  743. static inline void MRST_MSG_WRITE32(uint port, uint offset, u32 value)
  744. {
  745. int mcr = (0xE0<<24) | (port << 16) | (offset << 8) | 0xF0;
  746. struct pci_dev *pci_root = pci_get_bus_and_slot(0, 0);
  747. pci_write_config_dword(pci_root, 0xD4, value);
  748. pci_write_config_dword(pci_root, 0xD0, mcr);
  749. pci_dev_put(pci_root);
  750. }
  751. static inline u32 MDFLD_MSG_READ32(uint port, uint offset)
  752. {
  753. int mcr = (0x10<<24) | (port << 16) | (offset << 8);
  754. uint32_t ret_val = 0;
  755. struct pci_dev *pci_root = pci_get_bus_and_slot(0, 0);
  756. pci_write_config_dword(pci_root, 0xD0, mcr);
  757. pci_read_config_dword(pci_root, 0xD4, &ret_val);
  758. pci_dev_put(pci_root);
  759. return ret_val;
  760. }
  761. static inline void MDFLD_MSG_WRITE32(uint port, uint offset, u32 value)
  762. {
  763. int mcr = (0x11<<24) | (port << 16) | (offset << 8) | 0xF0;
  764. struct pci_dev *pci_root = pci_get_bus_and_slot(0, 0);
  765. pci_write_config_dword(pci_root, 0xD4, value);
  766. pci_write_config_dword(pci_root, 0xD0, mcr);
  767. pci_dev_put(pci_root);
  768. }
  769. static inline uint32_t REGISTER_READ(struct drm_device *dev, uint32_t reg)
  770. {
  771. struct drm_psb_private *dev_priv = dev->dev_private;
  772. return ioread32(dev_priv->vdc_reg + reg);
  773. }
  774. #define REG_READ(reg) REGISTER_READ(dev, (reg))
  775. static inline void REGISTER_WRITE(struct drm_device *dev, uint32_t reg,
  776. uint32_t val)
  777. {
  778. struct drm_psb_private *dev_priv = dev->dev_private;
  779. iowrite32((val), dev_priv->vdc_reg + (reg));
  780. }
  781. #define REG_WRITE(reg, val) REGISTER_WRITE(dev, (reg), (val))
  782. static inline void REGISTER_WRITE16(struct drm_device *dev,
  783. uint32_t reg, uint32_t val)
  784. {
  785. struct drm_psb_private *dev_priv = dev->dev_private;
  786. iowrite16((val), dev_priv->vdc_reg + (reg));
  787. }
  788. #define REG_WRITE16(reg, val) REGISTER_WRITE16(dev, (reg), (val))
  789. static inline void REGISTER_WRITE8(struct drm_device *dev,
  790. uint32_t reg, uint32_t val)
  791. {
  792. struct drm_psb_private *dev_priv = dev->dev_private;
  793. iowrite8((val), dev_priv->vdc_reg + (reg));
  794. }
  795. #define REG_WRITE8(reg, val) REGISTER_WRITE8(dev, (reg), (val))
  796. #define PSB_WVDC32(_val, _offs) iowrite32(_val, dev_priv->vdc_reg + (_offs))
  797. #define PSB_RVDC32(_offs) ioread32(dev_priv->vdc_reg + (_offs))
  798. /* #define TRAP_SGX_PM_FAULT 1 */
  799. #ifdef TRAP_SGX_PM_FAULT
  800. #define PSB_RSGX32(_offs) \
  801. ({ \
  802. if (inl(dev_priv->apm_base + PSB_APM_STS) & 0x3) { \
  803. printk(KERN_ERR \
  804. "access sgx when it's off!! (READ) %s, %d\n", \
  805. __FILE__, __LINE__); \
  806. melay(1000); \
  807. } \
  808. ioread32(dev_priv->sgx_reg + (_offs)); \
  809. })
  810. #else
  811. #define PSB_RSGX32(_offs) ioread32(dev_priv->sgx_reg + (_offs))
  812. #endif
  813. #define PSB_WSGX32(_val, _offs) iowrite32(_val, dev_priv->sgx_reg + (_offs))
  814. #define MSVDX_REG_DUMP 0
  815. #define PSB_WMSVDX32(_val, _offs) iowrite32(_val, dev_priv->msvdx_reg + (_offs))
  816. #define PSB_RMSVDX32(_offs) ioread32(dev_priv->msvdx_reg + (_offs))
  817. #endif