rtsx_pci_sdmmc.c 33 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375
  1. /* Realtek PCI-Express SD/MMC Card Interface driver
  2. *
  3. * Copyright(c) 2009 Realtek Semiconductor Corp. All rights reserved.
  4. *
  5. * This program is free software; you can redistribute it and/or modify it
  6. * under the terms of the GNU General Public License as published by the
  7. * Free Software Foundation; either version 2, or (at your option) any
  8. * later version.
  9. *
  10. * This program is distributed in the hope that it will be useful, but
  11. * WITHOUT ANY WARRANTY; without even the implied warranty of
  12. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
  13. * General Public License for more details.
  14. *
  15. * You should have received a copy of the GNU General Public License along
  16. * with this program; if not, see <http://www.gnu.org/licenses/>.
  17. *
  18. * Author:
  19. * Wei WANG <wei_wang@realsil.com.cn>
  20. * No. 450, Shenhu Road, Suzhou Industry Park, Suzhou, China
  21. */
  22. #include <linux/module.h>
  23. #include <linux/slab.h>
  24. #include <linux/highmem.h>
  25. #include <linux/delay.h>
  26. #include <linux/platform_device.h>
  27. #include <linux/mmc/host.h>
  28. #include <linux/mmc/mmc.h>
  29. #include <linux/mmc/sd.h>
  30. #include <linux/mmc/card.h>
  31. #include <linux/mfd/rtsx_pci.h>
  32. #include <asm/unaligned.h>
  33. /* SD Tuning Data Structure
  34. * Record continuous timing phase path
  35. */
  36. struct timing_phase_path {
  37. int start;
  38. int end;
  39. int mid;
  40. int len;
  41. };
  42. struct realtek_pci_sdmmc {
  43. struct platform_device *pdev;
  44. struct rtsx_pcr *pcr;
  45. struct mmc_host *mmc;
  46. struct mmc_request *mrq;
  47. struct mutex host_mutex;
  48. u8 ssc_depth;
  49. unsigned int clock;
  50. bool vpclk;
  51. bool double_clk;
  52. bool eject;
  53. bool initial_mode;
  54. int power_state;
  55. #define SDMMC_POWER_ON 1
  56. #define SDMMC_POWER_OFF 0
  57. };
  58. static inline struct device *sdmmc_dev(struct realtek_pci_sdmmc *host)
  59. {
  60. return &(host->pdev->dev);
  61. }
  62. static inline void sd_clear_error(struct realtek_pci_sdmmc *host)
  63. {
  64. rtsx_pci_write_register(host->pcr, CARD_STOP,
  65. SD_STOP | SD_CLR_ERR, SD_STOP | SD_CLR_ERR);
  66. }
  67. #ifdef DEBUG
  68. static void sd_print_debug_regs(struct realtek_pci_sdmmc *host)
  69. {
  70. struct rtsx_pcr *pcr = host->pcr;
  71. u16 i;
  72. u8 *ptr;
  73. /* Print SD host internal registers */
  74. rtsx_pci_init_cmd(pcr);
  75. for (i = 0xFDA0; i <= 0xFDAE; i++)
  76. rtsx_pci_add_cmd(pcr, READ_REG_CMD, i, 0, 0);
  77. for (i = 0xFD52; i <= 0xFD69; i++)
  78. rtsx_pci_add_cmd(pcr, READ_REG_CMD, i, 0, 0);
  79. rtsx_pci_send_cmd(pcr, 100);
  80. ptr = rtsx_pci_get_cmd_data(pcr);
  81. for (i = 0xFDA0; i <= 0xFDAE; i++)
  82. dev_dbg(sdmmc_dev(host), "0x%04X: 0x%02x\n", i, *(ptr++));
  83. for (i = 0xFD52; i <= 0xFD69; i++)
  84. dev_dbg(sdmmc_dev(host), "0x%04X: 0x%02x\n", i, *(ptr++));
  85. }
  86. #else
  87. #define sd_print_debug_regs(host)
  88. #endif /* DEBUG */
  89. static int sd_read_data(struct realtek_pci_sdmmc *host, u8 *cmd, u16 byte_cnt,
  90. u8 *buf, int buf_len, int timeout)
  91. {
  92. struct rtsx_pcr *pcr = host->pcr;
  93. int err, i;
  94. u8 trans_mode;
  95. dev_dbg(sdmmc_dev(host), "%s: SD/MMC CMD%d\n", __func__, cmd[0] - 0x40);
  96. if (!buf)
  97. buf_len = 0;
  98. if ((cmd[0] & 0x3F) == MMC_SEND_TUNING_BLOCK)
  99. trans_mode = SD_TM_AUTO_TUNING;
  100. else
  101. trans_mode = SD_TM_NORMAL_READ;
  102. rtsx_pci_init_cmd(pcr);
  103. for (i = 0; i < 5; i++)
  104. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_CMD0 + i, 0xFF, cmd[i]);
  105. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_BYTE_CNT_L, 0xFF, (u8)byte_cnt);
  106. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_BYTE_CNT_H,
  107. 0xFF, (u8)(byte_cnt >> 8));
  108. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_BLOCK_CNT_L, 0xFF, 1);
  109. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_BLOCK_CNT_H, 0xFF, 0);
  110. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_CFG2, 0xFF,
  111. SD_CALCULATE_CRC7 | SD_CHECK_CRC16 |
  112. SD_NO_WAIT_BUSY_END | SD_CHECK_CRC7 | SD_RSP_LEN_6);
  113. if (trans_mode != SD_TM_AUTO_TUNING)
  114. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD,
  115. CARD_DATA_SOURCE, 0x01, PINGPONG_BUFFER);
  116. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_TRANSFER,
  117. 0xFF, trans_mode | SD_TRANSFER_START);
  118. rtsx_pci_add_cmd(pcr, CHECK_REG_CMD, SD_TRANSFER,
  119. SD_TRANSFER_END, SD_TRANSFER_END);
  120. err = rtsx_pci_send_cmd(pcr, timeout);
  121. if (err < 0) {
  122. sd_print_debug_regs(host);
  123. dev_dbg(sdmmc_dev(host),
  124. "rtsx_pci_send_cmd fail (err = %d)\n", err);
  125. return err;
  126. }
  127. if (buf && buf_len) {
  128. err = rtsx_pci_read_ppbuf(pcr, buf, buf_len);
  129. if (err < 0) {
  130. dev_dbg(sdmmc_dev(host),
  131. "rtsx_pci_read_ppbuf fail (err = %d)\n", err);
  132. return err;
  133. }
  134. }
  135. return 0;
  136. }
  137. static int sd_write_data(struct realtek_pci_sdmmc *host, u8 *cmd, u16 byte_cnt,
  138. u8 *buf, int buf_len, int timeout)
  139. {
  140. struct rtsx_pcr *pcr = host->pcr;
  141. int err, i;
  142. u8 trans_mode;
  143. if (!buf)
  144. buf_len = 0;
  145. if (buf && buf_len) {
  146. err = rtsx_pci_write_ppbuf(pcr, buf, buf_len);
  147. if (err < 0) {
  148. dev_dbg(sdmmc_dev(host),
  149. "rtsx_pci_write_ppbuf fail (err = %d)\n", err);
  150. return err;
  151. }
  152. }
  153. trans_mode = cmd ? SD_TM_AUTO_WRITE_2 : SD_TM_AUTO_WRITE_3;
  154. rtsx_pci_init_cmd(pcr);
  155. if (cmd) {
  156. dev_dbg(sdmmc_dev(host), "%s: SD/MMC CMD %d\n", __func__,
  157. cmd[0] - 0x40);
  158. for (i = 0; i < 5; i++)
  159. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD,
  160. SD_CMD0 + i, 0xFF, cmd[i]);
  161. }
  162. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_BYTE_CNT_L, 0xFF, (u8)byte_cnt);
  163. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_BYTE_CNT_H,
  164. 0xFF, (u8)(byte_cnt >> 8));
  165. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_BLOCK_CNT_L, 0xFF, 1);
  166. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_BLOCK_CNT_H, 0xFF, 0);
  167. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_CFG2, 0xFF,
  168. SD_CALCULATE_CRC7 | SD_CHECK_CRC16 |
  169. SD_NO_WAIT_BUSY_END | SD_CHECK_CRC7 | SD_RSP_LEN_6);
  170. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_TRANSFER, 0xFF,
  171. trans_mode | SD_TRANSFER_START);
  172. rtsx_pci_add_cmd(pcr, CHECK_REG_CMD, SD_TRANSFER,
  173. SD_TRANSFER_END, SD_TRANSFER_END);
  174. err = rtsx_pci_send_cmd(pcr, timeout);
  175. if (err < 0) {
  176. sd_print_debug_regs(host);
  177. dev_dbg(sdmmc_dev(host),
  178. "rtsx_pci_send_cmd fail (err = %d)\n", err);
  179. return err;
  180. }
  181. return 0;
  182. }
  183. static void sd_send_cmd_get_rsp(struct realtek_pci_sdmmc *host,
  184. struct mmc_command *cmd)
  185. {
  186. struct rtsx_pcr *pcr = host->pcr;
  187. u8 cmd_idx = (u8)cmd->opcode;
  188. u32 arg = cmd->arg;
  189. int err = 0;
  190. int timeout = 100;
  191. int i;
  192. u8 *ptr;
  193. int stat_idx = 0;
  194. u8 rsp_type;
  195. int rsp_len = 5;
  196. dev_dbg(sdmmc_dev(host), "%s: SD/MMC CMD %d, arg = 0x%08x\n",
  197. __func__, cmd_idx, arg);
  198. /* Response type:
  199. * R0
  200. * R1, R5, R6, R7
  201. * R1b
  202. * R2
  203. * R3, R4
  204. */
  205. switch (mmc_resp_type(cmd)) {
  206. case MMC_RSP_NONE:
  207. rsp_type = SD_RSP_TYPE_R0;
  208. rsp_len = 0;
  209. break;
  210. case MMC_RSP_R1:
  211. rsp_type = SD_RSP_TYPE_R1;
  212. break;
  213. case MMC_RSP_R1B:
  214. rsp_type = SD_RSP_TYPE_R1b;
  215. break;
  216. case MMC_RSP_R2:
  217. rsp_type = SD_RSP_TYPE_R2;
  218. rsp_len = 16;
  219. break;
  220. case MMC_RSP_R3:
  221. rsp_type = SD_RSP_TYPE_R3;
  222. break;
  223. default:
  224. dev_dbg(sdmmc_dev(host), "cmd->flag is not valid\n");
  225. err = -EINVAL;
  226. goto out;
  227. }
  228. if (rsp_type == SD_RSP_TYPE_R1b)
  229. timeout = 3000;
  230. if (cmd->opcode == SD_SWITCH_VOLTAGE) {
  231. err = rtsx_pci_write_register(pcr, SD_BUS_STAT,
  232. 0xFF, SD_CLK_TOGGLE_EN);
  233. if (err < 0)
  234. goto out;
  235. }
  236. rtsx_pci_init_cmd(pcr);
  237. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_CMD0, 0xFF, 0x40 | cmd_idx);
  238. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_CMD1, 0xFF, (u8)(arg >> 24));
  239. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_CMD2, 0xFF, (u8)(arg >> 16));
  240. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_CMD3, 0xFF, (u8)(arg >> 8));
  241. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_CMD4, 0xFF, (u8)arg);
  242. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_CFG2, 0xFF, rsp_type);
  243. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, CARD_DATA_SOURCE,
  244. 0x01, PINGPONG_BUFFER);
  245. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_TRANSFER,
  246. 0xFF, SD_TM_CMD_RSP | SD_TRANSFER_START);
  247. rtsx_pci_add_cmd(pcr, CHECK_REG_CMD, SD_TRANSFER,
  248. SD_TRANSFER_END | SD_STAT_IDLE,
  249. SD_TRANSFER_END | SD_STAT_IDLE);
  250. if (rsp_type == SD_RSP_TYPE_R2) {
  251. /* Read data from ping-pong buffer */
  252. for (i = PPBUF_BASE2; i < PPBUF_BASE2 + 16; i++)
  253. rtsx_pci_add_cmd(pcr, READ_REG_CMD, (u16)i, 0, 0);
  254. stat_idx = 16;
  255. } else if (rsp_type != SD_RSP_TYPE_R0) {
  256. /* Read data from SD_CMDx registers */
  257. for (i = SD_CMD0; i <= SD_CMD4; i++)
  258. rtsx_pci_add_cmd(pcr, READ_REG_CMD, (u16)i, 0, 0);
  259. stat_idx = 5;
  260. }
  261. rtsx_pci_add_cmd(pcr, READ_REG_CMD, SD_STAT1, 0, 0);
  262. err = rtsx_pci_send_cmd(pcr, timeout);
  263. if (err < 0) {
  264. sd_print_debug_regs(host);
  265. sd_clear_error(host);
  266. dev_dbg(sdmmc_dev(host),
  267. "rtsx_pci_send_cmd error (err = %d)\n", err);
  268. goto out;
  269. }
  270. if (rsp_type == SD_RSP_TYPE_R0) {
  271. err = 0;
  272. goto out;
  273. }
  274. /* Eliminate returned value of CHECK_REG_CMD */
  275. ptr = rtsx_pci_get_cmd_data(pcr) + 1;
  276. /* Check (Start,Transmission) bit of Response */
  277. if ((ptr[0] & 0xC0) != 0) {
  278. err = -EILSEQ;
  279. dev_dbg(sdmmc_dev(host), "Invalid response bit\n");
  280. goto out;
  281. }
  282. /* Check CRC7 */
  283. if (!(rsp_type & SD_NO_CHECK_CRC7)) {
  284. if (ptr[stat_idx] & SD_CRC7_ERR) {
  285. err = -EILSEQ;
  286. dev_dbg(sdmmc_dev(host), "CRC7 error\n");
  287. goto out;
  288. }
  289. }
  290. if (rsp_type == SD_RSP_TYPE_R2) {
  291. for (i = 0; i < 4; i++) {
  292. cmd->resp[i] = get_unaligned_be32(ptr + 1 + i * 4);
  293. dev_dbg(sdmmc_dev(host), "cmd->resp[%d] = 0x%08x\n",
  294. i, cmd->resp[i]);
  295. }
  296. } else {
  297. cmd->resp[0] = get_unaligned_be32(ptr + 1);
  298. dev_dbg(sdmmc_dev(host), "cmd->resp[0] = 0x%08x\n",
  299. cmd->resp[0]);
  300. }
  301. out:
  302. cmd->error = err;
  303. }
  304. static int sd_rw_multi(struct realtek_pci_sdmmc *host, struct mmc_request *mrq)
  305. {
  306. struct rtsx_pcr *pcr = host->pcr;
  307. struct mmc_host *mmc = host->mmc;
  308. struct mmc_card *card = mmc->card;
  309. struct mmc_data *data = mrq->data;
  310. int uhs = mmc_sd_card_uhs(card);
  311. int read = (data->flags & MMC_DATA_READ) ? 1 : 0;
  312. u8 cfg2, trans_mode;
  313. int err;
  314. size_t data_len = data->blksz * data->blocks;
  315. if (read) {
  316. cfg2 = SD_CALCULATE_CRC7 | SD_CHECK_CRC16 |
  317. SD_NO_WAIT_BUSY_END | SD_CHECK_CRC7 | SD_RSP_LEN_0;
  318. trans_mode = SD_TM_AUTO_READ_3;
  319. } else {
  320. cfg2 = SD_NO_CALCULATE_CRC7 | SD_CHECK_CRC16 |
  321. SD_NO_WAIT_BUSY_END | SD_NO_CHECK_CRC7 | SD_RSP_LEN_0;
  322. trans_mode = SD_TM_AUTO_WRITE_3;
  323. }
  324. if (!uhs)
  325. cfg2 |= SD_NO_CHECK_WAIT_CRC_TO;
  326. rtsx_pci_init_cmd(pcr);
  327. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_BYTE_CNT_L, 0xFF, 0x00);
  328. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_BYTE_CNT_H, 0xFF, 0x02);
  329. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_BLOCK_CNT_L,
  330. 0xFF, (u8)data->blocks);
  331. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_BLOCK_CNT_H,
  332. 0xFF, (u8)(data->blocks >> 8));
  333. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, IRQSTAT0,
  334. DMA_DONE_INT, DMA_DONE_INT);
  335. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, DMATC3,
  336. 0xFF, (u8)(data_len >> 24));
  337. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, DMATC2,
  338. 0xFF, (u8)(data_len >> 16));
  339. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, DMATC1,
  340. 0xFF, (u8)(data_len >> 8));
  341. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, DMATC0, 0xFF, (u8)data_len);
  342. if (read) {
  343. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, DMACTL,
  344. 0x03 | DMA_PACK_SIZE_MASK,
  345. DMA_DIR_FROM_CARD | DMA_EN | DMA_512);
  346. } else {
  347. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, DMACTL,
  348. 0x03 | DMA_PACK_SIZE_MASK,
  349. DMA_DIR_TO_CARD | DMA_EN | DMA_512);
  350. }
  351. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, CARD_DATA_SOURCE,
  352. 0x01, RING_BUFFER);
  353. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_CFG2, 0xFF, cfg2);
  354. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_TRANSFER, 0xFF,
  355. trans_mode | SD_TRANSFER_START);
  356. rtsx_pci_add_cmd(pcr, CHECK_REG_CMD, SD_TRANSFER,
  357. SD_TRANSFER_END, SD_TRANSFER_END);
  358. rtsx_pci_send_cmd_no_wait(pcr);
  359. err = rtsx_pci_transfer_data(pcr, data->sg, data->sg_len, read, 10000);
  360. if (err < 0) {
  361. sd_clear_error(host);
  362. return err;
  363. }
  364. return 0;
  365. }
  366. static inline void sd_enable_initial_mode(struct realtek_pci_sdmmc *host)
  367. {
  368. rtsx_pci_write_register(host->pcr, SD_CFG1,
  369. SD_CLK_DIVIDE_MASK, SD_CLK_DIVIDE_128);
  370. }
  371. static inline void sd_disable_initial_mode(struct realtek_pci_sdmmc *host)
  372. {
  373. rtsx_pci_write_register(host->pcr, SD_CFG1,
  374. SD_CLK_DIVIDE_MASK, SD_CLK_DIVIDE_0);
  375. }
  376. static void sd_normal_rw(struct realtek_pci_sdmmc *host,
  377. struct mmc_request *mrq)
  378. {
  379. struct mmc_command *cmd = mrq->cmd;
  380. struct mmc_data *data = mrq->data;
  381. u8 _cmd[5], *buf;
  382. _cmd[0] = 0x40 | (u8)cmd->opcode;
  383. put_unaligned_be32(cmd->arg, (u32 *)(&_cmd[1]));
  384. buf = kzalloc(data->blksz, GFP_NOIO);
  385. if (!buf) {
  386. cmd->error = -ENOMEM;
  387. return;
  388. }
  389. if (data->flags & MMC_DATA_READ) {
  390. if (host->initial_mode)
  391. sd_disable_initial_mode(host);
  392. cmd->error = sd_read_data(host, _cmd, (u16)data->blksz, buf,
  393. data->blksz, 200);
  394. if (host->initial_mode)
  395. sd_enable_initial_mode(host);
  396. sg_copy_from_buffer(data->sg, data->sg_len, buf, data->blksz);
  397. } else {
  398. sg_copy_to_buffer(data->sg, data->sg_len, buf, data->blksz);
  399. cmd->error = sd_write_data(host, _cmd, (u16)data->blksz, buf,
  400. data->blksz, 200);
  401. }
  402. kfree(buf);
  403. }
  404. static int sd_change_phase(struct realtek_pci_sdmmc *host,
  405. u8 sample_point, bool rx)
  406. {
  407. struct rtsx_pcr *pcr = host->pcr;
  408. int err;
  409. dev_dbg(sdmmc_dev(host), "%s(%s): sample_point = %d\n",
  410. __func__, rx ? "RX" : "TX", sample_point);
  411. rtsx_pci_init_cmd(pcr);
  412. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, CLK_CTL, CHANGE_CLK, CHANGE_CLK);
  413. if (rx)
  414. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD,
  415. SD_VPRX_CTL, 0x1F, sample_point);
  416. else
  417. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD,
  418. SD_VPTX_CTL, 0x1F, sample_point);
  419. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_VPCLK0_CTL, PHASE_NOT_RESET, 0);
  420. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_VPCLK0_CTL,
  421. PHASE_NOT_RESET, PHASE_NOT_RESET);
  422. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, CLK_CTL, CHANGE_CLK, 0);
  423. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_CFG1, SD_ASYNC_FIFO_NOT_RST, 0);
  424. err = rtsx_pci_send_cmd(pcr, 100);
  425. if (err < 0)
  426. return err;
  427. return 0;
  428. }
  429. static u8 sd_search_final_phase(struct realtek_pci_sdmmc *host, u32 phase_map)
  430. {
  431. struct timing_phase_path path[MAX_PHASE + 1];
  432. int i, j, cont_path_cnt;
  433. int new_block, max_len, final_path_idx;
  434. u8 final_phase = 0xFF;
  435. /* Parse phase_map, take it as a bit-ring */
  436. cont_path_cnt = 0;
  437. new_block = 1;
  438. j = 0;
  439. for (i = 0; i < MAX_PHASE + 1; i++) {
  440. if (phase_map & (1 << i)) {
  441. if (new_block) {
  442. new_block = 0;
  443. j = cont_path_cnt++;
  444. path[j].start = i;
  445. path[j].end = i;
  446. } else {
  447. path[j].end = i;
  448. }
  449. } else {
  450. new_block = 1;
  451. if (cont_path_cnt) {
  452. /* Calculate path length and middle point */
  453. int idx = cont_path_cnt - 1;
  454. path[idx].len =
  455. path[idx].end - path[idx].start + 1;
  456. path[idx].mid =
  457. path[idx].start + path[idx].len / 2;
  458. }
  459. }
  460. }
  461. if (cont_path_cnt == 0) {
  462. dev_dbg(sdmmc_dev(host), "No continuous phase path\n");
  463. goto finish;
  464. } else {
  465. /* Calculate last continuous path length and middle point */
  466. int idx = cont_path_cnt - 1;
  467. path[idx].len = path[idx].end - path[idx].start + 1;
  468. path[idx].mid = path[idx].start + path[idx].len / 2;
  469. }
  470. /* Connect the first and last continuous paths if they are adjacent */
  471. if (!path[0].start && (path[cont_path_cnt - 1].end == MAX_PHASE)) {
  472. /* Using negative index */
  473. path[0].start = path[cont_path_cnt - 1].start - MAX_PHASE - 1;
  474. path[0].len += path[cont_path_cnt - 1].len;
  475. path[0].mid = path[0].start + path[0].len / 2;
  476. /* Convert negative middle point index to positive one */
  477. if (path[0].mid < 0)
  478. path[0].mid += MAX_PHASE + 1;
  479. cont_path_cnt--;
  480. }
  481. /* Choose the longest continuous phase path */
  482. max_len = 0;
  483. final_phase = 0;
  484. final_path_idx = 0;
  485. for (i = 0; i < cont_path_cnt; i++) {
  486. if (path[i].len > max_len) {
  487. max_len = path[i].len;
  488. final_phase = (u8)path[i].mid;
  489. final_path_idx = i;
  490. }
  491. dev_dbg(sdmmc_dev(host), "path[%d].start = %d\n",
  492. i, path[i].start);
  493. dev_dbg(sdmmc_dev(host), "path[%d].end = %d\n",
  494. i, path[i].end);
  495. dev_dbg(sdmmc_dev(host), "path[%d].len = %d\n",
  496. i, path[i].len);
  497. dev_dbg(sdmmc_dev(host), "path[%d].mid = %d\n",
  498. i, path[i].mid);
  499. }
  500. finish:
  501. dev_dbg(sdmmc_dev(host), "Final chosen phase: %d\n", final_phase);
  502. return final_phase;
  503. }
  504. static void sd_wait_data_idle(struct realtek_pci_sdmmc *host)
  505. {
  506. int err, i;
  507. u8 val = 0;
  508. for (i = 0; i < 100; i++) {
  509. err = rtsx_pci_read_register(host->pcr, SD_DATA_STATE, &val);
  510. if (val & SD_DATA_IDLE)
  511. return;
  512. udelay(100);
  513. }
  514. }
  515. static int sd_tuning_rx_cmd(struct realtek_pci_sdmmc *host,
  516. u8 opcode, u8 sample_point)
  517. {
  518. int err;
  519. u8 cmd[5] = {0};
  520. err = sd_change_phase(host, sample_point, true);
  521. if (err < 0)
  522. return err;
  523. cmd[0] = 0x40 | opcode;
  524. err = sd_read_data(host, cmd, 0x40, NULL, 0, 100);
  525. if (err < 0) {
  526. /* Wait till SD DATA IDLE */
  527. sd_wait_data_idle(host);
  528. sd_clear_error(host);
  529. return err;
  530. }
  531. return 0;
  532. }
  533. static int sd_tuning_phase(struct realtek_pci_sdmmc *host,
  534. u8 opcode, u32 *phase_map)
  535. {
  536. int err, i;
  537. u32 raw_phase_map = 0;
  538. for (i = MAX_PHASE; i >= 0; i--) {
  539. err = sd_tuning_rx_cmd(host, opcode, (u8)i);
  540. if (err == 0)
  541. raw_phase_map |= 1 << i;
  542. }
  543. if (phase_map)
  544. *phase_map = raw_phase_map;
  545. return 0;
  546. }
  547. static int sd_tuning_rx(struct realtek_pci_sdmmc *host, u8 opcode)
  548. {
  549. int err, i;
  550. u32 raw_phase_map[RX_TUNING_CNT] = {0}, phase_map;
  551. u8 final_phase;
  552. for (i = 0; i < RX_TUNING_CNT; i++) {
  553. err = sd_tuning_phase(host, opcode, &(raw_phase_map[i]));
  554. if (err < 0)
  555. return err;
  556. if (raw_phase_map[i] == 0)
  557. break;
  558. }
  559. phase_map = 0xFFFFFFFF;
  560. for (i = 0; i < RX_TUNING_CNT; i++) {
  561. dev_dbg(sdmmc_dev(host), "RX raw_phase_map[%d] = 0x%08x\n",
  562. i, raw_phase_map[i]);
  563. phase_map &= raw_phase_map[i];
  564. }
  565. dev_dbg(sdmmc_dev(host), "RX phase_map = 0x%08x\n", phase_map);
  566. if (phase_map) {
  567. final_phase = sd_search_final_phase(host, phase_map);
  568. if (final_phase == 0xFF)
  569. return -EINVAL;
  570. err = sd_change_phase(host, final_phase, true);
  571. if (err < 0)
  572. return err;
  573. } else {
  574. return -EINVAL;
  575. }
  576. return 0;
  577. }
  578. static void sdmmc_request(struct mmc_host *mmc, struct mmc_request *mrq)
  579. {
  580. struct realtek_pci_sdmmc *host = mmc_priv(mmc);
  581. struct rtsx_pcr *pcr = host->pcr;
  582. struct mmc_command *cmd = mrq->cmd;
  583. struct mmc_data *data = mrq->data;
  584. unsigned int data_size = 0;
  585. int err;
  586. if (host->eject) {
  587. cmd->error = -ENOMEDIUM;
  588. goto finish;
  589. }
  590. err = rtsx_pci_card_exclusive_check(host->pcr, RTSX_SD_CARD);
  591. if (err) {
  592. cmd->error = err;
  593. goto finish;
  594. }
  595. mutex_lock(&pcr->pcr_mutex);
  596. rtsx_pci_start_run(pcr);
  597. rtsx_pci_switch_clock(pcr, host->clock, host->ssc_depth,
  598. host->initial_mode, host->double_clk, host->vpclk);
  599. rtsx_pci_write_register(pcr, CARD_SELECT, 0x07, SD_MOD_SEL);
  600. rtsx_pci_write_register(pcr, CARD_SHARE_MODE,
  601. CARD_SHARE_MASK, CARD_SHARE_48_SD);
  602. mutex_lock(&host->host_mutex);
  603. host->mrq = mrq;
  604. mutex_unlock(&host->host_mutex);
  605. if (mrq->data)
  606. data_size = data->blocks * data->blksz;
  607. if (!data_size || mmc_op_multi(cmd->opcode) ||
  608. (cmd->opcode == MMC_READ_SINGLE_BLOCK) ||
  609. (cmd->opcode == MMC_WRITE_BLOCK)) {
  610. sd_send_cmd_get_rsp(host, cmd);
  611. if (!cmd->error && data_size) {
  612. sd_rw_multi(host, mrq);
  613. if (mmc_op_multi(cmd->opcode) && mrq->stop)
  614. sd_send_cmd_get_rsp(host, mrq->stop);
  615. }
  616. } else {
  617. sd_normal_rw(host, mrq);
  618. }
  619. if (mrq->data) {
  620. if (cmd->error || data->error)
  621. data->bytes_xfered = 0;
  622. else
  623. data->bytes_xfered = data->blocks * data->blksz;
  624. }
  625. mutex_unlock(&pcr->pcr_mutex);
  626. finish:
  627. if (cmd->error)
  628. dev_dbg(sdmmc_dev(host), "cmd->error = %d\n", cmd->error);
  629. mutex_lock(&host->host_mutex);
  630. host->mrq = NULL;
  631. mutex_unlock(&host->host_mutex);
  632. mmc_request_done(mmc, mrq);
  633. }
  634. static int sd_set_bus_width(struct realtek_pci_sdmmc *host,
  635. unsigned char bus_width)
  636. {
  637. int err = 0;
  638. u8 width[] = {
  639. [MMC_BUS_WIDTH_1] = SD_BUS_WIDTH_1BIT,
  640. [MMC_BUS_WIDTH_4] = SD_BUS_WIDTH_4BIT,
  641. [MMC_BUS_WIDTH_8] = SD_BUS_WIDTH_8BIT,
  642. };
  643. if (bus_width <= MMC_BUS_WIDTH_8)
  644. err = rtsx_pci_write_register(host->pcr, SD_CFG1,
  645. 0x03, width[bus_width]);
  646. return err;
  647. }
  648. static int sd_power_on(struct realtek_pci_sdmmc *host)
  649. {
  650. struct rtsx_pcr *pcr = host->pcr;
  651. int err;
  652. if (host->power_state == SDMMC_POWER_ON)
  653. return 0;
  654. rtsx_pci_init_cmd(pcr);
  655. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, CARD_SELECT, 0x07, SD_MOD_SEL);
  656. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, CARD_SHARE_MODE,
  657. CARD_SHARE_MASK, CARD_SHARE_48_SD);
  658. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, CARD_CLK_EN,
  659. SD_CLK_EN, SD_CLK_EN);
  660. err = rtsx_pci_send_cmd(pcr, 100);
  661. if (err < 0)
  662. return err;
  663. err = rtsx_pci_card_pull_ctl_enable(pcr, RTSX_SD_CARD);
  664. if (err < 0)
  665. return err;
  666. err = rtsx_pci_card_power_on(pcr, RTSX_SD_CARD);
  667. if (err < 0)
  668. return err;
  669. err = rtsx_pci_write_register(pcr, CARD_OE, SD_OUTPUT_EN, SD_OUTPUT_EN);
  670. if (err < 0)
  671. return err;
  672. host->power_state = SDMMC_POWER_ON;
  673. return 0;
  674. }
  675. static int sd_power_off(struct realtek_pci_sdmmc *host)
  676. {
  677. struct rtsx_pcr *pcr = host->pcr;
  678. int err;
  679. host->power_state = SDMMC_POWER_OFF;
  680. rtsx_pci_init_cmd(pcr);
  681. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, CARD_CLK_EN, SD_CLK_EN, 0);
  682. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, CARD_OE, SD_OUTPUT_EN, 0);
  683. err = rtsx_pci_send_cmd(pcr, 100);
  684. if (err < 0)
  685. return err;
  686. err = rtsx_pci_card_power_off(pcr, RTSX_SD_CARD);
  687. if (err < 0)
  688. return err;
  689. return rtsx_pci_card_pull_ctl_disable(pcr, RTSX_SD_CARD);
  690. }
  691. static int sd_set_power_mode(struct realtek_pci_sdmmc *host,
  692. unsigned char power_mode)
  693. {
  694. int err;
  695. if (power_mode == MMC_POWER_OFF)
  696. err = sd_power_off(host);
  697. else
  698. err = sd_power_on(host);
  699. return err;
  700. }
  701. static int sd_set_timing(struct realtek_pci_sdmmc *host, unsigned char timing)
  702. {
  703. struct rtsx_pcr *pcr = host->pcr;
  704. int err = 0;
  705. rtsx_pci_init_cmd(pcr);
  706. switch (timing) {
  707. case MMC_TIMING_UHS_SDR104:
  708. case MMC_TIMING_UHS_SDR50:
  709. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_CFG1,
  710. 0x0C | SD_ASYNC_FIFO_NOT_RST,
  711. SD_30_MODE | SD_ASYNC_FIFO_NOT_RST);
  712. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, CLK_CTL,
  713. CLK_LOW_FREQ, CLK_LOW_FREQ);
  714. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, CARD_CLK_SOURCE, 0xFF,
  715. CRC_VAR_CLK0 | SD30_FIX_CLK | SAMPLE_VAR_CLK1);
  716. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, CLK_CTL, CLK_LOW_FREQ, 0);
  717. break;
  718. case MMC_TIMING_UHS_DDR50:
  719. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_CFG1,
  720. 0x0C | SD_ASYNC_FIFO_NOT_RST,
  721. SD_DDR_MODE | SD_ASYNC_FIFO_NOT_RST);
  722. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, CLK_CTL,
  723. CLK_LOW_FREQ, CLK_LOW_FREQ);
  724. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, CARD_CLK_SOURCE, 0xFF,
  725. CRC_VAR_CLK0 | SD30_FIX_CLK | SAMPLE_VAR_CLK1);
  726. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, CLK_CTL, CLK_LOW_FREQ, 0);
  727. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_PUSH_POINT_CTL,
  728. DDR_VAR_TX_CMD_DAT, DDR_VAR_TX_CMD_DAT);
  729. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_SAMPLE_POINT_CTL,
  730. DDR_VAR_RX_DAT | DDR_VAR_RX_CMD,
  731. DDR_VAR_RX_DAT | DDR_VAR_RX_CMD);
  732. break;
  733. case MMC_TIMING_MMC_HS:
  734. case MMC_TIMING_SD_HS:
  735. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_CFG1,
  736. 0x0C, SD_20_MODE);
  737. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, CLK_CTL,
  738. CLK_LOW_FREQ, CLK_LOW_FREQ);
  739. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, CARD_CLK_SOURCE, 0xFF,
  740. CRC_FIX_CLK | SD30_VAR_CLK0 | SAMPLE_VAR_CLK1);
  741. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, CLK_CTL, CLK_LOW_FREQ, 0);
  742. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_PUSH_POINT_CTL,
  743. SD20_TX_SEL_MASK, SD20_TX_14_AHEAD);
  744. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_SAMPLE_POINT_CTL,
  745. SD20_RX_SEL_MASK, SD20_RX_14_DELAY);
  746. break;
  747. default:
  748. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD,
  749. SD_CFG1, 0x0C, SD_20_MODE);
  750. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, CLK_CTL,
  751. CLK_LOW_FREQ, CLK_LOW_FREQ);
  752. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, CARD_CLK_SOURCE, 0xFF,
  753. CRC_FIX_CLK | SD30_VAR_CLK0 | SAMPLE_VAR_CLK1);
  754. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, CLK_CTL, CLK_LOW_FREQ, 0);
  755. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD,
  756. SD_PUSH_POINT_CTL, 0xFF, 0);
  757. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_SAMPLE_POINT_CTL,
  758. SD20_RX_SEL_MASK, SD20_RX_POS_EDGE);
  759. break;
  760. }
  761. err = rtsx_pci_send_cmd(pcr, 100);
  762. return err;
  763. }
  764. static void sdmmc_set_ios(struct mmc_host *mmc, struct mmc_ios *ios)
  765. {
  766. struct realtek_pci_sdmmc *host = mmc_priv(mmc);
  767. struct rtsx_pcr *pcr = host->pcr;
  768. if (host->eject)
  769. return;
  770. if (rtsx_pci_card_exclusive_check(host->pcr, RTSX_SD_CARD))
  771. return;
  772. mutex_lock(&pcr->pcr_mutex);
  773. rtsx_pci_start_run(pcr);
  774. sd_set_bus_width(host, ios->bus_width);
  775. sd_set_power_mode(host, ios->power_mode);
  776. sd_set_timing(host, ios->timing);
  777. host->vpclk = false;
  778. host->double_clk = true;
  779. switch (ios->timing) {
  780. case MMC_TIMING_UHS_SDR104:
  781. case MMC_TIMING_UHS_SDR50:
  782. host->ssc_depth = RTSX_SSC_DEPTH_2M;
  783. host->vpclk = true;
  784. host->double_clk = false;
  785. break;
  786. case MMC_TIMING_UHS_DDR50:
  787. case MMC_TIMING_UHS_SDR25:
  788. host->ssc_depth = RTSX_SSC_DEPTH_1M;
  789. break;
  790. default:
  791. host->ssc_depth = RTSX_SSC_DEPTH_500K;
  792. break;
  793. }
  794. host->initial_mode = (ios->clock <= 1000000) ? true : false;
  795. host->clock = ios->clock;
  796. rtsx_pci_switch_clock(pcr, ios->clock, host->ssc_depth,
  797. host->initial_mode, host->double_clk, host->vpclk);
  798. mutex_unlock(&pcr->pcr_mutex);
  799. }
  800. static int sdmmc_get_ro(struct mmc_host *mmc)
  801. {
  802. struct realtek_pci_sdmmc *host = mmc_priv(mmc);
  803. struct rtsx_pcr *pcr = host->pcr;
  804. int ro = 0;
  805. u32 val;
  806. if (host->eject)
  807. return -ENOMEDIUM;
  808. mutex_lock(&pcr->pcr_mutex);
  809. rtsx_pci_start_run(pcr);
  810. /* Check SD mechanical write-protect switch */
  811. val = rtsx_pci_readl(pcr, RTSX_BIPR);
  812. dev_dbg(sdmmc_dev(host), "%s: RTSX_BIPR = 0x%08x\n", __func__, val);
  813. if (val & SD_WRITE_PROTECT)
  814. ro = 1;
  815. mutex_unlock(&pcr->pcr_mutex);
  816. return ro;
  817. }
  818. static int sdmmc_get_cd(struct mmc_host *mmc)
  819. {
  820. struct realtek_pci_sdmmc *host = mmc_priv(mmc);
  821. struct rtsx_pcr *pcr = host->pcr;
  822. int cd = 0;
  823. u32 val;
  824. if (host->eject)
  825. return -ENOMEDIUM;
  826. mutex_lock(&pcr->pcr_mutex);
  827. rtsx_pci_start_run(pcr);
  828. /* Check SD card detect */
  829. val = rtsx_pci_card_exist(pcr);
  830. dev_dbg(sdmmc_dev(host), "%s: RTSX_BIPR = 0x%08x\n", __func__, val);
  831. if (val & SD_EXIST)
  832. cd = 1;
  833. mutex_unlock(&pcr->pcr_mutex);
  834. return cd;
  835. }
  836. static int sd_wait_voltage_stable_1(struct realtek_pci_sdmmc *host)
  837. {
  838. struct rtsx_pcr *pcr = host->pcr;
  839. int err;
  840. u8 stat;
  841. /* Reference to Signal Voltage Switch Sequence in SD spec.
  842. * Wait for a period of time so that the card can drive SD_CMD and
  843. * SD_DAT[3:0] to low after sending back CMD11 response.
  844. */
  845. mdelay(1);
  846. /* SD_CMD, SD_DAT[3:0] should be driven to low by card;
  847. * If either one of SD_CMD,SD_DAT[3:0] is not low,
  848. * abort the voltage switch sequence;
  849. */
  850. err = rtsx_pci_read_register(pcr, SD_BUS_STAT, &stat);
  851. if (err < 0)
  852. return err;
  853. if (stat & (SD_CMD_STATUS | SD_DAT3_STATUS | SD_DAT2_STATUS |
  854. SD_DAT1_STATUS | SD_DAT0_STATUS))
  855. return -EINVAL;
  856. /* Stop toggle SD clock */
  857. err = rtsx_pci_write_register(pcr, SD_BUS_STAT,
  858. 0xFF, SD_CLK_FORCE_STOP);
  859. if (err < 0)
  860. return err;
  861. return 0;
  862. }
  863. static int sd_wait_voltage_stable_2(struct realtek_pci_sdmmc *host)
  864. {
  865. struct rtsx_pcr *pcr = host->pcr;
  866. int err;
  867. u8 stat, mask, val;
  868. /* Wait 1.8V output of voltage regulator in card stable */
  869. msleep(50);
  870. /* Toggle SD clock again */
  871. err = rtsx_pci_write_register(pcr, SD_BUS_STAT, 0xFF, SD_CLK_TOGGLE_EN);
  872. if (err < 0)
  873. return err;
  874. /* Wait for a period of time so that the card can drive
  875. * SD_DAT[3:0] to high at 1.8V
  876. */
  877. msleep(20);
  878. /* SD_CMD, SD_DAT[3:0] should be pulled high by host */
  879. err = rtsx_pci_read_register(pcr, SD_BUS_STAT, &stat);
  880. if (err < 0)
  881. return err;
  882. mask = SD_CMD_STATUS | SD_DAT3_STATUS | SD_DAT2_STATUS |
  883. SD_DAT1_STATUS | SD_DAT0_STATUS;
  884. val = SD_CMD_STATUS | SD_DAT3_STATUS | SD_DAT2_STATUS |
  885. SD_DAT1_STATUS | SD_DAT0_STATUS;
  886. if ((stat & mask) != val) {
  887. dev_dbg(sdmmc_dev(host),
  888. "%s: SD_BUS_STAT = 0x%x\n", __func__, stat);
  889. rtsx_pci_write_register(pcr, SD_BUS_STAT,
  890. SD_CLK_TOGGLE_EN | SD_CLK_FORCE_STOP, 0);
  891. rtsx_pci_write_register(pcr, CARD_CLK_EN, 0xFF, 0);
  892. return -EINVAL;
  893. }
  894. return 0;
  895. }
  896. static int sdmmc_switch_voltage(struct mmc_host *mmc, struct mmc_ios *ios)
  897. {
  898. struct realtek_pci_sdmmc *host = mmc_priv(mmc);
  899. struct rtsx_pcr *pcr = host->pcr;
  900. int err = 0;
  901. u8 voltage;
  902. dev_dbg(sdmmc_dev(host), "%s: signal_voltage = %d\n",
  903. __func__, ios->signal_voltage);
  904. if (host->eject)
  905. return -ENOMEDIUM;
  906. err = rtsx_pci_card_exclusive_check(host->pcr, RTSX_SD_CARD);
  907. if (err)
  908. return err;
  909. mutex_lock(&pcr->pcr_mutex);
  910. rtsx_pci_start_run(pcr);
  911. if (ios->signal_voltage == MMC_SIGNAL_VOLTAGE_330)
  912. voltage = OUTPUT_3V3;
  913. else
  914. voltage = OUTPUT_1V8;
  915. if (voltage == OUTPUT_1V8) {
  916. err = sd_wait_voltage_stable_1(host);
  917. if (err < 0)
  918. goto out;
  919. }
  920. err = rtsx_pci_switch_output_voltage(pcr, voltage);
  921. if (err < 0)
  922. goto out;
  923. if (voltage == OUTPUT_1V8) {
  924. err = sd_wait_voltage_stable_2(host);
  925. if (err < 0)
  926. goto out;
  927. }
  928. /* Stop toggle SD clock in idle */
  929. err = rtsx_pci_write_register(pcr, SD_BUS_STAT,
  930. SD_CLK_TOGGLE_EN | SD_CLK_FORCE_STOP, 0);
  931. out:
  932. mutex_unlock(&pcr->pcr_mutex);
  933. return err;
  934. }
  935. static int sdmmc_execute_tuning(struct mmc_host *mmc, u32 opcode)
  936. {
  937. struct realtek_pci_sdmmc *host = mmc_priv(mmc);
  938. struct rtsx_pcr *pcr = host->pcr;
  939. int err = 0;
  940. if (host->eject)
  941. return -ENOMEDIUM;
  942. err = rtsx_pci_card_exclusive_check(host->pcr, RTSX_SD_CARD);
  943. if (err)
  944. return err;
  945. mutex_lock(&pcr->pcr_mutex);
  946. rtsx_pci_start_run(pcr);
  947. /* Set initial TX phase */
  948. switch (mmc->ios.timing) {
  949. case MMC_TIMING_UHS_SDR104:
  950. err = sd_change_phase(host, SDR104_TX_PHASE(pcr), false);
  951. break;
  952. case MMC_TIMING_UHS_SDR50:
  953. err = sd_change_phase(host, SDR50_TX_PHASE(pcr), false);
  954. break;
  955. case MMC_TIMING_UHS_DDR50:
  956. err = sd_change_phase(host, DDR50_TX_PHASE(pcr), false);
  957. break;
  958. default:
  959. err = 0;
  960. }
  961. if (err)
  962. goto out;
  963. /* Tuning RX phase */
  964. if ((mmc->ios.timing == MMC_TIMING_UHS_SDR104) ||
  965. (mmc->ios.timing == MMC_TIMING_UHS_SDR50))
  966. err = sd_tuning_rx(host, opcode);
  967. else if (mmc->ios.timing == MMC_TIMING_UHS_DDR50)
  968. err = sd_change_phase(host, DDR50_RX_PHASE(pcr), true);
  969. out:
  970. mutex_unlock(&pcr->pcr_mutex);
  971. return err;
  972. }
  973. static const struct mmc_host_ops realtek_pci_sdmmc_ops = {
  974. .request = sdmmc_request,
  975. .set_ios = sdmmc_set_ios,
  976. .get_ro = sdmmc_get_ro,
  977. .get_cd = sdmmc_get_cd,
  978. .start_signal_voltage_switch = sdmmc_switch_voltage,
  979. .execute_tuning = sdmmc_execute_tuning,
  980. };
  981. #ifdef CONFIG_PM
  982. static int rtsx_pci_sdmmc_suspend(struct platform_device *pdev,
  983. pm_message_t state)
  984. {
  985. struct realtek_pci_sdmmc *host = platform_get_drvdata(pdev);
  986. struct mmc_host *mmc = host->mmc;
  987. int err;
  988. dev_dbg(sdmmc_dev(host), "--> %s\n", __func__);
  989. err = mmc_suspend_host(mmc);
  990. if (err)
  991. return err;
  992. return 0;
  993. }
  994. static int rtsx_pci_sdmmc_resume(struct platform_device *pdev)
  995. {
  996. struct realtek_pci_sdmmc *host = platform_get_drvdata(pdev);
  997. struct mmc_host *mmc = host->mmc;
  998. dev_dbg(sdmmc_dev(host), "--> %s\n", __func__);
  999. return mmc_resume_host(mmc);
  1000. }
  1001. #else /* CONFIG_PM */
  1002. #define rtsx_pci_sdmmc_suspend NULL
  1003. #define rtsx_pci_sdmmc_resume NULL
  1004. #endif /* CONFIG_PM */
  1005. static void init_extra_caps(struct realtek_pci_sdmmc *host)
  1006. {
  1007. struct mmc_host *mmc = host->mmc;
  1008. struct rtsx_pcr *pcr = host->pcr;
  1009. dev_dbg(sdmmc_dev(host), "pcr->extra_caps = 0x%x\n", pcr->extra_caps);
  1010. if (pcr->extra_caps & EXTRA_CAPS_SD_SDR50)
  1011. mmc->caps |= MMC_CAP_UHS_SDR50;
  1012. if (pcr->extra_caps & EXTRA_CAPS_SD_SDR104)
  1013. mmc->caps |= MMC_CAP_UHS_SDR104;
  1014. if (pcr->extra_caps & EXTRA_CAPS_SD_DDR50)
  1015. mmc->caps |= MMC_CAP_UHS_DDR50;
  1016. if (pcr->extra_caps & EXTRA_CAPS_MMC_HSDDR)
  1017. mmc->caps |= MMC_CAP_1_8V_DDR;
  1018. if (pcr->extra_caps & EXTRA_CAPS_MMC_8BIT)
  1019. mmc->caps |= MMC_CAP_8_BIT_DATA;
  1020. }
  1021. static void realtek_init_host(struct realtek_pci_sdmmc *host)
  1022. {
  1023. struct mmc_host *mmc = host->mmc;
  1024. mmc->f_min = 250000;
  1025. mmc->f_max = 208000000;
  1026. mmc->ocr_avail = MMC_VDD_32_33 | MMC_VDD_33_34 | MMC_VDD_165_195;
  1027. mmc->caps = MMC_CAP_4_BIT_DATA | MMC_CAP_SD_HIGHSPEED |
  1028. MMC_CAP_MMC_HIGHSPEED | MMC_CAP_BUS_WIDTH_TEST |
  1029. MMC_CAP_UHS_SDR12 | MMC_CAP_UHS_SDR25;
  1030. mmc->max_current_330 = 400;
  1031. mmc->max_current_180 = 800;
  1032. mmc->ops = &realtek_pci_sdmmc_ops;
  1033. init_extra_caps(host);
  1034. mmc->max_segs = 256;
  1035. mmc->max_seg_size = 65536;
  1036. mmc->max_blk_size = 512;
  1037. mmc->max_blk_count = 65535;
  1038. mmc->max_req_size = 524288;
  1039. }
  1040. static void rtsx_pci_sdmmc_card_event(struct platform_device *pdev)
  1041. {
  1042. struct realtek_pci_sdmmc *host = platform_get_drvdata(pdev);
  1043. mmc_detect_change(host->mmc, 0);
  1044. }
  1045. static int rtsx_pci_sdmmc_drv_probe(struct platform_device *pdev)
  1046. {
  1047. struct mmc_host *mmc;
  1048. struct realtek_pci_sdmmc *host;
  1049. struct rtsx_pcr *pcr;
  1050. struct pcr_handle *handle = pdev->dev.platform_data;
  1051. if (!handle)
  1052. return -ENXIO;
  1053. pcr = handle->pcr;
  1054. if (!pcr)
  1055. return -ENXIO;
  1056. dev_dbg(&(pdev->dev), ": Realtek PCI-E SDMMC controller found\n");
  1057. mmc = mmc_alloc_host(sizeof(*host), &pdev->dev);
  1058. if (!mmc)
  1059. return -ENOMEM;
  1060. host = mmc_priv(mmc);
  1061. host->pcr = pcr;
  1062. host->mmc = mmc;
  1063. host->pdev = pdev;
  1064. host->power_state = SDMMC_POWER_OFF;
  1065. platform_set_drvdata(pdev, host);
  1066. pcr->slots[RTSX_SD_CARD].p_dev = pdev;
  1067. pcr->slots[RTSX_SD_CARD].card_event = rtsx_pci_sdmmc_card_event;
  1068. mutex_init(&host->host_mutex);
  1069. realtek_init_host(host);
  1070. mmc_add_host(mmc);
  1071. return 0;
  1072. }
  1073. static int rtsx_pci_sdmmc_drv_remove(struct platform_device *pdev)
  1074. {
  1075. struct realtek_pci_sdmmc *host = platform_get_drvdata(pdev);
  1076. struct rtsx_pcr *pcr;
  1077. struct mmc_host *mmc;
  1078. if (!host)
  1079. return 0;
  1080. pcr = host->pcr;
  1081. pcr->slots[RTSX_SD_CARD].p_dev = NULL;
  1082. pcr->slots[RTSX_SD_CARD].card_event = NULL;
  1083. mmc = host->mmc;
  1084. host->eject = true;
  1085. mutex_lock(&host->host_mutex);
  1086. if (host->mrq) {
  1087. dev_dbg(&(pdev->dev),
  1088. "%s: Controller removed during transfer\n",
  1089. mmc_hostname(mmc));
  1090. rtsx_pci_complete_unfinished_transfer(pcr);
  1091. host->mrq->cmd->error = -ENOMEDIUM;
  1092. if (host->mrq->stop)
  1093. host->mrq->stop->error = -ENOMEDIUM;
  1094. mmc_request_done(mmc, host->mrq);
  1095. }
  1096. mutex_unlock(&host->host_mutex);
  1097. mmc_remove_host(mmc);
  1098. mmc_free_host(mmc);
  1099. dev_dbg(&(pdev->dev),
  1100. ": Realtek PCI-E SDMMC controller has been removed\n");
  1101. return 0;
  1102. }
  1103. static struct platform_device_id rtsx_pci_sdmmc_ids[] = {
  1104. {
  1105. .name = DRV_NAME_RTSX_PCI_SDMMC,
  1106. }, {
  1107. /* sentinel */
  1108. }
  1109. };
  1110. MODULE_DEVICE_TABLE(platform, rtsx_pci_sdmmc_ids);
  1111. static struct platform_driver rtsx_pci_sdmmc_driver = {
  1112. .probe = rtsx_pci_sdmmc_drv_probe,
  1113. .remove = rtsx_pci_sdmmc_drv_remove,
  1114. .id_table = rtsx_pci_sdmmc_ids,
  1115. .suspend = rtsx_pci_sdmmc_suspend,
  1116. .resume = rtsx_pci_sdmmc_resume,
  1117. .driver = {
  1118. .owner = THIS_MODULE,
  1119. .name = DRV_NAME_RTSX_PCI_SDMMC,
  1120. },
  1121. };
  1122. module_platform_driver(rtsx_pci_sdmmc_driver);
  1123. MODULE_LICENSE("GPL");
  1124. MODULE_AUTHOR("Wei WANG <wei_wang@realsil.com.cn>");
  1125. MODULE_DESCRIPTION("Realtek PCI-E SD/MMC Card Host Driver");