bnx2x_ethtool.c 95 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523
  1. /* bnx2x_ethtool.c: Broadcom Everest network driver.
  2. *
  3. * Copyright (c) 2007-2013 Broadcom Corporation
  4. *
  5. * This program is free software; you can redistribute it and/or modify
  6. * it under the terms of the GNU General Public License as published by
  7. * the Free Software Foundation.
  8. *
  9. * Maintained by: Eilon Greenstein <eilong@broadcom.com>
  10. * Written by: Eliezer Tamir
  11. * Based on code from Michael Chan's bnx2 driver
  12. * UDP CSUM errata workaround by Arik Gendelman
  13. * Slowpath and fastpath rework by Vladislav Zolotarov
  14. * Statistics and Link management by Yitchak Gertner
  15. *
  16. */
  17. #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
  18. #include <linux/ethtool.h>
  19. #include <linux/netdevice.h>
  20. #include <linux/types.h>
  21. #include <linux/sched.h>
  22. #include <linux/crc32.h>
  23. #include "bnx2x.h"
  24. #include "bnx2x_cmn.h"
  25. #include "bnx2x_dump.h"
  26. #include "bnx2x_init.h"
  27. /* Note: in the format strings below %s is replaced by the queue-name which is
  28. * either its index or 'fcoe' for the fcoe queue. Make sure the format string
  29. * length does not exceed ETH_GSTRING_LEN - MAX_QUEUE_NAME_LEN + 2
  30. */
  31. #define MAX_QUEUE_NAME_LEN 4
  32. static const struct {
  33. long offset;
  34. int size;
  35. char string[ETH_GSTRING_LEN];
  36. } bnx2x_q_stats_arr[] = {
  37. /* 1 */ { Q_STATS_OFFSET32(total_bytes_received_hi), 8, "[%s]: rx_bytes" },
  38. { Q_STATS_OFFSET32(total_unicast_packets_received_hi),
  39. 8, "[%s]: rx_ucast_packets" },
  40. { Q_STATS_OFFSET32(total_multicast_packets_received_hi),
  41. 8, "[%s]: rx_mcast_packets" },
  42. { Q_STATS_OFFSET32(total_broadcast_packets_received_hi),
  43. 8, "[%s]: rx_bcast_packets" },
  44. { Q_STATS_OFFSET32(no_buff_discard_hi), 8, "[%s]: rx_discards" },
  45. { Q_STATS_OFFSET32(rx_err_discard_pkt),
  46. 4, "[%s]: rx_phy_ip_err_discards"},
  47. { Q_STATS_OFFSET32(rx_skb_alloc_failed),
  48. 4, "[%s]: rx_skb_alloc_discard" },
  49. { Q_STATS_OFFSET32(hw_csum_err), 4, "[%s]: rx_csum_offload_errors" },
  50. { Q_STATS_OFFSET32(total_bytes_transmitted_hi), 8, "[%s]: tx_bytes" },
  51. /* 10 */{ Q_STATS_OFFSET32(total_unicast_packets_transmitted_hi),
  52. 8, "[%s]: tx_ucast_packets" },
  53. { Q_STATS_OFFSET32(total_multicast_packets_transmitted_hi),
  54. 8, "[%s]: tx_mcast_packets" },
  55. { Q_STATS_OFFSET32(total_broadcast_packets_transmitted_hi),
  56. 8, "[%s]: tx_bcast_packets" },
  57. { Q_STATS_OFFSET32(total_tpa_aggregations_hi),
  58. 8, "[%s]: tpa_aggregations" },
  59. { Q_STATS_OFFSET32(total_tpa_aggregated_frames_hi),
  60. 8, "[%s]: tpa_aggregated_frames"},
  61. { Q_STATS_OFFSET32(total_tpa_bytes_hi), 8, "[%s]: tpa_bytes"},
  62. { Q_STATS_OFFSET32(driver_filtered_tx_pkt),
  63. 4, "[%s]: driver_filtered_tx_pkt" }
  64. };
  65. #define BNX2X_NUM_Q_STATS ARRAY_SIZE(bnx2x_q_stats_arr)
  66. static const struct {
  67. long offset;
  68. int size;
  69. u32 flags;
  70. #define STATS_FLAGS_PORT 1
  71. #define STATS_FLAGS_FUNC 2
  72. #define STATS_FLAGS_BOTH (STATS_FLAGS_FUNC | STATS_FLAGS_PORT)
  73. char string[ETH_GSTRING_LEN];
  74. } bnx2x_stats_arr[] = {
  75. /* 1 */ { STATS_OFFSET32(total_bytes_received_hi),
  76. 8, STATS_FLAGS_BOTH, "rx_bytes" },
  77. { STATS_OFFSET32(error_bytes_received_hi),
  78. 8, STATS_FLAGS_BOTH, "rx_error_bytes" },
  79. { STATS_OFFSET32(total_unicast_packets_received_hi),
  80. 8, STATS_FLAGS_BOTH, "rx_ucast_packets" },
  81. { STATS_OFFSET32(total_multicast_packets_received_hi),
  82. 8, STATS_FLAGS_BOTH, "rx_mcast_packets" },
  83. { STATS_OFFSET32(total_broadcast_packets_received_hi),
  84. 8, STATS_FLAGS_BOTH, "rx_bcast_packets" },
  85. { STATS_OFFSET32(rx_stat_dot3statsfcserrors_hi),
  86. 8, STATS_FLAGS_PORT, "rx_crc_errors" },
  87. { STATS_OFFSET32(rx_stat_dot3statsalignmenterrors_hi),
  88. 8, STATS_FLAGS_PORT, "rx_align_errors" },
  89. { STATS_OFFSET32(rx_stat_etherstatsundersizepkts_hi),
  90. 8, STATS_FLAGS_PORT, "rx_undersize_packets" },
  91. { STATS_OFFSET32(etherstatsoverrsizepkts_hi),
  92. 8, STATS_FLAGS_PORT, "rx_oversize_packets" },
  93. /* 10 */{ STATS_OFFSET32(rx_stat_etherstatsfragments_hi),
  94. 8, STATS_FLAGS_PORT, "rx_fragments" },
  95. { STATS_OFFSET32(rx_stat_etherstatsjabbers_hi),
  96. 8, STATS_FLAGS_PORT, "rx_jabbers" },
  97. { STATS_OFFSET32(no_buff_discard_hi),
  98. 8, STATS_FLAGS_BOTH, "rx_discards" },
  99. { STATS_OFFSET32(mac_filter_discard),
  100. 4, STATS_FLAGS_PORT, "rx_filtered_packets" },
  101. { STATS_OFFSET32(mf_tag_discard),
  102. 4, STATS_FLAGS_PORT, "rx_mf_tag_discard" },
  103. { STATS_OFFSET32(pfc_frames_received_hi),
  104. 8, STATS_FLAGS_PORT, "pfc_frames_received" },
  105. { STATS_OFFSET32(pfc_frames_sent_hi),
  106. 8, STATS_FLAGS_PORT, "pfc_frames_sent" },
  107. { STATS_OFFSET32(brb_drop_hi),
  108. 8, STATS_FLAGS_PORT, "rx_brb_discard" },
  109. { STATS_OFFSET32(brb_truncate_hi),
  110. 8, STATS_FLAGS_PORT, "rx_brb_truncate" },
  111. { STATS_OFFSET32(pause_frames_received_hi),
  112. 8, STATS_FLAGS_PORT, "rx_pause_frames" },
  113. { STATS_OFFSET32(rx_stat_maccontrolframesreceived_hi),
  114. 8, STATS_FLAGS_PORT, "rx_mac_ctrl_frames" },
  115. { STATS_OFFSET32(nig_timer_max),
  116. 4, STATS_FLAGS_PORT, "rx_constant_pause_events" },
  117. /* 20 */{ STATS_OFFSET32(rx_err_discard_pkt),
  118. 4, STATS_FLAGS_BOTH, "rx_phy_ip_err_discards"},
  119. { STATS_OFFSET32(rx_skb_alloc_failed),
  120. 4, STATS_FLAGS_BOTH, "rx_skb_alloc_discard" },
  121. { STATS_OFFSET32(hw_csum_err),
  122. 4, STATS_FLAGS_BOTH, "rx_csum_offload_errors" },
  123. { STATS_OFFSET32(total_bytes_transmitted_hi),
  124. 8, STATS_FLAGS_BOTH, "tx_bytes" },
  125. { STATS_OFFSET32(tx_stat_ifhcoutbadoctets_hi),
  126. 8, STATS_FLAGS_PORT, "tx_error_bytes" },
  127. { STATS_OFFSET32(total_unicast_packets_transmitted_hi),
  128. 8, STATS_FLAGS_BOTH, "tx_ucast_packets" },
  129. { STATS_OFFSET32(total_multicast_packets_transmitted_hi),
  130. 8, STATS_FLAGS_BOTH, "tx_mcast_packets" },
  131. { STATS_OFFSET32(total_broadcast_packets_transmitted_hi),
  132. 8, STATS_FLAGS_BOTH, "tx_bcast_packets" },
  133. { STATS_OFFSET32(tx_stat_dot3statsinternalmactransmiterrors_hi),
  134. 8, STATS_FLAGS_PORT, "tx_mac_errors" },
  135. { STATS_OFFSET32(rx_stat_dot3statscarriersenseerrors_hi),
  136. 8, STATS_FLAGS_PORT, "tx_carrier_errors" },
  137. /* 30 */{ STATS_OFFSET32(tx_stat_dot3statssinglecollisionframes_hi),
  138. 8, STATS_FLAGS_PORT, "tx_single_collisions" },
  139. { STATS_OFFSET32(tx_stat_dot3statsmultiplecollisionframes_hi),
  140. 8, STATS_FLAGS_PORT, "tx_multi_collisions" },
  141. { STATS_OFFSET32(tx_stat_dot3statsdeferredtransmissions_hi),
  142. 8, STATS_FLAGS_PORT, "tx_deferred" },
  143. { STATS_OFFSET32(tx_stat_dot3statsexcessivecollisions_hi),
  144. 8, STATS_FLAGS_PORT, "tx_excess_collisions" },
  145. { STATS_OFFSET32(tx_stat_dot3statslatecollisions_hi),
  146. 8, STATS_FLAGS_PORT, "tx_late_collisions" },
  147. { STATS_OFFSET32(tx_stat_etherstatscollisions_hi),
  148. 8, STATS_FLAGS_PORT, "tx_total_collisions" },
  149. { STATS_OFFSET32(tx_stat_etherstatspkts64octets_hi),
  150. 8, STATS_FLAGS_PORT, "tx_64_byte_packets" },
  151. { STATS_OFFSET32(tx_stat_etherstatspkts65octetsto127octets_hi),
  152. 8, STATS_FLAGS_PORT, "tx_65_to_127_byte_packets" },
  153. { STATS_OFFSET32(tx_stat_etherstatspkts128octetsto255octets_hi),
  154. 8, STATS_FLAGS_PORT, "tx_128_to_255_byte_packets" },
  155. { STATS_OFFSET32(tx_stat_etherstatspkts256octetsto511octets_hi),
  156. 8, STATS_FLAGS_PORT, "tx_256_to_511_byte_packets" },
  157. /* 40 */{ STATS_OFFSET32(tx_stat_etherstatspkts512octetsto1023octets_hi),
  158. 8, STATS_FLAGS_PORT, "tx_512_to_1023_byte_packets" },
  159. { STATS_OFFSET32(etherstatspkts1024octetsto1522octets_hi),
  160. 8, STATS_FLAGS_PORT, "tx_1024_to_1522_byte_packets" },
  161. { STATS_OFFSET32(etherstatspktsover1522octets_hi),
  162. 8, STATS_FLAGS_PORT, "tx_1523_to_9022_byte_packets" },
  163. { STATS_OFFSET32(pause_frames_sent_hi),
  164. 8, STATS_FLAGS_PORT, "tx_pause_frames" },
  165. { STATS_OFFSET32(total_tpa_aggregations_hi),
  166. 8, STATS_FLAGS_FUNC, "tpa_aggregations" },
  167. { STATS_OFFSET32(total_tpa_aggregated_frames_hi),
  168. 8, STATS_FLAGS_FUNC, "tpa_aggregated_frames"},
  169. { STATS_OFFSET32(total_tpa_bytes_hi),
  170. 8, STATS_FLAGS_FUNC, "tpa_bytes"},
  171. { STATS_OFFSET32(recoverable_error),
  172. 4, STATS_FLAGS_FUNC, "recoverable_errors" },
  173. { STATS_OFFSET32(unrecoverable_error),
  174. 4, STATS_FLAGS_FUNC, "unrecoverable_errors" },
  175. { STATS_OFFSET32(driver_filtered_tx_pkt),
  176. 4, STATS_FLAGS_FUNC, "driver_filtered_tx_pkt" },
  177. { STATS_OFFSET32(eee_tx_lpi),
  178. 4, STATS_FLAGS_PORT, "Tx LPI entry count"}
  179. };
  180. #define BNX2X_NUM_STATS ARRAY_SIZE(bnx2x_stats_arr)
  181. static int bnx2x_get_port_type(struct bnx2x *bp)
  182. {
  183. int port_type;
  184. u32 phy_idx = bnx2x_get_cur_phy_idx(bp);
  185. switch (bp->link_params.phy[phy_idx].media_type) {
  186. case ETH_PHY_SFPP_10G_FIBER:
  187. case ETH_PHY_SFP_1G_FIBER:
  188. case ETH_PHY_XFP_FIBER:
  189. case ETH_PHY_KR:
  190. case ETH_PHY_CX4:
  191. port_type = PORT_FIBRE;
  192. break;
  193. case ETH_PHY_DA_TWINAX:
  194. port_type = PORT_DA;
  195. break;
  196. case ETH_PHY_BASE_T:
  197. port_type = PORT_TP;
  198. break;
  199. case ETH_PHY_NOT_PRESENT:
  200. port_type = PORT_NONE;
  201. break;
  202. case ETH_PHY_UNSPECIFIED:
  203. default:
  204. port_type = PORT_OTHER;
  205. break;
  206. }
  207. return port_type;
  208. }
  209. static int bnx2x_get_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  210. {
  211. struct bnx2x *bp = netdev_priv(dev);
  212. int cfg_idx = bnx2x_get_link_cfg_idx(bp);
  213. /* Dual Media boards present all available port types */
  214. cmd->supported = bp->port.supported[cfg_idx] |
  215. (bp->port.supported[cfg_idx ^ 1] &
  216. (SUPPORTED_TP | SUPPORTED_FIBRE));
  217. cmd->advertising = bp->port.advertising[cfg_idx];
  218. if (bp->link_params.phy[bnx2x_get_cur_phy_idx(bp)].media_type ==
  219. ETH_PHY_SFP_1G_FIBER) {
  220. cmd->supported &= ~(SUPPORTED_10000baseT_Full);
  221. cmd->advertising &= ~(ADVERTISED_10000baseT_Full);
  222. }
  223. if ((bp->state == BNX2X_STATE_OPEN) && bp->link_vars.link_up &&
  224. !(bp->flags & MF_FUNC_DIS)) {
  225. cmd->duplex = bp->link_vars.duplex;
  226. if (IS_MF(bp) && !BP_NOMCP(bp))
  227. ethtool_cmd_speed_set(cmd, bnx2x_get_mf_speed(bp));
  228. else
  229. ethtool_cmd_speed_set(cmd, bp->link_vars.line_speed);
  230. } else {
  231. cmd->duplex = DUPLEX_UNKNOWN;
  232. ethtool_cmd_speed_set(cmd, SPEED_UNKNOWN);
  233. }
  234. cmd->port = bnx2x_get_port_type(bp);
  235. cmd->phy_address = bp->mdio.prtad;
  236. cmd->transceiver = XCVR_INTERNAL;
  237. if (bp->link_params.req_line_speed[cfg_idx] == SPEED_AUTO_NEG)
  238. cmd->autoneg = AUTONEG_ENABLE;
  239. else
  240. cmd->autoneg = AUTONEG_DISABLE;
  241. /* Publish LP advertised speeds and FC */
  242. if (bp->link_vars.link_status & LINK_STATUS_AUTO_NEGOTIATE_COMPLETE) {
  243. u32 status = bp->link_vars.link_status;
  244. cmd->lp_advertising |= ADVERTISED_Autoneg;
  245. if (status & LINK_STATUS_LINK_PARTNER_SYMMETRIC_PAUSE)
  246. cmd->lp_advertising |= ADVERTISED_Pause;
  247. if (status & LINK_STATUS_LINK_PARTNER_ASYMMETRIC_PAUSE)
  248. cmd->lp_advertising |= ADVERTISED_Asym_Pause;
  249. if (status & LINK_STATUS_LINK_PARTNER_10THD_CAPABLE)
  250. cmd->lp_advertising |= ADVERTISED_10baseT_Half;
  251. if (status & LINK_STATUS_LINK_PARTNER_10TFD_CAPABLE)
  252. cmd->lp_advertising |= ADVERTISED_10baseT_Full;
  253. if (status & LINK_STATUS_LINK_PARTNER_100TXHD_CAPABLE)
  254. cmd->lp_advertising |= ADVERTISED_100baseT_Half;
  255. if (status & LINK_STATUS_LINK_PARTNER_100TXFD_CAPABLE)
  256. cmd->lp_advertising |= ADVERTISED_100baseT_Full;
  257. if (status & LINK_STATUS_LINK_PARTNER_1000THD_CAPABLE)
  258. cmd->lp_advertising |= ADVERTISED_1000baseT_Half;
  259. if (status & LINK_STATUS_LINK_PARTNER_1000TFD_CAPABLE)
  260. cmd->lp_advertising |= ADVERTISED_1000baseT_Full;
  261. if (status & LINK_STATUS_LINK_PARTNER_2500XFD_CAPABLE)
  262. cmd->lp_advertising |= ADVERTISED_2500baseX_Full;
  263. if (status & LINK_STATUS_LINK_PARTNER_10GXFD_CAPABLE)
  264. cmd->lp_advertising |= ADVERTISED_10000baseT_Full;
  265. if (status & LINK_STATUS_LINK_PARTNER_20GXFD_CAPABLE)
  266. cmd->lp_advertising |= ADVERTISED_20000baseKR2_Full;
  267. }
  268. cmd->maxtxpkt = 0;
  269. cmd->maxrxpkt = 0;
  270. DP(BNX2X_MSG_ETHTOOL, "ethtool_cmd: cmd %d\n"
  271. " supported 0x%x advertising 0x%x speed %u\n"
  272. " duplex %d port %d phy_address %d transceiver %d\n"
  273. " autoneg %d maxtxpkt %d maxrxpkt %d\n",
  274. cmd->cmd, cmd->supported, cmd->advertising,
  275. ethtool_cmd_speed(cmd),
  276. cmd->duplex, cmd->port, cmd->phy_address, cmd->transceiver,
  277. cmd->autoneg, cmd->maxtxpkt, cmd->maxrxpkt);
  278. return 0;
  279. }
  280. static int bnx2x_set_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  281. {
  282. struct bnx2x *bp = netdev_priv(dev);
  283. u32 advertising, cfg_idx, old_multi_phy_config, new_multi_phy_config;
  284. u32 speed, phy_idx;
  285. if (IS_MF_SD(bp))
  286. return 0;
  287. DP(BNX2X_MSG_ETHTOOL, "ethtool_cmd: cmd %d\n"
  288. " supported 0x%x advertising 0x%x speed %u\n"
  289. " duplex %d port %d phy_address %d transceiver %d\n"
  290. " autoneg %d maxtxpkt %d maxrxpkt %d\n",
  291. cmd->cmd, cmd->supported, cmd->advertising,
  292. ethtool_cmd_speed(cmd),
  293. cmd->duplex, cmd->port, cmd->phy_address, cmd->transceiver,
  294. cmd->autoneg, cmd->maxtxpkt, cmd->maxrxpkt);
  295. speed = ethtool_cmd_speed(cmd);
  296. /* If recieved a request for an unknown duplex, assume full*/
  297. if (cmd->duplex == DUPLEX_UNKNOWN)
  298. cmd->duplex = DUPLEX_FULL;
  299. if (IS_MF_SI(bp)) {
  300. u32 part;
  301. u32 line_speed = bp->link_vars.line_speed;
  302. /* use 10G if no link detected */
  303. if (!line_speed)
  304. line_speed = 10000;
  305. if (bp->common.bc_ver < REQ_BC_VER_4_SET_MF_BW) {
  306. DP(BNX2X_MSG_ETHTOOL,
  307. "To set speed BC %X or higher is required, please upgrade BC\n",
  308. REQ_BC_VER_4_SET_MF_BW);
  309. return -EINVAL;
  310. }
  311. part = (speed * 100) / line_speed;
  312. if (line_speed < speed || !part) {
  313. DP(BNX2X_MSG_ETHTOOL,
  314. "Speed setting should be in a range from 1%% to 100%% of actual line speed\n");
  315. return -EINVAL;
  316. }
  317. if (bp->state != BNX2X_STATE_OPEN)
  318. /* store value for following "load" */
  319. bp->pending_max = part;
  320. else
  321. bnx2x_update_max_mf_config(bp, part);
  322. return 0;
  323. }
  324. cfg_idx = bnx2x_get_link_cfg_idx(bp);
  325. old_multi_phy_config = bp->link_params.multi_phy_config;
  326. switch (cmd->port) {
  327. case PORT_TP:
  328. if (bp->port.supported[cfg_idx] & SUPPORTED_TP)
  329. break; /* no port change */
  330. if (!(bp->port.supported[0] & SUPPORTED_TP ||
  331. bp->port.supported[1] & SUPPORTED_TP)) {
  332. DP(BNX2X_MSG_ETHTOOL, "Unsupported port type\n");
  333. return -EINVAL;
  334. }
  335. bp->link_params.multi_phy_config &=
  336. ~PORT_HW_CFG_PHY_SELECTION_MASK;
  337. if (bp->link_params.multi_phy_config &
  338. PORT_HW_CFG_PHY_SWAPPED_ENABLED)
  339. bp->link_params.multi_phy_config |=
  340. PORT_HW_CFG_PHY_SELECTION_SECOND_PHY;
  341. else
  342. bp->link_params.multi_phy_config |=
  343. PORT_HW_CFG_PHY_SELECTION_FIRST_PHY;
  344. break;
  345. case PORT_FIBRE:
  346. case PORT_DA:
  347. if (bp->port.supported[cfg_idx] & SUPPORTED_FIBRE)
  348. break; /* no port change */
  349. if (!(bp->port.supported[0] & SUPPORTED_FIBRE ||
  350. bp->port.supported[1] & SUPPORTED_FIBRE)) {
  351. DP(BNX2X_MSG_ETHTOOL, "Unsupported port type\n");
  352. return -EINVAL;
  353. }
  354. bp->link_params.multi_phy_config &=
  355. ~PORT_HW_CFG_PHY_SELECTION_MASK;
  356. if (bp->link_params.multi_phy_config &
  357. PORT_HW_CFG_PHY_SWAPPED_ENABLED)
  358. bp->link_params.multi_phy_config |=
  359. PORT_HW_CFG_PHY_SELECTION_FIRST_PHY;
  360. else
  361. bp->link_params.multi_phy_config |=
  362. PORT_HW_CFG_PHY_SELECTION_SECOND_PHY;
  363. break;
  364. default:
  365. DP(BNX2X_MSG_ETHTOOL, "Unsupported port type\n");
  366. return -EINVAL;
  367. }
  368. /* Save new config in case command complete successfully */
  369. new_multi_phy_config = bp->link_params.multi_phy_config;
  370. /* Get the new cfg_idx */
  371. cfg_idx = bnx2x_get_link_cfg_idx(bp);
  372. /* Restore old config in case command failed */
  373. bp->link_params.multi_phy_config = old_multi_phy_config;
  374. DP(BNX2X_MSG_ETHTOOL, "cfg_idx = %x\n", cfg_idx);
  375. if (cmd->autoneg == AUTONEG_ENABLE) {
  376. u32 an_supported_speed = bp->port.supported[cfg_idx];
  377. if (bp->link_params.phy[EXT_PHY1].type ==
  378. PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM84833)
  379. an_supported_speed |= (SUPPORTED_100baseT_Half |
  380. SUPPORTED_100baseT_Full);
  381. if (!(bp->port.supported[cfg_idx] & SUPPORTED_Autoneg)) {
  382. DP(BNX2X_MSG_ETHTOOL, "Autoneg not supported\n");
  383. return -EINVAL;
  384. }
  385. /* advertise the requested speed and duplex if supported */
  386. if (cmd->advertising & ~an_supported_speed) {
  387. DP(BNX2X_MSG_ETHTOOL,
  388. "Advertisement parameters are not supported\n");
  389. return -EINVAL;
  390. }
  391. bp->link_params.req_line_speed[cfg_idx] = SPEED_AUTO_NEG;
  392. bp->link_params.req_duplex[cfg_idx] = cmd->duplex;
  393. bp->port.advertising[cfg_idx] = (ADVERTISED_Autoneg |
  394. cmd->advertising);
  395. if (cmd->advertising) {
  396. bp->link_params.speed_cap_mask[cfg_idx] = 0;
  397. if (cmd->advertising & ADVERTISED_10baseT_Half) {
  398. bp->link_params.speed_cap_mask[cfg_idx] |=
  399. PORT_HW_CFG_SPEED_CAPABILITY_D0_10M_HALF;
  400. }
  401. if (cmd->advertising & ADVERTISED_10baseT_Full)
  402. bp->link_params.speed_cap_mask[cfg_idx] |=
  403. PORT_HW_CFG_SPEED_CAPABILITY_D0_10M_FULL;
  404. if (cmd->advertising & ADVERTISED_100baseT_Full)
  405. bp->link_params.speed_cap_mask[cfg_idx] |=
  406. PORT_HW_CFG_SPEED_CAPABILITY_D0_100M_FULL;
  407. if (cmd->advertising & ADVERTISED_100baseT_Half) {
  408. bp->link_params.speed_cap_mask[cfg_idx] |=
  409. PORT_HW_CFG_SPEED_CAPABILITY_D0_100M_HALF;
  410. }
  411. if (cmd->advertising & ADVERTISED_1000baseT_Half) {
  412. bp->link_params.speed_cap_mask[cfg_idx] |=
  413. PORT_HW_CFG_SPEED_CAPABILITY_D0_1G;
  414. }
  415. if (cmd->advertising & (ADVERTISED_1000baseT_Full |
  416. ADVERTISED_1000baseKX_Full))
  417. bp->link_params.speed_cap_mask[cfg_idx] |=
  418. PORT_HW_CFG_SPEED_CAPABILITY_D0_1G;
  419. if (cmd->advertising & (ADVERTISED_10000baseT_Full |
  420. ADVERTISED_10000baseKX4_Full |
  421. ADVERTISED_10000baseKR_Full))
  422. bp->link_params.speed_cap_mask[cfg_idx] |=
  423. PORT_HW_CFG_SPEED_CAPABILITY_D0_10G;
  424. if (cmd->advertising & ADVERTISED_20000baseKR2_Full)
  425. bp->link_params.speed_cap_mask[cfg_idx] |=
  426. PORT_HW_CFG_SPEED_CAPABILITY_D0_20G;
  427. }
  428. } else { /* forced speed */
  429. /* advertise the requested speed and duplex if supported */
  430. switch (speed) {
  431. case SPEED_10:
  432. if (cmd->duplex == DUPLEX_FULL) {
  433. if (!(bp->port.supported[cfg_idx] &
  434. SUPPORTED_10baseT_Full)) {
  435. DP(BNX2X_MSG_ETHTOOL,
  436. "10M full not supported\n");
  437. return -EINVAL;
  438. }
  439. advertising = (ADVERTISED_10baseT_Full |
  440. ADVERTISED_TP);
  441. } else {
  442. if (!(bp->port.supported[cfg_idx] &
  443. SUPPORTED_10baseT_Half)) {
  444. DP(BNX2X_MSG_ETHTOOL,
  445. "10M half not supported\n");
  446. return -EINVAL;
  447. }
  448. advertising = (ADVERTISED_10baseT_Half |
  449. ADVERTISED_TP);
  450. }
  451. break;
  452. case SPEED_100:
  453. if (cmd->duplex == DUPLEX_FULL) {
  454. if (!(bp->port.supported[cfg_idx] &
  455. SUPPORTED_100baseT_Full)) {
  456. DP(BNX2X_MSG_ETHTOOL,
  457. "100M full not supported\n");
  458. return -EINVAL;
  459. }
  460. advertising = (ADVERTISED_100baseT_Full |
  461. ADVERTISED_TP);
  462. } else {
  463. if (!(bp->port.supported[cfg_idx] &
  464. SUPPORTED_100baseT_Half)) {
  465. DP(BNX2X_MSG_ETHTOOL,
  466. "100M half not supported\n");
  467. return -EINVAL;
  468. }
  469. advertising = (ADVERTISED_100baseT_Half |
  470. ADVERTISED_TP);
  471. }
  472. break;
  473. case SPEED_1000:
  474. if (cmd->duplex != DUPLEX_FULL) {
  475. DP(BNX2X_MSG_ETHTOOL,
  476. "1G half not supported\n");
  477. return -EINVAL;
  478. }
  479. if (!(bp->port.supported[cfg_idx] &
  480. SUPPORTED_1000baseT_Full)) {
  481. DP(BNX2X_MSG_ETHTOOL,
  482. "1G full not supported\n");
  483. return -EINVAL;
  484. }
  485. advertising = (ADVERTISED_1000baseT_Full |
  486. ADVERTISED_TP);
  487. break;
  488. case SPEED_2500:
  489. if (cmd->duplex != DUPLEX_FULL) {
  490. DP(BNX2X_MSG_ETHTOOL,
  491. "2.5G half not supported\n");
  492. return -EINVAL;
  493. }
  494. if (!(bp->port.supported[cfg_idx]
  495. & SUPPORTED_2500baseX_Full)) {
  496. DP(BNX2X_MSG_ETHTOOL,
  497. "2.5G full not supported\n");
  498. return -EINVAL;
  499. }
  500. advertising = (ADVERTISED_2500baseX_Full |
  501. ADVERTISED_TP);
  502. break;
  503. case SPEED_10000:
  504. if (cmd->duplex != DUPLEX_FULL) {
  505. DP(BNX2X_MSG_ETHTOOL,
  506. "10G half not supported\n");
  507. return -EINVAL;
  508. }
  509. phy_idx = bnx2x_get_cur_phy_idx(bp);
  510. if (!(bp->port.supported[cfg_idx]
  511. & SUPPORTED_10000baseT_Full) ||
  512. (bp->link_params.phy[phy_idx].media_type ==
  513. ETH_PHY_SFP_1G_FIBER)) {
  514. DP(BNX2X_MSG_ETHTOOL,
  515. "10G full not supported\n");
  516. return -EINVAL;
  517. }
  518. advertising = (ADVERTISED_10000baseT_Full |
  519. ADVERTISED_FIBRE);
  520. break;
  521. default:
  522. DP(BNX2X_MSG_ETHTOOL, "Unsupported speed %u\n", speed);
  523. return -EINVAL;
  524. }
  525. bp->link_params.req_line_speed[cfg_idx] = speed;
  526. bp->link_params.req_duplex[cfg_idx] = cmd->duplex;
  527. bp->port.advertising[cfg_idx] = advertising;
  528. }
  529. DP(BNX2X_MSG_ETHTOOL, "req_line_speed %d\n"
  530. " req_duplex %d advertising 0x%x\n",
  531. bp->link_params.req_line_speed[cfg_idx],
  532. bp->link_params.req_duplex[cfg_idx],
  533. bp->port.advertising[cfg_idx]);
  534. /* Set new config */
  535. bp->link_params.multi_phy_config = new_multi_phy_config;
  536. if (netif_running(dev)) {
  537. bnx2x_stats_handle(bp, STATS_EVENT_STOP);
  538. bnx2x_link_set(bp);
  539. }
  540. return 0;
  541. }
  542. #define DUMP_ALL_PRESETS 0x1FFF
  543. #define DUMP_MAX_PRESETS 13
  544. static int __bnx2x_get_preset_regs_len(struct bnx2x *bp, u32 preset)
  545. {
  546. if (CHIP_IS_E1(bp))
  547. return dump_num_registers[0][preset-1];
  548. else if (CHIP_IS_E1H(bp))
  549. return dump_num_registers[1][preset-1];
  550. else if (CHIP_IS_E2(bp))
  551. return dump_num_registers[2][preset-1];
  552. else if (CHIP_IS_E3A0(bp))
  553. return dump_num_registers[3][preset-1];
  554. else if (CHIP_IS_E3B0(bp))
  555. return dump_num_registers[4][preset-1];
  556. else
  557. return 0;
  558. }
  559. static int __bnx2x_get_regs_len(struct bnx2x *bp)
  560. {
  561. u32 preset_idx;
  562. int regdump_len = 0;
  563. /* Calculate the total preset regs length */
  564. for (preset_idx = 1; preset_idx <= DUMP_MAX_PRESETS; preset_idx++)
  565. regdump_len += __bnx2x_get_preset_regs_len(bp, preset_idx);
  566. return regdump_len;
  567. }
  568. static int bnx2x_get_regs_len(struct net_device *dev)
  569. {
  570. struct bnx2x *bp = netdev_priv(dev);
  571. int regdump_len = 0;
  572. regdump_len = __bnx2x_get_regs_len(bp);
  573. regdump_len *= 4;
  574. regdump_len += sizeof(struct dump_header);
  575. return regdump_len;
  576. }
  577. #define IS_E1_REG(chips) ((chips & DUMP_CHIP_E1) == DUMP_CHIP_E1)
  578. #define IS_E1H_REG(chips) ((chips & DUMP_CHIP_E1H) == DUMP_CHIP_E1H)
  579. #define IS_E2_REG(chips) ((chips & DUMP_CHIP_E2) == DUMP_CHIP_E2)
  580. #define IS_E3A0_REG(chips) ((chips & DUMP_CHIP_E3A0) == DUMP_CHIP_E3A0)
  581. #define IS_E3B0_REG(chips) ((chips & DUMP_CHIP_E3B0) == DUMP_CHIP_E3B0)
  582. #define IS_REG_IN_PRESET(presets, idx) \
  583. ((presets & (1 << (idx-1))) == (1 << (idx-1)))
  584. /******* Paged registers info selectors ********/
  585. static const u32 *__bnx2x_get_page_addr_ar(struct bnx2x *bp)
  586. {
  587. if (CHIP_IS_E2(bp))
  588. return page_vals_e2;
  589. else if (CHIP_IS_E3(bp))
  590. return page_vals_e3;
  591. else
  592. return NULL;
  593. }
  594. static u32 __bnx2x_get_page_reg_num(struct bnx2x *bp)
  595. {
  596. if (CHIP_IS_E2(bp))
  597. return PAGE_MODE_VALUES_E2;
  598. else if (CHIP_IS_E3(bp))
  599. return PAGE_MODE_VALUES_E3;
  600. else
  601. return 0;
  602. }
  603. static const u32 *__bnx2x_get_page_write_ar(struct bnx2x *bp)
  604. {
  605. if (CHIP_IS_E2(bp))
  606. return page_write_regs_e2;
  607. else if (CHIP_IS_E3(bp))
  608. return page_write_regs_e3;
  609. else
  610. return NULL;
  611. }
  612. static u32 __bnx2x_get_page_write_num(struct bnx2x *bp)
  613. {
  614. if (CHIP_IS_E2(bp))
  615. return PAGE_WRITE_REGS_E2;
  616. else if (CHIP_IS_E3(bp))
  617. return PAGE_WRITE_REGS_E3;
  618. else
  619. return 0;
  620. }
  621. static const struct reg_addr *__bnx2x_get_page_read_ar(struct bnx2x *bp)
  622. {
  623. if (CHIP_IS_E2(bp))
  624. return page_read_regs_e2;
  625. else if (CHIP_IS_E3(bp))
  626. return page_read_regs_e3;
  627. else
  628. return NULL;
  629. }
  630. static u32 __bnx2x_get_page_read_num(struct bnx2x *bp)
  631. {
  632. if (CHIP_IS_E2(bp))
  633. return PAGE_READ_REGS_E2;
  634. else if (CHIP_IS_E3(bp))
  635. return PAGE_READ_REGS_E3;
  636. else
  637. return 0;
  638. }
  639. static bool bnx2x_is_reg_in_chip(struct bnx2x *bp,
  640. const struct reg_addr *reg_info)
  641. {
  642. if (CHIP_IS_E1(bp))
  643. return IS_E1_REG(reg_info->chips);
  644. else if (CHIP_IS_E1H(bp))
  645. return IS_E1H_REG(reg_info->chips);
  646. else if (CHIP_IS_E2(bp))
  647. return IS_E2_REG(reg_info->chips);
  648. else if (CHIP_IS_E3A0(bp))
  649. return IS_E3A0_REG(reg_info->chips);
  650. else if (CHIP_IS_E3B0(bp))
  651. return IS_E3B0_REG(reg_info->chips);
  652. else
  653. return false;
  654. }
  655. static bool bnx2x_is_wreg_in_chip(struct bnx2x *bp,
  656. const struct wreg_addr *wreg_info)
  657. {
  658. if (CHIP_IS_E1(bp))
  659. return IS_E1_REG(wreg_info->chips);
  660. else if (CHIP_IS_E1H(bp))
  661. return IS_E1H_REG(wreg_info->chips);
  662. else if (CHIP_IS_E2(bp))
  663. return IS_E2_REG(wreg_info->chips);
  664. else if (CHIP_IS_E3A0(bp))
  665. return IS_E3A0_REG(wreg_info->chips);
  666. else if (CHIP_IS_E3B0(bp))
  667. return IS_E3B0_REG(wreg_info->chips);
  668. else
  669. return false;
  670. }
  671. /**
  672. * bnx2x_read_pages_regs - read "paged" registers
  673. *
  674. * @bp device handle
  675. * @p output buffer
  676. *
  677. * Reads "paged" memories: memories that may only be read by first writing to a
  678. * specific address ("write address") and then reading from a specific address
  679. * ("read address"). There may be more than one write address per "page" and
  680. * more than one read address per write address.
  681. */
  682. static void bnx2x_read_pages_regs(struct bnx2x *bp, u32 *p, u32 preset)
  683. {
  684. u32 i, j, k, n;
  685. /* addresses of the paged registers */
  686. const u32 *page_addr = __bnx2x_get_page_addr_ar(bp);
  687. /* number of paged registers */
  688. int num_pages = __bnx2x_get_page_reg_num(bp);
  689. /* write addresses */
  690. const u32 *write_addr = __bnx2x_get_page_write_ar(bp);
  691. /* number of write addresses */
  692. int write_num = __bnx2x_get_page_write_num(bp);
  693. /* read addresses info */
  694. const struct reg_addr *read_addr = __bnx2x_get_page_read_ar(bp);
  695. /* number of read addresses */
  696. int read_num = __bnx2x_get_page_read_num(bp);
  697. u32 addr, size;
  698. for (i = 0; i < num_pages; i++) {
  699. for (j = 0; j < write_num; j++) {
  700. REG_WR(bp, write_addr[j], page_addr[i]);
  701. for (k = 0; k < read_num; k++) {
  702. if (IS_REG_IN_PRESET(read_addr[k].presets,
  703. preset)) {
  704. size = read_addr[k].size;
  705. for (n = 0; n < size; n++) {
  706. addr = read_addr[k].addr + n*4;
  707. *p++ = REG_RD(bp, addr);
  708. }
  709. }
  710. }
  711. }
  712. }
  713. }
  714. static int __bnx2x_get_preset_regs(struct bnx2x *bp, u32 *p, u32 preset)
  715. {
  716. u32 i, j, addr;
  717. const struct wreg_addr *wreg_addr_p = NULL;
  718. if (CHIP_IS_E1(bp))
  719. wreg_addr_p = &wreg_addr_e1;
  720. else if (CHIP_IS_E1H(bp))
  721. wreg_addr_p = &wreg_addr_e1h;
  722. else if (CHIP_IS_E2(bp))
  723. wreg_addr_p = &wreg_addr_e2;
  724. else if (CHIP_IS_E3A0(bp))
  725. wreg_addr_p = &wreg_addr_e3;
  726. else if (CHIP_IS_E3B0(bp))
  727. wreg_addr_p = &wreg_addr_e3b0;
  728. /* Read the idle_chk registers */
  729. for (i = 0; i < IDLE_REGS_COUNT; i++) {
  730. if (bnx2x_is_reg_in_chip(bp, &idle_reg_addrs[i]) &&
  731. IS_REG_IN_PRESET(idle_reg_addrs[i].presets, preset)) {
  732. for (j = 0; j < idle_reg_addrs[i].size; j++)
  733. *p++ = REG_RD(bp, idle_reg_addrs[i].addr + j*4);
  734. }
  735. }
  736. /* Read the regular registers */
  737. for (i = 0; i < REGS_COUNT; i++) {
  738. if (bnx2x_is_reg_in_chip(bp, &reg_addrs[i]) &&
  739. IS_REG_IN_PRESET(reg_addrs[i].presets, preset)) {
  740. for (j = 0; j < reg_addrs[i].size; j++)
  741. *p++ = REG_RD(bp, reg_addrs[i].addr + j*4);
  742. }
  743. }
  744. /* Read the CAM registers */
  745. if (bnx2x_is_wreg_in_chip(bp, wreg_addr_p) &&
  746. IS_REG_IN_PRESET(wreg_addr_p->presets, preset)) {
  747. for (i = 0; i < wreg_addr_p->size; i++) {
  748. *p++ = REG_RD(bp, wreg_addr_p->addr + i*4);
  749. /* In case of wreg_addr register, read additional
  750. registers from read_regs array
  751. */
  752. for (j = 0; j < wreg_addr_p->read_regs_count; j++) {
  753. addr = *(wreg_addr_p->read_regs);
  754. *p++ = REG_RD(bp, addr + j*4);
  755. }
  756. }
  757. }
  758. /* Paged registers are supported in E2 & E3 only */
  759. if (CHIP_IS_E2(bp) || CHIP_IS_E3(bp)) {
  760. /* Read "paged" registes */
  761. bnx2x_read_pages_regs(bp, p, preset);
  762. }
  763. return 0;
  764. }
  765. static void __bnx2x_get_regs(struct bnx2x *bp, u32 *p)
  766. {
  767. u32 preset_idx;
  768. /* Read all registers, by reading all preset registers */
  769. for (preset_idx = 1; preset_idx <= DUMP_MAX_PRESETS; preset_idx++) {
  770. /* Skip presets with IOR */
  771. if ((preset_idx == 2) ||
  772. (preset_idx == 5) ||
  773. (preset_idx == 8) ||
  774. (preset_idx == 11))
  775. continue;
  776. __bnx2x_get_preset_regs(bp, p, preset_idx);
  777. p += __bnx2x_get_preset_regs_len(bp, preset_idx);
  778. }
  779. }
  780. static void bnx2x_get_regs(struct net_device *dev,
  781. struct ethtool_regs *regs, void *_p)
  782. {
  783. u32 *p = _p;
  784. struct bnx2x *bp = netdev_priv(dev);
  785. struct dump_header dump_hdr = {0};
  786. regs->version = 2;
  787. memset(p, 0, regs->len);
  788. if (!netif_running(bp->dev))
  789. return;
  790. /* Disable parity attentions as long as following dump may
  791. * cause false alarms by reading never written registers. We
  792. * will re-enable parity attentions right after the dump.
  793. */
  794. /* Disable parity on path 0 */
  795. bnx2x_pretend_func(bp, 0);
  796. bnx2x_disable_blocks_parity(bp);
  797. /* Disable parity on path 1 */
  798. bnx2x_pretend_func(bp, 1);
  799. bnx2x_disable_blocks_parity(bp);
  800. /* Return to current function */
  801. bnx2x_pretend_func(bp, BP_ABS_FUNC(bp));
  802. dump_hdr.header_size = (sizeof(struct dump_header) / 4) - 1;
  803. dump_hdr.preset = DUMP_ALL_PRESETS;
  804. dump_hdr.version = BNX2X_DUMP_VERSION;
  805. /* dump_meta_data presents OR of CHIP and PATH. */
  806. if (CHIP_IS_E1(bp)) {
  807. dump_hdr.dump_meta_data = DUMP_CHIP_E1;
  808. } else if (CHIP_IS_E1H(bp)) {
  809. dump_hdr.dump_meta_data = DUMP_CHIP_E1H;
  810. } else if (CHIP_IS_E2(bp)) {
  811. dump_hdr.dump_meta_data = DUMP_CHIP_E2 |
  812. (BP_PATH(bp) ? DUMP_PATH_1 : DUMP_PATH_0);
  813. } else if (CHIP_IS_E3A0(bp)) {
  814. dump_hdr.dump_meta_data = DUMP_CHIP_E3A0 |
  815. (BP_PATH(bp) ? DUMP_PATH_1 : DUMP_PATH_0);
  816. } else if (CHIP_IS_E3B0(bp)) {
  817. dump_hdr.dump_meta_data = DUMP_CHIP_E3B0 |
  818. (BP_PATH(bp) ? DUMP_PATH_1 : DUMP_PATH_0);
  819. }
  820. memcpy(p, &dump_hdr, sizeof(struct dump_header));
  821. p += dump_hdr.header_size + 1;
  822. /* Actually read the registers */
  823. __bnx2x_get_regs(bp, p);
  824. /* Re-enable parity attentions on path 0 */
  825. bnx2x_pretend_func(bp, 0);
  826. bnx2x_clear_blocks_parity(bp);
  827. bnx2x_enable_blocks_parity(bp);
  828. /* Re-enable parity attentions on path 1 */
  829. bnx2x_pretend_func(bp, 1);
  830. bnx2x_clear_blocks_parity(bp);
  831. bnx2x_enable_blocks_parity(bp);
  832. /* Return to current function */
  833. bnx2x_pretend_func(bp, BP_ABS_FUNC(bp));
  834. }
  835. static int bnx2x_get_preset_regs_len(struct net_device *dev, u32 preset)
  836. {
  837. struct bnx2x *bp = netdev_priv(dev);
  838. int regdump_len = 0;
  839. regdump_len = __bnx2x_get_preset_regs_len(bp, preset);
  840. regdump_len *= 4;
  841. regdump_len += sizeof(struct dump_header);
  842. return regdump_len;
  843. }
  844. static int bnx2x_set_dump(struct net_device *dev, struct ethtool_dump *val)
  845. {
  846. struct bnx2x *bp = netdev_priv(dev);
  847. /* Use the ethtool_dump "flag" field as the dump preset index */
  848. bp->dump_preset_idx = val->flag;
  849. return 0;
  850. }
  851. static int bnx2x_get_dump_flag(struct net_device *dev,
  852. struct ethtool_dump *dump)
  853. {
  854. struct bnx2x *bp = netdev_priv(dev);
  855. /* Calculate the requested preset idx length */
  856. dump->len = bnx2x_get_preset_regs_len(dev, bp->dump_preset_idx);
  857. DP(BNX2X_MSG_ETHTOOL, "Get dump preset %d length=%d\n",
  858. bp->dump_preset_idx, dump->len);
  859. dump->flag = ETHTOOL_GET_DUMP_DATA;
  860. return 0;
  861. }
  862. static int bnx2x_get_dump_data(struct net_device *dev,
  863. struct ethtool_dump *dump,
  864. void *buffer)
  865. {
  866. u32 *p = buffer;
  867. struct bnx2x *bp = netdev_priv(dev);
  868. struct dump_header dump_hdr = {0};
  869. memset(p, 0, dump->len);
  870. /* Disable parity attentions as long as following dump may
  871. * cause false alarms by reading never written registers. We
  872. * will re-enable parity attentions right after the dump.
  873. */
  874. /* Disable parity on path 0 */
  875. bnx2x_pretend_func(bp, 0);
  876. bnx2x_disable_blocks_parity(bp);
  877. /* Disable parity on path 1 */
  878. bnx2x_pretend_func(bp, 1);
  879. bnx2x_disable_blocks_parity(bp);
  880. /* Return to current function */
  881. bnx2x_pretend_func(bp, BP_ABS_FUNC(bp));
  882. dump_hdr.header_size = (sizeof(struct dump_header) / 4) - 1;
  883. dump_hdr.preset = bp->dump_preset_idx;
  884. dump_hdr.version = BNX2X_DUMP_VERSION;
  885. DP(BNX2X_MSG_ETHTOOL, "Get dump data of preset %d\n", dump_hdr.preset);
  886. /* dump_meta_data presents OR of CHIP and PATH. */
  887. if (CHIP_IS_E1(bp)) {
  888. dump_hdr.dump_meta_data = DUMP_CHIP_E1;
  889. } else if (CHIP_IS_E1H(bp)) {
  890. dump_hdr.dump_meta_data = DUMP_CHIP_E1H;
  891. } else if (CHIP_IS_E2(bp)) {
  892. dump_hdr.dump_meta_data = DUMP_CHIP_E2 |
  893. (BP_PATH(bp) ? DUMP_PATH_1 : DUMP_PATH_0);
  894. } else if (CHIP_IS_E3A0(bp)) {
  895. dump_hdr.dump_meta_data = DUMP_CHIP_E3A0 |
  896. (BP_PATH(bp) ? DUMP_PATH_1 : DUMP_PATH_0);
  897. } else if (CHIP_IS_E3B0(bp)) {
  898. dump_hdr.dump_meta_data = DUMP_CHIP_E3B0 |
  899. (BP_PATH(bp) ? DUMP_PATH_1 : DUMP_PATH_0);
  900. }
  901. memcpy(p, &dump_hdr, sizeof(struct dump_header));
  902. p += dump_hdr.header_size + 1;
  903. /* Actually read the registers */
  904. __bnx2x_get_preset_regs(bp, p, dump_hdr.preset);
  905. /* Re-enable parity attentions on path 0 */
  906. bnx2x_pretend_func(bp, 0);
  907. bnx2x_clear_blocks_parity(bp);
  908. bnx2x_enable_blocks_parity(bp);
  909. /* Re-enable parity attentions on path 1 */
  910. bnx2x_pretend_func(bp, 1);
  911. bnx2x_clear_blocks_parity(bp);
  912. bnx2x_enable_blocks_parity(bp);
  913. /* Return to current function */
  914. bnx2x_pretend_func(bp, BP_ABS_FUNC(bp));
  915. return 0;
  916. }
  917. static void bnx2x_get_drvinfo(struct net_device *dev,
  918. struct ethtool_drvinfo *info)
  919. {
  920. struct bnx2x *bp = netdev_priv(dev);
  921. strlcpy(info->driver, DRV_MODULE_NAME, sizeof(info->driver));
  922. strlcpy(info->version, DRV_MODULE_VERSION, sizeof(info->version));
  923. bnx2x_fill_fw_str(bp, info->fw_version, sizeof(info->fw_version));
  924. strlcpy(info->bus_info, pci_name(bp->pdev), sizeof(info->bus_info));
  925. info->n_stats = BNX2X_NUM_STATS;
  926. info->testinfo_len = BNX2X_NUM_TESTS(bp);
  927. info->eedump_len = bp->common.flash_size;
  928. info->regdump_len = bnx2x_get_regs_len(dev);
  929. }
  930. static void bnx2x_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  931. {
  932. struct bnx2x *bp = netdev_priv(dev);
  933. if (bp->flags & NO_WOL_FLAG) {
  934. wol->supported = 0;
  935. wol->wolopts = 0;
  936. } else {
  937. wol->supported = WAKE_MAGIC;
  938. if (bp->wol)
  939. wol->wolopts = WAKE_MAGIC;
  940. else
  941. wol->wolopts = 0;
  942. }
  943. memset(&wol->sopass, 0, sizeof(wol->sopass));
  944. }
  945. static int bnx2x_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  946. {
  947. struct bnx2x *bp = netdev_priv(dev);
  948. if (wol->wolopts & ~WAKE_MAGIC) {
  949. DP(BNX2X_MSG_ETHTOOL, "WOL not supported\n");
  950. return -EINVAL;
  951. }
  952. if (wol->wolopts & WAKE_MAGIC) {
  953. if (bp->flags & NO_WOL_FLAG) {
  954. DP(BNX2X_MSG_ETHTOOL, "WOL not supported\n");
  955. return -EINVAL;
  956. }
  957. bp->wol = 1;
  958. } else
  959. bp->wol = 0;
  960. return 0;
  961. }
  962. static u32 bnx2x_get_msglevel(struct net_device *dev)
  963. {
  964. struct bnx2x *bp = netdev_priv(dev);
  965. return bp->msg_enable;
  966. }
  967. static void bnx2x_set_msglevel(struct net_device *dev, u32 level)
  968. {
  969. struct bnx2x *bp = netdev_priv(dev);
  970. if (capable(CAP_NET_ADMIN)) {
  971. /* dump MCP trace */
  972. if (IS_PF(bp) && (level & BNX2X_MSG_MCP))
  973. bnx2x_fw_dump_lvl(bp, KERN_INFO);
  974. bp->msg_enable = level;
  975. }
  976. }
  977. static int bnx2x_nway_reset(struct net_device *dev)
  978. {
  979. struct bnx2x *bp = netdev_priv(dev);
  980. if (!bp->port.pmf)
  981. return 0;
  982. if (netif_running(dev)) {
  983. bnx2x_stats_handle(bp, STATS_EVENT_STOP);
  984. bnx2x_force_link_reset(bp);
  985. bnx2x_link_set(bp);
  986. }
  987. return 0;
  988. }
  989. static u32 bnx2x_get_link(struct net_device *dev)
  990. {
  991. struct bnx2x *bp = netdev_priv(dev);
  992. if (bp->flags & MF_FUNC_DIS || (bp->state != BNX2X_STATE_OPEN))
  993. return 0;
  994. return bp->link_vars.link_up;
  995. }
  996. static int bnx2x_get_eeprom_len(struct net_device *dev)
  997. {
  998. struct bnx2x *bp = netdev_priv(dev);
  999. return bp->common.flash_size;
  1000. }
  1001. /* Per pf misc lock must be aquired before the per port mcp lock. Otherwise, had
  1002. * we done things the other way around, if two pfs from the same port would
  1003. * attempt to access nvram at the same time, we could run into a scenario such
  1004. * as:
  1005. * pf A takes the port lock.
  1006. * pf B succeeds in taking the same lock since they are from the same port.
  1007. * pf A takes the per pf misc lock. Performs eeprom access.
  1008. * pf A finishes. Unlocks the per pf misc lock.
  1009. * Pf B takes the lock and proceeds to perform it's own access.
  1010. * pf A unlocks the per port lock, while pf B is still working (!).
  1011. * mcp takes the per port lock and corrupts pf B's access (and/or has it's own
  1012. * access corrupted by pf B)
  1013. */
  1014. static int bnx2x_acquire_nvram_lock(struct bnx2x *bp)
  1015. {
  1016. int port = BP_PORT(bp);
  1017. int count, i;
  1018. u32 val;
  1019. /* acquire HW lock: protect against other PFs in PF Direct Assignment */
  1020. bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_NVRAM);
  1021. /* adjust timeout for emulation/FPGA */
  1022. count = BNX2X_NVRAM_TIMEOUT_COUNT;
  1023. if (CHIP_REV_IS_SLOW(bp))
  1024. count *= 100;
  1025. /* request access to nvram interface */
  1026. REG_WR(bp, MCP_REG_MCPR_NVM_SW_ARB,
  1027. (MCPR_NVM_SW_ARB_ARB_REQ_SET1 << port));
  1028. for (i = 0; i < count*10; i++) {
  1029. val = REG_RD(bp, MCP_REG_MCPR_NVM_SW_ARB);
  1030. if (val & (MCPR_NVM_SW_ARB_ARB_ARB1 << port))
  1031. break;
  1032. udelay(5);
  1033. }
  1034. if (!(val & (MCPR_NVM_SW_ARB_ARB_ARB1 << port))) {
  1035. DP(BNX2X_MSG_ETHTOOL | BNX2X_MSG_NVM,
  1036. "cannot get access to nvram interface\n");
  1037. return -EBUSY;
  1038. }
  1039. return 0;
  1040. }
  1041. static int bnx2x_release_nvram_lock(struct bnx2x *bp)
  1042. {
  1043. int port = BP_PORT(bp);
  1044. int count, i;
  1045. u32 val;
  1046. /* adjust timeout for emulation/FPGA */
  1047. count = BNX2X_NVRAM_TIMEOUT_COUNT;
  1048. if (CHIP_REV_IS_SLOW(bp))
  1049. count *= 100;
  1050. /* relinquish nvram interface */
  1051. REG_WR(bp, MCP_REG_MCPR_NVM_SW_ARB,
  1052. (MCPR_NVM_SW_ARB_ARB_REQ_CLR1 << port));
  1053. for (i = 0; i < count*10; i++) {
  1054. val = REG_RD(bp, MCP_REG_MCPR_NVM_SW_ARB);
  1055. if (!(val & (MCPR_NVM_SW_ARB_ARB_ARB1 << port)))
  1056. break;
  1057. udelay(5);
  1058. }
  1059. if (val & (MCPR_NVM_SW_ARB_ARB_ARB1 << port)) {
  1060. DP(BNX2X_MSG_ETHTOOL | BNX2X_MSG_NVM,
  1061. "cannot free access to nvram interface\n");
  1062. return -EBUSY;
  1063. }
  1064. /* release HW lock: protect against other PFs in PF Direct Assignment */
  1065. bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_NVRAM);
  1066. return 0;
  1067. }
  1068. static void bnx2x_enable_nvram_access(struct bnx2x *bp)
  1069. {
  1070. u32 val;
  1071. val = REG_RD(bp, MCP_REG_MCPR_NVM_ACCESS_ENABLE);
  1072. /* enable both bits, even on read */
  1073. REG_WR(bp, MCP_REG_MCPR_NVM_ACCESS_ENABLE,
  1074. (val | MCPR_NVM_ACCESS_ENABLE_EN |
  1075. MCPR_NVM_ACCESS_ENABLE_WR_EN));
  1076. }
  1077. static void bnx2x_disable_nvram_access(struct bnx2x *bp)
  1078. {
  1079. u32 val;
  1080. val = REG_RD(bp, MCP_REG_MCPR_NVM_ACCESS_ENABLE);
  1081. /* disable both bits, even after read */
  1082. REG_WR(bp, MCP_REG_MCPR_NVM_ACCESS_ENABLE,
  1083. (val & ~(MCPR_NVM_ACCESS_ENABLE_EN |
  1084. MCPR_NVM_ACCESS_ENABLE_WR_EN)));
  1085. }
  1086. static int bnx2x_nvram_read_dword(struct bnx2x *bp, u32 offset, __be32 *ret_val,
  1087. u32 cmd_flags)
  1088. {
  1089. int count, i, rc;
  1090. u32 val;
  1091. /* build the command word */
  1092. cmd_flags |= MCPR_NVM_COMMAND_DOIT;
  1093. /* need to clear DONE bit separately */
  1094. REG_WR(bp, MCP_REG_MCPR_NVM_COMMAND, MCPR_NVM_COMMAND_DONE);
  1095. /* address of the NVRAM to read from */
  1096. REG_WR(bp, MCP_REG_MCPR_NVM_ADDR,
  1097. (offset & MCPR_NVM_ADDR_NVM_ADDR_VALUE));
  1098. /* issue a read command */
  1099. REG_WR(bp, MCP_REG_MCPR_NVM_COMMAND, cmd_flags);
  1100. /* adjust timeout for emulation/FPGA */
  1101. count = BNX2X_NVRAM_TIMEOUT_COUNT;
  1102. if (CHIP_REV_IS_SLOW(bp))
  1103. count *= 100;
  1104. /* wait for completion */
  1105. *ret_val = 0;
  1106. rc = -EBUSY;
  1107. for (i = 0; i < count; i++) {
  1108. udelay(5);
  1109. val = REG_RD(bp, MCP_REG_MCPR_NVM_COMMAND);
  1110. if (val & MCPR_NVM_COMMAND_DONE) {
  1111. val = REG_RD(bp, MCP_REG_MCPR_NVM_READ);
  1112. /* we read nvram data in cpu order
  1113. * but ethtool sees it as an array of bytes
  1114. * converting to big-endian will do the work
  1115. */
  1116. *ret_val = cpu_to_be32(val);
  1117. rc = 0;
  1118. break;
  1119. }
  1120. }
  1121. if (rc == -EBUSY)
  1122. DP(BNX2X_MSG_ETHTOOL | BNX2X_MSG_NVM,
  1123. "nvram read timeout expired\n");
  1124. return rc;
  1125. }
  1126. static int bnx2x_nvram_read(struct bnx2x *bp, u32 offset, u8 *ret_buf,
  1127. int buf_size)
  1128. {
  1129. int rc;
  1130. u32 cmd_flags;
  1131. __be32 val;
  1132. if ((offset & 0x03) || (buf_size & 0x03) || (buf_size == 0)) {
  1133. DP(BNX2X_MSG_ETHTOOL | BNX2X_MSG_NVM,
  1134. "Invalid parameter: offset 0x%x buf_size 0x%x\n",
  1135. offset, buf_size);
  1136. return -EINVAL;
  1137. }
  1138. if (offset + buf_size > bp->common.flash_size) {
  1139. DP(BNX2X_MSG_ETHTOOL | BNX2X_MSG_NVM,
  1140. "Invalid parameter: offset (0x%x) + buf_size (0x%x) > flash_size (0x%x)\n",
  1141. offset, buf_size, bp->common.flash_size);
  1142. return -EINVAL;
  1143. }
  1144. /* request access to nvram interface */
  1145. rc = bnx2x_acquire_nvram_lock(bp);
  1146. if (rc)
  1147. return rc;
  1148. /* enable access to nvram interface */
  1149. bnx2x_enable_nvram_access(bp);
  1150. /* read the first word(s) */
  1151. cmd_flags = MCPR_NVM_COMMAND_FIRST;
  1152. while ((buf_size > sizeof(u32)) && (rc == 0)) {
  1153. rc = bnx2x_nvram_read_dword(bp, offset, &val, cmd_flags);
  1154. memcpy(ret_buf, &val, 4);
  1155. /* advance to the next dword */
  1156. offset += sizeof(u32);
  1157. ret_buf += sizeof(u32);
  1158. buf_size -= sizeof(u32);
  1159. cmd_flags = 0;
  1160. }
  1161. if (rc == 0) {
  1162. cmd_flags |= MCPR_NVM_COMMAND_LAST;
  1163. rc = bnx2x_nvram_read_dword(bp, offset, &val, cmd_flags);
  1164. memcpy(ret_buf, &val, 4);
  1165. }
  1166. /* disable access to nvram interface */
  1167. bnx2x_disable_nvram_access(bp);
  1168. bnx2x_release_nvram_lock(bp);
  1169. return rc;
  1170. }
  1171. static int bnx2x_nvram_read32(struct bnx2x *bp, u32 offset, u32 *buf,
  1172. int buf_size)
  1173. {
  1174. int rc;
  1175. rc = bnx2x_nvram_read(bp, offset, (u8 *)buf, buf_size);
  1176. if (!rc) {
  1177. __be32 *be = (__be32 *)buf;
  1178. while ((buf_size -= 4) >= 0)
  1179. *buf++ = be32_to_cpu(*be++);
  1180. }
  1181. return rc;
  1182. }
  1183. static int bnx2x_get_eeprom(struct net_device *dev,
  1184. struct ethtool_eeprom *eeprom, u8 *eebuf)
  1185. {
  1186. struct bnx2x *bp = netdev_priv(dev);
  1187. if (!netif_running(dev)) {
  1188. DP(BNX2X_MSG_ETHTOOL | BNX2X_MSG_NVM,
  1189. "cannot access eeprom when the interface is down\n");
  1190. return -EAGAIN;
  1191. }
  1192. DP(BNX2X_MSG_ETHTOOL | BNX2X_MSG_NVM, "ethtool_eeprom: cmd %d\n"
  1193. " magic 0x%x offset 0x%x (%d) len 0x%x (%d)\n",
  1194. eeprom->cmd, eeprom->magic, eeprom->offset, eeprom->offset,
  1195. eeprom->len, eeprom->len);
  1196. /* parameters already validated in ethtool_get_eeprom */
  1197. return bnx2x_nvram_read(bp, eeprom->offset, eebuf, eeprom->len);
  1198. }
  1199. static int bnx2x_get_module_eeprom(struct net_device *dev,
  1200. struct ethtool_eeprom *ee,
  1201. u8 *data)
  1202. {
  1203. struct bnx2x *bp = netdev_priv(dev);
  1204. int rc = -EINVAL, phy_idx;
  1205. u8 *user_data = data;
  1206. unsigned int start_addr = ee->offset, xfer_size = 0;
  1207. if (!netif_running(dev)) {
  1208. DP(BNX2X_MSG_ETHTOOL | BNX2X_MSG_NVM,
  1209. "cannot access eeprom when the interface is down\n");
  1210. return -EAGAIN;
  1211. }
  1212. phy_idx = bnx2x_get_cur_phy_idx(bp);
  1213. /* Read A0 section */
  1214. if (start_addr < ETH_MODULE_SFF_8079_LEN) {
  1215. /* Limit transfer size to the A0 section boundary */
  1216. if (start_addr + ee->len > ETH_MODULE_SFF_8079_LEN)
  1217. xfer_size = ETH_MODULE_SFF_8079_LEN - start_addr;
  1218. else
  1219. xfer_size = ee->len;
  1220. bnx2x_acquire_phy_lock(bp);
  1221. rc = bnx2x_read_sfp_module_eeprom(&bp->link_params.phy[phy_idx],
  1222. &bp->link_params,
  1223. I2C_DEV_ADDR_A0,
  1224. start_addr,
  1225. xfer_size,
  1226. user_data);
  1227. bnx2x_release_phy_lock(bp);
  1228. if (rc) {
  1229. DP(BNX2X_MSG_ETHTOOL, "Failed reading A0 section\n");
  1230. return -EINVAL;
  1231. }
  1232. user_data += xfer_size;
  1233. start_addr += xfer_size;
  1234. }
  1235. /* Read A2 section */
  1236. if ((start_addr >= ETH_MODULE_SFF_8079_LEN) &&
  1237. (start_addr < ETH_MODULE_SFF_8472_LEN)) {
  1238. xfer_size = ee->len - xfer_size;
  1239. /* Limit transfer size to the A2 section boundary */
  1240. if (start_addr + xfer_size > ETH_MODULE_SFF_8472_LEN)
  1241. xfer_size = ETH_MODULE_SFF_8472_LEN - start_addr;
  1242. start_addr -= ETH_MODULE_SFF_8079_LEN;
  1243. bnx2x_acquire_phy_lock(bp);
  1244. rc = bnx2x_read_sfp_module_eeprom(&bp->link_params.phy[phy_idx],
  1245. &bp->link_params,
  1246. I2C_DEV_ADDR_A2,
  1247. start_addr,
  1248. xfer_size,
  1249. user_data);
  1250. bnx2x_release_phy_lock(bp);
  1251. if (rc) {
  1252. DP(BNX2X_MSG_ETHTOOL, "Failed reading A2 section\n");
  1253. return -EINVAL;
  1254. }
  1255. }
  1256. return rc;
  1257. }
  1258. static int bnx2x_get_module_info(struct net_device *dev,
  1259. struct ethtool_modinfo *modinfo)
  1260. {
  1261. struct bnx2x *bp = netdev_priv(dev);
  1262. int phy_idx, rc;
  1263. u8 sff8472_comp, diag_type;
  1264. if (!netif_running(dev)) {
  1265. DP(BNX2X_MSG_ETHTOOL | BNX2X_MSG_NVM,
  1266. "cannot access eeprom when the interface is down\n");
  1267. return -EAGAIN;
  1268. }
  1269. phy_idx = bnx2x_get_cur_phy_idx(bp);
  1270. bnx2x_acquire_phy_lock(bp);
  1271. rc = bnx2x_read_sfp_module_eeprom(&bp->link_params.phy[phy_idx],
  1272. &bp->link_params,
  1273. I2C_DEV_ADDR_A0,
  1274. SFP_EEPROM_SFF_8472_COMP_ADDR,
  1275. SFP_EEPROM_SFF_8472_COMP_SIZE,
  1276. &sff8472_comp);
  1277. bnx2x_release_phy_lock(bp);
  1278. if (rc) {
  1279. DP(BNX2X_MSG_ETHTOOL, "Failed reading SFF-8472 comp field\n");
  1280. return -EINVAL;
  1281. }
  1282. bnx2x_acquire_phy_lock(bp);
  1283. rc = bnx2x_read_sfp_module_eeprom(&bp->link_params.phy[phy_idx],
  1284. &bp->link_params,
  1285. I2C_DEV_ADDR_A0,
  1286. SFP_EEPROM_DIAG_TYPE_ADDR,
  1287. SFP_EEPROM_DIAG_TYPE_SIZE,
  1288. &diag_type);
  1289. bnx2x_release_phy_lock(bp);
  1290. if (rc) {
  1291. DP(BNX2X_MSG_ETHTOOL, "Failed reading Diag Type field\n");
  1292. return -EINVAL;
  1293. }
  1294. if (!sff8472_comp ||
  1295. (diag_type & SFP_EEPROM_DIAG_ADDR_CHANGE_REQ)) {
  1296. modinfo->type = ETH_MODULE_SFF_8079;
  1297. modinfo->eeprom_len = ETH_MODULE_SFF_8079_LEN;
  1298. } else {
  1299. modinfo->type = ETH_MODULE_SFF_8472;
  1300. modinfo->eeprom_len = ETH_MODULE_SFF_8472_LEN;
  1301. }
  1302. return 0;
  1303. }
  1304. static int bnx2x_nvram_write_dword(struct bnx2x *bp, u32 offset, u32 val,
  1305. u32 cmd_flags)
  1306. {
  1307. int count, i, rc;
  1308. /* build the command word */
  1309. cmd_flags |= MCPR_NVM_COMMAND_DOIT | MCPR_NVM_COMMAND_WR;
  1310. /* need to clear DONE bit separately */
  1311. REG_WR(bp, MCP_REG_MCPR_NVM_COMMAND, MCPR_NVM_COMMAND_DONE);
  1312. /* write the data */
  1313. REG_WR(bp, MCP_REG_MCPR_NVM_WRITE, val);
  1314. /* address of the NVRAM to write to */
  1315. REG_WR(bp, MCP_REG_MCPR_NVM_ADDR,
  1316. (offset & MCPR_NVM_ADDR_NVM_ADDR_VALUE));
  1317. /* issue the write command */
  1318. REG_WR(bp, MCP_REG_MCPR_NVM_COMMAND, cmd_flags);
  1319. /* adjust timeout for emulation/FPGA */
  1320. count = BNX2X_NVRAM_TIMEOUT_COUNT;
  1321. if (CHIP_REV_IS_SLOW(bp))
  1322. count *= 100;
  1323. /* wait for completion */
  1324. rc = -EBUSY;
  1325. for (i = 0; i < count; i++) {
  1326. udelay(5);
  1327. val = REG_RD(bp, MCP_REG_MCPR_NVM_COMMAND);
  1328. if (val & MCPR_NVM_COMMAND_DONE) {
  1329. rc = 0;
  1330. break;
  1331. }
  1332. }
  1333. if (rc == -EBUSY)
  1334. DP(BNX2X_MSG_ETHTOOL | BNX2X_MSG_NVM,
  1335. "nvram write timeout expired\n");
  1336. return rc;
  1337. }
  1338. #define BYTE_OFFSET(offset) (8 * (offset & 0x03))
  1339. static int bnx2x_nvram_write1(struct bnx2x *bp, u32 offset, u8 *data_buf,
  1340. int buf_size)
  1341. {
  1342. int rc;
  1343. u32 cmd_flags, align_offset, val;
  1344. __be32 val_be;
  1345. if (offset + buf_size > bp->common.flash_size) {
  1346. DP(BNX2X_MSG_ETHTOOL | BNX2X_MSG_NVM,
  1347. "Invalid parameter: offset (0x%x) + buf_size (0x%x) > flash_size (0x%x)\n",
  1348. offset, buf_size, bp->common.flash_size);
  1349. return -EINVAL;
  1350. }
  1351. /* request access to nvram interface */
  1352. rc = bnx2x_acquire_nvram_lock(bp);
  1353. if (rc)
  1354. return rc;
  1355. /* enable access to nvram interface */
  1356. bnx2x_enable_nvram_access(bp);
  1357. cmd_flags = (MCPR_NVM_COMMAND_FIRST | MCPR_NVM_COMMAND_LAST);
  1358. align_offset = (offset & ~0x03);
  1359. rc = bnx2x_nvram_read_dword(bp, align_offset, &val_be, cmd_flags);
  1360. if (rc == 0) {
  1361. /* nvram data is returned as an array of bytes
  1362. * convert it back to cpu order
  1363. */
  1364. val = be32_to_cpu(val_be);
  1365. val &= ~le32_to_cpu(0xff << BYTE_OFFSET(offset));
  1366. val |= le32_to_cpu(*data_buf << BYTE_OFFSET(offset));
  1367. rc = bnx2x_nvram_write_dword(bp, align_offset, val,
  1368. cmd_flags);
  1369. }
  1370. /* disable access to nvram interface */
  1371. bnx2x_disable_nvram_access(bp);
  1372. bnx2x_release_nvram_lock(bp);
  1373. return rc;
  1374. }
  1375. static int bnx2x_nvram_write(struct bnx2x *bp, u32 offset, u8 *data_buf,
  1376. int buf_size)
  1377. {
  1378. int rc;
  1379. u32 cmd_flags;
  1380. u32 val;
  1381. u32 written_so_far;
  1382. if (buf_size == 1) /* ethtool */
  1383. return bnx2x_nvram_write1(bp, offset, data_buf, buf_size);
  1384. if ((offset & 0x03) || (buf_size & 0x03) || (buf_size == 0)) {
  1385. DP(BNX2X_MSG_ETHTOOL | BNX2X_MSG_NVM,
  1386. "Invalid parameter: offset 0x%x buf_size 0x%x\n",
  1387. offset, buf_size);
  1388. return -EINVAL;
  1389. }
  1390. if (offset + buf_size > bp->common.flash_size) {
  1391. DP(BNX2X_MSG_ETHTOOL | BNX2X_MSG_NVM,
  1392. "Invalid parameter: offset (0x%x) + buf_size (0x%x) > flash_size (0x%x)\n",
  1393. offset, buf_size, bp->common.flash_size);
  1394. return -EINVAL;
  1395. }
  1396. /* request access to nvram interface */
  1397. rc = bnx2x_acquire_nvram_lock(bp);
  1398. if (rc)
  1399. return rc;
  1400. /* enable access to nvram interface */
  1401. bnx2x_enable_nvram_access(bp);
  1402. written_so_far = 0;
  1403. cmd_flags = MCPR_NVM_COMMAND_FIRST;
  1404. while ((written_so_far < buf_size) && (rc == 0)) {
  1405. if (written_so_far == (buf_size - sizeof(u32)))
  1406. cmd_flags |= MCPR_NVM_COMMAND_LAST;
  1407. else if (((offset + 4) % BNX2X_NVRAM_PAGE_SIZE) == 0)
  1408. cmd_flags |= MCPR_NVM_COMMAND_LAST;
  1409. else if ((offset % BNX2X_NVRAM_PAGE_SIZE) == 0)
  1410. cmd_flags |= MCPR_NVM_COMMAND_FIRST;
  1411. memcpy(&val, data_buf, 4);
  1412. rc = bnx2x_nvram_write_dword(bp, offset, val, cmd_flags);
  1413. /* advance to the next dword */
  1414. offset += sizeof(u32);
  1415. data_buf += sizeof(u32);
  1416. written_so_far += sizeof(u32);
  1417. cmd_flags = 0;
  1418. }
  1419. /* disable access to nvram interface */
  1420. bnx2x_disable_nvram_access(bp);
  1421. bnx2x_release_nvram_lock(bp);
  1422. return rc;
  1423. }
  1424. static int bnx2x_set_eeprom(struct net_device *dev,
  1425. struct ethtool_eeprom *eeprom, u8 *eebuf)
  1426. {
  1427. struct bnx2x *bp = netdev_priv(dev);
  1428. int port = BP_PORT(bp);
  1429. int rc = 0;
  1430. u32 ext_phy_config;
  1431. if (!netif_running(dev)) {
  1432. DP(BNX2X_MSG_ETHTOOL | BNX2X_MSG_NVM,
  1433. "cannot access eeprom when the interface is down\n");
  1434. return -EAGAIN;
  1435. }
  1436. DP(BNX2X_MSG_ETHTOOL | BNX2X_MSG_NVM, "ethtool_eeprom: cmd %d\n"
  1437. " magic 0x%x offset 0x%x (%d) len 0x%x (%d)\n",
  1438. eeprom->cmd, eeprom->magic, eeprom->offset, eeprom->offset,
  1439. eeprom->len, eeprom->len);
  1440. /* parameters already validated in ethtool_set_eeprom */
  1441. /* PHY eeprom can be accessed only by the PMF */
  1442. if ((eeprom->magic >= 0x50485900) && (eeprom->magic <= 0x504859FF) &&
  1443. !bp->port.pmf) {
  1444. DP(BNX2X_MSG_ETHTOOL | BNX2X_MSG_NVM,
  1445. "wrong magic or interface is not pmf\n");
  1446. return -EINVAL;
  1447. }
  1448. ext_phy_config =
  1449. SHMEM_RD(bp,
  1450. dev_info.port_hw_config[port].external_phy_config);
  1451. if (eeprom->magic == 0x50485950) {
  1452. /* 'PHYP' (0x50485950): prepare phy for FW upgrade */
  1453. bnx2x_stats_handle(bp, STATS_EVENT_STOP);
  1454. bnx2x_acquire_phy_lock(bp);
  1455. rc |= bnx2x_link_reset(&bp->link_params,
  1456. &bp->link_vars, 0);
  1457. if (XGXS_EXT_PHY_TYPE(ext_phy_config) ==
  1458. PORT_HW_CFG_XGXS_EXT_PHY_TYPE_SFX7101)
  1459. bnx2x_set_gpio(bp, MISC_REGISTERS_GPIO_0,
  1460. MISC_REGISTERS_GPIO_HIGH, port);
  1461. bnx2x_release_phy_lock(bp);
  1462. bnx2x_link_report(bp);
  1463. } else if (eeprom->magic == 0x50485952) {
  1464. /* 'PHYR' (0x50485952): re-init link after FW upgrade */
  1465. if (bp->state == BNX2X_STATE_OPEN) {
  1466. bnx2x_acquire_phy_lock(bp);
  1467. rc |= bnx2x_link_reset(&bp->link_params,
  1468. &bp->link_vars, 1);
  1469. rc |= bnx2x_phy_init(&bp->link_params,
  1470. &bp->link_vars);
  1471. bnx2x_release_phy_lock(bp);
  1472. bnx2x_calc_fc_adv(bp);
  1473. }
  1474. } else if (eeprom->magic == 0x53985943) {
  1475. /* 'PHYC' (0x53985943): PHY FW upgrade completed */
  1476. if (XGXS_EXT_PHY_TYPE(ext_phy_config) ==
  1477. PORT_HW_CFG_XGXS_EXT_PHY_TYPE_SFX7101) {
  1478. /* DSP Remove Download Mode */
  1479. bnx2x_set_gpio(bp, MISC_REGISTERS_GPIO_0,
  1480. MISC_REGISTERS_GPIO_LOW, port);
  1481. bnx2x_acquire_phy_lock(bp);
  1482. bnx2x_sfx7101_sp_sw_reset(bp,
  1483. &bp->link_params.phy[EXT_PHY1]);
  1484. /* wait 0.5 sec to allow it to run */
  1485. msleep(500);
  1486. bnx2x_ext_phy_hw_reset(bp, port);
  1487. msleep(500);
  1488. bnx2x_release_phy_lock(bp);
  1489. }
  1490. } else
  1491. rc = bnx2x_nvram_write(bp, eeprom->offset, eebuf, eeprom->len);
  1492. return rc;
  1493. }
  1494. static int bnx2x_get_coalesce(struct net_device *dev,
  1495. struct ethtool_coalesce *coal)
  1496. {
  1497. struct bnx2x *bp = netdev_priv(dev);
  1498. memset(coal, 0, sizeof(struct ethtool_coalesce));
  1499. coal->rx_coalesce_usecs = bp->rx_ticks;
  1500. coal->tx_coalesce_usecs = bp->tx_ticks;
  1501. return 0;
  1502. }
  1503. static int bnx2x_set_coalesce(struct net_device *dev,
  1504. struct ethtool_coalesce *coal)
  1505. {
  1506. struct bnx2x *bp = netdev_priv(dev);
  1507. bp->rx_ticks = (u16)coal->rx_coalesce_usecs;
  1508. if (bp->rx_ticks > BNX2X_MAX_COALESCE_TOUT)
  1509. bp->rx_ticks = BNX2X_MAX_COALESCE_TOUT;
  1510. bp->tx_ticks = (u16)coal->tx_coalesce_usecs;
  1511. if (bp->tx_ticks > BNX2X_MAX_COALESCE_TOUT)
  1512. bp->tx_ticks = BNX2X_MAX_COALESCE_TOUT;
  1513. if (netif_running(dev))
  1514. bnx2x_update_coalesce(bp);
  1515. return 0;
  1516. }
  1517. static void bnx2x_get_ringparam(struct net_device *dev,
  1518. struct ethtool_ringparam *ering)
  1519. {
  1520. struct bnx2x *bp = netdev_priv(dev);
  1521. ering->rx_max_pending = MAX_RX_AVAIL;
  1522. if (bp->rx_ring_size)
  1523. ering->rx_pending = bp->rx_ring_size;
  1524. else
  1525. ering->rx_pending = MAX_RX_AVAIL;
  1526. ering->tx_max_pending = IS_MF_FCOE_AFEX(bp) ? 0 : MAX_TX_AVAIL;
  1527. ering->tx_pending = bp->tx_ring_size;
  1528. }
  1529. static int bnx2x_set_ringparam(struct net_device *dev,
  1530. struct ethtool_ringparam *ering)
  1531. {
  1532. struct bnx2x *bp = netdev_priv(dev);
  1533. DP(BNX2X_MSG_ETHTOOL,
  1534. "set ring params command parameters: rx_pending = %d, tx_pending = %d\n",
  1535. ering->rx_pending, ering->tx_pending);
  1536. if (bp->recovery_state != BNX2X_RECOVERY_DONE) {
  1537. DP(BNX2X_MSG_ETHTOOL,
  1538. "Handling parity error recovery. Try again later\n");
  1539. return -EAGAIN;
  1540. }
  1541. if ((ering->rx_pending > MAX_RX_AVAIL) ||
  1542. (ering->rx_pending < (bp->disable_tpa ? MIN_RX_SIZE_NONTPA :
  1543. MIN_RX_SIZE_TPA)) ||
  1544. (ering->tx_pending > (IS_MF_FCOE_AFEX(bp) ? 0 : MAX_TX_AVAIL)) ||
  1545. (ering->tx_pending <= MAX_SKB_FRAGS + 4)) {
  1546. DP(BNX2X_MSG_ETHTOOL, "Command parameters not supported\n");
  1547. return -EINVAL;
  1548. }
  1549. bp->rx_ring_size = ering->rx_pending;
  1550. bp->tx_ring_size = ering->tx_pending;
  1551. return bnx2x_reload_if_running(dev);
  1552. }
  1553. static void bnx2x_get_pauseparam(struct net_device *dev,
  1554. struct ethtool_pauseparam *epause)
  1555. {
  1556. struct bnx2x *bp = netdev_priv(dev);
  1557. int cfg_idx = bnx2x_get_link_cfg_idx(bp);
  1558. int cfg_reg;
  1559. epause->autoneg = (bp->link_params.req_flow_ctrl[cfg_idx] ==
  1560. BNX2X_FLOW_CTRL_AUTO);
  1561. if (!epause->autoneg)
  1562. cfg_reg = bp->link_params.req_flow_ctrl[cfg_idx];
  1563. else
  1564. cfg_reg = bp->link_params.req_fc_auto_adv;
  1565. epause->rx_pause = ((cfg_reg & BNX2X_FLOW_CTRL_RX) ==
  1566. BNX2X_FLOW_CTRL_RX);
  1567. epause->tx_pause = ((cfg_reg & BNX2X_FLOW_CTRL_TX) ==
  1568. BNX2X_FLOW_CTRL_TX);
  1569. DP(BNX2X_MSG_ETHTOOL, "ethtool_pauseparam: cmd %d\n"
  1570. " autoneg %d rx_pause %d tx_pause %d\n",
  1571. epause->cmd, epause->autoneg, epause->rx_pause, epause->tx_pause);
  1572. }
  1573. static int bnx2x_set_pauseparam(struct net_device *dev,
  1574. struct ethtool_pauseparam *epause)
  1575. {
  1576. struct bnx2x *bp = netdev_priv(dev);
  1577. u32 cfg_idx = bnx2x_get_link_cfg_idx(bp);
  1578. if (IS_MF(bp))
  1579. return 0;
  1580. DP(BNX2X_MSG_ETHTOOL, "ethtool_pauseparam: cmd %d\n"
  1581. " autoneg %d rx_pause %d tx_pause %d\n",
  1582. epause->cmd, epause->autoneg, epause->rx_pause, epause->tx_pause);
  1583. bp->link_params.req_flow_ctrl[cfg_idx] = BNX2X_FLOW_CTRL_AUTO;
  1584. if (epause->rx_pause)
  1585. bp->link_params.req_flow_ctrl[cfg_idx] |= BNX2X_FLOW_CTRL_RX;
  1586. if (epause->tx_pause)
  1587. bp->link_params.req_flow_ctrl[cfg_idx] |= BNX2X_FLOW_CTRL_TX;
  1588. if (bp->link_params.req_flow_ctrl[cfg_idx] == BNX2X_FLOW_CTRL_AUTO)
  1589. bp->link_params.req_flow_ctrl[cfg_idx] = BNX2X_FLOW_CTRL_NONE;
  1590. if (epause->autoneg) {
  1591. if (!(bp->port.supported[cfg_idx] & SUPPORTED_Autoneg)) {
  1592. DP(BNX2X_MSG_ETHTOOL, "autoneg not supported\n");
  1593. return -EINVAL;
  1594. }
  1595. if (bp->link_params.req_line_speed[cfg_idx] == SPEED_AUTO_NEG) {
  1596. bp->link_params.req_flow_ctrl[cfg_idx] =
  1597. BNX2X_FLOW_CTRL_AUTO;
  1598. }
  1599. bp->link_params.req_fc_auto_adv = 0;
  1600. if (epause->rx_pause)
  1601. bp->link_params.req_fc_auto_adv |= BNX2X_FLOW_CTRL_RX;
  1602. if (epause->tx_pause)
  1603. bp->link_params.req_fc_auto_adv |= BNX2X_FLOW_CTRL_TX;
  1604. if (!bp->link_params.req_fc_auto_adv)
  1605. bp->link_params.req_fc_auto_adv |= BNX2X_FLOW_CTRL_NONE;
  1606. }
  1607. DP(BNX2X_MSG_ETHTOOL,
  1608. "req_flow_ctrl 0x%x\n", bp->link_params.req_flow_ctrl[cfg_idx]);
  1609. if (netif_running(dev)) {
  1610. bnx2x_stats_handle(bp, STATS_EVENT_STOP);
  1611. bnx2x_link_set(bp);
  1612. }
  1613. return 0;
  1614. }
  1615. static const char bnx2x_tests_str_arr[BNX2X_NUM_TESTS_SF][ETH_GSTRING_LEN] = {
  1616. "register_test (offline) ",
  1617. "memory_test (offline) ",
  1618. "int_loopback_test (offline)",
  1619. "ext_loopback_test (offline)",
  1620. "nvram_test (online) ",
  1621. "interrupt_test (online) ",
  1622. "link_test (online) "
  1623. };
  1624. enum {
  1625. BNX2X_PRI_FLAG_ISCSI,
  1626. BNX2X_PRI_FLAG_FCOE,
  1627. BNX2X_PRI_FLAG_STORAGE,
  1628. BNX2X_PRI_FLAG_LEN,
  1629. };
  1630. static const char bnx2x_private_arr[BNX2X_PRI_FLAG_LEN][ETH_GSTRING_LEN] = {
  1631. "iSCSI offload support",
  1632. "FCoE offload support",
  1633. "Storage only interface"
  1634. };
  1635. static u32 bnx2x_eee_to_adv(u32 eee_adv)
  1636. {
  1637. u32 modes = 0;
  1638. if (eee_adv & SHMEM_EEE_100M_ADV)
  1639. modes |= ADVERTISED_100baseT_Full;
  1640. if (eee_adv & SHMEM_EEE_1G_ADV)
  1641. modes |= ADVERTISED_1000baseT_Full;
  1642. if (eee_adv & SHMEM_EEE_10G_ADV)
  1643. modes |= ADVERTISED_10000baseT_Full;
  1644. return modes;
  1645. }
  1646. static u32 bnx2x_adv_to_eee(u32 modes, u32 shift)
  1647. {
  1648. u32 eee_adv = 0;
  1649. if (modes & ADVERTISED_100baseT_Full)
  1650. eee_adv |= SHMEM_EEE_100M_ADV;
  1651. if (modes & ADVERTISED_1000baseT_Full)
  1652. eee_adv |= SHMEM_EEE_1G_ADV;
  1653. if (modes & ADVERTISED_10000baseT_Full)
  1654. eee_adv |= SHMEM_EEE_10G_ADV;
  1655. return eee_adv << shift;
  1656. }
  1657. static int bnx2x_get_eee(struct net_device *dev, struct ethtool_eee *edata)
  1658. {
  1659. struct bnx2x *bp = netdev_priv(dev);
  1660. u32 eee_cfg;
  1661. if (!SHMEM2_HAS(bp, eee_status[BP_PORT(bp)])) {
  1662. DP(BNX2X_MSG_ETHTOOL, "BC Version does not support EEE\n");
  1663. return -EOPNOTSUPP;
  1664. }
  1665. eee_cfg = bp->link_vars.eee_status;
  1666. edata->supported =
  1667. bnx2x_eee_to_adv((eee_cfg & SHMEM_EEE_SUPPORTED_MASK) >>
  1668. SHMEM_EEE_SUPPORTED_SHIFT);
  1669. edata->advertised =
  1670. bnx2x_eee_to_adv((eee_cfg & SHMEM_EEE_ADV_STATUS_MASK) >>
  1671. SHMEM_EEE_ADV_STATUS_SHIFT);
  1672. edata->lp_advertised =
  1673. bnx2x_eee_to_adv((eee_cfg & SHMEM_EEE_LP_ADV_STATUS_MASK) >>
  1674. SHMEM_EEE_LP_ADV_STATUS_SHIFT);
  1675. /* SHMEM value is in 16u units --> Convert to 1u units. */
  1676. edata->tx_lpi_timer = (eee_cfg & SHMEM_EEE_TIMER_MASK) << 4;
  1677. edata->eee_enabled = (eee_cfg & SHMEM_EEE_REQUESTED_BIT) ? 1 : 0;
  1678. edata->eee_active = (eee_cfg & SHMEM_EEE_ACTIVE_BIT) ? 1 : 0;
  1679. edata->tx_lpi_enabled = (eee_cfg & SHMEM_EEE_LPI_REQUESTED_BIT) ? 1 : 0;
  1680. return 0;
  1681. }
  1682. static int bnx2x_set_eee(struct net_device *dev, struct ethtool_eee *edata)
  1683. {
  1684. struct bnx2x *bp = netdev_priv(dev);
  1685. u32 eee_cfg;
  1686. u32 advertised;
  1687. if (IS_MF(bp))
  1688. return 0;
  1689. if (!SHMEM2_HAS(bp, eee_status[BP_PORT(bp)])) {
  1690. DP(BNX2X_MSG_ETHTOOL, "BC Version does not support EEE\n");
  1691. return -EOPNOTSUPP;
  1692. }
  1693. eee_cfg = bp->link_vars.eee_status;
  1694. if (!(eee_cfg & SHMEM_EEE_SUPPORTED_MASK)) {
  1695. DP(BNX2X_MSG_ETHTOOL, "Board does not support EEE!\n");
  1696. return -EOPNOTSUPP;
  1697. }
  1698. advertised = bnx2x_adv_to_eee(edata->advertised,
  1699. SHMEM_EEE_ADV_STATUS_SHIFT);
  1700. if ((advertised != (eee_cfg & SHMEM_EEE_ADV_STATUS_MASK))) {
  1701. DP(BNX2X_MSG_ETHTOOL,
  1702. "Direct manipulation of EEE advertisement is not supported\n");
  1703. return -EINVAL;
  1704. }
  1705. if (edata->tx_lpi_timer > EEE_MODE_TIMER_MASK) {
  1706. DP(BNX2X_MSG_ETHTOOL,
  1707. "Maximal Tx Lpi timer supported is %x(u)\n",
  1708. EEE_MODE_TIMER_MASK);
  1709. return -EINVAL;
  1710. }
  1711. if (edata->tx_lpi_enabled &&
  1712. (edata->tx_lpi_timer < EEE_MODE_NVRAM_AGGRESSIVE_TIME)) {
  1713. DP(BNX2X_MSG_ETHTOOL,
  1714. "Minimal Tx Lpi timer supported is %d(u)\n",
  1715. EEE_MODE_NVRAM_AGGRESSIVE_TIME);
  1716. return -EINVAL;
  1717. }
  1718. /* All is well; Apply changes*/
  1719. if (edata->eee_enabled)
  1720. bp->link_params.eee_mode |= EEE_MODE_ADV_LPI;
  1721. else
  1722. bp->link_params.eee_mode &= ~EEE_MODE_ADV_LPI;
  1723. if (edata->tx_lpi_enabled)
  1724. bp->link_params.eee_mode |= EEE_MODE_ENABLE_LPI;
  1725. else
  1726. bp->link_params.eee_mode &= ~EEE_MODE_ENABLE_LPI;
  1727. bp->link_params.eee_mode &= ~EEE_MODE_TIMER_MASK;
  1728. bp->link_params.eee_mode |= (edata->tx_lpi_timer &
  1729. EEE_MODE_TIMER_MASK) |
  1730. EEE_MODE_OVERRIDE_NVRAM |
  1731. EEE_MODE_OUTPUT_TIME;
  1732. /* Restart link to propogate changes */
  1733. if (netif_running(dev)) {
  1734. bnx2x_stats_handle(bp, STATS_EVENT_STOP);
  1735. bnx2x_force_link_reset(bp);
  1736. bnx2x_link_set(bp);
  1737. }
  1738. return 0;
  1739. }
  1740. enum {
  1741. BNX2X_CHIP_E1_OFST = 0,
  1742. BNX2X_CHIP_E1H_OFST,
  1743. BNX2X_CHIP_E2_OFST,
  1744. BNX2X_CHIP_E3_OFST,
  1745. BNX2X_CHIP_E3B0_OFST,
  1746. BNX2X_CHIP_MAX_OFST
  1747. };
  1748. #define BNX2X_CHIP_MASK_E1 (1 << BNX2X_CHIP_E1_OFST)
  1749. #define BNX2X_CHIP_MASK_E1H (1 << BNX2X_CHIP_E1H_OFST)
  1750. #define BNX2X_CHIP_MASK_E2 (1 << BNX2X_CHIP_E2_OFST)
  1751. #define BNX2X_CHIP_MASK_E3 (1 << BNX2X_CHIP_E3_OFST)
  1752. #define BNX2X_CHIP_MASK_E3B0 (1 << BNX2X_CHIP_E3B0_OFST)
  1753. #define BNX2X_CHIP_MASK_ALL ((1 << BNX2X_CHIP_MAX_OFST) - 1)
  1754. #define BNX2X_CHIP_MASK_E1X (BNX2X_CHIP_MASK_E1 | BNX2X_CHIP_MASK_E1H)
  1755. static int bnx2x_test_registers(struct bnx2x *bp)
  1756. {
  1757. int idx, i, rc = -ENODEV;
  1758. u32 wr_val = 0, hw;
  1759. int port = BP_PORT(bp);
  1760. static const struct {
  1761. u32 hw;
  1762. u32 offset0;
  1763. u32 offset1;
  1764. u32 mask;
  1765. } reg_tbl[] = {
  1766. /* 0 */ { BNX2X_CHIP_MASK_ALL,
  1767. BRB1_REG_PAUSE_LOW_THRESHOLD_0, 4, 0x000003ff },
  1768. { BNX2X_CHIP_MASK_ALL,
  1769. DORQ_REG_DB_ADDR0, 4, 0xffffffff },
  1770. { BNX2X_CHIP_MASK_E1X,
  1771. HC_REG_AGG_INT_0, 4, 0x000003ff },
  1772. { BNX2X_CHIP_MASK_ALL,
  1773. PBF_REG_MAC_IF0_ENABLE, 4, 0x00000001 },
  1774. { BNX2X_CHIP_MASK_E1X | BNX2X_CHIP_MASK_E2 | BNX2X_CHIP_MASK_E3,
  1775. PBF_REG_P0_INIT_CRD, 4, 0x000007ff },
  1776. { BNX2X_CHIP_MASK_E3B0,
  1777. PBF_REG_INIT_CRD_Q0, 4, 0x000007ff },
  1778. { BNX2X_CHIP_MASK_ALL,
  1779. PRS_REG_CID_PORT_0, 4, 0x00ffffff },
  1780. { BNX2X_CHIP_MASK_ALL,
  1781. PXP2_REG_PSWRQ_CDU0_L2P, 4, 0x000fffff },
  1782. { BNX2X_CHIP_MASK_ALL,
  1783. PXP2_REG_RQ_CDU0_EFIRST_MEM_ADDR, 8, 0x0003ffff },
  1784. { BNX2X_CHIP_MASK_ALL,
  1785. PXP2_REG_PSWRQ_TM0_L2P, 4, 0x000fffff },
  1786. /* 10 */ { BNX2X_CHIP_MASK_ALL,
  1787. PXP2_REG_RQ_USDM0_EFIRST_MEM_ADDR, 8, 0x0003ffff },
  1788. { BNX2X_CHIP_MASK_ALL,
  1789. PXP2_REG_PSWRQ_TSDM0_L2P, 4, 0x000fffff },
  1790. { BNX2X_CHIP_MASK_ALL,
  1791. QM_REG_CONNNUM_0, 4, 0x000fffff },
  1792. { BNX2X_CHIP_MASK_ALL,
  1793. TM_REG_LIN0_MAX_ACTIVE_CID, 4, 0x0003ffff },
  1794. { BNX2X_CHIP_MASK_ALL,
  1795. SRC_REG_KEYRSS0_0, 40, 0xffffffff },
  1796. { BNX2X_CHIP_MASK_ALL,
  1797. SRC_REG_KEYRSS0_7, 40, 0xffffffff },
  1798. { BNX2X_CHIP_MASK_ALL,
  1799. XCM_REG_WU_DA_SET_TMR_CNT_FLG_CMD00, 4, 0x00000001 },
  1800. { BNX2X_CHIP_MASK_ALL,
  1801. XCM_REG_WU_DA_CNT_CMD00, 4, 0x00000003 },
  1802. { BNX2X_CHIP_MASK_ALL,
  1803. XCM_REG_GLB_DEL_ACK_MAX_CNT_0, 4, 0x000000ff },
  1804. { BNX2X_CHIP_MASK_ALL,
  1805. NIG_REG_LLH0_T_BIT, 4, 0x00000001 },
  1806. /* 20 */ { BNX2X_CHIP_MASK_E1X | BNX2X_CHIP_MASK_E2,
  1807. NIG_REG_EMAC0_IN_EN, 4, 0x00000001 },
  1808. { BNX2X_CHIP_MASK_E1X | BNX2X_CHIP_MASK_E2,
  1809. NIG_REG_BMAC0_IN_EN, 4, 0x00000001 },
  1810. { BNX2X_CHIP_MASK_ALL,
  1811. NIG_REG_XCM0_OUT_EN, 4, 0x00000001 },
  1812. { BNX2X_CHIP_MASK_ALL,
  1813. NIG_REG_BRB0_OUT_EN, 4, 0x00000001 },
  1814. { BNX2X_CHIP_MASK_ALL,
  1815. NIG_REG_LLH0_XCM_MASK, 4, 0x00000007 },
  1816. { BNX2X_CHIP_MASK_ALL,
  1817. NIG_REG_LLH0_ACPI_PAT_6_LEN, 68, 0x000000ff },
  1818. { BNX2X_CHIP_MASK_ALL,
  1819. NIG_REG_LLH0_ACPI_PAT_0_CRC, 68, 0xffffffff },
  1820. { BNX2X_CHIP_MASK_ALL,
  1821. NIG_REG_LLH0_DEST_MAC_0_0, 160, 0xffffffff },
  1822. { BNX2X_CHIP_MASK_ALL,
  1823. NIG_REG_LLH0_DEST_IP_0_1, 160, 0xffffffff },
  1824. { BNX2X_CHIP_MASK_ALL,
  1825. NIG_REG_LLH0_IPV4_IPV6_0, 160, 0x00000001 },
  1826. /* 30 */ { BNX2X_CHIP_MASK_ALL,
  1827. NIG_REG_LLH0_DEST_UDP_0, 160, 0x0000ffff },
  1828. { BNX2X_CHIP_MASK_ALL,
  1829. NIG_REG_LLH0_DEST_TCP_0, 160, 0x0000ffff },
  1830. { BNX2X_CHIP_MASK_ALL,
  1831. NIG_REG_LLH0_VLAN_ID_0, 160, 0x00000fff },
  1832. { BNX2X_CHIP_MASK_E1X | BNX2X_CHIP_MASK_E2,
  1833. NIG_REG_XGXS_SERDES0_MODE_SEL, 4, 0x00000001 },
  1834. { BNX2X_CHIP_MASK_ALL,
  1835. NIG_REG_LED_CONTROL_OVERRIDE_TRAFFIC_P0, 4, 0x00000001},
  1836. { BNX2X_CHIP_MASK_ALL,
  1837. NIG_REG_STATUS_INTERRUPT_PORT0, 4, 0x07ffffff },
  1838. { BNX2X_CHIP_MASK_E1X | BNX2X_CHIP_MASK_E2,
  1839. NIG_REG_XGXS0_CTRL_EXTREMOTEMDIOST, 24, 0x00000001 },
  1840. { BNX2X_CHIP_MASK_E1X | BNX2X_CHIP_MASK_E2,
  1841. NIG_REG_SERDES0_CTRL_PHY_ADDR, 16, 0x0000001f },
  1842. { BNX2X_CHIP_MASK_ALL, 0xffffffff, 0, 0x00000000 }
  1843. };
  1844. if (!netif_running(bp->dev)) {
  1845. DP(BNX2X_MSG_ETHTOOL | BNX2X_MSG_NVM,
  1846. "cannot access eeprom when the interface is down\n");
  1847. return rc;
  1848. }
  1849. if (CHIP_IS_E1(bp))
  1850. hw = BNX2X_CHIP_MASK_E1;
  1851. else if (CHIP_IS_E1H(bp))
  1852. hw = BNX2X_CHIP_MASK_E1H;
  1853. else if (CHIP_IS_E2(bp))
  1854. hw = BNX2X_CHIP_MASK_E2;
  1855. else if (CHIP_IS_E3B0(bp))
  1856. hw = BNX2X_CHIP_MASK_E3B0;
  1857. else /* e3 A0 */
  1858. hw = BNX2X_CHIP_MASK_E3;
  1859. /* Repeat the test twice:
  1860. * First by writing 0x00000000, second by writing 0xffffffff
  1861. */
  1862. for (idx = 0; idx < 2; idx++) {
  1863. switch (idx) {
  1864. case 0:
  1865. wr_val = 0;
  1866. break;
  1867. case 1:
  1868. wr_val = 0xffffffff;
  1869. break;
  1870. }
  1871. for (i = 0; reg_tbl[i].offset0 != 0xffffffff; i++) {
  1872. u32 offset, mask, save_val, val;
  1873. if (!(hw & reg_tbl[i].hw))
  1874. continue;
  1875. offset = reg_tbl[i].offset0 + port*reg_tbl[i].offset1;
  1876. mask = reg_tbl[i].mask;
  1877. save_val = REG_RD(bp, offset);
  1878. REG_WR(bp, offset, wr_val & mask);
  1879. val = REG_RD(bp, offset);
  1880. /* Restore the original register's value */
  1881. REG_WR(bp, offset, save_val);
  1882. /* verify value is as expected */
  1883. if ((val & mask) != (wr_val & mask)) {
  1884. DP(BNX2X_MSG_ETHTOOL,
  1885. "offset 0x%x: val 0x%x != 0x%x mask 0x%x\n",
  1886. offset, val, wr_val, mask);
  1887. goto test_reg_exit;
  1888. }
  1889. }
  1890. }
  1891. rc = 0;
  1892. test_reg_exit:
  1893. return rc;
  1894. }
  1895. static int bnx2x_test_memory(struct bnx2x *bp)
  1896. {
  1897. int i, j, rc = -ENODEV;
  1898. u32 val, index;
  1899. static const struct {
  1900. u32 offset;
  1901. int size;
  1902. } mem_tbl[] = {
  1903. { CCM_REG_XX_DESCR_TABLE, CCM_REG_XX_DESCR_TABLE_SIZE },
  1904. { CFC_REG_ACTIVITY_COUNTER, CFC_REG_ACTIVITY_COUNTER_SIZE },
  1905. { CFC_REG_LINK_LIST, CFC_REG_LINK_LIST_SIZE },
  1906. { DMAE_REG_CMD_MEM, DMAE_REG_CMD_MEM_SIZE },
  1907. { TCM_REG_XX_DESCR_TABLE, TCM_REG_XX_DESCR_TABLE_SIZE },
  1908. { UCM_REG_XX_DESCR_TABLE, UCM_REG_XX_DESCR_TABLE_SIZE },
  1909. { XCM_REG_XX_DESCR_TABLE, XCM_REG_XX_DESCR_TABLE_SIZE },
  1910. { 0xffffffff, 0 }
  1911. };
  1912. static const struct {
  1913. char *name;
  1914. u32 offset;
  1915. u32 hw_mask[BNX2X_CHIP_MAX_OFST];
  1916. } prty_tbl[] = {
  1917. { "CCM_PRTY_STS", CCM_REG_CCM_PRTY_STS,
  1918. {0x3ffc0, 0, 0, 0} },
  1919. { "CFC_PRTY_STS", CFC_REG_CFC_PRTY_STS,
  1920. {0x2, 0x2, 0, 0} },
  1921. { "DMAE_PRTY_STS", DMAE_REG_DMAE_PRTY_STS,
  1922. {0, 0, 0, 0} },
  1923. { "TCM_PRTY_STS", TCM_REG_TCM_PRTY_STS,
  1924. {0x3ffc0, 0, 0, 0} },
  1925. { "UCM_PRTY_STS", UCM_REG_UCM_PRTY_STS,
  1926. {0x3ffc0, 0, 0, 0} },
  1927. { "XCM_PRTY_STS", XCM_REG_XCM_PRTY_STS,
  1928. {0x3ffc1, 0, 0, 0} },
  1929. { NULL, 0xffffffff, {0, 0, 0, 0} }
  1930. };
  1931. if (!netif_running(bp->dev)) {
  1932. DP(BNX2X_MSG_ETHTOOL | BNX2X_MSG_NVM,
  1933. "cannot access eeprom when the interface is down\n");
  1934. return rc;
  1935. }
  1936. if (CHIP_IS_E1(bp))
  1937. index = BNX2X_CHIP_E1_OFST;
  1938. else if (CHIP_IS_E1H(bp))
  1939. index = BNX2X_CHIP_E1H_OFST;
  1940. else if (CHIP_IS_E2(bp))
  1941. index = BNX2X_CHIP_E2_OFST;
  1942. else /* e3 */
  1943. index = BNX2X_CHIP_E3_OFST;
  1944. /* pre-Check the parity status */
  1945. for (i = 0; prty_tbl[i].offset != 0xffffffff; i++) {
  1946. val = REG_RD(bp, prty_tbl[i].offset);
  1947. if (val & ~(prty_tbl[i].hw_mask[index])) {
  1948. DP(BNX2X_MSG_ETHTOOL,
  1949. "%s is 0x%x\n", prty_tbl[i].name, val);
  1950. goto test_mem_exit;
  1951. }
  1952. }
  1953. /* Go through all the memories */
  1954. for (i = 0; mem_tbl[i].offset != 0xffffffff; i++)
  1955. for (j = 0; j < mem_tbl[i].size; j++)
  1956. REG_RD(bp, mem_tbl[i].offset + j*4);
  1957. /* Check the parity status */
  1958. for (i = 0; prty_tbl[i].offset != 0xffffffff; i++) {
  1959. val = REG_RD(bp, prty_tbl[i].offset);
  1960. if (val & ~(prty_tbl[i].hw_mask[index])) {
  1961. DP(BNX2X_MSG_ETHTOOL,
  1962. "%s is 0x%x\n", prty_tbl[i].name, val);
  1963. goto test_mem_exit;
  1964. }
  1965. }
  1966. rc = 0;
  1967. test_mem_exit:
  1968. return rc;
  1969. }
  1970. static void bnx2x_wait_for_link(struct bnx2x *bp, u8 link_up, u8 is_serdes)
  1971. {
  1972. int cnt = 1400;
  1973. if (link_up) {
  1974. while (bnx2x_link_test(bp, is_serdes) && cnt--)
  1975. msleep(20);
  1976. if (cnt <= 0 && bnx2x_link_test(bp, is_serdes))
  1977. DP(BNX2X_MSG_ETHTOOL, "Timeout waiting for link up\n");
  1978. cnt = 1400;
  1979. while (!bp->link_vars.link_up && cnt--)
  1980. msleep(20);
  1981. if (cnt <= 0 && !bp->link_vars.link_up)
  1982. DP(BNX2X_MSG_ETHTOOL,
  1983. "Timeout waiting for link init\n");
  1984. }
  1985. }
  1986. static int bnx2x_run_loopback(struct bnx2x *bp, int loopback_mode)
  1987. {
  1988. unsigned int pkt_size, num_pkts, i;
  1989. struct sk_buff *skb;
  1990. unsigned char *packet;
  1991. struct bnx2x_fastpath *fp_rx = &bp->fp[0];
  1992. struct bnx2x_fastpath *fp_tx = &bp->fp[0];
  1993. struct bnx2x_fp_txdata *txdata = fp_tx->txdata_ptr[0];
  1994. u16 tx_start_idx, tx_idx;
  1995. u16 rx_start_idx, rx_idx;
  1996. u16 pkt_prod, bd_prod;
  1997. struct sw_tx_bd *tx_buf;
  1998. struct eth_tx_start_bd *tx_start_bd;
  1999. dma_addr_t mapping;
  2000. union eth_rx_cqe *cqe;
  2001. u8 cqe_fp_flags, cqe_fp_type;
  2002. struct sw_rx_bd *rx_buf;
  2003. u16 len;
  2004. int rc = -ENODEV;
  2005. u8 *data;
  2006. struct netdev_queue *txq = netdev_get_tx_queue(bp->dev,
  2007. txdata->txq_index);
  2008. /* check the loopback mode */
  2009. switch (loopback_mode) {
  2010. case BNX2X_PHY_LOOPBACK:
  2011. if (bp->link_params.loopback_mode != LOOPBACK_XGXS) {
  2012. DP(BNX2X_MSG_ETHTOOL, "PHY loopback not supported\n");
  2013. return -EINVAL;
  2014. }
  2015. break;
  2016. case BNX2X_MAC_LOOPBACK:
  2017. if (CHIP_IS_E3(bp)) {
  2018. int cfg_idx = bnx2x_get_link_cfg_idx(bp);
  2019. if (bp->port.supported[cfg_idx] &
  2020. (SUPPORTED_10000baseT_Full |
  2021. SUPPORTED_20000baseMLD2_Full |
  2022. SUPPORTED_20000baseKR2_Full))
  2023. bp->link_params.loopback_mode = LOOPBACK_XMAC;
  2024. else
  2025. bp->link_params.loopback_mode = LOOPBACK_UMAC;
  2026. } else
  2027. bp->link_params.loopback_mode = LOOPBACK_BMAC;
  2028. bnx2x_phy_init(&bp->link_params, &bp->link_vars);
  2029. break;
  2030. case BNX2X_EXT_LOOPBACK:
  2031. if (bp->link_params.loopback_mode != LOOPBACK_EXT) {
  2032. DP(BNX2X_MSG_ETHTOOL,
  2033. "Can't configure external loopback\n");
  2034. return -EINVAL;
  2035. }
  2036. break;
  2037. default:
  2038. DP(BNX2X_MSG_ETHTOOL, "Command parameters not supported\n");
  2039. return -EINVAL;
  2040. }
  2041. /* prepare the loopback packet */
  2042. pkt_size = (((bp->dev->mtu < ETH_MAX_PACKET_SIZE) ?
  2043. bp->dev->mtu : ETH_MAX_PACKET_SIZE) + ETH_HLEN);
  2044. skb = netdev_alloc_skb(bp->dev, fp_rx->rx_buf_size);
  2045. if (!skb) {
  2046. DP(BNX2X_MSG_ETHTOOL, "Can't allocate skb\n");
  2047. rc = -ENOMEM;
  2048. goto test_loopback_exit;
  2049. }
  2050. packet = skb_put(skb, pkt_size);
  2051. memcpy(packet, bp->dev->dev_addr, ETH_ALEN);
  2052. memset(packet + ETH_ALEN, 0, ETH_ALEN);
  2053. memset(packet + 2*ETH_ALEN, 0x77, (ETH_HLEN - 2*ETH_ALEN));
  2054. for (i = ETH_HLEN; i < pkt_size; i++)
  2055. packet[i] = (unsigned char) (i & 0xff);
  2056. mapping = dma_map_single(&bp->pdev->dev, skb->data,
  2057. skb_headlen(skb), DMA_TO_DEVICE);
  2058. if (unlikely(dma_mapping_error(&bp->pdev->dev, mapping))) {
  2059. rc = -ENOMEM;
  2060. dev_kfree_skb(skb);
  2061. DP(BNX2X_MSG_ETHTOOL, "Unable to map SKB\n");
  2062. goto test_loopback_exit;
  2063. }
  2064. /* send the loopback packet */
  2065. num_pkts = 0;
  2066. tx_start_idx = le16_to_cpu(*txdata->tx_cons_sb);
  2067. rx_start_idx = le16_to_cpu(*fp_rx->rx_cons_sb);
  2068. netdev_tx_sent_queue(txq, skb->len);
  2069. pkt_prod = txdata->tx_pkt_prod++;
  2070. tx_buf = &txdata->tx_buf_ring[TX_BD(pkt_prod)];
  2071. tx_buf->first_bd = txdata->tx_bd_prod;
  2072. tx_buf->skb = skb;
  2073. tx_buf->flags = 0;
  2074. bd_prod = TX_BD(txdata->tx_bd_prod);
  2075. tx_start_bd = &txdata->tx_desc_ring[bd_prod].start_bd;
  2076. tx_start_bd->addr_hi = cpu_to_le32(U64_HI(mapping));
  2077. tx_start_bd->addr_lo = cpu_to_le32(U64_LO(mapping));
  2078. tx_start_bd->nbd = cpu_to_le16(2); /* start + pbd */
  2079. tx_start_bd->nbytes = cpu_to_le16(skb_headlen(skb));
  2080. tx_start_bd->vlan_or_ethertype = cpu_to_le16(pkt_prod);
  2081. tx_start_bd->bd_flags.as_bitfield = ETH_TX_BD_FLAGS_START_BD;
  2082. SET_FLAG(tx_start_bd->general_data,
  2083. ETH_TX_START_BD_HDR_NBDS,
  2084. 1);
  2085. SET_FLAG(tx_start_bd->general_data,
  2086. ETH_TX_START_BD_PARSE_NBDS,
  2087. 0);
  2088. /* turn on parsing and get a BD */
  2089. bd_prod = TX_BD(NEXT_TX_IDX(bd_prod));
  2090. if (CHIP_IS_E1x(bp)) {
  2091. u16 global_data = 0;
  2092. struct eth_tx_parse_bd_e1x *pbd_e1x =
  2093. &txdata->tx_desc_ring[bd_prod].parse_bd_e1x;
  2094. memset(pbd_e1x, 0, sizeof(struct eth_tx_parse_bd_e1x));
  2095. SET_FLAG(global_data,
  2096. ETH_TX_PARSE_BD_E1X_ETH_ADDR_TYPE, UNICAST_ADDRESS);
  2097. pbd_e1x->global_data = cpu_to_le16(global_data);
  2098. } else {
  2099. u32 parsing_data = 0;
  2100. struct eth_tx_parse_bd_e2 *pbd_e2 =
  2101. &txdata->tx_desc_ring[bd_prod].parse_bd_e2;
  2102. memset(pbd_e2, 0, sizeof(struct eth_tx_parse_bd_e2));
  2103. SET_FLAG(parsing_data,
  2104. ETH_TX_PARSE_BD_E2_ETH_ADDR_TYPE, UNICAST_ADDRESS);
  2105. pbd_e2->parsing_data = cpu_to_le32(parsing_data);
  2106. }
  2107. wmb();
  2108. txdata->tx_db.data.prod += 2;
  2109. barrier();
  2110. DOORBELL(bp, txdata->cid, txdata->tx_db.raw);
  2111. mmiowb();
  2112. barrier();
  2113. num_pkts++;
  2114. txdata->tx_bd_prod += 2; /* start + pbd */
  2115. udelay(100);
  2116. tx_idx = le16_to_cpu(*txdata->tx_cons_sb);
  2117. if (tx_idx != tx_start_idx + num_pkts)
  2118. goto test_loopback_exit;
  2119. /* Unlike HC IGU won't generate an interrupt for status block
  2120. * updates that have been performed while interrupts were
  2121. * disabled.
  2122. */
  2123. if (bp->common.int_block == INT_BLOCK_IGU) {
  2124. /* Disable local BHes to prevent a dead-lock situation between
  2125. * sch_direct_xmit() and bnx2x_run_loopback() (calling
  2126. * bnx2x_tx_int()), as both are taking netif_tx_lock().
  2127. */
  2128. local_bh_disable();
  2129. bnx2x_tx_int(bp, txdata);
  2130. local_bh_enable();
  2131. }
  2132. rx_idx = le16_to_cpu(*fp_rx->rx_cons_sb);
  2133. if (rx_idx != rx_start_idx + num_pkts)
  2134. goto test_loopback_exit;
  2135. cqe = &fp_rx->rx_comp_ring[RCQ_BD(fp_rx->rx_comp_cons)];
  2136. cqe_fp_flags = cqe->fast_path_cqe.type_error_flags;
  2137. cqe_fp_type = cqe_fp_flags & ETH_FAST_PATH_RX_CQE_TYPE;
  2138. if (!CQE_TYPE_FAST(cqe_fp_type) || (cqe_fp_flags & ETH_RX_ERROR_FALGS))
  2139. goto test_loopback_rx_exit;
  2140. len = le16_to_cpu(cqe->fast_path_cqe.pkt_len_or_gro_seg_len);
  2141. if (len != pkt_size)
  2142. goto test_loopback_rx_exit;
  2143. rx_buf = &fp_rx->rx_buf_ring[RX_BD(fp_rx->rx_bd_cons)];
  2144. dma_sync_single_for_cpu(&bp->pdev->dev,
  2145. dma_unmap_addr(rx_buf, mapping),
  2146. fp_rx->rx_buf_size, DMA_FROM_DEVICE);
  2147. data = rx_buf->data + NET_SKB_PAD + cqe->fast_path_cqe.placement_offset;
  2148. for (i = ETH_HLEN; i < pkt_size; i++)
  2149. if (*(data + i) != (unsigned char) (i & 0xff))
  2150. goto test_loopback_rx_exit;
  2151. rc = 0;
  2152. test_loopback_rx_exit:
  2153. fp_rx->rx_bd_cons = NEXT_RX_IDX(fp_rx->rx_bd_cons);
  2154. fp_rx->rx_bd_prod = NEXT_RX_IDX(fp_rx->rx_bd_prod);
  2155. fp_rx->rx_comp_cons = NEXT_RCQ_IDX(fp_rx->rx_comp_cons);
  2156. fp_rx->rx_comp_prod = NEXT_RCQ_IDX(fp_rx->rx_comp_prod);
  2157. /* Update producers */
  2158. bnx2x_update_rx_prod(bp, fp_rx, fp_rx->rx_bd_prod, fp_rx->rx_comp_prod,
  2159. fp_rx->rx_sge_prod);
  2160. test_loopback_exit:
  2161. bp->link_params.loopback_mode = LOOPBACK_NONE;
  2162. return rc;
  2163. }
  2164. static int bnx2x_test_loopback(struct bnx2x *bp)
  2165. {
  2166. int rc = 0, res;
  2167. if (BP_NOMCP(bp))
  2168. return rc;
  2169. if (!netif_running(bp->dev))
  2170. return BNX2X_LOOPBACK_FAILED;
  2171. bnx2x_netif_stop(bp, 1);
  2172. bnx2x_acquire_phy_lock(bp);
  2173. res = bnx2x_run_loopback(bp, BNX2X_PHY_LOOPBACK);
  2174. if (res) {
  2175. DP(BNX2X_MSG_ETHTOOL, " PHY loopback failed (res %d)\n", res);
  2176. rc |= BNX2X_PHY_LOOPBACK_FAILED;
  2177. }
  2178. res = bnx2x_run_loopback(bp, BNX2X_MAC_LOOPBACK);
  2179. if (res) {
  2180. DP(BNX2X_MSG_ETHTOOL, " MAC loopback failed (res %d)\n", res);
  2181. rc |= BNX2X_MAC_LOOPBACK_FAILED;
  2182. }
  2183. bnx2x_release_phy_lock(bp);
  2184. bnx2x_netif_start(bp);
  2185. return rc;
  2186. }
  2187. static int bnx2x_test_ext_loopback(struct bnx2x *bp)
  2188. {
  2189. int rc;
  2190. u8 is_serdes =
  2191. (bp->link_vars.link_status & LINK_STATUS_SERDES_LINK) > 0;
  2192. if (BP_NOMCP(bp))
  2193. return -ENODEV;
  2194. if (!netif_running(bp->dev))
  2195. return BNX2X_EXT_LOOPBACK_FAILED;
  2196. bnx2x_nic_unload(bp, UNLOAD_NORMAL, false);
  2197. rc = bnx2x_nic_load(bp, LOAD_LOOPBACK_EXT);
  2198. if (rc) {
  2199. DP(BNX2X_MSG_ETHTOOL,
  2200. "Can't perform self-test, nic_load (for external lb) failed\n");
  2201. return -ENODEV;
  2202. }
  2203. bnx2x_wait_for_link(bp, 1, is_serdes);
  2204. bnx2x_netif_stop(bp, 1);
  2205. rc = bnx2x_run_loopback(bp, BNX2X_EXT_LOOPBACK);
  2206. if (rc)
  2207. DP(BNX2X_MSG_ETHTOOL, "EXT loopback failed (res %d)\n", rc);
  2208. bnx2x_netif_start(bp);
  2209. return rc;
  2210. }
  2211. struct code_entry {
  2212. u32 sram_start_addr;
  2213. u32 code_attribute;
  2214. #define CODE_IMAGE_TYPE_MASK 0xf0800003
  2215. #define CODE_IMAGE_VNTAG_PROFILES_DATA 0xd0000003
  2216. #define CODE_IMAGE_LENGTH_MASK 0x007ffffc
  2217. #define CODE_IMAGE_TYPE_EXTENDED_DIR 0xe0000000
  2218. u32 nvm_start_addr;
  2219. };
  2220. #define CODE_ENTRY_MAX 16
  2221. #define CODE_ENTRY_EXTENDED_DIR_IDX 15
  2222. #define MAX_IMAGES_IN_EXTENDED_DIR 64
  2223. #define NVRAM_DIR_OFFSET 0x14
  2224. #define EXTENDED_DIR_EXISTS(code) \
  2225. ((code & CODE_IMAGE_TYPE_MASK) == CODE_IMAGE_TYPE_EXTENDED_DIR && \
  2226. (code & CODE_IMAGE_LENGTH_MASK) != 0)
  2227. #define CRC32_RESIDUAL 0xdebb20e3
  2228. #define CRC_BUFF_SIZE 256
  2229. static int bnx2x_nvram_crc(struct bnx2x *bp,
  2230. int offset,
  2231. int size,
  2232. u8 *buff)
  2233. {
  2234. u32 crc = ~0;
  2235. int rc = 0, done = 0;
  2236. DP(BNX2X_MSG_ETHTOOL | BNX2X_MSG_NVM,
  2237. "NVRAM CRC from 0x%08x to 0x%08x\n", offset, offset + size);
  2238. while (done < size) {
  2239. int count = min_t(int, size - done, CRC_BUFF_SIZE);
  2240. rc = bnx2x_nvram_read(bp, offset + done, buff, count);
  2241. if (rc)
  2242. return rc;
  2243. crc = crc32_le(crc, buff, count);
  2244. done += count;
  2245. }
  2246. if (crc != CRC32_RESIDUAL)
  2247. rc = -EINVAL;
  2248. return rc;
  2249. }
  2250. static int bnx2x_test_nvram_dir(struct bnx2x *bp,
  2251. struct code_entry *entry,
  2252. u8 *buff)
  2253. {
  2254. size_t size = entry->code_attribute & CODE_IMAGE_LENGTH_MASK;
  2255. u32 type = entry->code_attribute & CODE_IMAGE_TYPE_MASK;
  2256. int rc;
  2257. /* Zero-length images and AFEX profiles do not have CRC */
  2258. if (size == 0 || type == CODE_IMAGE_VNTAG_PROFILES_DATA)
  2259. return 0;
  2260. rc = bnx2x_nvram_crc(bp, entry->nvm_start_addr, size, buff);
  2261. if (rc)
  2262. DP(BNX2X_MSG_ETHTOOL | BNX2X_MSG_NVM,
  2263. "image %x has failed crc test (rc %d)\n", type, rc);
  2264. return rc;
  2265. }
  2266. static int bnx2x_test_dir_entry(struct bnx2x *bp, u32 addr, u8 *buff)
  2267. {
  2268. int rc;
  2269. struct code_entry entry;
  2270. rc = bnx2x_nvram_read32(bp, addr, (u32 *)&entry, sizeof(entry));
  2271. if (rc)
  2272. return rc;
  2273. return bnx2x_test_nvram_dir(bp, &entry, buff);
  2274. }
  2275. static int bnx2x_test_nvram_ext_dirs(struct bnx2x *bp, u8 *buff)
  2276. {
  2277. u32 rc, cnt, dir_offset = NVRAM_DIR_OFFSET;
  2278. struct code_entry entry;
  2279. int i;
  2280. rc = bnx2x_nvram_read32(bp,
  2281. dir_offset +
  2282. sizeof(entry) * CODE_ENTRY_EXTENDED_DIR_IDX,
  2283. (u32 *)&entry, sizeof(entry));
  2284. if (rc)
  2285. return rc;
  2286. if (!EXTENDED_DIR_EXISTS(entry.code_attribute))
  2287. return 0;
  2288. rc = bnx2x_nvram_read32(bp, entry.nvm_start_addr,
  2289. &cnt, sizeof(u32));
  2290. if (rc)
  2291. return rc;
  2292. dir_offset = entry.nvm_start_addr + 8;
  2293. for (i = 0; i < cnt && i < MAX_IMAGES_IN_EXTENDED_DIR; i++) {
  2294. rc = bnx2x_test_dir_entry(bp, dir_offset +
  2295. sizeof(struct code_entry) * i,
  2296. buff);
  2297. if (rc)
  2298. return rc;
  2299. }
  2300. return 0;
  2301. }
  2302. static int bnx2x_test_nvram_dirs(struct bnx2x *bp, u8 *buff)
  2303. {
  2304. u32 rc, dir_offset = NVRAM_DIR_OFFSET;
  2305. int i;
  2306. DP(BNX2X_MSG_ETHTOOL | BNX2X_MSG_NVM, "NVRAM DIRS CRC test-set\n");
  2307. for (i = 0; i < CODE_ENTRY_EXTENDED_DIR_IDX; i++) {
  2308. rc = bnx2x_test_dir_entry(bp, dir_offset +
  2309. sizeof(struct code_entry) * i,
  2310. buff);
  2311. if (rc)
  2312. return rc;
  2313. }
  2314. return bnx2x_test_nvram_ext_dirs(bp, buff);
  2315. }
  2316. struct crc_pair {
  2317. int offset;
  2318. int size;
  2319. };
  2320. static int bnx2x_test_nvram_tbl(struct bnx2x *bp,
  2321. const struct crc_pair *nvram_tbl, u8 *buf)
  2322. {
  2323. int i;
  2324. for (i = 0; nvram_tbl[i].size; i++) {
  2325. int rc = bnx2x_nvram_crc(bp, nvram_tbl[i].offset,
  2326. nvram_tbl[i].size, buf);
  2327. if (rc) {
  2328. DP(BNX2X_MSG_ETHTOOL | BNX2X_MSG_NVM,
  2329. "nvram_tbl[%d] has failed crc test (rc %d)\n",
  2330. i, rc);
  2331. return rc;
  2332. }
  2333. }
  2334. return 0;
  2335. }
  2336. static int bnx2x_test_nvram(struct bnx2x *bp)
  2337. {
  2338. const struct crc_pair nvram_tbl[] = {
  2339. { 0, 0x14 }, /* bootstrap */
  2340. { 0x14, 0xec }, /* dir */
  2341. { 0x100, 0x350 }, /* manuf_info */
  2342. { 0x450, 0xf0 }, /* feature_info */
  2343. { 0x640, 0x64 }, /* upgrade_key_info */
  2344. { 0x708, 0x70 }, /* manuf_key_info */
  2345. { 0, 0 }
  2346. };
  2347. const struct crc_pair nvram_tbl2[] = {
  2348. { 0x7e8, 0x350 }, /* manuf_info2 */
  2349. { 0xb38, 0xf0 }, /* feature_info */
  2350. { 0, 0 }
  2351. };
  2352. u8 *buf;
  2353. int rc;
  2354. u32 magic;
  2355. if (BP_NOMCP(bp))
  2356. return 0;
  2357. buf = kmalloc(CRC_BUFF_SIZE, GFP_KERNEL);
  2358. if (!buf) {
  2359. DP(BNX2X_MSG_ETHTOOL | BNX2X_MSG_NVM, "kmalloc failed\n");
  2360. rc = -ENOMEM;
  2361. goto test_nvram_exit;
  2362. }
  2363. rc = bnx2x_nvram_read32(bp, 0, &magic, sizeof(magic));
  2364. if (rc) {
  2365. DP(BNX2X_MSG_ETHTOOL | BNX2X_MSG_NVM,
  2366. "magic value read (rc %d)\n", rc);
  2367. goto test_nvram_exit;
  2368. }
  2369. if (magic != 0x669955aa) {
  2370. DP(BNX2X_MSG_ETHTOOL | BNX2X_MSG_NVM,
  2371. "wrong magic value (0x%08x)\n", magic);
  2372. rc = -ENODEV;
  2373. goto test_nvram_exit;
  2374. }
  2375. DP(BNX2X_MSG_ETHTOOL | BNX2X_MSG_NVM, "Port 0 CRC test-set\n");
  2376. rc = bnx2x_test_nvram_tbl(bp, nvram_tbl, buf);
  2377. if (rc)
  2378. goto test_nvram_exit;
  2379. if (!CHIP_IS_E1x(bp) && !CHIP_IS_57811xx(bp)) {
  2380. u32 hide = SHMEM_RD(bp, dev_info.shared_hw_config.config2) &
  2381. SHARED_HW_CFG_HIDE_PORT1;
  2382. if (!hide) {
  2383. DP(BNX2X_MSG_ETHTOOL | BNX2X_MSG_NVM,
  2384. "Port 1 CRC test-set\n");
  2385. rc = bnx2x_test_nvram_tbl(bp, nvram_tbl2, buf);
  2386. if (rc)
  2387. goto test_nvram_exit;
  2388. }
  2389. }
  2390. rc = bnx2x_test_nvram_dirs(bp, buf);
  2391. test_nvram_exit:
  2392. kfree(buf);
  2393. return rc;
  2394. }
  2395. /* Send an EMPTY ramrod on the first queue */
  2396. static int bnx2x_test_intr(struct bnx2x *bp)
  2397. {
  2398. struct bnx2x_queue_state_params params = {NULL};
  2399. if (!netif_running(bp->dev)) {
  2400. DP(BNX2X_MSG_ETHTOOL | BNX2X_MSG_NVM,
  2401. "cannot access eeprom when the interface is down\n");
  2402. return -ENODEV;
  2403. }
  2404. params.q_obj = &bp->sp_objs->q_obj;
  2405. params.cmd = BNX2X_Q_CMD_EMPTY;
  2406. __set_bit(RAMROD_COMP_WAIT, &params.ramrod_flags);
  2407. return bnx2x_queue_state_change(bp, &params);
  2408. }
  2409. static void bnx2x_self_test(struct net_device *dev,
  2410. struct ethtool_test *etest, u64 *buf)
  2411. {
  2412. struct bnx2x *bp = netdev_priv(dev);
  2413. u8 is_serdes, link_up;
  2414. int rc, cnt = 0;
  2415. if (bp->recovery_state != BNX2X_RECOVERY_DONE) {
  2416. netdev_err(bp->dev,
  2417. "Handling parity error recovery. Try again later\n");
  2418. etest->flags |= ETH_TEST_FL_FAILED;
  2419. return;
  2420. }
  2421. DP(BNX2X_MSG_ETHTOOL,
  2422. "Self-test command parameters: offline = %d, external_lb = %d\n",
  2423. (etest->flags & ETH_TEST_FL_OFFLINE),
  2424. (etest->flags & ETH_TEST_FL_EXTERNAL_LB)>>2);
  2425. memset(buf, 0, sizeof(u64) * BNX2X_NUM_TESTS(bp));
  2426. if (!netif_running(dev)) {
  2427. DP(BNX2X_MSG_ETHTOOL,
  2428. "Can't perform self-test when interface is down\n");
  2429. return;
  2430. }
  2431. is_serdes = (bp->link_vars.link_status & LINK_STATUS_SERDES_LINK) > 0;
  2432. link_up = bp->link_vars.link_up;
  2433. /* offline tests are not supported in MF mode */
  2434. if ((etest->flags & ETH_TEST_FL_OFFLINE) && !IS_MF(bp)) {
  2435. int port = BP_PORT(bp);
  2436. u32 val;
  2437. /* save current value of input enable for TX port IF */
  2438. val = REG_RD(bp, NIG_REG_EGRESS_UMP0_IN_EN + port*4);
  2439. /* disable input for TX port IF */
  2440. REG_WR(bp, NIG_REG_EGRESS_UMP0_IN_EN + port*4, 0);
  2441. bnx2x_nic_unload(bp, UNLOAD_NORMAL, false);
  2442. rc = bnx2x_nic_load(bp, LOAD_DIAG);
  2443. if (rc) {
  2444. etest->flags |= ETH_TEST_FL_FAILED;
  2445. DP(BNX2X_MSG_ETHTOOL,
  2446. "Can't perform self-test, nic_load (for offline) failed\n");
  2447. return;
  2448. }
  2449. /* wait until link state is restored */
  2450. bnx2x_wait_for_link(bp, 1, is_serdes);
  2451. if (bnx2x_test_registers(bp) != 0) {
  2452. buf[0] = 1;
  2453. etest->flags |= ETH_TEST_FL_FAILED;
  2454. }
  2455. if (bnx2x_test_memory(bp) != 0) {
  2456. buf[1] = 1;
  2457. etest->flags |= ETH_TEST_FL_FAILED;
  2458. }
  2459. buf[2] = bnx2x_test_loopback(bp); /* internal LB */
  2460. if (buf[2] != 0)
  2461. etest->flags |= ETH_TEST_FL_FAILED;
  2462. if (etest->flags & ETH_TEST_FL_EXTERNAL_LB) {
  2463. buf[3] = bnx2x_test_ext_loopback(bp); /* external LB */
  2464. if (buf[3] != 0)
  2465. etest->flags |= ETH_TEST_FL_FAILED;
  2466. etest->flags |= ETH_TEST_FL_EXTERNAL_LB_DONE;
  2467. }
  2468. bnx2x_nic_unload(bp, UNLOAD_NORMAL, false);
  2469. /* restore input for TX port IF */
  2470. REG_WR(bp, NIG_REG_EGRESS_UMP0_IN_EN + port*4, val);
  2471. rc = bnx2x_nic_load(bp, LOAD_NORMAL);
  2472. if (rc) {
  2473. etest->flags |= ETH_TEST_FL_FAILED;
  2474. DP(BNX2X_MSG_ETHTOOL,
  2475. "Can't perform self-test, nic_load (for online) failed\n");
  2476. return;
  2477. }
  2478. /* wait until link state is restored */
  2479. bnx2x_wait_for_link(bp, link_up, is_serdes);
  2480. }
  2481. if (bnx2x_test_nvram(bp) != 0) {
  2482. if (!IS_MF(bp))
  2483. buf[4] = 1;
  2484. else
  2485. buf[0] = 1;
  2486. etest->flags |= ETH_TEST_FL_FAILED;
  2487. }
  2488. if (bnx2x_test_intr(bp) != 0) {
  2489. if (!IS_MF(bp))
  2490. buf[5] = 1;
  2491. else
  2492. buf[1] = 1;
  2493. etest->flags |= ETH_TEST_FL_FAILED;
  2494. }
  2495. if (link_up) {
  2496. cnt = 100;
  2497. while (bnx2x_link_test(bp, is_serdes) && --cnt)
  2498. msleep(20);
  2499. }
  2500. if (!cnt) {
  2501. if (!IS_MF(bp))
  2502. buf[6] = 1;
  2503. else
  2504. buf[2] = 1;
  2505. etest->flags |= ETH_TEST_FL_FAILED;
  2506. }
  2507. }
  2508. #define IS_PORT_STAT(i) \
  2509. ((bnx2x_stats_arr[i].flags & STATS_FLAGS_BOTH) == STATS_FLAGS_PORT)
  2510. #define IS_FUNC_STAT(i) (bnx2x_stats_arr[i].flags & STATS_FLAGS_FUNC)
  2511. #define IS_MF_MODE_STAT(bp) \
  2512. (IS_MF(bp) && !(bp->msg_enable & BNX2X_MSG_STATS))
  2513. /* ethtool statistics are displayed for all regular ethernet queues and the
  2514. * fcoe L2 queue if not disabled
  2515. */
  2516. static int bnx2x_num_stat_queues(struct bnx2x *bp)
  2517. {
  2518. return BNX2X_NUM_ETH_QUEUES(bp);
  2519. }
  2520. static int bnx2x_get_sset_count(struct net_device *dev, int stringset)
  2521. {
  2522. struct bnx2x *bp = netdev_priv(dev);
  2523. int i, num_strings = 0;
  2524. switch (stringset) {
  2525. case ETH_SS_STATS:
  2526. if (is_multi(bp)) {
  2527. num_strings = bnx2x_num_stat_queues(bp) *
  2528. BNX2X_NUM_Q_STATS;
  2529. } else
  2530. num_strings = 0;
  2531. if (IS_MF_MODE_STAT(bp)) {
  2532. for (i = 0; i < BNX2X_NUM_STATS; i++)
  2533. if (IS_FUNC_STAT(i))
  2534. num_strings++;
  2535. } else
  2536. num_strings += BNX2X_NUM_STATS;
  2537. return num_strings;
  2538. case ETH_SS_TEST:
  2539. return BNX2X_NUM_TESTS(bp);
  2540. case ETH_SS_PRIV_FLAGS:
  2541. return BNX2X_PRI_FLAG_LEN;
  2542. default:
  2543. return -EINVAL;
  2544. }
  2545. }
  2546. static u32 bnx2x_get_private_flags(struct net_device *dev)
  2547. {
  2548. struct bnx2x *bp = netdev_priv(dev);
  2549. u32 flags = 0;
  2550. flags |= (!(bp->flags & NO_ISCSI_FLAG) ? 1 : 0) << BNX2X_PRI_FLAG_ISCSI;
  2551. flags |= (!(bp->flags & NO_FCOE_FLAG) ? 1 : 0) << BNX2X_PRI_FLAG_FCOE;
  2552. flags |= (!!IS_MF_STORAGE_ONLY(bp)) << BNX2X_PRI_FLAG_STORAGE;
  2553. return flags;
  2554. }
  2555. static void bnx2x_get_strings(struct net_device *dev, u32 stringset, u8 *buf)
  2556. {
  2557. struct bnx2x *bp = netdev_priv(dev);
  2558. int i, j, k, start;
  2559. char queue_name[MAX_QUEUE_NAME_LEN+1];
  2560. switch (stringset) {
  2561. case ETH_SS_STATS:
  2562. k = 0;
  2563. if (is_multi(bp)) {
  2564. for_each_eth_queue(bp, i) {
  2565. memset(queue_name, 0, sizeof(queue_name));
  2566. sprintf(queue_name, "%d", i);
  2567. for (j = 0; j < BNX2X_NUM_Q_STATS; j++)
  2568. snprintf(buf + (k + j)*ETH_GSTRING_LEN,
  2569. ETH_GSTRING_LEN,
  2570. bnx2x_q_stats_arr[j].string,
  2571. queue_name);
  2572. k += BNX2X_NUM_Q_STATS;
  2573. }
  2574. }
  2575. for (i = 0, j = 0; i < BNX2X_NUM_STATS; i++) {
  2576. if (IS_MF_MODE_STAT(bp) && IS_PORT_STAT(i))
  2577. continue;
  2578. strcpy(buf + (k + j)*ETH_GSTRING_LEN,
  2579. bnx2x_stats_arr[i].string);
  2580. j++;
  2581. }
  2582. break;
  2583. case ETH_SS_TEST:
  2584. /* First 4 tests cannot be done in MF mode */
  2585. if (!IS_MF(bp))
  2586. start = 0;
  2587. else
  2588. start = 4;
  2589. memcpy(buf, bnx2x_tests_str_arr + start,
  2590. ETH_GSTRING_LEN * BNX2X_NUM_TESTS(bp));
  2591. break;
  2592. case ETH_SS_PRIV_FLAGS:
  2593. memcpy(buf, bnx2x_private_arr,
  2594. ETH_GSTRING_LEN * BNX2X_PRI_FLAG_LEN);
  2595. break;
  2596. }
  2597. }
  2598. static void bnx2x_get_ethtool_stats(struct net_device *dev,
  2599. struct ethtool_stats *stats, u64 *buf)
  2600. {
  2601. struct bnx2x *bp = netdev_priv(dev);
  2602. u32 *hw_stats, *offset;
  2603. int i, j, k = 0;
  2604. if (is_multi(bp)) {
  2605. for_each_eth_queue(bp, i) {
  2606. hw_stats = (u32 *)&bp->fp_stats[i].eth_q_stats;
  2607. for (j = 0; j < BNX2X_NUM_Q_STATS; j++) {
  2608. if (bnx2x_q_stats_arr[j].size == 0) {
  2609. /* skip this counter */
  2610. buf[k + j] = 0;
  2611. continue;
  2612. }
  2613. offset = (hw_stats +
  2614. bnx2x_q_stats_arr[j].offset);
  2615. if (bnx2x_q_stats_arr[j].size == 4) {
  2616. /* 4-byte counter */
  2617. buf[k + j] = (u64) *offset;
  2618. continue;
  2619. }
  2620. /* 8-byte counter */
  2621. buf[k + j] = HILO_U64(*offset, *(offset + 1));
  2622. }
  2623. k += BNX2X_NUM_Q_STATS;
  2624. }
  2625. }
  2626. hw_stats = (u32 *)&bp->eth_stats;
  2627. for (i = 0, j = 0; i < BNX2X_NUM_STATS; i++) {
  2628. if (IS_MF_MODE_STAT(bp) && IS_PORT_STAT(i))
  2629. continue;
  2630. if (bnx2x_stats_arr[i].size == 0) {
  2631. /* skip this counter */
  2632. buf[k + j] = 0;
  2633. j++;
  2634. continue;
  2635. }
  2636. offset = (hw_stats + bnx2x_stats_arr[i].offset);
  2637. if (bnx2x_stats_arr[i].size == 4) {
  2638. /* 4-byte counter */
  2639. buf[k + j] = (u64) *offset;
  2640. j++;
  2641. continue;
  2642. }
  2643. /* 8-byte counter */
  2644. buf[k + j] = HILO_U64(*offset, *(offset + 1));
  2645. j++;
  2646. }
  2647. }
  2648. static int bnx2x_set_phys_id(struct net_device *dev,
  2649. enum ethtool_phys_id_state state)
  2650. {
  2651. struct bnx2x *bp = netdev_priv(dev);
  2652. if (!netif_running(dev)) {
  2653. DP(BNX2X_MSG_ETHTOOL | BNX2X_MSG_NVM,
  2654. "cannot access eeprom when the interface is down\n");
  2655. return -EAGAIN;
  2656. }
  2657. switch (state) {
  2658. case ETHTOOL_ID_ACTIVE:
  2659. return 1; /* cycle on/off once per second */
  2660. case ETHTOOL_ID_ON:
  2661. bnx2x_acquire_phy_lock(bp);
  2662. bnx2x_set_led(&bp->link_params, &bp->link_vars,
  2663. LED_MODE_ON, SPEED_1000);
  2664. bnx2x_release_phy_lock(bp);
  2665. break;
  2666. case ETHTOOL_ID_OFF:
  2667. bnx2x_acquire_phy_lock(bp);
  2668. bnx2x_set_led(&bp->link_params, &bp->link_vars,
  2669. LED_MODE_FRONT_PANEL_OFF, 0);
  2670. bnx2x_release_phy_lock(bp);
  2671. break;
  2672. case ETHTOOL_ID_INACTIVE:
  2673. bnx2x_acquire_phy_lock(bp);
  2674. bnx2x_set_led(&bp->link_params, &bp->link_vars,
  2675. LED_MODE_OPER,
  2676. bp->link_vars.line_speed);
  2677. bnx2x_release_phy_lock(bp);
  2678. }
  2679. return 0;
  2680. }
  2681. static int bnx2x_get_rss_flags(struct bnx2x *bp, struct ethtool_rxnfc *info)
  2682. {
  2683. switch (info->flow_type) {
  2684. case TCP_V4_FLOW:
  2685. case TCP_V6_FLOW:
  2686. info->data = RXH_IP_SRC | RXH_IP_DST |
  2687. RXH_L4_B_0_1 | RXH_L4_B_2_3;
  2688. break;
  2689. case UDP_V4_FLOW:
  2690. if (bp->rss_conf_obj.udp_rss_v4)
  2691. info->data = RXH_IP_SRC | RXH_IP_DST |
  2692. RXH_L4_B_0_1 | RXH_L4_B_2_3;
  2693. else
  2694. info->data = RXH_IP_SRC | RXH_IP_DST;
  2695. break;
  2696. case UDP_V6_FLOW:
  2697. if (bp->rss_conf_obj.udp_rss_v6)
  2698. info->data = RXH_IP_SRC | RXH_IP_DST |
  2699. RXH_L4_B_0_1 | RXH_L4_B_2_3;
  2700. else
  2701. info->data = RXH_IP_SRC | RXH_IP_DST;
  2702. break;
  2703. case IPV4_FLOW:
  2704. case IPV6_FLOW:
  2705. info->data = RXH_IP_SRC | RXH_IP_DST;
  2706. break;
  2707. default:
  2708. info->data = 0;
  2709. break;
  2710. }
  2711. return 0;
  2712. }
  2713. static int bnx2x_get_rxnfc(struct net_device *dev, struct ethtool_rxnfc *info,
  2714. u32 *rules __always_unused)
  2715. {
  2716. struct bnx2x *bp = netdev_priv(dev);
  2717. switch (info->cmd) {
  2718. case ETHTOOL_GRXRINGS:
  2719. info->data = BNX2X_NUM_ETH_QUEUES(bp);
  2720. return 0;
  2721. case ETHTOOL_GRXFH:
  2722. return bnx2x_get_rss_flags(bp, info);
  2723. default:
  2724. DP(BNX2X_MSG_ETHTOOL, "Command parameters not supported\n");
  2725. return -EOPNOTSUPP;
  2726. }
  2727. }
  2728. static int bnx2x_set_rss_flags(struct bnx2x *bp, struct ethtool_rxnfc *info)
  2729. {
  2730. int udp_rss_requested;
  2731. DP(BNX2X_MSG_ETHTOOL,
  2732. "Set rss flags command parameters: flow type = %d, data = %llu\n",
  2733. info->flow_type, info->data);
  2734. switch (info->flow_type) {
  2735. case TCP_V4_FLOW:
  2736. case TCP_V6_FLOW:
  2737. /* For TCP only 4-tupple hash is supported */
  2738. if (info->data ^ (RXH_IP_SRC | RXH_IP_DST |
  2739. RXH_L4_B_0_1 | RXH_L4_B_2_3)) {
  2740. DP(BNX2X_MSG_ETHTOOL,
  2741. "Command parameters not supported\n");
  2742. return -EINVAL;
  2743. }
  2744. return 0;
  2745. case UDP_V4_FLOW:
  2746. case UDP_V6_FLOW:
  2747. /* For UDP either 2-tupple hash or 4-tupple hash is supported */
  2748. if (info->data == (RXH_IP_SRC | RXH_IP_DST |
  2749. RXH_L4_B_0_1 | RXH_L4_B_2_3))
  2750. udp_rss_requested = 1;
  2751. else if (info->data == (RXH_IP_SRC | RXH_IP_DST))
  2752. udp_rss_requested = 0;
  2753. else
  2754. return -EINVAL;
  2755. if ((info->flow_type == UDP_V4_FLOW) &&
  2756. (bp->rss_conf_obj.udp_rss_v4 != udp_rss_requested)) {
  2757. bp->rss_conf_obj.udp_rss_v4 = udp_rss_requested;
  2758. DP(BNX2X_MSG_ETHTOOL,
  2759. "rss re-configured, UDP 4-tupple %s\n",
  2760. udp_rss_requested ? "enabled" : "disabled");
  2761. return bnx2x_config_rss_pf(bp, &bp->rss_conf_obj, 0);
  2762. } else if ((info->flow_type == UDP_V6_FLOW) &&
  2763. (bp->rss_conf_obj.udp_rss_v6 != udp_rss_requested)) {
  2764. bp->rss_conf_obj.udp_rss_v6 = udp_rss_requested;
  2765. DP(BNX2X_MSG_ETHTOOL,
  2766. "rss re-configured, UDP 4-tupple %s\n",
  2767. udp_rss_requested ? "enabled" : "disabled");
  2768. return bnx2x_config_rss_pf(bp, &bp->rss_conf_obj, 0);
  2769. }
  2770. return 0;
  2771. case IPV4_FLOW:
  2772. case IPV6_FLOW:
  2773. /* For IP only 2-tupple hash is supported */
  2774. if (info->data ^ (RXH_IP_SRC | RXH_IP_DST)) {
  2775. DP(BNX2X_MSG_ETHTOOL,
  2776. "Command parameters not supported\n");
  2777. return -EINVAL;
  2778. }
  2779. return 0;
  2780. case SCTP_V4_FLOW:
  2781. case AH_ESP_V4_FLOW:
  2782. case AH_V4_FLOW:
  2783. case ESP_V4_FLOW:
  2784. case SCTP_V6_FLOW:
  2785. case AH_ESP_V6_FLOW:
  2786. case AH_V6_FLOW:
  2787. case ESP_V6_FLOW:
  2788. case IP_USER_FLOW:
  2789. case ETHER_FLOW:
  2790. /* RSS is not supported for these protocols */
  2791. if (info->data) {
  2792. DP(BNX2X_MSG_ETHTOOL,
  2793. "Command parameters not supported\n");
  2794. return -EINVAL;
  2795. }
  2796. return 0;
  2797. default:
  2798. return -EINVAL;
  2799. }
  2800. }
  2801. static int bnx2x_set_rxnfc(struct net_device *dev, struct ethtool_rxnfc *info)
  2802. {
  2803. struct bnx2x *bp = netdev_priv(dev);
  2804. switch (info->cmd) {
  2805. case ETHTOOL_SRXFH:
  2806. return bnx2x_set_rss_flags(bp, info);
  2807. default:
  2808. DP(BNX2X_MSG_ETHTOOL, "Command parameters not supported\n");
  2809. return -EOPNOTSUPP;
  2810. }
  2811. }
  2812. static u32 bnx2x_get_rxfh_indir_size(struct net_device *dev)
  2813. {
  2814. return T_ETH_INDIRECTION_TABLE_SIZE;
  2815. }
  2816. static int bnx2x_get_rxfh_indir(struct net_device *dev, u32 *indir)
  2817. {
  2818. struct bnx2x *bp = netdev_priv(dev);
  2819. u8 ind_table[T_ETH_INDIRECTION_TABLE_SIZE] = {0};
  2820. size_t i;
  2821. /* Get the current configuration of the RSS indirection table */
  2822. bnx2x_get_rss_ind_table(&bp->rss_conf_obj, ind_table);
  2823. /*
  2824. * We can't use a memcpy() as an internal storage of an
  2825. * indirection table is a u8 array while indir->ring_index
  2826. * points to an array of u32.
  2827. *
  2828. * Indirection table contains the FW Client IDs, so we need to
  2829. * align the returned table to the Client ID of the leading RSS
  2830. * queue.
  2831. */
  2832. for (i = 0; i < T_ETH_INDIRECTION_TABLE_SIZE; i++)
  2833. indir[i] = ind_table[i] - bp->fp->cl_id;
  2834. return 0;
  2835. }
  2836. static int bnx2x_set_rxfh_indir(struct net_device *dev, const u32 *indir)
  2837. {
  2838. struct bnx2x *bp = netdev_priv(dev);
  2839. size_t i;
  2840. for (i = 0; i < T_ETH_INDIRECTION_TABLE_SIZE; i++) {
  2841. /*
  2842. * The same as in bnx2x_get_rxfh_indir: we can't use a memcpy()
  2843. * as an internal storage of an indirection table is a u8 array
  2844. * while indir->ring_index points to an array of u32.
  2845. *
  2846. * Indirection table contains the FW Client IDs, so we need to
  2847. * align the received table to the Client ID of the leading RSS
  2848. * queue
  2849. */
  2850. bp->rss_conf_obj.ind_table[i] = indir[i] + bp->fp->cl_id;
  2851. }
  2852. return bnx2x_config_rss_eth(bp, false);
  2853. }
  2854. /**
  2855. * bnx2x_get_channels - gets the number of RSS queues.
  2856. *
  2857. * @dev: net device
  2858. * @channels: returns the number of max / current queues
  2859. */
  2860. static void bnx2x_get_channels(struct net_device *dev,
  2861. struct ethtool_channels *channels)
  2862. {
  2863. struct bnx2x *bp = netdev_priv(dev);
  2864. channels->max_combined = BNX2X_MAX_RSS_COUNT(bp);
  2865. channels->combined_count = BNX2X_NUM_ETH_QUEUES(bp);
  2866. }
  2867. /**
  2868. * bnx2x_change_num_queues - change the number of RSS queues.
  2869. *
  2870. * @bp: bnx2x private structure
  2871. *
  2872. * Re-configure interrupt mode to get the new number of MSI-X
  2873. * vectors and re-add NAPI objects.
  2874. */
  2875. static void bnx2x_change_num_queues(struct bnx2x *bp, int num_rss)
  2876. {
  2877. bnx2x_disable_msi(bp);
  2878. bp->num_ethernet_queues = num_rss;
  2879. bp->num_queues = bp->num_ethernet_queues + bp->num_cnic_queues;
  2880. BNX2X_DEV_INFO("set number of queues to %d\n", bp->num_queues);
  2881. bnx2x_set_int_mode(bp);
  2882. }
  2883. /**
  2884. * bnx2x_set_channels - sets the number of RSS queues.
  2885. *
  2886. * @dev: net device
  2887. * @channels: includes the number of queues requested
  2888. */
  2889. static int bnx2x_set_channels(struct net_device *dev,
  2890. struct ethtool_channels *channels)
  2891. {
  2892. struct bnx2x *bp = netdev_priv(dev);
  2893. DP(BNX2X_MSG_ETHTOOL,
  2894. "set-channels command parameters: rx = %d, tx = %d, other = %d, combined = %d\n",
  2895. channels->rx_count, channels->tx_count, channels->other_count,
  2896. channels->combined_count);
  2897. /* We don't support separate rx / tx channels.
  2898. * We don't allow setting 'other' channels.
  2899. */
  2900. if (channels->rx_count || channels->tx_count || channels->other_count
  2901. || (channels->combined_count == 0) ||
  2902. (channels->combined_count > BNX2X_MAX_RSS_COUNT(bp))) {
  2903. DP(BNX2X_MSG_ETHTOOL, "command parameters not supported\n");
  2904. return -EINVAL;
  2905. }
  2906. /* Check if there was a change in the active parameters */
  2907. if (channels->combined_count == BNX2X_NUM_ETH_QUEUES(bp)) {
  2908. DP(BNX2X_MSG_ETHTOOL, "No change in active parameters\n");
  2909. return 0;
  2910. }
  2911. /* Set the requested number of queues in bp context.
  2912. * Note that the actual number of queues created during load may be
  2913. * less than requested if memory is low.
  2914. */
  2915. if (unlikely(!netif_running(dev))) {
  2916. bnx2x_change_num_queues(bp, channels->combined_count);
  2917. return 0;
  2918. }
  2919. bnx2x_nic_unload(bp, UNLOAD_NORMAL, true);
  2920. bnx2x_change_num_queues(bp, channels->combined_count);
  2921. return bnx2x_nic_load(bp, LOAD_NORMAL);
  2922. }
  2923. static const struct ethtool_ops bnx2x_ethtool_ops = {
  2924. .get_settings = bnx2x_get_settings,
  2925. .set_settings = bnx2x_set_settings,
  2926. .get_drvinfo = bnx2x_get_drvinfo,
  2927. .get_regs_len = bnx2x_get_regs_len,
  2928. .get_regs = bnx2x_get_regs,
  2929. .get_dump_flag = bnx2x_get_dump_flag,
  2930. .get_dump_data = bnx2x_get_dump_data,
  2931. .set_dump = bnx2x_set_dump,
  2932. .get_wol = bnx2x_get_wol,
  2933. .set_wol = bnx2x_set_wol,
  2934. .get_msglevel = bnx2x_get_msglevel,
  2935. .set_msglevel = bnx2x_set_msglevel,
  2936. .nway_reset = bnx2x_nway_reset,
  2937. .get_link = bnx2x_get_link,
  2938. .get_eeprom_len = bnx2x_get_eeprom_len,
  2939. .get_eeprom = bnx2x_get_eeprom,
  2940. .set_eeprom = bnx2x_set_eeprom,
  2941. .get_coalesce = bnx2x_get_coalesce,
  2942. .set_coalesce = bnx2x_set_coalesce,
  2943. .get_ringparam = bnx2x_get_ringparam,
  2944. .set_ringparam = bnx2x_set_ringparam,
  2945. .get_pauseparam = bnx2x_get_pauseparam,
  2946. .set_pauseparam = bnx2x_set_pauseparam,
  2947. .self_test = bnx2x_self_test,
  2948. .get_sset_count = bnx2x_get_sset_count,
  2949. .get_priv_flags = bnx2x_get_private_flags,
  2950. .get_strings = bnx2x_get_strings,
  2951. .set_phys_id = bnx2x_set_phys_id,
  2952. .get_ethtool_stats = bnx2x_get_ethtool_stats,
  2953. .get_rxnfc = bnx2x_get_rxnfc,
  2954. .set_rxnfc = bnx2x_set_rxnfc,
  2955. .get_rxfh_indir_size = bnx2x_get_rxfh_indir_size,
  2956. .get_rxfh_indir = bnx2x_get_rxfh_indir,
  2957. .set_rxfh_indir = bnx2x_set_rxfh_indir,
  2958. .get_channels = bnx2x_get_channels,
  2959. .set_channels = bnx2x_set_channels,
  2960. .get_module_info = bnx2x_get_module_info,
  2961. .get_module_eeprom = bnx2x_get_module_eeprom,
  2962. .get_eee = bnx2x_get_eee,
  2963. .set_eee = bnx2x_set_eee,
  2964. .get_ts_info = ethtool_op_get_ts_info,
  2965. };
  2966. static const struct ethtool_ops bnx2x_vf_ethtool_ops = {
  2967. .get_settings = bnx2x_get_settings,
  2968. .set_settings = bnx2x_set_settings,
  2969. .get_drvinfo = bnx2x_get_drvinfo,
  2970. .get_msglevel = bnx2x_get_msglevel,
  2971. .set_msglevel = bnx2x_set_msglevel,
  2972. .get_link = bnx2x_get_link,
  2973. .get_coalesce = bnx2x_get_coalesce,
  2974. .get_ringparam = bnx2x_get_ringparam,
  2975. .set_ringparam = bnx2x_set_ringparam,
  2976. .get_sset_count = bnx2x_get_sset_count,
  2977. .get_strings = bnx2x_get_strings,
  2978. .get_ethtool_stats = bnx2x_get_ethtool_stats,
  2979. .get_rxnfc = bnx2x_get_rxnfc,
  2980. .set_rxnfc = bnx2x_set_rxnfc,
  2981. .get_rxfh_indir_size = bnx2x_get_rxfh_indir_size,
  2982. .get_rxfh_indir = bnx2x_get_rxfh_indir,
  2983. .set_rxfh_indir = bnx2x_set_rxfh_indir,
  2984. .get_channels = bnx2x_get_channels,
  2985. .set_channels = bnx2x_set_channels,
  2986. };
  2987. void bnx2x_set_ethtool_ops(struct bnx2x *bp, struct net_device *netdev)
  2988. {
  2989. if (IS_PF(bp))
  2990. SET_ETHTOOL_OPS(netdev, &bnx2x_ethtool_ops);
  2991. else /* vf */
  2992. SET_ETHTOOL_OPS(netdev, &bnx2x_vf_ethtool_ops);
  2993. }