radeon.h 81 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #ifndef __RADEON_H__
  29. #define __RADEON_H__
  30. /* TODO: Here are things that needs to be done :
  31. * - surface allocator & initializer : (bit like scratch reg) should
  32. * initialize HDP_ stuff on RS600, R600, R700 hw, well anythings
  33. * related to surface
  34. * - WB : write back stuff (do it bit like scratch reg things)
  35. * - Vblank : look at Jesse's rework and what we should do
  36. * - r600/r700: gart & cp
  37. * - cs : clean cs ioctl use bitmap & things like that.
  38. * - power management stuff
  39. * - Barrier in gart code
  40. * - Unmappabled vram ?
  41. * - TESTING, TESTING, TESTING
  42. */
  43. /* Initialization path:
  44. * We expect that acceleration initialization might fail for various
  45. * reasons even thought we work hard to make it works on most
  46. * configurations. In order to still have a working userspace in such
  47. * situation the init path must succeed up to the memory controller
  48. * initialization point. Failure before this point are considered as
  49. * fatal error. Here is the init callchain :
  50. * radeon_device_init perform common structure, mutex initialization
  51. * asic_init setup the GPU memory layout and perform all
  52. * one time initialization (failure in this
  53. * function are considered fatal)
  54. * asic_startup setup the GPU acceleration, in order to
  55. * follow guideline the first thing this
  56. * function should do is setting the GPU
  57. * memory controller (only MC setup failure
  58. * are considered as fatal)
  59. */
  60. #include <linux/atomic.h>
  61. #include <linux/wait.h>
  62. #include <linux/list.h>
  63. #include <linux/kref.h>
  64. #include <ttm/ttm_bo_api.h>
  65. #include <ttm/ttm_bo_driver.h>
  66. #include <ttm/ttm_placement.h>
  67. #include <ttm/ttm_module.h>
  68. #include <ttm/ttm_execbuf_util.h>
  69. #include "radeon_family.h"
  70. #include "radeon_mode.h"
  71. #include "radeon_reg.h"
  72. /*
  73. * Modules parameters.
  74. */
  75. extern int radeon_no_wb;
  76. extern int radeon_modeset;
  77. extern int radeon_dynclks;
  78. extern int radeon_r4xx_atom;
  79. extern int radeon_agpmode;
  80. extern int radeon_vram_limit;
  81. extern int radeon_gart_size;
  82. extern int radeon_benchmarking;
  83. extern int radeon_testing;
  84. extern int radeon_connector_table;
  85. extern int radeon_tv;
  86. extern int radeon_audio;
  87. extern int radeon_disp_priority;
  88. extern int radeon_hw_i2c;
  89. extern int radeon_pcie_gen2;
  90. extern int radeon_msi;
  91. extern int radeon_lockup_timeout;
  92. extern int radeon_fastfb;
  93. extern int radeon_dpm;
  94. extern int radeon_aspm;
  95. /*
  96. * Copy from radeon_drv.h so we don't have to include both and have conflicting
  97. * symbol;
  98. */
  99. #define RADEON_MAX_USEC_TIMEOUT 100000 /* 100 ms */
  100. #define RADEON_FENCE_JIFFIES_TIMEOUT (HZ / 2)
  101. /* RADEON_IB_POOL_SIZE must be a power of 2 */
  102. #define RADEON_IB_POOL_SIZE 16
  103. #define RADEON_DEBUGFS_MAX_COMPONENTS 32
  104. #define RADEONFB_CONN_LIMIT 4
  105. #define RADEON_BIOS_NUM_SCRATCH 8
  106. /* max number of rings */
  107. #define RADEON_NUM_RINGS 6
  108. /* fence seq are set to this number when signaled */
  109. #define RADEON_FENCE_SIGNALED_SEQ 0LL
  110. /* internal ring indices */
  111. /* r1xx+ has gfx CP ring */
  112. #define RADEON_RING_TYPE_GFX_INDEX 0
  113. /* cayman has 2 compute CP rings */
  114. #define CAYMAN_RING_TYPE_CP1_INDEX 1
  115. #define CAYMAN_RING_TYPE_CP2_INDEX 2
  116. /* R600+ has an async dma ring */
  117. #define R600_RING_TYPE_DMA_INDEX 3
  118. /* cayman add a second async dma ring */
  119. #define CAYMAN_RING_TYPE_DMA1_INDEX 4
  120. /* R600+ */
  121. #define R600_RING_TYPE_UVD_INDEX 5
  122. /* hardcode those limit for now */
  123. #define RADEON_VA_IB_OFFSET (1 << 20)
  124. #define RADEON_VA_RESERVED_SIZE (8 << 20)
  125. #define RADEON_IB_VM_MAX_SIZE (64 << 10)
  126. /* reset flags */
  127. #define RADEON_RESET_GFX (1 << 0)
  128. #define RADEON_RESET_COMPUTE (1 << 1)
  129. #define RADEON_RESET_DMA (1 << 2)
  130. #define RADEON_RESET_CP (1 << 3)
  131. #define RADEON_RESET_GRBM (1 << 4)
  132. #define RADEON_RESET_DMA1 (1 << 5)
  133. #define RADEON_RESET_RLC (1 << 6)
  134. #define RADEON_RESET_SEM (1 << 7)
  135. #define RADEON_RESET_IH (1 << 8)
  136. #define RADEON_RESET_VMC (1 << 9)
  137. #define RADEON_RESET_MC (1 << 10)
  138. #define RADEON_RESET_DISPLAY (1 << 11)
  139. /* CG block flags */
  140. #define RADEON_CG_BLOCK_GFX (1 << 0)
  141. #define RADEON_CG_BLOCK_MC (1 << 1)
  142. #define RADEON_CG_BLOCK_SDMA (1 << 2)
  143. #define RADEON_CG_BLOCK_UVD (1 << 3)
  144. #define RADEON_CG_BLOCK_VCE (1 << 4)
  145. #define RADEON_CG_BLOCK_HDP (1 << 5)
  146. /* max cursor sizes (in pixels) */
  147. #define CURSOR_WIDTH 64
  148. #define CURSOR_HEIGHT 64
  149. #define CIK_CURSOR_WIDTH 128
  150. #define CIK_CURSOR_HEIGHT 128
  151. /*
  152. * Errata workarounds.
  153. */
  154. enum radeon_pll_errata {
  155. CHIP_ERRATA_R300_CG = 0x00000001,
  156. CHIP_ERRATA_PLL_DUMMYREADS = 0x00000002,
  157. CHIP_ERRATA_PLL_DELAY = 0x00000004
  158. };
  159. struct radeon_device;
  160. /*
  161. * BIOS.
  162. */
  163. bool radeon_get_bios(struct radeon_device *rdev);
  164. /*
  165. * Dummy page
  166. */
  167. struct radeon_dummy_page {
  168. struct page *page;
  169. dma_addr_t addr;
  170. };
  171. int radeon_dummy_page_init(struct radeon_device *rdev);
  172. void radeon_dummy_page_fini(struct radeon_device *rdev);
  173. /*
  174. * Clocks
  175. */
  176. struct radeon_clock {
  177. struct radeon_pll p1pll;
  178. struct radeon_pll p2pll;
  179. struct radeon_pll dcpll;
  180. struct radeon_pll spll;
  181. struct radeon_pll mpll;
  182. /* 10 Khz units */
  183. uint32_t default_mclk;
  184. uint32_t default_sclk;
  185. uint32_t default_dispclk;
  186. uint32_t current_dispclk;
  187. uint32_t dp_extclk;
  188. uint32_t max_pixel_clock;
  189. };
  190. /*
  191. * Power management
  192. */
  193. int radeon_pm_init(struct radeon_device *rdev);
  194. void radeon_pm_fini(struct radeon_device *rdev);
  195. void radeon_pm_compute_clocks(struct radeon_device *rdev);
  196. void radeon_pm_suspend(struct radeon_device *rdev);
  197. void radeon_pm_resume(struct radeon_device *rdev);
  198. void radeon_combios_get_power_modes(struct radeon_device *rdev);
  199. void radeon_atombios_get_power_modes(struct radeon_device *rdev);
  200. int radeon_atom_get_clock_dividers(struct radeon_device *rdev,
  201. u8 clock_type,
  202. u32 clock,
  203. bool strobe_mode,
  204. struct atom_clock_dividers *dividers);
  205. int radeon_atom_get_memory_pll_dividers(struct radeon_device *rdev,
  206. u32 clock,
  207. bool strobe_mode,
  208. struct atom_mpll_param *mpll_param);
  209. void radeon_atom_set_voltage(struct radeon_device *rdev, u16 voltage_level, u8 voltage_type);
  210. int radeon_atom_get_voltage_gpio_settings(struct radeon_device *rdev,
  211. u16 voltage_level, u8 voltage_type,
  212. u32 *gpio_value, u32 *gpio_mask);
  213. void radeon_atom_set_engine_dram_timings(struct radeon_device *rdev,
  214. u32 eng_clock, u32 mem_clock);
  215. int radeon_atom_get_voltage_step(struct radeon_device *rdev,
  216. u8 voltage_type, u16 *voltage_step);
  217. int radeon_atom_get_max_vddc(struct radeon_device *rdev, u8 voltage_type,
  218. u16 voltage_id, u16 *voltage);
  219. int radeon_atom_get_leakage_vddc_based_on_leakage_idx(struct radeon_device *rdev,
  220. u16 *voltage,
  221. u16 leakage_idx);
  222. int radeon_atom_round_to_true_voltage(struct radeon_device *rdev,
  223. u8 voltage_type,
  224. u16 nominal_voltage,
  225. u16 *true_voltage);
  226. int radeon_atom_get_min_voltage(struct radeon_device *rdev,
  227. u8 voltage_type, u16 *min_voltage);
  228. int radeon_atom_get_max_voltage(struct radeon_device *rdev,
  229. u8 voltage_type, u16 *max_voltage);
  230. int radeon_atom_get_voltage_table(struct radeon_device *rdev,
  231. u8 voltage_type, u8 voltage_mode,
  232. struct atom_voltage_table *voltage_table);
  233. bool radeon_atom_is_voltage_gpio(struct radeon_device *rdev,
  234. u8 voltage_type, u8 voltage_mode);
  235. void radeon_atom_update_memory_dll(struct radeon_device *rdev,
  236. u32 mem_clock);
  237. void radeon_atom_set_ac_timing(struct radeon_device *rdev,
  238. u32 mem_clock);
  239. int radeon_atom_init_mc_reg_table(struct radeon_device *rdev,
  240. u8 module_index,
  241. struct atom_mc_reg_table *reg_table);
  242. int radeon_atom_get_memory_info(struct radeon_device *rdev,
  243. u8 module_index, struct atom_memory_info *mem_info);
  244. int radeon_atom_get_mclk_range_table(struct radeon_device *rdev,
  245. bool gddr5, u8 module_index,
  246. struct atom_memory_clock_range_table *mclk_range_table);
  247. int radeon_atom_get_max_vddc(struct radeon_device *rdev, u8 voltage_type,
  248. u16 voltage_id, u16 *voltage);
  249. void rs690_pm_info(struct radeon_device *rdev);
  250. extern void evergreen_tiling_fields(unsigned tiling_flags, unsigned *bankw,
  251. unsigned *bankh, unsigned *mtaspect,
  252. unsigned *tile_split);
  253. /*
  254. * Fences.
  255. */
  256. struct radeon_fence_driver {
  257. uint32_t scratch_reg;
  258. uint64_t gpu_addr;
  259. volatile uint32_t *cpu_addr;
  260. /* sync_seq is protected by ring emission lock */
  261. uint64_t sync_seq[RADEON_NUM_RINGS];
  262. atomic64_t last_seq;
  263. unsigned long last_activity;
  264. bool initialized;
  265. };
  266. struct radeon_fence {
  267. struct radeon_device *rdev;
  268. struct kref kref;
  269. /* protected by radeon_fence.lock */
  270. uint64_t seq;
  271. /* RB, DMA, etc. */
  272. unsigned ring;
  273. };
  274. int radeon_fence_driver_start_ring(struct radeon_device *rdev, int ring);
  275. int radeon_fence_driver_init(struct radeon_device *rdev);
  276. void radeon_fence_driver_fini(struct radeon_device *rdev);
  277. void radeon_fence_driver_force_completion(struct radeon_device *rdev);
  278. int radeon_fence_emit(struct radeon_device *rdev, struct radeon_fence **fence, int ring);
  279. void radeon_fence_process(struct radeon_device *rdev, int ring);
  280. bool radeon_fence_signaled(struct radeon_fence *fence);
  281. int radeon_fence_wait(struct radeon_fence *fence, bool interruptible);
  282. int radeon_fence_wait_next_locked(struct radeon_device *rdev, int ring);
  283. int radeon_fence_wait_empty_locked(struct radeon_device *rdev, int ring);
  284. int radeon_fence_wait_any(struct radeon_device *rdev,
  285. struct radeon_fence **fences,
  286. bool intr);
  287. struct radeon_fence *radeon_fence_ref(struct radeon_fence *fence);
  288. void radeon_fence_unref(struct radeon_fence **fence);
  289. unsigned radeon_fence_count_emitted(struct radeon_device *rdev, int ring);
  290. bool radeon_fence_need_sync(struct radeon_fence *fence, int ring);
  291. void radeon_fence_note_sync(struct radeon_fence *fence, int ring);
  292. static inline struct radeon_fence *radeon_fence_later(struct radeon_fence *a,
  293. struct radeon_fence *b)
  294. {
  295. if (!a) {
  296. return b;
  297. }
  298. if (!b) {
  299. return a;
  300. }
  301. BUG_ON(a->ring != b->ring);
  302. if (a->seq > b->seq) {
  303. return a;
  304. } else {
  305. return b;
  306. }
  307. }
  308. static inline bool radeon_fence_is_earlier(struct radeon_fence *a,
  309. struct radeon_fence *b)
  310. {
  311. if (!a) {
  312. return false;
  313. }
  314. if (!b) {
  315. return true;
  316. }
  317. BUG_ON(a->ring != b->ring);
  318. return a->seq < b->seq;
  319. }
  320. /*
  321. * Tiling registers
  322. */
  323. struct radeon_surface_reg {
  324. struct radeon_bo *bo;
  325. };
  326. #define RADEON_GEM_MAX_SURFACES 8
  327. /*
  328. * TTM.
  329. */
  330. struct radeon_mman {
  331. struct ttm_bo_global_ref bo_global_ref;
  332. struct drm_global_reference mem_global_ref;
  333. struct ttm_bo_device bdev;
  334. bool mem_global_referenced;
  335. bool initialized;
  336. };
  337. /* bo virtual address in a specific vm */
  338. struct radeon_bo_va {
  339. /* protected by bo being reserved */
  340. struct list_head bo_list;
  341. uint64_t soffset;
  342. uint64_t eoffset;
  343. uint32_t flags;
  344. bool valid;
  345. unsigned ref_count;
  346. /* protected by vm mutex */
  347. struct list_head vm_list;
  348. /* constant after initialization */
  349. struct radeon_vm *vm;
  350. struct radeon_bo *bo;
  351. };
  352. struct radeon_bo {
  353. /* Protected by gem.mutex */
  354. struct list_head list;
  355. /* Protected by tbo.reserved */
  356. u32 placements[3];
  357. struct ttm_placement placement;
  358. struct ttm_buffer_object tbo;
  359. struct ttm_bo_kmap_obj kmap;
  360. unsigned pin_count;
  361. void *kptr;
  362. u32 tiling_flags;
  363. u32 pitch;
  364. int surface_reg;
  365. /* list of all virtual address to which this bo
  366. * is associated to
  367. */
  368. struct list_head va;
  369. /* Constant after initialization */
  370. struct radeon_device *rdev;
  371. struct drm_gem_object gem_base;
  372. struct ttm_bo_kmap_obj dma_buf_vmap;
  373. pid_t pid;
  374. };
  375. #define gem_to_radeon_bo(gobj) container_of((gobj), struct radeon_bo, gem_base)
  376. struct radeon_bo_list {
  377. struct ttm_validate_buffer tv;
  378. struct radeon_bo *bo;
  379. uint64_t gpu_offset;
  380. bool written;
  381. unsigned domain;
  382. unsigned alt_domain;
  383. u32 tiling_flags;
  384. };
  385. int radeon_gem_debugfs_init(struct radeon_device *rdev);
  386. /* sub-allocation manager, it has to be protected by another lock.
  387. * By conception this is an helper for other part of the driver
  388. * like the indirect buffer or semaphore, which both have their
  389. * locking.
  390. *
  391. * Principe is simple, we keep a list of sub allocation in offset
  392. * order (first entry has offset == 0, last entry has the highest
  393. * offset).
  394. *
  395. * When allocating new object we first check if there is room at
  396. * the end total_size - (last_object_offset + last_object_size) >=
  397. * alloc_size. If so we allocate new object there.
  398. *
  399. * When there is not enough room at the end, we start waiting for
  400. * each sub object until we reach object_offset+object_size >=
  401. * alloc_size, this object then become the sub object we return.
  402. *
  403. * Alignment can't be bigger than page size.
  404. *
  405. * Hole are not considered for allocation to keep things simple.
  406. * Assumption is that there won't be hole (all object on same
  407. * alignment).
  408. */
  409. struct radeon_sa_manager {
  410. wait_queue_head_t wq;
  411. struct radeon_bo *bo;
  412. struct list_head *hole;
  413. struct list_head flist[RADEON_NUM_RINGS];
  414. struct list_head olist;
  415. unsigned size;
  416. uint64_t gpu_addr;
  417. void *cpu_ptr;
  418. uint32_t domain;
  419. uint32_t align;
  420. };
  421. struct radeon_sa_bo;
  422. /* sub-allocation buffer */
  423. struct radeon_sa_bo {
  424. struct list_head olist;
  425. struct list_head flist;
  426. struct radeon_sa_manager *manager;
  427. unsigned soffset;
  428. unsigned eoffset;
  429. struct radeon_fence *fence;
  430. };
  431. /*
  432. * GEM objects.
  433. */
  434. struct radeon_gem {
  435. struct mutex mutex;
  436. struct list_head objects;
  437. };
  438. int radeon_gem_init(struct radeon_device *rdev);
  439. void radeon_gem_fini(struct radeon_device *rdev);
  440. int radeon_gem_object_create(struct radeon_device *rdev, int size,
  441. int alignment, int initial_domain,
  442. bool discardable, bool kernel,
  443. struct drm_gem_object **obj);
  444. int radeon_mode_dumb_create(struct drm_file *file_priv,
  445. struct drm_device *dev,
  446. struct drm_mode_create_dumb *args);
  447. int radeon_mode_dumb_mmap(struct drm_file *filp,
  448. struct drm_device *dev,
  449. uint32_t handle, uint64_t *offset_p);
  450. int radeon_mode_dumb_destroy(struct drm_file *file_priv,
  451. struct drm_device *dev,
  452. uint32_t handle);
  453. /*
  454. * Semaphores.
  455. */
  456. /* everything here is constant */
  457. struct radeon_semaphore {
  458. struct radeon_sa_bo *sa_bo;
  459. signed waiters;
  460. uint64_t gpu_addr;
  461. };
  462. int radeon_semaphore_create(struct radeon_device *rdev,
  463. struct radeon_semaphore **semaphore);
  464. void radeon_semaphore_emit_signal(struct radeon_device *rdev, int ring,
  465. struct radeon_semaphore *semaphore);
  466. void radeon_semaphore_emit_wait(struct radeon_device *rdev, int ring,
  467. struct radeon_semaphore *semaphore);
  468. int radeon_semaphore_sync_rings(struct radeon_device *rdev,
  469. struct radeon_semaphore *semaphore,
  470. int signaler, int waiter);
  471. void radeon_semaphore_free(struct radeon_device *rdev,
  472. struct radeon_semaphore **semaphore,
  473. struct radeon_fence *fence);
  474. /*
  475. * GART structures, functions & helpers
  476. */
  477. struct radeon_mc;
  478. #define RADEON_GPU_PAGE_SIZE 4096
  479. #define RADEON_GPU_PAGE_MASK (RADEON_GPU_PAGE_SIZE - 1)
  480. #define RADEON_GPU_PAGE_SHIFT 12
  481. #define RADEON_GPU_PAGE_ALIGN(a) (((a) + RADEON_GPU_PAGE_MASK) & ~RADEON_GPU_PAGE_MASK)
  482. struct radeon_gart {
  483. dma_addr_t table_addr;
  484. struct radeon_bo *robj;
  485. void *ptr;
  486. unsigned num_gpu_pages;
  487. unsigned num_cpu_pages;
  488. unsigned table_size;
  489. struct page **pages;
  490. dma_addr_t *pages_addr;
  491. bool ready;
  492. };
  493. int radeon_gart_table_ram_alloc(struct radeon_device *rdev);
  494. void radeon_gart_table_ram_free(struct radeon_device *rdev);
  495. int radeon_gart_table_vram_alloc(struct radeon_device *rdev);
  496. void radeon_gart_table_vram_free(struct radeon_device *rdev);
  497. int radeon_gart_table_vram_pin(struct radeon_device *rdev);
  498. void radeon_gart_table_vram_unpin(struct radeon_device *rdev);
  499. int radeon_gart_init(struct radeon_device *rdev);
  500. void radeon_gart_fini(struct radeon_device *rdev);
  501. void radeon_gart_unbind(struct radeon_device *rdev, unsigned offset,
  502. int pages);
  503. int radeon_gart_bind(struct radeon_device *rdev, unsigned offset,
  504. int pages, struct page **pagelist,
  505. dma_addr_t *dma_addr);
  506. void radeon_gart_restore(struct radeon_device *rdev);
  507. /*
  508. * GPU MC structures, functions & helpers
  509. */
  510. struct radeon_mc {
  511. resource_size_t aper_size;
  512. resource_size_t aper_base;
  513. resource_size_t agp_base;
  514. /* for some chips with <= 32MB we need to lie
  515. * about vram size near mc fb location */
  516. u64 mc_vram_size;
  517. u64 visible_vram_size;
  518. u64 gtt_size;
  519. u64 gtt_start;
  520. u64 gtt_end;
  521. u64 vram_start;
  522. u64 vram_end;
  523. unsigned vram_width;
  524. u64 real_vram_size;
  525. int vram_mtrr;
  526. bool vram_is_ddr;
  527. bool igp_sideport_enabled;
  528. u64 gtt_base_align;
  529. u64 mc_mask;
  530. };
  531. bool radeon_combios_sideport_present(struct radeon_device *rdev);
  532. bool radeon_atombios_sideport_present(struct radeon_device *rdev);
  533. /*
  534. * GPU scratch registers structures, functions & helpers
  535. */
  536. struct radeon_scratch {
  537. unsigned num_reg;
  538. uint32_t reg_base;
  539. bool free[32];
  540. uint32_t reg[32];
  541. };
  542. int radeon_scratch_get(struct radeon_device *rdev, uint32_t *reg);
  543. void radeon_scratch_free(struct radeon_device *rdev, uint32_t reg);
  544. /*
  545. * GPU doorbell structures, functions & helpers
  546. */
  547. struct radeon_doorbell {
  548. u32 num_pages;
  549. bool free[1024];
  550. /* doorbell mmio */
  551. resource_size_t base;
  552. resource_size_t size;
  553. void __iomem *ptr;
  554. };
  555. int radeon_doorbell_get(struct radeon_device *rdev, u32 *page);
  556. void radeon_doorbell_free(struct radeon_device *rdev, u32 doorbell);
  557. /*
  558. * IRQS.
  559. */
  560. struct radeon_unpin_work {
  561. struct work_struct work;
  562. struct radeon_device *rdev;
  563. int crtc_id;
  564. struct radeon_fence *fence;
  565. struct drm_pending_vblank_event *event;
  566. struct radeon_bo *old_rbo;
  567. u64 new_crtc_base;
  568. };
  569. struct r500_irq_stat_regs {
  570. u32 disp_int;
  571. u32 hdmi0_status;
  572. };
  573. struct r600_irq_stat_regs {
  574. u32 disp_int;
  575. u32 disp_int_cont;
  576. u32 disp_int_cont2;
  577. u32 d1grph_int;
  578. u32 d2grph_int;
  579. u32 hdmi0_status;
  580. u32 hdmi1_status;
  581. };
  582. struct evergreen_irq_stat_regs {
  583. u32 disp_int;
  584. u32 disp_int_cont;
  585. u32 disp_int_cont2;
  586. u32 disp_int_cont3;
  587. u32 disp_int_cont4;
  588. u32 disp_int_cont5;
  589. u32 d1grph_int;
  590. u32 d2grph_int;
  591. u32 d3grph_int;
  592. u32 d4grph_int;
  593. u32 d5grph_int;
  594. u32 d6grph_int;
  595. u32 afmt_status1;
  596. u32 afmt_status2;
  597. u32 afmt_status3;
  598. u32 afmt_status4;
  599. u32 afmt_status5;
  600. u32 afmt_status6;
  601. };
  602. struct cik_irq_stat_regs {
  603. u32 disp_int;
  604. u32 disp_int_cont;
  605. u32 disp_int_cont2;
  606. u32 disp_int_cont3;
  607. u32 disp_int_cont4;
  608. u32 disp_int_cont5;
  609. u32 disp_int_cont6;
  610. };
  611. union radeon_irq_stat_regs {
  612. struct r500_irq_stat_regs r500;
  613. struct r600_irq_stat_regs r600;
  614. struct evergreen_irq_stat_regs evergreen;
  615. struct cik_irq_stat_regs cik;
  616. };
  617. #define RADEON_MAX_HPD_PINS 6
  618. #define RADEON_MAX_CRTCS 6
  619. #define RADEON_MAX_AFMT_BLOCKS 6
  620. struct radeon_irq {
  621. bool installed;
  622. spinlock_t lock;
  623. atomic_t ring_int[RADEON_NUM_RINGS];
  624. bool crtc_vblank_int[RADEON_MAX_CRTCS];
  625. atomic_t pflip[RADEON_MAX_CRTCS];
  626. wait_queue_head_t vblank_queue;
  627. bool hpd[RADEON_MAX_HPD_PINS];
  628. bool afmt[RADEON_MAX_AFMT_BLOCKS];
  629. union radeon_irq_stat_regs stat_regs;
  630. bool dpm_thermal;
  631. };
  632. int radeon_irq_kms_init(struct radeon_device *rdev);
  633. void radeon_irq_kms_fini(struct radeon_device *rdev);
  634. void radeon_irq_kms_sw_irq_get(struct radeon_device *rdev, int ring);
  635. void radeon_irq_kms_sw_irq_put(struct radeon_device *rdev, int ring);
  636. void radeon_irq_kms_pflip_irq_get(struct radeon_device *rdev, int crtc);
  637. void radeon_irq_kms_pflip_irq_put(struct radeon_device *rdev, int crtc);
  638. void radeon_irq_kms_enable_afmt(struct radeon_device *rdev, int block);
  639. void radeon_irq_kms_disable_afmt(struct radeon_device *rdev, int block);
  640. void radeon_irq_kms_enable_hpd(struct radeon_device *rdev, unsigned hpd_mask);
  641. void radeon_irq_kms_disable_hpd(struct radeon_device *rdev, unsigned hpd_mask);
  642. /*
  643. * CP & rings.
  644. */
  645. struct radeon_ib {
  646. struct radeon_sa_bo *sa_bo;
  647. uint32_t length_dw;
  648. uint64_t gpu_addr;
  649. uint32_t *ptr;
  650. int ring;
  651. struct radeon_fence *fence;
  652. struct radeon_vm *vm;
  653. bool is_const_ib;
  654. struct radeon_fence *sync_to[RADEON_NUM_RINGS];
  655. struct radeon_semaphore *semaphore;
  656. };
  657. struct radeon_ring {
  658. struct radeon_bo *ring_obj;
  659. volatile uint32_t *ring;
  660. unsigned rptr;
  661. unsigned rptr_offs;
  662. unsigned rptr_reg;
  663. unsigned rptr_save_reg;
  664. u64 next_rptr_gpu_addr;
  665. volatile u32 *next_rptr_cpu_addr;
  666. unsigned wptr;
  667. unsigned wptr_old;
  668. unsigned wptr_reg;
  669. unsigned ring_size;
  670. unsigned ring_free_dw;
  671. int count_dw;
  672. unsigned long last_activity;
  673. unsigned last_rptr;
  674. uint64_t gpu_addr;
  675. uint32_t align_mask;
  676. uint32_t ptr_mask;
  677. bool ready;
  678. u32 ptr_reg_shift;
  679. u32 ptr_reg_mask;
  680. u32 nop;
  681. u32 idx;
  682. u64 last_semaphore_signal_addr;
  683. u64 last_semaphore_wait_addr;
  684. /* for CIK queues */
  685. u32 me;
  686. u32 pipe;
  687. u32 queue;
  688. struct radeon_bo *mqd_obj;
  689. u32 doorbell_page_num;
  690. u32 doorbell_offset;
  691. unsigned wptr_offs;
  692. };
  693. struct radeon_mec {
  694. struct radeon_bo *hpd_eop_obj;
  695. u64 hpd_eop_gpu_addr;
  696. u32 num_pipe;
  697. u32 num_mec;
  698. u32 num_queue;
  699. };
  700. /*
  701. * VM
  702. */
  703. /* maximum number of VMIDs */
  704. #define RADEON_NUM_VM 16
  705. /* defines number of bits in page table versus page directory,
  706. * a page is 4KB so we have 12 bits offset, 9 bits in the page
  707. * table and the remaining 19 bits are in the page directory */
  708. #define RADEON_VM_BLOCK_SIZE 9
  709. /* number of entries in page table */
  710. #define RADEON_VM_PTE_COUNT (1 << RADEON_VM_BLOCK_SIZE)
  711. /* PTBs (Page Table Blocks) need to be aligned to 32K */
  712. #define RADEON_VM_PTB_ALIGN_SIZE 32768
  713. #define RADEON_VM_PTB_ALIGN_MASK (RADEON_VM_PTB_ALIGN_SIZE - 1)
  714. #define RADEON_VM_PTB_ALIGN(a) (((a) + RADEON_VM_PTB_ALIGN_MASK) & ~RADEON_VM_PTB_ALIGN_MASK)
  715. struct radeon_vm {
  716. struct list_head list;
  717. struct list_head va;
  718. unsigned id;
  719. /* contains the page directory */
  720. struct radeon_sa_bo *page_directory;
  721. uint64_t pd_gpu_addr;
  722. /* array of page tables, one for each page directory entry */
  723. struct radeon_sa_bo **page_tables;
  724. struct mutex mutex;
  725. /* last fence for cs using this vm */
  726. struct radeon_fence *fence;
  727. /* last flush or NULL if we still need to flush */
  728. struct radeon_fence *last_flush;
  729. };
  730. struct radeon_vm_manager {
  731. struct mutex lock;
  732. struct list_head lru_vm;
  733. struct radeon_fence *active[RADEON_NUM_VM];
  734. struct radeon_sa_manager sa_manager;
  735. uint32_t max_pfn;
  736. /* number of VMIDs */
  737. unsigned nvm;
  738. /* vram base address for page table entry */
  739. u64 vram_base_offset;
  740. /* is vm enabled? */
  741. bool enabled;
  742. };
  743. /*
  744. * file private structure
  745. */
  746. struct radeon_fpriv {
  747. struct radeon_vm vm;
  748. };
  749. /*
  750. * R6xx+ IH ring
  751. */
  752. struct r600_ih {
  753. struct radeon_bo *ring_obj;
  754. volatile uint32_t *ring;
  755. unsigned rptr;
  756. unsigned ring_size;
  757. uint64_t gpu_addr;
  758. uint32_t ptr_mask;
  759. atomic_t lock;
  760. bool enabled;
  761. };
  762. /*
  763. * RLC stuff
  764. */
  765. #include "clearstate_defs.h"
  766. struct radeon_rlc {
  767. /* for power gating */
  768. struct radeon_bo *save_restore_obj;
  769. uint64_t save_restore_gpu_addr;
  770. volatile uint32_t *sr_ptr;
  771. const u32 *reg_list;
  772. u32 reg_list_size;
  773. /* for clear state */
  774. struct radeon_bo *clear_state_obj;
  775. uint64_t clear_state_gpu_addr;
  776. volatile uint32_t *cs_ptr;
  777. const struct cs_section_def *cs_data;
  778. u32 clear_state_size;
  779. /* for cp tables */
  780. struct radeon_bo *cp_table_obj;
  781. uint64_t cp_table_gpu_addr;
  782. volatile uint32_t *cp_table_ptr;
  783. u32 cp_table_size;
  784. };
  785. int radeon_ib_get(struct radeon_device *rdev, int ring,
  786. struct radeon_ib *ib, struct radeon_vm *vm,
  787. unsigned size);
  788. void radeon_ib_free(struct radeon_device *rdev, struct radeon_ib *ib);
  789. void radeon_ib_sync_to(struct radeon_ib *ib, struct radeon_fence *fence);
  790. int radeon_ib_schedule(struct radeon_device *rdev, struct radeon_ib *ib,
  791. struct radeon_ib *const_ib);
  792. int radeon_ib_pool_init(struct radeon_device *rdev);
  793. void radeon_ib_pool_fini(struct radeon_device *rdev);
  794. int radeon_ib_ring_tests(struct radeon_device *rdev);
  795. /* Ring access between begin & end cannot sleep */
  796. bool radeon_ring_supports_scratch_reg(struct radeon_device *rdev,
  797. struct radeon_ring *ring);
  798. void radeon_ring_free_size(struct radeon_device *rdev, struct radeon_ring *cp);
  799. int radeon_ring_alloc(struct radeon_device *rdev, struct radeon_ring *cp, unsigned ndw);
  800. int radeon_ring_lock(struct radeon_device *rdev, struct radeon_ring *cp, unsigned ndw);
  801. void radeon_ring_commit(struct radeon_device *rdev, struct radeon_ring *cp);
  802. void radeon_ring_unlock_commit(struct radeon_device *rdev, struct radeon_ring *cp);
  803. void radeon_ring_undo(struct radeon_ring *ring);
  804. void radeon_ring_unlock_undo(struct radeon_device *rdev, struct radeon_ring *cp);
  805. int radeon_ring_test(struct radeon_device *rdev, struct radeon_ring *cp);
  806. void radeon_ring_force_activity(struct radeon_device *rdev, struct radeon_ring *ring);
  807. void radeon_ring_lockup_update(struct radeon_ring *ring);
  808. bool radeon_ring_test_lockup(struct radeon_device *rdev, struct radeon_ring *ring);
  809. unsigned radeon_ring_backup(struct radeon_device *rdev, struct radeon_ring *ring,
  810. uint32_t **data);
  811. int radeon_ring_restore(struct radeon_device *rdev, struct radeon_ring *ring,
  812. unsigned size, uint32_t *data);
  813. int radeon_ring_init(struct radeon_device *rdev, struct radeon_ring *cp, unsigned ring_size,
  814. unsigned rptr_offs, unsigned rptr_reg, unsigned wptr_reg,
  815. u32 ptr_reg_shift, u32 ptr_reg_mask, u32 nop);
  816. void radeon_ring_fini(struct radeon_device *rdev, struct radeon_ring *cp);
  817. /* r600 async dma */
  818. void r600_dma_stop(struct radeon_device *rdev);
  819. int r600_dma_resume(struct radeon_device *rdev);
  820. void r600_dma_fini(struct radeon_device *rdev);
  821. void cayman_dma_stop(struct radeon_device *rdev);
  822. int cayman_dma_resume(struct radeon_device *rdev);
  823. void cayman_dma_fini(struct radeon_device *rdev);
  824. /*
  825. * CS.
  826. */
  827. struct radeon_cs_reloc {
  828. struct drm_gem_object *gobj;
  829. struct radeon_bo *robj;
  830. struct radeon_bo_list lobj;
  831. uint32_t handle;
  832. uint32_t flags;
  833. };
  834. struct radeon_cs_chunk {
  835. uint32_t chunk_id;
  836. uint32_t length_dw;
  837. int kpage_idx[2];
  838. uint32_t *kpage[2];
  839. uint32_t *kdata;
  840. void __user *user_ptr;
  841. int last_copied_page;
  842. int last_page_index;
  843. };
  844. struct radeon_cs_parser {
  845. struct device *dev;
  846. struct radeon_device *rdev;
  847. struct drm_file *filp;
  848. /* chunks */
  849. unsigned nchunks;
  850. struct radeon_cs_chunk *chunks;
  851. uint64_t *chunks_array;
  852. /* IB */
  853. unsigned idx;
  854. /* relocations */
  855. unsigned nrelocs;
  856. struct radeon_cs_reloc *relocs;
  857. struct radeon_cs_reloc **relocs_ptr;
  858. struct list_head validated;
  859. unsigned dma_reloc_idx;
  860. /* indices of various chunks */
  861. int chunk_ib_idx;
  862. int chunk_relocs_idx;
  863. int chunk_flags_idx;
  864. int chunk_const_ib_idx;
  865. struct radeon_ib ib;
  866. struct radeon_ib const_ib;
  867. void *track;
  868. unsigned family;
  869. int parser_error;
  870. u32 cs_flags;
  871. u32 ring;
  872. s32 priority;
  873. struct ww_acquire_ctx ticket;
  874. };
  875. extern int radeon_cs_finish_pages(struct radeon_cs_parser *p);
  876. extern u32 radeon_get_ib_value(struct radeon_cs_parser *p, int idx);
  877. struct radeon_cs_packet {
  878. unsigned idx;
  879. unsigned type;
  880. unsigned reg;
  881. unsigned opcode;
  882. int count;
  883. unsigned one_reg_wr;
  884. };
  885. typedef int (*radeon_packet0_check_t)(struct radeon_cs_parser *p,
  886. struct radeon_cs_packet *pkt,
  887. unsigned idx, unsigned reg);
  888. typedef int (*radeon_packet3_check_t)(struct radeon_cs_parser *p,
  889. struct radeon_cs_packet *pkt);
  890. /*
  891. * AGP
  892. */
  893. int radeon_agp_init(struct radeon_device *rdev);
  894. void radeon_agp_resume(struct radeon_device *rdev);
  895. void radeon_agp_suspend(struct radeon_device *rdev);
  896. void radeon_agp_fini(struct radeon_device *rdev);
  897. /*
  898. * Writeback
  899. */
  900. struct radeon_wb {
  901. struct radeon_bo *wb_obj;
  902. volatile uint32_t *wb;
  903. uint64_t gpu_addr;
  904. bool enabled;
  905. bool use_event;
  906. };
  907. #define RADEON_WB_SCRATCH_OFFSET 0
  908. #define RADEON_WB_RING0_NEXT_RPTR 256
  909. #define RADEON_WB_CP_RPTR_OFFSET 1024
  910. #define RADEON_WB_CP1_RPTR_OFFSET 1280
  911. #define RADEON_WB_CP2_RPTR_OFFSET 1536
  912. #define R600_WB_DMA_RPTR_OFFSET 1792
  913. #define R600_WB_IH_WPTR_OFFSET 2048
  914. #define CAYMAN_WB_DMA1_RPTR_OFFSET 2304
  915. #define R600_WB_UVD_RPTR_OFFSET 2560
  916. #define R600_WB_EVENT_OFFSET 3072
  917. #define CIK_WB_CP1_WPTR_OFFSET 3328
  918. #define CIK_WB_CP2_WPTR_OFFSET 3584
  919. /**
  920. * struct radeon_pm - power management datas
  921. * @max_bandwidth: maximum bandwidth the gpu has (MByte/s)
  922. * @igp_sideport_mclk: sideport memory clock Mhz (rs690,rs740,rs780,rs880)
  923. * @igp_system_mclk: system clock Mhz (rs690,rs740,rs780,rs880)
  924. * @igp_ht_link_clk: ht link clock Mhz (rs690,rs740,rs780,rs880)
  925. * @igp_ht_link_width: ht link width in bits (rs690,rs740,rs780,rs880)
  926. * @k8_bandwidth: k8 bandwidth the gpu has (MByte/s) (IGP)
  927. * @sideport_bandwidth: sideport bandwidth the gpu has (MByte/s) (IGP)
  928. * @ht_bandwidth: ht bandwidth the gpu has (MByte/s) (IGP)
  929. * @core_bandwidth: core GPU bandwidth the gpu has (MByte/s) (IGP)
  930. * @sclk: GPU clock Mhz (core bandwidth depends of this clock)
  931. * @needed_bandwidth: current bandwidth needs
  932. *
  933. * It keeps track of various data needed to take powermanagement decision.
  934. * Bandwidth need is used to determine minimun clock of the GPU and memory.
  935. * Equation between gpu/memory clock and available bandwidth is hw dependent
  936. * (type of memory, bus size, efficiency, ...)
  937. */
  938. enum radeon_pm_method {
  939. PM_METHOD_PROFILE,
  940. PM_METHOD_DYNPM,
  941. PM_METHOD_DPM,
  942. };
  943. enum radeon_dynpm_state {
  944. DYNPM_STATE_DISABLED,
  945. DYNPM_STATE_MINIMUM,
  946. DYNPM_STATE_PAUSED,
  947. DYNPM_STATE_ACTIVE,
  948. DYNPM_STATE_SUSPENDED,
  949. };
  950. enum radeon_dynpm_action {
  951. DYNPM_ACTION_NONE,
  952. DYNPM_ACTION_MINIMUM,
  953. DYNPM_ACTION_DOWNCLOCK,
  954. DYNPM_ACTION_UPCLOCK,
  955. DYNPM_ACTION_DEFAULT
  956. };
  957. enum radeon_voltage_type {
  958. VOLTAGE_NONE = 0,
  959. VOLTAGE_GPIO,
  960. VOLTAGE_VDDC,
  961. VOLTAGE_SW
  962. };
  963. enum radeon_pm_state_type {
  964. /* not used for dpm */
  965. POWER_STATE_TYPE_DEFAULT,
  966. POWER_STATE_TYPE_POWERSAVE,
  967. /* user selectable states */
  968. POWER_STATE_TYPE_BATTERY,
  969. POWER_STATE_TYPE_BALANCED,
  970. POWER_STATE_TYPE_PERFORMANCE,
  971. /* internal states */
  972. POWER_STATE_TYPE_INTERNAL_UVD,
  973. POWER_STATE_TYPE_INTERNAL_UVD_SD,
  974. POWER_STATE_TYPE_INTERNAL_UVD_HD,
  975. POWER_STATE_TYPE_INTERNAL_UVD_HD2,
  976. POWER_STATE_TYPE_INTERNAL_UVD_MVC,
  977. POWER_STATE_TYPE_INTERNAL_BOOT,
  978. POWER_STATE_TYPE_INTERNAL_THERMAL,
  979. POWER_STATE_TYPE_INTERNAL_ACPI,
  980. POWER_STATE_TYPE_INTERNAL_ULV,
  981. POWER_STATE_TYPE_INTERNAL_3DPERF,
  982. };
  983. enum radeon_pm_profile_type {
  984. PM_PROFILE_DEFAULT,
  985. PM_PROFILE_AUTO,
  986. PM_PROFILE_LOW,
  987. PM_PROFILE_MID,
  988. PM_PROFILE_HIGH,
  989. };
  990. #define PM_PROFILE_DEFAULT_IDX 0
  991. #define PM_PROFILE_LOW_SH_IDX 1
  992. #define PM_PROFILE_MID_SH_IDX 2
  993. #define PM_PROFILE_HIGH_SH_IDX 3
  994. #define PM_PROFILE_LOW_MH_IDX 4
  995. #define PM_PROFILE_MID_MH_IDX 5
  996. #define PM_PROFILE_HIGH_MH_IDX 6
  997. #define PM_PROFILE_MAX 7
  998. struct radeon_pm_profile {
  999. int dpms_off_ps_idx;
  1000. int dpms_on_ps_idx;
  1001. int dpms_off_cm_idx;
  1002. int dpms_on_cm_idx;
  1003. };
  1004. enum radeon_int_thermal_type {
  1005. THERMAL_TYPE_NONE,
  1006. THERMAL_TYPE_EXTERNAL,
  1007. THERMAL_TYPE_EXTERNAL_GPIO,
  1008. THERMAL_TYPE_RV6XX,
  1009. THERMAL_TYPE_RV770,
  1010. THERMAL_TYPE_ADT7473_WITH_INTERNAL,
  1011. THERMAL_TYPE_EVERGREEN,
  1012. THERMAL_TYPE_SUMO,
  1013. THERMAL_TYPE_NI,
  1014. THERMAL_TYPE_SI,
  1015. THERMAL_TYPE_EMC2103_WITH_INTERNAL,
  1016. THERMAL_TYPE_CI,
  1017. };
  1018. struct radeon_voltage {
  1019. enum radeon_voltage_type type;
  1020. /* gpio voltage */
  1021. struct radeon_gpio_rec gpio;
  1022. u32 delay; /* delay in usec from voltage drop to sclk change */
  1023. bool active_high; /* voltage drop is active when bit is high */
  1024. /* VDDC voltage */
  1025. u8 vddc_id; /* index into vddc voltage table */
  1026. u8 vddci_id; /* index into vddci voltage table */
  1027. bool vddci_enabled;
  1028. /* r6xx+ sw */
  1029. u16 voltage;
  1030. /* evergreen+ vddci */
  1031. u16 vddci;
  1032. };
  1033. /* clock mode flags */
  1034. #define RADEON_PM_MODE_NO_DISPLAY (1 << 0)
  1035. struct radeon_pm_clock_info {
  1036. /* memory clock */
  1037. u32 mclk;
  1038. /* engine clock */
  1039. u32 sclk;
  1040. /* voltage info */
  1041. struct radeon_voltage voltage;
  1042. /* standardized clock flags */
  1043. u32 flags;
  1044. };
  1045. /* state flags */
  1046. #define RADEON_PM_STATE_SINGLE_DISPLAY_ONLY (1 << 0)
  1047. struct radeon_power_state {
  1048. enum radeon_pm_state_type type;
  1049. struct radeon_pm_clock_info *clock_info;
  1050. /* number of valid clock modes in this power state */
  1051. int num_clock_modes;
  1052. struct radeon_pm_clock_info *default_clock_mode;
  1053. /* standardized state flags */
  1054. u32 flags;
  1055. u32 misc; /* vbios specific flags */
  1056. u32 misc2; /* vbios specific flags */
  1057. int pcie_lanes; /* pcie lanes */
  1058. };
  1059. /*
  1060. * Some modes are overclocked by very low value, accept them
  1061. */
  1062. #define RADEON_MODE_OVERCLOCK_MARGIN 500 /* 5 MHz */
  1063. enum radeon_dpm_auto_throttle_src {
  1064. RADEON_DPM_AUTO_THROTTLE_SRC_THERMAL,
  1065. RADEON_DPM_AUTO_THROTTLE_SRC_EXTERNAL
  1066. };
  1067. enum radeon_dpm_event_src {
  1068. RADEON_DPM_EVENT_SRC_ANALOG = 0,
  1069. RADEON_DPM_EVENT_SRC_EXTERNAL = 1,
  1070. RADEON_DPM_EVENT_SRC_DIGITAL = 2,
  1071. RADEON_DPM_EVENT_SRC_ANALOG_OR_EXTERNAL = 3,
  1072. RADEON_DPM_EVENT_SRC_DIGIAL_OR_EXTERNAL = 4
  1073. };
  1074. struct radeon_ps {
  1075. u32 caps; /* vbios flags */
  1076. u32 class; /* vbios flags */
  1077. u32 class2; /* vbios flags */
  1078. /* UVD clocks */
  1079. u32 vclk;
  1080. u32 dclk;
  1081. /* asic priv */
  1082. void *ps_priv;
  1083. };
  1084. struct radeon_dpm_thermal {
  1085. /* thermal interrupt work */
  1086. struct work_struct work;
  1087. /* low temperature threshold */
  1088. int min_temp;
  1089. /* high temperature threshold */
  1090. int max_temp;
  1091. /* was interrupt low to high or high to low */
  1092. bool high_to_low;
  1093. };
  1094. enum radeon_clk_action
  1095. {
  1096. RADEON_SCLK_UP = 1,
  1097. RADEON_SCLK_DOWN
  1098. };
  1099. struct radeon_blacklist_clocks
  1100. {
  1101. u32 sclk;
  1102. u32 mclk;
  1103. enum radeon_clk_action action;
  1104. };
  1105. struct radeon_clock_and_voltage_limits {
  1106. u32 sclk;
  1107. u32 mclk;
  1108. u32 vddc;
  1109. u32 vddci;
  1110. };
  1111. struct radeon_clock_array {
  1112. u32 count;
  1113. u32 *values;
  1114. };
  1115. struct radeon_clock_voltage_dependency_entry {
  1116. u32 clk;
  1117. u16 v;
  1118. };
  1119. struct radeon_clock_voltage_dependency_table {
  1120. u32 count;
  1121. struct radeon_clock_voltage_dependency_entry *entries;
  1122. };
  1123. struct radeon_cac_leakage_entry {
  1124. u16 vddc;
  1125. u32 leakage;
  1126. };
  1127. struct radeon_cac_leakage_table {
  1128. u32 count;
  1129. struct radeon_cac_leakage_entry *entries;
  1130. };
  1131. struct radeon_phase_shedding_limits_entry {
  1132. u16 voltage;
  1133. u32 sclk;
  1134. u32 mclk;
  1135. };
  1136. struct radeon_phase_shedding_limits_table {
  1137. u32 count;
  1138. struct radeon_phase_shedding_limits_entry *entries;
  1139. };
  1140. struct radeon_uvd_clock_voltage_dependency_entry {
  1141. u32 vclk;
  1142. u32 dclk;
  1143. u16 v;
  1144. };
  1145. struct radeon_uvd_clock_voltage_dependency_table {
  1146. u8 count;
  1147. struct radeon_uvd_clock_voltage_dependency_entry *entries;
  1148. };
  1149. struct radeon_ppm_table {
  1150. u8 ppm_design;
  1151. u16 cpu_core_number;
  1152. u32 platform_tdp;
  1153. u32 small_ac_platform_tdp;
  1154. u32 platform_tdc;
  1155. u32 small_ac_platform_tdc;
  1156. u32 apu_tdp;
  1157. u32 dgpu_tdp;
  1158. u32 dgpu_ulv_power;
  1159. u32 tj_max;
  1160. };
  1161. struct radeon_dpm_dynamic_state {
  1162. struct radeon_clock_voltage_dependency_table vddc_dependency_on_sclk;
  1163. struct radeon_clock_voltage_dependency_table vddci_dependency_on_mclk;
  1164. struct radeon_clock_voltage_dependency_table vddc_dependency_on_mclk;
  1165. struct radeon_clock_voltage_dependency_table vddc_dependency_on_dispclk;
  1166. struct radeon_uvd_clock_voltage_dependency_table uvd_clock_voltage_dependency_table;
  1167. struct radeon_clock_array valid_sclk_values;
  1168. struct radeon_clock_array valid_mclk_values;
  1169. struct radeon_clock_and_voltage_limits max_clock_voltage_on_dc;
  1170. struct radeon_clock_and_voltage_limits max_clock_voltage_on_ac;
  1171. u32 mclk_sclk_ratio;
  1172. u32 sclk_mclk_delta;
  1173. u16 vddc_vddci_delta;
  1174. u16 min_vddc_for_pcie_gen2;
  1175. struct radeon_cac_leakage_table cac_leakage_table;
  1176. struct radeon_phase_shedding_limits_table phase_shedding_limits_table;
  1177. struct radeon_ppm_table *ppm_table;
  1178. };
  1179. struct radeon_dpm_fan {
  1180. u16 t_min;
  1181. u16 t_med;
  1182. u16 t_high;
  1183. u16 pwm_min;
  1184. u16 pwm_med;
  1185. u16 pwm_high;
  1186. u8 t_hyst;
  1187. u32 cycle_delay;
  1188. u16 t_max;
  1189. bool ucode_fan_control;
  1190. };
  1191. enum radeon_pcie_gen {
  1192. RADEON_PCIE_GEN1 = 0,
  1193. RADEON_PCIE_GEN2 = 1,
  1194. RADEON_PCIE_GEN3 = 2,
  1195. RADEON_PCIE_GEN_INVALID = 0xffff
  1196. };
  1197. enum radeon_dpm_forced_level {
  1198. RADEON_DPM_FORCED_LEVEL_AUTO = 0,
  1199. RADEON_DPM_FORCED_LEVEL_LOW = 1,
  1200. RADEON_DPM_FORCED_LEVEL_HIGH = 2,
  1201. };
  1202. struct radeon_dpm {
  1203. struct radeon_ps *ps;
  1204. /* number of valid power states */
  1205. int num_ps;
  1206. /* current power state that is active */
  1207. struct radeon_ps *current_ps;
  1208. /* requested power state */
  1209. struct radeon_ps *requested_ps;
  1210. /* boot up power state */
  1211. struct radeon_ps *boot_ps;
  1212. /* default uvd power state */
  1213. struct radeon_ps *uvd_ps;
  1214. enum radeon_pm_state_type state;
  1215. enum radeon_pm_state_type user_state;
  1216. u32 platform_caps;
  1217. u32 voltage_response_time;
  1218. u32 backbias_response_time;
  1219. void *priv;
  1220. u32 new_active_crtcs;
  1221. int new_active_crtc_count;
  1222. u32 current_active_crtcs;
  1223. int current_active_crtc_count;
  1224. struct radeon_dpm_dynamic_state dyn_state;
  1225. struct radeon_dpm_fan fan;
  1226. u32 tdp_limit;
  1227. u32 near_tdp_limit;
  1228. u32 near_tdp_limit_adjusted;
  1229. u32 sq_ramping_threshold;
  1230. u32 cac_leakage;
  1231. u16 tdp_od_limit;
  1232. u32 tdp_adjustment;
  1233. u16 load_line_slope;
  1234. bool power_control;
  1235. bool ac_power;
  1236. /* special states active */
  1237. bool thermal_active;
  1238. bool uvd_active;
  1239. /* thermal handling */
  1240. struct radeon_dpm_thermal thermal;
  1241. /* forced levels */
  1242. enum radeon_dpm_forced_level forced_level;
  1243. /* track UVD streams */
  1244. unsigned sd;
  1245. unsigned hd;
  1246. };
  1247. void radeon_dpm_enable_uvd(struct radeon_device *rdev, bool enable);
  1248. struct radeon_pm {
  1249. struct mutex mutex;
  1250. /* write locked while reprogramming mclk */
  1251. struct rw_semaphore mclk_lock;
  1252. u32 active_crtcs;
  1253. int active_crtc_count;
  1254. int req_vblank;
  1255. bool vblank_sync;
  1256. fixed20_12 max_bandwidth;
  1257. fixed20_12 igp_sideport_mclk;
  1258. fixed20_12 igp_system_mclk;
  1259. fixed20_12 igp_ht_link_clk;
  1260. fixed20_12 igp_ht_link_width;
  1261. fixed20_12 k8_bandwidth;
  1262. fixed20_12 sideport_bandwidth;
  1263. fixed20_12 ht_bandwidth;
  1264. fixed20_12 core_bandwidth;
  1265. fixed20_12 sclk;
  1266. fixed20_12 mclk;
  1267. fixed20_12 needed_bandwidth;
  1268. struct radeon_power_state *power_state;
  1269. /* number of valid power states */
  1270. int num_power_states;
  1271. int current_power_state_index;
  1272. int current_clock_mode_index;
  1273. int requested_power_state_index;
  1274. int requested_clock_mode_index;
  1275. int default_power_state_index;
  1276. u32 current_sclk;
  1277. u32 current_mclk;
  1278. u16 current_vddc;
  1279. u16 current_vddci;
  1280. u32 default_sclk;
  1281. u32 default_mclk;
  1282. u16 default_vddc;
  1283. u16 default_vddci;
  1284. struct radeon_i2c_chan *i2c_bus;
  1285. /* selected pm method */
  1286. enum radeon_pm_method pm_method;
  1287. /* dynpm power management */
  1288. struct delayed_work dynpm_idle_work;
  1289. enum radeon_dynpm_state dynpm_state;
  1290. enum radeon_dynpm_action dynpm_planned_action;
  1291. unsigned long dynpm_action_timeout;
  1292. bool dynpm_can_upclock;
  1293. bool dynpm_can_downclock;
  1294. /* profile-based power management */
  1295. enum radeon_pm_profile_type profile;
  1296. int profile_index;
  1297. struct radeon_pm_profile profiles[PM_PROFILE_MAX];
  1298. /* internal thermal controller on rv6xx+ */
  1299. enum radeon_int_thermal_type int_thermal_type;
  1300. struct device *int_hwmon_dev;
  1301. /* dpm */
  1302. bool dpm_enabled;
  1303. struct radeon_dpm dpm;
  1304. };
  1305. int radeon_pm_get_type_index(struct radeon_device *rdev,
  1306. enum radeon_pm_state_type ps_type,
  1307. int instance);
  1308. /*
  1309. * UVD
  1310. */
  1311. #define RADEON_MAX_UVD_HANDLES 10
  1312. #define RADEON_UVD_STACK_SIZE (1024*1024)
  1313. #define RADEON_UVD_HEAP_SIZE (1024*1024)
  1314. struct radeon_uvd {
  1315. struct radeon_bo *vcpu_bo;
  1316. void *cpu_addr;
  1317. uint64_t gpu_addr;
  1318. void *saved_bo;
  1319. atomic_t handles[RADEON_MAX_UVD_HANDLES];
  1320. struct drm_file *filp[RADEON_MAX_UVD_HANDLES];
  1321. unsigned img_size[RADEON_MAX_UVD_HANDLES];
  1322. struct delayed_work idle_work;
  1323. };
  1324. int radeon_uvd_init(struct radeon_device *rdev);
  1325. void radeon_uvd_fini(struct radeon_device *rdev);
  1326. int radeon_uvd_suspend(struct radeon_device *rdev);
  1327. int radeon_uvd_resume(struct radeon_device *rdev);
  1328. int radeon_uvd_get_create_msg(struct radeon_device *rdev, int ring,
  1329. uint32_t handle, struct radeon_fence **fence);
  1330. int radeon_uvd_get_destroy_msg(struct radeon_device *rdev, int ring,
  1331. uint32_t handle, struct radeon_fence **fence);
  1332. void radeon_uvd_force_into_uvd_segment(struct radeon_bo *rbo);
  1333. void radeon_uvd_free_handles(struct radeon_device *rdev,
  1334. struct drm_file *filp);
  1335. int radeon_uvd_cs_parse(struct radeon_cs_parser *parser);
  1336. void radeon_uvd_note_usage(struct radeon_device *rdev);
  1337. int radeon_uvd_calc_upll_dividers(struct radeon_device *rdev,
  1338. unsigned vclk, unsigned dclk,
  1339. unsigned vco_min, unsigned vco_max,
  1340. unsigned fb_factor, unsigned fb_mask,
  1341. unsigned pd_min, unsigned pd_max,
  1342. unsigned pd_even,
  1343. unsigned *optimal_fb_div,
  1344. unsigned *optimal_vclk_div,
  1345. unsigned *optimal_dclk_div);
  1346. int radeon_uvd_send_upll_ctlreq(struct radeon_device *rdev,
  1347. unsigned cg_upll_func_cntl);
  1348. struct r600_audio {
  1349. int channels;
  1350. int rate;
  1351. int bits_per_sample;
  1352. u8 status_bits;
  1353. u8 category_code;
  1354. };
  1355. /*
  1356. * Benchmarking
  1357. */
  1358. void radeon_benchmark(struct radeon_device *rdev, int test_number);
  1359. /*
  1360. * Testing
  1361. */
  1362. void radeon_test_moves(struct radeon_device *rdev);
  1363. void radeon_test_ring_sync(struct radeon_device *rdev,
  1364. struct radeon_ring *cpA,
  1365. struct radeon_ring *cpB);
  1366. void radeon_test_syncing(struct radeon_device *rdev);
  1367. /*
  1368. * Debugfs
  1369. */
  1370. struct radeon_debugfs {
  1371. struct drm_info_list *files;
  1372. unsigned num_files;
  1373. };
  1374. int radeon_debugfs_add_files(struct radeon_device *rdev,
  1375. struct drm_info_list *files,
  1376. unsigned nfiles);
  1377. int radeon_debugfs_fence_init(struct radeon_device *rdev);
  1378. /*
  1379. * ASIC specific functions.
  1380. */
  1381. struct radeon_asic {
  1382. int (*init)(struct radeon_device *rdev);
  1383. void (*fini)(struct radeon_device *rdev);
  1384. int (*resume)(struct radeon_device *rdev);
  1385. int (*suspend)(struct radeon_device *rdev);
  1386. void (*vga_set_state)(struct radeon_device *rdev, bool state);
  1387. int (*asic_reset)(struct radeon_device *rdev);
  1388. /* ioctl hw specific callback. Some hw might want to perform special
  1389. * operation on specific ioctl. For instance on wait idle some hw
  1390. * might want to perform and HDP flush through MMIO as it seems that
  1391. * some R6XX/R7XX hw doesn't take HDP flush into account if programmed
  1392. * through ring.
  1393. */
  1394. void (*ioctl_wait_idle)(struct radeon_device *rdev, struct radeon_bo *bo);
  1395. /* check if 3D engine is idle */
  1396. bool (*gui_idle)(struct radeon_device *rdev);
  1397. /* wait for mc_idle */
  1398. int (*mc_wait_for_idle)(struct radeon_device *rdev);
  1399. /* get the reference clock */
  1400. u32 (*get_xclk)(struct radeon_device *rdev);
  1401. /* get the gpu clock counter */
  1402. uint64_t (*get_gpu_clock_counter)(struct radeon_device *rdev);
  1403. /* gart */
  1404. struct {
  1405. void (*tlb_flush)(struct radeon_device *rdev);
  1406. int (*set_page)(struct radeon_device *rdev, int i, uint64_t addr);
  1407. } gart;
  1408. struct {
  1409. int (*init)(struct radeon_device *rdev);
  1410. void (*fini)(struct radeon_device *rdev);
  1411. u32 pt_ring_index;
  1412. void (*set_page)(struct radeon_device *rdev,
  1413. struct radeon_ib *ib,
  1414. uint64_t pe,
  1415. uint64_t addr, unsigned count,
  1416. uint32_t incr, uint32_t flags);
  1417. } vm;
  1418. /* ring specific callbacks */
  1419. struct {
  1420. void (*ib_execute)(struct radeon_device *rdev, struct radeon_ib *ib);
  1421. int (*ib_parse)(struct radeon_device *rdev, struct radeon_ib *ib);
  1422. void (*emit_fence)(struct radeon_device *rdev, struct radeon_fence *fence);
  1423. void (*emit_semaphore)(struct radeon_device *rdev, struct radeon_ring *cp,
  1424. struct radeon_semaphore *semaphore, bool emit_wait);
  1425. int (*cs_parse)(struct radeon_cs_parser *p);
  1426. void (*ring_start)(struct radeon_device *rdev, struct radeon_ring *cp);
  1427. int (*ring_test)(struct radeon_device *rdev, struct radeon_ring *cp);
  1428. int (*ib_test)(struct radeon_device *rdev, struct radeon_ring *cp);
  1429. bool (*is_lockup)(struct radeon_device *rdev, struct radeon_ring *cp);
  1430. void (*vm_flush)(struct radeon_device *rdev, int ridx, struct radeon_vm *vm);
  1431. u32 (*get_rptr)(struct radeon_device *rdev, struct radeon_ring *ring);
  1432. u32 (*get_wptr)(struct radeon_device *rdev, struct radeon_ring *ring);
  1433. void (*set_wptr)(struct radeon_device *rdev, struct radeon_ring *ring);
  1434. } ring[RADEON_NUM_RINGS];
  1435. /* irqs */
  1436. struct {
  1437. int (*set)(struct radeon_device *rdev);
  1438. int (*process)(struct radeon_device *rdev);
  1439. } irq;
  1440. /* displays */
  1441. struct {
  1442. /* display watermarks */
  1443. void (*bandwidth_update)(struct radeon_device *rdev);
  1444. /* get frame count */
  1445. u32 (*get_vblank_counter)(struct radeon_device *rdev, int crtc);
  1446. /* wait for vblank */
  1447. void (*wait_for_vblank)(struct radeon_device *rdev, int crtc);
  1448. /* set backlight level */
  1449. void (*set_backlight_level)(struct radeon_encoder *radeon_encoder, u8 level);
  1450. /* get backlight level */
  1451. u8 (*get_backlight_level)(struct radeon_encoder *radeon_encoder);
  1452. /* audio callbacks */
  1453. void (*hdmi_enable)(struct drm_encoder *encoder, bool enable);
  1454. void (*hdmi_setmode)(struct drm_encoder *encoder, struct drm_display_mode *mode);
  1455. } display;
  1456. /* copy functions for bo handling */
  1457. struct {
  1458. int (*blit)(struct radeon_device *rdev,
  1459. uint64_t src_offset,
  1460. uint64_t dst_offset,
  1461. unsigned num_gpu_pages,
  1462. struct radeon_fence **fence);
  1463. u32 blit_ring_index;
  1464. int (*dma)(struct radeon_device *rdev,
  1465. uint64_t src_offset,
  1466. uint64_t dst_offset,
  1467. unsigned num_gpu_pages,
  1468. struct radeon_fence **fence);
  1469. u32 dma_ring_index;
  1470. /* method used for bo copy */
  1471. int (*copy)(struct radeon_device *rdev,
  1472. uint64_t src_offset,
  1473. uint64_t dst_offset,
  1474. unsigned num_gpu_pages,
  1475. struct radeon_fence **fence);
  1476. /* ring used for bo copies */
  1477. u32 copy_ring_index;
  1478. } copy;
  1479. /* surfaces */
  1480. struct {
  1481. int (*set_reg)(struct radeon_device *rdev, int reg,
  1482. uint32_t tiling_flags, uint32_t pitch,
  1483. uint32_t offset, uint32_t obj_size);
  1484. void (*clear_reg)(struct radeon_device *rdev, int reg);
  1485. } surface;
  1486. /* hotplug detect */
  1487. struct {
  1488. void (*init)(struct radeon_device *rdev);
  1489. void (*fini)(struct radeon_device *rdev);
  1490. bool (*sense)(struct radeon_device *rdev, enum radeon_hpd_id hpd);
  1491. void (*set_polarity)(struct radeon_device *rdev, enum radeon_hpd_id hpd);
  1492. } hpd;
  1493. /* static power management */
  1494. struct {
  1495. void (*misc)(struct radeon_device *rdev);
  1496. void (*prepare)(struct radeon_device *rdev);
  1497. void (*finish)(struct radeon_device *rdev);
  1498. void (*init_profile)(struct radeon_device *rdev);
  1499. void (*get_dynpm_state)(struct radeon_device *rdev);
  1500. uint32_t (*get_engine_clock)(struct radeon_device *rdev);
  1501. void (*set_engine_clock)(struct radeon_device *rdev, uint32_t eng_clock);
  1502. uint32_t (*get_memory_clock)(struct radeon_device *rdev);
  1503. void (*set_memory_clock)(struct radeon_device *rdev, uint32_t mem_clock);
  1504. int (*get_pcie_lanes)(struct radeon_device *rdev);
  1505. void (*set_pcie_lanes)(struct radeon_device *rdev, int lanes);
  1506. void (*set_clock_gating)(struct radeon_device *rdev, int enable);
  1507. int (*set_uvd_clocks)(struct radeon_device *rdev, u32 vclk, u32 dclk);
  1508. int (*get_temperature)(struct radeon_device *rdev);
  1509. } pm;
  1510. /* dynamic power management */
  1511. struct {
  1512. int (*init)(struct radeon_device *rdev);
  1513. void (*setup_asic)(struct radeon_device *rdev);
  1514. int (*enable)(struct radeon_device *rdev);
  1515. void (*disable)(struct radeon_device *rdev);
  1516. int (*pre_set_power_state)(struct radeon_device *rdev);
  1517. int (*set_power_state)(struct radeon_device *rdev);
  1518. void (*post_set_power_state)(struct radeon_device *rdev);
  1519. void (*display_configuration_changed)(struct radeon_device *rdev);
  1520. void (*fini)(struct radeon_device *rdev);
  1521. u32 (*get_sclk)(struct radeon_device *rdev, bool low);
  1522. u32 (*get_mclk)(struct radeon_device *rdev, bool low);
  1523. void (*print_power_state)(struct radeon_device *rdev, struct radeon_ps *ps);
  1524. void (*debugfs_print_current_performance_level)(struct radeon_device *rdev, struct seq_file *m);
  1525. int (*force_performance_level)(struct radeon_device *rdev, enum radeon_dpm_forced_level level);
  1526. bool (*vblank_too_short)(struct radeon_device *rdev);
  1527. } dpm;
  1528. /* pageflipping */
  1529. struct {
  1530. void (*pre_page_flip)(struct radeon_device *rdev, int crtc);
  1531. u32 (*page_flip)(struct radeon_device *rdev, int crtc, u64 crtc_base);
  1532. void (*post_page_flip)(struct radeon_device *rdev, int crtc);
  1533. } pflip;
  1534. };
  1535. /*
  1536. * Asic structures
  1537. */
  1538. struct r100_asic {
  1539. const unsigned *reg_safe_bm;
  1540. unsigned reg_safe_bm_size;
  1541. u32 hdp_cntl;
  1542. };
  1543. struct r300_asic {
  1544. const unsigned *reg_safe_bm;
  1545. unsigned reg_safe_bm_size;
  1546. u32 resync_scratch;
  1547. u32 hdp_cntl;
  1548. };
  1549. struct r600_asic {
  1550. unsigned max_pipes;
  1551. unsigned max_tile_pipes;
  1552. unsigned max_simds;
  1553. unsigned max_backends;
  1554. unsigned max_gprs;
  1555. unsigned max_threads;
  1556. unsigned max_stack_entries;
  1557. unsigned max_hw_contexts;
  1558. unsigned max_gs_threads;
  1559. unsigned sx_max_export_size;
  1560. unsigned sx_max_export_pos_size;
  1561. unsigned sx_max_export_smx_size;
  1562. unsigned sq_num_cf_insts;
  1563. unsigned tiling_nbanks;
  1564. unsigned tiling_npipes;
  1565. unsigned tiling_group_size;
  1566. unsigned tile_config;
  1567. unsigned backend_map;
  1568. };
  1569. struct rv770_asic {
  1570. unsigned max_pipes;
  1571. unsigned max_tile_pipes;
  1572. unsigned max_simds;
  1573. unsigned max_backends;
  1574. unsigned max_gprs;
  1575. unsigned max_threads;
  1576. unsigned max_stack_entries;
  1577. unsigned max_hw_contexts;
  1578. unsigned max_gs_threads;
  1579. unsigned sx_max_export_size;
  1580. unsigned sx_max_export_pos_size;
  1581. unsigned sx_max_export_smx_size;
  1582. unsigned sq_num_cf_insts;
  1583. unsigned sx_num_of_sets;
  1584. unsigned sc_prim_fifo_size;
  1585. unsigned sc_hiz_tile_fifo_size;
  1586. unsigned sc_earlyz_tile_fifo_fize;
  1587. unsigned tiling_nbanks;
  1588. unsigned tiling_npipes;
  1589. unsigned tiling_group_size;
  1590. unsigned tile_config;
  1591. unsigned backend_map;
  1592. };
  1593. struct evergreen_asic {
  1594. unsigned num_ses;
  1595. unsigned max_pipes;
  1596. unsigned max_tile_pipes;
  1597. unsigned max_simds;
  1598. unsigned max_backends;
  1599. unsigned max_gprs;
  1600. unsigned max_threads;
  1601. unsigned max_stack_entries;
  1602. unsigned max_hw_contexts;
  1603. unsigned max_gs_threads;
  1604. unsigned sx_max_export_size;
  1605. unsigned sx_max_export_pos_size;
  1606. unsigned sx_max_export_smx_size;
  1607. unsigned sq_num_cf_insts;
  1608. unsigned sx_num_of_sets;
  1609. unsigned sc_prim_fifo_size;
  1610. unsigned sc_hiz_tile_fifo_size;
  1611. unsigned sc_earlyz_tile_fifo_size;
  1612. unsigned tiling_nbanks;
  1613. unsigned tiling_npipes;
  1614. unsigned tiling_group_size;
  1615. unsigned tile_config;
  1616. unsigned backend_map;
  1617. };
  1618. struct cayman_asic {
  1619. unsigned max_shader_engines;
  1620. unsigned max_pipes_per_simd;
  1621. unsigned max_tile_pipes;
  1622. unsigned max_simds_per_se;
  1623. unsigned max_backends_per_se;
  1624. unsigned max_texture_channel_caches;
  1625. unsigned max_gprs;
  1626. unsigned max_threads;
  1627. unsigned max_gs_threads;
  1628. unsigned max_stack_entries;
  1629. unsigned sx_num_of_sets;
  1630. unsigned sx_max_export_size;
  1631. unsigned sx_max_export_pos_size;
  1632. unsigned sx_max_export_smx_size;
  1633. unsigned max_hw_contexts;
  1634. unsigned sq_num_cf_insts;
  1635. unsigned sc_prim_fifo_size;
  1636. unsigned sc_hiz_tile_fifo_size;
  1637. unsigned sc_earlyz_tile_fifo_size;
  1638. unsigned num_shader_engines;
  1639. unsigned num_shader_pipes_per_simd;
  1640. unsigned num_tile_pipes;
  1641. unsigned num_simds_per_se;
  1642. unsigned num_backends_per_se;
  1643. unsigned backend_disable_mask_per_asic;
  1644. unsigned backend_map;
  1645. unsigned num_texture_channel_caches;
  1646. unsigned mem_max_burst_length_bytes;
  1647. unsigned mem_row_size_in_kb;
  1648. unsigned shader_engine_tile_size;
  1649. unsigned num_gpus;
  1650. unsigned multi_gpu_tile_size;
  1651. unsigned tile_config;
  1652. };
  1653. struct si_asic {
  1654. unsigned max_shader_engines;
  1655. unsigned max_tile_pipes;
  1656. unsigned max_cu_per_sh;
  1657. unsigned max_sh_per_se;
  1658. unsigned max_backends_per_se;
  1659. unsigned max_texture_channel_caches;
  1660. unsigned max_gprs;
  1661. unsigned max_gs_threads;
  1662. unsigned max_hw_contexts;
  1663. unsigned sc_prim_fifo_size_frontend;
  1664. unsigned sc_prim_fifo_size_backend;
  1665. unsigned sc_hiz_tile_fifo_size;
  1666. unsigned sc_earlyz_tile_fifo_size;
  1667. unsigned num_tile_pipes;
  1668. unsigned num_backends_per_se;
  1669. unsigned backend_disable_mask_per_asic;
  1670. unsigned backend_map;
  1671. unsigned num_texture_channel_caches;
  1672. unsigned mem_max_burst_length_bytes;
  1673. unsigned mem_row_size_in_kb;
  1674. unsigned shader_engine_tile_size;
  1675. unsigned num_gpus;
  1676. unsigned multi_gpu_tile_size;
  1677. unsigned tile_config;
  1678. uint32_t tile_mode_array[32];
  1679. };
  1680. struct cik_asic {
  1681. unsigned max_shader_engines;
  1682. unsigned max_tile_pipes;
  1683. unsigned max_cu_per_sh;
  1684. unsigned max_sh_per_se;
  1685. unsigned max_backends_per_se;
  1686. unsigned max_texture_channel_caches;
  1687. unsigned max_gprs;
  1688. unsigned max_gs_threads;
  1689. unsigned max_hw_contexts;
  1690. unsigned sc_prim_fifo_size_frontend;
  1691. unsigned sc_prim_fifo_size_backend;
  1692. unsigned sc_hiz_tile_fifo_size;
  1693. unsigned sc_earlyz_tile_fifo_size;
  1694. unsigned num_tile_pipes;
  1695. unsigned num_backends_per_se;
  1696. unsigned backend_disable_mask_per_asic;
  1697. unsigned backend_map;
  1698. unsigned num_texture_channel_caches;
  1699. unsigned mem_max_burst_length_bytes;
  1700. unsigned mem_row_size_in_kb;
  1701. unsigned shader_engine_tile_size;
  1702. unsigned num_gpus;
  1703. unsigned multi_gpu_tile_size;
  1704. unsigned tile_config;
  1705. uint32_t tile_mode_array[32];
  1706. };
  1707. union radeon_asic_config {
  1708. struct r300_asic r300;
  1709. struct r100_asic r100;
  1710. struct r600_asic r600;
  1711. struct rv770_asic rv770;
  1712. struct evergreen_asic evergreen;
  1713. struct cayman_asic cayman;
  1714. struct si_asic si;
  1715. struct cik_asic cik;
  1716. };
  1717. /*
  1718. * asic initizalization from radeon_asic.c
  1719. */
  1720. void radeon_agp_disable(struct radeon_device *rdev);
  1721. int radeon_asic_init(struct radeon_device *rdev);
  1722. /*
  1723. * IOCTL.
  1724. */
  1725. int radeon_gem_info_ioctl(struct drm_device *dev, void *data,
  1726. struct drm_file *filp);
  1727. int radeon_gem_create_ioctl(struct drm_device *dev, void *data,
  1728. struct drm_file *filp);
  1729. int radeon_gem_pin_ioctl(struct drm_device *dev, void *data,
  1730. struct drm_file *file_priv);
  1731. int radeon_gem_unpin_ioctl(struct drm_device *dev, void *data,
  1732. struct drm_file *file_priv);
  1733. int radeon_gem_pwrite_ioctl(struct drm_device *dev, void *data,
  1734. struct drm_file *file_priv);
  1735. int radeon_gem_pread_ioctl(struct drm_device *dev, void *data,
  1736. struct drm_file *file_priv);
  1737. int radeon_gem_set_domain_ioctl(struct drm_device *dev, void *data,
  1738. struct drm_file *filp);
  1739. int radeon_gem_mmap_ioctl(struct drm_device *dev, void *data,
  1740. struct drm_file *filp);
  1741. int radeon_gem_busy_ioctl(struct drm_device *dev, void *data,
  1742. struct drm_file *filp);
  1743. int radeon_gem_wait_idle_ioctl(struct drm_device *dev, void *data,
  1744. struct drm_file *filp);
  1745. int radeon_gem_va_ioctl(struct drm_device *dev, void *data,
  1746. struct drm_file *filp);
  1747. int radeon_cs_ioctl(struct drm_device *dev, void *data, struct drm_file *filp);
  1748. int radeon_gem_set_tiling_ioctl(struct drm_device *dev, void *data,
  1749. struct drm_file *filp);
  1750. int radeon_gem_get_tiling_ioctl(struct drm_device *dev, void *data,
  1751. struct drm_file *filp);
  1752. /* VRAM scratch page for HDP bug, default vram page */
  1753. struct r600_vram_scratch {
  1754. struct radeon_bo *robj;
  1755. volatile uint32_t *ptr;
  1756. u64 gpu_addr;
  1757. };
  1758. /*
  1759. * ACPI
  1760. */
  1761. struct radeon_atif_notification_cfg {
  1762. bool enabled;
  1763. int command_code;
  1764. };
  1765. struct radeon_atif_notifications {
  1766. bool display_switch;
  1767. bool expansion_mode_change;
  1768. bool thermal_state;
  1769. bool forced_power_state;
  1770. bool system_power_state;
  1771. bool display_conf_change;
  1772. bool px_gfx_switch;
  1773. bool brightness_change;
  1774. bool dgpu_display_event;
  1775. };
  1776. struct radeon_atif_functions {
  1777. bool system_params;
  1778. bool sbios_requests;
  1779. bool select_active_disp;
  1780. bool lid_state;
  1781. bool get_tv_standard;
  1782. bool set_tv_standard;
  1783. bool get_panel_expansion_mode;
  1784. bool set_panel_expansion_mode;
  1785. bool temperature_change;
  1786. bool graphics_device_types;
  1787. };
  1788. struct radeon_atif {
  1789. struct radeon_atif_notifications notifications;
  1790. struct radeon_atif_functions functions;
  1791. struct radeon_atif_notification_cfg notification_cfg;
  1792. struct radeon_encoder *encoder_for_bl;
  1793. };
  1794. struct radeon_atcs_functions {
  1795. bool get_ext_state;
  1796. bool pcie_perf_req;
  1797. bool pcie_dev_rdy;
  1798. bool pcie_bus_width;
  1799. };
  1800. struct radeon_atcs {
  1801. struct radeon_atcs_functions functions;
  1802. };
  1803. /*
  1804. * Core structure, functions and helpers.
  1805. */
  1806. typedef uint32_t (*radeon_rreg_t)(struct radeon_device*, uint32_t);
  1807. typedef void (*radeon_wreg_t)(struct radeon_device*, uint32_t, uint32_t);
  1808. struct radeon_device {
  1809. struct device *dev;
  1810. struct drm_device *ddev;
  1811. struct pci_dev *pdev;
  1812. struct rw_semaphore exclusive_lock;
  1813. /* ASIC */
  1814. union radeon_asic_config config;
  1815. enum radeon_family family;
  1816. unsigned long flags;
  1817. int usec_timeout;
  1818. enum radeon_pll_errata pll_errata;
  1819. int num_gb_pipes;
  1820. int num_z_pipes;
  1821. int disp_priority;
  1822. /* BIOS */
  1823. uint8_t *bios;
  1824. bool is_atom_bios;
  1825. uint16_t bios_header_start;
  1826. struct radeon_bo *stollen_vga_memory;
  1827. /* Register mmio */
  1828. resource_size_t rmmio_base;
  1829. resource_size_t rmmio_size;
  1830. /* protects concurrent MM_INDEX/DATA based register access */
  1831. spinlock_t mmio_idx_lock;
  1832. void __iomem *rmmio;
  1833. radeon_rreg_t mc_rreg;
  1834. radeon_wreg_t mc_wreg;
  1835. radeon_rreg_t pll_rreg;
  1836. radeon_wreg_t pll_wreg;
  1837. uint32_t pcie_reg_mask;
  1838. radeon_rreg_t pciep_rreg;
  1839. radeon_wreg_t pciep_wreg;
  1840. /* io port */
  1841. void __iomem *rio_mem;
  1842. resource_size_t rio_mem_size;
  1843. struct radeon_clock clock;
  1844. struct radeon_mc mc;
  1845. struct radeon_gart gart;
  1846. struct radeon_mode_info mode_info;
  1847. struct radeon_scratch scratch;
  1848. struct radeon_doorbell doorbell;
  1849. struct radeon_mman mman;
  1850. struct radeon_fence_driver fence_drv[RADEON_NUM_RINGS];
  1851. wait_queue_head_t fence_queue;
  1852. struct mutex ring_lock;
  1853. struct radeon_ring ring[RADEON_NUM_RINGS];
  1854. bool ib_pool_ready;
  1855. struct radeon_sa_manager ring_tmp_bo;
  1856. struct radeon_irq irq;
  1857. struct radeon_asic *asic;
  1858. struct radeon_gem gem;
  1859. struct radeon_pm pm;
  1860. struct radeon_uvd uvd;
  1861. uint32_t bios_scratch[RADEON_BIOS_NUM_SCRATCH];
  1862. struct radeon_wb wb;
  1863. struct radeon_dummy_page dummy_page;
  1864. bool shutdown;
  1865. bool suspend;
  1866. bool need_dma32;
  1867. bool accel_working;
  1868. bool fastfb_working; /* IGP feature*/
  1869. struct radeon_surface_reg surface_regs[RADEON_GEM_MAX_SURFACES];
  1870. const struct firmware *me_fw; /* all family ME firmware */
  1871. const struct firmware *pfp_fw; /* r6/700 PFP firmware */
  1872. const struct firmware *rlc_fw; /* r6/700 RLC firmware */
  1873. const struct firmware *mc_fw; /* NI MC firmware */
  1874. const struct firmware *ce_fw; /* SI CE firmware */
  1875. const struct firmware *mec_fw; /* CIK MEC firmware */
  1876. const struct firmware *sdma_fw; /* CIK SDMA firmware */
  1877. const struct firmware *smc_fw; /* SMC firmware */
  1878. const struct firmware *uvd_fw; /* UVD firmware */
  1879. struct r600_vram_scratch vram_scratch;
  1880. int msi_enabled; /* msi enabled */
  1881. struct r600_ih ih; /* r6/700 interrupt ring */
  1882. struct radeon_rlc rlc;
  1883. struct radeon_mec mec;
  1884. struct work_struct hotplug_work;
  1885. struct work_struct audio_work;
  1886. struct work_struct reset_work;
  1887. int num_crtc; /* number of crtcs */
  1888. struct mutex dc_hw_i2c_mutex; /* display controller hw i2c mutex */
  1889. bool audio_enabled;
  1890. bool has_uvd;
  1891. struct r600_audio audio_status; /* audio stuff */
  1892. struct notifier_block acpi_nb;
  1893. /* only one userspace can use Hyperz features or CMASK at a time */
  1894. struct drm_file *hyperz_filp;
  1895. struct drm_file *cmask_filp;
  1896. /* i2c buses */
  1897. struct radeon_i2c_chan *i2c_bus[RADEON_MAX_I2C_BUS];
  1898. /* debugfs */
  1899. struct radeon_debugfs debugfs[RADEON_DEBUGFS_MAX_COMPONENTS];
  1900. unsigned debugfs_count;
  1901. /* virtual memory */
  1902. struct radeon_vm_manager vm_manager;
  1903. struct mutex gpu_clock_mutex;
  1904. /* ACPI interface */
  1905. struct radeon_atif atif;
  1906. struct radeon_atcs atcs;
  1907. /* srbm instance registers */
  1908. struct mutex srbm_mutex;
  1909. };
  1910. int radeon_device_init(struct radeon_device *rdev,
  1911. struct drm_device *ddev,
  1912. struct pci_dev *pdev,
  1913. uint32_t flags);
  1914. void radeon_device_fini(struct radeon_device *rdev);
  1915. int radeon_gpu_wait_for_idle(struct radeon_device *rdev);
  1916. uint32_t r100_mm_rreg(struct radeon_device *rdev, uint32_t reg,
  1917. bool always_indirect);
  1918. void r100_mm_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v,
  1919. bool always_indirect);
  1920. u32 r100_io_rreg(struct radeon_device *rdev, u32 reg);
  1921. void r100_io_wreg(struct radeon_device *rdev, u32 reg, u32 v);
  1922. u32 cik_mm_rdoorbell(struct radeon_device *rdev, u32 offset);
  1923. void cik_mm_wdoorbell(struct radeon_device *rdev, u32 offset, u32 v);
  1924. /*
  1925. * Cast helper
  1926. */
  1927. #define to_radeon_fence(p) ((struct radeon_fence *)(p))
  1928. /*
  1929. * Registers read & write functions.
  1930. */
  1931. #define RREG8(reg) readb((rdev->rmmio) + (reg))
  1932. #define WREG8(reg, v) writeb(v, (rdev->rmmio) + (reg))
  1933. #define RREG16(reg) readw((rdev->rmmio) + (reg))
  1934. #define WREG16(reg, v) writew(v, (rdev->rmmio) + (reg))
  1935. #define RREG32(reg) r100_mm_rreg(rdev, (reg), false)
  1936. #define RREG32_IDX(reg) r100_mm_rreg(rdev, (reg), true)
  1937. #define DREG32(reg) printk(KERN_INFO "REGISTER: " #reg " : 0x%08X\n", r100_mm_rreg(rdev, (reg), false))
  1938. #define WREG32(reg, v) r100_mm_wreg(rdev, (reg), (v), false)
  1939. #define WREG32_IDX(reg, v) r100_mm_wreg(rdev, (reg), (v), true)
  1940. #define REG_SET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK)
  1941. #define REG_GET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK)
  1942. #define RREG32_PLL(reg) rdev->pll_rreg(rdev, (reg))
  1943. #define WREG32_PLL(reg, v) rdev->pll_wreg(rdev, (reg), (v))
  1944. #define RREG32_MC(reg) rdev->mc_rreg(rdev, (reg))
  1945. #define WREG32_MC(reg, v) rdev->mc_wreg(rdev, (reg), (v))
  1946. #define RREG32_PCIE(reg) rv370_pcie_rreg(rdev, (reg))
  1947. #define WREG32_PCIE(reg, v) rv370_pcie_wreg(rdev, (reg), (v))
  1948. #define RREG32_PCIE_PORT(reg) rdev->pciep_rreg(rdev, (reg))
  1949. #define WREG32_PCIE_PORT(reg, v) rdev->pciep_wreg(rdev, (reg), (v))
  1950. #define RREG32_SMC(reg) tn_smc_rreg(rdev, (reg))
  1951. #define WREG32_SMC(reg, v) tn_smc_wreg(rdev, (reg), (v))
  1952. #define RREG32_RCU(reg) r600_rcu_rreg(rdev, (reg))
  1953. #define WREG32_RCU(reg, v) r600_rcu_wreg(rdev, (reg), (v))
  1954. #define RREG32_CG(reg) eg_cg_rreg(rdev, (reg))
  1955. #define WREG32_CG(reg, v) eg_cg_wreg(rdev, (reg), (v))
  1956. #define RREG32_PIF_PHY0(reg) eg_pif_phy0_rreg(rdev, (reg))
  1957. #define WREG32_PIF_PHY0(reg, v) eg_pif_phy0_wreg(rdev, (reg), (v))
  1958. #define RREG32_PIF_PHY1(reg) eg_pif_phy1_rreg(rdev, (reg))
  1959. #define WREG32_PIF_PHY1(reg, v) eg_pif_phy1_wreg(rdev, (reg), (v))
  1960. #define RREG32_UVD_CTX(reg) r600_uvd_ctx_rreg(rdev, (reg))
  1961. #define WREG32_UVD_CTX(reg, v) r600_uvd_ctx_wreg(rdev, (reg), (v))
  1962. #define RREG32_DIDT(reg) cik_didt_rreg(rdev, (reg))
  1963. #define WREG32_DIDT(reg, v) cik_didt_wreg(rdev, (reg), (v))
  1964. #define WREG32_P(reg, val, mask) \
  1965. do { \
  1966. uint32_t tmp_ = RREG32(reg); \
  1967. tmp_ &= (mask); \
  1968. tmp_ |= ((val) & ~(mask)); \
  1969. WREG32(reg, tmp_); \
  1970. } while (0)
  1971. #define WREG32_AND(reg, and) WREG32_P(reg, 0, and)
  1972. #define WREG32_OR(reg, or) WREG32_P(reg, or, ~(or))
  1973. #define WREG32_PLL_P(reg, val, mask) \
  1974. do { \
  1975. uint32_t tmp_ = RREG32_PLL(reg); \
  1976. tmp_ &= (mask); \
  1977. tmp_ |= ((val) & ~(mask)); \
  1978. WREG32_PLL(reg, tmp_); \
  1979. } while (0)
  1980. #define DREG32_SYS(sqf, rdev, reg) seq_printf((sqf), #reg " : 0x%08X\n", r100_mm_rreg((rdev), (reg), false))
  1981. #define RREG32_IO(reg) r100_io_rreg(rdev, (reg))
  1982. #define WREG32_IO(reg, v) r100_io_wreg(rdev, (reg), (v))
  1983. #define RDOORBELL32(offset) cik_mm_rdoorbell(rdev, (offset))
  1984. #define WDOORBELL32(offset, v) cik_mm_wdoorbell(rdev, (offset), (v))
  1985. /*
  1986. * Indirect registers accessor
  1987. */
  1988. static inline uint32_t rv370_pcie_rreg(struct radeon_device *rdev, uint32_t reg)
  1989. {
  1990. uint32_t r;
  1991. WREG32(RADEON_PCIE_INDEX, ((reg) & rdev->pcie_reg_mask));
  1992. r = RREG32(RADEON_PCIE_DATA);
  1993. return r;
  1994. }
  1995. static inline void rv370_pcie_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v)
  1996. {
  1997. WREG32(RADEON_PCIE_INDEX, ((reg) & rdev->pcie_reg_mask));
  1998. WREG32(RADEON_PCIE_DATA, (v));
  1999. }
  2000. static inline u32 tn_smc_rreg(struct radeon_device *rdev, u32 reg)
  2001. {
  2002. u32 r;
  2003. WREG32(TN_SMC_IND_INDEX_0, (reg));
  2004. r = RREG32(TN_SMC_IND_DATA_0);
  2005. return r;
  2006. }
  2007. static inline void tn_smc_wreg(struct radeon_device *rdev, u32 reg, u32 v)
  2008. {
  2009. WREG32(TN_SMC_IND_INDEX_0, (reg));
  2010. WREG32(TN_SMC_IND_DATA_0, (v));
  2011. }
  2012. static inline u32 r600_rcu_rreg(struct radeon_device *rdev, u32 reg)
  2013. {
  2014. u32 r;
  2015. WREG32(R600_RCU_INDEX, ((reg) & 0x1fff));
  2016. r = RREG32(R600_RCU_DATA);
  2017. return r;
  2018. }
  2019. static inline void r600_rcu_wreg(struct radeon_device *rdev, u32 reg, u32 v)
  2020. {
  2021. WREG32(R600_RCU_INDEX, ((reg) & 0x1fff));
  2022. WREG32(R600_RCU_DATA, (v));
  2023. }
  2024. static inline u32 eg_cg_rreg(struct radeon_device *rdev, u32 reg)
  2025. {
  2026. u32 r;
  2027. WREG32(EVERGREEN_CG_IND_ADDR, ((reg) & 0xffff));
  2028. r = RREG32(EVERGREEN_CG_IND_DATA);
  2029. return r;
  2030. }
  2031. static inline void eg_cg_wreg(struct radeon_device *rdev, u32 reg, u32 v)
  2032. {
  2033. WREG32(EVERGREEN_CG_IND_ADDR, ((reg) & 0xffff));
  2034. WREG32(EVERGREEN_CG_IND_DATA, (v));
  2035. }
  2036. static inline u32 eg_pif_phy0_rreg(struct radeon_device *rdev, u32 reg)
  2037. {
  2038. u32 r;
  2039. WREG32(EVERGREEN_PIF_PHY0_INDEX, ((reg) & 0xffff));
  2040. r = RREG32(EVERGREEN_PIF_PHY0_DATA);
  2041. return r;
  2042. }
  2043. static inline void eg_pif_phy0_wreg(struct radeon_device *rdev, u32 reg, u32 v)
  2044. {
  2045. WREG32(EVERGREEN_PIF_PHY0_INDEX, ((reg) & 0xffff));
  2046. WREG32(EVERGREEN_PIF_PHY0_DATA, (v));
  2047. }
  2048. static inline u32 eg_pif_phy1_rreg(struct radeon_device *rdev, u32 reg)
  2049. {
  2050. u32 r;
  2051. WREG32(EVERGREEN_PIF_PHY1_INDEX, ((reg) & 0xffff));
  2052. r = RREG32(EVERGREEN_PIF_PHY1_DATA);
  2053. return r;
  2054. }
  2055. static inline void eg_pif_phy1_wreg(struct radeon_device *rdev, u32 reg, u32 v)
  2056. {
  2057. WREG32(EVERGREEN_PIF_PHY1_INDEX, ((reg) & 0xffff));
  2058. WREG32(EVERGREEN_PIF_PHY1_DATA, (v));
  2059. }
  2060. static inline u32 r600_uvd_ctx_rreg(struct radeon_device *rdev, u32 reg)
  2061. {
  2062. u32 r;
  2063. WREG32(R600_UVD_CTX_INDEX, ((reg) & 0x1ff));
  2064. r = RREG32(R600_UVD_CTX_DATA);
  2065. return r;
  2066. }
  2067. static inline void r600_uvd_ctx_wreg(struct radeon_device *rdev, u32 reg, u32 v)
  2068. {
  2069. WREG32(R600_UVD_CTX_INDEX, ((reg) & 0x1ff));
  2070. WREG32(R600_UVD_CTX_DATA, (v));
  2071. }
  2072. static inline u32 cik_didt_rreg(struct radeon_device *rdev, u32 reg)
  2073. {
  2074. u32 r;
  2075. WREG32(CIK_DIDT_IND_INDEX, (reg));
  2076. r = RREG32(CIK_DIDT_IND_DATA);
  2077. return r;
  2078. }
  2079. static inline void cik_didt_wreg(struct radeon_device *rdev, u32 reg, u32 v)
  2080. {
  2081. WREG32(CIK_DIDT_IND_INDEX, (reg));
  2082. WREG32(CIK_DIDT_IND_DATA, (v));
  2083. }
  2084. void r100_pll_errata_after_index(struct radeon_device *rdev);
  2085. /*
  2086. * ASICs helpers.
  2087. */
  2088. #define ASIC_IS_RN50(rdev) ((rdev->pdev->device == 0x515e) || \
  2089. (rdev->pdev->device == 0x5969))
  2090. #define ASIC_IS_RV100(rdev) ((rdev->family == CHIP_RV100) || \
  2091. (rdev->family == CHIP_RV200) || \
  2092. (rdev->family == CHIP_RS100) || \
  2093. (rdev->family == CHIP_RS200) || \
  2094. (rdev->family == CHIP_RV250) || \
  2095. (rdev->family == CHIP_RV280) || \
  2096. (rdev->family == CHIP_RS300))
  2097. #define ASIC_IS_R300(rdev) ((rdev->family == CHIP_R300) || \
  2098. (rdev->family == CHIP_RV350) || \
  2099. (rdev->family == CHIP_R350) || \
  2100. (rdev->family == CHIP_RV380) || \
  2101. (rdev->family == CHIP_R420) || \
  2102. (rdev->family == CHIP_R423) || \
  2103. (rdev->family == CHIP_RV410) || \
  2104. (rdev->family == CHIP_RS400) || \
  2105. (rdev->family == CHIP_RS480))
  2106. #define ASIC_IS_X2(rdev) ((rdev->ddev->pdev->device == 0x9441) || \
  2107. (rdev->ddev->pdev->device == 0x9443) || \
  2108. (rdev->ddev->pdev->device == 0x944B) || \
  2109. (rdev->ddev->pdev->device == 0x9506) || \
  2110. (rdev->ddev->pdev->device == 0x9509) || \
  2111. (rdev->ddev->pdev->device == 0x950F) || \
  2112. (rdev->ddev->pdev->device == 0x689C) || \
  2113. (rdev->ddev->pdev->device == 0x689D))
  2114. #define ASIC_IS_AVIVO(rdev) ((rdev->family >= CHIP_RS600))
  2115. #define ASIC_IS_DCE2(rdev) ((rdev->family == CHIP_RS600) || \
  2116. (rdev->family == CHIP_RS690) || \
  2117. (rdev->family == CHIP_RS740) || \
  2118. (rdev->family >= CHIP_R600))
  2119. #define ASIC_IS_DCE3(rdev) ((rdev->family >= CHIP_RV620))
  2120. #define ASIC_IS_DCE32(rdev) ((rdev->family >= CHIP_RV730))
  2121. #define ASIC_IS_DCE4(rdev) ((rdev->family >= CHIP_CEDAR))
  2122. #define ASIC_IS_DCE41(rdev) ((rdev->family >= CHIP_PALM) && \
  2123. (rdev->flags & RADEON_IS_IGP))
  2124. #define ASIC_IS_DCE5(rdev) ((rdev->family >= CHIP_BARTS))
  2125. #define ASIC_IS_DCE6(rdev) ((rdev->family >= CHIP_ARUBA))
  2126. #define ASIC_IS_DCE61(rdev) ((rdev->family >= CHIP_ARUBA) && \
  2127. (rdev->flags & RADEON_IS_IGP))
  2128. #define ASIC_IS_DCE64(rdev) ((rdev->family == CHIP_OLAND))
  2129. #define ASIC_IS_NODCE(rdev) ((rdev->family == CHIP_HAINAN))
  2130. #define ASIC_IS_DCE8(rdev) ((rdev->family >= CHIP_BONAIRE))
  2131. #define ASIC_IS_LOMBOK(rdev) ((rdev->ddev->pdev->device == 0x6849) || \
  2132. (rdev->ddev->pdev->device == 0x6850) || \
  2133. (rdev->ddev->pdev->device == 0x6858) || \
  2134. (rdev->ddev->pdev->device == 0x6859) || \
  2135. (rdev->ddev->pdev->device == 0x6840) || \
  2136. (rdev->ddev->pdev->device == 0x6841) || \
  2137. (rdev->ddev->pdev->device == 0x6842) || \
  2138. (rdev->ddev->pdev->device == 0x6843))
  2139. /*
  2140. * BIOS helpers.
  2141. */
  2142. #define RBIOS8(i) (rdev->bios[i])
  2143. #define RBIOS16(i) (RBIOS8(i) | (RBIOS8((i)+1) << 8))
  2144. #define RBIOS32(i) ((RBIOS16(i)) | (RBIOS16((i)+2) << 16))
  2145. int radeon_combios_init(struct radeon_device *rdev);
  2146. void radeon_combios_fini(struct radeon_device *rdev);
  2147. int radeon_atombios_init(struct radeon_device *rdev);
  2148. void radeon_atombios_fini(struct radeon_device *rdev);
  2149. /*
  2150. * RING helpers.
  2151. */
  2152. #if DRM_DEBUG_CODE == 0
  2153. static inline void radeon_ring_write(struct radeon_ring *ring, uint32_t v)
  2154. {
  2155. ring->ring[ring->wptr++] = v;
  2156. ring->wptr &= ring->ptr_mask;
  2157. ring->count_dw--;
  2158. ring->ring_free_dw--;
  2159. }
  2160. #else
  2161. /* With debugging this is just too big to inline */
  2162. void radeon_ring_write(struct radeon_ring *ring, uint32_t v);
  2163. #endif
  2164. /*
  2165. * ASICs macro.
  2166. */
  2167. #define radeon_init(rdev) (rdev)->asic->init((rdev))
  2168. #define radeon_fini(rdev) (rdev)->asic->fini((rdev))
  2169. #define radeon_resume(rdev) (rdev)->asic->resume((rdev))
  2170. #define radeon_suspend(rdev) (rdev)->asic->suspend((rdev))
  2171. #define radeon_cs_parse(rdev, r, p) (rdev)->asic->ring[(r)].cs_parse((p))
  2172. #define radeon_vga_set_state(rdev, state) (rdev)->asic->vga_set_state((rdev), (state))
  2173. #define radeon_asic_reset(rdev) (rdev)->asic->asic_reset((rdev))
  2174. #define radeon_gart_tlb_flush(rdev) (rdev)->asic->gart.tlb_flush((rdev))
  2175. #define radeon_gart_set_page(rdev, i, p) (rdev)->asic->gart.set_page((rdev), (i), (p))
  2176. #define radeon_asic_vm_init(rdev) (rdev)->asic->vm.init((rdev))
  2177. #define radeon_asic_vm_fini(rdev) (rdev)->asic->vm.fini((rdev))
  2178. #define radeon_asic_vm_set_page(rdev, ib, pe, addr, count, incr, flags) ((rdev)->asic->vm.set_page((rdev), (ib), (pe), (addr), (count), (incr), (flags)))
  2179. #define radeon_ring_start(rdev, r, cp) (rdev)->asic->ring[(r)].ring_start((rdev), (cp))
  2180. #define radeon_ring_test(rdev, r, cp) (rdev)->asic->ring[(r)].ring_test((rdev), (cp))
  2181. #define radeon_ib_test(rdev, r, cp) (rdev)->asic->ring[(r)].ib_test((rdev), (cp))
  2182. #define radeon_ring_ib_execute(rdev, r, ib) (rdev)->asic->ring[(r)].ib_execute((rdev), (ib))
  2183. #define radeon_ring_ib_parse(rdev, r, ib) (rdev)->asic->ring[(r)].ib_parse((rdev), (ib))
  2184. #define radeon_ring_is_lockup(rdev, r, cp) (rdev)->asic->ring[(r)].is_lockup((rdev), (cp))
  2185. #define radeon_ring_vm_flush(rdev, r, vm) (rdev)->asic->ring[(r)].vm_flush((rdev), (r), (vm))
  2186. #define radeon_ring_get_rptr(rdev, r) (rdev)->asic->ring[(r)->idx].get_rptr((rdev), (r))
  2187. #define radeon_ring_get_wptr(rdev, r) (rdev)->asic->ring[(r)->idx].get_wptr((rdev), (r))
  2188. #define radeon_ring_set_wptr(rdev, r) (rdev)->asic->ring[(r)->idx].set_wptr((rdev), (r))
  2189. #define radeon_irq_set(rdev) (rdev)->asic->irq.set((rdev))
  2190. #define radeon_irq_process(rdev) (rdev)->asic->irq.process((rdev))
  2191. #define radeon_get_vblank_counter(rdev, crtc) (rdev)->asic->display.get_vblank_counter((rdev), (crtc))
  2192. #define radeon_set_backlight_level(rdev, e, l) (rdev)->asic->display.set_backlight_level((e), (l))
  2193. #define radeon_get_backlight_level(rdev, e) (rdev)->asic->display.get_backlight_level((e))
  2194. #define radeon_hdmi_enable(rdev, e, b) (rdev)->asic->display.hdmi_enable((e), (b))
  2195. #define radeon_hdmi_setmode(rdev, e, m) (rdev)->asic->display.hdmi_setmode((e), (m))
  2196. #define radeon_fence_ring_emit(rdev, r, fence) (rdev)->asic->ring[(r)].emit_fence((rdev), (fence))
  2197. #define radeon_semaphore_ring_emit(rdev, r, cp, semaphore, emit_wait) (rdev)->asic->ring[(r)].emit_semaphore((rdev), (cp), (semaphore), (emit_wait))
  2198. #define radeon_copy_blit(rdev, s, d, np, f) (rdev)->asic->copy.blit((rdev), (s), (d), (np), (f))
  2199. #define radeon_copy_dma(rdev, s, d, np, f) (rdev)->asic->copy.dma((rdev), (s), (d), (np), (f))
  2200. #define radeon_copy(rdev, s, d, np, f) (rdev)->asic->copy.copy((rdev), (s), (d), (np), (f))
  2201. #define radeon_copy_blit_ring_index(rdev) (rdev)->asic->copy.blit_ring_index
  2202. #define radeon_copy_dma_ring_index(rdev) (rdev)->asic->copy.dma_ring_index
  2203. #define radeon_copy_ring_index(rdev) (rdev)->asic->copy.copy_ring_index
  2204. #define radeon_get_engine_clock(rdev) (rdev)->asic->pm.get_engine_clock((rdev))
  2205. #define radeon_set_engine_clock(rdev, e) (rdev)->asic->pm.set_engine_clock((rdev), (e))
  2206. #define radeon_get_memory_clock(rdev) (rdev)->asic->pm.get_memory_clock((rdev))
  2207. #define radeon_set_memory_clock(rdev, e) (rdev)->asic->pm.set_memory_clock((rdev), (e))
  2208. #define radeon_get_pcie_lanes(rdev) (rdev)->asic->pm.get_pcie_lanes((rdev))
  2209. #define radeon_set_pcie_lanes(rdev, l) (rdev)->asic->pm.set_pcie_lanes((rdev), (l))
  2210. #define radeon_set_clock_gating(rdev, e) (rdev)->asic->pm.set_clock_gating((rdev), (e))
  2211. #define radeon_set_uvd_clocks(rdev, v, d) (rdev)->asic->pm.set_uvd_clocks((rdev), (v), (d))
  2212. #define radeon_get_temperature(rdev) (rdev)->asic->pm.get_temperature((rdev))
  2213. #define radeon_set_surface_reg(rdev, r, f, p, o, s) ((rdev)->asic->surface.set_reg((rdev), (r), (f), (p), (o), (s)))
  2214. #define radeon_clear_surface_reg(rdev, r) ((rdev)->asic->surface.clear_reg((rdev), (r)))
  2215. #define radeon_bandwidth_update(rdev) (rdev)->asic->display.bandwidth_update((rdev))
  2216. #define radeon_hpd_init(rdev) (rdev)->asic->hpd.init((rdev))
  2217. #define radeon_hpd_fini(rdev) (rdev)->asic->hpd.fini((rdev))
  2218. #define radeon_hpd_sense(rdev, h) (rdev)->asic->hpd.sense((rdev), (h))
  2219. #define radeon_hpd_set_polarity(rdev, h) (rdev)->asic->hpd.set_polarity((rdev), (h))
  2220. #define radeon_gui_idle(rdev) (rdev)->asic->gui_idle((rdev))
  2221. #define radeon_pm_misc(rdev) (rdev)->asic->pm.misc((rdev))
  2222. #define radeon_pm_prepare(rdev) (rdev)->asic->pm.prepare((rdev))
  2223. #define radeon_pm_finish(rdev) (rdev)->asic->pm.finish((rdev))
  2224. #define radeon_pm_init_profile(rdev) (rdev)->asic->pm.init_profile((rdev))
  2225. #define radeon_pm_get_dynpm_state(rdev) (rdev)->asic->pm.get_dynpm_state((rdev))
  2226. #define radeon_pre_page_flip(rdev, crtc) (rdev)->asic->pflip.pre_page_flip((rdev), (crtc))
  2227. #define radeon_page_flip(rdev, crtc, base) (rdev)->asic->pflip.page_flip((rdev), (crtc), (base))
  2228. #define radeon_post_page_flip(rdev, crtc) (rdev)->asic->pflip.post_page_flip((rdev), (crtc))
  2229. #define radeon_wait_for_vblank(rdev, crtc) (rdev)->asic->display.wait_for_vblank((rdev), (crtc))
  2230. #define radeon_mc_wait_for_idle(rdev) (rdev)->asic->mc_wait_for_idle((rdev))
  2231. #define radeon_get_xclk(rdev) (rdev)->asic->get_xclk((rdev))
  2232. #define radeon_get_gpu_clock_counter(rdev) (rdev)->asic->get_gpu_clock_counter((rdev))
  2233. #define radeon_dpm_init(rdev) rdev->asic->dpm.init((rdev))
  2234. #define radeon_dpm_setup_asic(rdev) rdev->asic->dpm.setup_asic((rdev))
  2235. #define radeon_dpm_enable(rdev) rdev->asic->dpm.enable((rdev))
  2236. #define radeon_dpm_disable(rdev) rdev->asic->dpm.disable((rdev))
  2237. #define radeon_dpm_pre_set_power_state(rdev) rdev->asic->dpm.pre_set_power_state((rdev))
  2238. #define radeon_dpm_set_power_state(rdev) rdev->asic->dpm.set_power_state((rdev))
  2239. #define radeon_dpm_post_set_power_state(rdev) rdev->asic->dpm.post_set_power_state((rdev))
  2240. #define radeon_dpm_display_configuration_changed(rdev) rdev->asic->dpm.display_configuration_changed((rdev))
  2241. #define radeon_dpm_fini(rdev) rdev->asic->dpm.fini((rdev))
  2242. #define radeon_dpm_get_sclk(rdev, l) rdev->asic->dpm.get_sclk((rdev), (l))
  2243. #define radeon_dpm_get_mclk(rdev, l) rdev->asic->dpm.get_mclk((rdev), (l))
  2244. #define radeon_dpm_print_power_state(rdev, ps) rdev->asic->dpm.print_power_state((rdev), (ps))
  2245. #define radeon_dpm_debugfs_print_current_performance_level(rdev, m) rdev->asic->dpm.debugfs_print_current_performance_level((rdev), (m))
  2246. #define radeon_dpm_force_performance_level(rdev, l) rdev->asic->dpm.force_performance_level((rdev), (l))
  2247. #define radeon_dpm_vblank_too_short(rdev) rdev->asic->dpm.vblank_too_short((rdev))
  2248. /* Common functions */
  2249. /* AGP */
  2250. extern int radeon_gpu_reset(struct radeon_device *rdev);
  2251. extern void r600_set_bios_scratch_engine_hung(struct radeon_device *rdev, bool hung);
  2252. extern void radeon_agp_disable(struct radeon_device *rdev);
  2253. extern int radeon_modeset_init(struct radeon_device *rdev);
  2254. extern void radeon_modeset_fini(struct radeon_device *rdev);
  2255. extern bool radeon_card_posted(struct radeon_device *rdev);
  2256. extern void radeon_update_bandwidth_info(struct radeon_device *rdev);
  2257. extern void radeon_update_display_priority(struct radeon_device *rdev);
  2258. extern bool radeon_boot_test_post_card(struct radeon_device *rdev);
  2259. extern void radeon_scratch_init(struct radeon_device *rdev);
  2260. extern void radeon_wb_fini(struct radeon_device *rdev);
  2261. extern int radeon_wb_init(struct radeon_device *rdev);
  2262. extern void radeon_wb_disable(struct radeon_device *rdev);
  2263. extern void radeon_surface_init(struct radeon_device *rdev);
  2264. extern int radeon_cs_parser_init(struct radeon_cs_parser *p, void *data);
  2265. extern void radeon_legacy_set_clock_gating(struct radeon_device *rdev, int enable);
  2266. extern void radeon_atom_set_clock_gating(struct radeon_device *rdev, int enable);
  2267. extern void radeon_ttm_placement_from_domain(struct radeon_bo *rbo, u32 domain);
  2268. extern bool radeon_ttm_bo_is_radeon_bo(struct ttm_buffer_object *bo);
  2269. extern void radeon_vram_location(struct radeon_device *rdev, struct radeon_mc *mc, u64 base);
  2270. extern void radeon_gtt_location(struct radeon_device *rdev, struct radeon_mc *mc);
  2271. extern int radeon_resume_kms(struct drm_device *dev);
  2272. extern int radeon_suspend_kms(struct drm_device *dev, pm_message_t state);
  2273. extern void radeon_ttm_set_active_vram_size(struct radeon_device *rdev, u64 size);
  2274. extern void radeon_program_register_sequence(struct radeon_device *rdev,
  2275. const u32 *registers,
  2276. const u32 array_size);
  2277. /*
  2278. * vm
  2279. */
  2280. int radeon_vm_manager_init(struct radeon_device *rdev);
  2281. void radeon_vm_manager_fini(struct radeon_device *rdev);
  2282. void radeon_vm_init(struct radeon_device *rdev, struct radeon_vm *vm);
  2283. void radeon_vm_fini(struct radeon_device *rdev, struct radeon_vm *vm);
  2284. int radeon_vm_alloc_pt(struct radeon_device *rdev, struct radeon_vm *vm);
  2285. void radeon_vm_add_to_lru(struct radeon_device *rdev, struct radeon_vm *vm);
  2286. struct radeon_fence *radeon_vm_grab_id(struct radeon_device *rdev,
  2287. struct radeon_vm *vm, int ring);
  2288. void radeon_vm_fence(struct radeon_device *rdev,
  2289. struct radeon_vm *vm,
  2290. struct radeon_fence *fence);
  2291. uint64_t radeon_vm_map_gart(struct radeon_device *rdev, uint64_t addr);
  2292. int radeon_vm_bo_update_pte(struct radeon_device *rdev,
  2293. struct radeon_vm *vm,
  2294. struct radeon_bo *bo,
  2295. struct ttm_mem_reg *mem);
  2296. void radeon_vm_bo_invalidate(struct radeon_device *rdev,
  2297. struct radeon_bo *bo);
  2298. struct radeon_bo_va *radeon_vm_bo_find(struct radeon_vm *vm,
  2299. struct radeon_bo *bo);
  2300. struct radeon_bo_va *radeon_vm_bo_add(struct radeon_device *rdev,
  2301. struct radeon_vm *vm,
  2302. struct radeon_bo *bo);
  2303. int radeon_vm_bo_set_addr(struct radeon_device *rdev,
  2304. struct radeon_bo_va *bo_va,
  2305. uint64_t offset,
  2306. uint32_t flags);
  2307. int radeon_vm_bo_rmv(struct radeon_device *rdev,
  2308. struct radeon_bo_va *bo_va);
  2309. /* audio */
  2310. void r600_audio_update_hdmi(struct work_struct *work);
  2311. /*
  2312. * R600 vram scratch functions
  2313. */
  2314. int r600_vram_scratch_init(struct radeon_device *rdev);
  2315. void r600_vram_scratch_fini(struct radeon_device *rdev);
  2316. /*
  2317. * r600 cs checking helper
  2318. */
  2319. unsigned r600_mip_minify(unsigned size, unsigned level);
  2320. bool r600_fmt_is_valid_color(u32 format);
  2321. bool r600_fmt_is_valid_texture(u32 format, enum radeon_family family);
  2322. int r600_fmt_get_blocksize(u32 format);
  2323. int r600_fmt_get_nblocksx(u32 format, u32 w);
  2324. int r600_fmt_get_nblocksy(u32 format, u32 h);
  2325. /*
  2326. * r600 functions used by radeon_encoder.c
  2327. */
  2328. struct radeon_hdmi_acr {
  2329. u32 clock;
  2330. int n_32khz;
  2331. int cts_32khz;
  2332. int n_44_1khz;
  2333. int cts_44_1khz;
  2334. int n_48khz;
  2335. int cts_48khz;
  2336. };
  2337. extern struct radeon_hdmi_acr r600_hdmi_acr(uint32_t clock);
  2338. extern u32 r6xx_remap_render_backend(struct radeon_device *rdev,
  2339. u32 tiling_pipe_num,
  2340. u32 max_rb_num,
  2341. u32 total_max_rb_num,
  2342. u32 enabled_rb_mask);
  2343. /*
  2344. * evergreen functions used by radeon_encoder.c
  2345. */
  2346. extern int ni_init_microcode(struct radeon_device *rdev);
  2347. extern int ni_mc_load_microcode(struct radeon_device *rdev);
  2348. /* radeon_acpi.c */
  2349. #if defined(CONFIG_ACPI)
  2350. extern int radeon_acpi_init(struct radeon_device *rdev);
  2351. extern void radeon_acpi_fini(struct radeon_device *rdev);
  2352. extern bool radeon_acpi_is_pcie_performance_request_supported(struct radeon_device *rdev);
  2353. extern int radeon_acpi_pcie_performance_request(struct radeon_device *rdev,
  2354. u8 perf_req, bool advertise);
  2355. extern int radeon_acpi_pcie_notify_device_ready(struct radeon_device *rdev);
  2356. #else
  2357. static inline int radeon_acpi_init(struct radeon_device *rdev) { return 0; }
  2358. static inline void radeon_acpi_fini(struct radeon_device *rdev) { }
  2359. #endif
  2360. int radeon_cs_packet_parse(struct radeon_cs_parser *p,
  2361. struct radeon_cs_packet *pkt,
  2362. unsigned idx);
  2363. bool radeon_cs_packet_next_is_pkt3_nop(struct radeon_cs_parser *p);
  2364. void radeon_cs_dump_packet(struct radeon_cs_parser *p,
  2365. struct radeon_cs_packet *pkt);
  2366. int radeon_cs_packet_next_reloc(struct radeon_cs_parser *p,
  2367. struct radeon_cs_reloc **cs_reloc,
  2368. int nomm);
  2369. int r600_cs_common_vline_parse(struct radeon_cs_parser *p,
  2370. uint32_t *vline_start_end,
  2371. uint32_t *vline_status);
  2372. #include "radeon_object.h"
  2373. #endif