qla_dbg.c 61 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096
  1. /*
  2. * QLogic Fibre Channel HBA Driver
  3. * Copyright (c) 2003-2005 QLogic Corporation
  4. *
  5. * See LICENSE.qla2xxx for copyright and licensing details.
  6. */
  7. #include "qla_def.h"
  8. #include <linux/delay.h>
  9. static int qla_uprintf(char **, char *, ...);
  10. /**
  11. * qla2300_fw_dump() - Dumps binary data from the 2300 firmware.
  12. * @ha: HA context
  13. * @hardware_locked: Called with the hardware_lock
  14. */
  15. void
  16. qla2300_fw_dump(scsi_qla_host_t *ha, int hardware_locked)
  17. {
  18. int rval;
  19. uint32_t cnt, timer;
  20. uint32_t risc_address;
  21. uint16_t mb0, mb2;
  22. uint32_t stat;
  23. struct device_reg_2xxx __iomem *reg = &ha->iobase->isp;
  24. uint16_t __iomem *dmp_reg;
  25. unsigned long flags;
  26. struct qla2300_fw_dump *fw;
  27. uint32_t dump_size, data_ram_cnt;
  28. risc_address = data_ram_cnt = 0;
  29. mb0 = mb2 = 0;
  30. flags = 0;
  31. if (!hardware_locked)
  32. spin_lock_irqsave(&ha->hardware_lock, flags);
  33. if (ha->fw_dump != NULL) {
  34. qla_printk(KERN_WARNING, ha,
  35. "Firmware has been previously dumped (%p) -- ignoring "
  36. "request...\n", ha->fw_dump);
  37. goto qla2300_fw_dump_failed;
  38. }
  39. /* Allocate (large) dump buffer. */
  40. dump_size = sizeof(struct qla2300_fw_dump);
  41. dump_size += (ha->fw_memory_size - 0x11000) * sizeof(uint16_t);
  42. ha->fw_dump_order = get_order(dump_size);
  43. ha->fw_dump = (struct qla2300_fw_dump *) __get_free_pages(GFP_ATOMIC,
  44. ha->fw_dump_order);
  45. if (ha->fw_dump == NULL) {
  46. qla_printk(KERN_WARNING, ha,
  47. "Unable to allocated memory for firmware dump (%d/%d).\n",
  48. ha->fw_dump_order, dump_size);
  49. goto qla2300_fw_dump_failed;
  50. }
  51. fw = ha->fw_dump;
  52. rval = QLA_SUCCESS;
  53. fw->hccr = RD_REG_WORD(&reg->hccr);
  54. /* Pause RISC. */
  55. WRT_REG_WORD(&reg->hccr, HCCR_PAUSE_RISC);
  56. if (IS_QLA2300(ha)) {
  57. for (cnt = 30000;
  58. (RD_REG_WORD(&reg->hccr) & HCCR_RISC_PAUSE) == 0 &&
  59. rval == QLA_SUCCESS; cnt--) {
  60. if (cnt)
  61. udelay(100);
  62. else
  63. rval = QLA_FUNCTION_TIMEOUT;
  64. }
  65. } else {
  66. RD_REG_WORD(&reg->hccr); /* PCI Posting. */
  67. udelay(10);
  68. }
  69. if (rval == QLA_SUCCESS) {
  70. dmp_reg = (uint16_t __iomem *)(reg + 0);
  71. for (cnt = 0; cnt < sizeof(fw->pbiu_reg) / 2; cnt++)
  72. fw->pbiu_reg[cnt] = RD_REG_WORD(dmp_reg++);
  73. dmp_reg = (uint16_t __iomem *)((uint8_t __iomem *)reg + 0x10);
  74. for (cnt = 0; cnt < sizeof(fw->risc_host_reg) / 2; cnt++)
  75. fw->risc_host_reg[cnt] = RD_REG_WORD(dmp_reg++);
  76. dmp_reg = (uint16_t __iomem *)((uint8_t __iomem *)reg + 0x40);
  77. for (cnt = 0; cnt < sizeof(fw->mailbox_reg) / 2; cnt++)
  78. fw->mailbox_reg[cnt] = RD_REG_WORD(dmp_reg++);
  79. WRT_REG_WORD(&reg->ctrl_status, 0x40);
  80. dmp_reg = (uint16_t __iomem *)((uint8_t __iomem *)reg + 0x80);
  81. for (cnt = 0; cnt < sizeof(fw->resp_dma_reg) / 2; cnt++)
  82. fw->resp_dma_reg[cnt] = RD_REG_WORD(dmp_reg++);
  83. WRT_REG_WORD(&reg->ctrl_status, 0x50);
  84. dmp_reg = (uint16_t __iomem *)((uint8_t __iomem *)reg + 0x80);
  85. for (cnt = 0; cnt < sizeof(fw->dma_reg) / 2; cnt++)
  86. fw->dma_reg[cnt] = RD_REG_WORD(dmp_reg++);
  87. WRT_REG_WORD(&reg->ctrl_status, 0x00);
  88. dmp_reg = (uint16_t __iomem *)((uint8_t __iomem *)reg + 0xA0);
  89. for (cnt = 0; cnt < sizeof(fw->risc_hdw_reg) / 2; cnt++)
  90. fw->risc_hdw_reg[cnt] = RD_REG_WORD(dmp_reg++);
  91. WRT_REG_WORD(&reg->pcr, 0x2000);
  92. dmp_reg = (uint16_t __iomem *)((uint8_t __iomem *)reg + 0x80);
  93. for (cnt = 0; cnt < sizeof(fw->risc_gp0_reg) / 2; cnt++)
  94. fw->risc_gp0_reg[cnt] = RD_REG_WORD(dmp_reg++);
  95. WRT_REG_WORD(&reg->pcr, 0x2200);
  96. dmp_reg = (uint16_t __iomem *)((uint8_t __iomem *)reg + 0x80);
  97. for (cnt = 0; cnt < sizeof(fw->risc_gp1_reg) / 2; cnt++)
  98. fw->risc_gp1_reg[cnt] = RD_REG_WORD(dmp_reg++);
  99. WRT_REG_WORD(&reg->pcr, 0x2400);
  100. dmp_reg = (uint16_t __iomem *)((uint8_t __iomem *)reg + 0x80);
  101. for (cnt = 0; cnt < sizeof(fw->risc_gp2_reg) / 2; cnt++)
  102. fw->risc_gp2_reg[cnt] = RD_REG_WORD(dmp_reg++);
  103. WRT_REG_WORD(&reg->pcr, 0x2600);
  104. dmp_reg = (uint16_t __iomem *)((uint8_t __iomem *)reg + 0x80);
  105. for (cnt = 0; cnt < sizeof(fw->risc_gp3_reg) / 2; cnt++)
  106. fw->risc_gp3_reg[cnt] = RD_REG_WORD(dmp_reg++);
  107. WRT_REG_WORD(&reg->pcr, 0x2800);
  108. dmp_reg = (uint16_t __iomem *)((uint8_t __iomem *)reg + 0x80);
  109. for (cnt = 0; cnt < sizeof(fw->risc_gp4_reg) / 2; cnt++)
  110. fw->risc_gp4_reg[cnt] = RD_REG_WORD(dmp_reg++);
  111. WRT_REG_WORD(&reg->pcr, 0x2A00);
  112. dmp_reg = (uint16_t __iomem *)((uint8_t __iomem *)reg + 0x80);
  113. for (cnt = 0; cnt < sizeof(fw->risc_gp5_reg) / 2; cnt++)
  114. fw->risc_gp5_reg[cnt] = RD_REG_WORD(dmp_reg++);
  115. WRT_REG_WORD(&reg->pcr, 0x2C00);
  116. dmp_reg = (uint16_t __iomem *)((uint8_t __iomem *)reg + 0x80);
  117. for (cnt = 0; cnt < sizeof(fw->risc_gp6_reg) / 2; cnt++)
  118. fw->risc_gp6_reg[cnt] = RD_REG_WORD(dmp_reg++);
  119. WRT_REG_WORD(&reg->pcr, 0x2E00);
  120. dmp_reg = (uint16_t __iomem *)((uint8_t __iomem *)reg + 0x80);
  121. for (cnt = 0; cnt < sizeof(fw->risc_gp7_reg) / 2; cnt++)
  122. fw->risc_gp7_reg[cnt] = RD_REG_WORD(dmp_reg++);
  123. WRT_REG_WORD(&reg->ctrl_status, 0x10);
  124. dmp_reg = (uint16_t __iomem *)((uint8_t __iomem *)reg + 0x80);
  125. for (cnt = 0; cnt < sizeof(fw->frame_buf_hdw_reg) / 2; cnt++)
  126. fw->frame_buf_hdw_reg[cnt] = RD_REG_WORD(dmp_reg++);
  127. WRT_REG_WORD(&reg->ctrl_status, 0x20);
  128. dmp_reg = (uint16_t __iomem *)((uint8_t __iomem *)reg + 0x80);
  129. for (cnt = 0; cnt < sizeof(fw->fpm_b0_reg) / 2; cnt++)
  130. fw->fpm_b0_reg[cnt] = RD_REG_WORD(dmp_reg++);
  131. WRT_REG_WORD(&reg->ctrl_status, 0x30);
  132. dmp_reg = (uint16_t __iomem *)((uint8_t __iomem *)reg + 0x80);
  133. for (cnt = 0; cnt < sizeof(fw->fpm_b1_reg) / 2; cnt++)
  134. fw->fpm_b1_reg[cnt] = RD_REG_WORD(dmp_reg++);
  135. /* Reset RISC. */
  136. WRT_REG_WORD(&reg->ctrl_status, CSR_ISP_SOFT_RESET);
  137. for (cnt = 0; cnt < 30000; cnt++) {
  138. if ((RD_REG_WORD(&reg->ctrl_status) &
  139. CSR_ISP_SOFT_RESET) == 0)
  140. break;
  141. udelay(10);
  142. }
  143. }
  144. if (!IS_QLA2300(ha)) {
  145. for (cnt = 30000; RD_MAILBOX_REG(ha, reg, 0) != 0 &&
  146. rval == QLA_SUCCESS; cnt--) {
  147. if (cnt)
  148. udelay(100);
  149. else
  150. rval = QLA_FUNCTION_TIMEOUT;
  151. }
  152. }
  153. if (rval == QLA_SUCCESS) {
  154. /* Get RISC SRAM. */
  155. risc_address = 0x800;
  156. WRT_MAILBOX_REG(ha, reg, 0, MBC_READ_RAM_WORD);
  157. clear_bit(MBX_INTERRUPT, &ha->mbx_cmd_flags);
  158. }
  159. for (cnt = 0; cnt < sizeof(fw->risc_ram) / 2 && rval == QLA_SUCCESS;
  160. cnt++, risc_address++) {
  161. WRT_MAILBOX_REG(ha, reg, 1, (uint16_t)risc_address);
  162. WRT_REG_WORD(&reg->hccr, HCCR_SET_HOST_INT);
  163. for (timer = 6000000; timer; timer--) {
  164. /* Check for pending interrupts. */
  165. stat = RD_REG_DWORD(&reg->u.isp2300.host_status);
  166. if (stat & HSR_RISC_INT) {
  167. stat &= 0xff;
  168. if (stat == 0x1 || stat == 0x2) {
  169. set_bit(MBX_INTERRUPT,
  170. &ha->mbx_cmd_flags);
  171. mb0 = RD_MAILBOX_REG(ha, reg, 0);
  172. mb2 = RD_MAILBOX_REG(ha, reg, 2);
  173. /* Release mailbox registers. */
  174. WRT_REG_WORD(&reg->semaphore, 0);
  175. WRT_REG_WORD(&reg->hccr,
  176. HCCR_CLR_RISC_INT);
  177. RD_REG_WORD(&reg->hccr);
  178. break;
  179. } else if (stat == 0x10 || stat == 0x11) {
  180. set_bit(MBX_INTERRUPT,
  181. &ha->mbx_cmd_flags);
  182. mb0 = RD_MAILBOX_REG(ha, reg, 0);
  183. mb2 = RD_MAILBOX_REG(ha, reg, 2);
  184. WRT_REG_WORD(&reg->hccr,
  185. HCCR_CLR_RISC_INT);
  186. RD_REG_WORD(&reg->hccr);
  187. break;
  188. }
  189. /* clear this intr; it wasn't a mailbox intr */
  190. WRT_REG_WORD(&reg->hccr, HCCR_CLR_RISC_INT);
  191. RD_REG_WORD(&reg->hccr);
  192. }
  193. udelay(5);
  194. }
  195. if (test_and_clear_bit(MBX_INTERRUPT, &ha->mbx_cmd_flags)) {
  196. rval = mb0 & MBS_MASK;
  197. fw->risc_ram[cnt] = mb2;
  198. } else {
  199. rval = QLA_FUNCTION_FAILED;
  200. }
  201. }
  202. if (rval == QLA_SUCCESS) {
  203. /* Get stack SRAM. */
  204. risc_address = 0x10000;
  205. WRT_MAILBOX_REG(ha, reg, 0, MBC_READ_RAM_EXTENDED);
  206. clear_bit(MBX_INTERRUPT, &ha->mbx_cmd_flags);
  207. }
  208. for (cnt = 0; cnt < sizeof(fw->stack_ram) / 2 && rval == QLA_SUCCESS;
  209. cnt++, risc_address++) {
  210. WRT_MAILBOX_REG(ha, reg, 1, LSW(risc_address));
  211. WRT_MAILBOX_REG(ha, reg, 8, MSW(risc_address));
  212. WRT_REG_WORD(&reg->hccr, HCCR_SET_HOST_INT);
  213. for (timer = 6000000; timer; timer--) {
  214. /* Check for pending interrupts. */
  215. stat = RD_REG_DWORD(&reg->u.isp2300.host_status);
  216. if (stat & HSR_RISC_INT) {
  217. stat &= 0xff;
  218. if (stat == 0x1 || stat == 0x2) {
  219. set_bit(MBX_INTERRUPT,
  220. &ha->mbx_cmd_flags);
  221. mb0 = RD_MAILBOX_REG(ha, reg, 0);
  222. mb2 = RD_MAILBOX_REG(ha, reg, 2);
  223. /* Release mailbox registers. */
  224. WRT_REG_WORD(&reg->semaphore, 0);
  225. WRT_REG_WORD(&reg->hccr,
  226. HCCR_CLR_RISC_INT);
  227. RD_REG_WORD(&reg->hccr);
  228. break;
  229. } else if (stat == 0x10 || stat == 0x11) {
  230. set_bit(MBX_INTERRUPT,
  231. &ha->mbx_cmd_flags);
  232. mb0 = RD_MAILBOX_REG(ha, reg, 0);
  233. mb2 = RD_MAILBOX_REG(ha, reg, 2);
  234. WRT_REG_WORD(&reg->hccr,
  235. HCCR_CLR_RISC_INT);
  236. RD_REG_WORD(&reg->hccr);
  237. break;
  238. }
  239. /* clear this intr; it wasn't a mailbox intr */
  240. WRT_REG_WORD(&reg->hccr, HCCR_CLR_RISC_INT);
  241. RD_REG_WORD(&reg->hccr);
  242. }
  243. udelay(5);
  244. }
  245. if (test_and_clear_bit(MBX_INTERRUPT, &ha->mbx_cmd_flags)) {
  246. rval = mb0 & MBS_MASK;
  247. fw->stack_ram[cnt] = mb2;
  248. } else {
  249. rval = QLA_FUNCTION_FAILED;
  250. }
  251. }
  252. if (rval == QLA_SUCCESS) {
  253. /* Get data SRAM. */
  254. risc_address = 0x11000;
  255. data_ram_cnt = ha->fw_memory_size - risc_address + 1;
  256. WRT_MAILBOX_REG(ha, reg, 0, MBC_READ_RAM_EXTENDED);
  257. clear_bit(MBX_INTERRUPT, &ha->mbx_cmd_flags);
  258. }
  259. for (cnt = 0; cnt < data_ram_cnt && rval == QLA_SUCCESS;
  260. cnt++, risc_address++) {
  261. WRT_MAILBOX_REG(ha, reg, 1, LSW(risc_address));
  262. WRT_MAILBOX_REG(ha, reg, 8, MSW(risc_address));
  263. WRT_REG_WORD(&reg->hccr, HCCR_SET_HOST_INT);
  264. for (timer = 6000000; timer; timer--) {
  265. /* Check for pending interrupts. */
  266. stat = RD_REG_DWORD(&reg->u.isp2300.host_status);
  267. if (stat & HSR_RISC_INT) {
  268. stat &= 0xff;
  269. if (stat == 0x1 || stat == 0x2) {
  270. set_bit(MBX_INTERRUPT,
  271. &ha->mbx_cmd_flags);
  272. mb0 = RD_MAILBOX_REG(ha, reg, 0);
  273. mb2 = RD_MAILBOX_REG(ha, reg, 2);
  274. /* Release mailbox registers. */
  275. WRT_REG_WORD(&reg->semaphore, 0);
  276. WRT_REG_WORD(&reg->hccr,
  277. HCCR_CLR_RISC_INT);
  278. RD_REG_WORD(&reg->hccr);
  279. break;
  280. } else if (stat == 0x10 || stat == 0x11) {
  281. set_bit(MBX_INTERRUPT,
  282. &ha->mbx_cmd_flags);
  283. mb0 = RD_MAILBOX_REG(ha, reg, 0);
  284. mb2 = RD_MAILBOX_REG(ha, reg, 2);
  285. WRT_REG_WORD(&reg->hccr,
  286. HCCR_CLR_RISC_INT);
  287. RD_REG_WORD(&reg->hccr);
  288. break;
  289. }
  290. /* clear this intr; it wasn't a mailbox intr */
  291. WRT_REG_WORD(&reg->hccr, HCCR_CLR_RISC_INT);
  292. RD_REG_WORD(&reg->hccr);
  293. }
  294. udelay(5);
  295. }
  296. if (test_and_clear_bit(MBX_INTERRUPT, &ha->mbx_cmd_flags)) {
  297. rval = mb0 & MBS_MASK;
  298. fw->data_ram[cnt] = mb2;
  299. } else {
  300. rval = QLA_FUNCTION_FAILED;
  301. }
  302. }
  303. if (rval != QLA_SUCCESS) {
  304. qla_printk(KERN_WARNING, ha,
  305. "Failed to dump firmware (%x)!!!\n", rval);
  306. free_pages((unsigned long)ha->fw_dump, ha->fw_dump_order);
  307. ha->fw_dump = NULL;
  308. } else {
  309. qla_printk(KERN_INFO, ha,
  310. "Firmware dump saved to temp buffer (%ld/%p).\n",
  311. ha->host_no, ha->fw_dump);
  312. }
  313. qla2300_fw_dump_failed:
  314. if (!hardware_locked)
  315. spin_unlock_irqrestore(&ha->hardware_lock, flags);
  316. }
  317. /**
  318. * qla2300_ascii_fw_dump() - Converts a binary firmware dump to ASCII.
  319. * @ha: HA context
  320. */
  321. void
  322. qla2300_ascii_fw_dump(scsi_qla_host_t *ha)
  323. {
  324. uint32_t cnt;
  325. char *uiter;
  326. char fw_info[30];
  327. struct qla2300_fw_dump *fw;
  328. uint32_t data_ram_cnt;
  329. uiter = ha->fw_dump_buffer;
  330. fw = ha->fw_dump;
  331. qla_uprintf(&uiter, "%s Firmware Version %s\n", ha->model_number,
  332. ha->isp_ops.fw_version_str(ha, fw_info));
  333. qla_uprintf(&uiter, "\n[==>BEG]\n");
  334. qla_uprintf(&uiter, "HCCR Register:\n%04x\n\n", fw->hccr);
  335. qla_uprintf(&uiter, "PBIU Registers:");
  336. for (cnt = 0; cnt < sizeof (fw->pbiu_reg) / 2; cnt++) {
  337. if (cnt % 8 == 0) {
  338. qla_uprintf(&uiter, "\n");
  339. }
  340. qla_uprintf(&uiter, "%04x ", fw->pbiu_reg[cnt]);
  341. }
  342. qla_uprintf(&uiter, "\n\nReqQ-RspQ-Risc2Host Status registers:");
  343. for (cnt = 0; cnt < sizeof (fw->risc_host_reg) / 2; cnt++) {
  344. if (cnt % 8 == 0) {
  345. qla_uprintf(&uiter, "\n");
  346. }
  347. qla_uprintf(&uiter, "%04x ", fw->risc_host_reg[cnt]);
  348. }
  349. qla_uprintf(&uiter, "\n\nMailbox Registers:");
  350. for (cnt = 0; cnt < sizeof (fw->mailbox_reg) / 2; cnt++) {
  351. if (cnt % 8 == 0) {
  352. qla_uprintf(&uiter, "\n");
  353. }
  354. qla_uprintf(&uiter, "%04x ", fw->mailbox_reg[cnt]);
  355. }
  356. qla_uprintf(&uiter, "\n\nAuto Request Response DMA Registers:");
  357. for (cnt = 0; cnt < sizeof (fw->resp_dma_reg) / 2; cnt++) {
  358. if (cnt % 8 == 0) {
  359. qla_uprintf(&uiter, "\n");
  360. }
  361. qla_uprintf(&uiter, "%04x ", fw->resp_dma_reg[cnt]);
  362. }
  363. qla_uprintf(&uiter, "\n\nDMA Registers:");
  364. for (cnt = 0; cnt < sizeof (fw->dma_reg) / 2; cnt++) {
  365. if (cnt % 8 == 0) {
  366. qla_uprintf(&uiter, "\n");
  367. }
  368. qla_uprintf(&uiter, "%04x ", fw->dma_reg[cnt]);
  369. }
  370. qla_uprintf(&uiter, "\n\nRISC Hardware Registers:");
  371. for (cnt = 0; cnt < sizeof (fw->risc_hdw_reg) / 2; cnt++) {
  372. if (cnt % 8 == 0) {
  373. qla_uprintf(&uiter, "\n");
  374. }
  375. qla_uprintf(&uiter, "%04x ", fw->risc_hdw_reg[cnt]);
  376. }
  377. qla_uprintf(&uiter, "\n\nRISC GP0 Registers:");
  378. for (cnt = 0; cnt < sizeof (fw->risc_gp0_reg) / 2; cnt++) {
  379. if (cnt % 8 == 0) {
  380. qla_uprintf(&uiter, "\n");
  381. }
  382. qla_uprintf(&uiter, "%04x ", fw->risc_gp0_reg[cnt]);
  383. }
  384. qla_uprintf(&uiter, "\n\nRISC GP1 Registers:");
  385. for (cnt = 0; cnt < sizeof (fw->risc_gp1_reg) / 2; cnt++) {
  386. if (cnt % 8 == 0) {
  387. qla_uprintf(&uiter, "\n");
  388. }
  389. qla_uprintf(&uiter, "%04x ", fw->risc_gp1_reg[cnt]);
  390. }
  391. qla_uprintf(&uiter, "\n\nRISC GP2 Registers:");
  392. for (cnt = 0; cnt < sizeof (fw->risc_gp2_reg) / 2; cnt++) {
  393. if (cnt % 8 == 0) {
  394. qla_uprintf(&uiter, "\n");
  395. }
  396. qla_uprintf(&uiter, "%04x ", fw->risc_gp2_reg[cnt]);
  397. }
  398. qla_uprintf(&uiter, "\n\nRISC GP3 Registers:");
  399. for (cnt = 0; cnt < sizeof (fw->risc_gp3_reg) / 2; cnt++) {
  400. if (cnt % 8 == 0) {
  401. qla_uprintf(&uiter, "\n");
  402. }
  403. qla_uprintf(&uiter, "%04x ", fw->risc_gp3_reg[cnt]);
  404. }
  405. qla_uprintf(&uiter, "\n\nRISC GP4 Registers:");
  406. for (cnt = 0; cnt < sizeof (fw->risc_gp4_reg) / 2; cnt++) {
  407. if (cnt % 8 == 0) {
  408. qla_uprintf(&uiter, "\n");
  409. }
  410. qla_uprintf(&uiter, "%04x ", fw->risc_gp4_reg[cnt]);
  411. }
  412. qla_uprintf(&uiter, "\n\nRISC GP5 Registers:");
  413. for (cnt = 0; cnt < sizeof (fw->risc_gp5_reg) / 2; cnt++) {
  414. if (cnt % 8 == 0) {
  415. qla_uprintf(&uiter, "\n");
  416. }
  417. qla_uprintf(&uiter, "%04x ", fw->risc_gp5_reg[cnt]);
  418. }
  419. qla_uprintf(&uiter, "\n\nRISC GP6 Registers:");
  420. for (cnt = 0; cnt < sizeof (fw->risc_gp6_reg) / 2; cnt++) {
  421. if (cnt % 8 == 0) {
  422. qla_uprintf(&uiter, "\n");
  423. }
  424. qla_uprintf(&uiter, "%04x ", fw->risc_gp6_reg[cnt]);
  425. }
  426. qla_uprintf(&uiter, "\n\nRISC GP7 Registers:");
  427. for (cnt = 0; cnt < sizeof (fw->risc_gp7_reg) / 2; cnt++) {
  428. if (cnt % 8 == 0) {
  429. qla_uprintf(&uiter, "\n");
  430. }
  431. qla_uprintf(&uiter, "%04x ", fw->risc_gp7_reg[cnt]);
  432. }
  433. qla_uprintf(&uiter, "\n\nFrame Buffer Hardware Registers:");
  434. for (cnt = 0; cnt < sizeof (fw->frame_buf_hdw_reg) / 2; cnt++) {
  435. if (cnt % 8 == 0) {
  436. qla_uprintf(&uiter, "\n");
  437. }
  438. qla_uprintf(&uiter, "%04x ", fw->frame_buf_hdw_reg[cnt]);
  439. }
  440. qla_uprintf(&uiter, "\n\nFPM B0 Registers:");
  441. for (cnt = 0; cnt < sizeof (fw->fpm_b0_reg) / 2; cnt++) {
  442. if (cnt % 8 == 0) {
  443. qla_uprintf(&uiter, "\n");
  444. }
  445. qla_uprintf(&uiter, "%04x ", fw->fpm_b0_reg[cnt]);
  446. }
  447. qla_uprintf(&uiter, "\n\nFPM B1 Registers:");
  448. for (cnt = 0; cnt < sizeof (fw->fpm_b1_reg) / 2; cnt++) {
  449. if (cnt % 8 == 0) {
  450. qla_uprintf(&uiter, "\n");
  451. }
  452. qla_uprintf(&uiter, "%04x ", fw->fpm_b1_reg[cnt]);
  453. }
  454. qla_uprintf(&uiter, "\n\nCode RAM Dump:");
  455. for (cnt = 0; cnt < sizeof (fw->risc_ram) / 2; cnt++) {
  456. if (cnt % 8 == 0) {
  457. qla_uprintf(&uiter, "\n%04x: ", cnt + 0x0800);
  458. }
  459. qla_uprintf(&uiter, "%04x ", fw->risc_ram[cnt]);
  460. }
  461. qla_uprintf(&uiter, "\n\nStack RAM Dump:");
  462. for (cnt = 0; cnt < sizeof (fw->stack_ram) / 2; cnt++) {
  463. if (cnt % 8 == 0) {
  464. qla_uprintf(&uiter, "\n%05x: ", cnt + 0x10000);
  465. }
  466. qla_uprintf(&uiter, "%04x ", fw->stack_ram[cnt]);
  467. }
  468. qla_uprintf(&uiter, "\n\nData RAM Dump:");
  469. data_ram_cnt = ha->fw_memory_size - 0x11000 + 1;
  470. for (cnt = 0; cnt < data_ram_cnt; cnt++) {
  471. if (cnt % 8 == 0) {
  472. qla_uprintf(&uiter, "\n%05x: ", cnt + 0x11000);
  473. }
  474. qla_uprintf(&uiter, "%04x ", fw->data_ram[cnt]);
  475. }
  476. qla_uprintf(&uiter, "\n\n[<==END] ISP Debug Dump.");
  477. }
  478. /**
  479. * qla2100_fw_dump() - Dumps binary data from the 2100/2200 firmware.
  480. * @ha: HA context
  481. * @hardware_locked: Called with the hardware_lock
  482. */
  483. void
  484. qla2100_fw_dump(scsi_qla_host_t *ha, int hardware_locked)
  485. {
  486. int rval;
  487. uint32_t cnt, timer;
  488. uint16_t risc_address;
  489. uint16_t mb0, mb2;
  490. struct device_reg_2xxx __iomem *reg = &ha->iobase->isp;
  491. uint16_t __iomem *dmp_reg;
  492. unsigned long flags;
  493. struct qla2100_fw_dump *fw;
  494. risc_address = 0;
  495. mb0 = mb2 = 0;
  496. flags = 0;
  497. if (!hardware_locked)
  498. spin_lock_irqsave(&ha->hardware_lock, flags);
  499. if (ha->fw_dump != NULL) {
  500. qla_printk(KERN_WARNING, ha,
  501. "Firmware has been previously dumped (%p) -- ignoring "
  502. "request...\n", ha->fw_dump);
  503. goto qla2100_fw_dump_failed;
  504. }
  505. /* Allocate (large) dump buffer. */
  506. ha->fw_dump_order = get_order(sizeof(struct qla2100_fw_dump));
  507. ha->fw_dump = (struct qla2100_fw_dump *) __get_free_pages(GFP_ATOMIC,
  508. ha->fw_dump_order);
  509. if (ha->fw_dump == NULL) {
  510. qla_printk(KERN_WARNING, ha,
  511. "Unable to allocated memory for firmware dump (%d/%Zd).\n",
  512. ha->fw_dump_order, sizeof(struct qla2100_fw_dump));
  513. goto qla2100_fw_dump_failed;
  514. }
  515. fw = ha->fw_dump;
  516. rval = QLA_SUCCESS;
  517. fw->hccr = RD_REG_WORD(&reg->hccr);
  518. /* Pause RISC. */
  519. WRT_REG_WORD(&reg->hccr, HCCR_PAUSE_RISC);
  520. for (cnt = 30000; (RD_REG_WORD(&reg->hccr) & HCCR_RISC_PAUSE) == 0 &&
  521. rval == QLA_SUCCESS; cnt--) {
  522. if (cnt)
  523. udelay(100);
  524. else
  525. rval = QLA_FUNCTION_TIMEOUT;
  526. }
  527. if (rval == QLA_SUCCESS) {
  528. dmp_reg = (uint16_t __iomem *)(reg + 0);
  529. for (cnt = 0; cnt < sizeof(fw->pbiu_reg) / 2; cnt++)
  530. fw->pbiu_reg[cnt] = RD_REG_WORD(dmp_reg++);
  531. dmp_reg = (uint16_t __iomem *)((uint8_t __iomem *)reg + 0x10);
  532. for (cnt = 0; cnt < ha->mbx_count; cnt++) {
  533. if (cnt == 8) {
  534. dmp_reg = (uint16_t __iomem *)((uint8_t __iomem *)reg + 0xe0);
  535. }
  536. fw->mailbox_reg[cnt] = RD_REG_WORD(dmp_reg++);
  537. }
  538. dmp_reg = (uint16_t __iomem *)((uint8_t __iomem *)reg + 0x20);
  539. for (cnt = 0; cnt < sizeof(fw->dma_reg) / 2; cnt++)
  540. fw->dma_reg[cnt] = RD_REG_WORD(dmp_reg++);
  541. WRT_REG_WORD(&reg->ctrl_status, 0x00);
  542. dmp_reg = (uint16_t __iomem *)((uint8_t __iomem *)reg + 0xA0);
  543. for (cnt = 0; cnt < sizeof(fw->risc_hdw_reg) / 2; cnt++)
  544. fw->risc_hdw_reg[cnt] = RD_REG_WORD(dmp_reg++);
  545. WRT_REG_WORD(&reg->pcr, 0x2000);
  546. dmp_reg = (uint16_t __iomem *)((uint8_t __iomem *)reg + 0x80);
  547. for (cnt = 0; cnt < sizeof(fw->risc_gp0_reg) / 2; cnt++)
  548. fw->risc_gp0_reg[cnt] = RD_REG_WORD(dmp_reg++);
  549. WRT_REG_WORD(&reg->pcr, 0x2100);
  550. dmp_reg = (uint16_t __iomem *)((uint8_t __iomem *)reg + 0x80);
  551. for (cnt = 0; cnt < sizeof(fw->risc_gp1_reg) / 2; cnt++)
  552. fw->risc_gp1_reg[cnt] = RD_REG_WORD(dmp_reg++);
  553. WRT_REG_WORD(&reg->pcr, 0x2200);
  554. dmp_reg = (uint16_t __iomem *)((uint8_t __iomem *)reg + 0x80);
  555. for (cnt = 0; cnt < sizeof(fw->risc_gp2_reg) / 2; cnt++)
  556. fw->risc_gp2_reg[cnt] = RD_REG_WORD(dmp_reg++);
  557. WRT_REG_WORD(&reg->pcr, 0x2300);
  558. dmp_reg = (uint16_t __iomem *)((uint8_t __iomem *)reg + 0x80);
  559. for (cnt = 0; cnt < sizeof(fw->risc_gp3_reg) / 2; cnt++)
  560. fw->risc_gp3_reg[cnt] = RD_REG_WORD(dmp_reg++);
  561. WRT_REG_WORD(&reg->pcr, 0x2400);
  562. dmp_reg = (uint16_t __iomem *)((uint8_t __iomem *)reg + 0x80);
  563. for (cnt = 0; cnt < sizeof(fw->risc_gp4_reg) / 2; cnt++)
  564. fw->risc_gp4_reg[cnt] = RD_REG_WORD(dmp_reg++);
  565. WRT_REG_WORD(&reg->pcr, 0x2500);
  566. dmp_reg = (uint16_t __iomem *)((uint8_t __iomem *)reg + 0x80);
  567. for (cnt = 0; cnt < sizeof(fw->risc_gp5_reg) / 2; cnt++)
  568. fw->risc_gp5_reg[cnt] = RD_REG_WORD(dmp_reg++);
  569. WRT_REG_WORD(&reg->pcr, 0x2600);
  570. dmp_reg = (uint16_t __iomem *)((uint8_t __iomem *)reg + 0x80);
  571. for (cnt = 0; cnt < sizeof(fw->risc_gp6_reg) / 2; cnt++)
  572. fw->risc_gp6_reg[cnt] = RD_REG_WORD(dmp_reg++);
  573. WRT_REG_WORD(&reg->pcr, 0x2700);
  574. dmp_reg = (uint16_t __iomem *)((uint8_t __iomem *)reg + 0x80);
  575. for (cnt = 0; cnt < sizeof(fw->risc_gp7_reg) / 2; cnt++)
  576. fw->risc_gp7_reg[cnt] = RD_REG_WORD(dmp_reg++);
  577. WRT_REG_WORD(&reg->ctrl_status, 0x10);
  578. dmp_reg = (uint16_t __iomem *)((uint8_t __iomem *)reg + 0x80);
  579. for (cnt = 0; cnt < sizeof(fw->frame_buf_hdw_reg) / 2; cnt++)
  580. fw->frame_buf_hdw_reg[cnt] = RD_REG_WORD(dmp_reg++);
  581. WRT_REG_WORD(&reg->ctrl_status, 0x20);
  582. dmp_reg = (uint16_t __iomem *)((uint8_t __iomem *)reg + 0x80);
  583. for (cnt = 0; cnt < sizeof(fw->fpm_b0_reg) / 2; cnt++)
  584. fw->fpm_b0_reg[cnt] = RD_REG_WORD(dmp_reg++);
  585. WRT_REG_WORD(&reg->ctrl_status, 0x30);
  586. dmp_reg = (uint16_t __iomem *)((uint8_t __iomem *)reg + 0x80);
  587. for (cnt = 0; cnt < sizeof(fw->fpm_b1_reg) / 2; cnt++)
  588. fw->fpm_b1_reg[cnt] = RD_REG_WORD(dmp_reg++);
  589. /* Reset the ISP. */
  590. WRT_REG_WORD(&reg->ctrl_status, CSR_ISP_SOFT_RESET);
  591. }
  592. for (cnt = 30000; RD_MAILBOX_REG(ha, reg, 0) != 0 &&
  593. rval == QLA_SUCCESS; cnt--) {
  594. if (cnt)
  595. udelay(100);
  596. else
  597. rval = QLA_FUNCTION_TIMEOUT;
  598. }
  599. /* Pause RISC. */
  600. if (rval == QLA_SUCCESS && (IS_QLA2200(ha) || (IS_QLA2100(ha) &&
  601. (RD_REG_WORD(&reg->mctr) & (BIT_1 | BIT_0)) != 0))) {
  602. WRT_REG_WORD(&reg->hccr, HCCR_PAUSE_RISC);
  603. for (cnt = 30000;
  604. (RD_REG_WORD(&reg->hccr) & HCCR_RISC_PAUSE) == 0 &&
  605. rval == QLA_SUCCESS; cnt--) {
  606. if (cnt)
  607. udelay(100);
  608. else
  609. rval = QLA_FUNCTION_TIMEOUT;
  610. }
  611. if (rval == QLA_SUCCESS) {
  612. /* Set memory configuration and timing. */
  613. if (IS_QLA2100(ha))
  614. WRT_REG_WORD(&reg->mctr, 0xf1);
  615. else
  616. WRT_REG_WORD(&reg->mctr, 0xf2);
  617. RD_REG_WORD(&reg->mctr); /* PCI Posting. */
  618. /* Release RISC. */
  619. WRT_REG_WORD(&reg->hccr, HCCR_RELEASE_RISC);
  620. }
  621. }
  622. if (rval == QLA_SUCCESS) {
  623. /* Get RISC SRAM. */
  624. risc_address = 0x1000;
  625. WRT_MAILBOX_REG(ha, reg, 0, MBC_READ_RAM_WORD);
  626. clear_bit(MBX_INTERRUPT, &ha->mbx_cmd_flags);
  627. }
  628. for (cnt = 0; cnt < sizeof(fw->risc_ram) / 2 && rval == QLA_SUCCESS;
  629. cnt++, risc_address++) {
  630. WRT_MAILBOX_REG(ha, reg, 1, risc_address);
  631. WRT_REG_WORD(&reg->hccr, HCCR_SET_HOST_INT);
  632. for (timer = 6000000; timer != 0; timer--) {
  633. /* Check for pending interrupts. */
  634. if (RD_REG_WORD(&reg->istatus) & ISR_RISC_INT) {
  635. if (RD_REG_WORD(&reg->semaphore) & BIT_0) {
  636. set_bit(MBX_INTERRUPT,
  637. &ha->mbx_cmd_flags);
  638. mb0 = RD_MAILBOX_REG(ha, reg, 0);
  639. mb2 = RD_MAILBOX_REG(ha, reg, 2);
  640. WRT_REG_WORD(&reg->semaphore, 0);
  641. WRT_REG_WORD(&reg->hccr,
  642. HCCR_CLR_RISC_INT);
  643. RD_REG_WORD(&reg->hccr);
  644. break;
  645. }
  646. WRT_REG_WORD(&reg->hccr, HCCR_CLR_RISC_INT);
  647. RD_REG_WORD(&reg->hccr);
  648. }
  649. udelay(5);
  650. }
  651. if (test_and_clear_bit(MBX_INTERRUPT, &ha->mbx_cmd_flags)) {
  652. rval = mb0 & MBS_MASK;
  653. fw->risc_ram[cnt] = mb2;
  654. } else {
  655. rval = QLA_FUNCTION_FAILED;
  656. }
  657. }
  658. if (rval != QLA_SUCCESS) {
  659. qla_printk(KERN_WARNING, ha,
  660. "Failed to dump firmware (%x)!!!\n", rval);
  661. free_pages((unsigned long)ha->fw_dump, ha->fw_dump_order);
  662. ha->fw_dump = NULL;
  663. } else {
  664. qla_printk(KERN_INFO, ha,
  665. "Firmware dump saved to temp buffer (%ld/%p).\n",
  666. ha->host_no, ha->fw_dump);
  667. }
  668. qla2100_fw_dump_failed:
  669. if (!hardware_locked)
  670. spin_unlock_irqrestore(&ha->hardware_lock, flags);
  671. }
  672. /**
  673. * qla2100_ascii_fw_dump() - Converts a binary firmware dump to ASCII.
  674. * @ha: HA context
  675. */
  676. void
  677. qla2100_ascii_fw_dump(scsi_qla_host_t *ha)
  678. {
  679. uint32_t cnt;
  680. char *uiter;
  681. char fw_info[30];
  682. struct qla2100_fw_dump *fw;
  683. uiter = ha->fw_dump_buffer;
  684. fw = ha->fw_dump;
  685. qla_uprintf(&uiter, "%s Firmware Version %s\n", ha->model_number,
  686. ha->isp_ops.fw_version_str(ha, fw_info));
  687. qla_uprintf(&uiter, "\n[==>BEG]\n");
  688. qla_uprintf(&uiter, "HCCR Register:\n%04x\n\n", fw->hccr);
  689. qla_uprintf(&uiter, "PBIU Registers:");
  690. for (cnt = 0; cnt < sizeof (fw->pbiu_reg) / 2; cnt++) {
  691. if (cnt % 8 == 0) {
  692. qla_uprintf(&uiter, "\n");
  693. }
  694. qla_uprintf(&uiter, "%04x ", fw->pbiu_reg[cnt]);
  695. }
  696. qla_uprintf(&uiter, "\n\nMailbox Registers:");
  697. for (cnt = 0; cnt < sizeof (fw->mailbox_reg) / 2; cnt++) {
  698. if (cnt % 8 == 0) {
  699. qla_uprintf(&uiter, "\n");
  700. }
  701. qla_uprintf(&uiter, "%04x ", fw->mailbox_reg[cnt]);
  702. }
  703. qla_uprintf(&uiter, "\n\nDMA Registers:");
  704. for (cnt = 0; cnt < sizeof (fw->dma_reg) / 2; cnt++) {
  705. if (cnt % 8 == 0) {
  706. qla_uprintf(&uiter, "\n");
  707. }
  708. qla_uprintf(&uiter, "%04x ", fw->dma_reg[cnt]);
  709. }
  710. qla_uprintf(&uiter, "\n\nRISC Hardware Registers:");
  711. for (cnt = 0; cnt < sizeof (fw->risc_hdw_reg) / 2; cnt++) {
  712. if (cnt % 8 == 0) {
  713. qla_uprintf(&uiter, "\n");
  714. }
  715. qla_uprintf(&uiter, "%04x ", fw->risc_hdw_reg[cnt]);
  716. }
  717. qla_uprintf(&uiter, "\n\nRISC GP0 Registers:");
  718. for (cnt = 0; cnt < sizeof (fw->risc_gp0_reg) / 2; cnt++) {
  719. if (cnt % 8 == 0) {
  720. qla_uprintf(&uiter, "\n");
  721. }
  722. qla_uprintf(&uiter, "%04x ", fw->risc_gp0_reg[cnt]);
  723. }
  724. qla_uprintf(&uiter, "\n\nRISC GP1 Registers:");
  725. for (cnt = 0; cnt < sizeof (fw->risc_gp1_reg) / 2; cnt++) {
  726. if (cnt % 8 == 0) {
  727. qla_uprintf(&uiter, "\n");
  728. }
  729. qla_uprintf(&uiter, "%04x ", fw->risc_gp1_reg[cnt]);
  730. }
  731. qla_uprintf(&uiter, "\n\nRISC GP2 Registers:");
  732. for (cnt = 0; cnt < sizeof (fw->risc_gp2_reg) / 2; cnt++) {
  733. if (cnt % 8 == 0) {
  734. qla_uprintf(&uiter, "\n");
  735. }
  736. qla_uprintf(&uiter, "%04x ", fw->risc_gp2_reg[cnt]);
  737. }
  738. qla_uprintf(&uiter, "\n\nRISC GP3 Registers:");
  739. for (cnt = 0; cnt < sizeof (fw->risc_gp3_reg) / 2; cnt++) {
  740. if (cnt % 8 == 0) {
  741. qla_uprintf(&uiter, "\n");
  742. }
  743. qla_uprintf(&uiter, "%04x ", fw->risc_gp3_reg[cnt]);
  744. }
  745. qla_uprintf(&uiter, "\n\nRISC GP4 Registers:");
  746. for (cnt = 0; cnt < sizeof (fw->risc_gp4_reg) / 2; cnt++) {
  747. if (cnt % 8 == 0) {
  748. qla_uprintf(&uiter, "\n");
  749. }
  750. qla_uprintf(&uiter, "%04x ", fw->risc_gp4_reg[cnt]);
  751. }
  752. qla_uprintf(&uiter, "\n\nRISC GP5 Registers:");
  753. for (cnt = 0; cnt < sizeof (fw->risc_gp5_reg) / 2; cnt++) {
  754. if (cnt % 8 == 0) {
  755. qla_uprintf(&uiter, "\n");
  756. }
  757. qla_uprintf(&uiter, "%04x ", fw->risc_gp5_reg[cnt]);
  758. }
  759. qla_uprintf(&uiter, "\n\nRISC GP6 Registers:");
  760. for (cnt = 0; cnt < sizeof (fw->risc_gp6_reg) / 2; cnt++) {
  761. if (cnt % 8 == 0) {
  762. qla_uprintf(&uiter, "\n");
  763. }
  764. qla_uprintf(&uiter, "%04x ", fw->risc_gp6_reg[cnt]);
  765. }
  766. qla_uprintf(&uiter, "\n\nRISC GP7 Registers:");
  767. for (cnt = 0; cnt < sizeof (fw->risc_gp7_reg) / 2; cnt++) {
  768. if (cnt % 8 == 0) {
  769. qla_uprintf(&uiter, "\n");
  770. }
  771. qla_uprintf(&uiter, "%04x ", fw->risc_gp7_reg[cnt]);
  772. }
  773. qla_uprintf(&uiter, "\n\nFrame Buffer Hardware Registers:");
  774. for (cnt = 0; cnt < sizeof (fw->frame_buf_hdw_reg) / 2; cnt++) {
  775. if (cnt % 8 == 0) {
  776. qla_uprintf(&uiter, "\n");
  777. }
  778. qla_uprintf(&uiter, "%04x ", fw->frame_buf_hdw_reg[cnt]);
  779. }
  780. qla_uprintf(&uiter, "\n\nFPM B0 Registers:");
  781. for (cnt = 0; cnt < sizeof (fw->fpm_b0_reg) / 2; cnt++) {
  782. if (cnt % 8 == 0) {
  783. qla_uprintf(&uiter, "\n");
  784. }
  785. qla_uprintf(&uiter, "%04x ", fw->fpm_b0_reg[cnt]);
  786. }
  787. qla_uprintf(&uiter, "\n\nFPM B1 Registers:");
  788. for (cnt = 0; cnt < sizeof (fw->fpm_b1_reg) / 2; cnt++) {
  789. if (cnt % 8 == 0) {
  790. qla_uprintf(&uiter, "\n");
  791. }
  792. qla_uprintf(&uiter, "%04x ", fw->fpm_b1_reg[cnt]);
  793. }
  794. qla_uprintf(&uiter, "\n\nRISC SRAM:");
  795. for (cnt = 0; cnt < sizeof (fw->risc_ram) / 2; cnt++) {
  796. if (cnt % 8 == 0) {
  797. qla_uprintf(&uiter, "\n%04x: ", cnt + 0x1000);
  798. }
  799. qla_uprintf(&uiter, "%04x ", fw->risc_ram[cnt]);
  800. }
  801. qla_uprintf(&uiter, "\n\n[<==END] ISP Debug Dump.");
  802. return;
  803. }
  804. static int
  805. qla_uprintf(char **uiter, char *fmt, ...)
  806. {
  807. int iter, len;
  808. char buf[128];
  809. va_list args;
  810. va_start(args, fmt);
  811. len = vsprintf(buf, fmt, args);
  812. va_end(args);
  813. for (iter = 0; iter < len; iter++, *uiter += 1)
  814. *uiter[0] = buf[iter];
  815. return (len);
  816. }
  817. void
  818. qla24xx_fw_dump(scsi_qla_host_t *ha, int hardware_locked)
  819. {
  820. int rval;
  821. uint32_t cnt, timer;
  822. uint32_t risc_address;
  823. uint16_t mb[4];
  824. uint32_t stat;
  825. struct device_reg_24xx __iomem *reg = &ha->iobase->isp24;
  826. uint32_t __iomem *dmp_reg;
  827. uint32_t *iter_reg;
  828. uint16_t __iomem *mbx_reg;
  829. unsigned long flags;
  830. struct qla24xx_fw_dump *fw;
  831. uint32_t ext_mem_cnt;
  832. risc_address = ext_mem_cnt = 0;
  833. memset(mb, 0, sizeof(mb));
  834. flags = 0;
  835. if (!hardware_locked)
  836. spin_lock_irqsave(&ha->hardware_lock, flags);
  837. if (!ha->fw_dump24) {
  838. qla_printk(KERN_WARNING, ha,
  839. "No buffer available for dump!!!\n");
  840. goto qla24xx_fw_dump_failed;
  841. }
  842. if (ha->fw_dumped) {
  843. qla_printk(KERN_WARNING, ha,
  844. "Firmware has been previously dumped (%p) -- ignoring "
  845. "request...\n", ha->fw_dump24);
  846. goto qla24xx_fw_dump_failed;
  847. }
  848. fw = (struct qla24xx_fw_dump *) ha->fw_dump24;
  849. rval = QLA_SUCCESS;
  850. fw->hccr = RD_REG_DWORD(&reg->hccr);
  851. /* Pause RISC. */
  852. if ((fw->hccr & HCCRX_RISC_PAUSE) == 0) {
  853. WRT_REG_DWORD(&reg->hccr, HCCRX_SET_RISC_RESET |
  854. HCCRX_CLR_HOST_INT);
  855. RD_REG_DWORD(&reg->hccr); /* PCI Posting. */
  856. WRT_REG_DWORD(&reg->hccr, HCCRX_SET_RISC_PAUSE);
  857. for (cnt = 30000;
  858. (RD_REG_DWORD(&reg->hccr) & HCCRX_RISC_PAUSE) == 0 &&
  859. rval == QLA_SUCCESS; cnt--) {
  860. if (cnt)
  861. udelay(100);
  862. else
  863. rval = QLA_FUNCTION_TIMEOUT;
  864. }
  865. }
  866. /* Disable interrupts. */
  867. WRT_REG_DWORD(&reg->ictrl, 0);
  868. RD_REG_DWORD(&reg->ictrl);
  869. if (rval == QLA_SUCCESS) {
  870. /* Host interface registers. */
  871. dmp_reg = (uint32_t __iomem *)(reg + 0);
  872. for (cnt = 0; cnt < sizeof(fw->host_reg) / 4; cnt++)
  873. fw->host_reg[cnt] = RD_REG_DWORD(dmp_reg++);
  874. /* Mailbox registers. */
  875. mbx_reg = (uint16_t __iomem *)((uint8_t __iomem *)reg + 0x80);
  876. for (cnt = 0; cnt < sizeof(fw->mailbox_reg) / 2; cnt++)
  877. fw->mailbox_reg[cnt] = RD_REG_WORD(mbx_reg++);
  878. /* Transfer sequence registers. */
  879. iter_reg = fw->xseq_gp_reg;
  880. WRT_REG_DWORD(&reg->iobase_addr, 0xBF00);
  881. dmp_reg = (uint32_t __iomem *)((uint8_t __iomem *)reg + 0xC0);
  882. for (cnt = 0; cnt < 16; cnt++)
  883. *iter_reg++ = RD_REG_DWORD(dmp_reg++);
  884. WRT_REG_DWORD(&reg->iobase_addr, 0xBF10);
  885. dmp_reg = (uint32_t __iomem *)((uint8_t __iomem *)reg + 0xC0);
  886. for (cnt = 0; cnt < 16; cnt++)
  887. *iter_reg++ = RD_REG_DWORD(dmp_reg++);
  888. WRT_REG_DWORD(&reg->iobase_addr, 0xBF20);
  889. dmp_reg = (uint32_t __iomem *)((uint8_t __iomem *)reg + 0xC0);
  890. for (cnt = 0; cnt < 16; cnt++)
  891. *iter_reg++ = RD_REG_DWORD(dmp_reg++);
  892. WRT_REG_DWORD(&reg->iobase_addr, 0xBF30);
  893. dmp_reg = (uint32_t __iomem *)((uint8_t __iomem *)reg + 0xC0);
  894. for (cnt = 0; cnt < 16; cnt++)
  895. *iter_reg++ = RD_REG_DWORD(dmp_reg++);
  896. WRT_REG_DWORD(&reg->iobase_addr, 0xBF40);
  897. dmp_reg = (uint32_t __iomem *)((uint8_t __iomem *)reg + 0xC0);
  898. for (cnt = 0; cnt < 16; cnt++)
  899. *iter_reg++ = RD_REG_DWORD(dmp_reg++);
  900. WRT_REG_DWORD(&reg->iobase_addr, 0xBF50);
  901. dmp_reg = (uint32_t __iomem *)((uint8_t __iomem *)reg + 0xC0);
  902. for (cnt = 0; cnt < 16; cnt++)
  903. *iter_reg++ = RD_REG_DWORD(dmp_reg++);
  904. WRT_REG_DWORD(&reg->iobase_addr, 0xBF60);
  905. dmp_reg = (uint32_t __iomem *)((uint8_t __iomem *)reg + 0xC0);
  906. for (cnt = 0; cnt < 16; cnt++)
  907. *iter_reg++ = RD_REG_DWORD(dmp_reg++);
  908. WRT_REG_DWORD(&reg->iobase_addr, 0xBF70);
  909. dmp_reg = (uint32_t __iomem *)((uint8_t __iomem *)reg + 0xC0);
  910. for (cnt = 0; cnt < 16; cnt++)
  911. *iter_reg++ = RD_REG_DWORD(dmp_reg++);
  912. WRT_REG_DWORD(&reg->iobase_addr, 0xBFE0);
  913. dmp_reg = (uint32_t __iomem *)((uint8_t __iomem *)reg + 0xC0);
  914. for (cnt = 0; cnt < sizeof(fw->xseq_0_reg) / 4; cnt++)
  915. fw->xseq_0_reg[cnt] = RD_REG_DWORD(dmp_reg++);
  916. WRT_REG_DWORD(&reg->iobase_addr, 0xBFF0);
  917. dmp_reg = (uint32_t __iomem *)((uint8_t __iomem *)reg + 0xC0);
  918. for (cnt = 0; cnt < sizeof(fw->xseq_1_reg) / 4; cnt++)
  919. fw->xseq_1_reg[cnt] = RD_REG_DWORD(dmp_reg++);
  920. /* Receive sequence registers. */
  921. iter_reg = fw->rseq_gp_reg;
  922. WRT_REG_DWORD(&reg->iobase_addr, 0xFF00);
  923. dmp_reg = (uint32_t __iomem *)((uint8_t __iomem *)reg + 0xC0);
  924. for (cnt = 0; cnt < 16; cnt++)
  925. *iter_reg++ = RD_REG_DWORD(dmp_reg++);
  926. WRT_REG_DWORD(&reg->iobase_addr, 0xFF10);
  927. dmp_reg = (uint32_t __iomem *)((uint8_t __iomem *)reg + 0xC0);
  928. for (cnt = 0; cnt < 16; cnt++)
  929. *iter_reg++ = RD_REG_DWORD(dmp_reg++);
  930. WRT_REG_DWORD(&reg->iobase_addr, 0xFF20);
  931. dmp_reg = (uint32_t __iomem *)((uint8_t __iomem *)reg + 0xC0);
  932. for (cnt = 0; cnt < 16; cnt++)
  933. *iter_reg++ = RD_REG_DWORD(dmp_reg++);
  934. WRT_REG_DWORD(&reg->iobase_addr, 0xFF30);
  935. dmp_reg = (uint32_t __iomem *)((uint8_t __iomem *)reg + 0xC0);
  936. for (cnt = 0; cnt < 16; cnt++)
  937. *iter_reg++ = RD_REG_DWORD(dmp_reg++);
  938. WRT_REG_DWORD(&reg->iobase_addr, 0xFF40);
  939. dmp_reg = (uint32_t __iomem *)((uint8_t __iomem *)reg + 0xC0);
  940. for (cnt = 0; cnt < 16; cnt++)
  941. *iter_reg++ = RD_REG_DWORD(dmp_reg++);
  942. WRT_REG_DWORD(&reg->iobase_addr, 0xFF50);
  943. dmp_reg = (uint32_t __iomem *)((uint8_t __iomem *)reg + 0xC0);
  944. for (cnt = 0; cnt < 16; cnt++)
  945. *iter_reg++ = RD_REG_DWORD(dmp_reg++);
  946. WRT_REG_DWORD(&reg->iobase_addr, 0xFF60);
  947. dmp_reg = (uint32_t __iomem *)((uint8_t __iomem *)reg + 0xC0);
  948. for (cnt = 0; cnt < 16; cnt++)
  949. *iter_reg++ = RD_REG_DWORD(dmp_reg++);
  950. WRT_REG_DWORD(&reg->iobase_addr, 0xFF70);
  951. dmp_reg = (uint32_t __iomem *)((uint8_t __iomem *)reg + 0xC0);
  952. for (cnt = 0; cnt < 16; cnt++)
  953. *iter_reg++ = RD_REG_DWORD(dmp_reg++);
  954. WRT_REG_DWORD(&reg->iobase_addr, 0xFFD0);
  955. dmp_reg = (uint32_t __iomem *)((uint8_t __iomem *)reg + 0xC0);
  956. for (cnt = 0; cnt < sizeof(fw->rseq_0_reg) / 4; cnt++)
  957. fw->rseq_0_reg[cnt] = RD_REG_DWORD(dmp_reg++);
  958. WRT_REG_DWORD(&reg->iobase_addr, 0xFFE0);
  959. dmp_reg = (uint32_t __iomem *)((uint8_t __iomem *)reg + 0xC0);
  960. for (cnt = 0; cnt < sizeof(fw->rseq_1_reg) / 4; cnt++)
  961. fw->rseq_1_reg[cnt] = RD_REG_DWORD(dmp_reg++);
  962. WRT_REG_DWORD(&reg->iobase_addr, 0xFFF0);
  963. dmp_reg = (uint32_t __iomem *)((uint8_t __iomem *)reg + 0xC0);
  964. for (cnt = 0; cnt < sizeof(fw->rseq_2_reg) / 4; cnt++)
  965. fw->rseq_2_reg[cnt] = RD_REG_DWORD(dmp_reg++);
  966. /* Command DMA registers. */
  967. WRT_REG_DWORD(&reg->iobase_addr, 0x7100);
  968. dmp_reg = (uint32_t __iomem *)((uint8_t __iomem *)reg + 0xC0);
  969. for (cnt = 0; cnt < sizeof(fw->cmd_dma_reg) / 4; cnt++)
  970. fw->cmd_dma_reg[cnt] = RD_REG_DWORD(dmp_reg++);
  971. /* Queues. */
  972. iter_reg = fw->req0_dma_reg;
  973. WRT_REG_DWORD(&reg->iobase_addr, 0x7200);
  974. dmp_reg = (uint32_t __iomem *)((uint8_t __iomem *)reg + 0xC0);
  975. for (cnt = 0; cnt < 8; cnt++)
  976. *iter_reg++ = RD_REG_DWORD(dmp_reg++);
  977. dmp_reg = (uint32_t __iomem *)((uint8_t __iomem *)reg + 0xE4);
  978. for (cnt = 0; cnt < 7; cnt++)
  979. *iter_reg++ = RD_REG_DWORD(dmp_reg++);
  980. iter_reg = fw->resp0_dma_reg;
  981. WRT_REG_DWORD(&reg->iobase_addr, 0x7300);
  982. dmp_reg = (uint32_t __iomem *)((uint8_t __iomem *)reg + 0xC0);
  983. for (cnt = 0; cnt < 8; cnt++)
  984. *iter_reg++ = RD_REG_DWORD(dmp_reg++);
  985. dmp_reg = (uint32_t __iomem *)((uint8_t __iomem *)reg + 0xE4);
  986. for (cnt = 0; cnt < 7; cnt++)
  987. *iter_reg++ = RD_REG_DWORD(dmp_reg++);
  988. iter_reg = fw->req1_dma_reg;
  989. WRT_REG_DWORD(&reg->iobase_addr, 0x7400);
  990. dmp_reg = (uint32_t __iomem *)((uint8_t __iomem *)reg + 0xC0);
  991. for (cnt = 0; cnt < 8; cnt++)
  992. *iter_reg++ = RD_REG_DWORD(dmp_reg++);
  993. dmp_reg = (uint32_t __iomem *)((uint8_t __iomem *)reg + 0xE4);
  994. for (cnt = 0; cnt < 7; cnt++)
  995. *iter_reg++ = RD_REG_DWORD(dmp_reg++);
  996. /* Transmit DMA registers. */
  997. iter_reg = fw->xmt0_dma_reg;
  998. WRT_REG_DWORD(&reg->iobase_addr, 0x7600);
  999. dmp_reg = (uint32_t __iomem *)((uint8_t __iomem *)reg + 0xC0);
  1000. for (cnt = 0; cnt < 16; cnt++)
  1001. *iter_reg++ = RD_REG_DWORD(dmp_reg++);
  1002. WRT_REG_DWORD(&reg->iobase_addr, 0x7610);
  1003. dmp_reg = (uint32_t __iomem *)((uint8_t __iomem *)reg + 0xC0);
  1004. for (cnt = 0; cnt < 16; cnt++)
  1005. *iter_reg++ = RD_REG_DWORD(dmp_reg++);
  1006. iter_reg = fw->xmt1_dma_reg;
  1007. WRT_REG_DWORD(&reg->iobase_addr, 0x7620);
  1008. dmp_reg = (uint32_t __iomem *)((uint8_t __iomem *)reg + 0xC0);
  1009. for (cnt = 0; cnt < 16; cnt++)
  1010. *iter_reg++ = RD_REG_DWORD(dmp_reg++);
  1011. WRT_REG_DWORD(&reg->iobase_addr, 0x7630);
  1012. dmp_reg = (uint32_t __iomem *)((uint8_t __iomem *)reg + 0xC0);
  1013. for (cnt = 0; cnt < 16; cnt++)
  1014. *iter_reg++ = RD_REG_DWORD(dmp_reg++);
  1015. iter_reg = fw->xmt2_dma_reg;
  1016. WRT_REG_DWORD(&reg->iobase_addr, 0x7640);
  1017. dmp_reg = (uint32_t __iomem *)((uint8_t __iomem *)reg + 0xC0);
  1018. for (cnt = 0; cnt < 16; cnt++)
  1019. *iter_reg++ = RD_REG_DWORD(dmp_reg++);
  1020. WRT_REG_DWORD(&reg->iobase_addr, 0x7650);
  1021. dmp_reg = (uint32_t __iomem *)((uint8_t __iomem *)reg + 0xC0);
  1022. for (cnt = 0; cnt < 16; cnt++)
  1023. *iter_reg++ = RD_REG_DWORD(dmp_reg++);
  1024. iter_reg = fw->xmt3_dma_reg;
  1025. WRT_REG_DWORD(&reg->iobase_addr, 0x7660);
  1026. dmp_reg = (uint32_t __iomem *)((uint8_t __iomem *)reg + 0xC0);
  1027. for (cnt = 0; cnt < 16; cnt++)
  1028. *iter_reg++ = RD_REG_DWORD(dmp_reg++);
  1029. WRT_REG_DWORD(&reg->iobase_addr, 0x7670);
  1030. dmp_reg = (uint32_t __iomem *)((uint8_t __iomem *)reg + 0xC0);
  1031. for (cnt = 0; cnt < 16; cnt++)
  1032. *iter_reg++ = RD_REG_DWORD(dmp_reg++);
  1033. iter_reg = fw->xmt4_dma_reg;
  1034. WRT_REG_DWORD(&reg->iobase_addr, 0x7680);
  1035. dmp_reg = (uint32_t __iomem *)((uint8_t __iomem *)reg + 0xC0);
  1036. for (cnt = 0; cnt < 16; cnt++)
  1037. *iter_reg++ = RD_REG_DWORD(dmp_reg++);
  1038. WRT_REG_DWORD(&reg->iobase_addr, 0x7690);
  1039. dmp_reg = (uint32_t __iomem *)((uint8_t __iomem *)reg + 0xC0);
  1040. for (cnt = 0; cnt < 16; cnt++)
  1041. *iter_reg++ = RD_REG_DWORD(dmp_reg++);
  1042. WRT_REG_DWORD(&reg->iobase_addr, 0x76A0);
  1043. dmp_reg = (uint32_t __iomem *)((uint8_t __iomem *)reg + 0xC0);
  1044. for (cnt = 0; cnt < sizeof(fw->xmt_data_dma_reg) / 4; cnt++)
  1045. fw->xmt_data_dma_reg[cnt] = RD_REG_DWORD(dmp_reg++);
  1046. /* Receive DMA registers. */
  1047. iter_reg = fw->rcvt0_data_dma_reg;
  1048. WRT_REG_DWORD(&reg->iobase_addr, 0x7700);
  1049. dmp_reg = (uint32_t __iomem *)((uint8_t __iomem *)reg + 0xC0);
  1050. for (cnt = 0; cnt < 16; cnt++)
  1051. *iter_reg++ = RD_REG_DWORD(dmp_reg++);
  1052. WRT_REG_DWORD(&reg->iobase_addr, 0x7710);
  1053. dmp_reg = (uint32_t __iomem *)((uint8_t __iomem *)reg + 0xC0);
  1054. for (cnt = 0; cnt < 16; cnt++)
  1055. *iter_reg++ = RD_REG_DWORD(dmp_reg++);
  1056. iter_reg = fw->rcvt1_data_dma_reg;
  1057. WRT_REG_DWORD(&reg->iobase_addr, 0x7720);
  1058. dmp_reg = (uint32_t __iomem *)((uint8_t __iomem *)reg + 0xC0);
  1059. for (cnt = 0; cnt < 16; cnt++)
  1060. *iter_reg++ = RD_REG_DWORD(dmp_reg++);
  1061. WRT_REG_DWORD(&reg->iobase_addr, 0x7730);
  1062. dmp_reg = (uint32_t __iomem *)((uint8_t __iomem *)reg + 0xC0);
  1063. for (cnt = 0; cnt < 16; cnt++)
  1064. *iter_reg++ = RD_REG_DWORD(dmp_reg++);
  1065. /* RISC registers. */
  1066. iter_reg = fw->risc_gp_reg;
  1067. WRT_REG_DWORD(&reg->iobase_addr, 0x0F00);
  1068. dmp_reg = (uint32_t __iomem *)((uint8_t __iomem *)reg + 0xC0);
  1069. for (cnt = 0; cnt < 16; cnt++)
  1070. *iter_reg++ = RD_REG_DWORD(dmp_reg++);
  1071. WRT_REG_DWORD(&reg->iobase_addr, 0x0F10);
  1072. dmp_reg = (uint32_t __iomem *)((uint8_t __iomem *)reg + 0xC0);
  1073. for (cnt = 0; cnt < 16; cnt++)
  1074. *iter_reg++ = RD_REG_DWORD(dmp_reg++);
  1075. WRT_REG_DWORD(&reg->iobase_addr, 0x0F20);
  1076. dmp_reg = (uint32_t __iomem *)((uint8_t __iomem *)reg + 0xC0);
  1077. for (cnt = 0; cnt < 16; cnt++)
  1078. *iter_reg++ = RD_REG_DWORD(dmp_reg++);
  1079. WRT_REG_DWORD(&reg->iobase_addr, 0x0F30);
  1080. dmp_reg = (uint32_t __iomem *)((uint8_t __iomem *)reg + 0xC0);
  1081. for (cnt = 0; cnt < 16; cnt++)
  1082. *iter_reg++ = RD_REG_DWORD(dmp_reg++);
  1083. WRT_REG_DWORD(&reg->iobase_addr, 0x0F40);
  1084. dmp_reg = (uint32_t __iomem *)((uint8_t __iomem *)reg + 0xC0);
  1085. for (cnt = 0; cnt < 16; cnt++)
  1086. *iter_reg++ = RD_REG_DWORD(dmp_reg++);
  1087. WRT_REG_DWORD(&reg->iobase_addr, 0x0F50);
  1088. dmp_reg = (uint32_t __iomem *)((uint8_t __iomem *)reg + 0xC0);
  1089. for (cnt = 0; cnt < 16; cnt++)
  1090. *iter_reg++ = RD_REG_DWORD(dmp_reg++);
  1091. WRT_REG_DWORD(&reg->iobase_addr, 0x0F60);
  1092. dmp_reg = (uint32_t __iomem *)((uint8_t __iomem *)reg + 0xC0);
  1093. for (cnt = 0; cnt < 16; cnt++)
  1094. *iter_reg++ = RD_REG_DWORD(dmp_reg++);
  1095. WRT_REG_DWORD(&reg->iobase_addr, 0x0F70);
  1096. dmp_reg = (uint32_t __iomem *)((uint8_t __iomem *)reg + 0xC0);
  1097. for (cnt = 0; cnt < 16; cnt++)
  1098. *iter_reg++ = RD_REG_DWORD(dmp_reg++);
  1099. WRT_REG_DWORD(&reg->iobase_addr, 0x0F70);
  1100. RD_REG_DWORD(&reg->iobase_addr);
  1101. dmp_reg = (uint32_t __iomem *)((uint8_t __iomem *)reg + 0xF0);
  1102. WRT_REG_DWORD(dmp_reg, 0xB0000000);
  1103. dmp_reg = (uint32_t __iomem *)((uint8_t __iomem *)reg + 0xFC);
  1104. fw->shadow_reg[0] = RD_REG_DWORD(dmp_reg);
  1105. dmp_reg = (uint32_t __iomem *)((uint8_t __iomem *)reg + 0xF0);
  1106. WRT_REG_DWORD(dmp_reg, 0xB0100000);
  1107. dmp_reg = (uint32_t __iomem *)((uint8_t __iomem *)reg + 0xFC);
  1108. fw->shadow_reg[1] = RD_REG_DWORD(dmp_reg);
  1109. dmp_reg = (uint32_t __iomem *)((uint8_t __iomem *)reg + 0xF0);
  1110. WRT_REG_DWORD(dmp_reg, 0xB0200000);
  1111. dmp_reg = (uint32_t __iomem *)((uint8_t __iomem *)reg + 0xFC);
  1112. fw->shadow_reg[2] = RD_REG_DWORD(dmp_reg);
  1113. dmp_reg = (uint32_t __iomem *)((uint8_t __iomem *)reg + 0xF0);
  1114. WRT_REG_DWORD(dmp_reg, 0xB0300000);
  1115. dmp_reg = (uint32_t __iomem *)((uint8_t __iomem *)reg + 0xFC);
  1116. fw->shadow_reg[3] = RD_REG_DWORD(dmp_reg);
  1117. dmp_reg = (uint32_t __iomem *)((uint8_t __iomem *)reg + 0xF0);
  1118. WRT_REG_DWORD(dmp_reg, 0xB0400000);
  1119. dmp_reg = (uint32_t __iomem *)((uint8_t __iomem *)reg + 0xFC);
  1120. fw->shadow_reg[4] = RD_REG_DWORD(dmp_reg);
  1121. dmp_reg = (uint32_t __iomem *)((uint8_t __iomem *)reg + 0xF0);
  1122. WRT_REG_DWORD(dmp_reg, 0xB0500000);
  1123. dmp_reg = (uint32_t __iomem *)((uint8_t __iomem *)reg + 0xFC);
  1124. fw->shadow_reg[5] = RD_REG_DWORD(dmp_reg);
  1125. dmp_reg = (uint32_t __iomem *)((uint8_t __iomem *)reg + 0xF0);
  1126. WRT_REG_DWORD(dmp_reg, 0xB0600000);
  1127. dmp_reg = (uint32_t __iomem *)((uint8_t __iomem *)reg + 0xFC);
  1128. fw->shadow_reg[6] = RD_REG_DWORD(dmp_reg);
  1129. /* Local memory controller registers. */
  1130. iter_reg = fw->lmc_reg;
  1131. WRT_REG_DWORD(&reg->iobase_addr, 0x3000);
  1132. dmp_reg = (uint32_t __iomem *)((uint8_t __iomem *)reg + 0xC0);
  1133. for (cnt = 0; cnt < 16; cnt++)
  1134. *iter_reg++ = RD_REG_DWORD(dmp_reg++);
  1135. WRT_REG_DWORD(&reg->iobase_addr, 0x3010);
  1136. dmp_reg = (uint32_t __iomem *)((uint8_t __iomem *)reg + 0xC0);
  1137. for (cnt = 0; cnt < 16; cnt++)
  1138. *iter_reg++ = RD_REG_DWORD(dmp_reg++);
  1139. WRT_REG_DWORD(&reg->iobase_addr, 0x3020);
  1140. dmp_reg = (uint32_t __iomem *)((uint8_t __iomem *)reg + 0xC0);
  1141. for (cnt = 0; cnt < 16; cnt++)
  1142. *iter_reg++ = RD_REG_DWORD(dmp_reg++);
  1143. WRT_REG_DWORD(&reg->iobase_addr, 0x3030);
  1144. dmp_reg = (uint32_t __iomem *)((uint8_t __iomem *)reg + 0xC0);
  1145. for (cnt = 0; cnt < 16; cnt++)
  1146. *iter_reg++ = RD_REG_DWORD(dmp_reg++);
  1147. WRT_REG_DWORD(&reg->iobase_addr, 0x3040);
  1148. dmp_reg = (uint32_t __iomem *)((uint8_t __iomem *)reg + 0xC0);
  1149. for (cnt = 0; cnt < 16; cnt++)
  1150. *iter_reg++ = RD_REG_DWORD(dmp_reg++);
  1151. WRT_REG_DWORD(&reg->iobase_addr, 0x3050);
  1152. dmp_reg = (uint32_t __iomem *)((uint8_t __iomem *)reg + 0xC0);
  1153. for (cnt = 0; cnt < 16; cnt++)
  1154. *iter_reg++ = RD_REG_DWORD(dmp_reg++);
  1155. WRT_REG_DWORD(&reg->iobase_addr, 0x3060);
  1156. dmp_reg = (uint32_t __iomem *)((uint8_t __iomem *)reg + 0xC0);
  1157. for (cnt = 0; cnt < 16; cnt++)
  1158. *iter_reg++ = RD_REG_DWORD(dmp_reg++);
  1159. /* Fibre Protocol Module registers. */
  1160. iter_reg = fw->fpm_hdw_reg;
  1161. WRT_REG_DWORD(&reg->iobase_addr, 0x4000);
  1162. dmp_reg = (uint32_t __iomem *)((uint8_t __iomem *)reg + 0xC0);
  1163. for (cnt = 0; cnt < 16; cnt++)
  1164. *iter_reg++ = RD_REG_DWORD(dmp_reg++);
  1165. WRT_REG_DWORD(&reg->iobase_addr, 0x4010);
  1166. dmp_reg = (uint32_t __iomem *)((uint8_t __iomem *)reg + 0xC0);
  1167. for (cnt = 0; cnt < 16; cnt++)
  1168. *iter_reg++ = RD_REG_DWORD(dmp_reg++);
  1169. WRT_REG_DWORD(&reg->iobase_addr, 0x4020);
  1170. dmp_reg = (uint32_t __iomem *)((uint8_t __iomem *)reg + 0xC0);
  1171. for (cnt = 0; cnt < 16; cnt++)
  1172. *iter_reg++ = RD_REG_DWORD(dmp_reg++);
  1173. WRT_REG_DWORD(&reg->iobase_addr, 0x4030);
  1174. dmp_reg = (uint32_t __iomem *)((uint8_t __iomem *)reg + 0xC0);
  1175. for (cnt = 0; cnt < 16; cnt++)
  1176. *iter_reg++ = RD_REG_DWORD(dmp_reg++);
  1177. WRT_REG_DWORD(&reg->iobase_addr, 0x4040);
  1178. dmp_reg = (uint32_t __iomem *)((uint8_t __iomem *)reg + 0xC0);
  1179. for (cnt = 0; cnt < 16; cnt++)
  1180. *iter_reg++ = RD_REG_DWORD(dmp_reg++);
  1181. WRT_REG_DWORD(&reg->iobase_addr, 0x4050);
  1182. dmp_reg = (uint32_t __iomem *)((uint8_t __iomem *)reg + 0xC0);
  1183. for (cnt = 0; cnt < 16; cnt++)
  1184. *iter_reg++ = RD_REG_DWORD(dmp_reg++);
  1185. WRT_REG_DWORD(&reg->iobase_addr, 0x4060);
  1186. dmp_reg = (uint32_t __iomem *)((uint8_t __iomem *)reg + 0xC0);
  1187. for (cnt = 0; cnt < 16; cnt++)
  1188. *iter_reg++ = RD_REG_DWORD(dmp_reg++);
  1189. WRT_REG_DWORD(&reg->iobase_addr, 0x4070);
  1190. dmp_reg = (uint32_t __iomem *)((uint8_t __iomem *)reg + 0xC0);
  1191. for (cnt = 0; cnt < 16; cnt++)
  1192. *iter_reg++ = RD_REG_DWORD(dmp_reg++);
  1193. WRT_REG_DWORD(&reg->iobase_addr, 0x4080);
  1194. dmp_reg = (uint32_t __iomem *)((uint8_t __iomem *)reg + 0xC0);
  1195. for (cnt = 0; cnt < 16; cnt++)
  1196. *iter_reg++ = RD_REG_DWORD(dmp_reg++);
  1197. WRT_REG_DWORD(&reg->iobase_addr, 0x4090);
  1198. dmp_reg = (uint32_t __iomem *)((uint8_t __iomem *)reg + 0xC0);
  1199. for (cnt = 0; cnt < 16; cnt++)
  1200. *iter_reg++ = RD_REG_DWORD(dmp_reg++);
  1201. WRT_REG_DWORD(&reg->iobase_addr, 0x40A0);
  1202. dmp_reg = (uint32_t __iomem *)((uint8_t __iomem *)reg + 0xC0);
  1203. for (cnt = 0; cnt < 16; cnt++)
  1204. *iter_reg++ = RD_REG_DWORD(dmp_reg++);
  1205. WRT_REG_DWORD(&reg->iobase_addr, 0x40B0);
  1206. dmp_reg = (uint32_t __iomem *)((uint8_t __iomem *)reg + 0xC0);
  1207. for (cnt = 0; cnt < 16; cnt++)
  1208. *iter_reg++ = RD_REG_DWORD(dmp_reg++);
  1209. /* Frame Buffer registers. */
  1210. iter_reg = fw->fb_hdw_reg;
  1211. WRT_REG_DWORD(&reg->iobase_addr, 0x6000);
  1212. dmp_reg = (uint32_t __iomem *)((uint8_t __iomem *)reg + 0xC0);
  1213. for (cnt = 0; cnt < 16; cnt++)
  1214. *iter_reg++ = RD_REG_DWORD(dmp_reg++);
  1215. WRT_REG_DWORD(&reg->iobase_addr, 0x6010);
  1216. dmp_reg = (uint32_t __iomem *)((uint8_t __iomem *)reg + 0xC0);
  1217. for (cnt = 0; cnt < 16; cnt++)
  1218. *iter_reg++ = RD_REG_DWORD(dmp_reg++);
  1219. WRT_REG_DWORD(&reg->iobase_addr, 0x6020);
  1220. dmp_reg = (uint32_t __iomem *)((uint8_t __iomem *)reg + 0xC0);
  1221. for (cnt = 0; cnt < 16; cnt++)
  1222. *iter_reg++ = RD_REG_DWORD(dmp_reg++);
  1223. WRT_REG_DWORD(&reg->iobase_addr, 0x6030);
  1224. dmp_reg = (uint32_t __iomem *)((uint8_t __iomem *)reg + 0xC0);
  1225. for (cnt = 0; cnt < 16; cnt++)
  1226. *iter_reg++ = RD_REG_DWORD(dmp_reg++);
  1227. WRT_REG_DWORD(&reg->iobase_addr, 0x6040);
  1228. dmp_reg = (uint32_t __iomem *)((uint8_t __iomem *)reg + 0xC0);
  1229. for (cnt = 0; cnt < 16; cnt++)
  1230. *iter_reg++ = RD_REG_DWORD(dmp_reg++);
  1231. WRT_REG_DWORD(&reg->iobase_addr, 0x6100);
  1232. dmp_reg = (uint32_t __iomem *)((uint8_t __iomem *)reg + 0xC0);
  1233. for (cnt = 0; cnt < 16; cnt++)
  1234. *iter_reg++ = RD_REG_DWORD(dmp_reg++);
  1235. WRT_REG_DWORD(&reg->iobase_addr, 0x6130);
  1236. dmp_reg = (uint32_t __iomem *)((uint8_t __iomem *)reg + 0xC0);
  1237. for (cnt = 0; cnt < 16; cnt++)
  1238. *iter_reg++ = RD_REG_DWORD(dmp_reg++);
  1239. WRT_REG_DWORD(&reg->iobase_addr, 0x6150);
  1240. dmp_reg = (uint32_t __iomem *)((uint8_t __iomem *)reg + 0xC0);
  1241. for (cnt = 0; cnt < 16; cnt++)
  1242. *iter_reg++ = RD_REG_DWORD(dmp_reg++);
  1243. WRT_REG_DWORD(&reg->iobase_addr, 0x6170);
  1244. dmp_reg = (uint32_t __iomem *)((uint8_t __iomem *)reg + 0xC0);
  1245. for (cnt = 0; cnt < 16; cnt++)
  1246. *iter_reg++ = RD_REG_DWORD(dmp_reg++);
  1247. WRT_REG_DWORD(&reg->iobase_addr, 0x6190);
  1248. dmp_reg = (uint32_t __iomem *)((uint8_t __iomem *)reg + 0xC0);
  1249. for (cnt = 0; cnt < 16; cnt++)
  1250. *iter_reg++ = RD_REG_DWORD(dmp_reg++);
  1251. WRT_REG_DWORD(&reg->iobase_addr, 0x61B0);
  1252. dmp_reg = (uint32_t __iomem *)((uint8_t __iomem *)reg + 0xC0);
  1253. for (cnt = 0; cnt < 16; cnt++)
  1254. *iter_reg++ = RD_REG_DWORD(dmp_reg++);
  1255. /* Reset RISC. */
  1256. WRT_REG_DWORD(&reg->ctrl_status,
  1257. CSRX_DMA_SHUTDOWN|MWB_4096_BYTES);
  1258. for (cnt = 0; cnt < 30000; cnt++) {
  1259. if ((RD_REG_DWORD(&reg->ctrl_status) &
  1260. CSRX_DMA_ACTIVE) == 0)
  1261. break;
  1262. udelay(10);
  1263. }
  1264. WRT_REG_DWORD(&reg->ctrl_status,
  1265. CSRX_ISP_SOFT_RESET|CSRX_DMA_SHUTDOWN|MWB_4096_BYTES);
  1266. RD_REG_DWORD(&reg->ctrl_status);
  1267. /* Wait for firmware to complete NVRAM accesses. */
  1268. udelay(5);
  1269. mb[0] = (uint32_t) RD_REG_WORD(&reg->mailbox0);
  1270. for (cnt = 10000 ; cnt && mb[0]; cnt--) {
  1271. udelay(5);
  1272. mb[0] = (uint32_t) RD_REG_WORD(&reg->mailbox0);
  1273. barrier();
  1274. }
  1275. udelay(20);
  1276. for (cnt = 0; cnt < 30000; cnt++) {
  1277. if ((RD_REG_DWORD(&reg->ctrl_status) &
  1278. CSRX_ISP_SOFT_RESET) == 0)
  1279. break;
  1280. udelay(10);
  1281. }
  1282. WRT_REG_DWORD(&reg->hccr, HCCRX_CLR_RISC_RESET);
  1283. RD_REG_DWORD(&reg->hccr); /* PCI Posting. */
  1284. }
  1285. for (cnt = 30000; RD_REG_WORD(&reg->mailbox0) != 0 &&
  1286. rval == QLA_SUCCESS; cnt--) {
  1287. if (cnt)
  1288. udelay(100);
  1289. else
  1290. rval = QLA_FUNCTION_TIMEOUT;
  1291. }
  1292. /* Memory. */
  1293. if (rval == QLA_SUCCESS) {
  1294. /* Code RAM. */
  1295. risc_address = 0x20000;
  1296. WRT_REG_WORD(&reg->mailbox0, MBC_READ_RAM_EXTENDED);
  1297. clear_bit(MBX_INTERRUPT, &ha->mbx_cmd_flags);
  1298. }
  1299. for (cnt = 0; cnt < sizeof(fw->code_ram) / 4 && rval == QLA_SUCCESS;
  1300. cnt++, risc_address++) {
  1301. WRT_REG_WORD(&reg->mailbox1, LSW(risc_address));
  1302. WRT_REG_WORD(&reg->mailbox8, MSW(risc_address));
  1303. RD_REG_WORD(&reg->mailbox8);
  1304. WRT_REG_DWORD(&reg->hccr, HCCRX_SET_HOST_INT);
  1305. for (timer = 6000000; timer; timer--) {
  1306. /* Check for pending interrupts. */
  1307. stat = RD_REG_DWORD(&reg->host_status);
  1308. if (stat & HSRX_RISC_INT) {
  1309. stat &= 0xff;
  1310. if (stat == 0x1 || stat == 0x2 ||
  1311. stat == 0x10 || stat == 0x11) {
  1312. set_bit(MBX_INTERRUPT,
  1313. &ha->mbx_cmd_flags);
  1314. mb[0] = RD_REG_WORD(&reg->mailbox0);
  1315. mb[2] = RD_REG_WORD(&reg->mailbox2);
  1316. mb[3] = RD_REG_WORD(&reg->mailbox3);
  1317. WRT_REG_DWORD(&reg->hccr,
  1318. HCCRX_CLR_RISC_INT);
  1319. RD_REG_DWORD(&reg->hccr);
  1320. break;
  1321. }
  1322. /* Clear this intr; it wasn't a mailbox intr */
  1323. WRT_REG_DWORD(&reg->hccr, HCCRX_CLR_RISC_INT);
  1324. RD_REG_DWORD(&reg->hccr);
  1325. }
  1326. udelay(5);
  1327. }
  1328. if (test_and_clear_bit(MBX_INTERRUPT, &ha->mbx_cmd_flags)) {
  1329. rval = mb[0] & MBS_MASK;
  1330. fw->code_ram[cnt] = (mb[3] << 16) | mb[2];
  1331. } else {
  1332. rval = QLA_FUNCTION_FAILED;
  1333. }
  1334. }
  1335. if (rval == QLA_SUCCESS) {
  1336. /* External Memory. */
  1337. risc_address = 0x100000;
  1338. ext_mem_cnt = ha->fw_memory_size - 0x100000 + 1;
  1339. WRT_REG_WORD(&reg->mailbox0, MBC_READ_RAM_EXTENDED);
  1340. clear_bit(MBX_INTERRUPT, &ha->mbx_cmd_flags);
  1341. }
  1342. for (cnt = 0; cnt < ext_mem_cnt && rval == QLA_SUCCESS;
  1343. cnt++, risc_address++) {
  1344. WRT_REG_WORD(&reg->mailbox1, LSW(risc_address));
  1345. WRT_REG_WORD(&reg->mailbox8, MSW(risc_address));
  1346. RD_REG_WORD(&reg->mailbox8);
  1347. WRT_REG_DWORD(&reg->hccr, HCCRX_SET_HOST_INT);
  1348. for (timer = 6000000; timer; timer--) {
  1349. /* Check for pending interrupts. */
  1350. stat = RD_REG_DWORD(&reg->host_status);
  1351. if (stat & HSRX_RISC_INT) {
  1352. stat &= 0xff;
  1353. if (stat == 0x1 || stat == 0x2 ||
  1354. stat == 0x10 || stat == 0x11) {
  1355. set_bit(MBX_INTERRUPT,
  1356. &ha->mbx_cmd_flags);
  1357. mb[0] = RD_REG_WORD(&reg->mailbox0);
  1358. mb[2] = RD_REG_WORD(&reg->mailbox2);
  1359. mb[3] = RD_REG_WORD(&reg->mailbox3);
  1360. WRT_REG_DWORD(&reg->hccr,
  1361. HCCRX_CLR_RISC_INT);
  1362. RD_REG_DWORD(&reg->hccr);
  1363. break;
  1364. }
  1365. /* Clear this intr; it wasn't a mailbox intr */
  1366. WRT_REG_DWORD(&reg->hccr, HCCRX_CLR_RISC_INT);
  1367. RD_REG_DWORD(&reg->hccr);
  1368. }
  1369. udelay(5);
  1370. }
  1371. if (test_and_clear_bit(MBX_INTERRUPT, &ha->mbx_cmd_flags)) {
  1372. rval = mb[0] & MBS_MASK;
  1373. fw->ext_mem[cnt] = (mb[3] << 16) | mb[2];
  1374. } else {
  1375. rval = QLA_FUNCTION_FAILED;
  1376. }
  1377. }
  1378. if (rval != QLA_SUCCESS) {
  1379. qla_printk(KERN_WARNING, ha,
  1380. "Failed to dump firmware (%x)!!!\n", rval);
  1381. ha->fw_dumped = 0;
  1382. } else {
  1383. qla_printk(KERN_INFO, ha,
  1384. "Firmware dump saved to temp buffer (%ld/%p).\n",
  1385. ha->host_no, ha->fw_dump24);
  1386. ha->fw_dumped = 1;
  1387. }
  1388. qla24xx_fw_dump_failed:
  1389. if (!hardware_locked)
  1390. spin_unlock_irqrestore(&ha->hardware_lock, flags);
  1391. }
  1392. void
  1393. qla24xx_ascii_fw_dump(scsi_qla_host_t *ha)
  1394. {
  1395. uint32_t cnt;
  1396. char *uiter;
  1397. struct qla24xx_fw_dump *fw;
  1398. uint32_t ext_mem_cnt;
  1399. uiter = ha->fw_dump_buffer;
  1400. fw = ha->fw_dump24;
  1401. qla_uprintf(&uiter, "ISP FW Version %d.%02d.%02d Attributes %04x\n",
  1402. ha->fw_major_version, ha->fw_minor_version,
  1403. ha->fw_subminor_version, ha->fw_attributes);
  1404. qla_uprintf(&uiter, "\nHCCR Register\n%04x\n", fw->hccr);
  1405. qla_uprintf(&uiter, "\nHost Interface Registers");
  1406. for (cnt = 0; cnt < sizeof(fw->host_reg) / 4; cnt++) {
  1407. if (cnt % 8 == 0)
  1408. qla_uprintf(&uiter, "\n");
  1409. qla_uprintf(&uiter, "%08x ", fw->host_reg[cnt]);
  1410. }
  1411. qla_uprintf(&uiter, "\n\nMailbox Registers");
  1412. for (cnt = 0; cnt < sizeof(fw->mailbox_reg) / 2; cnt++) {
  1413. if (cnt % 8 == 0)
  1414. qla_uprintf(&uiter, "\n");
  1415. qla_uprintf(&uiter, "%08x ", fw->mailbox_reg[cnt]);
  1416. }
  1417. qla_uprintf(&uiter, "\n\nXSEQ GP Registers");
  1418. for (cnt = 0; cnt < sizeof(fw->xseq_gp_reg) / 4; cnt++) {
  1419. if (cnt % 8 == 0)
  1420. qla_uprintf(&uiter, "\n");
  1421. qla_uprintf(&uiter, "%08x ", fw->xseq_gp_reg[cnt]);
  1422. }
  1423. qla_uprintf(&uiter, "\n\nXSEQ-0 Registers");
  1424. for (cnt = 0; cnt < sizeof(fw->xseq_0_reg) / 4; cnt++) {
  1425. if (cnt % 8 == 0)
  1426. qla_uprintf(&uiter, "\n");
  1427. qla_uprintf(&uiter, "%08x ", fw->xseq_0_reg[cnt]);
  1428. }
  1429. qla_uprintf(&uiter, "\n\nXSEQ-1 Registers");
  1430. for (cnt = 0; cnt < sizeof(fw->xseq_1_reg) / 4; cnt++) {
  1431. if (cnt % 8 == 0)
  1432. qla_uprintf(&uiter, "\n");
  1433. qla_uprintf(&uiter, "%08x ", fw->xseq_1_reg[cnt]);
  1434. }
  1435. qla_uprintf(&uiter, "\n\nRSEQ GP Registers");
  1436. for (cnt = 0; cnt < sizeof(fw->rseq_gp_reg) / 4; cnt++) {
  1437. if (cnt % 8 == 0)
  1438. qla_uprintf(&uiter, "\n");
  1439. qla_uprintf(&uiter, "%08x ", fw->rseq_gp_reg[cnt]);
  1440. }
  1441. qla_uprintf(&uiter, "\n\nRSEQ-0 Registers");
  1442. for (cnt = 0; cnt < sizeof(fw->rseq_0_reg) / 4; cnt++) {
  1443. if (cnt % 8 == 0)
  1444. qla_uprintf(&uiter, "\n");
  1445. qla_uprintf(&uiter, "%08x ", fw->rseq_0_reg[cnt]);
  1446. }
  1447. qla_uprintf(&uiter, "\n\nRSEQ-1 Registers");
  1448. for (cnt = 0; cnt < sizeof(fw->rseq_1_reg) / 4; cnt++) {
  1449. if (cnt % 8 == 0)
  1450. qla_uprintf(&uiter, "\n");
  1451. qla_uprintf(&uiter, "%08x ", fw->rseq_1_reg[cnt]);
  1452. }
  1453. qla_uprintf(&uiter, "\n\nRSEQ-2 Registers");
  1454. for (cnt = 0; cnt < sizeof(fw->rseq_2_reg) / 4; cnt++) {
  1455. if (cnt % 8 == 0)
  1456. qla_uprintf(&uiter, "\n");
  1457. qla_uprintf(&uiter, "%08x ", fw->rseq_2_reg[cnt]);
  1458. }
  1459. qla_uprintf(&uiter, "\n\nCommand DMA Registers");
  1460. for (cnt = 0; cnt < sizeof(fw->cmd_dma_reg) / 4; cnt++) {
  1461. if (cnt % 8 == 0)
  1462. qla_uprintf(&uiter, "\n");
  1463. qla_uprintf(&uiter, "%08x ", fw->cmd_dma_reg[cnt]);
  1464. }
  1465. qla_uprintf(&uiter, "\n\nRequest0 Queue DMA Channel Registers");
  1466. for (cnt = 0; cnt < sizeof(fw->req0_dma_reg) / 4; cnt++) {
  1467. if (cnt % 8 == 0)
  1468. qla_uprintf(&uiter, "\n");
  1469. qla_uprintf(&uiter, "%08x ", fw->req0_dma_reg[cnt]);
  1470. }
  1471. qla_uprintf(&uiter, "\n\nResponse0 Queue DMA Channel Registers");
  1472. for (cnt = 0; cnt < sizeof(fw->resp0_dma_reg) / 4; cnt++) {
  1473. if (cnt % 8 == 0)
  1474. qla_uprintf(&uiter, "\n");
  1475. qla_uprintf(&uiter, "%08x ", fw->resp0_dma_reg[cnt]);
  1476. }
  1477. qla_uprintf(&uiter, "\n\nRequest1 Queue DMA Channel Registers");
  1478. for (cnt = 0; cnt < sizeof(fw->req1_dma_reg) / 4; cnt++) {
  1479. if (cnt % 8 == 0)
  1480. qla_uprintf(&uiter, "\n");
  1481. qla_uprintf(&uiter, "%08x ", fw->req1_dma_reg[cnt]);
  1482. }
  1483. qla_uprintf(&uiter, "\n\nXMT0 Data DMA Registers");
  1484. for (cnt = 0; cnt < sizeof(fw->xmt0_dma_reg) / 4; cnt++) {
  1485. if (cnt % 8 == 0)
  1486. qla_uprintf(&uiter, "\n");
  1487. qla_uprintf(&uiter, "%08x ", fw->xmt0_dma_reg[cnt]);
  1488. }
  1489. qla_uprintf(&uiter, "\n\nXMT1 Data DMA Registers");
  1490. for (cnt = 0; cnt < sizeof(fw->xmt1_dma_reg) / 4; cnt++) {
  1491. if (cnt % 8 == 0)
  1492. qla_uprintf(&uiter, "\n");
  1493. qla_uprintf(&uiter, "%08x ", fw->xmt1_dma_reg[cnt]);
  1494. }
  1495. qla_uprintf(&uiter, "\n\nXMT2 Data DMA Registers");
  1496. for (cnt = 0; cnt < sizeof(fw->xmt2_dma_reg) / 4; cnt++) {
  1497. if (cnt % 8 == 0)
  1498. qla_uprintf(&uiter, "\n");
  1499. qla_uprintf(&uiter, "%08x ", fw->xmt2_dma_reg[cnt]);
  1500. }
  1501. qla_uprintf(&uiter, "\n\nXMT3 Data DMA Registers");
  1502. for (cnt = 0; cnt < sizeof(fw->xmt3_dma_reg) / 4; cnt++) {
  1503. if (cnt % 8 == 0)
  1504. qla_uprintf(&uiter, "\n");
  1505. qla_uprintf(&uiter, "%08x ", fw->xmt3_dma_reg[cnt]);
  1506. }
  1507. qla_uprintf(&uiter, "\n\nXMT4 Data DMA Registers");
  1508. for (cnt = 0; cnt < sizeof(fw->xmt4_dma_reg) / 4; cnt++) {
  1509. if (cnt % 8 == 0)
  1510. qla_uprintf(&uiter, "\n");
  1511. qla_uprintf(&uiter, "%08x ", fw->xmt4_dma_reg[cnt]);
  1512. }
  1513. qla_uprintf(&uiter, "\n\nXMT Data DMA Common Registers");
  1514. for (cnt = 0; cnt < sizeof(fw->xmt_data_dma_reg) / 4; cnt++) {
  1515. if (cnt % 8 == 0)
  1516. qla_uprintf(&uiter, "\n");
  1517. qla_uprintf(&uiter, "%08x ", fw->xmt_data_dma_reg[cnt]);
  1518. }
  1519. qla_uprintf(&uiter, "\n\nRCV Thread 0 Data DMA Registers");
  1520. for (cnt = 0; cnt < sizeof(fw->rcvt0_data_dma_reg) / 4; cnt++) {
  1521. if (cnt % 8 == 0)
  1522. qla_uprintf(&uiter, "\n");
  1523. qla_uprintf(&uiter, "%08x ", fw->rcvt0_data_dma_reg[cnt]);
  1524. }
  1525. qla_uprintf(&uiter, "\n\nRCV Thread 1 Data DMA Registers");
  1526. for (cnt = 0; cnt < sizeof(fw->rcvt1_data_dma_reg) / 4; cnt++) {
  1527. if (cnt % 8 == 0)
  1528. qla_uprintf(&uiter, "\n");
  1529. qla_uprintf(&uiter, "%08x ", fw->rcvt1_data_dma_reg[cnt]);
  1530. }
  1531. qla_uprintf(&uiter, "\n\nRISC GP Registers");
  1532. for (cnt = 0; cnt < sizeof(fw->risc_gp_reg) / 4; cnt++) {
  1533. if (cnt % 8 == 0)
  1534. qla_uprintf(&uiter, "\n");
  1535. qla_uprintf(&uiter, "%08x ", fw->risc_gp_reg[cnt]);
  1536. }
  1537. qla_uprintf(&uiter, "\n\nShadow Registers");
  1538. for (cnt = 0; cnt < sizeof(fw->shadow_reg) / 4; cnt++) {
  1539. if (cnt % 8 == 0)
  1540. qla_uprintf(&uiter, "\n");
  1541. qla_uprintf(&uiter, "%08x ", fw->shadow_reg[cnt]);
  1542. }
  1543. qla_uprintf(&uiter, "\n\nLMC Registers");
  1544. for (cnt = 0; cnt < sizeof(fw->lmc_reg) / 4; cnt++) {
  1545. if (cnt % 8 == 0)
  1546. qla_uprintf(&uiter, "\n");
  1547. qla_uprintf(&uiter, "%08x ", fw->lmc_reg[cnt]);
  1548. }
  1549. qla_uprintf(&uiter, "\n\nFPM Hardware Registers");
  1550. for (cnt = 0; cnt < sizeof(fw->fpm_hdw_reg) / 4; cnt++) {
  1551. if (cnt % 8 == 0)
  1552. qla_uprintf(&uiter, "\n");
  1553. qla_uprintf(&uiter, "%08x ", fw->fpm_hdw_reg[cnt]);
  1554. }
  1555. qla_uprintf(&uiter, "\n\nFB Hardware Registers");
  1556. for (cnt = 0; cnt < sizeof(fw->fb_hdw_reg) / 4; cnt++) {
  1557. if (cnt % 8 == 0)
  1558. qla_uprintf(&uiter, "\n");
  1559. qla_uprintf(&uiter, "%08x ", fw->fb_hdw_reg[cnt]);
  1560. }
  1561. qla_uprintf(&uiter, "\n\nCode RAM");
  1562. for (cnt = 0; cnt < sizeof (fw->code_ram) / 4; cnt++) {
  1563. if (cnt % 8 == 0) {
  1564. qla_uprintf(&uiter, "\n%08x: ", cnt + 0x20000);
  1565. }
  1566. qla_uprintf(&uiter, "%08x ", fw->code_ram[cnt]);
  1567. }
  1568. qla_uprintf(&uiter, "\n\nExternal Memory");
  1569. ext_mem_cnt = ha->fw_memory_size - 0x100000 + 1;
  1570. for (cnt = 0; cnt < ext_mem_cnt; cnt++) {
  1571. if (cnt % 8 == 0) {
  1572. qla_uprintf(&uiter, "\n%08x: ", cnt + 0x100000);
  1573. }
  1574. qla_uprintf(&uiter, "%08x ", fw->ext_mem[cnt]);
  1575. }
  1576. qla_uprintf(&uiter, "\n[<==END] ISP Debug Dump");
  1577. }
  1578. /****************************************************************************/
  1579. /* Driver Debug Functions. */
  1580. /****************************************************************************/
  1581. void
  1582. qla2x00_dump_regs(scsi_qla_host_t *ha)
  1583. {
  1584. struct device_reg_2xxx __iomem *reg = &ha->iobase->isp;
  1585. printk("Mailbox registers:\n");
  1586. printk("scsi(%ld): mbox 0 0x%04x \n",
  1587. ha->host_no, RD_MAILBOX_REG(ha, reg, 0));
  1588. printk("scsi(%ld): mbox 1 0x%04x \n",
  1589. ha->host_no, RD_MAILBOX_REG(ha, reg, 1));
  1590. printk("scsi(%ld): mbox 2 0x%04x \n",
  1591. ha->host_no, RD_MAILBOX_REG(ha, reg, 2));
  1592. printk("scsi(%ld): mbox 3 0x%04x \n",
  1593. ha->host_no, RD_MAILBOX_REG(ha, reg, 3));
  1594. printk("scsi(%ld): mbox 4 0x%04x \n",
  1595. ha->host_no, RD_MAILBOX_REG(ha, reg, 4));
  1596. printk("scsi(%ld): mbox 5 0x%04x \n",
  1597. ha->host_no, RD_MAILBOX_REG(ha, reg, 5));
  1598. }
  1599. void
  1600. qla2x00_dump_buffer(uint8_t * b, uint32_t size)
  1601. {
  1602. uint32_t cnt;
  1603. uint8_t c;
  1604. printk(" 0 1 2 3 4 5 6 7 8 9 "
  1605. "Ah Bh Ch Dh Eh Fh\n");
  1606. printk("----------------------------------------"
  1607. "----------------------\n");
  1608. for (cnt = 0; cnt < size;) {
  1609. c = *b++;
  1610. printk("%02x",(uint32_t) c);
  1611. cnt++;
  1612. if (!(cnt % 16))
  1613. printk("\n");
  1614. else
  1615. printk(" ");
  1616. }
  1617. if (cnt % 16)
  1618. printk("\n");
  1619. }
  1620. /**************************************************************************
  1621. * qla2x00_print_scsi_cmd
  1622. * Dumps out info about the scsi cmd and srb.
  1623. * Input
  1624. * cmd : struct scsi_cmnd
  1625. **************************************************************************/
  1626. void
  1627. qla2x00_print_scsi_cmd(struct scsi_cmnd * cmd)
  1628. {
  1629. int i;
  1630. struct scsi_qla_host *ha;
  1631. srb_t *sp;
  1632. ha = (struct scsi_qla_host *)cmd->device->host->hostdata;
  1633. sp = (srb_t *) cmd->SCp.ptr;
  1634. printk("SCSI Command @=0x%p, Handle=0x%p\n", cmd, cmd->host_scribble);
  1635. printk(" chan=0x%02x, target=0x%02x, lun=0x%02x, cmd_len=0x%02x\n",
  1636. cmd->device->channel, cmd->device->id, cmd->device->lun,
  1637. cmd->cmd_len);
  1638. printk(" CDB: ");
  1639. for (i = 0; i < cmd->cmd_len; i++) {
  1640. printk("0x%02x ", cmd->cmnd[i]);
  1641. }
  1642. printk("\n seg_cnt=%d, allowed=%d, retries=%d\n",
  1643. cmd->use_sg, cmd->allowed, cmd->retries);
  1644. printk(" request buffer=0x%p, request buffer len=0x%x\n",
  1645. cmd->request_buffer, cmd->request_bufflen);
  1646. printk(" tag=%d, transfersize=0x%x\n",
  1647. cmd->tag, cmd->transfersize);
  1648. printk(" serial_number=%lx, SP=%p\n", cmd->serial_number, sp);
  1649. printk(" data direction=%d\n", cmd->sc_data_direction);
  1650. if (!sp)
  1651. return;
  1652. printk(" sp flags=0x%x\n", sp->flags);
  1653. printk(" state=%d\n", sp->state);
  1654. }
  1655. void
  1656. qla2x00_dump_pkt(void *pkt)
  1657. {
  1658. uint32_t i;
  1659. uint8_t *data = (uint8_t *) pkt;
  1660. for (i = 0; i < 64; i++) {
  1661. if (!(i % 4))
  1662. printk("\n%02x: ", i);
  1663. printk("%02x ", data[i]);
  1664. }
  1665. printk("\n");
  1666. }
  1667. #if defined(QL_DEBUG_ROUTINES)
  1668. /*
  1669. * qla2x00_formatted_dump_buffer
  1670. * Prints string plus buffer.
  1671. *
  1672. * Input:
  1673. * string = Null terminated string (no newline at end).
  1674. * buffer = buffer address.
  1675. * wd_size = word size 8, 16, 32 or 64 bits
  1676. * count = number of words.
  1677. */
  1678. void
  1679. qla2x00_formatted_dump_buffer(char *string, uint8_t * buffer,
  1680. uint8_t wd_size, uint32_t count)
  1681. {
  1682. uint32_t cnt;
  1683. uint16_t *buf16;
  1684. uint32_t *buf32;
  1685. if (strcmp(string, "") != 0)
  1686. printk("%s\n",string);
  1687. switch (wd_size) {
  1688. case 8:
  1689. printk(" 0 1 2 3 4 5 6 7 "
  1690. "8 9 Ah Bh Ch Dh Eh Fh\n");
  1691. printk("-----------------------------------------"
  1692. "-------------------------------------\n");
  1693. for (cnt = 1; cnt <= count; cnt++, buffer++) {
  1694. printk("%02x",*buffer);
  1695. if (cnt % 16 == 0)
  1696. printk("\n");
  1697. else
  1698. printk(" ");
  1699. }
  1700. if (cnt % 16 != 0)
  1701. printk("\n");
  1702. break;
  1703. case 16:
  1704. printk(" 0 2 4 6 8 Ah "
  1705. " Ch Eh\n");
  1706. printk("-----------------------------------------"
  1707. "-------------\n");
  1708. buf16 = (uint16_t *) buffer;
  1709. for (cnt = 1; cnt <= count; cnt++, buf16++) {
  1710. printk("%4x",*buf16);
  1711. if (cnt % 8 == 0)
  1712. printk("\n");
  1713. else if (*buf16 < 10)
  1714. printk(" ");
  1715. else
  1716. printk(" ");
  1717. }
  1718. if (cnt % 8 != 0)
  1719. printk("\n");
  1720. break;
  1721. case 32:
  1722. printk(" 0 4 8 Ch\n");
  1723. printk("------------------------------------------\n");
  1724. buf32 = (uint32_t *) buffer;
  1725. for (cnt = 1; cnt <= count; cnt++, buf32++) {
  1726. printk("%8x", *buf32);
  1727. if (cnt % 4 == 0)
  1728. printk("\n");
  1729. else if (*buf32 < 10)
  1730. printk(" ");
  1731. else
  1732. printk(" ");
  1733. }
  1734. if (cnt % 4 != 0)
  1735. printk("\n");
  1736. break;
  1737. default:
  1738. break;
  1739. }
  1740. }
  1741. #endif